xref: /OK3568_Linux_fs/kernel/drivers/scsi/smartpqi/smartpqi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *    driver for Microsemi PQI-based storage controllers
4*4882a593Smuzhiyun  *    Copyright (c) 2019-2020 Microchip Technology Inc. and its subsidiaries
5*4882a593Smuzhiyun  *    Copyright (c) 2016-2018 Microsemi Corporation
6*4882a593Smuzhiyun  *    Copyright (c) 2016 PMC-Sierra, Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *    Questions/Comments/Bugfixes to storagedev@microchip.com
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #if !defined(_SMARTPQI_H)
15*4882a593Smuzhiyun #define _SMARTPQI_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <scsi/scsi_host.h>
18*4882a593Smuzhiyun #include <linux/bsg-lib.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #pragma pack(1)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define PQI_DEVICE_SIGNATURE	"PQI DREG"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* This structure is defined by the PQI specification. */
25*4882a593Smuzhiyun struct pqi_device_registers {
26*4882a593Smuzhiyun 	__le64	signature;
27*4882a593Smuzhiyun 	u8	function_and_status_code;
28*4882a593Smuzhiyun 	u8	reserved[7];
29*4882a593Smuzhiyun 	u8	max_admin_iq_elements;
30*4882a593Smuzhiyun 	u8	max_admin_oq_elements;
31*4882a593Smuzhiyun 	u8	admin_iq_element_length;	/* in 16-byte units */
32*4882a593Smuzhiyun 	u8	admin_oq_element_length;	/* in 16-byte units */
33*4882a593Smuzhiyun 	__le16	max_reset_timeout;		/* in 100-millisecond units */
34*4882a593Smuzhiyun 	u8	reserved1[2];
35*4882a593Smuzhiyun 	__le32	legacy_intx_status;
36*4882a593Smuzhiyun 	__le32	legacy_intx_mask_set;
37*4882a593Smuzhiyun 	__le32	legacy_intx_mask_clear;
38*4882a593Smuzhiyun 	u8	reserved2[28];
39*4882a593Smuzhiyun 	__le32	device_status;
40*4882a593Smuzhiyun 	u8	reserved3[4];
41*4882a593Smuzhiyun 	__le64	admin_iq_pi_offset;
42*4882a593Smuzhiyun 	__le64	admin_oq_ci_offset;
43*4882a593Smuzhiyun 	__le64	admin_iq_element_array_addr;
44*4882a593Smuzhiyun 	__le64	admin_oq_element_array_addr;
45*4882a593Smuzhiyun 	__le64	admin_iq_ci_addr;
46*4882a593Smuzhiyun 	__le64	admin_oq_pi_addr;
47*4882a593Smuzhiyun 	u8	admin_iq_num_elements;
48*4882a593Smuzhiyun 	u8	admin_oq_num_elements;
49*4882a593Smuzhiyun 	__le16	admin_queue_int_msg_num;
50*4882a593Smuzhiyun 	u8	reserved4[4];
51*4882a593Smuzhiyun 	__le32	device_error;
52*4882a593Smuzhiyun 	u8	reserved5[4];
53*4882a593Smuzhiyun 	__le64	error_details;
54*4882a593Smuzhiyun 	__le32	device_reset;
55*4882a593Smuzhiyun 	__le32	power_action;
56*4882a593Smuzhiyun 	u8	reserved6[104];
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * controller registers
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * These are defined by the Microsemi implementation.
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * Some registers (those named sis_*) are only used when in
65*4882a593Smuzhiyun  * legacy SIS mode before we transition the controller into
66*4882a593Smuzhiyun  * PQI mode.  There are a number of other SIS mode registers,
67*4882a593Smuzhiyun  * but we don't use them, so only the SIS registers that we
68*4882a593Smuzhiyun  * care about are defined here.  The offsets mentioned in the
69*4882a593Smuzhiyun  * comments are the offsets from the PCIe BAR 0.
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun struct pqi_ctrl_registers {
72*4882a593Smuzhiyun 	u8	reserved[0x20];
73*4882a593Smuzhiyun 	__le32	sis_host_to_ctrl_doorbell;		/* 20h */
74*4882a593Smuzhiyun 	u8	reserved1[0x34 - (0x20 + sizeof(__le32))];
75*4882a593Smuzhiyun 	__le32	sis_interrupt_mask;			/* 34h */
76*4882a593Smuzhiyun 	u8	reserved2[0x9c - (0x34 + sizeof(__le32))];
77*4882a593Smuzhiyun 	__le32	sis_ctrl_to_host_doorbell;		/* 9Ch */
78*4882a593Smuzhiyun 	u8	reserved3[0xa0 - (0x9c + sizeof(__le32))];
79*4882a593Smuzhiyun 	__le32	sis_ctrl_to_host_doorbell_clear;	/* A0h */
80*4882a593Smuzhiyun 	u8	reserved4[0xb0 - (0xa0 + sizeof(__le32))];
81*4882a593Smuzhiyun 	__le32	sis_driver_scratch;			/* B0h */
82*4882a593Smuzhiyun 	u8	reserved5[0xbc - (0xb0 + sizeof(__le32))];
83*4882a593Smuzhiyun 	__le32	sis_firmware_status;			/* BCh */
84*4882a593Smuzhiyun 	u8	reserved6[0x1000 - (0xbc + sizeof(__le32))];
85*4882a593Smuzhiyun 	__le32	sis_mailbox[8];				/* 1000h */
86*4882a593Smuzhiyun 	u8	reserved7[0x4000 - (0x1000 + (sizeof(__le32) * 8))];
87*4882a593Smuzhiyun 	/*
88*4882a593Smuzhiyun 	 * The PQI spec states that the PQI registers should be at
89*4882a593Smuzhiyun 	 * offset 0 from the PCIe BAR 0.  However, we can't map
90*4882a593Smuzhiyun 	 * them at offset 0 because that would break compatibility
91*4882a593Smuzhiyun 	 * with the SIS registers.  So we map them at offset 4000h.
92*4882a593Smuzhiyun 	 */
93*4882a593Smuzhiyun 	struct pqi_device_registers pqi_registers;	/* 4000h */
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #if ((HZ) < 1000)
97*4882a593Smuzhiyun #define PQI_HZ  1000
98*4882a593Smuzhiyun #else
99*4882a593Smuzhiyun #define PQI_HZ  (HZ)
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define PQI_DEVICE_REGISTERS_OFFSET	0x4000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun enum pqi_io_path {
105*4882a593Smuzhiyun 	RAID_PATH = 0,
106*4882a593Smuzhiyun 	AIO_PATH = 1
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun enum pqi_irq_mode {
110*4882a593Smuzhiyun 	IRQ_MODE_NONE,
111*4882a593Smuzhiyun 	IRQ_MODE_INTX,
112*4882a593Smuzhiyun 	IRQ_MODE_MSIX
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct pqi_sg_descriptor {
116*4882a593Smuzhiyun 	__le64	address;
117*4882a593Smuzhiyun 	__le32	length;
118*4882a593Smuzhiyun 	__le32	flags;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* manifest constants for the flags field of pqi_sg_descriptor */
122*4882a593Smuzhiyun #define CISS_SG_LAST	0x40000000
123*4882a593Smuzhiyun #define CISS_SG_CHAIN	0x80000000
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct pqi_iu_header {
126*4882a593Smuzhiyun 	u8	iu_type;
127*4882a593Smuzhiyun 	u8	reserved;
128*4882a593Smuzhiyun 	__le16	iu_length;	/* in bytes - does not include the length */
129*4882a593Smuzhiyun 				/* of this header */
130*4882a593Smuzhiyun 	__le16	response_queue_id;	/* specifies the OQ where the */
131*4882a593Smuzhiyun 					/*   response IU is to be delivered */
132*4882a593Smuzhiyun 	u8	work_area[2];	/* reserved for driver use */
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * According to the PQI spec, the IU header is only the first 4 bytes of our
137*4882a593Smuzhiyun  * pqi_iu_header structure.
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define PQI_REQUEST_HEADER_LENGTH	4
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct pqi_general_admin_request {
142*4882a593Smuzhiyun 	struct pqi_iu_header header;
143*4882a593Smuzhiyun 	__le16	request_id;
144*4882a593Smuzhiyun 	u8	function_code;
145*4882a593Smuzhiyun 	union {
146*4882a593Smuzhiyun 		struct {
147*4882a593Smuzhiyun 			u8	reserved[33];
148*4882a593Smuzhiyun 			__le32	buffer_length;
149*4882a593Smuzhiyun 			struct pqi_sg_descriptor sg_descriptor;
150*4882a593Smuzhiyun 		} report_device_capability;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		struct {
153*4882a593Smuzhiyun 			u8	reserved;
154*4882a593Smuzhiyun 			__le16	queue_id;
155*4882a593Smuzhiyun 			u8	reserved1[2];
156*4882a593Smuzhiyun 			__le64	element_array_addr;
157*4882a593Smuzhiyun 			__le64	ci_addr;
158*4882a593Smuzhiyun 			__le16	num_elements;
159*4882a593Smuzhiyun 			__le16	element_length;
160*4882a593Smuzhiyun 			u8	queue_protocol;
161*4882a593Smuzhiyun 			u8	reserved2[23];
162*4882a593Smuzhiyun 			__le32	vendor_specific;
163*4882a593Smuzhiyun 		} create_operational_iq;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		struct {
166*4882a593Smuzhiyun 			u8	reserved;
167*4882a593Smuzhiyun 			__le16	queue_id;
168*4882a593Smuzhiyun 			u8	reserved1[2];
169*4882a593Smuzhiyun 			__le64	element_array_addr;
170*4882a593Smuzhiyun 			__le64	pi_addr;
171*4882a593Smuzhiyun 			__le16	num_elements;
172*4882a593Smuzhiyun 			__le16	element_length;
173*4882a593Smuzhiyun 			u8	queue_protocol;
174*4882a593Smuzhiyun 			u8	reserved2[3];
175*4882a593Smuzhiyun 			__le16	int_msg_num;
176*4882a593Smuzhiyun 			__le16	coalescing_count;
177*4882a593Smuzhiyun 			__le32	min_coalescing_time;
178*4882a593Smuzhiyun 			__le32	max_coalescing_time;
179*4882a593Smuzhiyun 			u8	reserved3[8];
180*4882a593Smuzhiyun 			__le32	vendor_specific;
181*4882a593Smuzhiyun 		} create_operational_oq;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 		struct {
184*4882a593Smuzhiyun 			u8	reserved;
185*4882a593Smuzhiyun 			__le16	queue_id;
186*4882a593Smuzhiyun 			u8	reserved1[50];
187*4882a593Smuzhiyun 		} delete_operational_queue;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		struct {
190*4882a593Smuzhiyun 			u8	reserved;
191*4882a593Smuzhiyun 			__le16	queue_id;
192*4882a593Smuzhiyun 			u8	reserved1[46];
193*4882a593Smuzhiyun 			__le32	vendor_specific;
194*4882a593Smuzhiyun 		} change_operational_iq_properties;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	} data;
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun struct pqi_general_admin_response {
200*4882a593Smuzhiyun 	struct pqi_iu_header header;
201*4882a593Smuzhiyun 	__le16	request_id;
202*4882a593Smuzhiyun 	u8	function_code;
203*4882a593Smuzhiyun 	u8	status;
204*4882a593Smuzhiyun 	union {
205*4882a593Smuzhiyun 		struct {
206*4882a593Smuzhiyun 			u8	status_descriptor[4];
207*4882a593Smuzhiyun 			__le64	iq_pi_offset;
208*4882a593Smuzhiyun 			u8	reserved[40];
209*4882a593Smuzhiyun 		} create_operational_iq;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		struct {
212*4882a593Smuzhiyun 			u8	status_descriptor[4];
213*4882a593Smuzhiyun 			__le64	oq_ci_offset;
214*4882a593Smuzhiyun 			u8	reserved[40];
215*4882a593Smuzhiyun 		} create_operational_oq;
216*4882a593Smuzhiyun 	} data;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct pqi_iu_layer_descriptor {
220*4882a593Smuzhiyun 	u8	inbound_spanning_supported : 1;
221*4882a593Smuzhiyun 	u8	reserved : 7;
222*4882a593Smuzhiyun 	u8	reserved1[5];
223*4882a593Smuzhiyun 	__le16	max_inbound_iu_length;
224*4882a593Smuzhiyun 	u8	outbound_spanning_supported : 1;
225*4882a593Smuzhiyun 	u8	reserved2 : 7;
226*4882a593Smuzhiyun 	u8	reserved3[5];
227*4882a593Smuzhiyun 	__le16	max_outbound_iu_length;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun struct pqi_device_capability {
231*4882a593Smuzhiyun 	__le16	data_length;
232*4882a593Smuzhiyun 	u8	reserved[6];
233*4882a593Smuzhiyun 	u8	iq_arbitration_priority_support_bitmask;
234*4882a593Smuzhiyun 	u8	maximum_aw_a;
235*4882a593Smuzhiyun 	u8	maximum_aw_b;
236*4882a593Smuzhiyun 	u8	maximum_aw_c;
237*4882a593Smuzhiyun 	u8	max_arbitration_burst : 3;
238*4882a593Smuzhiyun 	u8	reserved1 : 4;
239*4882a593Smuzhiyun 	u8	iqa : 1;
240*4882a593Smuzhiyun 	u8	reserved2[2];
241*4882a593Smuzhiyun 	u8	iq_freeze : 1;
242*4882a593Smuzhiyun 	u8	reserved3 : 7;
243*4882a593Smuzhiyun 	__le16	max_inbound_queues;
244*4882a593Smuzhiyun 	__le16	max_elements_per_iq;
245*4882a593Smuzhiyun 	u8	reserved4[4];
246*4882a593Smuzhiyun 	__le16	max_iq_element_length;
247*4882a593Smuzhiyun 	__le16	min_iq_element_length;
248*4882a593Smuzhiyun 	u8	reserved5[2];
249*4882a593Smuzhiyun 	__le16	max_outbound_queues;
250*4882a593Smuzhiyun 	__le16	max_elements_per_oq;
251*4882a593Smuzhiyun 	__le16	intr_coalescing_time_granularity;
252*4882a593Smuzhiyun 	__le16	max_oq_element_length;
253*4882a593Smuzhiyun 	__le16	min_oq_element_length;
254*4882a593Smuzhiyun 	u8	reserved6[24];
255*4882a593Smuzhiyun 	struct pqi_iu_layer_descriptor iu_layer_descriptors[32];
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define PQI_MAX_EMBEDDED_SG_DESCRIPTORS		4
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun struct pqi_raid_path_request {
261*4882a593Smuzhiyun 	struct pqi_iu_header header;
262*4882a593Smuzhiyun 	__le16	request_id;
263*4882a593Smuzhiyun 	__le16	nexus_id;
264*4882a593Smuzhiyun 	__le32	buffer_length;
265*4882a593Smuzhiyun 	u8	lun_number[8];
266*4882a593Smuzhiyun 	__le16	protocol_specific;
267*4882a593Smuzhiyun 	u8	data_direction : 2;
268*4882a593Smuzhiyun 	u8	partial : 1;
269*4882a593Smuzhiyun 	u8	reserved1 : 4;
270*4882a593Smuzhiyun 	u8	fence : 1;
271*4882a593Smuzhiyun 	__le16	error_index;
272*4882a593Smuzhiyun 	u8	reserved2;
273*4882a593Smuzhiyun 	u8	task_attribute : 3;
274*4882a593Smuzhiyun 	u8	command_priority : 4;
275*4882a593Smuzhiyun 	u8	reserved3 : 1;
276*4882a593Smuzhiyun 	u8	reserved4 : 2;
277*4882a593Smuzhiyun 	u8	additional_cdb_bytes_usage : 3;
278*4882a593Smuzhiyun 	u8	reserved5 : 3;
279*4882a593Smuzhiyun 	u8	cdb[16];
280*4882a593Smuzhiyun 	u8	reserved6[12];
281*4882a593Smuzhiyun 	__le32	timeout;
282*4882a593Smuzhiyun 	struct pqi_sg_descriptor
283*4882a593Smuzhiyun 		sg_descriptors[PQI_MAX_EMBEDDED_SG_DESCRIPTORS];
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun struct pqi_aio_path_request {
287*4882a593Smuzhiyun 	struct pqi_iu_header header;
288*4882a593Smuzhiyun 	__le16	request_id;
289*4882a593Smuzhiyun 	u8	reserved1[2];
290*4882a593Smuzhiyun 	__le32	nexus_id;
291*4882a593Smuzhiyun 	__le32	buffer_length;
292*4882a593Smuzhiyun 	u8	data_direction : 2;
293*4882a593Smuzhiyun 	u8	partial : 1;
294*4882a593Smuzhiyun 	u8	memory_type : 1;
295*4882a593Smuzhiyun 	u8	fence : 1;
296*4882a593Smuzhiyun 	u8	encryption_enable : 1;
297*4882a593Smuzhiyun 	u8	reserved2 : 2;
298*4882a593Smuzhiyun 	u8	task_attribute : 3;
299*4882a593Smuzhiyun 	u8	command_priority : 4;
300*4882a593Smuzhiyun 	u8	reserved3 : 1;
301*4882a593Smuzhiyun 	__le16	data_encryption_key_index;
302*4882a593Smuzhiyun 	__le32	encrypt_tweak_lower;
303*4882a593Smuzhiyun 	__le32	encrypt_tweak_upper;
304*4882a593Smuzhiyun 	u8	cdb[16];
305*4882a593Smuzhiyun 	__le16	error_index;
306*4882a593Smuzhiyun 	u8	num_sg_descriptors;
307*4882a593Smuzhiyun 	u8	cdb_length;
308*4882a593Smuzhiyun 	u8	lun_number[8];
309*4882a593Smuzhiyun 	u8	reserved4[4];
310*4882a593Smuzhiyun 	struct pqi_sg_descriptor
311*4882a593Smuzhiyun 		sg_descriptors[PQI_MAX_EMBEDDED_SG_DESCRIPTORS];
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct pqi_io_response {
315*4882a593Smuzhiyun 	struct pqi_iu_header header;
316*4882a593Smuzhiyun 	__le16	request_id;
317*4882a593Smuzhiyun 	__le16	error_index;
318*4882a593Smuzhiyun 	u8	reserved2[4];
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun struct pqi_general_management_request {
322*4882a593Smuzhiyun 	struct pqi_iu_header header;
323*4882a593Smuzhiyun 	__le16	request_id;
324*4882a593Smuzhiyun 	union {
325*4882a593Smuzhiyun 		struct {
326*4882a593Smuzhiyun 			u8	reserved[2];
327*4882a593Smuzhiyun 			__le32	buffer_length;
328*4882a593Smuzhiyun 			struct pqi_sg_descriptor sg_descriptors[3];
329*4882a593Smuzhiyun 		} report_event_configuration;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		struct {
332*4882a593Smuzhiyun 			__le16	global_event_oq_id;
333*4882a593Smuzhiyun 			__le32	buffer_length;
334*4882a593Smuzhiyun 			struct pqi_sg_descriptor sg_descriptors[3];
335*4882a593Smuzhiyun 		} set_event_configuration;
336*4882a593Smuzhiyun 	} data;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun struct pqi_event_descriptor {
340*4882a593Smuzhiyun 	u8	event_type;
341*4882a593Smuzhiyun 	u8	reserved;
342*4882a593Smuzhiyun 	__le16	oq_id;
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun struct pqi_event_config {
346*4882a593Smuzhiyun 	u8	reserved[2];
347*4882a593Smuzhiyun 	u8	num_event_descriptors;
348*4882a593Smuzhiyun 	u8	reserved1;
349*4882a593Smuzhiyun 	struct pqi_event_descriptor descriptors[1];
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #define PQI_MAX_EVENT_DESCRIPTORS	255
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define PQI_EVENT_OFA_MEMORY_ALLOCATION	0x0
355*4882a593Smuzhiyun #define PQI_EVENT_OFA_QUIESCE		0x1
356*4882a593Smuzhiyun #define PQI_EVENT_OFA_CANCELLED		0x2
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun struct pqi_event_response {
359*4882a593Smuzhiyun 	struct pqi_iu_header header;
360*4882a593Smuzhiyun 	u8	event_type;
361*4882a593Smuzhiyun 	u8	reserved2 : 7;
362*4882a593Smuzhiyun 	u8	request_acknowledge : 1;
363*4882a593Smuzhiyun 	__le16	event_id;
364*4882a593Smuzhiyun 	__le32	additional_event_id;
365*4882a593Smuzhiyun 	union {
366*4882a593Smuzhiyun 		struct {
367*4882a593Smuzhiyun 			__le32	bytes_requested;
368*4882a593Smuzhiyun 			u8	reserved[12];
369*4882a593Smuzhiyun 		} ofa_memory_allocation;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		struct {
372*4882a593Smuzhiyun 			__le16	reason;		/* reason for cancellation */
373*4882a593Smuzhiyun 			u8	reserved[14];
374*4882a593Smuzhiyun 		} ofa_cancelled;
375*4882a593Smuzhiyun 	} data;
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun struct pqi_event_acknowledge_request {
379*4882a593Smuzhiyun 	struct pqi_iu_header header;
380*4882a593Smuzhiyun 	u8	event_type;
381*4882a593Smuzhiyun 	u8	reserved2;
382*4882a593Smuzhiyun 	__le16	event_id;
383*4882a593Smuzhiyun 	__le32	additional_event_id;
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun struct pqi_task_management_request {
387*4882a593Smuzhiyun 	struct pqi_iu_header header;
388*4882a593Smuzhiyun 	__le16	request_id;
389*4882a593Smuzhiyun 	__le16	nexus_id;
390*4882a593Smuzhiyun 	u8	reserved[2];
391*4882a593Smuzhiyun 	__le16  timeout;
392*4882a593Smuzhiyun 	u8	lun_number[8];
393*4882a593Smuzhiyun 	__le16	protocol_specific;
394*4882a593Smuzhiyun 	__le16	outbound_queue_id_to_manage;
395*4882a593Smuzhiyun 	__le16	request_id_to_manage;
396*4882a593Smuzhiyun 	u8	task_management_function;
397*4882a593Smuzhiyun 	u8	reserved2 : 7;
398*4882a593Smuzhiyun 	u8	fence : 1;
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define SOP_TASK_MANAGEMENT_LUN_RESET	0x8
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun struct pqi_task_management_response {
404*4882a593Smuzhiyun 	struct pqi_iu_header header;
405*4882a593Smuzhiyun 	__le16	request_id;
406*4882a593Smuzhiyun 	__le16	nexus_id;
407*4882a593Smuzhiyun 	u8	additional_response_info[3];
408*4882a593Smuzhiyun 	u8	response_code;
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun struct pqi_vendor_general_request {
412*4882a593Smuzhiyun 	struct pqi_iu_header header;
413*4882a593Smuzhiyun 	__le16	request_id;
414*4882a593Smuzhiyun 	__le16	function_code;
415*4882a593Smuzhiyun 	union {
416*4882a593Smuzhiyun 		struct {
417*4882a593Smuzhiyun 			__le16	first_section;
418*4882a593Smuzhiyun 			__le16	last_section;
419*4882a593Smuzhiyun 			u8	reserved[48];
420*4882a593Smuzhiyun 		} config_table_update;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		struct {
423*4882a593Smuzhiyun 			__le64	buffer_address;
424*4882a593Smuzhiyun 			__le32	buffer_length;
425*4882a593Smuzhiyun 			u8	reserved[40];
426*4882a593Smuzhiyun 		} ofa_memory_allocation;
427*4882a593Smuzhiyun 	} data;
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun struct pqi_vendor_general_response {
431*4882a593Smuzhiyun 	struct pqi_iu_header header;
432*4882a593Smuzhiyun 	__le16	request_id;
433*4882a593Smuzhiyun 	__le16	function_code;
434*4882a593Smuzhiyun 	__le16	status;
435*4882a593Smuzhiyun 	u8	reserved[2];
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define PQI_VENDOR_GENERAL_CONFIG_TABLE_UPDATE	0
439*4882a593Smuzhiyun #define PQI_VENDOR_GENERAL_HOST_MEMORY_UPDATE	1
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define PQI_OFA_VERSION			1
442*4882a593Smuzhiyun #define PQI_OFA_SIGNATURE		"OFA_QRM"
443*4882a593Smuzhiyun #define PQI_OFA_MAX_SG_DESCRIPTORS	64
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define PQI_OFA_MEMORY_DESCRIPTOR_LENGTH \
446*4882a593Smuzhiyun 	(offsetof(struct pqi_ofa_memory, sg_descriptor) + \
447*4882a593Smuzhiyun 	(PQI_OFA_MAX_SG_DESCRIPTORS * sizeof(struct pqi_sg_descriptor)))
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun struct pqi_ofa_memory {
450*4882a593Smuzhiyun 	__le64	signature;	/* "OFA_QRM" */
451*4882a593Smuzhiyun 	__le16	version;	/* version of this struct (1 = 1st version) */
452*4882a593Smuzhiyun 	u8	reserved[62];
453*4882a593Smuzhiyun 	__le32	bytes_allocated;	/* total allocated memory in bytes */
454*4882a593Smuzhiyun 	__le16	num_memory_descriptors;
455*4882a593Smuzhiyun 	u8	reserved1[2];
456*4882a593Smuzhiyun 	struct pqi_sg_descriptor sg_descriptor[1];
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct pqi_aio_error_info {
460*4882a593Smuzhiyun 	u8	status;
461*4882a593Smuzhiyun 	u8	service_response;
462*4882a593Smuzhiyun 	u8	data_present;
463*4882a593Smuzhiyun 	u8	reserved;
464*4882a593Smuzhiyun 	__le32	residual_count;
465*4882a593Smuzhiyun 	__le16	data_length;
466*4882a593Smuzhiyun 	__le16	reserved1;
467*4882a593Smuzhiyun 	u8	data[256];
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun struct pqi_raid_error_info {
471*4882a593Smuzhiyun 	u8	data_in_result;
472*4882a593Smuzhiyun 	u8	data_out_result;
473*4882a593Smuzhiyun 	u8	reserved[3];
474*4882a593Smuzhiyun 	u8	status;
475*4882a593Smuzhiyun 	__le16	status_qualifier;
476*4882a593Smuzhiyun 	__le16	sense_data_length;
477*4882a593Smuzhiyun 	__le16	response_data_length;
478*4882a593Smuzhiyun 	__le32	data_in_transferred;
479*4882a593Smuzhiyun 	__le32	data_out_transferred;
480*4882a593Smuzhiyun 	u8	data[256];
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun #define PQI_REQUEST_IU_TASK_MANAGEMENT			0x13
484*4882a593Smuzhiyun #define PQI_REQUEST_IU_RAID_PATH_IO			0x14
485*4882a593Smuzhiyun #define PQI_REQUEST_IU_AIO_PATH_IO			0x15
486*4882a593Smuzhiyun #define PQI_REQUEST_IU_GENERAL_ADMIN			0x60
487*4882a593Smuzhiyun #define PQI_REQUEST_IU_REPORT_VENDOR_EVENT_CONFIG	0x72
488*4882a593Smuzhiyun #define PQI_REQUEST_IU_SET_VENDOR_EVENT_CONFIG		0x73
489*4882a593Smuzhiyun #define PQI_REQUEST_IU_VENDOR_GENERAL			0x75
490*4882a593Smuzhiyun #define PQI_REQUEST_IU_ACKNOWLEDGE_VENDOR_EVENT		0xf6
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define PQI_RESPONSE_IU_GENERAL_MANAGEMENT		0x81
493*4882a593Smuzhiyun #define PQI_RESPONSE_IU_TASK_MANAGEMENT			0x93
494*4882a593Smuzhiyun #define PQI_RESPONSE_IU_GENERAL_ADMIN			0xe0
495*4882a593Smuzhiyun #define PQI_RESPONSE_IU_RAID_PATH_IO_SUCCESS		0xf0
496*4882a593Smuzhiyun #define PQI_RESPONSE_IU_AIO_PATH_IO_SUCCESS		0xf1
497*4882a593Smuzhiyun #define PQI_RESPONSE_IU_RAID_PATH_IO_ERROR		0xf2
498*4882a593Smuzhiyun #define PQI_RESPONSE_IU_AIO_PATH_IO_ERROR		0xf3
499*4882a593Smuzhiyun #define PQI_RESPONSE_IU_AIO_PATH_DISABLED		0xf4
500*4882a593Smuzhiyun #define PQI_RESPONSE_IU_VENDOR_EVENT			0xf5
501*4882a593Smuzhiyun #define PQI_RESPONSE_IU_VENDOR_GENERAL			0xf7
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_REPORT_DEVICE_CAPABILITY	0x0
504*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_CREATE_IQ			0x10
505*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_CREATE_OQ			0x11
506*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_DELETE_IQ			0x12
507*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_DELETE_OQ			0x13
508*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_FUNCTION_CHANGE_IQ_PROPERTY		0x14
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_STATUS_SUCCESS	0x0
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define PQI_IQ_PROPERTY_IS_AIO_QUEUE	0x1
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define PQI_GENERAL_ADMIN_IU_LENGTH		0x3c
515*4882a593Smuzhiyun #define PQI_PROTOCOL_SOP			0x0
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_GOOD					0x0
518*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_UNDERFLOW				0x1
519*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_BUFFER_ERROR				0x40
520*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW				0x41
521*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW_DESCRIPTOR_AREA		0x42
522*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW_BRIDGE			0x43
523*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_FABRIC_ERROR			0x60
524*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_COMPLETION_TIMEOUT			0x61
525*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_COMPLETER_ABORT_RECEIVED		0x62
526*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_UNSUPPORTED_REQUEST_RECEIVED	0x63
527*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_ECRC_CHECK_FAILED			0x64
528*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_UNSUPPORTED_REQUEST		0x65
529*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_ACS_VIOLATION			0x66
530*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_TLP_PREFIX_BLOCKED			0x67
531*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PCIE_POISONED_MEMORY_READ		0x6F
532*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_ERROR					0xf0
533*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_PROTOCOL_ERROR				0xf1
534*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_HARDWARE_ERROR				0xf2
535*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_UNSOLICITED_ABORT			0xf3
536*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_ABORTED					0xf4
537*4882a593Smuzhiyun #define PQI_DATA_IN_OUT_TIMEOUT					0xf5
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define CISS_CMD_STATUS_SUCCESS			0x0
540*4882a593Smuzhiyun #define CISS_CMD_STATUS_TARGET_STATUS		0x1
541*4882a593Smuzhiyun #define CISS_CMD_STATUS_DATA_UNDERRUN		0x2
542*4882a593Smuzhiyun #define CISS_CMD_STATUS_DATA_OVERRUN		0x3
543*4882a593Smuzhiyun #define CISS_CMD_STATUS_INVALID			0x4
544*4882a593Smuzhiyun #define CISS_CMD_STATUS_PROTOCOL_ERROR		0x5
545*4882a593Smuzhiyun #define CISS_CMD_STATUS_HARDWARE_ERROR		0x6
546*4882a593Smuzhiyun #define CISS_CMD_STATUS_CONNECTION_LOST		0x7
547*4882a593Smuzhiyun #define CISS_CMD_STATUS_ABORTED			0x8
548*4882a593Smuzhiyun #define CISS_CMD_STATUS_ABORT_FAILED		0x9
549*4882a593Smuzhiyun #define CISS_CMD_STATUS_UNSOLICITED_ABORT	0xa
550*4882a593Smuzhiyun #define CISS_CMD_STATUS_TIMEOUT			0xb
551*4882a593Smuzhiyun #define CISS_CMD_STATUS_UNABORTABLE		0xc
552*4882a593Smuzhiyun #define CISS_CMD_STATUS_TMF			0xd
553*4882a593Smuzhiyun #define CISS_CMD_STATUS_AIO_DISABLED		0xe
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #define PQI_CMD_STATUS_ABORTED	CISS_CMD_STATUS_ABORTED
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define PQI_NUM_EVENT_QUEUE_ELEMENTS	32
558*4882a593Smuzhiyun #define PQI_EVENT_OQ_ELEMENT_LENGTH	sizeof(struct pqi_event_response)
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun #define PQI_EVENT_TYPE_HOTPLUG			0x1
561*4882a593Smuzhiyun #define PQI_EVENT_TYPE_HARDWARE			0x2
562*4882a593Smuzhiyun #define PQI_EVENT_TYPE_PHYSICAL_DEVICE		0x4
563*4882a593Smuzhiyun #define PQI_EVENT_TYPE_LOGICAL_DEVICE		0x5
564*4882a593Smuzhiyun #define PQI_EVENT_TYPE_OFA			0xfb
565*4882a593Smuzhiyun #define PQI_EVENT_TYPE_AIO_STATE_CHANGE		0xfd
566*4882a593Smuzhiyun #define PQI_EVENT_TYPE_AIO_CONFIG_CHANGE	0xfe
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #pragma pack()
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define PQI_ERROR_BUFFER_ELEMENT_LENGTH		\
571*4882a593Smuzhiyun 	sizeof(struct pqi_raid_error_info)
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /* these values are based on our implementation */
574*4882a593Smuzhiyun #define PQI_ADMIN_IQ_NUM_ELEMENTS		8
575*4882a593Smuzhiyun #define PQI_ADMIN_OQ_NUM_ELEMENTS		20
576*4882a593Smuzhiyun #define PQI_ADMIN_IQ_ELEMENT_LENGTH		64
577*4882a593Smuzhiyun #define PQI_ADMIN_OQ_ELEMENT_LENGTH		64
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define PQI_OPERATIONAL_IQ_ELEMENT_LENGTH	128
580*4882a593Smuzhiyun #define PQI_OPERATIONAL_OQ_ELEMENT_LENGTH	16
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun #define PQI_MIN_MSIX_VECTORS		1
583*4882a593Smuzhiyun #define PQI_MAX_MSIX_VECTORS		64
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /* these values are defined by the PQI spec */
586*4882a593Smuzhiyun #define PQI_MAX_NUM_ELEMENTS_ADMIN_QUEUE	255
587*4882a593Smuzhiyun #define PQI_MAX_NUM_ELEMENTS_OPERATIONAL_QUEUE	65535
588*4882a593Smuzhiyun #define PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT	64
589*4882a593Smuzhiyun #define PQI_QUEUE_ELEMENT_LENGTH_ALIGNMENT	16
590*4882a593Smuzhiyun #define PQI_ADMIN_INDEX_ALIGNMENT		64
591*4882a593Smuzhiyun #define PQI_OPERATIONAL_INDEX_ALIGNMENT		4
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #define PQI_MIN_OPERATIONAL_QUEUE_ID		1
594*4882a593Smuzhiyun #define PQI_MAX_OPERATIONAL_QUEUE_ID		65535
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_COMPLETE		0
597*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_FAILURE		1
598*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_TMF_COMPLETE	2
599*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_TMF_SUCCEEDED	3
600*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_TMF_REJECTED	4
601*4882a593Smuzhiyun #define PQI_AIO_SERV_RESPONSE_TMF_INCORRECT_LUN	5
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #define PQI_AIO_STATUS_IO_ERROR			0x1
604*4882a593Smuzhiyun #define PQI_AIO_STATUS_IO_ABORTED		0x2
605*4882a593Smuzhiyun #define PQI_AIO_STATUS_NO_PATH_TO_DEVICE	0x3
606*4882a593Smuzhiyun #define PQI_AIO_STATUS_INVALID_DEVICE		0x4
607*4882a593Smuzhiyun #define PQI_AIO_STATUS_AIO_PATH_DISABLED	0xe
608*4882a593Smuzhiyun #define PQI_AIO_STATUS_UNDERRUN			0x51
609*4882a593Smuzhiyun #define PQI_AIO_STATUS_OVERRUN			0x75
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun typedef u32 pqi_index_t;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun /* SOP data direction flags */
614*4882a593Smuzhiyun #define SOP_NO_DIRECTION_FLAG	0
615*4882a593Smuzhiyun #define SOP_WRITE_FLAG		1	/* host writes data to Data-Out */
616*4882a593Smuzhiyun 					/* buffer */
617*4882a593Smuzhiyun #define SOP_READ_FLAG		2	/* host receives data from Data-In */
618*4882a593Smuzhiyun 					/* buffer */
619*4882a593Smuzhiyun #define SOP_BIDIRECTIONAL	3	/* data is transferred from the */
620*4882a593Smuzhiyun 					/* Data-Out buffer and data is */
621*4882a593Smuzhiyun 					/* transferred to the Data-In buffer */
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define SOP_TASK_ATTRIBUTE_SIMPLE		0
624*4882a593Smuzhiyun #define SOP_TASK_ATTRIBUTE_HEAD_OF_QUEUE	1
625*4882a593Smuzhiyun #define SOP_TASK_ATTRIBUTE_ORDERED		2
626*4882a593Smuzhiyun #define SOP_TASK_ATTRIBUTE_ACA			4
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define SOP_TMF_COMPLETE		0x0
629*4882a593Smuzhiyun #define SOP_TMF_REJECTED		0x4
630*4882a593Smuzhiyun #define SOP_TMF_FUNCTION_SUCCEEDED	0x8
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /* additional CDB bytes usage field codes */
633*4882a593Smuzhiyun #define SOP_ADDITIONAL_CDB_BYTES_0	0	/* 16-byte CDB */
634*4882a593Smuzhiyun #define SOP_ADDITIONAL_CDB_BYTES_4	1	/* 20-byte CDB */
635*4882a593Smuzhiyun #define SOP_ADDITIONAL_CDB_BYTES_8	2	/* 24-byte CDB */
636*4882a593Smuzhiyun #define SOP_ADDITIONAL_CDB_BYTES_12	3	/* 28-byte CDB */
637*4882a593Smuzhiyun #define SOP_ADDITIONAL_CDB_BYTES_16	4	/* 32-byte CDB */
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun  * The purpose of this structure is to obtain proper alignment of objects in
641*4882a593Smuzhiyun  * an admin queue pair.
642*4882a593Smuzhiyun  */
643*4882a593Smuzhiyun struct pqi_admin_queues_aligned {
644*4882a593Smuzhiyun 	__aligned(PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT)
645*4882a593Smuzhiyun 		u8	iq_element_array[PQI_ADMIN_IQ_ELEMENT_LENGTH]
646*4882a593Smuzhiyun 					[PQI_ADMIN_IQ_NUM_ELEMENTS];
647*4882a593Smuzhiyun 	__aligned(PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT)
648*4882a593Smuzhiyun 		u8	oq_element_array[PQI_ADMIN_OQ_ELEMENT_LENGTH]
649*4882a593Smuzhiyun 					[PQI_ADMIN_OQ_NUM_ELEMENTS];
650*4882a593Smuzhiyun 	__aligned(PQI_ADMIN_INDEX_ALIGNMENT) pqi_index_t iq_ci;
651*4882a593Smuzhiyun 	__aligned(PQI_ADMIN_INDEX_ALIGNMENT) pqi_index_t oq_pi;
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun struct pqi_admin_queues {
655*4882a593Smuzhiyun 	void		*iq_element_array;
656*4882a593Smuzhiyun 	void		*oq_element_array;
657*4882a593Smuzhiyun 	pqi_index_t	*iq_ci;
658*4882a593Smuzhiyun 	pqi_index_t __iomem *oq_pi;
659*4882a593Smuzhiyun 	dma_addr_t	iq_element_array_bus_addr;
660*4882a593Smuzhiyun 	dma_addr_t	oq_element_array_bus_addr;
661*4882a593Smuzhiyun 	dma_addr_t	iq_ci_bus_addr;
662*4882a593Smuzhiyun 	dma_addr_t	oq_pi_bus_addr;
663*4882a593Smuzhiyun 	__le32 __iomem	*iq_pi;
664*4882a593Smuzhiyun 	pqi_index_t	iq_pi_copy;
665*4882a593Smuzhiyun 	__le32 __iomem	*oq_ci;
666*4882a593Smuzhiyun 	pqi_index_t	oq_ci_copy;
667*4882a593Smuzhiyun 	struct task_struct *task;
668*4882a593Smuzhiyun 	u16		int_msg_num;
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun struct pqi_queue_group {
672*4882a593Smuzhiyun 	struct pqi_ctrl_info *ctrl_info;	/* backpointer */
673*4882a593Smuzhiyun 	u16		iq_id[2];
674*4882a593Smuzhiyun 	u16		oq_id;
675*4882a593Smuzhiyun 	u16		int_msg_num;
676*4882a593Smuzhiyun 	void		*iq_element_array[2];
677*4882a593Smuzhiyun 	void		*oq_element_array;
678*4882a593Smuzhiyun 	dma_addr_t	iq_element_array_bus_addr[2];
679*4882a593Smuzhiyun 	dma_addr_t	oq_element_array_bus_addr;
680*4882a593Smuzhiyun 	__le32 __iomem	*iq_pi[2];
681*4882a593Smuzhiyun 	pqi_index_t	iq_pi_copy[2];
682*4882a593Smuzhiyun 	pqi_index_t __iomem	*iq_ci[2];
683*4882a593Smuzhiyun 	pqi_index_t __iomem	*oq_pi;
684*4882a593Smuzhiyun 	dma_addr_t	iq_ci_bus_addr[2];
685*4882a593Smuzhiyun 	dma_addr_t	oq_pi_bus_addr;
686*4882a593Smuzhiyun 	__le32 __iomem	*oq_ci;
687*4882a593Smuzhiyun 	pqi_index_t	oq_ci_copy;
688*4882a593Smuzhiyun 	spinlock_t	submit_lock[2];	/* protect submission queue */
689*4882a593Smuzhiyun 	struct list_head request_list[2];
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun struct pqi_event_queue {
693*4882a593Smuzhiyun 	u16		oq_id;
694*4882a593Smuzhiyun 	u16		int_msg_num;
695*4882a593Smuzhiyun 	void		*oq_element_array;
696*4882a593Smuzhiyun 	pqi_index_t __iomem	*oq_pi;
697*4882a593Smuzhiyun 	dma_addr_t	oq_element_array_bus_addr;
698*4882a593Smuzhiyun 	dma_addr_t	oq_pi_bus_addr;
699*4882a593Smuzhiyun 	__le32 __iomem	*oq_ci;
700*4882a593Smuzhiyun 	pqi_index_t	oq_ci_copy;
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define PQI_DEFAULT_QUEUE_GROUP		0
704*4882a593Smuzhiyun #define PQI_MAX_QUEUE_GROUPS		PQI_MAX_MSIX_VECTORS
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun struct pqi_encryption_info {
707*4882a593Smuzhiyun 	u16	data_encryption_key_index;
708*4882a593Smuzhiyun 	u32	encrypt_tweak_lower;
709*4882a593Smuzhiyun 	u32	encrypt_tweak_upper;
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #pragma pack(1)
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SIGNATURE	"CFGTABLE"
715*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_MAX_LENGTH	((u16)~0)
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* configuration table section IDs */
718*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_ALL_SECTIONS			(-1)
719*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_GENERAL_INFO		0
720*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_FIRMWARE_FEATURES	1
721*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_FIRMWARE_ERRATA	2
722*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_DEBUG			3
723*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_HEARTBEAT		4
724*4882a593Smuzhiyun #define PQI_CONFIG_TABLE_SECTION_SOFT_RESET		5
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun struct pqi_config_table {
727*4882a593Smuzhiyun 	u8	signature[8];		/* "CFGTABLE" */
728*4882a593Smuzhiyun 	__le32	first_section_offset;	/* offset in bytes from the base */
729*4882a593Smuzhiyun 					/* address of this table to the */
730*4882a593Smuzhiyun 					/* first section */
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun struct pqi_config_table_section_header {
734*4882a593Smuzhiyun 	__le16	section_id;		/* as defined by the */
735*4882a593Smuzhiyun 					/* PQI_CONFIG_TABLE_SECTION_* */
736*4882a593Smuzhiyun 					/* manifest constants above */
737*4882a593Smuzhiyun 	__le16	next_section_offset;	/* offset in bytes from base */
738*4882a593Smuzhiyun 					/* address of the table of the */
739*4882a593Smuzhiyun 					/* next section or 0 if last entry */
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun struct pqi_config_table_general_info {
743*4882a593Smuzhiyun 	struct pqi_config_table_section_header header;
744*4882a593Smuzhiyun 	__le32	section_length;		/* size of this section in bytes */
745*4882a593Smuzhiyun 					/* including the section header */
746*4882a593Smuzhiyun 	__le32	max_outstanding_requests;	/* max. outstanding */
747*4882a593Smuzhiyun 						/* commands supported by */
748*4882a593Smuzhiyun 						/* the controller */
749*4882a593Smuzhiyun 	__le32	max_sg_size;		/* max. transfer size of a single */
750*4882a593Smuzhiyun 					/* command */
751*4882a593Smuzhiyun 	__le32	max_sg_per_request;	/* max. number of scatter-gather */
752*4882a593Smuzhiyun 					/* entries supported in a single */
753*4882a593Smuzhiyun 					/* command */
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun struct pqi_config_table_firmware_features {
757*4882a593Smuzhiyun 	struct pqi_config_table_section_header header;
758*4882a593Smuzhiyun 	__le16	num_elements;
759*4882a593Smuzhiyun 	u8	features_supported[];
760*4882a593Smuzhiyun /*	u8	features_requested_by_host[]; */
761*4882a593Smuzhiyun /*	u8	features_enabled[]; */
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun #define PQI_FIRMWARE_FEATURE_OFA			0
765*4882a593Smuzhiyun #define PQI_FIRMWARE_FEATURE_SMP			1
766*4882a593Smuzhiyun #define PQI_FIRMWARE_FEATURE_SOFT_RESET_HANDSHAKE	11
767*4882a593Smuzhiyun #define PQI_FIRMWARE_FEATURE_RAID_IU_TIMEOUT		13
768*4882a593Smuzhiyun #define PQI_FIRMWARE_FEATURE_TMF_IU_TIMEOUT		14
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun struct pqi_config_table_debug {
771*4882a593Smuzhiyun 	struct pqi_config_table_section_header header;
772*4882a593Smuzhiyun 	__le32	scratchpad;
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun struct pqi_config_table_heartbeat {
776*4882a593Smuzhiyun 	struct pqi_config_table_section_header header;
777*4882a593Smuzhiyun 	__le32	heartbeat_counter;
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun struct pqi_config_table_soft_reset {
781*4882a593Smuzhiyun 	struct pqi_config_table_section_header header;
782*4882a593Smuzhiyun 	u8 soft_reset_status;
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #define PQI_SOFT_RESET_INITIATE		0x1
786*4882a593Smuzhiyun #define PQI_SOFT_RESET_ABORT		0x2
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun enum pqi_soft_reset_status {
789*4882a593Smuzhiyun 	RESET_INITIATE_FIRMWARE,
790*4882a593Smuzhiyun 	RESET_INITIATE_DRIVER,
791*4882a593Smuzhiyun 	RESET_ABORT,
792*4882a593Smuzhiyun 	RESET_NORESPONSE,
793*4882a593Smuzhiyun 	RESET_TIMEDOUT
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun union pqi_reset_register {
797*4882a593Smuzhiyun 	struct {
798*4882a593Smuzhiyun 		u32	reset_type : 3;
799*4882a593Smuzhiyun 		u32	reserved : 2;
800*4882a593Smuzhiyun 		u32	reset_action : 3;
801*4882a593Smuzhiyun 		u32	hold_in_pd1 : 1;
802*4882a593Smuzhiyun 		u32	reserved2 : 23;
803*4882a593Smuzhiyun 	} bits;
804*4882a593Smuzhiyun 	u32	all_bits;
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun #define PQI_RESET_ACTION_RESET		0x1
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define PQI_RESET_TYPE_NO_RESET		0x0
810*4882a593Smuzhiyun #define PQI_RESET_TYPE_SOFT_RESET	0x1
811*4882a593Smuzhiyun #define PQI_RESET_TYPE_FIRM_RESET	0x2
812*4882a593Smuzhiyun #define PQI_RESET_TYPE_HARD_RESET	0x3
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun #define PQI_RESET_ACTION_COMPLETED	0x2
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #define PQI_RESET_POLL_INTERVAL_MSECS	100
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun #define PQI_MAX_OUTSTANDING_REQUESTS		((u32)~0)
819*4882a593Smuzhiyun #define PQI_MAX_OUTSTANDING_REQUESTS_KDUMP	32
820*4882a593Smuzhiyun #define PQI_MAX_TRANSFER_SIZE			(1024U * 1024U)
821*4882a593Smuzhiyun #define PQI_MAX_TRANSFER_SIZE_KDUMP		(512 * 1024U)
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define RAID_MAP_MAX_ENTRIES		1024
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define PQI_PHYSICAL_DEVICE_BUS		0
826*4882a593Smuzhiyun #define PQI_RAID_VOLUME_BUS		1
827*4882a593Smuzhiyun #define PQI_HBA_BUS			2
828*4882a593Smuzhiyun #define PQI_EXTERNAL_RAID_VOLUME_BUS	3
829*4882a593Smuzhiyun #define PQI_MAX_BUS			PQI_EXTERNAL_RAID_VOLUME_BUS
830*4882a593Smuzhiyun #define PQI_VSEP_CISS_BTL		379
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun struct report_lun_header {
833*4882a593Smuzhiyun 	__be32	list_length;
834*4882a593Smuzhiyun 	u8	flags;
835*4882a593Smuzhiyun 	u8	reserved[3];
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun /* for flags field of struct report_lun_header */
839*4882a593Smuzhiyun #define CISS_REPORT_LOG_FLAG_UNIQUE_LUN_ID	(1 << 0)
840*4882a593Smuzhiyun #define CISS_REPORT_LOG_FLAG_QUEUE_DEPTH	(1 << 5)
841*4882a593Smuzhiyun #define CISS_REPORT_LOG_FLAG_DRIVE_TYPE_MIX	(1 << 6)
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun #define CISS_REPORT_PHYS_FLAG_OTHER		(1 << 1)
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun struct report_log_lun_extended_entry {
846*4882a593Smuzhiyun 	u8	lunid[8];
847*4882a593Smuzhiyun 	u8	volume_id[16];
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun struct report_log_lun_extended {
851*4882a593Smuzhiyun 	struct report_lun_header header;
852*4882a593Smuzhiyun 	struct report_log_lun_extended_entry lun_entries[1];
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun struct report_phys_lun_extended_entry {
856*4882a593Smuzhiyun 	u8	lunid[8];
857*4882a593Smuzhiyun 	__be64	wwid;
858*4882a593Smuzhiyun 	u8	device_type;
859*4882a593Smuzhiyun 	u8	device_flags;
860*4882a593Smuzhiyun 	u8	lun_count;	/* number of LUNs in a multi-LUN device */
861*4882a593Smuzhiyun 	u8	redundant_paths;
862*4882a593Smuzhiyun 	u32	aio_handle;
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* for device_flags field of struct report_phys_lun_extended_entry */
866*4882a593Smuzhiyun #define CISS_REPORT_PHYS_DEV_FLAG_AIO_ENABLED	0x8
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun struct report_phys_lun_extended {
869*4882a593Smuzhiyun 	struct report_lun_header header;
870*4882a593Smuzhiyun 	struct report_phys_lun_extended_entry lun_entries[1];
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun struct raid_map_disk_data {
874*4882a593Smuzhiyun 	u32	aio_handle;
875*4882a593Smuzhiyun 	u8	xor_mult[2];
876*4882a593Smuzhiyun 	u8	reserved[2];
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /* for flags field of RAID map */
880*4882a593Smuzhiyun #define RAID_MAP_ENCRYPTION_ENABLED	0x1
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun struct raid_map {
883*4882a593Smuzhiyun 	__le32	structure_size;		/* size of entire structure in bytes */
884*4882a593Smuzhiyun 	__le32	volume_blk_size;	/* bytes / block in the volume */
885*4882a593Smuzhiyun 	__le64	volume_blk_cnt;		/* logical blocks on the volume */
886*4882a593Smuzhiyun 	u8	phys_blk_shift;		/* shift factor to convert between */
887*4882a593Smuzhiyun 					/* units of logical blocks and */
888*4882a593Smuzhiyun 					/* physical disk blocks */
889*4882a593Smuzhiyun 	u8	parity_rotation_shift;	/* shift factor to convert between */
890*4882a593Smuzhiyun 					/* units of logical stripes and */
891*4882a593Smuzhiyun 					/* physical stripes */
892*4882a593Smuzhiyun 	__le16	strip_size;		/* blocks used on each disk / stripe */
893*4882a593Smuzhiyun 	__le64	disk_starting_blk;	/* first disk block used in volume */
894*4882a593Smuzhiyun 	__le64	disk_blk_cnt;		/* disk blocks used by volume / disk */
895*4882a593Smuzhiyun 	__le16	data_disks_per_row;	/* data disk entries / row in the map */
896*4882a593Smuzhiyun 	__le16	metadata_disks_per_row;	/* mirror/parity disk entries / row */
897*4882a593Smuzhiyun 					/* in the map */
898*4882a593Smuzhiyun 	__le16	row_cnt;		/* rows in each layout map */
899*4882a593Smuzhiyun 	__le16	layout_map_count;	/* layout maps (1 map per */
900*4882a593Smuzhiyun 					/* mirror parity group) */
901*4882a593Smuzhiyun 	__le16	flags;
902*4882a593Smuzhiyun 	__le16	data_encryption_key_index;
903*4882a593Smuzhiyun 	u8	reserved[16];
904*4882a593Smuzhiyun 	struct raid_map_disk_data disk_data[RAID_MAP_MAX_ENTRIES];
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #pragma pack()
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun #define RAID_CTLR_LUNID		"\0\0\0\0\0\0\0\0"
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun struct pqi_scsi_dev {
912*4882a593Smuzhiyun 	int	devtype;		/* as reported by INQUIRY commmand */
913*4882a593Smuzhiyun 	u8	device_type;		/* as reported by */
914*4882a593Smuzhiyun 					/* BMIC_IDENTIFY_PHYSICAL_DEVICE */
915*4882a593Smuzhiyun 					/* only valid for devtype = TYPE_DISK */
916*4882a593Smuzhiyun 	int	bus;
917*4882a593Smuzhiyun 	int	target;
918*4882a593Smuzhiyun 	int	lun;
919*4882a593Smuzhiyun 	u8	scsi3addr[8];
920*4882a593Smuzhiyun 	__be64	wwid;
921*4882a593Smuzhiyun 	u8	volume_id[16];
922*4882a593Smuzhiyun 	u8	is_physical_device : 1;
923*4882a593Smuzhiyun 	u8	is_external_raid_device : 1;
924*4882a593Smuzhiyun 	u8	is_expander_smp_device : 1;
925*4882a593Smuzhiyun 	u8	target_lun_valid : 1;
926*4882a593Smuzhiyun 	u8	device_gone : 1;
927*4882a593Smuzhiyun 	u8	new_device : 1;
928*4882a593Smuzhiyun 	u8	keep_device : 1;
929*4882a593Smuzhiyun 	u8	volume_offline : 1;
930*4882a593Smuzhiyun 	u8	rescan : 1;
931*4882a593Smuzhiyun 	bool	aio_enabled;		/* only valid for physical disks */
932*4882a593Smuzhiyun 	bool	in_reset;
933*4882a593Smuzhiyun 	bool	in_remove;
934*4882a593Smuzhiyun 	bool	device_offline;
935*4882a593Smuzhiyun 	u8	vendor[8];		/* bytes 8-15 of inquiry data */
936*4882a593Smuzhiyun 	u8	model[16];		/* bytes 16-31 of inquiry data */
937*4882a593Smuzhiyun 	u64	sas_address;
938*4882a593Smuzhiyun 	u8	raid_level;
939*4882a593Smuzhiyun 	u16	queue_depth;		/* max. queue_depth for this device */
940*4882a593Smuzhiyun 	u16	advertised_queue_depth;
941*4882a593Smuzhiyun 	u32	aio_handle;
942*4882a593Smuzhiyun 	u8	volume_status;
943*4882a593Smuzhiyun 	u8	active_path_index;
944*4882a593Smuzhiyun 	u8	path_map;
945*4882a593Smuzhiyun 	u8	bay;
946*4882a593Smuzhiyun 	u8	box_index;
947*4882a593Smuzhiyun 	u8	phys_box_on_bus;
948*4882a593Smuzhiyun 	u8	phy_connected_dev_type;
949*4882a593Smuzhiyun 	u8	box[8];
950*4882a593Smuzhiyun 	u16	phys_connector[8];
951*4882a593Smuzhiyun 	bool	raid_bypass_configured;	/* RAID bypass configured */
952*4882a593Smuzhiyun 	bool	raid_bypass_enabled;	/* RAID bypass enabled */
953*4882a593Smuzhiyun 	int	offload_to_mirror;	/* Send next RAID bypass request */
954*4882a593Smuzhiyun 					/* to mirror drive. */
955*4882a593Smuzhiyun 	struct raid_map *raid_map;	/* RAID bypass map */
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	struct pqi_sas_port *sas_port;
958*4882a593Smuzhiyun 	struct scsi_device *sdev;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	struct list_head scsi_device_list_entry;
961*4882a593Smuzhiyun 	struct list_head new_device_list_entry;
962*4882a593Smuzhiyun 	struct list_head add_list_entry;
963*4882a593Smuzhiyun 	struct list_head delete_list_entry;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	atomic_t scsi_cmds_outstanding;
966*4882a593Smuzhiyun 	atomic_t raid_bypass_cnt;
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun /* VPD inquiry pages */
970*4882a593Smuzhiyun #define CISS_VPD_LV_DEVICE_GEOMETRY	0xc1	/* vendor-specific page */
971*4882a593Smuzhiyun #define CISS_VPD_LV_BYPASS_STATUS	0xc2	/* vendor-specific page */
972*4882a593Smuzhiyun #define CISS_VPD_LV_STATUS		0xc3	/* vendor-specific page */
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun #define VPD_PAGE	(1 << 8)
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun #pragma pack(1)
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun /* structure for CISS_VPD_LV_STATUS */
979*4882a593Smuzhiyun struct ciss_vpd_logical_volume_status {
980*4882a593Smuzhiyun 	u8	peripheral_info;
981*4882a593Smuzhiyun 	u8	page_code;
982*4882a593Smuzhiyun 	u8	reserved;
983*4882a593Smuzhiyun 	u8	page_length;
984*4882a593Smuzhiyun 	u8	volume_status;
985*4882a593Smuzhiyun 	u8	reserved2[3];
986*4882a593Smuzhiyun 	__be32	flags;
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun #pragma pack()
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /* constants for volume_status field of ciss_vpd_logical_volume_status */
992*4882a593Smuzhiyun #define CISS_LV_OK					0
993*4882a593Smuzhiyun #define CISS_LV_FAILED					1
994*4882a593Smuzhiyun #define CISS_LV_NOT_CONFIGURED				2
995*4882a593Smuzhiyun #define CISS_LV_DEGRADED				3
996*4882a593Smuzhiyun #define CISS_LV_READY_FOR_RECOVERY			4
997*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_RECOVERY			5
998*4882a593Smuzhiyun #define CISS_LV_WRONG_PHYSICAL_DRIVE_REPLACED		6
999*4882a593Smuzhiyun #define CISS_LV_PHYSICAL_DRIVE_CONNECTION_PROBLEM	7
1000*4882a593Smuzhiyun #define CISS_LV_HARDWARE_OVERHEATING			8
1001*4882a593Smuzhiyun #define CISS_LV_HARDWARE_HAS_OVERHEATED			9
1002*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_EXPANSION			10
1003*4882a593Smuzhiyun #define CISS_LV_NOT_AVAILABLE				11
1004*4882a593Smuzhiyun #define CISS_LV_QUEUED_FOR_EXPANSION			12
1005*4882a593Smuzhiyun #define CISS_LV_DISABLED_SCSI_ID_CONFLICT		13
1006*4882a593Smuzhiyun #define CISS_LV_EJECTED					14
1007*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_ERASE			15
1008*4882a593Smuzhiyun /* state 16 not used */
1009*4882a593Smuzhiyun #define CISS_LV_READY_FOR_PREDICTIVE_SPARE_REBUILD	17
1010*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_RPI				18
1011*4882a593Smuzhiyun #define CISS_LV_PENDING_RPI				19
1012*4882a593Smuzhiyun #define CISS_LV_ENCRYPTED_NO_KEY			20
1013*4882a593Smuzhiyun /* state 21 not used */
1014*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_ENCRYPTION			22
1015*4882a593Smuzhiyun #define CISS_LV_UNDERGOING_ENCRYPTION_REKEYING		23
1016*4882a593Smuzhiyun #define CISS_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER	24
1017*4882a593Smuzhiyun #define CISS_LV_PENDING_ENCRYPTION			25
1018*4882a593Smuzhiyun #define CISS_LV_PENDING_ENCRYPTION_REKEYING		26
1019*4882a593Smuzhiyun #define CISS_LV_NOT_SUPPORTED				27
1020*4882a593Smuzhiyun #define CISS_LV_STATUS_UNAVAILABLE			255
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun /* constants for flags field of ciss_vpd_logical_volume_status */
1023*4882a593Smuzhiyun #define CISS_LV_FLAGS_NO_HOST_IO	0x1	/* volume not available for */
1024*4882a593Smuzhiyun 						/* host I/O */
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun /* for SAS hosts and SAS expanders */
1027*4882a593Smuzhiyun struct pqi_sas_node {
1028*4882a593Smuzhiyun 	struct device *parent_dev;
1029*4882a593Smuzhiyun 	struct list_head port_list_head;
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun struct pqi_sas_port {
1033*4882a593Smuzhiyun 	struct list_head port_list_entry;
1034*4882a593Smuzhiyun 	u64	sas_address;
1035*4882a593Smuzhiyun 	struct pqi_scsi_dev *device;
1036*4882a593Smuzhiyun 	struct sas_port *port;
1037*4882a593Smuzhiyun 	int	next_phy_index;
1038*4882a593Smuzhiyun 	struct list_head phy_list_head;
1039*4882a593Smuzhiyun 	struct pqi_sas_node *parent_node;
1040*4882a593Smuzhiyun 	struct sas_rphy *rphy;
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun struct pqi_sas_phy {
1044*4882a593Smuzhiyun 	struct list_head phy_list_entry;
1045*4882a593Smuzhiyun 	struct sas_phy *phy;
1046*4882a593Smuzhiyun 	struct pqi_sas_port *parent_port;
1047*4882a593Smuzhiyun 	bool	added_to_port;
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun struct pqi_io_request {
1051*4882a593Smuzhiyun 	atomic_t	refcount;
1052*4882a593Smuzhiyun 	u16		index;
1053*4882a593Smuzhiyun 	void (*io_complete_callback)(struct pqi_io_request *io_request,
1054*4882a593Smuzhiyun 		void *context);
1055*4882a593Smuzhiyun 	void		*context;
1056*4882a593Smuzhiyun 	u8		raid_bypass : 1;
1057*4882a593Smuzhiyun 	int		status;
1058*4882a593Smuzhiyun 	struct pqi_queue_group *queue_group;
1059*4882a593Smuzhiyun 	struct scsi_cmnd *scmd;
1060*4882a593Smuzhiyun 	void		*error_info;
1061*4882a593Smuzhiyun 	struct pqi_sg_descriptor *sg_chain_buffer;
1062*4882a593Smuzhiyun 	dma_addr_t	sg_chain_buffer_dma_handle;
1063*4882a593Smuzhiyun 	void		*iu;
1064*4882a593Smuzhiyun 	struct list_head request_list_entry;
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun #define PQI_NUM_SUPPORTED_EVENTS	7
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun struct pqi_event {
1070*4882a593Smuzhiyun 	bool	pending;
1071*4882a593Smuzhiyun 	u8	event_type;
1072*4882a593Smuzhiyun 	__le16	event_id;
1073*4882a593Smuzhiyun 	__le32	additional_event_id;
1074*4882a593Smuzhiyun 	__le32	ofa_bytes_requested;
1075*4882a593Smuzhiyun 	__le16	ofa_cancel_reason;
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun #define PQI_RESERVED_IO_SLOTS_LUN_RESET			1
1079*4882a593Smuzhiyun #define PQI_RESERVED_IO_SLOTS_EVENT_ACK			PQI_NUM_SUPPORTED_EVENTS
1080*4882a593Smuzhiyun #define PQI_RESERVED_IO_SLOTS_SYNCHRONOUS_REQUESTS	3
1081*4882a593Smuzhiyun #define PQI_RESERVED_IO_SLOTS				\
1082*4882a593Smuzhiyun 	(PQI_RESERVED_IO_SLOTS_LUN_RESET + PQI_RESERVED_IO_SLOTS_EVENT_ACK + \
1083*4882a593Smuzhiyun 	PQI_RESERVED_IO_SLOTS_SYNCHRONOUS_REQUESTS)
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun struct pqi_ctrl_info {
1086*4882a593Smuzhiyun 	unsigned int	ctrl_id;
1087*4882a593Smuzhiyun 	struct pci_dev	*pci_dev;
1088*4882a593Smuzhiyun 	char		firmware_version[11];
1089*4882a593Smuzhiyun 	char		serial_number[17];
1090*4882a593Smuzhiyun 	char		model[17];
1091*4882a593Smuzhiyun 	char		vendor[9];
1092*4882a593Smuzhiyun 	void __iomem	*iomem_base;
1093*4882a593Smuzhiyun 	struct pqi_ctrl_registers __iomem *registers;
1094*4882a593Smuzhiyun 	struct pqi_device_registers __iomem *pqi_registers;
1095*4882a593Smuzhiyun 	u32		max_sg_entries;
1096*4882a593Smuzhiyun 	u32		config_table_offset;
1097*4882a593Smuzhiyun 	u32		config_table_length;
1098*4882a593Smuzhiyun 	u16		max_inbound_queues;
1099*4882a593Smuzhiyun 	u16		max_elements_per_iq;
1100*4882a593Smuzhiyun 	u16		max_iq_element_length;
1101*4882a593Smuzhiyun 	u16		max_outbound_queues;
1102*4882a593Smuzhiyun 	u16		max_elements_per_oq;
1103*4882a593Smuzhiyun 	u16		max_oq_element_length;
1104*4882a593Smuzhiyun 	u32		max_transfer_size;
1105*4882a593Smuzhiyun 	u32		max_outstanding_requests;
1106*4882a593Smuzhiyun 	u32		max_io_slots;
1107*4882a593Smuzhiyun 	unsigned int	scsi_ml_can_queue;
1108*4882a593Smuzhiyun 	unsigned short	sg_tablesize;
1109*4882a593Smuzhiyun 	unsigned int	max_sectors;
1110*4882a593Smuzhiyun 	u32		error_buffer_length;
1111*4882a593Smuzhiyun 	void		*error_buffer;
1112*4882a593Smuzhiyun 	dma_addr_t	error_buffer_dma_handle;
1113*4882a593Smuzhiyun 	size_t		sg_chain_buffer_length;
1114*4882a593Smuzhiyun 	unsigned int	num_queue_groups;
1115*4882a593Smuzhiyun 	u16		max_hw_queue_index;
1116*4882a593Smuzhiyun 	u16		num_elements_per_iq;
1117*4882a593Smuzhiyun 	u16		num_elements_per_oq;
1118*4882a593Smuzhiyun 	u16		max_inbound_iu_length_per_firmware;
1119*4882a593Smuzhiyun 	u16		max_inbound_iu_length;
1120*4882a593Smuzhiyun 	unsigned int	max_sg_per_iu;
1121*4882a593Smuzhiyun 	void		*admin_queue_memory_base;
1122*4882a593Smuzhiyun 	u32		admin_queue_memory_length;
1123*4882a593Smuzhiyun 	dma_addr_t	admin_queue_memory_base_dma_handle;
1124*4882a593Smuzhiyun 	void		*queue_memory_base;
1125*4882a593Smuzhiyun 	u32		queue_memory_length;
1126*4882a593Smuzhiyun 	dma_addr_t	queue_memory_base_dma_handle;
1127*4882a593Smuzhiyun 	struct pqi_admin_queues admin_queues;
1128*4882a593Smuzhiyun 	struct pqi_queue_group queue_groups[PQI_MAX_QUEUE_GROUPS];
1129*4882a593Smuzhiyun 	struct pqi_event_queue event_queue;
1130*4882a593Smuzhiyun 	enum pqi_irq_mode irq_mode;
1131*4882a593Smuzhiyun 	int		max_msix_vectors;
1132*4882a593Smuzhiyun 	int		num_msix_vectors_enabled;
1133*4882a593Smuzhiyun 	int		num_msix_vectors_initialized;
1134*4882a593Smuzhiyun 	int		event_irq;
1135*4882a593Smuzhiyun 	struct Scsi_Host *scsi_host;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	struct mutex	scan_mutex;
1138*4882a593Smuzhiyun 	struct mutex	lun_reset_mutex;
1139*4882a593Smuzhiyun 	struct mutex	ofa_mutex; /* serialize ofa */
1140*4882a593Smuzhiyun 	bool		controller_online;
1141*4882a593Smuzhiyun 	bool		block_requests;
1142*4882a593Smuzhiyun 	bool		block_device_reset;
1143*4882a593Smuzhiyun 	bool		in_ofa;
1144*4882a593Smuzhiyun 	bool		in_shutdown;
1145*4882a593Smuzhiyun 	u8		inbound_spanning_supported : 1;
1146*4882a593Smuzhiyun 	u8		outbound_spanning_supported : 1;
1147*4882a593Smuzhiyun 	u8		pqi_mode_enabled : 1;
1148*4882a593Smuzhiyun 	u8		pqi_reset_quiesce_supported : 1;
1149*4882a593Smuzhiyun 	u8		soft_reset_handshake_supported : 1;
1150*4882a593Smuzhiyun 	u8		raid_iu_timeout_supported: 1;
1151*4882a593Smuzhiyun 	u8		tmf_iu_timeout_supported: 1;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	struct list_head scsi_device_list;
1154*4882a593Smuzhiyun 	spinlock_t	scsi_device_list_lock;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	struct delayed_work rescan_work;
1157*4882a593Smuzhiyun 	struct delayed_work update_time_work;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	struct pqi_sas_node *sas_host;
1160*4882a593Smuzhiyun 	u64		sas_address;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	struct pqi_io_request *io_request_pool;
1163*4882a593Smuzhiyun 	u16		next_io_request_slot;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	struct pqi_event events[PQI_NUM_SUPPORTED_EVENTS];
1166*4882a593Smuzhiyun 	struct work_struct event_work;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	atomic_t	num_interrupts;
1169*4882a593Smuzhiyun 	int		previous_num_interrupts;
1170*4882a593Smuzhiyun 	u32		previous_heartbeat_count;
1171*4882a593Smuzhiyun 	__le32 __iomem	*heartbeat_counter;
1172*4882a593Smuzhiyun 	u8 __iomem	*soft_reset_status;
1173*4882a593Smuzhiyun 	struct timer_list heartbeat_timer;
1174*4882a593Smuzhiyun 	struct work_struct ctrl_offline_work;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	struct semaphore sync_request_sem;
1177*4882a593Smuzhiyun 	atomic_t	num_busy_threads;
1178*4882a593Smuzhiyun 	atomic_t	num_blocked_threads;
1179*4882a593Smuzhiyun 	wait_queue_head_t block_requests_wait;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	struct list_head raid_bypass_retry_list;
1182*4882a593Smuzhiyun 	spinlock_t	raid_bypass_retry_list_lock;
1183*4882a593Smuzhiyun 	struct work_struct raid_bypass_retry_work;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	struct pqi_ofa_memory *pqi_ofa_mem_virt_addr;
1186*4882a593Smuzhiyun 	dma_addr_t	pqi_ofa_mem_dma_handle;
1187*4882a593Smuzhiyun 	void		**pqi_ofa_chunk_virt_addr;
1188*4882a593Smuzhiyun 	atomic_t	sync_cmds_outstanding;
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun enum pqi_ctrl_mode {
1192*4882a593Smuzhiyun 	SIS_MODE = 0,
1193*4882a593Smuzhiyun 	PQI_MODE
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun /*
1197*4882a593Smuzhiyun  * assume worst case: SATA queue depth of 31 minus 4 internal firmware commands
1198*4882a593Smuzhiyun  */
1199*4882a593Smuzhiyun #define PQI_PHYSICAL_DISK_DEFAULT_MAX_QUEUE_DEPTH	27
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun /* CISS commands */
1202*4882a593Smuzhiyun #define CISS_READ		0xc0
1203*4882a593Smuzhiyun #define CISS_REPORT_LOG		0xc2	/* Report Logical LUNs */
1204*4882a593Smuzhiyun #define CISS_REPORT_PHYS	0xc3	/* Report Physical LUNs */
1205*4882a593Smuzhiyun #define CISS_GET_RAID_MAP	0xc8
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun /* BMIC commands */
1208*4882a593Smuzhiyun #define BMIC_IDENTIFY_CONTROLLER		0x11
1209*4882a593Smuzhiyun #define BMIC_IDENTIFY_PHYSICAL_DEVICE		0x15
1210*4882a593Smuzhiyun #define BMIC_READ				0x26
1211*4882a593Smuzhiyun #define BMIC_WRITE				0x27
1212*4882a593Smuzhiyun #define BMIC_SENSE_CONTROLLER_PARAMETERS	0x64
1213*4882a593Smuzhiyun #define BMIC_SENSE_SUBSYSTEM_INFORMATION	0x66
1214*4882a593Smuzhiyun #define BMIC_CSMI_PASSTHRU			0x68
1215*4882a593Smuzhiyun #define BMIC_WRITE_HOST_WELLNESS		0xa5
1216*4882a593Smuzhiyun #define BMIC_FLUSH_CACHE			0xc2
1217*4882a593Smuzhiyun #define BMIC_SET_DIAG_OPTIONS			0xf4
1218*4882a593Smuzhiyun #define BMIC_SENSE_DIAG_OPTIONS			0xf5
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun #define CSMI_CC_SAS_SMP_PASSTHRU		0x17
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun #define SA_FLUSH_CACHE				0x1
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun #define MASKED_DEVICE(lunid)			((lunid)[3] & 0xc0)
1225*4882a593Smuzhiyun #define CISS_GET_LEVEL_2_BUS(lunid)		((lunid)[7] & 0x3f)
1226*4882a593Smuzhiyun #define CISS_GET_LEVEL_2_TARGET(lunid)		((lunid)[6])
1227*4882a593Smuzhiyun #define CISS_GET_DRIVE_NUMBER(lunid)		\
1228*4882a593Smuzhiyun 	(((CISS_GET_LEVEL_2_BUS((lunid)) - 1) << 8) + \
1229*4882a593Smuzhiyun 	CISS_GET_LEVEL_2_TARGET((lunid)))
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun #define NO_TIMEOUT		((unsigned long) -1)
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun #pragma pack(1)
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun struct bmic_identify_controller {
1236*4882a593Smuzhiyun 	u8	configured_logical_drive_count;
1237*4882a593Smuzhiyun 	__le32	configuration_signature;
1238*4882a593Smuzhiyun 	u8	firmware_version[4];
1239*4882a593Smuzhiyun 	u8	reserved[145];
1240*4882a593Smuzhiyun 	__le16	extended_logical_unit_count;
1241*4882a593Smuzhiyun 	u8	reserved1[34];
1242*4882a593Smuzhiyun 	__le16	firmware_build_number;
1243*4882a593Smuzhiyun 	u8	reserved2[8];
1244*4882a593Smuzhiyun 	u8	vendor_id[8];
1245*4882a593Smuzhiyun 	u8	product_id[16];
1246*4882a593Smuzhiyun 	u8	reserved3[68];
1247*4882a593Smuzhiyun 	u8	controller_mode;
1248*4882a593Smuzhiyun 	u8	reserved4[32];
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun struct bmic_sense_subsystem_info {
1252*4882a593Smuzhiyun 	u8	reserved[44];
1253*4882a593Smuzhiyun 	u8	ctrl_serial_number[16];
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /* constants for device_type field */
1257*4882a593Smuzhiyun #define SA_DEVICE_TYPE_SATA		0x1
1258*4882a593Smuzhiyun #define SA_DEVICE_TYPE_SAS		0x2
1259*4882a593Smuzhiyun #define SA_DEVICE_TYPE_EXPANDER_SMP	0x5
1260*4882a593Smuzhiyun #define SA_DEVICE_TYPE_SES		0x6
1261*4882a593Smuzhiyun #define SA_DEVICE_TYPE_CONTROLLER	0x7
1262*4882a593Smuzhiyun #define SA_DEVICE_TYPE_NVME		0x9
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun struct bmic_identify_physical_device {
1265*4882a593Smuzhiyun 	u8	scsi_bus;		/* SCSI Bus number on controller */
1266*4882a593Smuzhiyun 	u8	scsi_id;		/* SCSI ID on this bus */
1267*4882a593Smuzhiyun 	__le16	block_size;		/* sector size in bytes */
1268*4882a593Smuzhiyun 	__le32	total_blocks;		/* number for sectors on drive */
1269*4882a593Smuzhiyun 	__le32	reserved_blocks;	/* controller reserved (RIS) */
1270*4882a593Smuzhiyun 	u8	model[40];		/* Physical Drive Model */
1271*4882a593Smuzhiyun 	u8	serial_number[40];	/* Drive Serial Number */
1272*4882a593Smuzhiyun 	u8	firmware_revision[8];	/* drive firmware revision */
1273*4882a593Smuzhiyun 	u8	scsi_inquiry_bits;	/* inquiry byte 7 bits */
1274*4882a593Smuzhiyun 	u8	compaq_drive_stamp;	/* 0 means drive not stamped */
1275*4882a593Smuzhiyun 	u8	last_failure_reason;
1276*4882a593Smuzhiyun 	u8	flags;
1277*4882a593Smuzhiyun 	u8	more_flags;
1278*4882a593Smuzhiyun 	u8	scsi_lun;		/* SCSI LUN for phys drive */
1279*4882a593Smuzhiyun 	u8	yet_more_flags;
1280*4882a593Smuzhiyun 	u8	even_more_flags;
1281*4882a593Smuzhiyun 	__le32	spi_speed_rules;
1282*4882a593Smuzhiyun 	u8	phys_connector[2];	/* connector number on controller */
1283*4882a593Smuzhiyun 	u8	phys_box_on_bus;	/* phys enclosure this drive resides */
1284*4882a593Smuzhiyun 	u8	phys_bay_in_box;	/* phys drv bay this drive resides */
1285*4882a593Smuzhiyun 	__le32	rpm;			/* drive rotational speed in RPM */
1286*4882a593Smuzhiyun 	u8	device_type;		/* type of drive */
1287*4882a593Smuzhiyun 	u8	sata_version;		/* only valid when device_type = */
1288*4882a593Smuzhiyun 					/* SA_DEVICE_TYPE_SATA */
1289*4882a593Smuzhiyun 	__le64	big_total_block_count;
1290*4882a593Smuzhiyun 	__le64	ris_starting_lba;
1291*4882a593Smuzhiyun 	__le32	ris_size;
1292*4882a593Smuzhiyun 	u8	wwid[20];
1293*4882a593Smuzhiyun 	u8	controller_phy_map[32];
1294*4882a593Smuzhiyun 	__le16	phy_count;
1295*4882a593Smuzhiyun 	u8	phy_connected_dev_type[256];
1296*4882a593Smuzhiyun 	u8	phy_to_drive_bay_num[256];
1297*4882a593Smuzhiyun 	__le16	phy_to_attached_dev_index[256];
1298*4882a593Smuzhiyun 	u8	box_index;
1299*4882a593Smuzhiyun 	u8	reserved;
1300*4882a593Smuzhiyun 	__le16	extra_physical_drive_flags;
1301*4882a593Smuzhiyun 	u8	negotiated_link_rate[256];
1302*4882a593Smuzhiyun 	u8	phy_to_phy_map[256];
1303*4882a593Smuzhiyun 	u8	redundant_path_present_map;
1304*4882a593Smuzhiyun 	u8	redundant_path_failure_map;
1305*4882a593Smuzhiyun 	u8	active_path_number;
1306*4882a593Smuzhiyun 	__le16	alternate_paths_phys_connector[8];
1307*4882a593Smuzhiyun 	u8	alternate_paths_phys_box_on_port[8];
1308*4882a593Smuzhiyun 	u8	multi_lun_device_lun_count;
1309*4882a593Smuzhiyun 	u8	minimum_good_fw_revision[8];
1310*4882a593Smuzhiyun 	u8	unique_inquiry_bytes[20];
1311*4882a593Smuzhiyun 	u8	current_temperature_degrees;
1312*4882a593Smuzhiyun 	u8	temperature_threshold_degrees;
1313*4882a593Smuzhiyun 	u8	max_temperature_degrees;
1314*4882a593Smuzhiyun 	u8	logical_blocks_per_phys_block_exp;
1315*4882a593Smuzhiyun 	__le16	current_queue_depth_limit;
1316*4882a593Smuzhiyun 	u8	switch_name[10];
1317*4882a593Smuzhiyun 	__le16	switch_port;
1318*4882a593Smuzhiyun 	u8	alternate_paths_switch_name[40];
1319*4882a593Smuzhiyun 	u8	alternate_paths_switch_port[8];
1320*4882a593Smuzhiyun 	__le16	power_on_hours;
1321*4882a593Smuzhiyun 	__le16	percent_endurance_used;
1322*4882a593Smuzhiyun 	u8	drive_authentication;
1323*4882a593Smuzhiyun 	u8	smart_carrier_authentication;
1324*4882a593Smuzhiyun 	u8	smart_carrier_app_fw_version;
1325*4882a593Smuzhiyun 	u8	smart_carrier_bootloader_fw_version;
1326*4882a593Smuzhiyun 	u8	sanitize_flags;
1327*4882a593Smuzhiyun 	u8	encryption_key_flags;
1328*4882a593Smuzhiyun 	u8	encryption_key_name[64];
1329*4882a593Smuzhiyun 	__le32	misc_drive_flags;
1330*4882a593Smuzhiyun 	__le16	dek_index;
1331*4882a593Smuzhiyun 	__le16	hba_drive_encryption_flags;
1332*4882a593Smuzhiyun 	__le16	max_overwrite_time;
1333*4882a593Smuzhiyun 	__le16	max_block_erase_time;
1334*4882a593Smuzhiyun 	__le16	max_crypto_erase_time;
1335*4882a593Smuzhiyun 	u8	connector_info[5];
1336*4882a593Smuzhiyun 	u8	connector_name[8][8];
1337*4882a593Smuzhiyun 	u8	page_83_identifier[16];
1338*4882a593Smuzhiyun 	u8	maximum_link_rate[256];
1339*4882a593Smuzhiyun 	u8	negotiated_physical_link_rate[256];
1340*4882a593Smuzhiyun 	u8	box_connector_name[8];
1341*4882a593Smuzhiyun 	u8	padding_to_multiple_of_512[9];
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun struct bmic_smp_request {
1345*4882a593Smuzhiyun 	u8	frame_type;
1346*4882a593Smuzhiyun 	u8	function;
1347*4882a593Smuzhiyun 	u8	allocated_response_length;
1348*4882a593Smuzhiyun 	u8	request_length;
1349*4882a593Smuzhiyun 	u8	additional_request_bytes[1016];
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun struct  bmic_smp_response {
1353*4882a593Smuzhiyun 	u8	frame_type;
1354*4882a593Smuzhiyun 	u8	function;
1355*4882a593Smuzhiyun 	u8	function_result;
1356*4882a593Smuzhiyun 	u8	response_length;
1357*4882a593Smuzhiyun 	u8	additional_response_bytes[1016];
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun struct bmic_csmi_ioctl_header {
1361*4882a593Smuzhiyun 	__le32	header_length;
1362*4882a593Smuzhiyun 	u8	signature[8];
1363*4882a593Smuzhiyun 	__le32	timeout;
1364*4882a593Smuzhiyun 	__le32	control_code;
1365*4882a593Smuzhiyun 	__le32	return_code;
1366*4882a593Smuzhiyun 	__le32	length;
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun struct bmic_csmi_smp_passthru {
1370*4882a593Smuzhiyun 	u8	phy_identifier;
1371*4882a593Smuzhiyun 	u8	port_identifier;
1372*4882a593Smuzhiyun 	u8	connection_rate;
1373*4882a593Smuzhiyun 	u8	reserved;
1374*4882a593Smuzhiyun 	__be64	destination_sas_address;
1375*4882a593Smuzhiyun 	__le32	request_length;
1376*4882a593Smuzhiyun 	struct bmic_smp_request request;
1377*4882a593Smuzhiyun 	u8	connection_status;
1378*4882a593Smuzhiyun 	u8	reserved1[3];
1379*4882a593Smuzhiyun 	__le32	response_length;
1380*4882a593Smuzhiyun 	struct bmic_smp_response response;
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun struct bmic_csmi_smp_passthru_buffer {
1384*4882a593Smuzhiyun 	struct bmic_csmi_ioctl_header ioctl_header;
1385*4882a593Smuzhiyun 	struct bmic_csmi_smp_passthru parameters;
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun struct bmic_flush_cache {
1389*4882a593Smuzhiyun 	u8	disable_flag;
1390*4882a593Smuzhiyun 	u8	system_power_action;
1391*4882a593Smuzhiyun 	u8	ndu_flush;
1392*4882a593Smuzhiyun 	u8	shutdown_event;
1393*4882a593Smuzhiyun 	u8	reserved[28];
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun /* for shutdown_event member of struct bmic_flush_cache */
1397*4882a593Smuzhiyun enum bmic_flush_cache_shutdown_event {
1398*4882a593Smuzhiyun 	NONE_CACHE_FLUSH_ONLY = 0,
1399*4882a593Smuzhiyun 	SHUTDOWN = 1,
1400*4882a593Smuzhiyun 	HIBERNATE = 2,
1401*4882a593Smuzhiyun 	SUSPEND = 3,
1402*4882a593Smuzhiyun 	RESTART = 4
1403*4882a593Smuzhiyun };
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun struct bmic_diag_options {
1406*4882a593Smuzhiyun 	__le32 options;
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun #pragma pack()
1410*4882a593Smuzhiyun 
pqi_ctrl_busy(struct pqi_ctrl_info * ctrl_info)1411*4882a593Smuzhiyun static inline void pqi_ctrl_busy(struct pqi_ctrl_info *ctrl_info)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	atomic_inc(&ctrl_info->num_busy_threads);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
pqi_ctrl_unbusy(struct pqi_ctrl_info * ctrl_info)1416*4882a593Smuzhiyun static inline void pqi_ctrl_unbusy(struct pqi_ctrl_info *ctrl_info)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	atomic_dec(&ctrl_info->num_busy_threads);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun 
shost_to_hba(struct Scsi_Host * shost)1421*4882a593Smuzhiyun static inline struct pqi_ctrl_info *shost_to_hba(struct Scsi_Host *shost)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun 	void *hostdata = shost_priv(shost);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	return *((struct pqi_ctrl_info **)hostdata);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun void pqi_sas_smp_handler(struct bsg_job *job, struct Scsi_Host *shost,
1429*4882a593Smuzhiyun 	struct sas_rphy *rphy);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun int pqi_add_sas_host(struct Scsi_Host *shost, struct pqi_ctrl_info *ctrl_info);
1432*4882a593Smuzhiyun void pqi_delete_sas_host(struct pqi_ctrl_info *ctrl_info);
1433*4882a593Smuzhiyun int pqi_add_sas_device(struct pqi_sas_node *pqi_sas_node,
1434*4882a593Smuzhiyun 	struct pqi_scsi_dev *device);
1435*4882a593Smuzhiyun void pqi_remove_sas_device(struct pqi_scsi_dev *device);
1436*4882a593Smuzhiyun struct pqi_scsi_dev *pqi_find_device_by_sas_rphy(
1437*4882a593Smuzhiyun 	struct pqi_ctrl_info *ctrl_info, struct sas_rphy *rphy);
1438*4882a593Smuzhiyun void pqi_prep_for_scsi_done(struct scsi_cmnd *scmd);
1439*4882a593Smuzhiyun int pqi_csmi_smp_passthru(struct pqi_ctrl_info *ctrl_info,
1440*4882a593Smuzhiyun 	struct bmic_csmi_smp_passthru_buffer *buffer, size_t buffer_length,
1441*4882a593Smuzhiyun 	struct pqi_raid_error_info *error_info);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun extern struct sas_function_template pqi_sas_transport_functions;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun #endif /* _SMARTPQI_H */
1446