xref: /OK3568_Linux_fs/kernel/drivers/scsi/qlogicpti.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* qlogicpti.h: Performance Technologies QlogicISP sbus card defines.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 1996 David S. Miller (davem@caipfs.rutgers.edu)
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _QLOGICPTI_H
8*4882a593Smuzhiyun #define _QLOGICPTI_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* Qlogic/SBUS controller registers. */
11*4882a593Smuzhiyun #define SBUS_CFG1	0x006UL
12*4882a593Smuzhiyun #define SBUS_CTRL	0x008UL
13*4882a593Smuzhiyun #define SBUS_STAT	0x00aUL
14*4882a593Smuzhiyun #define SBUS_SEMAPHORE	0x00cUL
15*4882a593Smuzhiyun #define CMD_DMA_CTRL	0x022UL
16*4882a593Smuzhiyun #define DATA_DMA_CTRL	0x042UL
17*4882a593Smuzhiyun #define MBOX0		0x080UL
18*4882a593Smuzhiyun #define MBOX1		0x082UL
19*4882a593Smuzhiyun #define MBOX2		0x084UL
20*4882a593Smuzhiyun #define MBOX3		0x086UL
21*4882a593Smuzhiyun #define MBOX4		0x088UL
22*4882a593Smuzhiyun #define MBOX5		0x08aUL
23*4882a593Smuzhiyun #define CPU_CMD		0x214UL
24*4882a593Smuzhiyun #define CPU_ORIDE	0x224UL
25*4882a593Smuzhiyun #define CPU_PCTRL	0x272UL
26*4882a593Smuzhiyun #define CPU_PDIFF	0x276UL
27*4882a593Smuzhiyun #define RISC_PSR	0x420UL
28*4882a593Smuzhiyun #define RISC_MTREG	0x42EUL
29*4882a593Smuzhiyun #define HCCTRL		0x440UL
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* SCSI parameters for this driver. */
32*4882a593Smuzhiyun #define MAX_TARGETS	16
33*4882a593Smuzhiyun #define MAX_LUNS	8
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* With the qlogic interface, every queue slot can hold a SCSI
36*4882a593Smuzhiyun  * command with up to 4 scatter/gather entries.  If we need more
37*4882a593Smuzhiyun  * than 4 entries, continuation entries can be used that hold
38*4882a593Smuzhiyun  * another 7 entries each.  Unlike for other drivers, this means
39*4882a593Smuzhiyun  * that the maximum number of scatter/gather entries we can
40*4882a593Smuzhiyun  * support at any given time is a function of the number of queue
41*4882a593Smuzhiyun  * slots available.  That is, host->can_queue and host->sg_tablesize
42*4882a593Smuzhiyun  * are dynamic and _not_ independent.  This all works fine because
43*4882a593Smuzhiyun  * requests are queued serially and the scatter/gather limit is
44*4882a593Smuzhiyun  * determined for each queue request anew.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define QLOGICPTI_REQ_QUEUE_LEN	255	/* must be power of two - 1 */
47*4882a593Smuzhiyun #define QLOGICPTI_MAX_SG(ql)	(4 + (((ql) > 0) ? 7*((ql) - 1) : 0))
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* mailbox command complete status codes */
50*4882a593Smuzhiyun #define MBOX_COMMAND_COMPLETE		0x4000
51*4882a593Smuzhiyun #define INVALID_COMMAND			0x4001
52*4882a593Smuzhiyun #define HOST_INTERFACE_ERROR		0x4002
53*4882a593Smuzhiyun #define TEST_FAILED			0x4003
54*4882a593Smuzhiyun #define COMMAND_ERROR			0x4005
55*4882a593Smuzhiyun #define COMMAND_PARAM_ERROR		0x4006
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* async event status codes */
58*4882a593Smuzhiyun #define ASYNC_SCSI_BUS_RESET		0x8001
59*4882a593Smuzhiyun #define SYSTEM_ERROR			0x8002
60*4882a593Smuzhiyun #define REQUEST_TRANSFER_ERROR		0x8003
61*4882a593Smuzhiyun #define RESPONSE_TRANSFER_ERROR		0x8004
62*4882a593Smuzhiyun #define REQUEST_QUEUE_WAKEUP		0x8005
63*4882a593Smuzhiyun #define EXECUTION_TIMEOUT_RESET		0x8006
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Am I fucking pedantic or what? */
66*4882a593Smuzhiyun struct Entry_header {
67*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
68*4882a593Smuzhiyun 	u8	entry_cnt;
69*4882a593Smuzhiyun 	u8	entry_type;
70*4882a593Smuzhiyun 	u8	flags;
71*4882a593Smuzhiyun 	u8	sys_def_1;
72*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
73*4882a593Smuzhiyun 	u8	entry_type;
74*4882a593Smuzhiyun 	u8	entry_cnt;
75*4882a593Smuzhiyun 	u8	sys_def_1;
76*4882a593Smuzhiyun 	u8	flags;
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* entry header type commands */
81*4882a593Smuzhiyun #define ENTRY_COMMAND		1
82*4882a593Smuzhiyun #define ENTRY_CONTINUATION	2
83*4882a593Smuzhiyun #define ENTRY_STATUS		3
84*4882a593Smuzhiyun #define ENTRY_MARKER		4
85*4882a593Smuzhiyun #define ENTRY_EXTENDED_COMMAND	5
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* entry header flag definitions */
88*4882a593Smuzhiyun #define EFLAG_CONTINUATION	1
89*4882a593Smuzhiyun #define EFLAG_BUSY		2
90*4882a593Smuzhiyun #define EFLAG_BAD_HEADER	4
91*4882a593Smuzhiyun #define EFLAG_BAD_PAYLOAD	8
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct dataseg {
94*4882a593Smuzhiyun 	u32	d_base;
95*4882a593Smuzhiyun 	u32	d_count;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct Command_Entry {
99*4882a593Smuzhiyun 	struct Entry_header	hdr;
100*4882a593Smuzhiyun 	u32			handle;
101*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
102*4882a593Smuzhiyun 	u8			target_id;
103*4882a593Smuzhiyun 	u8			target_lun;
104*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
105*4882a593Smuzhiyun 	u8			target_lun;
106*4882a593Smuzhiyun 	u8			target_id;
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun 	u16			cdb_length;
109*4882a593Smuzhiyun 	u16			control_flags;
110*4882a593Smuzhiyun 	u16			rsvd;
111*4882a593Smuzhiyun 	u16			time_out;
112*4882a593Smuzhiyun 	u16			segment_cnt;
113*4882a593Smuzhiyun 	u8			cdb[12];
114*4882a593Smuzhiyun 	struct dataseg		dataseg[4];
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* command entry control flag definitions */
118*4882a593Smuzhiyun #define CFLAG_NODISC		0x01
119*4882a593Smuzhiyun #define CFLAG_HEAD_TAG		0x02
120*4882a593Smuzhiyun #define CFLAG_ORDERED_TAG	0x04
121*4882a593Smuzhiyun #define CFLAG_SIMPLE_TAG	0x08
122*4882a593Smuzhiyun #define CFLAG_TAR_RTN		0x10
123*4882a593Smuzhiyun #define CFLAG_READ		0x20
124*4882a593Smuzhiyun #define CFLAG_WRITE		0x40
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct Ext_Command_Entry {
127*4882a593Smuzhiyun 	struct Entry_header	hdr;
128*4882a593Smuzhiyun 	u32			handle;
129*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
130*4882a593Smuzhiyun 	u8			target_id;
131*4882a593Smuzhiyun 	u8			target_lun;
132*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
133*4882a593Smuzhiyun 	u8			target_lun;
134*4882a593Smuzhiyun 	u8			target_id;
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun 	u16			cdb_length;
137*4882a593Smuzhiyun 	u16			control_flags;
138*4882a593Smuzhiyun 	u16			rsvd;
139*4882a593Smuzhiyun 	u16			time_out;
140*4882a593Smuzhiyun 	u16			segment_cnt;
141*4882a593Smuzhiyun 	u8			cdb[44];
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct Continuation_Entry {
145*4882a593Smuzhiyun 	struct Entry_header	hdr;
146*4882a593Smuzhiyun 	u32			reserved;
147*4882a593Smuzhiyun 	struct dataseg		dataseg[7];
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun struct Marker_Entry {
151*4882a593Smuzhiyun 	struct Entry_header	hdr;
152*4882a593Smuzhiyun 	u32			reserved;
153*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
154*4882a593Smuzhiyun 	u8			target_id;
155*4882a593Smuzhiyun 	u8			target_lun;
156*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
157*4882a593Smuzhiyun 	u8			target_lun;
158*4882a593Smuzhiyun 	u8			target_id;
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
161*4882a593Smuzhiyun 	u8			rsvd;
162*4882a593Smuzhiyun 	u8			modifier;
163*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
164*4882a593Smuzhiyun 	u8			modifier;
165*4882a593Smuzhiyun 	u8			rsvd;
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun 	u8			rsvds[52];
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* marker entry modifier definitions */
171*4882a593Smuzhiyun #define SYNC_DEVICE	0
172*4882a593Smuzhiyun #define SYNC_TARGET	1
173*4882a593Smuzhiyun #define SYNC_ALL	2
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun struct Status_Entry {
176*4882a593Smuzhiyun 	struct Entry_header	hdr;
177*4882a593Smuzhiyun 	u32			handle;
178*4882a593Smuzhiyun 	u16			scsi_status;
179*4882a593Smuzhiyun 	u16			completion_status;
180*4882a593Smuzhiyun 	u16			state_flags;
181*4882a593Smuzhiyun 	u16			status_flags;
182*4882a593Smuzhiyun 	u16			time;
183*4882a593Smuzhiyun 	u16			req_sense_len;
184*4882a593Smuzhiyun 	u32			residual;
185*4882a593Smuzhiyun 	u8			rsvd[8];
186*4882a593Smuzhiyun 	u8			req_sense_data[32];
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* status entry completion status definitions */
190*4882a593Smuzhiyun #define CS_COMPLETE			0x0000
191*4882a593Smuzhiyun #define CS_INCOMPLETE			0x0001
192*4882a593Smuzhiyun #define CS_DMA_ERROR			0x0002
193*4882a593Smuzhiyun #define CS_TRANSPORT_ERROR		0x0003
194*4882a593Smuzhiyun #define CS_RESET_OCCURRED		0x0004
195*4882a593Smuzhiyun #define CS_ABORTED			0x0005
196*4882a593Smuzhiyun #define CS_TIMEOUT			0x0006
197*4882a593Smuzhiyun #define CS_DATA_OVERRUN			0x0007
198*4882a593Smuzhiyun #define CS_COMMAND_OVERRUN		0x0008
199*4882a593Smuzhiyun #define CS_STATUS_OVERRUN		0x0009
200*4882a593Smuzhiyun #define CS_BAD_MESSAGE			0x000a
201*4882a593Smuzhiyun #define CS_NO_MESSAGE_OUT		0x000b
202*4882a593Smuzhiyun #define CS_EXT_ID_FAILED		0x000c
203*4882a593Smuzhiyun #define CS_IDE_MSG_FAILED		0x000d
204*4882a593Smuzhiyun #define CS_ABORT_MSG_FAILED		0x000e
205*4882a593Smuzhiyun #define CS_REJECT_MSG_FAILED		0x000f
206*4882a593Smuzhiyun #define CS_NOP_MSG_FAILED		0x0010
207*4882a593Smuzhiyun #define CS_PARITY_ERROR_MSG_FAILED	0x0011
208*4882a593Smuzhiyun #define CS_DEVICE_RESET_MSG_FAILED	0x0012
209*4882a593Smuzhiyun #define CS_ID_MSG_FAILED		0x0013
210*4882a593Smuzhiyun #define CS_UNEXP_BUS_FREE		0x0014
211*4882a593Smuzhiyun #define CS_DATA_UNDERRUN		0x0015
212*4882a593Smuzhiyun #define CS_BUS_RESET			0x001c
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* status entry state flag definitions */
215*4882a593Smuzhiyun #define SF_GOT_BUS			0x0100
216*4882a593Smuzhiyun #define SF_GOT_TARGET			0x0200
217*4882a593Smuzhiyun #define SF_SENT_CDB			0x0400
218*4882a593Smuzhiyun #define SF_TRANSFERRED_DATA		0x0800
219*4882a593Smuzhiyun #define SF_GOT_STATUS			0x1000
220*4882a593Smuzhiyun #define SF_GOT_SENSE			0x2000
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* status entry status flag definitions */
223*4882a593Smuzhiyun #define STF_DISCONNECT			0x0001
224*4882a593Smuzhiyun #define STF_SYNCHRONOUS			0x0002
225*4882a593Smuzhiyun #define STF_PARITY_ERROR		0x0004
226*4882a593Smuzhiyun #define STF_BUS_RESET			0x0008
227*4882a593Smuzhiyun #define STF_DEVICE_RESET		0x0010
228*4882a593Smuzhiyun #define STF_ABORTED			0x0020
229*4882a593Smuzhiyun #define STF_TIMEOUT			0x0040
230*4882a593Smuzhiyun #define STF_NEGOTIATION			0x0080
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* mailbox commands */
233*4882a593Smuzhiyun #define MBOX_NO_OP			0x0000
234*4882a593Smuzhiyun #define MBOX_LOAD_RAM			0x0001
235*4882a593Smuzhiyun #define MBOX_EXEC_FIRMWARE		0x0002
236*4882a593Smuzhiyun #define MBOX_DUMP_RAM			0x0003
237*4882a593Smuzhiyun #define MBOX_WRITE_RAM_WORD		0x0004
238*4882a593Smuzhiyun #define MBOX_READ_RAM_WORD		0x0005
239*4882a593Smuzhiyun #define MBOX_MAILBOX_REG_TEST		0x0006
240*4882a593Smuzhiyun #define MBOX_VERIFY_CHECKSUM		0x0007
241*4882a593Smuzhiyun #define MBOX_ABOUT_FIRMWARE		0x0008
242*4882a593Smuzhiyun #define MBOX_CHECK_FIRMWARE		0x000e
243*4882a593Smuzhiyun #define MBOX_INIT_REQ_QUEUE		0x0010
244*4882a593Smuzhiyun #define MBOX_INIT_RES_QUEUE		0x0011
245*4882a593Smuzhiyun #define MBOX_EXECUTE_IOCB		0x0012
246*4882a593Smuzhiyun #define MBOX_WAKE_UP			0x0013
247*4882a593Smuzhiyun #define MBOX_STOP_FIRMWARE		0x0014
248*4882a593Smuzhiyun #define MBOX_ABORT			0x0015
249*4882a593Smuzhiyun #define MBOX_ABORT_DEVICE		0x0016
250*4882a593Smuzhiyun #define MBOX_ABORT_TARGET		0x0017
251*4882a593Smuzhiyun #define MBOX_BUS_RESET			0x0018
252*4882a593Smuzhiyun #define MBOX_STOP_QUEUE			0x0019
253*4882a593Smuzhiyun #define MBOX_START_QUEUE		0x001a
254*4882a593Smuzhiyun #define MBOX_SINGLE_STEP_QUEUE		0x001b
255*4882a593Smuzhiyun #define MBOX_ABORT_QUEUE		0x001c
256*4882a593Smuzhiyun #define MBOX_GET_DEV_QUEUE_STATUS	0x001d
257*4882a593Smuzhiyun #define MBOX_GET_FIRMWARE_STATUS	0x001f
258*4882a593Smuzhiyun #define MBOX_GET_INIT_SCSI_ID		0x0020
259*4882a593Smuzhiyun #define MBOX_GET_SELECT_TIMEOUT		0x0021
260*4882a593Smuzhiyun #define MBOX_GET_RETRY_COUNT		0x0022
261*4882a593Smuzhiyun #define MBOX_GET_TAG_AGE_LIMIT		0x0023
262*4882a593Smuzhiyun #define MBOX_GET_CLOCK_RATE		0x0024
263*4882a593Smuzhiyun #define MBOX_GET_ACT_NEG_STATE		0x0025
264*4882a593Smuzhiyun #define MBOX_GET_ASYNC_DATA_SETUP_TIME	0x0026
265*4882a593Smuzhiyun #define MBOX_GET_SBUS_PARAMS		0x0027
266*4882a593Smuzhiyun #define MBOX_GET_TARGET_PARAMS		0x0028
267*4882a593Smuzhiyun #define MBOX_GET_DEV_QUEUE_PARAMS	0x0029
268*4882a593Smuzhiyun #define MBOX_SET_INIT_SCSI_ID		0x0030
269*4882a593Smuzhiyun #define MBOX_SET_SELECT_TIMEOUT		0x0031
270*4882a593Smuzhiyun #define MBOX_SET_RETRY_COUNT		0x0032
271*4882a593Smuzhiyun #define MBOX_SET_TAG_AGE_LIMIT		0x0033
272*4882a593Smuzhiyun #define MBOX_SET_CLOCK_RATE		0x0034
273*4882a593Smuzhiyun #define MBOX_SET_ACTIVE_NEG_STATE	0x0035
274*4882a593Smuzhiyun #define MBOX_SET_ASYNC_DATA_SETUP_TIME	0x0036
275*4882a593Smuzhiyun #define MBOX_SET_SBUS_CONTROL_PARAMS	0x0037
276*4882a593Smuzhiyun #define MBOX_SET_TARGET_PARAMS		0x0038
277*4882a593Smuzhiyun #define MBOX_SET_DEV_QUEUE_PARAMS	0x0039
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun struct host_param {
280*4882a593Smuzhiyun 	u_short		initiator_scsi_id;
281*4882a593Smuzhiyun 	u_short		bus_reset_delay;
282*4882a593Smuzhiyun 	u_short		retry_count;
283*4882a593Smuzhiyun 	u_short		retry_delay;
284*4882a593Smuzhiyun 	u_short		async_data_setup_time;
285*4882a593Smuzhiyun 	u_short		req_ack_active_negation;
286*4882a593Smuzhiyun 	u_short		data_line_active_negation;
287*4882a593Smuzhiyun 	u_short		data_dma_burst_enable;
288*4882a593Smuzhiyun 	u_short		command_dma_burst_enable;
289*4882a593Smuzhiyun 	u_short		tag_aging;
290*4882a593Smuzhiyun 	u_short		selection_timeout;
291*4882a593Smuzhiyun 	u_short		max_queue_depth;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * Device Flags:
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * Bit  Name
298*4882a593Smuzhiyun  * ---------
299*4882a593Smuzhiyun  *  7   Disconnect Privilege
300*4882a593Smuzhiyun  *  6   Parity Checking
301*4882a593Smuzhiyun  *  5   Wide Data Transfers
302*4882a593Smuzhiyun  *  4   Synchronous Data Transfers
303*4882a593Smuzhiyun  *  3   Tagged Queuing
304*4882a593Smuzhiyun  *  2   Automatic Request Sense
305*4882a593Smuzhiyun  *  1   Stop Queue on Check Condition
306*4882a593Smuzhiyun  *  0   Renegotiate on Error
307*4882a593Smuzhiyun  */
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct dev_param {
310*4882a593Smuzhiyun 	u_short		device_flags;
311*4882a593Smuzhiyun 	u_short		execution_throttle;
312*4882a593Smuzhiyun 	u_short		synchronous_period;
313*4882a593Smuzhiyun 	u_short		synchronous_offset;
314*4882a593Smuzhiyun 	u_short		device_enable;
315*4882a593Smuzhiyun 	u_short		reserved; /* pad */
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * The result queue can be quite a bit smaller since continuation entries
320*4882a593Smuzhiyun  * do not show up there:
321*4882a593Smuzhiyun  */
322*4882a593Smuzhiyun #define RES_QUEUE_LEN		255	/* Must be power of two - 1 */
323*4882a593Smuzhiyun #define QUEUE_ENTRY_LEN		64
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define NEXT_REQ_PTR(wheee)   (((wheee) + 1) & QLOGICPTI_REQ_QUEUE_LEN)
326*4882a593Smuzhiyun #define NEXT_RES_PTR(wheee)   (((wheee) + 1) & RES_QUEUE_LEN)
327*4882a593Smuzhiyun #define PREV_REQ_PTR(wheee)   (((wheee) - 1) & QLOGICPTI_REQ_QUEUE_LEN)
328*4882a593Smuzhiyun #define PREV_RES_PTR(wheee)   (((wheee) - 1) & RES_QUEUE_LEN)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct pti_queue_entry {
331*4882a593Smuzhiyun 	char __opaque[QUEUE_ENTRY_LEN];
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct scsi_cmnd;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /* Software state for the driver. */
337*4882a593Smuzhiyun struct qlogicpti {
338*4882a593Smuzhiyun 	/* These are the hot elements in the cache, so they come first. */
339*4882a593Smuzhiyun 	void __iomem             *qregs;                /* Adapter registers          */
340*4882a593Smuzhiyun 	struct pti_queue_entry   *res_cpu;              /* Ptr to RESPONSE bufs (CPU) */
341*4882a593Smuzhiyun 	struct pti_queue_entry   *req_cpu;              /* Ptr to REQUEST bufs (CPU)  */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	u_int	                  req_in_ptr;		/* index of next request slot */
344*4882a593Smuzhiyun 	u_int	                  res_out_ptr;		/* index of next result slot  */
345*4882a593Smuzhiyun 	long	                  send_marker;		/* must we send a marker?     */
346*4882a593Smuzhiyun 	struct platform_device	 *op;
347*4882a593Smuzhiyun 	unsigned long		  __pad;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	int                       cmd_count[MAX_TARGETS];
350*4882a593Smuzhiyun 	unsigned long             tag_ages[MAX_TARGETS];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* The cmd->handler is only 32-bits, so that things work even on monster
353*4882a593Smuzhiyun 	 * Ex000 sparc64 machines with >4GB of ram we just keep track of the
354*4882a593Smuzhiyun 	 * scsi command pointers here.  This is essentially what Matt Jacob does. -DaveM
355*4882a593Smuzhiyun 	 */
356*4882a593Smuzhiyun 	struct scsi_cmnd         *cmd_slots[QLOGICPTI_REQ_QUEUE_LEN + 1];
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* The rest of the elements are unimportant for performance. */
359*4882a593Smuzhiyun 	struct qlogicpti         *next;
360*4882a593Smuzhiyun 	dma_addr_t                res_dvma;             /* Ptr to RESPONSE bufs (DVMA)*/
361*4882a593Smuzhiyun 	dma_addr_t                req_dvma;             /* Ptr to REQUEST bufs (DVMA) */
362*4882a593Smuzhiyun 	u_char	                  fware_majrev, fware_minrev, fware_micrev;
363*4882a593Smuzhiyun 	struct Scsi_Host         *qhost;
364*4882a593Smuzhiyun 	int                       qpti_id;
365*4882a593Smuzhiyun 	int                       scsi_id;
366*4882a593Smuzhiyun 	int                       prom_node;
367*4882a593Smuzhiyun 	int                       irq;
368*4882a593Smuzhiyun 	char                      differential, ultra, clock;
369*4882a593Smuzhiyun 	unsigned char             bursts;
370*4882a593Smuzhiyun 	struct	host_param        host_param;
371*4882a593Smuzhiyun 	struct	dev_param         dev_param[MAX_TARGETS];
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	void __iomem              *sreg;
374*4882a593Smuzhiyun #define SREG_TPOWER               0x80   /* State of termpwr           */
375*4882a593Smuzhiyun #define SREG_FUSE                 0x40   /* State of on board fuse     */
376*4882a593Smuzhiyun #define SREG_PDISAB               0x20   /* Disable state for power on */
377*4882a593Smuzhiyun #define SREG_DSENSE               0x10   /* Sense for differential     */
378*4882a593Smuzhiyun #define SREG_IMASK                0x0c   /* Interrupt level            */
379*4882a593Smuzhiyun #define SREG_SPMASK               0x03   /* Mask for switch pack       */
380*4882a593Smuzhiyun 	unsigned char             swsreg;
381*4882a593Smuzhiyun 	unsigned int
382*4882a593Smuzhiyun 		gotirq	:	1,	/* this instance got an irq */
383*4882a593Smuzhiyun 		is_pti	: 	1;	/* Non-zero if this is a PTI board. */
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* How to twiddle them bits... */
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* SBUS config register one. */
389*4882a593Smuzhiyun #define SBUS_CFG1_EPAR          0x0100      /* Enable parity checking           */
390*4882a593Smuzhiyun #define SBUS_CFG1_FMASK         0x00f0      /* Forth code cycle mask            */
391*4882a593Smuzhiyun #define SBUS_CFG1_BENAB         0x0004      /* Burst dvma enable                */
392*4882a593Smuzhiyun #define SBUS_CFG1_B64           0x0003      /* Enable 64byte bursts             */
393*4882a593Smuzhiyun #define SBUS_CFG1_B32           0x0002      /* Enable 32byte bursts             */
394*4882a593Smuzhiyun #define SBUS_CFG1_B16           0x0001      /* Enable 16byte bursts             */
395*4882a593Smuzhiyun #define SBUS_CFG1_B8            0x0008      /* Enable 8byte bursts              */
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* SBUS control register */
398*4882a593Smuzhiyun #define SBUS_CTRL_EDIRQ         0x0020      /* Enable Data DVMA Interrupts      */
399*4882a593Smuzhiyun #define SBUS_CTRL_ECIRQ         0x0010      /* Enable Command DVMA Interrupts   */
400*4882a593Smuzhiyun #define SBUS_CTRL_ESIRQ         0x0008      /* Enable SCSI Processor Interrupts */
401*4882a593Smuzhiyun #define SBUS_CTRL_ERIRQ         0x0004      /* Enable RISC Processor Interrupts */
402*4882a593Smuzhiyun #define SBUS_CTRL_GENAB         0x0002      /* Global Interrupt Enable          */
403*4882a593Smuzhiyun #define SBUS_CTRL_RESET         0x0001      /* Soft Reset                       */
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* SBUS status register */
406*4882a593Smuzhiyun #define SBUS_STAT_DINT          0x0020      /* Data DVMA IRQ pending            */
407*4882a593Smuzhiyun #define SBUS_STAT_CINT          0x0010      /* Command DVMA IRQ pending         */
408*4882a593Smuzhiyun #define SBUS_STAT_SINT          0x0008      /* SCSI Processor IRQ pending       */
409*4882a593Smuzhiyun #define SBUS_STAT_RINT          0x0004      /* RISC Processor IRQ pending       */
410*4882a593Smuzhiyun #define SBUS_STAT_GINT          0x0002      /* Global IRQ pending               */
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /* SBUS semaphore register */
413*4882a593Smuzhiyun #define SBUS_SEMAPHORE_STAT     0x0002      /* Semaphore status bit             */
414*4882a593Smuzhiyun #define SBUS_SEMAPHORE_LCK      0x0001      /* Semaphore lock bit               */
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /* DVMA control register */
417*4882a593Smuzhiyun #define DMA_CTRL_CSUSPEND       0x0010      /* DMA channel suspend              */
418*4882a593Smuzhiyun #define DMA_CTRL_CCLEAR         0x0008      /* DMA channel clear and reset      */
419*4882a593Smuzhiyun #define DMA_CTRL_FCLEAR         0x0004      /* DMA fifo clear                   */
420*4882a593Smuzhiyun #define DMA_CTRL_CIRQ           0x0002      /* DMA irq clear                    */
421*4882a593Smuzhiyun #define DMA_CTRL_DMASTART       0x0001      /* DMA transfer start               */
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* SCSI processor override register */
424*4882a593Smuzhiyun #define CPU_ORIDE_ETRIG         0x8000      /* External trigger enable          */
425*4882a593Smuzhiyun #define CPU_ORIDE_STEP          0x4000      /* Single step mode enable          */
426*4882a593Smuzhiyun #define CPU_ORIDE_BKPT          0x2000      /* Breakpoint reg enable            */
427*4882a593Smuzhiyun #define CPU_ORIDE_PWRITE        0x1000      /* SCSI pin write enable            */
428*4882a593Smuzhiyun #define CPU_ORIDE_OFORCE        0x0800      /* Force outputs on                 */
429*4882a593Smuzhiyun #define CPU_ORIDE_LBACK         0x0400      /* SCSI loopback enable             */
430*4882a593Smuzhiyun #define CPU_ORIDE_PTEST         0x0200      /* Parity test enable               */
431*4882a593Smuzhiyun #define CPU_ORIDE_TENAB         0x0100      /* SCSI pins tristate enable        */
432*4882a593Smuzhiyun #define CPU_ORIDE_TPINS         0x0080      /* SCSI pins enable                 */
433*4882a593Smuzhiyun #define CPU_ORIDE_FRESET        0x0008      /* FIFO reset                       */
434*4882a593Smuzhiyun #define CPU_ORIDE_CTERM         0x0004      /* Command terminate                */
435*4882a593Smuzhiyun #define CPU_ORIDE_RREG          0x0002      /* Reset SCSI processor regs        */
436*4882a593Smuzhiyun #define CPU_ORIDE_RMOD          0x0001      /* Reset SCSI processor module      */
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* SCSI processor commands */
439*4882a593Smuzhiyun #define CPU_CMD_BRESET          0x300b      /* Reset SCSI bus                   */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* SCSI processor pin control register */
442*4882a593Smuzhiyun #define CPU_PCTRL_PVALID        0x8000      /* Phase bits are valid             */
443*4882a593Smuzhiyun #define CPU_PCTRL_PHI           0x0400      /* Parity bit high                  */
444*4882a593Smuzhiyun #define CPU_PCTRL_PLO           0x0200      /* Parity bit low                   */
445*4882a593Smuzhiyun #define CPU_PCTRL_REQ           0x0100      /* REQ bus signal                   */
446*4882a593Smuzhiyun #define CPU_PCTRL_ACK           0x0080      /* ACK bus signal                   */
447*4882a593Smuzhiyun #define CPU_PCTRL_RST           0x0040      /* RST bus signal                   */
448*4882a593Smuzhiyun #define CPU_PCTRL_BSY           0x0020      /* BSY bus signal                   */
449*4882a593Smuzhiyun #define CPU_PCTRL_SEL           0x0010      /* SEL bus signal                   */
450*4882a593Smuzhiyun #define CPU_PCTRL_ATN           0x0008      /* ATN bus signal                   */
451*4882a593Smuzhiyun #define CPU_PCTRL_MSG           0x0004      /* MSG bus signal                   */
452*4882a593Smuzhiyun #define CPU_PCTRL_CD            0x0002      /* CD bus signal                    */
453*4882a593Smuzhiyun #define CPU_PCTRL_IO            0x0001      /* IO bus signal                    */
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* SCSI processor differential pins register */
456*4882a593Smuzhiyun #define CPU_PDIFF_SENSE         0x0200      /* Differential sense               */
457*4882a593Smuzhiyun #define CPU_PDIFF_MODE          0x0100      /* Differential mode                */
458*4882a593Smuzhiyun #define CPU_PDIFF_OENAB         0x0080      /* Outputs enable                   */
459*4882a593Smuzhiyun #define CPU_PDIFF_PMASK         0x007c      /* Differential control pins        */
460*4882a593Smuzhiyun #define CPU_PDIFF_TGT           0x0002      /* Target mode enable               */
461*4882a593Smuzhiyun #define CPU_PDIFF_INIT          0x0001      /* Initiator mode enable            */
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* RISC processor status register */
464*4882a593Smuzhiyun #define RISC_PSR_FTRUE          0x8000      /* Force true                       */
465*4882a593Smuzhiyun #define RISC_PSR_LCD            0x4000      /* Loop counter shows done status   */
466*4882a593Smuzhiyun #define RISC_PSR_RIRQ           0x2000      /* RISC irq status                  */
467*4882a593Smuzhiyun #define RISC_PSR_TOFLOW         0x1000      /* Timer overflow (rollover)        */
468*4882a593Smuzhiyun #define RISC_PSR_AOFLOW         0x0800      /* Arithmetic overflow              */
469*4882a593Smuzhiyun #define RISC_PSR_AMSB           0x0400      /* Arithmetic big endian            */
470*4882a593Smuzhiyun #define RISC_PSR_ACARRY         0x0200      /* Arithmetic carry                 */
471*4882a593Smuzhiyun #define RISC_PSR_AZERO          0x0100      /* Arithmetic zero                  */
472*4882a593Smuzhiyun #define RISC_PSR_ULTRA          0x0020      /* Ultra mode                       */
473*4882a593Smuzhiyun #define RISC_PSR_DIRQ           0x0010      /* DVMA interrupt                   */
474*4882a593Smuzhiyun #define RISC_PSR_SIRQ           0x0008      /* SCSI processor interrupt         */
475*4882a593Smuzhiyun #define RISC_PSR_HIRQ           0x0004      /* Host interrupt                   */
476*4882a593Smuzhiyun #define RISC_PSR_IPEND          0x0002      /* Interrupt pending                */
477*4882a593Smuzhiyun #define RISC_PSR_FFALSE         0x0001      /* Force false                      */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* RISC processor memory timing register */
480*4882a593Smuzhiyun #define RISC_MTREG_P1DFLT       0x1200      /* Default read/write timing, pg1   */
481*4882a593Smuzhiyun #define RISC_MTREG_P0DFLT       0x0012      /* Default read/write timing, pg0   */
482*4882a593Smuzhiyun #define RISC_MTREG_P1ULTRA      0x2300      /* Ultra-mode rw timing, pg1        */
483*4882a593Smuzhiyun #define RISC_MTREG_P0ULTRA      0x0023      /* Ultra-mode rw timing, pg0        */
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /* Host command/ctrl register */
486*4882a593Smuzhiyun #define HCCTRL_NOP              0x0000      /* CMD: No operation                */
487*4882a593Smuzhiyun #define HCCTRL_RESET            0x1000      /* CMD: Reset RISC cpu              */
488*4882a593Smuzhiyun #define HCCTRL_PAUSE            0x2000      /* CMD: Pause RISC cpu              */
489*4882a593Smuzhiyun #define HCCTRL_REL              0x3000      /* CMD: Release paused RISC cpu     */
490*4882a593Smuzhiyun #define HCCTRL_STEP             0x4000      /* CMD: Single step RISC cpu        */
491*4882a593Smuzhiyun #define HCCTRL_SHIRQ            0x5000      /* CMD: Set host irq                */
492*4882a593Smuzhiyun #define HCCTRL_CHIRQ            0x6000      /* CMD: Clear host irq              */
493*4882a593Smuzhiyun #define HCCTRL_CRIRQ            0x7000      /* CMD: Clear RISC cpu irq          */
494*4882a593Smuzhiyun #define HCCTRL_BKPT             0x8000      /* CMD: Breakpoint enables change   */
495*4882a593Smuzhiyun #define HCCTRL_TMODE            0xf000      /* CMD: Enable test mode            */
496*4882a593Smuzhiyun #define HCCTRL_HIRQ             0x0080      /* Host IRQ pending                 */
497*4882a593Smuzhiyun #define HCCTRL_RRIP             0x0040      /* RISC cpu reset in happening now  */
498*4882a593Smuzhiyun #define HCCTRL_RPAUSED          0x0020      /* RISC cpu is paused now           */
499*4882a593Smuzhiyun #define HCCTRL_EBENAB           0x0010      /* External breakpoint enable       */
500*4882a593Smuzhiyun #define HCCTRL_B1ENAB           0x0008      /* Breakpoint 1 enable              */
501*4882a593Smuzhiyun #define HCCTRL_B0ENAB           0x0004      /* Breakpoint 0 enable              */
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* For our interrupt engine. */
504*4882a593Smuzhiyun #define for_each_qlogicpti(qp) \
505*4882a593Smuzhiyun         for((qp) = qptichain; (qp); (qp) = (qp)->next)
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #endif /* !(_QLOGICPTI_H) */
508