xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla4xxx/ql4_nx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic iSCSI HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2013 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/ratelimit.h>
10*4882a593Smuzhiyun #include "ql4_def.h"
11*4882a593Smuzhiyun #include "ql4_glbl.h"
12*4882a593Smuzhiyun #include "ql4_inline.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define TIMEOUT_100_MS	100
17*4882a593Smuzhiyun #define MASK(n)		DMA_BIT_MASK(n)
18*4882a593Smuzhiyun #define MN_WIN(addr)	(((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
19*4882a593Smuzhiyun #define OCM_WIN(addr)	(((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
20*4882a593Smuzhiyun #define MS_WIN(addr)	(addr & 0x0ffc0000)
21*4882a593Smuzhiyun #define QLA82XX_PCI_MN_2M	(0)
22*4882a593Smuzhiyun #define QLA82XX_PCI_MS_2M	(0x80000)
23*4882a593Smuzhiyun #define QLA82XX_PCI_OCM0_2M	(0xc0000)
24*4882a593Smuzhiyun #define VALID_OCM_ADDR(addr)	(((addr) & 0x3f800) != 0x3f800)
25*4882a593Smuzhiyun #define GET_MEM_OFFS_2M(addr)	(addr & MASK(18))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* CRB window related */
28*4882a593Smuzhiyun #define CRB_BLK(off)	((off >> 20) & 0x3f)
29*4882a593Smuzhiyun #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
30*4882a593Smuzhiyun #define CRB_WINDOW_2M	(0x130060)
31*4882a593Smuzhiyun #define CRB_HI(off)	((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
32*4882a593Smuzhiyun 			((off) & 0xf0000))
33*4882a593Smuzhiyun #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
34*4882a593Smuzhiyun #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
35*4882a593Smuzhiyun #define CRB_INDIRECT_2M			(0x1e0000UL)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static inline void __iomem *
qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host * ha,unsigned long off)38*4882a593Smuzhiyun qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	if ((off < ha->first_page_group_end) &&
41*4882a593Smuzhiyun 	    (off >= ha->first_page_group_start))
42*4882a593Smuzhiyun 		return (void __iomem *)(ha->nx_pcibase + off);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	return NULL;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const int MD_MIU_TEST_AGT_RDDATA[] = { 0x410000A8,
48*4882a593Smuzhiyun 				0x410000AC, 0x410000B8, 0x410000BC };
49*4882a593Smuzhiyun #define MAX_CRB_XFORM 60
50*4882a593Smuzhiyun static unsigned long crb_addr_xform[MAX_CRB_XFORM];
51*4882a593Smuzhiyun static int qla4_8xxx_crb_table_initialized;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define qla4_8xxx_crb_addr_transform(name) \
54*4882a593Smuzhiyun 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
55*4882a593Smuzhiyun 	 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
56*4882a593Smuzhiyun static void
qla4_82xx_crb_addr_transform_setup(void)57*4882a593Smuzhiyun qla4_82xx_crb_addr_transform_setup(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(XDMA);
60*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(TIMR);
61*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SRE);
62*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQN3);
63*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQN2);
64*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQN1);
65*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQN0);
66*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQS3);
67*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQS2);
68*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQS1);
69*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SQS0);
70*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX7);
71*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX6);
72*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX5);
73*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX4);
74*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX3);
75*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX2);
76*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX1);
77*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(RPMX0);
78*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(ROMUSB);
79*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SN);
80*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(QMN);
81*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(QMS);
82*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGNI);
83*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGND);
84*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGN3);
85*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGN2);
86*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGN1);
87*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGN0);
88*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGSI);
89*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGSD);
90*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGS3);
91*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGS2);
92*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGS1);
93*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PGS0);
94*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PS);
95*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(PH);
96*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(NIU);
97*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(I2Q);
98*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(EG);
99*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(MN);
100*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(MS);
101*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(CAS2);
102*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(CAS1);
103*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(CAS0);
104*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(CAM);
105*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(C2C1);
106*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(C2C0);
107*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(SMB);
108*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(OCM0);
109*4882a593Smuzhiyun 	qla4_8xxx_crb_addr_transform(I2C0);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	qla4_8xxx_crb_table_initialized = 1;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
115*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },		/* 0: PCI */
116*4882a593Smuzhiyun 	{{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
117*4882a593Smuzhiyun 		{1, 0x0110000, 0x0120000, 0x130000},
118*4882a593Smuzhiyun 		{1, 0x0120000, 0x0122000, 0x124000},
119*4882a593Smuzhiyun 		{1, 0x0130000, 0x0132000, 0x126000},
120*4882a593Smuzhiyun 		{1, 0x0140000, 0x0142000, 0x128000},
121*4882a593Smuzhiyun 		{1, 0x0150000, 0x0152000, 0x12a000},
122*4882a593Smuzhiyun 		{1, 0x0160000, 0x0170000, 0x110000},
123*4882a593Smuzhiyun 		{1, 0x0170000, 0x0172000, 0x12e000},
124*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
125*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
126*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
127*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
128*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
129*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
130*4882a593Smuzhiyun 		{1, 0x01e0000, 0x01e0800, 0x122000},
131*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000} } },
132*4882a593Smuzhiyun 	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
133*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	    /* 3: */
134*4882a593Smuzhiyun 	{{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
135*4882a593Smuzhiyun 	{{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
136*4882a593Smuzhiyun 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
137*4882a593Smuzhiyun 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
138*4882a593Smuzhiyun 	{{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
139*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
140*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
141*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
142*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
143*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
144*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
145*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
146*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
147*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
148*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
149*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
150*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
151*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
152*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
153*4882a593Smuzhiyun 		{1, 0x08f0000, 0x08f2000, 0x172000} } },
154*4882a593Smuzhiyun 	{{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
155*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
156*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
157*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
158*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
159*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
160*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
161*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
162*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
163*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
164*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
165*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
166*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
167*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
168*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
169*4882a593Smuzhiyun 		{1, 0x09f0000, 0x09f2000, 0x176000} } },
170*4882a593Smuzhiyun 	{{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
171*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
172*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
173*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
174*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
175*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
176*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
177*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
178*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
179*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
180*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
181*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
182*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
183*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
184*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
185*4882a593Smuzhiyun 		{1, 0x0af0000, 0x0af2000, 0x17a000} } },
186*4882a593Smuzhiyun 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
187*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
188*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
189*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
190*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
191*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
192*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
193*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
194*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
195*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
196*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
197*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
198*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
199*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
200*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
201*4882a593Smuzhiyun 		{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
202*4882a593Smuzhiyun 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
203*4882a593Smuzhiyun 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
204*4882a593Smuzhiyun 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
205*4882a593Smuzhiyun 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
206*4882a593Smuzhiyun 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
207*4882a593Smuzhiyun 	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
208*4882a593Smuzhiyun 	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
209*4882a593Smuzhiyun 	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
210*4882a593Smuzhiyun 	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
211*4882a593Smuzhiyun 	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
212*4882a593Smuzhiyun 	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
213*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 23: */
214*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 24: */
215*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 25: */
216*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 26: */
217*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 27: */
218*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 28: */
219*4882a593Smuzhiyun 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
220*4882a593Smuzhiyun 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
221*4882a593Smuzhiyun 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
222*4882a593Smuzhiyun 	{{{0} } },				/* 32: PCI */
223*4882a593Smuzhiyun 	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
224*4882a593Smuzhiyun 		{1, 0x2110000, 0x2120000, 0x130000},
225*4882a593Smuzhiyun 		{1, 0x2120000, 0x2122000, 0x124000},
226*4882a593Smuzhiyun 		{1, 0x2130000, 0x2132000, 0x126000},
227*4882a593Smuzhiyun 		{1, 0x2140000, 0x2142000, 0x128000},
228*4882a593Smuzhiyun 		{1, 0x2150000, 0x2152000, 0x12a000},
229*4882a593Smuzhiyun 		{1, 0x2160000, 0x2170000, 0x110000},
230*4882a593Smuzhiyun 		{1, 0x2170000, 0x2172000, 0x12e000},
231*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
232*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
233*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
234*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
235*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
236*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
237*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000},
238*4882a593Smuzhiyun 		{0, 0x0000000, 0x0000000, 0x000000} } },
239*4882a593Smuzhiyun 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
240*4882a593Smuzhiyun 	{{{0} } },				/* 35: */
241*4882a593Smuzhiyun 	{{{0} } },				/* 36: */
242*4882a593Smuzhiyun 	{{{0} } },				/* 37: */
243*4882a593Smuzhiyun 	{{{0} } },				/* 38: */
244*4882a593Smuzhiyun 	{{{0} } },				/* 39: */
245*4882a593Smuzhiyun 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
246*4882a593Smuzhiyun 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
247*4882a593Smuzhiyun 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
248*4882a593Smuzhiyun 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
249*4882a593Smuzhiyun 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
250*4882a593Smuzhiyun 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
251*4882a593Smuzhiyun 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
252*4882a593Smuzhiyun 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
253*4882a593Smuzhiyun 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
254*4882a593Smuzhiyun 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
255*4882a593Smuzhiyun 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
256*4882a593Smuzhiyun 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
257*4882a593Smuzhiyun 	{{{0} } },				/* 52: */
258*4882a593Smuzhiyun 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
259*4882a593Smuzhiyun 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
260*4882a593Smuzhiyun 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
261*4882a593Smuzhiyun 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
262*4882a593Smuzhiyun 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
263*4882a593Smuzhiyun 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
264*4882a593Smuzhiyun 	{{{0} } },				/* 59: I2C0 */
265*4882a593Smuzhiyun 	{{{0} } },				/* 60: I2C1 */
266*4882a593Smuzhiyun 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
267*4882a593Smuzhiyun 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
268*4882a593Smuzhiyun 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun  * top 12 bits of crb internal address (hub, agent)
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun static unsigned qla4_82xx_crb_hub_agt[64] = {
275*4882a593Smuzhiyun 	0,
276*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
277*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
278*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
279*4882a593Smuzhiyun 	0,
280*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
281*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
282*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
283*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
284*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
285*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
286*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
287*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
288*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
289*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
290*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
291*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
292*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
293*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
294*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
295*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
296*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
297*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
298*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
299*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
300*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
301*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
302*4882a593Smuzhiyun 	0,
303*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
304*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
305*4882a593Smuzhiyun 	0,
306*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
307*4882a593Smuzhiyun 	0,
308*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
309*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
310*4882a593Smuzhiyun 	0,
311*4882a593Smuzhiyun 	0,
312*4882a593Smuzhiyun 	0,
313*4882a593Smuzhiyun 	0,
314*4882a593Smuzhiyun 	0,
315*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
316*4882a593Smuzhiyun 	0,
317*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
318*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
319*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
320*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
321*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
322*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
323*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
324*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
325*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
326*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
327*4882a593Smuzhiyun 	0,
328*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
329*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
330*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
331*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
332*4882a593Smuzhiyun 	0,
333*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
334*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
335*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
336*4882a593Smuzhiyun 	0,
337*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
338*4882a593Smuzhiyun 	0,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* Device states */
342*4882a593Smuzhiyun static char *qdev_state[] = {
343*4882a593Smuzhiyun 	"Unknown",
344*4882a593Smuzhiyun 	"Cold",
345*4882a593Smuzhiyun 	"Initializing",
346*4882a593Smuzhiyun 	"Ready",
347*4882a593Smuzhiyun 	"Need Reset",
348*4882a593Smuzhiyun 	"Need Quiescent",
349*4882a593Smuzhiyun 	"Failed",
350*4882a593Smuzhiyun 	"Quiescent",
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun  * In: 'off' is offset from CRB space in 128M pci map
355*4882a593Smuzhiyun  * Out: 'off' is 2M pci map addr
356*4882a593Smuzhiyun  * side effect: lock crb window
357*4882a593Smuzhiyun  */
358*4882a593Smuzhiyun static void
qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host * ha,ulong * off)359*4882a593Smuzhiyun qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	u32 win_read;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	ha->crb_win = CRB_HI(*off);
364*4882a593Smuzhiyun 	writel(ha->crb_win,
365*4882a593Smuzhiyun 		(void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Read back value to make sure write has gone through before trying
368*4882a593Smuzhiyun 	* to use it. */
369*4882a593Smuzhiyun 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
370*4882a593Smuzhiyun 	if (win_read != ha->crb_win) {
371*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
372*4882a593Smuzhiyun 		    "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
373*4882a593Smuzhiyun 		    " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun void
qla4_82xx_wr_32(struct scsi_qla_host * ha,ulong off,u32 data)379*4882a593Smuzhiyun qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	unsigned long flags = 0;
382*4882a593Smuzhiyun 	int rv;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	BUG_ON(rv == -1);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (rv == 1) {
389*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
390*4882a593Smuzhiyun 		qla4_82xx_crb_win_lock(ha);
391*4882a593Smuzhiyun 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	writel(data, (void __iomem *)off);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (rv == 1) {
397*4882a593Smuzhiyun 		qla4_82xx_crb_win_unlock(ha);
398*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
qla4_82xx_rd_32(struct scsi_qla_host * ha,ulong off)402*4882a593Smuzhiyun uint32_t qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	unsigned long flags = 0;
405*4882a593Smuzhiyun 	int rv;
406*4882a593Smuzhiyun 	u32 data;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	BUG_ON(rv == -1);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (rv == 1) {
413*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
414*4882a593Smuzhiyun 		qla4_82xx_crb_win_lock(ha);
415*4882a593Smuzhiyun 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 	data = readl((void __iomem *)off);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (rv == 1) {
420*4882a593Smuzhiyun 		qla4_82xx_crb_win_unlock(ha);
421*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 	return data;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /* Minidump related functions */
qla4_82xx_md_rd_32(struct scsi_qla_host * ha,uint32_t off,uint32_t * data)427*4882a593Smuzhiyun int qla4_82xx_md_rd_32(struct scsi_qla_host *ha, uint32_t off, uint32_t *data)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	uint32_t win_read, off_value;
430*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	off_value  = off & 0xFFFF0000;
433*4882a593Smuzhiyun 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/*
436*4882a593Smuzhiyun 	 * Read back value to make sure write has gone through before trying
437*4882a593Smuzhiyun 	 * to use it.
438*4882a593Smuzhiyun 	 */
439*4882a593Smuzhiyun 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
440*4882a593Smuzhiyun 	if (win_read != off_value) {
441*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
442*4882a593Smuzhiyun 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
443*4882a593Smuzhiyun 				  __func__, off_value, win_read, off));
444*4882a593Smuzhiyun 		rval = QLA_ERROR;
445*4882a593Smuzhiyun 	} else {
446*4882a593Smuzhiyun 		off_value  = off & 0x0000FFFF;
447*4882a593Smuzhiyun 		*data = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
448*4882a593Smuzhiyun 					       ha->nx_pcibase));
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 	return rval;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
qla4_82xx_md_wr_32(struct scsi_qla_host * ha,uint32_t off,uint32_t data)453*4882a593Smuzhiyun int qla4_82xx_md_wr_32(struct scsi_qla_host *ha, uint32_t off, uint32_t data)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	uint32_t win_read, off_value;
456*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	off_value  = off & 0xFFFF0000;
459*4882a593Smuzhiyun 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Read back value to make sure write has gone through before trying
462*4882a593Smuzhiyun 	 * to use it.
463*4882a593Smuzhiyun 	 */
464*4882a593Smuzhiyun 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
465*4882a593Smuzhiyun 	if (win_read != off_value) {
466*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
467*4882a593Smuzhiyun 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
468*4882a593Smuzhiyun 				  __func__, off_value, win_read, off));
469*4882a593Smuzhiyun 		rval = QLA_ERROR;
470*4882a593Smuzhiyun 	} else {
471*4882a593Smuzhiyun 		off_value  = off & 0x0000FFFF;
472*4882a593Smuzhiyun 		writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
473*4882a593Smuzhiyun 					      ha->nx_pcibase));
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 	return rval;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define CRB_WIN_LOCK_TIMEOUT 100000000
479*4882a593Smuzhiyun 
qla4_82xx_crb_win_lock(struct scsi_qla_host * ha)480*4882a593Smuzhiyun int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	int i;
483*4882a593Smuzhiyun 	int done = 0, timeout = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	while (!done) {
486*4882a593Smuzhiyun 		/* acquire semaphore3 from PCI HW block */
487*4882a593Smuzhiyun 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
488*4882a593Smuzhiyun 		if (done == 1)
489*4882a593Smuzhiyun 			break;
490*4882a593Smuzhiyun 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
491*4882a593Smuzhiyun 			return -1;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		timeout++;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		/* Yield CPU */
496*4882a593Smuzhiyun 		if (!in_interrupt())
497*4882a593Smuzhiyun 			schedule();
498*4882a593Smuzhiyun 		else {
499*4882a593Smuzhiyun 			for (i = 0; i < 20; i++)
500*4882a593Smuzhiyun 				cpu_relax();    /*This a nop instr on i386*/
501*4882a593Smuzhiyun 		}
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
504*4882a593Smuzhiyun 	return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
qla4_82xx_crb_win_unlock(struct scsi_qla_host * ha)507*4882a593Smuzhiyun void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define IDC_LOCK_TIMEOUT 100000000
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /**
515*4882a593Smuzhiyun  * qla4_82xx_idc_lock - hw_lock
516*4882a593Smuzhiyun  * @ha: pointer to adapter structure
517*4882a593Smuzhiyun  *
518*4882a593Smuzhiyun  * General purpose lock used to synchronize access to
519*4882a593Smuzhiyun  * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
520*4882a593Smuzhiyun  **/
qla4_82xx_idc_lock(struct scsi_qla_host * ha)521*4882a593Smuzhiyun int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	int i;
524*4882a593Smuzhiyun 	int done = 0, timeout = 0;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	while (!done) {
527*4882a593Smuzhiyun 		/* acquire semaphore5 from PCI HW block */
528*4882a593Smuzhiyun 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
529*4882a593Smuzhiyun 		if (done == 1)
530*4882a593Smuzhiyun 			break;
531*4882a593Smuzhiyun 		if (timeout >= IDC_LOCK_TIMEOUT)
532*4882a593Smuzhiyun 			return -1;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		timeout++;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		/* Yield CPU */
537*4882a593Smuzhiyun 		if (!in_interrupt())
538*4882a593Smuzhiyun 			schedule();
539*4882a593Smuzhiyun 		else {
540*4882a593Smuzhiyun 			for (i = 0; i < 20; i++)
541*4882a593Smuzhiyun 				cpu_relax();    /*This a nop instr on i386*/
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 	return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
qla4_82xx_idc_unlock(struct scsi_qla_host * ha)547*4882a593Smuzhiyun void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun int
qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host * ha,ulong * off)553*4882a593Smuzhiyun qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct crb_128M_2M_sub_block_map *m;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (*off >= QLA82XX_CRB_MAX)
558*4882a593Smuzhiyun 		return -1;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
561*4882a593Smuzhiyun 		*off = (*off - QLA82XX_PCI_CAMQM) +
562*4882a593Smuzhiyun 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
563*4882a593Smuzhiyun 		return 0;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (*off < QLA82XX_PCI_CRBSPACE)
567*4882a593Smuzhiyun 		return -1;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	*off -= QLA82XX_PCI_CRBSPACE;
570*4882a593Smuzhiyun 	/*
571*4882a593Smuzhiyun 	 * Try direct map
572*4882a593Smuzhiyun 	 */
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
577*4882a593Smuzhiyun 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
578*4882a593Smuzhiyun 		return 0;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/*
582*4882a593Smuzhiyun 	 * Not in direct map, use crb window
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	return 1;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun * check memory access boundary.
589*4882a593Smuzhiyun * used by test agent. support ddr access only for now
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun static unsigned long
qla4_82xx_pci_mem_bound_check(struct scsi_qla_host * ha,unsigned long long addr,int size)592*4882a593Smuzhiyun qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
593*4882a593Smuzhiyun 		unsigned long long addr, int size)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
596*4882a593Smuzhiyun 	    QLA8XXX_ADDR_DDR_NET_MAX) ||
597*4882a593Smuzhiyun 	    !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
598*4882a593Smuzhiyun 	    QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
599*4882a593Smuzhiyun 	    ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
600*4882a593Smuzhiyun 		return 0;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 	return 1;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static int qla4_82xx_pci_set_window_warning_count;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static unsigned long
qla4_82xx_pci_set_window(struct scsi_qla_host * ha,unsigned long long addr)608*4882a593Smuzhiyun qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	int window;
611*4882a593Smuzhiyun 	u32 win_read;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
614*4882a593Smuzhiyun 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
615*4882a593Smuzhiyun 		/* DDR network side */
616*4882a593Smuzhiyun 		window = MN_WIN(addr);
617*4882a593Smuzhiyun 		ha->ddr_mn_window = window;
618*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
619*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE, window);
620*4882a593Smuzhiyun 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
621*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE);
622*4882a593Smuzhiyun 		if ((win_read << 17) != window) {
623*4882a593Smuzhiyun 			ql4_printk(KERN_WARNING, ha,
624*4882a593Smuzhiyun 			"%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
625*4882a593Smuzhiyun 			__func__, window, win_read);
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
628*4882a593Smuzhiyun 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
629*4882a593Smuzhiyun 				QLA8XXX_ADDR_OCM0_MAX)) {
630*4882a593Smuzhiyun 		unsigned int temp1;
631*4882a593Smuzhiyun 		/* if bits 19:18&17:11 are on */
632*4882a593Smuzhiyun 		if ((addr & 0x00ff800) == 0xff800) {
633*4882a593Smuzhiyun 			printk("%s: QM access not handled.\n", __func__);
634*4882a593Smuzhiyun 			addr = -1UL;
635*4882a593Smuzhiyun 		}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		window = OCM_WIN(addr);
638*4882a593Smuzhiyun 		ha->ddr_mn_window = window;
639*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
640*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE, window);
641*4882a593Smuzhiyun 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
642*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE);
643*4882a593Smuzhiyun 		temp1 = ((window & 0x1FF) << 7) |
644*4882a593Smuzhiyun 		    ((window & 0x0FFFE0000) >> 17);
645*4882a593Smuzhiyun 		if (win_read != temp1) {
646*4882a593Smuzhiyun 			printk("%s: Written OCMwin (0x%x) != Read"
647*4882a593Smuzhiyun 			    " OCMwin (0x%x)\n", __func__, temp1, win_read);
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
652*4882a593Smuzhiyun 				QLA82XX_P3_ADDR_QDR_NET_MAX)) {
653*4882a593Smuzhiyun 		/* QDR network side */
654*4882a593Smuzhiyun 		window = MS_WIN(addr);
655*4882a593Smuzhiyun 		ha->qdr_sn_window = window;
656*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, ha->ms_win_crb |
657*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE, window);
658*4882a593Smuzhiyun 		win_read = qla4_82xx_rd_32(ha,
659*4882a593Smuzhiyun 		     ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
660*4882a593Smuzhiyun 		if (win_read != window) {
661*4882a593Smuzhiyun 			printk("%s: Written MSwin (0x%x) != Read "
662*4882a593Smuzhiyun 			    "MSwin (0x%x)\n", __func__, window, win_read);
663*4882a593Smuzhiyun 		}
664*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	} else {
667*4882a593Smuzhiyun 		/*
668*4882a593Smuzhiyun 		 * peg gdb frequently accesses memory that doesn't exist,
669*4882a593Smuzhiyun 		 * this limits the chit chat so debugging isn't slowed down.
670*4882a593Smuzhiyun 		 */
671*4882a593Smuzhiyun 		if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
672*4882a593Smuzhiyun 		    (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
673*4882a593Smuzhiyun 			printk("%s: Warning:%s Unknown address range!\n",
674*4882a593Smuzhiyun 			    __func__, DRIVER_NAME);
675*4882a593Smuzhiyun 		}
676*4882a593Smuzhiyun 		addr = -1UL;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 	return addr;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /* check if address is in the same windows as the previous access */
qla4_82xx_pci_is_same_window(struct scsi_qla_host * ha,unsigned long long addr)682*4882a593Smuzhiyun static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
683*4882a593Smuzhiyun 		unsigned long long addr)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	int window;
686*4882a593Smuzhiyun 	unsigned long long qdr_max;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
691*4882a593Smuzhiyun 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
692*4882a593Smuzhiyun 		/* DDR network side */
693*4882a593Smuzhiyun 		BUG();	/* MN access can not come here */
694*4882a593Smuzhiyun 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
695*4882a593Smuzhiyun 	     QLA8XXX_ADDR_OCM0_MAX)) {
696*4882a593Smuzhiyun 		return 1;
697*4882a593Smuzhiyun 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
698*4882a593Smuzhiyun 	     QLA8XXX_ADDR_OCM1_MAX)) {
699*4882a593Smuzhiyun 		return 1;
700*4882a593Smuzhiyun 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
701*4882a593Smuzhiyun 	    qdr_max)) {
702*4882a593Smuzhiyun 		/* QDR network side */
703*4882a593Smuzhiyun 		window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
704*4882a593Smuzhiyun 		if (ha->qdr_sn_window == window)
705*4882a593Smuzhiyun 			return 1;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
qla4_82xx_pci_mem_read_direct(struct scsi_qla_host * ha,u64 off,void * data,int size)711*4882a593Smuzhiyun static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
712*4882a593Smuzhiyun 		u64 off, void *data, int size)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	unsigned long flags;
715*4882a593Smuzhiyun 	void __iomem *addr;
716*4882a593Smuzhiyun 	int ret = 0;
717*4882a593Smuzhiyun 	u64 start;
718*4882a593Smuzhiyun 	void __iomem *mem_ptr = NULL;
719*4882a593Smuzhiyun 	unsigned long mem_base;
720*4882a593Smuzhiyun 	unsigned long mem_page;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/*
725*4882a593Smuzhiyun 	 * If attempting to access unknown address or straddle hw windows,
726*4882a593Smuzhiyun 	 * do not access.
727*4882a593Smuzhiyun 	 */
728*4882a593Smuzhiyun 	start = qla4_82xx_pci_set_window(ha, off);
729*4882a593Smuzhiyun 	if ((start == -1UL) ||
730*4882a593Smuzhiyun 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
731*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
732*4882a593Smuzhiyun 		printk(KERN_ERR"%s out of bound pci memory access. "
733*4882a593Smuzhiyun 				"offset is 0x%llx\n", DRIVER_NAME, off);
734*4882a593Smuzhiyun 		return -1;
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
738*4882a593Smuzhiyun 	if (!addr) {
739*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
740*4882a593Smuzhiyun 		mem_base = pci_resource_start(ha->pdev, 0);
741*4882a593Smuzhiyun 		mem_page = start & PAGE_MASK;
742*4882a593Smuzhiyun 		/* Map two pages whenever user tries to access addresses in two
743*4882a593Smuzhiyun 		   consecutive pages.
744*4882a593Smuzhiyun 		 */
745*4882a593Smuzhiyun 		if (mem_page != ((start + size - 1) & PAGE_MASK))
746*4882a593Smuzhiyun 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
747*4882a593Smuzhiyun 		else
748*4882a593Smuzhiyun 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		if (mem_ptr == NULL) {
751*4882a593Smuzhiyun 			*(u8 *)data = 0;
752*4882a593Smuzhiyun 			return -1;
753*4882a593Smuzhiyun 		}
754*4882a593Smuzhiyun 		addr = mem_ptr;
755*4882a593Smuzhiyun 		addr += start & (PAGE_SIZE - 1);
756*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	switch (size) {
760*4882a593Smuzhiyun 	case 1:
761*4882a593Smuzhiyun 		*(u8  *)data = readb(addr);
762*4882a593Smuzhiyun 		break;
763*4882a593Smuzhiyun 	case 2:
764*4882a593Smuzhiyun 		*(u16 *)data = readw(addr);
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	case 4:
767*4882a593Smuzhiyun 		*(u32 *)data = readl(addr);
768*4882a593Smuzhiyun 		break;
769*4882a593Smuzhiyun 	case 8:
770*4882a593Smuzhiyun 		*(u64 *)data = readq(addr);
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	default:
773*4882a593Smuzhiyun 		ret = -1;
774*4882a593Smuzhiyun 		break;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (mem_ptr)
779*4882a593Smuzhiyun 		iounmap(mem_ptr);
780*4882a593Smuzhiyun 	return ret;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static int
qla4_82xx_pci_mem_write_direct(struct scsi_qla_host * ha,u64 off,void * data,int size)784*4882a593Smuzhiyun qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
785*4882a593Smuzhiyun 		void *data, int size)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	unsigned long flags;
788*4882a593Smuzhiyun 	void __iomem *addr;
789*4882a593Smuzhiyun 	int ret = 0;
790*4882a593Smuzhiyun 	u64 start;
791*4882a593Smuzhiyun 	void __iomem *mem_ptr = NULL;
792*4882a593Smuzhiyun 	unsigned long mem_base;
793*4882a593Smuzhiyun 	unsigned long mem_page;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/*
798*4882a593Smuzhiyun 	 * If attempting to access unknown address or straddle hw windows,
799*4882a593Smuzhiyun 	 * do not access.
800*4882a593Smuzhiyun 	 */
801*4882a593Smuzhiyun 	start = qla4_82xx_pci_set_window(ha, off);
802*4882a593Smuzhiyun 	if ((start == -1UL) ||
803*4882a593Smuzhiyun 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
804*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
805*4882a593Smuzhiyun 		printk(KERN_ERR"%s out of bound pci memory access. "
806*4882a593Smuzhiyun 				"offset is 0x%llx\n", DRIVER_NAME, off);
807*4882a593Smuzhiyun 		return -1;
808*4882a593Smuzhiyun 	}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
811*4882a593Smuzhiyun 	if (!addr) {
812*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
813*4882a593Smuzhiyun 		mem_base = pci_resource_start(ha->pdev, 0);
814*4882a593Smuzhiyun 		mem_page = start & PAGE_MASK;
815*4882a593Smuzhiyun 		/* Map two pages whenever user tries to access addresses in two
816*4882a593Smuzhiyun 		   consecutive pages.
817*4882a593Smuzhiyun 		 */
818*4882a593Smuzhiyun 		if (mem_page != ((start + size - 1) & PAGE_MASK))
819*4882a593Smuzhiyun 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
820*4882a593Smuzhiyun 		else
821*4882a593Smuzhiyun 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
822*4882a593Smuzhiyun 		if (mem_ptr == NULL)
823*4882a593Smuzhiyun 			return -1;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		addr = mem_ptr;
826*4882a593Smuzhiyun 		addr += start & (PAGE_SIZE - 1);
827*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	switch (size) {
831*4882a593Smuzhiyun 	case 1:
832*4882a593Smuzhiyun 		writeb(*(u8 *)data, addr);
833*4882a593Smuzhiyun 		break;
834*4882a593Smuzhiyun 	case 2:
835*4882a593Smuzhiyun 		writew(*(u16 *)data, addr);
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun 	case 4:
838*4882a593Smuzhiyun 		writel(*(u32 *)data, addr);
839*4882a593Smuzhiyun 		break;
840*4882a593Smuzhiyun 	case 8:
841*4882a593Smuzhiyun 		writeq(*(u64 *)data, addr);
842*4882a593Smuzhiyun 		break;
843*4882a593Smuzhiyun 	default:
844*4882a593Smuzhiyun 		ret = -1;
845*4882a593Smuzhiyun 		break;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
848*4882a593Smuzhiyun 	if (mem_ptr)
849*4882a593Smuzhiyun 		iounmap(mem_ptr);
850*4882a593Smuzhiyun 	return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun #define MTU_FUDGE_FACTOR 100
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun static unsigned long
qla4_82xx_decode_crb_addr(unsigned long addr)856*4882a593Smuzhiyun qla4_82xx_decode_crb_addr(unsigned long addr)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	int i;
859*4882a593Smuzhiyun 	unsigned long base_addr, offset, pci_base;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (!qla4_8xxx_crb_table_initialized)
862*4882a593Smuzhiyun 		qla4_82xx_crb_addr_transform_setup();
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	pci_base = ADDR_ERROR;
865*4882a593Smuzhiyun 	base_addr = addr & 0xfff00000;
866*4882a593Smuzhiyun 	offset = addr & 0x000fffff;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	for (i = 0; i < MAX_CRB_XFORM; i++) {
869*4882a593Smuzhiyun 		if (crb_addr_xform[i] == base_addr) {
870*4882a593Smuzhiyun 			pci_base = i << 20;
871*4882a593Smuzhiyun 			break;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 	if (pci_base == ADDR_ERROR)
875*4882a593Smuzhiyun 		return pci_base;
876*4882a593Smuzhiyun 	else
877*4882a593Smuzhiyun 		return pci_base + offset;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static long rom_max_timeout = 100;
881*4882a593Smuzhiyun static long qla4_82xx_rom_lock_timeout = 100;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun static int
qla4_82xx_rom_lock(struct scsi_qla_host * ha)884*4882a593Smuzhiyun qla4_82xx_rom_lock(struct scsi_qla_host *ha)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	int i;
887*4882a593Smuzhiyun 	int done = 0, timeout = 0;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	while (!done) {
890*4882a593Smuzhiyun 		/* acquire semaphore2 from PCI HW block */
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
893*4882a593Smuzhiyun 		if (done == 1)
894*4882a593Smuzhiyun 			break;
895*4882a593Smuzhiyun 		if (timeout >= qla4_82xx_rom_lock_timeout)
896*4882a593Smuzhiyun 			return -1;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		timeout++;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		/* Yield CPU */
901*4882a593Smuzhiyun 		if (!in_interrupt())
902*4882a593Smuzhiyun 			schedule();
903*4882a593Smuzhiyun 		else {
904*4882a593Smuzhiyun 			for (i = 0; i < 20; i++)
905*4882a593Smuzhiyun 				cpu_relax();    /*This a nop instr on i386*/
906*4882a593Smuzhiyun 		}
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
909*4882a593Smuzhiyun 	return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun static void
qla4_82xx_rom_unlock(struct scsi_qla_host * ha)913*4882a593Smuzhiyun qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun static int
qla4_82xx_wait_rom_done(struct scsi_qla_host * ha)919*4882a593Smuzhiyun qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	long timeout = 0;
922*4882a593Smuzhiyun 	long done = 0 ;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	while (done == 0) {
925*4882a593Smuzhiyun 		done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
926*4882a593Smuzhiyun 		done &= 2;
927*4882a593Smuzhiyun 		timeout++;
928*4882a593Smuzhiyun 		if (timeout >= rom_max_timeout) {
929*4882a593Smuzhiyun 			printk("%s: Timeout reached  waiting for rom done",
930*4882a593Smuzhiyun 					DRIVER_NAME);
931*4882a593Smuzhiyun 			return -1;
932*4882a593Smuzhiyun 		}
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 	return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun static int
qla4_82xx_do_rom_fast_read(struct scsi_qla_host * ha,int addr,int * valp)938*4882a593Smuzhiyun qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
941*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
942*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
943*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
944*4882a593Smuzhiyun 	if (qla4_82xx_wait_rom_done(ha)) {
945*4882a593Smuzhiyun 		printk("%s: Error waiting for rom done\n", DRIVER_NAME);
946*4882a593Smuzhiyun 		return -1;
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 	/* reset abyte_cnt and dummy_byte_cnt */
949*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
950*4882a593Smuzhiyun 	udelay(10);
951*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	*valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
954*4882a593Smuzhiyun 	return 0;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun static int
qla4_82xx_rom_fast_read(struct scsi_qla_host * ha,int addr,int * valp)958*4882a593Smuzhiyun qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	int ret, loops = 0;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
963*4882a593Smuzhiyun 		udelay(100);
964*4882a593Smuzhiyun 		loops++;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 	if (loops >= 50000) {
967*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
968*4882a593Smuzhiyun 			   DRIVER_NAME);
969*4882a593Smuzhiyun 		return -1;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 	ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
972*4882a593Smuzhiyun 	qla4_82xx_rom_unlock(ha);
973*4882a593Smuzhiyun 	return ret;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun /*
977*4882a593Smuzhiyun  * This routine does CRB initialize sequence
978*4882a593Smuzhiyun  * to put the ISP into operational state
979*4882a593Smuzhiyun  */
980*4882a593Smuzhiyun static int
qla4_82xx_pinit_from_rom(struct scsi_qla_host * ha,int verbose)981*4882a593Smuzhiyun qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	int addr, val;
984*4882a593Smuzhiyun 	int i ;
985*4882a593Smuzhiyun 	struct crb_addr_pair *buf;
986*4882a593Smuzhiyun 	unsigned long off;
987*4882a593Smuzhiyun 	unsigned offset, n;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	struct crb_addr_pair {
990*4882a593Smuzhiyun 		long addr;
991*4882a593Smuzhiyun 		long data;
992*4882a593Smuzhiyun 	};
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	/* Halt all the indiviual PEGs and other blocks of the ISP */
995*4882a593Smuzhiyun 	qla4_82xx_rom_lock(ha);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* disable all I2Q */
998*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
999*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
1000*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
1001*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
1002*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
1003*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* disable all niu interrupts */
1006*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
1007*4882a593Smuzhiyun 	/* disable xge rx/tx */
1008*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
1009*4882a593Smuzhiyun 	/* disable xg1 rx/tx */
1010*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
1011*4882a593Smuzhiyun 	/* disable sideband mac */
1012*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
1013*4882a593Smuzhiyun 	/* disable ap0 mac */
1014*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
1015*4882a593Smuzhiyun 	/* disable ap1 mac */
1016*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	/* halt sre */
1019*4882a593Smuzhiyun 	val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1020*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* halt epg */
1023*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	/* halt timers */
1026*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1027*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1028*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1029*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1030*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
1031*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* halt pegs */
1034*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1035*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1036*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1037*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1038*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
1039*4882a593Smuzhiyun 	msleep(5);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* big hammer */
1042*4882a593Smuzhiyun 	if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
1043*4882a593Smuzhiyun 		/* don't reset CAM block on reset */
1044*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1045*4882a593Smuzhiyun 	else
1046*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	qla4_82xx_rom_unlock(ha);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	/* Read the signature value from the flash.
1051*4882a593Smuzhiyun 	 * Offset 0: Contain signature (0xcafecafe)
1052*4882a593Smuzhiyun 	 * Offset 4: Offset and number of addr/value pairs
1053*4882a593Smuzhiyun 	 * that present in CRB initialize sequence
1054*4882a593Smuzhiyun 	 */
1055*4882a593Smuzhiyun 	if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1056*4882a593Smuzhiyun 	    qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
1057*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha,
1058*4882a593Smuzhiyun 			"[ERROR] Reading crb_init area: n: %08x\n", n);
1059*4882a593Smuzhiyun 		return -1;
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/* Offset in flash = lower 16 bits
1063*4882a593Smuzhiyun 	 * Number of enteries = upper 16 bits
1064*4882a593Smuzhiyun 	 */
1065*4882a593Smuzhiyun 	offset = n & 0xffffU;
1066*4882a593Smuzhiyun 	n = (n >> 16) & 0xffffU;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* number of addr/value pair should not exceed 1024 enteries */
1069*4882a593Smuzhiyun 	if (n  >= 1024) {
1070*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha,
1071*4882a593Smuzhiyun 		    "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
1072*4882a593Smuzhiyun 		    DRIVER_NAME, __func__, n);
1073*4882a593Smuzhiyun 		return -1;
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
1077*4882a593Smuzhiyun 		"%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
1080*4882a593Smuzhiyun 	if (buf == NULL) {
1081*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha,
1082*4882a593Smuzhiyun 		    "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
1083*4882a593Smuzhiyun 		return -1;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1087*4882a593Smuzhiyun 		if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1088*4882a593Smuzhiyun 		    qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
1089*4882a593Smuzhiyun 		    0) {
1090*4882a593Smuzhiyun 			kfree(buf);
1091*4882a593Smuzhiyun 			return -1;
1092*4882a593Smuzhiyun 		}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 		buf[i].addr = addr;
1095*4882a593Smuzhiyun 		buf[i].data = val;
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1099*4882a593Smuzhiyun 		/* Translate internal CRB initialization
1100*4882a593Smuzhiyun 		 * address to PCI bus address
1101*4882a593Smuzhiyun 		 */
1102*4882a593Smuzhiyun 		off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
1103*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE;
1104*4882a593Smuzhiyun 		/* Not all CRB  addr/value pair to be written,
1105*4882a593Smuzhiyun 		 * some of them are skipped
1106*4882a593Smuzhiyun 		 */
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 		/* skip if LS bit is set*/
1109*4882a593Smuzhiyun 		if (off & 0x1) {
1110*4882a593Smuzhiyun 			DEBUG2(ql4_printk(KERN_WARNING, ha,
1111*4882a593Smuzhiyun 			    "Skip CRB init replay for offset = 0x%lx\n", off));
1112*4882a593Smuzhiyun 			continue;
1113*4882a593Smuzhiyun 		}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 		/* skipping cold reboot MAGIC */
1116*4882a593Smuzhiyun 		if (off == QLA82XX_CAM_RAM(0x1fc))
1117*4882a593Smuzhiyun 			continue;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		/* do not reset PCI */
1120*4882a593Smuzhiyun 		if (off == (ROMUSB_GLB + 0xbc))
1121*4882a593Smuzhiyun 			continue;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 		/* skip core clock, so that firmware can increase the clock */
1124*4882a593Smuzhiyun 		if (off == (ROMUSB_GLB + 0xc8))
1125*4882a593Smuzhiyun 			continue;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 		/* skip the function enable register */
1128*4882a593Smuzhiyun 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1129*4882a593Smuzhiyun 			continue;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1132*4882a593Smuzhiyun 			continue;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1135*4882a593Smuzhiyun 			continue;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1138*4882a593Smuzhiyun 			continue;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 		if (off == ADDR_ERROR) {
1141*4882a593Smuzhiyun 			ql4_printk(KERN_WARNING, ha,
1142*4882a593Smuzhiyun 			    "%s: [ERROR] Unknown addr: 0x%08lx\n",
1143*4882a593Smuzhiyun 			    DRIVER_NAME, buf[i].addr);
1144*4882a593Smuzhiyun 			continue;
1145*4882a593Smuzhiyun 		}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, off, buf[i].data);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 		/* ISP requires much bigger delay to settle down,
1150*4882a593Smuzhiyun 		 * else crb_window returns 0xffffffff
1151*4882a593Smuzhiyun 		 */
1152*4882a593Smuzhiyun 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1153*4882a593Smuzhiyun 			msleep(1000);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		/* ISP requires millisec delay between
1156*4882a593Smuzhiyun 		 * successive CRB register updation
1157*4882a593Smuzhiyun 		 */
1158*4882a593Smuzhiyun 		msleep(1);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	kfree(buf);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	/* Resetting the data and instruction cache */
1164*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1165*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1166*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Clear all protocol processing engines */
1169*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1170*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1171*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1172*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1173*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1174*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1175*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1176*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	return 0;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun /**
1182*4882a593Smuzhiyun  * qla4_8xxx_ms_mem_write_128b - Writes data to MS/off-chip memory
1183*4882a593Smuzhiyun  * @ha: Pointer to adapter structure
1184*4882a593Smuzhiyun  * @addr: Flash address to write to
1185*4882a593Smuzhiyun  * @data: Data to be written
1186*4882a593Smuzhiyun  * @count: word_count to be written
1187*4882a593Smuzhiyun  *
1188*4882a593Smuzhiyun  * Return: On success return QLA_SUCCESS
1189*4882a593Smuzhiyun  *         On error return QLA_ERROR
1190*4882a593Smuzhiyun  **/
qla4_8xxx_ms_mem_write_128b(struct scsi_qla_host * ha,uint64_t addr,uint32_t * data,uint32_t count)1191*4882a593Smuzhiyun int qla4_8xxx_ms_mem_write_128b(struct scsi_qla_host *ha, uint64_t addr,
1192*4882a593Smuzhiyun 				uint32_t *data, uint32_t count)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	int i, j;
1195*4882a593Smuzhiyun 	uint32_t agt_ctrl;
1196*4882a593Smuzhiyun 	unsigned long flags;
1197*4882a593Smuzhiyun 	int ret_val = QLA_SUCCESS;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	/* Only 128-bit aligned access */
1200*4882a593Smuzhiyun 	if (addr & 0xF) {
1201*4882a593Smuzhiyun 		ret_val = QLA_ERROR;
1202*4882a593Smuzhiyun 		goto exit_ms_mem_write;
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* Write address */
1208*4882a593Smuzhiyun 	ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI, 0);
1209*4882a593Smuzhiyun 	if (ret_val == QLA_ERROR) {
1210*4882a593Smuzhiyun 		ql4_printk(KERN_ERR, ha, "%s: write to AGT_ADDR_HI failed\n",
1211*4882a593Smuzhiyun 			   __func__);
1212*4882a593Smuzhiyun 		goto exit_ms_mem_write_unlock;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	for (i = 0; i < count; i++, addr += 16) {
1216*4882a593Smuzhiyun 		if (!((QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
1217*4882a593Smuzhiyun 					     QLA8XXX_ADDR_QDR_NET_MAX)) ||
1218*4882a593Smuzhiyun 		      (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
1219*4882a593Smuzhiyun 					     QLA8XXX_ADDR_DDR_NET_MAX)))) {
1220*4882a593Smuzhiyun 			ret_val = QLA_ERROR;
1221*4882a593Smuzhiyun 			goto exit_ms_mem_write_unlock;
1222*4882a593Smuzhiyun 		}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 		ret_val = ha->isp_ops->wr_reg_indirect(ha,
1225*4882a593Smuzhiyun 						       MD_MIU_TEST_AGT_ADDR_LO,
1226*4882a593Smuzhiyun 						       addr);
1227*4882a593Smuzhiyun 		/* Write data */
1228*4882a593Smuzhiyun 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1229*4882a593Smuzhiyun 						MD_MIU_TEST_AGT_WRDATA_LO,
1230*4882a593Smuzhiyun 						*data++);
1231*4882a593Smuzhiyun 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1232*4882a593Smuzhiyun 						MD_MIU_TEST_AGT_WRDATA_HI,
1233*4882a593Smuzhiyun 						*data++);
1234*4882a593Smuzhiyun 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1235*4882a593Smuzhiyun 						MD_MIU_TEST_AGT_WRDATA_ULO,
1236*4882a593Smuzhiyun 						*data++);
1237*4882a593Smuzhiyun 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1238*4882a593Smuzhiyun 						MD_MIU_TEST_AGT_WRDATA_UHI,
1239*4882a593Smuzhiyun 						*data++);
1240*4882a593Smuzhiyun 		if (ret_val == QLA_ERROR) {
1241*4882a593Smuzhiyun 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_WRDATA failed\n",
1242*4882a593Smuzhiyun 				   __func__);
1243*4882a593Smuzhiyun 			goto exit_ms_mem_write_unlock;
1244*4882a593Smuzhiyun 		}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		/* Check write status */
1247*4882a593Smuzhiyun 		ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
1248*4882a593Smuzhiyun 						       MIU_TA_CTL_WRITE_ENABLE);
1249*4882a593Smuzhiyun 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1250*4882a593Smuzhiyun 							MD_MIU_TEST_AGT_CTRL,
1251*4882a593Smuzhiyun 							MIU_TA_CTL_WRITE_START);
1252*4882a593Smuzhiyun 		if (ret_val == QLA_ERROR) {
1253*4882a593Smuzhiyun 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_CTRL failed\n",
1254*4882a593Smuzhiyun 				   __func__);
1255*4882a593Smuzhiyun 			goto exit_ms_mem_write_unlock;
1256*4882a593Smuzhiyun 		}
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1259*4882a593Smuzhiyun 			ret_val = ha->isp_ops->rd_reg_indirect(ha,
1260*4882a593Smuzhiyun 							MD_MIU_TEST_AGT_CTRL,
1261*4882a593Smuzhiyun 							&agt_ctrl);
1262*4882a593Smuzhiyun 			if (ret_val == QLA_ERROR) {
1263*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha, "%s: failed to read MD_MIU_TEST_AGT_CTRL\n",
1264*4882a593Smuzhiyun 					   __func__);
1265*4882a593Smuzhiyun 				goto exit_ms_mem_write_unlock;
1266*4882a593Smuzhiyun 			}
1267*4882a593Smuzhiyun 			if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
1268*4882a593Smuzhiyun 				break;
1269*4882a593Smuzhiyun 		}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 		/* Status check failed */
1272*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
1273*4882a593Smuzhiyun 			printk_ratelimited(KERN_ERR "%s: MS memory write failed!\n",
1274*4882a593Smuzhiyun 					   __func__);
1275*4882a593Smuzhiyun 			ret_val = QLA_ERROR;
1276*4882a593Smuzhiyun 			goto exit_ms_mem_write_unlock;
1277*4882a593Smuzhiyun 		}
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun exit_ms_mem_write_unlock:
1281*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun exit_ms_mem_write:
1284*4882a593Smuzhiyun 	return ret_val;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static int
qla4_82xx_load_from_flash(struct scsi_qla_host * ha,uint32_t image_start)1288*4882a593Smuzhiyun qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	int  i, rval = 0;
1291*4882a593Smuzhiyun 	long size = 0;
1292*4882a593Smuzhiyun 	long flashaddr, memaddr;
1293*4882a593Smuzhiyun 	u64 data;
1294*4882a593Smuzhiyun 	u32 high, low;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	flashaddr = memaddr = ha->hw.flt_region_bootload;
1297*4882a593Smuzhiyun 	size = (image_start - flashaddr) / 8;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
1300*4882a593Smuzhiyun 	    ha->host_no, __func__, flashaddr, image_start));
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1303*4882a593Smuzhiyun 		if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1304*4882a593Smuzhiyun 		    (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
1305*4882a593Smuzhiyun 		    (int *)&high))) {
1306*4882a593Smuzhiyun 			rval = -1;
1307*4882a593Smuzhiyun 			goto exit_load_from_flash;
1308*4882a593Smuzhiyun 		}
1309*4882a593Smuzhiyun 		data = ((u64)high << 32) | low ;
1310*4882a593Smuzhiyun 		rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
1311*4882a593Smuzhiyun 		if (rval)
1312*4882a593Smuzhiyun 			goto exit_load_from_flash;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		flashaddr += 8;
1315*4882a593Smuzhiyun 		memaddr   += 8;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		if (i % 0x1000 == 0)
1318*4882a593Smuzhiyun 			msleep(1);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	udelay(100);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1325*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1326*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1327*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun exit_load_from_flash:
1330*4882a593Smuzhiyun 	return rval;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
qla4_82xx_load_fw(struct scsi_qla_host * ha,uint32_t image_start)1333*4882a593Smuzhiyun static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun 	u32 rst;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1338*4882a593Smuzhiyun 	if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
1339*4882a593Smuzhiyun 		printk(KERN_WARNING "%s: Error during CRB Initialization\n",
1340*4882a593Smuzhiyun 		    __func__);
1341*4882a593Smuzhiyun 		return QLA_ERROR;
1342*4882a593Smuzhiyun 	}
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	udelay(500);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* at this point, QM is in reset. This could be a problem if there are
1347*4882a593Smuzhiyun 	 * incoming d* transition queue messages. QM/PCIE could wedge.
1348*4882a593Smuzhiyun 	 * To get around this, QM is brought out of reset.
1349*4882a593Smuzhiyun 	 */
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
1352*4882a593Smuzhiyun 	/* unreset qm */
1353*4882a593Smuzhiyun 	rst &= ~(1 << 28);
1354*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (qla4_82xx_load_from_flash(ha, image_start)) {
1357*4882a593Smuzhiyun 		printk("%s: Error trying to load fw from flash!\n", __func__);
1358*4882a593Smuzhiyun 		return QLA_ERROR;
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	return QLA_SUCCESS;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun int
qla4_82xx_pci_mem_read_2M(struct scsi_qla_host * ha,u64 off,void * data,int size)1365*4882a593Smuzhiyun qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
1366*4882a593Smuzhiyun 		u64 off, void *data, int size)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1369*4882a593Smuzhiyun 	int shift_amount;
1370*4882a593Smuzhiyun 	uint32_t temp;
1371*4882a593Smuzhiyun 	uint64_t off8, val, mem_crb, word[2] = {0, 0};
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/*
1374*4882a593Smuzhiyun 	 * If not MN, go check for MS or invalid.
1375*4882a593Smuzhiyun 	 */
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1378*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_QDR_NET;
1379*4882a593Smuzhiyun 	else {
1380*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_DDR_NET;
1381*4882a593Smuzhiyun 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1382*4882a593Smuzhiyun 			return qla4_82xx_pci_mem_read_direct(ha,
1383*4882a593Smuzhiyun 					off, data, size);
1384*4882a593Smuzhiyun 	}
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	off8 = off & 0xfffffff0;
1388*4882a593Smuzhiyun 	off0[0] = off & 0xf;
1389*4882a593Smuzhiyun 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1390*4882a593Smuzhiyun 	shift_amount = 4;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1393*4882a593Smuzhiyun 	off0[1] = 0;
1394*4882a593Smuzhiyun 	sz[1] = size - sz[0];
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1397*4882a593Smuzhiyun 		temp = off8 + (i << shift_amount);
1398*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1399*4882a593Smuzhiyun 		temp = 0;
1400*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1401*4882a593Smuzhiyun 		temp = MIU_TA_CTL_ENABLE;
1402*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1403*4882a593Smuzhiyun 		temp = MIU_TA_CTL_START_ENABLE;
1404*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1407*4882a593Smuzhiyun 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1408*4882a593Smuzhiyun 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1409*4882a593Smuzhiyun 				break;
1410*4882a593Smuzhiyun 		}
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
1413*4882a593Smuzhiyun 			printk_ratelimited(KERN_ERR
1414*4882a593Smuzhiyun 					   "%s: failed to read through agent\n",
1415*4882a593Smuzhiyun 					   __func__);
1416*4882a593Smuzhiyun 			break;
1417*4882a593Smuzhiyun 		}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 		start = off0[i] >> 2;
1420*4882a593Smuzhiyun 		end   = (off0[i] + sz[i] - 1) >> 2;
1421*4882a593Smuzhiyun 		for (k = start; k <= end; k++) {
1422*4882a593Smuzhiyun 			temp = qla4_82xx_rd_32(ha,
1423*4882a593Smuzhiyun 				mem_crb + MIU_TEST_AGT_RDDATA(k));
1424*4882a593Smuzhiyun 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1425*4882a593Smuzhiyun 		}
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	if (j >= MAX_CTL_CHECK)
1429*4882a593Smuzhiyun 		return -1;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	if ((off0[0] & 7) == 0) {
1432*4882a593Smuzhiyun 		val = word[0];
1433*4882a593Smuzhiyun 	} else {
1434*4882a593Smuzhiyun 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1435*4882a593Smuzhiyun 		((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1436*4882a593Smuzhiyun 	}
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	switch (size) {
1439*4882a593Smuzhiyun 	case 1:
1440*4882a593Smuzhiyun 		*(uint8_t  *)data = val;
1441*4882a593Smuzhiyun 		break;
1442*4882a593Smuzhiyun 	case 2:
1443*4882a593Smuzhiyun 		*(uint16_t *)data = val;
1444*4882a593Smuzhiyun 		break;
1445*4882a593Smuzhiyun 	case 4:
1446*4882a593Smuzhiyun 		*(uint32_t *)data = val;
1447*4882a593Smuzhiyun 		break;
1448*4882a593Smuzhiyun 	case 8:
1449*4882a593Smuzhiyun 		*(uint64_t *)data = val;
1450*4882a593Smuzhiyun 		break;
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun 	return 0;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun int
qla4_82xx_pci_mem_write_2M(struct scsi_qla_host * ha,u64 off,void * data,int size)1456*4882a593Smuzhiyun qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
1457*4882a593Smuzhiyun 		u64 off, void *data, int size)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun 	int i, j, ret = 0, loop, sz[2], off0;
1460*4882a593Smuzhiyun 	int scale, shift_amount, startword;
1461*4882a593Smuzhiyun 	uint32_t temp;
1462*4882a593Smuzhiyun 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	/*
1465*4882a593Smuzhiyun 	 * If not MN, go check for MS or invalid.
1466*4882a593Smuzhiyun 	 */
1467*4882a593Smuzhiyun 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1468*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_QDR_NET;
1469*4882a593Smuzhiyun 	else {
1470*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_DDR_NET;
1471*4882a593Smuzhiyun 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1472*4882a593Smuzhiyun 			return qla4_82xx_pci_mem_write_direct(ha,
1473*4882a593Smuzhiyun 					off, data, size);
1474*4882a593Smuzhiyun 	}
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	off0 = off & 0x7;
1477*4882a593Smuzhiyun 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1478*4882a593Smuzhiyun 	sz[1] = size - sz[0];
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	off8 = off & 0xfffffff0;
1481*4882a593Smuzhiyun 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
1482*4882a593Smuzhiyun 	shift_amount = 4;
1483*4882a593Smuzhiyun 	scale = 2;
1484*4882a593Smuzhiyun 	startword = (off & 0xf)/8;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1487*4882a593Smuzhiyun 		if (qla4_82xx_pci_mem_read_2M(ha, off8 +
1488*4882a593Smuzhiyun 		    (i << shift_amount), &word[i * scale], 8))
1489*4882a593Smuzhiyun 			return -1;
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	switch (size) {
1493*4882a593Smuzhiyun 	case 1:
1494*4882a593Smuzhiyun 		tmpw = *((uint8_t *)data);
1495*4882a593Smuzhiyun 		break;
1496*4882a593Smuzhiyun 	case 2:
1497*4882a593Smuzhiyun 		tmpw = *((uint16_t *)data);
1498*4882a593Smuzhiyun 		break;
1499*4882a593Smuzhiyun 	case 4:
1500*4882a593Smuzhiyun 		tmpw = *((uint32_t *)data);
1501*4882a593Smuzhiyun 		break;
1502*4882a593Smuzhiyun 	case 8:
1503*4882a593Smuzhiyun 	default:
1504*4882a593Smuzhiyun 		tmpw = *((uint64_t *)data);
1505*4882a593Smuzhiyun 		break;
1506*4882a593Smuzhiyun 	}
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	if (sz[0] == 8)
1509*4882a593Smuzhiyun 		word[startword] = tmpw;
1510*4882a593Smuzhiyun 	else {
1511*4882a593Smuzhiyun 		word[startword] &=
1512*4882a593Smuzhiyun 		    ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1513*4882a593Smuzhiyun 		word[startword] |= tmpw << (off0 * 8);
1514*4882a593Smuzhiyun 	}
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	if (sz[1] != 0) {
1517*4882a593Smuzhiyun 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
1518*4882a593Smuzhiyun 		word[startword+1] |= tmpw >> (sz[0] * 8);
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1522*4882a593Smuzhiyun 		temp = off8 + (i << shift_amount);
1523*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1524*4882a593Smuzhiyun 		temp = 0;
1525*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1526*4882a593Smuzhiyun 		temp = word[i * scale] & 0xffffffff;
1527*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1528*4882a593Smuzhiyun 		temp = (word[i * scale] >> 32) & 0xffffffff;
1529*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1530*4882a593Smuzhiyun 		temp = word[i*scale + 1] & 0xffffffff;
1531*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
1532*4882a593Smuzhiyun 		    temp);
1533*4882a593Smuzhiyun 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
1534*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
1535*4882a593Smuzhiyun 		    temp);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 		temp = MIU_TA_CTL_WRITE_ENABLE;
1538*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1539*4882a593Smuzhiyun 		temp = MIU_TA_CTL_WRITE_START;
1540*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1543*4882a593Smuzhiyun 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1544*4882a593Smuzhiyun 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1545*4882a593Smuzhiyun 				break;
1546*4882a593Smuzhiyun 		}
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
1549*4882a593Smuzhiyun 			if (printk_ratelimit())
1550*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha,
1551*4882a593Smuzhiyun 					   "%s: failed to read through agent\n",
1552*4882a593Smuzhiyun 					   __func__);
1553*4882a593Smuzhiyun 			ret = -1;
1554*4882a593Smuzhiyun 			break;
1555*4882a593Smuzhiyun 		}
1556*4882a593Smuzhiyun 	}
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	return ret;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun 
qla4_82xx_cmdpeg_ready(struct scsi_qla_host * ha,int pegtune_val)1561*4882a593Smuzhiyun static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	u32 val = 0;
1564*4882a593Smuzhiyun 	int retries = 60;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	if (!pegtune_val) {
1567*4882a593Smuzhiyun 		do {
1568*4882a593Smuzhiyun 			val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
1569*4882a593Smuzhiyun 			if ((val == PHAN_INITIALIZE_COMPLETE) ||
1570*4882a593Smuzhiyun 			    (val == PHAN_INITIALIZE_ACK))
1571*4882a593Smuzhiyun 				return 0;
1572*4882a593Smuzhiyun 			set_current_state(TASK_UNINTERRUPTIBLE);
1573*4882a593Smuzhiyun 			schedule_timeout(500);
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 		} while (--retries);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 		if (!retries) {
1578*4882a593Smuzhiyun 			pegtune_val = qla4_82xx_rd_32(ha,
1579*4882a593Smuzhiyun 				QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1580*4882a593Smuzhiyun 			printk(KERN_WARNING "%s: init failed, "
1581*4882a593Smuzhiyun 				"pegtune_val = %x\n", __func__, pegtune_val);
1582*4882a593Smuzhiyun 			return -1;
1583*4882a593Smuzhiyun 		}
1584*4882a593Smuzhiyun 	}
1585*4882a593Smuzhiyun 	return 0;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun 
qla4_82xx_rcvpeg_ready(struct scsi_qla_host * ha)1588*4882a593Smuzhiyun static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun 	uint32_t state = 0;
1591*4882a593Smuzhiyun 	int loops = 0;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	/* Window 1 call */
1594*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1595*4882a593Smuzhiyun 	state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1596*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
1599*4882a593Smuzhiyun 		udelay(100);
1600*4882a593Smuzhiyun 		/* Window 1 call */
1601*4882a593Smuzhiyun 		read_lock(&ha->hw_lock);
1602*4882a593Smuzhiyun 		state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1603*4882a593Smuzhiyun 		read_unlock(&ha->hw_lock);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		loops++;
1606*4882a593Smuzhiyun 	}
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	if (loops >= 30000) {
1609*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
1610*4882a593Smuzhiyun 		    "Receive Peg initialization not complete: 0x%x.\n", state));
1611*4882a593Smuzhiyun 		return QLA_ERROR;
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	return QLA_SUCCESS;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun void
qla4_8xxx_set_drv_active(struct scsi_qla_host * ha)1618*4882a593Smuzhiyun qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	uint32_t drv_active;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	/*
1625*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1626*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1627*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function
1628*4882a593Smuzhiyun 	 */
1629*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1630*4882a593Smuzhiyun 		drv_active |= (1 << ha->func_num);
1631*4882a593Smuzhiyun 	else
1632*4882a593Smuzhiyun 		drv_active |= (1 << (ha->func_num * 4));
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1635*4882a593Smuzhiyun 		   __func__, ha->host_no, drv_active);
1636*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun void
qla4_8xxx_clear_drv_active(struct scsi_qla_host * ha)1640*4882a593Smuzhiyun qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	uint32_t drv_active;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	/*
1647*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1648*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1649*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function
1650*4882a593Smuzhiyun 	 */
1651*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1652*4882a593Smuzhiyun 		drv_active &= ~(1 << (ha->func_num));
1653*4882a593Smuzhiyun 	else
1654*4882a593Smuzhiyun 		drv_active &= ~(1 << (ha->func_num * 4));
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1657*4882a593Smuzhiyun 		   __func__, ha->host_no, drv_active);
1658*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun 
qla4_8xxx_need_reset(struct scsi_qla_host * ha)1661*4882a593Smuzhiyun inline int qla4_8xxx_need_reset(struct scsi_qla_host *ha)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun 	uint32_t drv_state, drv_active;
1664*4882a593Smuzhiyun 	int rval;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
1667*4882a593Smuzhiyun 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	/*
1670*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1671*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1672*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function
1673*4882a593Smuzhiyun 	 */
1674*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1675*4882a593Smuzhiyun 		rval = drv_state & (1 << ha->func_num);
1676*4882a593Smuzhiyun 	else
1677*4882a593Smuzhiyun 		rval = drv_state & (1 << (ha->func_num * 4));
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
1680*4882a593Smuzhiyun 		rval = 1;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	return rval;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun 
qla4_8xxx_set_rst_ready(struct scsi_qla_host * ha)1685*4882a593Smuzhiyun void qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	uint32_t drv_state;
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	/*
1692*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1693*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1694*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function
1695*4882a593Smuzhiyun 	 */
1696*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1697*4882a593Smuzhiyun 		drv_state |= (1 << ha->func_num);
1698*4882a593Smuzhiyun 	else
1699*4882a593Smuzhiyun 		drv_state |= (1 << (ha->func_num * 4));
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1702*4882a593Smuzhiyun 		   __func__, ha->host_no, drv_state);
1703*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun 
qla4_8xxx_clear_rst_ready(struct scsi_qla_host * ha)1706*4882a593Smuzhiyun void qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun 	uint32_t drv_state;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	/*
1713*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1714*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1715*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function
1716*4882a593Smuzhiyun 	 */
1717*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1718*4882a593Smuzhiyun 		drv_state &= ~(1 << ha->func_num);
1719*4882a593Smuzhiyun 	else
1720*4882a593Smuzhiyun 		drv_state &= ~(1 << (ha->func_num * 4));
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1723*4882a593Smuzhiyun 		   __func__, ha->host_no, drv_state);
1724*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun static inline void
qla4_8xxx_set_qsnt_ready(struct scsi_qla_host * ha)1728*4882a593Smuzhiyun qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	uint32_t qsnt_state;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	qsnt_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	/*
1735*4882a593Smuzhiyun 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
1736*4882a593Smuzhiyun 	 * shift 1 by func_num to set a bit for the function.
1737*4882a593Smuzhiyun 	 * For ISP8022, drv_active has 4 bits per function.
1738*4882a593Smuzhiyun 	 */
1739*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
1740*4882a593Smuzhiyun 		qsnt_state |= (1 << ha->func_num);
1741*4882a593Smuzhiyun 	else
1742*4882a593Smuzhiyun 		qsnt_state |= (2 << (ha->func_num * 4));
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, qsnt_state);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun static int
qla4_82xx_start_firmware(struct scsi_qla_host * ha,uint32_t image_start)1749*4882a593Smuzhiyun qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun 	uint16_t lnk;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	/* scrub dma mask expansion register */
1754*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	/* Overwrite stale initialization register values */
1757*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1758*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
1759*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
1760*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
1763*4882a593Smuzhiyun 		printk("%s: Error trying to start fw!\n", __func__);
1764*4882a593Smuzhiyun 		return QLA_ERROR;
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	/* Handshake with the card before we register the devices. */
1768*4882a593Smuzhiyun 	if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
1769*4882a593Smuzhiyun 		printk("%s: Error during card handshake!\n", __func__);
1770*4882a593Smuzhiyun 		return QLA_ERROR;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	/* Negotiated Link width */
1774*4882a593Smuzhiyun 	pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
1775*4882a593Smuzhiyun 	ha->link_width = (lnk >> 4) & 0x3f;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	/* Synchronize with Receive peg */
1778*4882a593Smuzhiyun 	return qla4_82xx_rcvpeg_ready(ha);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
qla4_82xx_try_start_fw(struct scsi_qla_host * ha)1781*4882a593Smuzhiyun int qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun 	int rval = QLA_ERROR;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	/*
1786*4882a593Smuzhiyun 	 * FW Load priority:
1787*4882a593Smuzhiyun 	 * 1) Operational firmware residing in flash.
1788*4882a593Smuzhiyun 	 * 2) Fail
1789*4882a593Smuzhiyun 	 */
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
1792*4882a593Smuzhiyun 	    "FW: Retrieving flash offsets from FLT/FDT ...\n");
1793*4882a593Smuzhiyun 	rval = qla4_8xxx_get_flash_info(ha);
1794*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS)
1795*4882a593Smuzhiyun 		return rval;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
1798*4882a593Smuzhiyun 	    "FW: Attempting to load firmware from flash...\n");
1799*4882a593Smuzhiyun 	rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
1802*4882a593Smuzhiyun 		ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
1803*4882a593Smuzhiyun 		    " FAILED...\n");
1804*4882a593Smuzhiyun 		return rval;
1805*4882a593Smuzhiyun 	}
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	return rval;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun 
qla4_82xx_rom_lock_recovery(struct scsi_qla_host * ha)1810*4882a593Smuzhiyun void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun 	if (qla4_82xx_rom_lock(ha)) {
1813*4882a593Smuzhiyun 		/* Someone else is holding the lock. */
1814*4882a593Smuzhiyun 		dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
1815*4882a593Smuzhiyun 	}
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	/*
1818*4882a593Smuzhiyun 	 * Either we got the lock, or someone
1819*4882a593Smuzhiyun 	 * else died while holding it.
1820*4882a593Smuzhiyun 	 * In either case, unlock.
1821*4882a593Smuzhiyun 	 */
1822*4882a593Smuzhiyun 	qla4_82xx_rom_unlock(ha);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
ql4_84xx_poll_wait_for_ready(struct scsi_qla_host * ha,uint32_t addr1,uint32_t mask)1825*4882a593Smuzhiyun static uint32_t ql4_84xx_poll_wait_for_ready(struct scsi_qla_host *ha,
1826*4882a593Smuzhiyun 					     uint32_t addr1, uint32_t mask)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	unsigned long timeout;
1829*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
1830*4882a593Smuzhiyun 	uint32_t temp;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1833*4882a593Smuzhiyun 	do {
1834*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
1835*4882a593Smuzhiyun 		if ((temp & mask) != 0)
1836*4882a593Smuzhiyun 			break;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 		if (time_after_eq(jiffies, timeout)) {
1839*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha, "Error in processing rdmdio entry\n");
1840*4882a593Smuzhiyun 			return QLA_ERROR;
1841*4882a593Smuzhiyun 		}
1842*4882a593Smuzhiyun 	} while (1);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	return rval;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
ql4_84xx_ipmdio_rd_reg(struct scsi_qla_host * ha,uint32_t addr1,uint32_t addr3,uint32_t mask,uint32_t addr,uint32_t * data_ptr)1847*4882a593Smuzhiyun static uint32_t ql4_84xx_ipmdio_rd_reg(struct scsi_qla_host *ha, uint32_t addr1,
1848*4882a593Smuzhiyun 				uint32_t addr3, uint32_t mask, uint32_t addr,
1849*4882a593Smuzhiyun 				uint32_t *data_ptr)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
1852*4882a593Smuzhiyun 	uint32_t temp;
1853*4882a593Smuzhiyun 	uint32_t data;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1856*4882a593Smuzhiyun 	if (rval)
1857*4882a593Smuzhiyun 		goto exit_ipmdio_rd_reg;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	temp = (0x40000000 | addr);
1860*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr1, temp);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1863*4882a593Smuzhiyun 	if (rval)
1864*4882a593Smuzhiyun 		goto exit_ipmdio_rd_reg;
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	ha->isp_ops->rd_reg_indirect(ha, addr3, &data);
1867*4882a593Smuzhiyun 	*data_ptr = data;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun exit_ipmdio_rd_reg:
1870*4882a593Smuzhiyun 	return rval;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 
ql4_84xx_poll_wait_ipmdio_bus_idle(struct scsi_qla_host * ha,uint32_t addr1,uint32_t addr2,uint32_t addr3,uint32_t mask)1874*4882a593Smuzhiyun static uint32_t ql4_84xx_poll_wait_ipmdio_bus_idle(struct scsi_qla_host *ha,
1875*4882a593Smuzhiyun 						    uint32_t addr1,
1876*4882a593Smuzhiyun 						    uint32_t addr2,
1877*4882a593Smuzhiyun 						    uint32_t addr3,
1878*4882a593Smuzhiyun 						    uint32_t mask)
1879*4882a593Smuzhiyun {
1880*4882a593Smuzhiyun 	unsigned long timeout;
1881*4882a593Smuzhiyun 	uint32_t temp;
1882*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1885*4882a593Smuzhiyun 	do {
1886*4882a593Smuzhiyun 		ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3, mask, addr2, &temp);
1887*4882a593Smuzhiyun 		if ((temp & 0x1) != 1)
1888*4882a593Smuzhiyun 			break;
1889*4882a593Smuzhiyun 		if (time_after_eq(jiffies, timeout)) {
1890*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha, "Error in processing mdiobus idle\n");
1891*4882a593Smuzhiyun 			return QLA_ERROR;
1892*4882a593Smuzhiyun 		}
1893*4882a593Smuzhiyun 	} while (1);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	return rval;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun 
ql4_84xx_ipmdio_wr_reg(struct scsi_qla_host * ha,uint32_t addr1,uint32_t addr3,uint32_t mask,uint32_t addr,uint32_t value)1898*4882a593Smuzhiyun static int ql4_84xx_ipmdio_wr_reg(struct scsi_qla_host *ha,
1899*4882a593Smuzhiyun 				  uint32_t addr1, uint32_t addr3,
1900*4882a593Smuzhiyun 				  uint32_t mask, uint32_t addr,
1901*4882a593Smuzhiyun 				  uint32_t value)
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1906*4882a593Smuzhiyun 	if (rval)
1907*4882a593Smuzhiyun 		goto exit_ipmdio_wr_reg;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr3, value);
1910*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr1, addr);
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1913*4882a593Smuzhiyun 	if (rval)
1914*4882a593Smuzhiyun 		goto exit_ipmdio_wr_reg;
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun exit_ipmdio_wr_reg:
1917*4882a593Smuzhiyun 	return rval;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)1920*4882a593Smuzhiyun static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
1921*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
1922*4882a593Smuzhiyun 				uint32_t **d_ptr)
1923*4882a593Smuzhiyun {
1924*4882a593Smuzhiyun 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
1925*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_crb *crb_hdr;
1926*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1929*4882a593Smuzhiyun 	crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
1930*4882a593Smuzhiyun 	r_addr = crb_hdr->addr;
1931*4882a593Smuzhiyun 	r_stride = crb_hdr->crb_strd.addr_stride;
1932*4882a593Smuzhiyun 	loop_cnt = crb_hdr->op_count;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
1935*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
1936*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_addr);
1937*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
1938*4882a593Smuzhiyun 		r_addr += r_stride;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 	*d_ptr = data_ptr;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun 
qla4_83xx_check_dma_engine_state(struct scsi_qla_host * ha)1943*4882a593Smuzhiyun static int qla4_83xx_check_dma_engine_state(struct scsi_qla_host *ha)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
1946*4882a593Smuzhiyun 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
1947*4882a593Smuzhiyun 	uint64_t dma_base_addr = 0;
1948*4882a593Smuzhiyun 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
1951*4882a593Smuzhiyun 							ha->fw_dump_tmplt_hdr;
1952*4882a593Smuzhiyun 	dma_eng_num =
1953*4882a593Smuzhiyun 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
1954*4882a593Smuzhiyun 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
1955*4882a593Smuzhiyun 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/* Read the pex-dma's command-status-and-control register. */
1958*4882a593Smuzhiyun 	rval = ha->isp_ops->rd_reg_indirect(ha,
1959*4882a593Smuzhiyun 			(dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
1960*4882a593Smuzhiyun 			&cmd_sts_and_cntrl);
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	if (rval)
1963*4882a593Smuzhiyun 		return QLA_ERROR;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	/* Check if requested pex-dma engine is available. */
1966*4882a593Smuzhiyun 	if (cmd_sts_and_cntrl & BIT_31)
1967*4882a593Smuzhiyun 		return QLA_SUCCESS;
1968*4882a593Smuzhiyun 	else
1969*4882a593Smuzhiyun 		return QLA_ERROR;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun 
qla4_83xx_start_pex_dma(struct scsi_qla_host * ha,struct qla4_83xx_minidump_entry_rdmem_pex_dma * m_hdr)1972*4882a593Smuzhiyun static int qla4_83xx_start_pex_dma(struct scsi_qla_host *ha,
1973*4882a593Smuzhiyun 			   struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun 	int rval = QLA_SUCCESS, wait = 0;
1976*4882a593Smuzhiyun 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
1977*4882a593Smuzhiyun 	uint64_t dma_base_addr = 0;
1978*4882a593Smuzhiyun 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
1981*4882a593Smuzhiyun 							ha->fw_dump_tmplt_hdr;
1982*4882a593Smuzhiyun 	dma_eng_num =
1983*4882a593Smuzhiyun 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
1984*4882a593Smuzhiyun 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
1985*4882a593Smuzhiyun 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	rval = ha->isp_ops->wr_reg_indirect(ha,
1988*4882a593Smuzhiyun 				dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_LOW,
1989*4882a593Smuzhiyun 				m_hdr->desc_card_addr);
1990*4882a593Smuzhiyun 	if (rval)
1991*4882a593Smuzhiyun 		goto error_exit;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	rval = ha->isp_ops->wr_reg_indirect(ha,
1994*4882a593Smuzhiyun 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_HIGH, 0);
1995*4882a593Smuzhiyun 	if (rval)
1996*4882a593Smuzhiyun 		goto error_exit;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	rval = ha->isp_ops->wr_reg_indirect(ha,
1999*4882a593Smuzhiyun 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL,
2000*4882a593Smuzhiyun 			      m_hdr->start_dma_cmd);
2001*4882a593Smuzhiyun 	if (rval)
2002*4882a593Smuzhiyun 		goto error_exit;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	/* Wait for dma operation to complete. */
2005*4882a593Smuzhiyun 	for (wait = 0; wait < QLA83XX_PEX_DMA_MAX_WAIT; wait++) {
2006*4882a593Smuzhiyun 		rval = ha->isp_ops->rd_reg_indirect(ha,
2007*4882a593Smuzhiyun 			    (dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
2008*4882a593Smuzhiyun 			    &cmd_sts_and_cntrl);
2009*4882a593Smuzhiyun 		if (rval)
2010*4882a593Smuzhiyun 			goto error_exit;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		if ((cmd_sts_and_cntrl & BIT_1) == 0)
2013*4882a593Smuzhiyun 			break;
2014*4882a593Smuzhiyun 		else
2015*4882a593Smuzhiyun 			udelay(10);
2016*4882a593Smuzhiyun 	}
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	/* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
2019*4882a593Smuzhiyun 	if (wait >= QLA83XX_PEX_DMA_MAX_WAIT) {
2020*4882a593Smuzhiyun 		rval = QLA_ERROR;
2021*4882a593Smuzhiyun 		goto error_exit;
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun error_exit:
2025*4882a593Smuzhiyun 	return rval;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
qla4_8xxx_minidump_pex_dma_read(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2028*4882a593Smuzhiyun static int qla4_8xxx_minidump_pex_dma_read(struct scsi_qla_host *ha,
2029*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2030*4882a593Smuzhiyun 				uint32_t **d_ptr)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
2033*4882a593Smuzhiyun 	struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
2034*4882a593Smuzhiyun 	uint32_t size, read_size;
2035*4882a593Smuzhiyun 	uint8_t *data_ptr = (uint8_t *)*d_ptr;
2036*4882a593Smuzhiyun 	void *rdmem_buffer = NULL;
2037*4882a593Smuzhiyun 	dma_addr_t rdmem_dma;
2038*4882a593Smuzhiyun 	struct qla4_83xx_pex_dma_descriptor dma_desc;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	rval = qla4_83xx_check_dma_engine_state(ha);
2043*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
2044*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
2045*4882a593Smuzhiyun 				  "%s: DMA engine not available. Fallback to rdmem-read.\n",
2046*4882a593Smuzhiyun 				  __func__));
2047*4882a593Smuzhiyun 		return QLA_ERROR;
2048*4882a593Smuzhiyun 	}
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	m_hdr = (struct qla4_83xx_minidump_entry_rdmem_pex_dma *)entry_hdr;
2051*4882a593Smuzhiyun 	rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
2052*4882a593Smuzhiyun 					  QLA83XX_PEX_DMA_READ_SIZE,
2053*4882a593Smuzhiyun 					  &rdmem_dma, GFP_KERNEL);
2054*4882a593Smuzhiyun 	if (!rdmem_buffer) {
2055*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
2056*4882a593Smuzhiyun 				  "%s: Unable to allocate rdmem dma buffer\n",
2057*4882a593Smuzhiyun 				  __func__));
2058*4882a593Smuzhiyun 		return QLA_ERROR;
2059*4882a593Smuzhiyun 	}
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	/* Prepare pex-dma descriptor to be written to MS memory. */
2062*4882a593Smuzhiyun 	/* dma-desc-cmd layout:
2063*4882a593Smuzhiyun 	 *              0-3: dma-desc-cmd 0-3
2064*4882a593Smuzhiyun 	 *              4-7: pcid function number
2065*4882a593Smuzhiyun 	 *              8-15: dma-desc-cmd 8-15
2066*4882a593Smuzhiyun 	 */
2067*4882a593Smuzhiyun 	dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
2068*4882a593Smuzhiyun 	dma_desc.cmd.dma_desc_cmd |= ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
2069*4882a593Smuzhiyun 	dma_desc.dma_bus_addr = rdmem_dma;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	size = 0;
2072*4882a593Smuzhiyun 	read_size = 0;
2073*4882a593Smuzhiyun 	/*
2074*4882a593Smuzhiyun 	 * Perform rdmem operation using pex-dma.
2075*4882a593Smuzhiyun 	 * Prepare dma in chunks of QLA83XX_PEX_DMA_READ_SIZE.
2076*4882a593Smuzhiyun 	 */
2077*4882a593Smuzhiyun 	while (read_size < m_hdr->read_data_size) {
2078*4882a593Smuzhiyun 		if (m_hdr->read_data_size - read_size >=
2079*4882a593Smuzhiyun 		    QLA83XX_PEX_DMA_READ_SIZE)
2080*4882a593Smuzhiyun 			size = QLA83XX_PEX_DMA_READ_SIZE;
2081*4882a593Smuzhiyun 		else {
2082*4882a593Smuzhiyun 			size = (m_hdr->read_data_size - read_size);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 			if (rdmem_buffer)
2085*4882a593Smuzhiyun 				dma_free_coherent(&ha->pdev->dev,
2086*4882a593Smuzhiyun 						  QLA83XX_PEX_DMA_READ_SIZE,
2087*4882a593Smuzhiyun 						  rdmem_buffer, rdmem_dma);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 			rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev, size,
2090*4882a593Smuzhiyun 							  &rdmem_dma,
2091*4882a593Smuzhiyun 							  GFP_KERNEL);
2092*4882a593Smuzhiyun 			if (!rdmem_buffer) {
2093*4882a593Smuzhiyun 				DEBUG2(ql4_printk(KERN_INFO, ha,
2094*4882a593Smuzhiyun 						  "%s: Unable to allocate rdmem dma buffer\n",
2095*4882a593Smuzhiyun 						  __func__));
2096*4882a593Smuzhiyun 				return QLA_ERROR;
2097*4882a593Smuzhiyun 			}
2098*4882a593Smuzhiyun 			dma_desc.dma_bus_addr = rdmem_dma;
2099*4882a593Smuzhiyun 		}
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 		dma_desc.src_addr = m_hdr->read_addr + read_size;
2102*4882a593Smuzhiyun 		dma_desc.cmd.read_data_size = size;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 		/* Prepare: Write pex-dma descriptor to MS memory. */
2105*4882a593Smuzhiyun 		rval = qla4_8xxx_ms_mem_write_128b(ha,
2106*4882a593Smuzhiyun 			      (uint64_t)m_hdr->desc_card_addr,
2107*4882a593Smuzhiyun 			      (uint32_t *)&dma_desc,
2108*4882a593Smuzhiyun 			      (sizeof(struct qla4_83xx_pex_dma_descriptor)/16));
2109*4882a593Smuzhiyun 		if (rval != QLA_SUCCESS) {
2110*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
2111*4882a593Smuzhiyun 				   "%s: Error writing rdmem-dma-init to MS !!!\n",
2112*4882a593Smuzhiyun 				   __func__);
2113*4882a593Smuzhiyun 			goto error_exit;
2114*4882a593Smuzhiyun 		}
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
2117*4882a593Smuzhiyun 				  "%s: Dma-desc: Instruct for rdmem dma (size 0x%x).\n",
2118*4882a593Smuzhiyun 				  __func__, size));
2119*4882a593Smuzhiyun 		/* Execute: Start pex-dma operation. */
2120*4882a593Smuzhiyun 		rval = qla4_83xx_start_pex_dma(ha, m_hdr);
2121*4882a593Smuzhiyun 		if (rval != QLA_SUCCESS) {
2122*4882a593Smuzhiyun 			DEBUG2(ql4_printk(KERN_INFO, ha,
2123*4882a593Smuzhiyun 					  "scsi(%ld): start-pex-dma failed rval=0x%x\n",
2124*4882a593Smuzhiyun 					  ha->host_no, rval));
2125*4882a593Smuzhiyun 			goto error_exit;
2126*4882a593Smuzhiyun 		}
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 		memcpy(data_ptr, rdmem_buffer, size);
2129*4882a593Smuzhiyun 		data_ptr += size;
2130*4882a593Smuzhiyun 		read_size += size;
2131*4882a593Smuzhiyun 	}
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	*d_ptr = (uint32_t *)data_ptr;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun error_exit:
2138*4882a593Smuzhiyun 	if (rdmem_buffer)
2139*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, size, rdmem_buffer,
2140*4882a593Smuzhiyun 				  rdmem_dma);
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	return rval;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2145*4882a593Smuzhiyun static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
2146*4882a593Smuzhiyun 				 struct qla8xxx_minidump_entry_hdr *entry_hdr,
2147*4882a593Smuzhiyun 				 uint32_t **d_ptr)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	uint32_t addr, r_addr, c_addr, t_r_addr;
2150*4882a593Smuzhiyun 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2151*4882a593Smuzhiyun 	unsigned long p_wait, w_time, p_mask;
2152*4882a593Smuzhiyun 	uint32_t c_value_w, c_value_r;
2153*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2154*4882a593Smuzhiyun 	int rval = QLA_ERROR;
2155*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2158*4882a593Smuzhiyun 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	loop_count = cache_hdr->op_count;
2161*4882a593Smuzhiyun 	r_addr = cache_hdr->read_addr;
2162*4882a593Smuzhiyun 	c_addr = cache_hdr->control_addr;
2163*4882a593Smuzhiyun 	c_value_w = cache_hdr->cache_ctrl.write_value;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	t_r_addr = cache_hdr->tag_reg_addr;
2166*4882a593Smuzhiyun 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2167*4882a593Smuzhiyun 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2168*4882a593Smuzhiyun 	p_wait = cache_hdr->cache_ctrl.poll_wait;
2169*4882a593Smuzhiyun 	p_mask = cache_hdr->cache_ctrl.poll_mask;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	for (i = 0; i < loop_count; i++) {
2172*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 		if (c_value_w)
2175*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 		if (p_mask) {
2178*4882a593Smuzhiyun 			w_time = jiffies + p_wait;
2179*4882a593Smuzhiyun 			do {
2180*4882a593Smuzhiyun 				ha->isp_ops->rd_reg_indirect(ha, c_addr,
2181*4882a593Smuzhiyun 							     &c_value_r);
2182*4882a593Smuzhiyun 				if ((c_value_r & p_mask) == 0) {
2183*4882a593Smuzhiyun 					break;
2184*4882a593Smuzhiyun 				} else if (time_after_eq(jiffies, w_time)) {
2185*4882a593Smuzhiyun 					/* capturing dump failed */
2186*4882a593Smuzhiyun 					return rval;
2187*4882a593Smuzhiyun 				}
2188*4882a593Smuzhiyun 			} while (1);
2189*4882a593Smuzhiyun 		}
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 		addr = r_addr;
2192*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
2193*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2194*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
2195*4882a593Smuzhiyun 			addr += cache_hdr->read_ctrl.read_addr_stride;
2196*4882a593Smuzhiyun 		}
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2199*4882a593Smuzhiyun 	}
2200*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2201*4882a593Smuzhiyun 	return QLA_SUCCESS;
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_control(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr)2204*4882a593Smuzhiyun static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
2205*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr)
2206*4882a593Smuzhiyun {
2207*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_crb *crb_entry;
2208*4882a593Smuzhiyun 	uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
2209*4882a593Smuzhiyun 	uint32_t crb_addr;
2210*4882a593Smuzhiyun 	unsigned long wtime;
2211*4882a593Smuzhiyun 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
2212*4882a593Smuzhiyun 	int i;
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2215*4882a593Smuzhiyun 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
2216*4882a593Smuzhiyun 						ha->fw_dump_tmplt_hdr;
2217*4882a593Smuzhiyun 	crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	crb_addr = crb_entry->addr;
2220*4882a593Smuzhiyun 	for (i = 0; i < crb_entry->op_count; i++) {
2221*4882a593Smuzhiyun 		opcode = crb_entry->crb_ctrl.opcode;
2222*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_WR) {
2223*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, crb_addr,
2224*4882a593Smuzhiyun 						     crb_entry->value_1);
2225*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_WR;
2226*4882a593Smuzhiyun 		}
2227*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_RW) {
2228*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2229*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2230*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_RW;
2231*4882a593Smuzhiyun 		}
2232*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_AND) {
2233*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2234*4882a593Smuzhiyun 			read_value &= crb_entry->value_2;
2235*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_AND;
2236*4882a593Smuzhiyun 			if (opcode & QLA8XXX_DBG_OPCODE_OR) {
2237*4882a593Smuzhiyun 				read_value |= crb_entry->value_3;
2238*4882a593Smuzhiyun 				opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2239*4882a593Smuzhiyun 			}
2240*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2241*4882a593Smuzhiyun 		}
2242*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_OR) {
2243*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2244*4882a593Smuzhiyun 			read_value |= crb_entry->value_3;
2245*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2246*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2247*4882a593Smuzhiyun 		}
2248*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
2249*4882a593Smuzhiyun 			poll_time = crb_entry->crb_strd.poll_timeout;
2250*4882a593Smuzhiyun 			wtime = jiffies + poll_time;
2251*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 			do {
2254*4882a593Smuzhiyun 				if ((read_value & crb_entry->value_2) ==
2255*4882a593Smuzhiyun 				    crb_entry->value_1) {
2256*4882a593Smuzhiyun 					break;
2257*4882a593Smuzhiyun 				} else if (time_after_eq(jiffies, wtime)) {
2258*4882a593Smuzhiyun 					/* capturing dump failed */
2259*4882a593Smuzhiyun 					rval = QLA_ERROR;
2260*4882a593Smuzhiyun 					break;
2261*4882a593Smuzhiyun 				} else {
2262*4882a593Smuzhiyun 					ha->isp_ops->rd_reg_indirect(ha,
2263*4882a593Smuzhiyun 							crb_addr, &read_value);
2264*4882a593Smuzhiyun 				}
2265*4882a593Smuzhiyun 			} while (1);
2266*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
2267*4882a593Smuzhiyun 		}
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
2270*4882a593Smuzhiyun 			if (crb_entry->crb_strd.state_index_a) {
2271*4882a593Smuzhiyun 				index = crb_entry->crb_strd.state_index_a;
2272*4882a593Smuzhiyun 				addr = tmplt_hdr->saved_state_array[index];
2273*4882a593Smuzhiyun 			} else {
2274*4882a593Smuzhiyun 				addr = crb_addr;
2275*4882a593Smuzhiyun 			}
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr, &read_value);
2278*4882a593Smuzhiyun 			index = crb_entry->crb_ctrl.state_index_v;
2279*4882a593Smuzhiyun 			tmplt_hdr->saved_state_array[index] = read_value;
2280*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
2281*4882a593Smuzhiyun 		}
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
2284*4882a593Smuzhiyun 			if (crb_entry->crb_strd.state_index_a) {
2285*4882a593Smuzhiyun 				index = crb_entry->crb_strd.state_index_a;
2286*4882a593Smuzhiyun 				addr = tmplt_hdr->saved_state_array[index];
2287*4882a593Smuzhiyun 			} else {
2288*4882a593Smuzhiyun 				addr = crb_addr;
2289*4882a593Smuzhiyun 			}
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 			if (crb_entry->crb_ctrl.state_index_v) {
2292*4882a593Smuzhiyun 				index = crb_entry->crb_ctrl.state_index_v;
2293*4882a593Smuzhiyun 				read_value =
2294*4882a593Smuzhiyun 					tmplt_hdr->saved_state_array[index];
2295*4882a593Smuzhiyun 			} else {
2296*4882a593Smuzhiyun 				read_value = crb_entry->value_1;
2297*4882a593Smuzhiyun 			}
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, addr, read_value);
2300*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
2301*4882a593Smuzhiyun 		}
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 		if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
2304*4882a593Smuzhiyun 			index = crb_entry->crb_ctrl.state_index_v;
2305*4882a593Smuzhiyun 			read_value = tmplt_hdr->saved_state_array[index];
2306*4882a593Smuzhiyun 			read_value <<= crb_entry->crb_ctrl.shl;
2307*4882a593Smuzhiyun 			read_value >>= crb_entry->crb_ctrl.shr;
2308*4882a593Smuzhiyun 			if (crb_entry->value_2)
2309*4882a593Smuzhiyun 				read_value &= crb_entry->value_2;
2310*4882a593Smuzhiyun 			read_value |= crb_entry->value_3;
2311*4882a593Smuzhiyun 			read_value += crb_entry->value_1;
2312*4882a593Smuzhiyun 			tmplt_hdr->saved_state_array[index] = read_value;
2313*4882a593Smuzhiyun 			opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
2314*4882a593Smuzhiyun 		}
2315*4882a593Smuzhiyun 		crb_addr += crb_entry->crb_strd.addr_stride;
2316*4882a593Smuzhiyun 	}
2317*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
2318*4882a593Smuzhiyun 	return rval;
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2321*4882a593Smuzhiyun static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
2322*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2323*4882a593Smuzhiyun 				uint32_t **d_ptr)
2324*4882a593Smuzhiyun {
2325*4882a593Smuzhiyun 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
2326*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
2327*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2330*4882a593Smuzhiyun 	ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
2331*4882a593Smuzhiyun 	r_addr = ocm_hdr->read_addr;
2332*4882a593Smuzhiyun 	r_stride = ocm_hdr->read_addr_stride;
2333*4882a593Smuzhiyun 	loop_cnt = ocm_hdr->op_count;
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
2336*4882a593Smuzhiyun 			  "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
2337*4882a593Smuzhiyun 			  __func__, r_addr, r_stride, loop_cnt));
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
2340*4882a593Smuzhiyun 		r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
2341*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
2342*4882a593Smuzhiyun 		r_addr += r_stride;
2343*4882a593Smuzhiyun 	}
2344*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
2345*4882a593Smuzhiyun 		__func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
2346*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2349*4882a593Smuzhiyun static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
2350*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2351*4882a593Smuzhiyun 				uint32_t **d_ptr)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
2354*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_mux *mux_hdr;
2355*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2358*4882a593Smuzhiyun 	mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
2359*4882a593Smuzhiyun 	r_addr = mux_hdr->read_addr;
2360*4882a593Smuzhiyun 	s_addr = mux_hdr->select_addr;
2361*4882a593Smuzhiyun 	s_stride = mux_hdr->select_value_stride;
2362*4882a593Smuzhiyun 	s_value = mux_hdr->select_value;
2363*4882a593Smuzhiyun 	loop_cnt = mux_hdr->op_count;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
2366*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
2367*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2368*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(s_value);
2369*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
2370*4882a593Smuzhiyun 		s_value += s_stride;
2371*4882a593Smuzhiyun 	}
2372*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2375*4882a593Smuzhiyun static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
2376*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2377*4882a593Smuzhiyun 				uint32_t **d_ptr)
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun 	uint32_t addr, r_addr, c_addr, t_r_addr;
2380*4882a593Smuzhiyun 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2381*4882a593Smuzhiyun 	uint32_t c_value_w;
2382*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2383*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2386*4882a593Smuzhiyun 	loop_count = cache_hdr->op_count;
2387*4882a593Smuzhiyun 	r_addr = cache_hdr->read_addr;
2388*4882a593Smuzhiyun 	c_addr = cache_hdr->control_addr;
2389*4882a593Smuzhiyun 	c_value_w = cache_hdr->cache_ctrl.write_value;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 	t_r_addr = cache_hdr->tag_reg_addr;
2392*4882a593Smuzhiyun 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2393*4882a593Smuzhiyun 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	for (i = 0; i < loop_count; i++) {
2396*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
2397*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2398*4882a593Smuzhiyun 		addr = r_addr;
2399*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
2400*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2401*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
2402*4882a593Smuzhiyun 			addr += cache_hdr->read_ctrl.read_addr_stride;
2403*4882a593Smuzhiyun 		}
2404*4882a593Smuzhiyun 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2405*4882a593Smuzhiyun 	}
2406*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_queue(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2409*4882a593Smuzhiyun static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
2410*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2411*4882a593Smuzhiyun 				uint32_t **d_ptr)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun 	uint32_t s_addr, r_addr;
2414*4882a593Smuzhiyun 	uint32_t r_stride, r_value, r_cnt, qid = 0;
2415*4882a593Smuzhiyun 	uint32_t i, k, loop_cnt;
2416*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_queue *q_hdr;
2417*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2420*4882a593Smuzhiyun 	q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
2421*4882a593Smuzhiyun 	s_addr = q_hdr->select_addr;
2422*4882a593Smuzhiyun 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
2423*4882a593Smuzhiyun 	r_stride = q_hdr->rd_strd.read_addr_stride;
2424*4882a593Smuzhiyun 	loop_cnt = q_hdr->op_count;
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
2427*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, s_addr, qid);
2428*4882a593Smuzhiyun 		r_addr = q_hdr->read_addr;
2429*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
2430*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2431*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
2432*4882a593Smuzhiyun 			r_addr += r_stride;
2433*4882a593Smuzhiyun 		}
2434*4882a593Smuzhiyun 		qid += q_hdr->q_strd.queue_id_stride;
2435*4882a593Smuzhiyun 	}
2436*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun #define MD_DIRECT_ROM_WINDOW		0x42110030
2440*4882a593Smuzhiyun #define MD_DIRECT_ROM_READ_BASE		0x42150000
2441*4882a593Smuzhiyun 
qla4_82xx_minidump_process_rdrom(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2442*4882a593Smuzhiyun static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
2443*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2444*4882a593Smuzhiyun 				uint32_t **d_ptr)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun 	uint32_t r_addr, r_value;
2447*4882a593Smuzhiyun 	uint32_t i, loop_cnt;
2448*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
2449*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2452*4882a593Smuzhiyun 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
2453*4882a593Smuzhiyun 	r_addr = rom_hdr->read_addr;
2454*4882a593Smuzhiyun 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
2457*4882a593Smuzhiyun 			  "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
2458*4882a593Smuzhiyun 			   __func__, r_addr, loop_cnt));
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
2461*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, MD_DIRECT_ROM_WINDOW,
2462*4882a593Smuzhiyun 					     (r_addr & 0xFFFF0000));
2463*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha,
2464*4882a593Smuzhiyun 				MD_DIRECT_ROM_READ_BASE + (r_addr & 0x0000FFFF),
2465*4882a593Smuzhiyun 				&r_value);
2466*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
2467*4882a593Smuzhiyun 		r_addr += sizeof(uint32_t);
2468*4882a593Smuzhiyun 	}
2469*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_CTRL		0x41000090
2473*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_ADDR_LO		0x41000094
2474*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_ADDR_HI		0x41000098
2475*4882a593Smuzhiyun 
__qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2476*4882a593Smuzhiyun static int __qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
2477*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2478*4882a593Smuzhiyun 				uint32_t **d_ptr)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	uint32_t r_addr, r_value, r_data;
2481*4882a593Smuzhiyun 	uint32_t i, j, loop_cnt;
2482*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_rdmem *m_hdr;
2483*4882a593Smuzhiyun 	unsigned long flags;
2484*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2487*4882a593Smuzhiyun 	m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
2488*4882a593Smuzhiyun 	r_addr = m_hdr->read_addr;
2489*4882a593Smuzhiyun 	loop_cnt = m_hdr->read_data_size/16;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
2492*4882a593Smuzhiyun 			  "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
2493*4882a593Smuzhiyun 			  __func__, r_addr, m_hdr->read_data_size));
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	if (r_addr & 0xf) {
2496*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
2497*4882a593Smuzhiyun 				  "[%s]: Read addr 0x%x not 16 bytes aligned\n",
2498*4882a593Smuzhiyun 				  __func__, r_addr));
2499*4882a593Smuzhiyun 		return QLA_ERROR;
2500*4882a593Smuzhiyun 	}
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	if (m_hdr->read_data_size % 16) {
2503*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
2504*4882a593Smuzhiyun 				  "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
2505*4882a593Smuzhiyun 				  __func__, m_hdr->read_data_size));
2506*4882a593Smuzhiyun 		return QLA_ERROR;
2507*4882a593Smuzhiyun 	}
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
2510*4882a593Smuzhiyun 			  "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
2511*4882a593Smuzhiyun 			  __func__, r_addr, m_hdr->read_data_size, loop_cnt));
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
2514*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
2515*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_LO,
2516*4882a593Smuzhiyun 					     r_addr);
2517*4882a593Smuzhiyun 		r_value = 0;
2518*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI,
2519*4882a593Smuzhiyun 					     r_value);
2520*4882a593Smuzhiyun 		r_value = MIU_TA_CTL_ENABLE;
2521*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2522*4882a593Smuzhiyun 		r_value = MIU_TA_CTL_START_ENABLE;
2523*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
2526*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
2527*4882a593Smuzhiyun 						     &r_value);
2528*4882a593Smuzhiyun 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
2529*4882a593Smuzhiyun 				break;
2530*4882a593Smuzhiyun 		}
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
2533*4882a593Smuzhiyun 			printk_ratelimited(KERN_ERR
2534*4882a593Smuzhiyun 					   "%s: failed to read through agent\n",
2535*4882a593Smuzhiyun 					    __func__);
2536*4882a593Smuzhiyun 			write_unlock_irqrestore(&ha->hw_lock, flags);
2537*4882a593Smuzhiyun 			return QLA_SUCCESS;
2538*4882a593Smuzhiyun 		}
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
2541*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha,
2542*4882a593Smuzhiyun 						     MD_MIU_TEST_AGT_RDDATA[j],
2543*4882a593Smuzhiyun 						     &r_data);
2544*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_data);
2545*4882a593Smuzhiyun 		}
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 		r_addr += 16;
2548*4882a593Smuzhiyun 	}
2549*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
2552*4882a593Smuzhiyun 			  __func__, (loop_cnt * 16)));
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2555*4882a593Smuzhiyun 	return QLA_SUCCESS;
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun 
qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2558*4882a593Smuzhiyun static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
2559*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2560*4882a593Smuzhiyun 				uint32_t **d_ptr)
2561*4882a593Smuzhiyun {
2562*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2563*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 	rval = qla4_8xxx_minidump_pex_dma_read(ha, entry_hdr, &data_ptr);
2566*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS)
2567*4882a593Smuzhiyun 		rval = __qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
2568*4882a593Smuzhiyun 							  &data_ptr);
2569*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2570*4882a593Smuzhiyun 	return rval;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun 
qla4_8xxx_mark_entry_skipped(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,int index)2573*4882a593Smuzhiyun static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
2574*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2575*4882a593Smuzhiyun 				int index)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun 	entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
2578*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
2579*4882a593Smuzhiyun 			  "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
2580*4882a593Smuzhiyun 			  ha->host_no, index, entry_hdr->entry_type,
2581*4882a593Smuzhiyun 			  entry_hdr->d_ctrl.entry_capture_mask));
2582*4882a593Smuzhiyun 	/* If driver encounters a new entry type that it cannot process,
2583*4882a593Smuzhiyun 	 * it should just skip the entry and adjust the total buffer size by
2584*4882a593Smuzhiyun 	 * from subtracting the skipped bytes from it
2585*4882a593Smuzhiyun 	 */
2586*4882a593Smuzhiyun 	ha->fw_dump_skip_size += entry_hdr->entry_capture_size;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun /* ISP83xx functions to process new minidump entries... */
qla83xx_minidump_process_pollrd(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2590*4882a593Smuzhiyun static uint32_t qla83xx_minidump_process_pollrd(struct scsi_qla_host *ha,
2591*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2592*4882a593Smuzhiyun 				uint32_t **d_ptr)
2593*4882a593Smuzhiyun {
2594*4882a593Smuzhiyun 	uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
2595*4882a593Smuzhiyun 	uint16_t s_stride, i;
2596*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2597*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
2598*4882a593Smuzhiyun 	struct qla83xx_minidump_entry_pollrd *pollrd_hdr;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	pollrd_hdr = (struct qla83xx_minidump_entry_pollrd *)entry_hdr;
2601*4882a593Smuzhiyun 	s_addr = le32_to_cpu(pollrd_hdr->select_addr);
2602*4882a593Smuzhiyun 	r_addr = le32_to_cpu(pollrd_hdr->read_addr);
2603*4882a593Smuzhiyun 	s_value = le32_to_cpu(pollrd_hdr->select_value);
2604*4882a593Smuzhiyun 	s_stride = le32_to_cpu(pollrd_hdr->select_value_stride);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
2607*4882a593Smuzhiyun 	poll_mask = le32_to_cpu(pollrd_hdr->poll_mask);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	for (i = 0; i < le32_to_cpu(pollrd_hdr->op_count); i++) {
2610*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
2611*4882a593Smuzhiyun 		poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
2612*4882a593Smuzhiyun 		while (1) {
2613*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, s_addr, &r_value);
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 			if ((r_value & poll_mask) != 0) {
2616*4882a593Smuzhiyun 				break;
2617*4882a593Smuzhiyun 			} else {
2618*4882a593Smuzhiyun 				msleep(1);
2619*4882a593Smuzhiyun 				if (--poll_wait == 0) {
2620*4882a593Smuzhiyun 					ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2621*4882a593Smuzhiyun 						   __func__);
2622*4882a593Smuzhiyun 					rval = QLA_ERROR;
2623*4882a593Smuzhiyun 					goto exit_process_pollrd;
2624*4882a593Smuzhiyun 				}
2625*4882a593Smuzhiyun 			}
2626*4882a593Smuzhiyun 		}
2627*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2628*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(s_value);
2629*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
2630*4882a593Smuzhiyun 		s_value += s_stride;
2631*4882a593Smuzhiyun 	}
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun exit_process_pollrd:
2636*4882a593Smuzhiyun 	return rval;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun 
qla4_84xx_minidump_process_rddfe(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2639*4882a593Smuzhiyun static uint32_t qla4_84xx_minidump_process_rddfe(struct scsi_qla_host *ha,
2640*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2641*4882a593Smuzhiyun 				uint32_t **d_ptr)
2642*4882a593Smuzhiyun {
2643*4882a593Smuzhiyun 	int loop_cnt;
2644*4882a593Smuzhiyun 	uint32_t addr1, addr2, value, data, temp, wrval;
2645*4882a593Smuzhiyun 	uint8_t stride, stride2;
2646*4882a593Smuzhiyun 	uint16_t count;
2647*4882a593Smuzhiyun 	uint32_t poll, mask, modify_mask;
2648*4882a593Smuzhiyun 	uint32_t wait_count = 0;
2649*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2650*4882a593Smuzhiyun 	struct qla8044_minidump_entry_rddfe *rddfe;
2651*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	rddfe = (struct qla8044_minidump_entry_rddfe *)entry_hdr;
2654*4882a593Smuzhiyun 	addr1 = le32_to_cpu(rddfe->addr_1);
2655*4882a593Smuzhiyun 	value = le32_to_cpu(rddfe->value);
2656*4882a593Smuzhiyun 	stride = le32_to_cpu(rddfe->stride);
2657*4882a593Smuzhiyun 	stride2 = le32_to_cpu(rddfe->stride2);
2658*4882a593Smuzhiyun 	count = le32_to_cpu(rddfe->count);
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	poll = le32_to_cpu(rddfe->poll);
2661*4882a593Smuzhiyun 	mask = le32_to_cpu(rddfe->mask);
2662*4882a593Smuzhiyun 	modify_mask = le32_to_cpu(rddfe->modify_mask);
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	addr2 = addr1 + stride;
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	for (loop_cnt = 0x0; loop_cnt < count; loop_cnt++) {
2667*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, addr1, (0x40000000 | value));
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 		wait_count = 0;
2670*4882a593Smuzhiyun 		while (wait_count < poll) {
2671*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2672*4882a593Smuzhiyun 			if ((temp & mask) != 0)
2673*4882a593Smuzhiyun 				break;
2674*4882a593Smuzhiyun 			wait_count++;
2675*4882a593Smuzhiyun 		}
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 		if (wait_count == poll) {
2678*4882a593Smuzhiyun 			ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2679*4882a593Smuzhiyun 			rval = QLA_ERROR;
2680*4882a593Smuzhiyun 			goto exit_process_rddfe;
2681*4882a593Smuzhiyun 		} else {
2682*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr2, &temp);
2683*4882a593Smuzhiyun 			temp = temp & modify_mask;
2684*4882a593Smuzhiyun 			temp = (temp | ((loop_cnt << 16) | loop_cnt));
2685*4882a593Smuzhiyun 			wrval = ((temp << 16) | temp);
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, addr2, wrval);
2688*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, addr1, value);
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 			wait_count = 0;
2691*4882a593Smuzhiyun 			while (wait_count < poll) {
2692*4882a593Smuzhiyun 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2693*4882a593Smuzhiyun 				if ((temp & mask) != 0)
2694*4882a593Smuzhiyun 					break;
2695*4882a593Smuzhiyun 				wait_count++;
2696*4882a593Smuzhiyun 			}
2697*4882a593Smuzhiyun 			if (wait_count == poll) {
2698*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2699*4882a593Smuzhiyun 					   __func__);
2700*4882a593Smuzhiyun 				rval = QLA_ERROR;
2701*4882a593Smuzhiyun 				goto exit_process_rddfe;
2702*4882a593Smuzhiyun 			}
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 			ha->isp_ops->wr_reg_indirect(ha, addr1,
2705*4882a593Smuzhiyun 						     ((0x40000000 | value) +
2706*4882a593Smuzhiyun 						     stride2));
2707*4882a593Smuzhiyun 			wait_count = 0;
2708*4882a593Smuzhiyun 			while (wait_count < poll) {
2709*4882a593Smuzhiyun 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2710*4882a593Smuzhiyun 				if ((temp & mask) != 0)
2711*4882a593Smuzhiyun 					break;
2712*4882a593Smuzhiyun 				wait_count++;
2713*4882a593Smuzhiyun 			}
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 			if (wait_count == poll) {
2716*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2717*4882a593Smuzhiyun 					   __func__);
2718*4882a593Smuzhiyun 				rval = QLA_ERROR;
2719*4882a593Smuzhiyun 				goto exit_process_rddfe;
2720*4882a593Smuzhiyun 			}
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 			ha->isp_ops->rd_reg_indirect(ha, addr2, &data);
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(wrval);
2725*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(data);
2726*4882a593Smuzhiyun 		}
2727*4882a593Smuzhiyun 	}
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2730*4882a593Smuzhiyun exit_process_rddfe:
2731*4882a593Smuzhiyun 	return rval;
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun 
qla4_84xx_minidump_process_rdmdio(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2734*4882a593Smuzhiyun static uint32_t qla4_84xx_minidump_process_rdmdio(struct scsi_qla_host *ha,
2735*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2736*4882a593Smuzhiyun 				uint32_t **d_ptr)
2737*4882a593Smuzhiyun {
2738*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
2739*4882a593Smuzhiyun 	uint32_t addr1, addr2, value1, value2, data, selval;
2740*4882a593Smuzhiyun 	uint8_t stride1, stride2;
2741*4882a593Smuzhiyun 	uint32_t addr3, addr4, addr5, addr6, addr7;
2742*4882a593Smuzhiyun 	uint16_t count, loop_cnt;
2743*4882a593Smuzhiyun 	uint32_t mask;
2744*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2745*4882a593Smuzhiyun 	struct qla8044_minidump_entry_rdmdio *rdmdio;
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 	rdmdio = (struct qla8044_minidump_entry_rdmdio *)entry_hdr;
2748*4882a593Smuzhiyun 	addr1 = le32_to_cpu(rdmdio->addr_1);
2749*4882a593Smuzhiyun 	addr2 = le32_to_cpu(rdmdio->addr_2);
2750*4882a593Smuzhiyun 	value1 = le32_to_cpu(rdmdio->value_1);
2751*4882a593Smuzhiyun 	stride1 = le32_to_cpu(rdmdio->stride_1);
2752*4882a593Smuzhiyun 	stride2 = le32_to_cpu(rdmdio->stride_2);
2753*4882a593Smuzhiyun 	count = le32_to_cpu(rdmdio->count);
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	mask = le32_to_cpu(rdmdio->mask);
2756*4882a593Smuzhiyun 	value2 = le32_to_cpu(rdmdio->value_2);
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	addr3 = addr1 + stride1;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	for (loop_cnt = 0; loop_cnt < count; loop_cnt++) {
2761*4882a593Smuzhiyun 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2762*4882a593Smuzhiyun 							 addr3, mask);
2763*4882a593Smuzhiyun 		if (rval)
2764*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 		addr4 = addr2 - stride1;
2767*4882a593Smuzhiyun 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr4,
2768*4882a593Smuzhiyun 					     value2);
2769*4882a593Smuzhiyun 		if (rval)
2770*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 		addr5 = addr2 - (2 * stride1);
2773*4882a593Smuzhiyun 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr5,
2774*4882a593Smuzhiyun 					     value1);
2775*4882a593Smuzhiyun 		if (rval)
2776*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 		addr6 = addr2 - (3 * stride1);
2779*4882a593Smuzhiyun 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask,
2780*4882a593Smuzhiyun 					     addr6, 0x2);
2781*4882a593Smuzhiyun 		if (rval)
2782*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2785*4882a593Smuzhiyun 							 addr3, mask);
2786*4882a593Smuzhiyun 		if (rval)
2787*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 		addr7 = addr2 - (4 * stride1);
2790*4882a593Smuzhiyun 		rval = ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3,
2791*4882a593Smuzhiyun 						      mask, addr7, &data);
2792*4882a593Smuzhiyun 		if (rval)
2793*4882a593Smuzhiyun 			goto exit_process_rdmdio;
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 		selval = (value2 << 18) | (value1 << 2) | 2;
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun 		stride2 = le32_to_cpu(rdmdio->stride_2);
2798*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(selval);
2799*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(data);
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 		value1 = value1 + stride2;
2802*4882a593Smuzhiyun 		*d_ptr = data_ptr;
2803*4882a593Smuzhiyun 	}
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun exit_process_rdmdio:
2806*4882a593Smuzhiyun 	return rval;
2807*4882a593Smuzhiyun }
2808*4882a593Smuzhiyun 
qla4_84xx_minidump_process_pollwr(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2809*4882a593Smuzhiyun static uint32_t qla4_84xx_minidump_process_pollwr(struct scsi_qla_host *ha,
2810*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2811*4882a593Smuzhiyun 				uint32_t **d_ptr)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun 	uint32_t addr1, addr2, value1, value2, poll, r_value;
2814*4882a593Smuzhiyun 	struct qla8044_minidump_entry_pollwr *pollwr_hdr;
2815*4882a593Smuzhiyun 	uint32_t wait_count = 0;
2816*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	pollwr_hdr = (struct qla8044_minidump_entry_pollwr *)entry_hdr;
2819*4882a593Smuzhiyun 	addr1 = le32_to_cpu(pollwr_hdr->addr_1);
2820*4882a593Smuzhiyun 	addr2 = le32_to_cpu(pollwr_hdr->addr_2);
2821*4882a593Smuzhiyun 	value1 = le32_to_cpu(pollwr_hdr->value_1);
2822*4882a593Smuzhiyun 	value2 = le32_to_cpu(pollwr_hdr->value_2);
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	poll = le32_to_cpu(pollwr_hdr->poll);
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	while (wait_count < poll) {
2827*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 		if ((r_value & poll) != 0)
2830*4882a593Smuzhiyun 			break;
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 		wait_count++;
2833*4882a593Smuzhiyun 	}
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	if (wait_count == poll) {
2836*4882a593Smuzhiyun 		ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2837*4882a593Smuzhiyun 		rval = QLA_ERROR;
2838*4882a593Smuzhiyun 		goto exit_process_pollwr;
2839*4882a593Smuzhiyun 	}
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr2, value2);
2842*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr1, value1);
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	wait_count = 0;
2845*4882a593Smuzhiyun 	while (wait_count < poll) {
2846*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 		if ((r_value & poll) != 0)
2849*4882a593Smuzhiyun 			break;
2850*4882a593Smuzhiyun 		wait_count++;
2851*4882a593Smuzhiyun 	}
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun exit_process_pollwr:
2854*4882a593Smuzhiyun 	return rval;
2855*4882a593Smuzhiyun }
2856*4882a593Smuzhiyun 
qla83xx_minidump_process_rdmux2(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2857*4882a593Smuzhiyun static void qla83xx_minidump_process_rdmux2(struct scsi_qla_host *ha,
2858*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2859*4882a593Smuzhiyun 				uint32_t **d_ptr)
2860*4882a593Smuzhiyun {
2861*4882a593Smuzhiyun 	uint32_t sel_val1, sel_val2, t_sel_val, data, i;
2862*4882a593Smuzhiyun 	uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
2863*4882a593Smuzhiyun 	struct qla83xx_minidump_entry_rdmux2 *rdmux2_hdr;
2864*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	rdmux2_hdr = (struct qla83xx_minidump_entry_rdmux2 *)entry_hdr;
2867*4882a593Smuzhiyun 	sel_val1 = le32_to_cpu(rdmux2_hdr->select_value_1);
2868*4882a593Smuzhiyun 	sel_val2 = le32_to_cpu(rdmux2_hdr->select_value_2);
2869*4882a593Smuzhiyun 	sel_addr1 = le32_to_cpu(rdmux2_hdr->select_addr_1);
2870*4882a593Smuzhiyun 	sel_addr2 = le32_to_cpu(rdmux2_hdr->select_addr_2);
2871*4882a593Smuzhiyun 	sel_val_mask = le32_to_cpu(rdmux2_hdr->select_value_mask);
2872*4882a593Smuzhiyun 	read_addr = le32_to_cpu(rdmux2_hdr->read_addr);
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun 	for (i = 0; i < rdmux2_hdr->op_count; i++) {
2875*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val1);
2876*4882a593Smuzhiyun 		t_sel_val = sel_val1 & sel_val_mask;
2877*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(t_sel_val);
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
2880*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(data);
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val2);
2885*4882a593Smuzhiyun 		t_sel_val = sel_val2 & sel_val_mask;
2886*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(t_sel_val);
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
2889*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(data);
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun 		sel_val1 += rdmux2_hdr->select_value_stride;
2894*4882a593Smuzhiyun 		sel_val2 += rdmux2_hdr->select_value_stride;
2895*4882a593Smuzhiyun 	}
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun 
qla83xx_minidump_process_pollrdmwr(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2900*4882a593Smuzhiyun static uint32_t qla83xx_minidump_process_pollrdmwr(struct scsi_qla_host *ha,
2901*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2902*4882a593Smuzhiyun 				uint32_t **d_ptr)
2903*4882a593Smuzhiyun {
2904*4882a593Smuzhiyun 	uint32_t poll_wait, poll_mask, r_value, data;
2905*4882a593Smuzhiyun 	uint32_t addr_1, addr_2, value_1, value_2;
2906*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2907*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
2908*4882a593Smuzhiyun 	struct qla83xx_minidump_entry_pollrdmwr *poll_hdr;
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	poll_hdr = (struct qla83xx_minidump_entry_pollrdmwr *)entry_hdr;
2911*4882a593Smuzhiyun 	addr_1 = le32_to_cpu(poll_hdr->addr_1);
2912*4882a593Smuzhiyun 	addr_2 = le32_to_cpu(poll_hdr->addr_2);
2913*4882a593Smuzhiyun 	value_1 = le32_to_cpu(poll_hdr->value_1);
2914*4882a593Smuzhiyun 	value_2 = le32_to_cpu(poll_hdr->value_2);
2915*4882a593Smuzhiyun 	poll_mask = le32_to_cpu(poll_hdr->poll_mask);
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_1);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
2920*4882a593Smuzhiyun 	while (1) {
2921*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 		if ((r_value & poll_mask) != 0) {
2924*4882a593Smuzhiyun 			break;
2925*4882a593Smuzhiyun 		} else {
2926*4882a593Smuzhiyun 			msleep(1);
2927*4882a593Smuzhiyun 			if (--poll_wait == 0) {
2928*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_1\n",
2929*4882a593Smuzhiyun 					   __func__);
2930*4882a593Smuzhiyun 				rval = QLA_ERROR;
2931*4882a593Smuzhiyun 				goto exit_process_pollrdmwr;
2932*4882a593Smuzhiyun 			}
2933*4882a593Smuzhiyun 		}
2934*4882a593Smuzhiyun 	}
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	ha->isp_ops->rd_reg_indirect(ha, addr_2, &data);
2937*4882a593Smuzhiyun 	data &= le32_to_cpu(poll_hdr->modify_mask);
2938*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr_2, data);
2939*4882a593Smuzhiyun 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_2);
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
2942*4882a593Smuzhiyun 	while (1) {
2943*4882a593Smuzhiyun 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun 		if ((r_value & poll_mask) != 0) {
2946*4882a593Smuzhiyun 			break;
2947*4882a593Smuzhiyun 		} else {
2948*4882a593Smuzhiyun 			msleep(1);
2949*4882a593Smuzhiyun 			if (--poll_wait == 0) {
2950*4882a593Smuzhiyun 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_2\n",
2951*4882a593Smuzhiyun 					   __func__);
2952*4882a593Smuzhiyun 				rval = QLA_ERROR;
2953*4882a593Smuzhiyun 				goto exit_process_pollrdmwr;
2954*4882a593Smuzhiyun 			}
2955*4882a593Smuzhiyun 		}
2956*4882a593Smuzhiyun 	}
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	*data_ptr++ = cpu_to_le32(addr_2);
2959*4882a593Smuzhiyun 	*data_ptr++ = cpu_to_le32(data);
2960*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun exit_process_pollrdmwr:
2963*4882a593Smuzhiyun 	return rval;
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun 
qla4_83xx_minidump_process_rdrom(struct scsi_qla_host * ha,struct qla8xxx_minidump_entry_hdr * entry_hdr,uint32_t ** d_ptr)2966*4882a593Smuzhiyun static uint32_t qla4_83xx_minidump_process_rdrom(struct scsi_qla_host *ha,
2967*4882a593Smuzhiyun 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2968*4882a593Smuzhiyun 				uint32_t **d_ptr)
2969*4882a593Smuzhiyun {
2970*4882a593Smuzhiyun 	uint32_t fl_addr, u32_count, rval;
2971*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
2972*4882a593Smuzhiyun 	uint32_t *data_ptr = *d_ptr;
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
2975*4882a593Smuzhiyun 	fl_addr = le32_to_cpu(rom_hdr->read_addr);
2976*4882a593Smuzhiyun 	u32_count = le32_to_cpu(rom_hdr->read_data_size)/sizeof(uint32_t);
2977*4882a593Smuzhiyun 
2978*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
2979*4882a593Smuzhiyun 			  __func__, fl_addr, u32_count));
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	rval = qla4_83xx_lockless_flash_read_u32(ha, fl_addr,
2982*4882a593Smuzhiyun 						 (u8 *)(data_ptr), u32_count);
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun 	if (rval == QLA_ERROR) {
2985*4882a593Smuzhiyun 		ql4_printk(KERN_ERR, ha, "%s: Flash Read Error,Count=%d\n",
2986*4882a593Smuzhiyun 			   __func__, u32_count);
2987*4882a593Smuzhiyun 		goto exit_process_rdrom;
2988*4882a593Smuzhiyun 	}
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	data_ptr += u32_count;
2991*4882a593Smuzhiyun 	*d_ptr = data_ptr;
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun exit_process_rdrom:
2994*4882a593Smuzhiyun 	return rval;
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun /**
2998*4882a593Smuzhiyun  * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
2999*4882a593Smuzhiyun  * @ha: pointer to adapter structure
3000*4882a593Smuzhiyun  **/
qla4_8xxx_collect_md_data(struct scsi_qla_host * ha)3001*4882a593Smuzhiyun static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun 	int num_entry_hdr = 0;
3004*4882a593Smuzhiyun 	struct qla8xxx_minidump_entry_hdr *entry_hdr;
3005*4882a593Smuzhiyun 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
3006*4882a593Smuzhiyun 	uint32_t *data_ptr;
3007*4882a593Smuzhiyun 	uint32_t data_collected = 0;
3008*4882a593Smuzhiyun 	int i, rval = QLA_ERROR;
3009*4882a593Smuzhiyun 	uint64_t now;
3010*4882a593Smuzhiyun 	uint32_t timestamp;
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 	ha->fw_dump_skip_size = 0;
3013*4882a593Smuzhiyun 	if (!ha->fw_dump) {
3014*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
3015*4882a593Smuzhiyun 			   __func__, ha->host_no);
3016*4882a593Smuzhiyun 		return rval;
3017*4882a593Smuzhiyun 	}
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
3020*4882a593Smuzhiyun 						ha->fw_dump_tmplt_hdr;
3021*4882a593Smuzhiyun 	data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
3022*4882a593Smuzhiyun 						ha->fw_dump_tmplt_size);
3023*4882a593Smuzhiyun 	data_collected += ha->fw_dump_tmplt_size;
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	num_entry_hdr = tmplt_hdr->num_of_entries;
3026*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
3027*4882a593Smuzhiyun 		   __func__, data_ptr);
3028*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
3029*4882a593Smuzhiyun 		   "[%s]: no of entry headers in Template: 0x%x\n",
3030*4882a593Smuzhiyun 		   __func__, num_entry_hdr);
3031*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
3032*4882a593Smuzhiyun 		   __func__, ha->fw_dump_capture_mask);
3033*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
3034*4882a593Smuzhiyun 		   __func__, ha->fw_dump_size, ha->fw_dump_size);
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	/* Update current timestamp before taking dump */
3037*4882a593Smuzhiyun 	now = get_jiffies_64();
3038*4882a593Smuzhiyun 	timestamp = (u32)(jiffies_to_msecs(now) / 1000);
3039*4882a593Smuzhiyun 	tmplt_hdr->driver_timestamp = timestamp;
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3042*4882a593Smuzhiyun 					(((uint8_t *)ha->fw_dump_tmplt_hdr) +
3043*4882a593Smuzhiyun 					 tmplt_hdr->first_entry_offset);
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha))
3046*4882a593Smuzhiyun 		tmplt_hdr->saved_state_array[QLA83XX_SS_OCM_WNDREG_INDEX] =
3047*4882a593Smuzhiyun 					tmplt_hdr->ocm_window_reg[ha->func_num];
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	/* Walk through the entry headers - validate/perform required action */
3050*4882a593Smuzhiyun 	for (i = 0; i < num_entry_hdr; i++) {
3051*4882a593Smuzhiyun 		if (data_collected > ha->fw_dump_size) {
3052*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
3053*4882a593Smuzhiyun 				   "Data collected: [0x%x], Total Dump size: [0x%x]\n",
3054*4882a593Smuzhiyun 				   data_collected, ha->fw_dump_size);
3055*4882a593Smuzhiyun 			return rval;
3056*4882a593Smuzhiyun 		}
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
3059*4882a593Smuzhiyun 		      ha->fw_dump_capture_mask)) {
3060*4882a593Smuzhiyun 			entry_hdr->d_ctrl.driver_flags |=
3061*4882a593Smuzhiyun 						QLA8XXX_DBG_SKIPPED_FLAG;
3062*4882a593Smuzhiyun 			goto skip_nxt_entry;
3063*4882a593Smuzhiyun 		}
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
3066*4882a593Smuzhiyun 				  "Data collected: [0x%x], Dump size left:[0x%x]\n",
3067*4882a593Smuzhiyun 				  data_collected,
3068*4882a593Smuzhiyun 				  (ha->fw_dump_size - data_collected)));
3069*4882a593Smuzhiyun 
3070*4882a593Smuzhiyun 		/* Decode the entry type and take required action to capture
3071*4882a593Smuzhiyun 		 * debug data
3072*4882a593Smuzhiyun 		 */
3073*4882a593Smuzhiyun 		switch (entry_hdr->entry_type) {
3074*4882a593Smuzhiyun 		case QLA8XXX_RDEND:
3075*4882a593Smuzhiyun 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3076*4882a593Smuzhiyun 			break;
3077*4882a593Smuzhiyun 		case QLA8XXX_CNTRL:
3078*4882a593Smuzhiyun 			rval = qla4_8xxx_minidump_process_control(ha,
3079*4882a593Smuzhiyun 								  entry_hdr);
3080*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
3081*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3082*4882a593Smuzhiyun 				goto md_failed;
3083*4882a593Smuzhiyun 			}
3084*4882a593Smuzhiyun 			break;
3085*4882a593Smuzhiyun 		case QLA8XXX_RDCRB:
3086*4882a593Smuzhiyun 			qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
3087*4882a593Smuzhiyun 							 &data_ptr);
3088*4882a593Smuzhiyun 			break;
3089*4882a593Smuzhiyun 		case QLA8XXX_RDMEM:
3090*4882a593Smuzhiyun 			rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
3091*4882a593Smuzhiyun 								&data_ptr);
3092*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
3093*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3094*4882a593Smuzhiyun 				goto md_failed;
3095*4882a593Smuzhiyun 			}
3096*4882a593Smuzhiyun 			break;
3097*4882a593Smuzhiyun 		case QLA8XXX_BOARD:
3098*4882a593Smuzhiyun 		case QLA8XXX_RDROM:
3099*4882a593Smuzhiyun 			if (is_qla8022(ha)) {
3100*4882a593Smuzhiyun 				qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
3101*4882a593Smuzhiyun 								 &data_ptr);
3102*4882a593Smuzhiyun 			} else if (is_qla8032(ha) || is_qla8042(ha)) {
3103*4882a593Smuzhiyun 				rval = qla4_83xx_minidump_process_rdrom(ha,
3104*4882a593Smuzhiyun 								    entry_hdr,
3105*4882a593Smuzhiyun 								    &data_ptr);
3106*4882a593Smuzhiyun 				if (rval != QLA_SUCCESS)
3107*4882a593Smuzhiyun 					qla4_8xxx_mark_entry_skipped(ha,
3108*4882a593Smuzhiyun 								     entry_hdr,
3109*4882a593Smuzhiyun 								     i);
3110*4882a593Smuzhiyun 			}
3111*4882a593Smuzhiyun 			break;
3112*4882a593Smuzhiyun 		case QLA8XXX_L2DTG:
3113*4882a593Smuzhiyun 		case QLA8XXX_L2ITG:
3114*4882a593Smuzhiyun 		case QLA8XXX_L2DAT:
3115*4882a593Smuzhiyun 		case QLA8XXX_L2INS:
3116*4882a593Smuzhiyun 			rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
3117*4882a593Smuzhiyun 								&data_ptr);
3118*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
3119*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3120*4882a593Smuzhiyun 				goto md_failed;
3121*4882a593Smuzhiyun 			}
3122*4882a593Smuzhiyun 			break;
3123*4882a593Smuzhiyun 		case QLA8XXX_L1DTG:
3124*4882a593Smuzhiyun 		case QLA8XXX_L1ITG:
3125*4882a593Smuzhiyun 		case QLA8XXX_L1DAT:
3126*4882a593Smuzhiyun 		case QLA8XXX_L1INS:
3127*4882a593Smuzhiyun 			qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
3128*4882a593Smuzhiyun 							   &data_ptr);
3129*4882a593Smuzhiyun 			break;
3130*4882a593Smuzhiyun 		case QLA8XXX_RDOCM:
3131*4882a593Smuzhiyun 			qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
3132*4882a593Smuzhiyun 							 &data_ptr);
3133*4882a593Smuzhiyun 			break;
3134*4882a593Smuzhiyun 		case QLA8XXX_RDMUX:
3135*4882a593Smuzhiyun 			qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
3136*4882a593Smuzhiyun 							 &data_ptr);
3137*4882a593Smuzhiyun 			break;
3138*4882a593Smuzhiyun 		case QLA8XXX_QUEUE:
3139*4882a593Smuzhiyun 			qla4_8xxx_minidump_process_queue(ha, entry_hdr,
3140*4882a593Smuzhiyun 							 &data_ptr);
3141*4882a593Smuzhiyun 			break;
3142*4882a593Smuzhiyun 		case QLA83XX_POLLRD:
3143*4882a593Smuzhiyun 			if (is_qla8022(ha)) {
3144*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3145*4882a593Smuzhiyun 				break;
3146*4882a593Smuzhiyun 			}
3147*4882a593Smuzhiyun 			rval = qla83xx_minidump_process_pollrd(ha, entry_hdr,
3148*4882a593Smuzhiyun 							       &data_ptr);
3149*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS)
3150*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3151*4882a593Smuzhiyun 			break;
3152*4882a593Smuzhiyun 		case QLA83XX_RDMUX2:
3153*4882a593Smuzhiyun 			if (is_qla8022(ha)) {
3154*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3155*4882a593Smuzhiyun 				break;
3156*4882a593Smuzhiyun 			}
3157*4882a593Smuzhiyun 			qla83xx_minidump_process_rdmux2(ha, entry_hdr,
3158*4882a593Smuzhiyun 							&data_ptr);
3159*4882a593Smuzhiyun 			break;
3160*4882a593Smuzhiyun 		case QLA83XX_POLLRDMWR:
3161*4882a593Smuzhiyun 			if (is_qla8022(ha)) {
3162*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3163*4882a593Smuzhiyun 				break;
3164*4882a593Smuzhiyun 			}
3165*4882a593Smuzhiyun 			rval = qla83xx_minidump_process_pollrdmwr(ha, entry_hdr,
3166*4882a593Smuzhiyun 								  &data_ptr);
3167*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS)
3168*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3169*4882a593Smuzhiyun 			break;
3170*4882a593Smuzhiyun 		case QLA8044_RDDFE:
3171*4882a593Smuzhiyun 			rval = qla4_84xx_minidump_process_rddfe(ha, entry_hdr,
3172*4882a593Smuzhiyun 								&data_ptr);
3173*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS)
3174*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3175*4882a593Smuzhiyun 			break;
3176*4882a593Smuzhiyun 		case QLA8044_RDMDIO:
3177*4882a593Smuzhiyun 			rval = qla4_84xx_minidump_process_rdmdio(ha, entry_hdr,
3178*4882a593Smuzhiyun 								 &data_ptr);
3179*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS)
3180*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3181*4882a593Smuzhiyun 			break;
3182*4882a593Smuzhiyun 		case QLA8044_POLLWR:
3183*4882a593Smuzhiyun 			rval = qla4_84xx_minidump_process_pollwr(ha, entry_hdr,
3184*4882a593Smuzhiyun 								 &data_ptr);
3185*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS)
3186*4882a593Smuzhiyun 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3187*4882a593Smuzhiyun 			break;
3188*4882a593Smuzhiyun 		case QLA8XXX_RDNOP:
3189*4882a593Smuzhiyun 		default:
3190*4882a593Smuzhiyun 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3191*4882a593Smuzhiyun 			break;
3192*4882a593Smuzhiyun 		}
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 		data_collected = (uint8_t *)data_ptr - (uint8_t *)ha->fw_dump;
3195*4882a593Smuzhiyun skip_nxt_entry:
3196*4882a593Smuzhiyun 		/*  next entry in the template */
3197*4882a593Smuzhiyun 		entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3198*4882a593Smuzhiyun 				(((uint8_t *)entry_hdr) +
3199*4882a593Smuzhiyun 				 entry_hdr->entry_size);
3200*4882a593Smuzhiyun 	}
3201*4882a593Smuzhiyun 
3202*4882a593Smuzhiyun 	if ((data_collected + ha->fw_dump_skip_size) != ha->fw_dump_size) {
3203*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha,
3204*4882a593Smuzhiyun 			   "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
3205*4882a593Smuzhiyun 			   data_collected, ha->fw_dump_size);
3206*4882a593Smuzhiyun 		rval = QLA_ERROR;
3207*4882a593Smuzhiyun 		goto md_failed;
3208*4882a593Smuzhiyun 	}
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
3211*4882a593Smuzhiyun 			  __func__, i));
3212*4882a593Smuzhiyun md_failed:
3213*4882a593Smuzhiyun 	return rval;
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun /**
3217*4882a593Smuzhiyun  * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
3218*4882a593Smuzhiyun  * @ha: pointer to adapter structure
3219*4882a593Smuzhiyun  * @code: uevent code to act upon
3220*4882a593Smuzhiyun  **/
qla4_8xxx_uevent_emit(struct scsi_qla_host * ha,u32 code)3221*4882a593Smuzhiyun static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
3222*4882a593Smuzhiyun {
3223*4882a593Smuzhiyun 	char event_string[40];
3224*4882a593Smuzhiyun 	char *envp[] = { event_string, NULL };
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	switch (code) {
3227*4882a593Smuzhiyun 	case QL4_UEVENT_CODE_FW_DUMP:
3228*4882a593Smuzhiyun 		snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
3229*4882a593Smuzhiyun 			 ha->host_no);
3230*4882a593Smuzhiyun 		break;
3231*4882a593Smuzhiyun 	default:
3232*4882a593Smuzhiyun 		/*do nothing*/
3233*4882a593Smuzhiyun 		break;
3234*4882a593Smuzhiyun 	}
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun 
qla4_8xxx_get_minidump(struct scsi_qla_host * ha)3239*4882a593Smuzhiyun void qla4_8xxx_get_minidump(struct scsi_qla_host *ha)
3240*4882a593Smuzhiyun {
3241*4882a593Smuzhiyun 	if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
3242*4882a593Smuzhiyun 	    !test_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
3243*4882a593Smuzhiyun 		if (!qla4_8xxx_collect_md_data(ha)) {
3244*4882a593Smuzhiyun 			qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
3245*4882a593Smuzhiyun 			set_bit(AF_82XX_FW_DUMPED, &ha->flags);
3246*4882a593Smuzhiyun 		} else {
3247*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha, "%s: Unable to collect minidump\n",
3248*4882a593Smuzhiyun 				   __func__);
3249*4882a593Smuzhiyun 		}
3250*4882a593Smuzhiyun 	}
3251*4882a593Smuzhiyun }
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun /**
3254*4882a593Smuzhiyun  * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
3255*4882a593Smuzhiyun  * @ha: pointer to adapter structure
3256*4882a593Smuzhiyun  *
3257*4882a593Smuzhiyun  * Note: IDC lock must be held upon entry
3258*4882a593Smuzhiyun  **/
qla4_8xxx_device_bootstrap(struct scsi_qla_host * ha)3259*4882a593Smuzhiyun int qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
3260*4882a593Smuzhiyun {
3261*4882a593Smuzhiyun 	int rval = QLA_ERROR;
3262*4882a593Smuzhiyun 	int i;
3263*4882a593Smuzhiyun 	uint32_t old_count, count;
3264*4882a593Smuzhiyun 	int need_reset = 0;
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun 	need_reset = ha->isp_ops->need_reset(ha);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	if (need_reset) {
3269*4882a593Smuzhiyun 		/* We are trying to perform a recovery here. */
3270*4882a593Smuzhiyun 		if (test_bit(AF_FW_RECOVERY, &ha->flags))
3271*4882a593Smuzhiyun 			ha->isp_ops->rom_lock_recovery(ha);
3272*4882a593Smuzhiyun 	} else  {
3273*4882a593Smuzhiyun 		old_count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
3274*4882a593Smuzhiyun 		for (i = 0; i < 10; i++) {
3275*4882a593Smuzhiyun 			msleep(200);
3276*4882a593Smuzhiyun 			count = qla4_8xxx_rd_direct(ha,
3277*4882a593Smuzhiyun 						    QLA8XXX_PEG_ALIVE_COUNTER);
3278*4882a593Smuzhiyun 			if (count != old_count) {
3279*4882a593Smuzhiyun 				rval = QLA_SUCCESS;
3280*4882a593Smuzhiyun 				goto dev_ready;
3281*4882a593Smuzhiyun 			}
3282*4882a593Smuzhiyun 		}
3283*4882a593Smuzhiyun 		ha->isp_ops->rom_lock_recovery(ha);
3284*4882a593Smuzhiyun 	}
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun 	/* set to DEV_INITIALIZING */
3287*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
3288*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
3289*4882a593Smuzhiyun 			    QLA8XXX_DEV_INITIALIZING);
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 	ha->isp_ops->idc_unlock(ha);
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	if (is_qla8022(ha))
3294*4882a593Smuzhiyun 		qla4_8xxx_get_minidump(ha);
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 	rval = ha->isp_ops->restart_firmware(ha);
3297*4882a593Smuzhiyun 	ha->isp_ops->idc_lock(ha);
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
3300*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
3301*4882a593Smuzhiyun 		qla4_8xxx_clear_drv_active(ha);
3302*4882a593Smuzhiyun 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
3303*4882a593Smuzhiyun 				    QLA8XXX_DEV_FAILED);
3304*4882a593Smuzhiyun 		return rval;
3305*4882a593Smuzhiyun 	}
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun dev_ready:
3308*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "HW State: READY\n");
3309*4882a593Smuzhiyun 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
3310*4882a593Smuzhiyun 
3311*4882a593Smuzhiyun 	return rval;
3312*4882a593Smuzhiyun }
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun /**
3315*4882a593Smuzhiyun  * qla4_82xx_need_reset_handler - Code to start reset sequence
3316*4882a593Smuzhiyun  * @ha: pointer to adapter structure
3317*4882a593Smuzhiyun  *
3318*4882a593Smuzhiyun  * Note: IDC lock must be held upon entry
3319*4882a593Smuzhiyun  **/
3320*4882a593Smuzhiyun static void
qla4_82xx_need_reset_handler(struct scsi_qla_host * ha)3321*4882a593Smuzhiyun qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
3322*4882a593Smuzhiyun {
3323*4882a593Smuzhiyun 	uint32_t dev_state, drv_state, drv_active;
3324*4882a593Smuzhiyun 	uint32_t active_mask = 0xFFFFFFFF;
3325*4882a593Smuzhiyun 	unsigned long reset_timeout;
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
3328*4882a593Smuzhiyun 		"Performing ISP error recovery\n");
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 	if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
3331*4882a593Smuzhiyun 		qla4_82xx_idc_unlock(ha);
3332*4882a593Smuzhiyun 		ha->isp_ops->disable_intrs(ha);
3333*4882a593Smuzhiyun 		qla4_82xx_idc_lock(ha);
3334*4882a593Smuzhiyun 	}
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3337*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
3338*4882a593Smuzhiyun 				  "%s(%ld): reset acknowledged\n",
3339*4882a593Smuzhiyun 				  __func__, ha->host_no));
3340*4882a593Smuzhiyun 		qla4_8xxx_set_rst_ready(ha);
3341*4882a593Smuzhiyun 	} else {
3342*4882a593Smuzhiyun 		active_mask = (~(1 << (ha->func_num * 4)));
3343*4882a593Smuzhiyun 	}
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	/* wait for 10 seconds for reset ack from all functions */
3346*4882a593Smuzhiyun 	reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3349*4882a593Smuzhiyun 	drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha,
3352*4882a593Smuzhiyun 		"%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3353*4882a593Smuzhiyun 		__func__, ha->host_no, drv_state, drv_active);
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	while (drv_state != (drv_active & active_mask)) {
3356*4882a593Smuzhiyun 		if (time_after_eq(jiffies, reset_timeout)) {
3357*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
3358*4882a593Smuzhiyun 				   "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
3359*4882a593Smuzhiyun 				   DRIVER_NAME, drv_state, drv_active);
3360*4882a593Smuzhiyun 			break;
3361*4882a593Smuzhiyun 		}
3362*4882a593Smuzhiyun 
3363*4882a593Smuzhiyun 		/*
3364*4882a593Smuzhiyun 		 * When reset_owner times out, check which functions
3365*4882a593Smuzhiyun 		 * acked/did not ack
3366*4882a593Smuzhiyun 		 */
3367*4882a593Smuzhiyun 		if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3368*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
3369*4882a593Smuzhiyun 				   "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3370*4882a593Smuzhiyun 				   __func__, ha->host_no, drv_state,
3371*4882a593Smuzhiyun 				   drv_active);
3372*4882a593Smuzhiyun 		}
3373*4882a593Smuzhiyun 		qla4_82xx_idc_unlock(ha);
3374*4882a593Smuzhiyun 		msleep(1000);
3375*4882a593Smuzhiyun 		qla4_82xx_idc_lock(ha);
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 		drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3378*4882a593Smuzhiyun 		drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3379*4882a593Smuzhiyun 	}
3380*4882a593Smuzhiyun 
3381*4882a593Smuzhiyun 	/* Clear RESET OWNER as we are not going to use it any further */
3382*4882a593Smuzhiyun 	clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3385*4882a593Smuzhiyun 	ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
3386*4882a593Smuzhiyun 		   dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	/* Force to DEV_COLD unless someone else is starting a reset */
3389*4882a593Smuzhiyun 	if (dev_state != QLA8XXX_DEV_INITIALIZING) {
3390*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
3391*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
3392*4882a593Smuzhiyun 		qla4_8xxx_set_rst_ready(ha);
3393*4882a593Smuzhiyun 	}
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun 
3396*4882a593Smuzhiyun /**
3397*4882a593Smuzhiyun  * qla4_8xxx_need_qsnt_handler - Code to start qsnt
3398*4882a593Smuzhiyun  * @ha: pointer to adapter structure
3399*4882a593Smuzhiyun  **/
3400*4882a593Smuzhiyun void
qla4_8xxx_need_qsnt_handler(struct scsi_qla_host * ha)3401*4882a593Smuzhiyun qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
3402*4882a593Smuzhiyun {
3403*4882a593Smuzhiyun 	ha->isp_ops->idc_lock(ha);
3404*4882a593Smuzhiyun 	qla4_8xxx_set_qsnt_ready(ha);
3405*4882a593Smuzhiyun 	ha->isp_ops->idc_unlock(ha);
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun 
qla4_82xx_set_idc_ver(struct scsi_qla_host * ha)3408*4882a593Smuzhiyun static void qla4_82xx_set_idc_ver(struct scsi_qla_host *ha)
3409*4882a593Smuzhiyun {
3410*4882a593Smuzhiyun 	int idc_ver;
3411*4882a593Smuzhiyun 	uint32_t drv_active;
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
3414*4882a593Smuzhiyun 	if (drv_active == (1 << (ha->func_num * 4))) {
3415*4882a593Smuzhiyun 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION,
3416*4882a593Smuzhiyun 				    QLA82XX_IDC_VERSION);
3417*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha,
3418*4882a593Smuzhiyun 			   "%s: IDC version updated to %d\n", __func__,
3419*4882a593Smuzhiyun 			   QLA82XX_IDC_VERSION);
3420*4882a593Smuzhiyun 	} else {
3421*4882a593Smuzhiyun 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
3422*4882a593Smuzhiyun 		if (QLA82XX_IDC_VERSION != idc_ver) {
3423*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
3424*4882a593Smuzhiyun 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
3425*4882a593Smuzhiyun 				   __func__, QLA82XX_IDC_VERSION, idc_ver);
3426*4882a593Smuzhiyun 		}
3427*4882a593Smuzhiyun 	}
3428*4882a593Smuzhiyun }
3429*4882a593Smuzhiyun 
qla4_83xx_set_idc_ver(struct scsi_qla_host * ha)3430*4882a593Smuzhiyun static int qla4_83xx_set_idc_ver(struct scsi_qla_host *ha)
3431*4882a593Smuzhiyun {
3432*4882a593Smuzhiyun 	int idc_ver;
3433*4882a593Smuzhiyun 	uint32_t drv_active;
3434*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
3437*4882a593Smuzhiyun 	if (drv_active == (1 << ha->func_num)) {
3438*4882a593Smuzhiyun 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
3439*4882a593Smuzhiyun 		idc_ver &= (~0xFF);
3440*4882a593Smuzhiyun 		idc_ver |= QLA83XX_IDC_VER_MAJ_VALUE;
3441*4882a593Smuzhiyun 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION, idc_ver);
3442*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha,
3443*4882a593Smuzhiyun 			   "%s: IDC version updated to %d\n", __func__,
3444*4882a593Smuzhiyun 			   idc_ver);
3445*4882a593Smuzhiyun 	} else {
3446*4882a593Smuzhiyun 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
3447*4882a593Smuzhiyun 		idc_ver &= 0xFF;
3448*4882a593Smuzhiyun 		if (QLA83XX_IDC_VER_MAJ_VALUE != idc_ver) {
3449*4882a593Smuzhiyun 			ql4_printk(KERN_INFO, ha,
3450*4882a593Smuzhiyun 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
3451*4882a593Smuzhiyun 				   __func__, QLA83XX_IDC_VER_MAJ_VALUE,
3452*4882a593Smuzhiyun 				   idc_ver);
3453*4882a593Smuzhiyun 			rval = QLA_ERROR;
3454*4882a593Smuzhiyun 			goto exit_set_idc_ver;
3455*4882a593Smuzhiyun 		}
3456*4882a593Smuzhiyun 	}
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	/* Update IDC_MINOR_VERSION */
3459*4882a593Smuzhiyun 	idc_ver = qla4_83xx_rd_reg(ha, QLA83XX_CRB_IDC_VER_MINOR);
3460*4882a593Smuzhiyun 	idc_ver &= ~(0x03 << (ha->func_num * 2));
3461*4882a593Smuzhiyun 	idc_ver |= (QLA83XX_IDC_VER_MIN_VALUE << (ha->func_num * 2));
3462*4882a593Smuzhiyun 	qla4_83xx_wr_reg(ha, QLA83XX_CRB_IDC_VER_MINOR, idc_ver);
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun exit_set_idc_ver:
3465*4882a593Smuzhiyun 	return rval;
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun 
qla4_8xxx_update_idc_reg(struct scsi_qla_host * ha)3468*4882a593Smuzhiyun int qla4_8xxx_update_idc_reg(struct scsi_qla_host *ha)
3469*4882a593Smuzhiyun {
3470*4882a593Smuzhiyun 	uint32_t drv_active;
3471*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	if (test_bit(AF_INIT_DONE, &ha->flags))
3474*4882a593Smuzhiyun 		goto exit_update_idc_reg;
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 	ha->isp_ops->idc_lock(ha);
3477*4882a593Smuzhiyun 	qla4_8xxx_set_drv_active(ha);
3478*4882a593Smuzhiyun 
3479*4882a593Smuzhiyun 	/*
3480*4882a593Smuzhiyun 	 * If we are the first driver to load and
3481*4882a593Smuzhiyun 	 * ql4xdontresethba is not set, clear IDC_CTRL BIT0.
3482*4882a593Smuzhiyun 	 */
3483*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha)) {
3484*4882a593Smuzhiyun 		drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
3485*4882a593Smuzhiyun 		if ((drv_active == (1 << ha->func_num)) && !ql4xdontresethba)
3486*4882a593Smuzhiyun 			qla4_83xx_clear_idc_dontreset(ha);
3487*4882a593Smuzhiyun 	}
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun 	if (is_qla8022(ha)) {
3490*4882a593Smuzhiyun 		qla4_82xx_set_idc_ver(ha);
3491*4882a593Smuzhiyun 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
3492*4882a593Smuzhiyun 		rval = qla4_83xx_set_idc_ver(ha);
3493*4882a593Smuzhiyun 		if (rval == QLA_ERROR)
3494*4882a593Smuzhiyun 			qla4_8xxx_clear_drv_active(ha);
3495*4882a593Smuzhiyun 	}
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 	ha->isp_ops->idc_unlock(ha);
3498*4882a593Smuzhiyun 
3499*4882a593Smuzhiyun exit_update_idc_reg:
3500*4882a593Smuzhiyun 	return rval;
3501*4882a593Smuzhiyun }
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun /**
3504*4882a593Smuzhiyun  * qla4_8xxx_device_state_handler - Adapter state machine
3505*4882a593Smuzhiyun  * @ha: pointer to host adapter structure.
3506*4882a593Smuzhiyun  *
3507*4882a593Smuzhiyun  * Note: IDC lock must be UNLOCKED upon entry
3508*4882a593Smuzhiyun  **/
qla4_8xxx_device_state_handler(struct scsi_qla_host * ha)3509*4882a593Smuzhiyun int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
3510*4882a593Smuzhiyun {
3511*4882a593Smuzhiyun 	uint32_t dev_state;
3512*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
3513*4882a593Smuzhiyun 	unsigned long dev_init_timeout;
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun 	rval = qla4_8xxx_update_idc_reg(ha);
3516*4882a593Smuzhiyun 	if (rval == QLA_ERROR)
3517*4882a593Smuzhiyun 		goto exit_state_handler;
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 	dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3520*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3521*4882a593Smuzhiyun 			  dev_state, dev_state < MAX_STATES ?
3522*4882a593Smuzhiyun 			  qdev_state[dev_state] : "Unknown"));
3523*4882a593Smuzhiyun 
3524*4882a593Smuzhiyun 	/* wait for 30 seconds for device to go ready */
3525*4882a593Smuzhiyun 	dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	ha->isp_ops->idc_lock(ha);
3528*4882a593Smuzhiyun 	while (1) {
3529*4882a593Smuzhiyun 
3530*4882a593Smuzhiyun 		if (time_after_eq(jiffies, dev_init_timeout)) {
3531*4882a593Smuzhiyun 			ql4_printk(KERN_WARNING, ha,
3532*4882a593Smuzhiyun 				   "%s: Device Init Failed 0x%x = %s\n",
3533*4882a593Smuzhiyun 				   DRIVER_NAME,
3534*4882a593Smuzhiyun 				   dev_state, dev_state < MAX_STATES ?
3535*4882a593Smuzhiyun 				   qdev_state[dev_state] : "Unknown");
3536*4882a593Smuzhiyun 			qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
3537*4882a593Smuzhiyun 					    QLA8XXX_DEV_FAILED);
3538*4882a593Smuzhiyun 		}
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun 		dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3541*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3542*4882a593Smuzhiyun 			   dev_state, dev_state < MAX_STATES ?
3543*4882a593Smuzhiyun 			   qdev_state[dev_state] : "Unknown");
3544*4882a593Smuzhiyun 
3545*4882a593Smuzhiyun 		/* NOTE: Make sure idc unlocked upon exit of switch statement */
3546*4882a593Smuzhiyun 		switch (dev_state) {
3547*4882a593Smuzhiyun 		case QLA8XXX_DEV_READY:
3548*4882a593Smuzhiyun 			goto exit;
3549*4882a593Smuzhiyun 		case QLA8XXX_DEV_COLD:
3550*4882a593Smuzhiyun 			rval = qla4_8xxx_device_bootstrap(ha);
3551*4882a593Smuzhiyun 			goto exit;
3552*4882a593Smuzhiyun 		case QLA8XXX_DEV_INITIALIZING:
3553*4882a593Smuzhiyun 			ha->isp_ops->idc_unlock(ha);
3554*4882a593Smuzhiyun 			msleep(1000);
3555*4882a593Smuzhiyun 			ha->isp_ops->idc_lock(ha);
3556*4882a593Smuzhiyun 			break;
3557*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_RESET:
3558*4882a593Smuzhiyun 			/*
3559*4882a593Smuzhiyun 			 * For ISP8324 and ISP8042, if NEED_RESET is set by any
3560*4882a593Smuzhiyun 			 * driver, it should be honored, irrespective of
3561*4882a593Smuzhiyun 			 * IDC_CTRL DONTRESET_BIT0
3562*4882a593Smuzhiyun 			 */
3563*4882a593Smuzhiyun 			if (is_qla8032(ha) || is_qla8042(ha)) {
3564*4882a593Smuzhiyun 				qla4_83xx_need_reset_handler(ha);
3565*4882a593Smuzhiyun 			} else if (is_qla8022(ha)) {
3566*4882a593Smuzhiyun 				if (!ql4xdontresethba) {
3567*4882a593Smuzhiyun 					qla4_82xx_need_reset_handler(ha);
3568*4882a593Smuzhiyun 					/* Update timeout value after need
3569*4882a593Smuzhiyun 					 * reset handler */
3570*4882a593Smuzhiyun 					dev_init_timeout = jiffies +
3571*4882a593Smuzhiyun 						(ha->nx_dev_init_timeout * HZ);
3572*4882a593Smuzhiyun 				} else {
3573*4882a593Smuzhiyun 					ha->isp_ops->idc_unlock(ha);
3574*4882a593Smuzhiyun 					msleep(1000);
3575*4882a593Smuzhiyun 					ha->isp_ops->idc_lock(ha);
3576*4882a593Smuzhiyun 				}
3577*4882a593Smuzhiyun 			}
3578*4882a593Smuzhiyun 			break;
3579*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_QUIESCENT:
3580*4882a593Smuzhiyun 			/* idc locked/unlocked in handler */
3581*4882a593Smuzhiyun 			qla4_8xxx_need_qsnt_handler(ha);
3582*4882a593Smuzhiyun 			break;
3583*4882a593Smuzhiyun 		case QLA8XXX_DEV_QUIESCENT:
3584*4882a593Smuzhiyun 			ha->isp_ops->idc_unlock(ha);
3585*4882a593Smuzhiyun 			msleep(1000);
3586*4882a593Smuzhiyun 			ha->isp_ops->idc_lock(ha);
3587*4882a593Smuzhiyun 			break;
3588*4882a593Smuzhiyun 		case QLA8XXX_DEV_FAILED:
3589*4882a593Smuzhiyun 			ha->isp_ops->idc_unlock(ha);
3590*4882a593Smuzhiyun 			qla4xxx_dead_adapter_cleanup(ha);
3591*4882a593Smuzhiyun 			rval = QLA_ERROR;
3592*4882a593Smuzhiyun 			ha->isp_ops->idc_lock(ha);
3593*4882a593Smuzhiyun 			goto exit;
3594*4882a593Smuzhiyun 		default:
3595*4882a593Smuzhiyun 			ha->isp_ops->idc_unlock(ha);
3596*4882a593Smuzhiyun 			qla4xxx_dead_adapter_cleanup(ha);
3597*4882a593Smuzhiyun 			rval = QLA_ERROR;
3598*4882a593Smuzhiyun 			ha->isp_ops->idc_lock(ha);
3599*4882a593Smuzhiyun 			goto exit;
3600*4882a593Smuzhiyun 		}
3601*4882a593Smuzhiyun 	}
3602*4882a593Smuzhiyun exit:
3603*4882a593Smuzhiyun 	ha->isp_ops->idc_unlock(ha);
3604*4882a593Smuzhiyun exit_state_handler:
3605*4882a593Smuzhiyun 	return rval;
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun 
qla4_8xxx_load_risc(struct scsi_qla_host * ha)3608*4882a593Smuzhiyun int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun 	int retval;
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun 	/* clear the interrupt */
3613*4882a593Smuzhiyun 	if (is_qla8032(ha) || is_qla8042(ha)) {
3614*4882a593Smuzhiyun 		writel(0, &ha->qla4_83xx_reg->risc_intr);
3615*4882a593Smuzhiyun 		readl(&ha->qla4_83xx_reg->risc_intr);
3616*4882a593Smuzhiyun 	} else if (is_qla8022(ha)) {
3617*4882a593Smuzhiyun 		writel(0, &ha->qla4_82xx_reg->host_int);
3618*4882a593Smuzhiyun 		readl(&ha->qla4_82xx_reg->host_int);
3619*4882a593Smuzhiyun 	}
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 	retval = qla4_8xxx_device_state_handler(ha);
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 	/* Initialize request and response queues. */
3624*4882a593Smuzhiyun 	if (retval == QLA_SUCCESS)
3625*4882a593Smuzhiyun 		qla4xxx_init_rings(ha);
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun 	if (retval == QLA_SUCCESS && !test_bit(AF_IRQ_ATTACHED, &ha->flags))
3628*4882a593Smuzhiyun 		retval = qla4xxx_request_irqs(ha);
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun 	return retval;
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun /*****************************************************************************/
3634*4882a593Smuzhiyun /* Flash Manipulation Routines                                               */
3635*4882a593Smuzhiyun /*****************************************************************************/
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun #define OPTROM_BURST_SIZE       0x1000
3638*4882a593Smuzhiyun #define OPTROM_BURST_DWORDS     (OPTROM_BURST_SIZE / 4)
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun #define FARX_DATA_FLAG	BIT_31
3641*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_CONF	0x7FFD0000
3642*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_DATA	0x7FF00000
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun static inline uint32_t
flash_conf_addr(struct ql82xx_hw_data * hw,uint32_t faddr)3645*4882a593Smuzhiyun flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3646*4882a593Smuzhiyun {
3647*4882a593Smuzhiyun 	return hw->flash_conf_off | faddr;
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun static inline uint32_t
flash_data_addr(struct ql82xx_hw_data * hw,uint32_t faddr)3651*4882a593Smuzhiyun flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3652*4882a593Smuzhiyun {
3653*4882a593Smuzhiyun 	return hw->flash_data_off | faddr;
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun 
3656*4882a593Smuzhiyun static uint32_t *
qla4_82xx_read_flash_data(struct scsi_qla_host * ha,uint32_t * dwptr,uint32_t faddr,uint32_t length)3657*4882a593Smuzhiyun qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
3658*4882a593Smuzhiyun     uint32_t faddr, uint32_t length)
3659*4882a593Smuzhiyun {
3660*4882a593Smuzhiyun 	uint32_t i;
3661*4882a593Smuzhiyun 	uint32_t val;
3662*4882a593Smuzhiyun 	int loops = 0;
3663*4882a593Smuzhiyun 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
3664*4882a593Smuzhiyun 		udelay(100);
3665*4882a593Smuzhiyun 		cond_resched();
3666*4882a593Smuzhiyun 		loops++;
3667*4882a593Smuzhiyun 	}
3668*4882a593Smuzhiyun 	if (loops >= 50000) {
3669*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
3670*4882a593Smuzhiyun 		return dwptr;
3671*4882a593Smuzhiyun 	}
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 	/* Dword reads to flash. */
3674*4882a593Smuzhiyun 	for (i = 0; i < length/4; i++, faddr += 4) {
3675*4882a593Smuzhiyun 		if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
3676*4882a593Smuzhiyun 			ql4_printk(KERN_WARNING, ha,
3677*4882a593Smuzhiyun 			    "Do ROM fast read failed\n");
3678*4882a593Smuzhiyun 			goto done_read;
3679*4882a593Smuzhiyun 		}
3680*4882a593Smuzhiyun 		dwptr[i] = __constant_cpu_to_le32(val);
3681*4882a593Smuzhiyun 	}
3682*4882a593Smuzhiyun 
3683*4882a593Smuzhiyun done_read:
3684*4882a593Smuzhiyun 	qla4_82xx_rom_unlock(ha);
3685*4882a593Smuzhiyun 	return dwptr;
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun 
3688*4882a593Smuzhiyun /*
3689*4882a593Smuzhiyun  * Address and length are byte address
3690*4882a593Smuzhiyun  */
3691*4882a593Smuzhiyun static uint8_t *
qla4_82xx_read_optrom_data(struct scsi_qla_host * ha,uint8_t * buf,uint32_t offset,uint32_t length)3692*4882a593Smuzhiyun qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
3693*4882a593Smuzhiyun 		uint32_t offset, uint32_t length)
3694*4882a593Smuzhiyun {
3695*4882a593Smuzhiyun 	qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
3696*4882a593Smuzhiyun 	return buf;
3697*4882a593Smuzhiyun }
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun static int
qla4_8xxx_find_flt_start(struct scsi_qla_host * ha,uint32_t * start)3700*4882a593Smuzhiyun qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
3701*4882a593Smuzhiyun {
3702*4882a593Smuzhiyun 	const char *loc, *locations[] = { "DEF", "PCI" };
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	/*
3705*4882a593Smuzhiyun 	 * FLT-location structure resides after the last PCI region.
3706*4882a593Smuzhiyun 	 */
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	/* Begin with sane defaults. */
3709*4882a593Smuzhiyun 	loc = locations[0];
3710*4882a593Smuzhiyun 	*start = FA_FLASH_LAYOUT_ADDR_82;
3711*4882a593Smuzhiyun 
3712*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
3713*4882a593Smuzhiyun 	return QLA_SUCCESS;
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun static void
qla4_8xxx_get_flt_info(struct scsi_qla_host * ha,uint32_t flt_addr)3717*4882a593Smuzhiyun qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
3718*4882a593Smuzhiyun {
3719*4882a593Smuzhiyun 	const char *loc, *locations[] = { "DEF", "FLT" };
3720*4882a593Smuzhiyun 	uint16_t *wptr;
3721*4882a593Smuzhiyun 	uint16_t cnt, chksum;
3722*4882a593Smuzhiyun 	uint32_t start, status;
3723*4882a593Smuzhiyun 	struct qla_flt_header *flt;
3724*4882a593Smuzhiyun 	struct qla_flt_region *region;
3725*4882a593Smuzhiyun 	struct ql82xx_hw_data *hw = &ha->hw;
3726*4882a593Smuzhiyun 
3727*4882a593Smuzhiyun 	hw->flt_region_flt = flt_addr;
3728*4882a593Smuzhiyun 	wptr = (uint16_t *)ha->request_ring;
3729*4882a593Smuzhiyun 	flt = (struct qla_flt_header *)ha->request_ring;
3730*4882a593Smuzhiyun 	region = (struct qla_flt_region *)&flt[1];
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun 	if (is_qla8022(ha)) {
3733*4882a593Smuzhiyun 		qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3734*4882a593Smuzhiyun 					   flt_addr << 2, OPTROM_BURST_SIZE);
3735*4882a593Smuzhiyun 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
3736*4882a593Smuzhiyun 		status = qla4_83xx_flash_read_u32(ha, flt_addr << 2,
3737*4882a593Smuzhiyun 						  (uint8_t *)ha->request_ring,
3738*4882a593Smuzhiyun 						  0x400);
3739*4882a593Smuzhiyun 		if (status != QLA_SUCCESS)
3740*4882a593Smuzhiyun 			goto no_flash_data;
3741*4882a593Smuzhiyun 	}
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	if (*wptr == __constant_cpu_to_le16(0xffff))
3744*4882a593Smuzhiyun 		goto no_flash_data;
3745*4882a593Smuzhiyun 	if (flt->version != __constant_cpu_to_le16(1)) {
3746*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
3747*4882a593Smuzhiyun 			"version=0x%x length=0x%x checksum=0x%x.\n",
3748*4882a593Smuzhiyun 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3749*4882a593Smuzhiyun 			le16_to_cpu(flt->checksum)));
3750*4882a593Smuzhiyun 		goto no_flash_data;
3751*4882a593Smuzhiyun 	}
3752*4882a593Smuzhiyun 
3753*4882a593Smuzhiyun 	cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
3754*4882a593Smuzhiyun 	for (chksum = 0; cnt; cnt--)
3755*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr++);
3756*4882a593Smuzhiyun 	if (chksum) {
3757*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
3758*4882a593Smuzhiyun 			"version=0x%x length=0x%x checksum=0x%x.\n",
3759*4882a593Smuzhiyun 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3760*4882a593Smuzhiyun 			chksum));
3761*4882a593Smuzhiyun 		goto no_flash_data;
3762*4882a593Smuzhiyun 	}
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun 	loc = locations[1];
3765*4882a593Smuzhiyun 	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
3766*4882a593Smuzhiyun 	for ( ; cnt; cnt--, region++) {
3767*4882a593Smuzhiyun 		/* Store addresses as DWORD offsets. */
3768*4882a593Smuzhiyun 		start = le32_to_cpu(region->start) >> 2;
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 		DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
3771*4882a593Smuzhiyun 		    "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
3772*4882a593Smuzhiyun 		    le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun 		switch (le32_to_cpu(region->code) & 0xff) {
3775*4882a593Smuzhiyun 		case FLT_REG_FDT:
3776*4882a593Smuzhiyun 			hw->flt_region_fdt = start;
3777*4882a593Smuzhiyun 			break;
3778*4882a593Smuzhiyun 		case FLT_REG_BOOT_CODE_82:
3779*4882a593Smuzhiyun 			hw->flt_region_boot = start;
3780*4882a593Smuzhiyun 			break;
3781*4882a593Smuzhiyun 		case FLT_REG_FW_82:
3782*4882a593Smuzhiyun 		case FLT_REG_FW_82_1:
3783*4882a593Smuzhiyun 			hw->flt_region_fw = start;
3784*4882a593Smuzhiyun 			break;
3785*4882a593Smuzhiyun 		case FLT_REG_BOOTLOAD_82:
3786*4882a593Smuzhiyun 			hw->flt_region_bootload = start;
3787*4882a593Smuzhiyun 			break;
3788*4882a593Smuzhiyun 		case FLT_REG_ISCSI_PARAM:
3789*4882a593Smuzhiyun 			hw->flt_iscsi_param =  start;
3790*4882a593Smuzhiyun 			break;
3791*4882a593Smuzhiyun 		case FLT_REG_ISCSI_CHAP:
3792*4882a593Smuzhiyun 			hw->flt_region_chap =  start;
3793*4882a593Smuzhiyun 			hw->flt_chap_size =  le32_to_cpu(region->size);
3794*4882a593Smuzhiyun 			break;
3795*4882a593Smuzhiyun 		case FLT_REG_ISCSI_DDB:
3796*4882a593Smuzhiyun 			hw->flt_region_ddb =  start;
3797*4882a593Smuzhiyun 			hw->flt_ddb_size =  le32_to_cpu(region->size);
3798*4882a593Smuzhiyun 			break;
3799*4882a593Smuzhiyun 		}
3800*4882a593Smuzhiyun 	}
3801*4882a593Smuzhiyun 	goto done;
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun no_flash_data:
3804*4882a593Smuzhiyun 	/* Use hardcoded defaults. */
3805*4882a593Smuzhiyun 	loc = locations[0];
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	hw->flt_region_fdt      = FA_FLASH_DESCR_ADDR_82;
3808*4882a593Smuzhiyun 	hw->flt_region_boot     = FA_BOOT_CODE_ADDR_82;
3809*4882a593Smuzhiyun 	hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
3810*4882a593Smuzhiyun 	hw->flt_region_fw       = FA_RISC_CODE_ADDR_82;
3811*4882a593Smuzhiyun 	hw->flt_region_chap	= FA_FLASH_ISCSI_CHAP >> 2;
3812*4882a593Smuzhiyun 	hw->flt_chap_size	= FA_FLASH_CHAP_SIZE;
3813*4882a593Smuzhiyun 	hw->flt_region_ddb	= FA_FLASH_ISCSI_DDB >> 2;
3814*4882a593Smuzhiyun 	hw->flt_ddb_size	= FA_FLASH_DDB_SIZE;
3815*4882a593Smuzhiyun 
3816*4882a593Smuzhiyun done:
3817*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha,
3818*4882a593Smuzhiyun 			  "FLT[%s]: flt=0x%x fdt=0x%x boot=0x%x bootload=0x%x fw=0x%x chap=0x%x chap_size=0x%x ddb=0x%x  ddb_size=0x%x\n",
3819*4882a593Smuzhiyun 			  loc, hw->flt_region_flt, hw->flt_region_fdt,
3820*4882a593Smuzhiyun 			  hw->flt_region_boot, hw->flt_region_bootload,
3821*4882a593Smuzhiyun 			  hw->flt_region_fw, hw->flt_region_chap,
3822*4882a593Smuzhiyun 			  hw->flt_chap_size, hw->flt_region_ddb,
3823*4882a593Smuzhiyun 			  hw->flt_ddb_size));
3824*4882a593Smuzhiyun }
3825*4882a593Smuzhiyun 
3826*4882a593Smuzhiyun static void
qla4_82xx_get_fdt_info(struct scsi_qla_host * ha)3827*4882a593Smuzhiyun qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
3828*4882a593Smuzhiyun {
3829*4882a593Smuzhiyun #define FLASH_BLK_SIZE_4K       0x1000
3830*4882a593Smuzhiyun #define FLASH_BLK_SIZE_32K      0x8000
3831*4882a593Smuzhiyun #define FLASH_BLK_SIZE_64K      0x10000
3832*4882a593Smuzhiyun 	const char *loc, *locations[] = { "MID", "FDT" };
3833*4882a593Smuzhiyun 	uint16_t cnt, chksum;
3834*4882a593Smuzhiyun 	uint16_t *wptr;
3835*4882a593Smuzhiyun 	struct qla_fdt_layout *fdt;
3836*4882a593Smuzhiyun 	uint16_t mid = 0;
3837*4882a593Smuzhiyun 	uint16_t fid = 0;
3838*4882a593Smuzhiyun 	struct ql82xx_hw_data *hw = &ha->hw;
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun 	hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3841*4882a593Smuzhiyun 	hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 	wptr = (uint16_t *)ha->request_ring;
3844*4882a593Smuzhiyun 	fdt = (struct qla_fdt_layout *)ha->request_ring;
3845*4882a593Smuzhiyun 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3846*4882a593Smuzhiyun 	    hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun 	if (*wptr == __constant_cpu_to_le16(0xffff))
3849*4882a593Smuzhiyun 		goto no_flash_data;
3850*4882a593Smuzhiyun 
3851*4882a593Smuzhiyun 	if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
3852*4882a593Smuzhiyun 	    fdt->sig[3] != 'D')
3853*4882a593Smuzhiyun 		goto no_flash_data;
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun 	for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
3856*4882a593Smuzhiyun 	    cnt++)
3857*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr++);
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	if (chksum) {
3860*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
3861*4882a593Smuzhiyun 		    "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
3862*4882a593Smuzhiyun 		    le16_to_cpu(fdt->version)));
3863*4882a593Smuzhiyun 		goto no_flash_data;
3864*4882a593Smuzhiyun 	}
3865*4882a593Smuzhiyun 
3866*4882a593Smuzhiyun 	loc = locations[1];
3867*4882a593Smuzhiyun 	mid = le16_to_cpu(fdt->man_id);
3868*4882a593Smuzhiyun 	fid = le16_to_cpu(fdt->id);
3869*4882a593Smuzhiyun 	hw->fdt_wrt_disable = fdt->wrt_disable_bits;
3870*4882a593Smuzhiyun 	hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
3871*4882a593Smuzhiyun 	hw->fdt_block_size = le32_to_cpu(fdt->block_size);
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	if (fdt->unprotect_sec_cmd) {
3874*4882a593Smuzhiyun 		hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
3875*4882a593Smuzhiyun 		    fdt->unprotect_sec_cmd);
3876*4882a593Smuzhiyun 		hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
3877*4882a593Smuzhiyun 		    flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
3878*4882a593Smuzhiyun 		    flash_conf_addr(hw, 0x0336);
3879*4882a593Smuzhiyun 	}
3880*4882a593Smuzhiyun 	goto done;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun no_flash_data:
3883*4882a593Smuzhiyun 	loc = locations[0];
3884*4882a593Smuzhiyun 	hw->fdt_block_size = FLASH_BLK_SIZE_64K;
3885*4882a593Smuzhiyun done:
3886*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
3887*4882a593Smuzhiyun 		"pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
3888*4882a593Smuzhiyun 		hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
3889*4882a593Smuzhiyun 		hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
3890*4882a593Smuzhiyun 		hw->fdt_block_size));
3891*4882a593Smuzhiyun }
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun static void
qla4_82xx_get_idc_param(struct scsi_qla_host * ha)3894*4882a593Smuzhiyun qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
3895*4882a593Smuzhiyun {
3896*4882a593Smuzhiyun #define QLA82XX_IDC_PARAM_ADDR      0x003e885c
3897*4882a593Smuzhiyun 	uint32_t *wptr;
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	if (!is_qla8022(ha))
3900*4882a593Smuzhiyun 		return;
3901*4882a593Smuzhiyun 	wptr = (uint32_t *)ha->request_ring;
3902*4882a593Smuzhiyun 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3903*4882a593Smuzhiyun 			QLA82XX_IDC_PARAM_ADDR , 8);
3904*4882a593Smuzhiyun 
3905*4882a593Smuzhiyun 	if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
3906*4882a593Smuzhiyun 		ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
3907*4882a593Smuzhiyun 		ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
3908*4882a593Smuzhiyun 	} else {
3909*4882a593Smuzhiyun 		ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
3910*4882a593Smuzhiyun 		ha->nx_reset_timeout = le32_to_cpu(*wptr);
3911*4882a593Smuzhiyun 	}
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3914*4882a593Smuzhiyun 		"ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
3915*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3916*4882a593Smuzhiyun 		"ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
3917*4882a593Smuzhiyun 	return;
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun 
qla4_82xx_queue_mbox_cmd(struct scsi_qla_host * ha,uint32_t * mbx_cmd,int in_count)3920*4882a593Smuzhiyun void qla4_82xx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
3921*4882a593Smuzhiyun 			      int in_count)
3922*4882a593Smuzhiyun {
3923*4882a593Smuzhiyun 	int i;
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	/* Load all mailbox registers, except mailbox 0. */
3926*4882a593Smuzhiyun 	for (i = 1; i < in_count; i++)
3927*4882a593Smuzhiyun 		writel(mbx_cmd[i], &ha->qla4_82xx_reg->mailbox_in[i]);
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	/* Wakeup firmware  */
3930*4882a593Smuzhiyun 	writel(mbx_cmd[0], &ha->qla4_82xx_reg->mailbox_in[0]);
3931*4882a593Smuzhiyun 	readl(&ha->qla4_82xx_reg->mailbox_in[0]);
3932*4882a593Smuzhiyun 	writel(HINT_MBX_INT_PENDING, &ha->qla4_82xx_reg->hint);
3933*4882a593Smuzhiyun 	readl(&ha->qla4_82xx_reg->hint);
3934*4882a593Smuzhiyun }
3935*4882a593Smuzhiyun 
qla4_82xx_process_mbox_intr(struct scsi_qla_host * ha,int out_count)3936*4882a593Smuzhiyun void qla4_82xx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
3937*4882a593Smuzhiyun {
3938*4882a593Smuzhiyun 	int intr_status;
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	intr_status = readl(&ha->qla4_82xx_reg->host_int);
3941*4882a593Smuzhiyun 	if (intr_status & ISRX_82XX_RISC_INT) {
3942*4882a593Smuzhiyun 		ha->mbox_status_count = out_count;
3943*4882a593Smuzhiyun 		intr_status = readl(&ha->qla4_82xx_reg->host_status);
3944*4882a593Smuzhiyun 		ha->isp_ops->interrupt_service_routine(ha, intr_status);
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 		if (test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
3947*4882a593Smuzhiyun 		    (!ha->pdev->msi_enabled && !ha->pdev->msix_enabled))
3948*4882a593Smuzhiyun 			qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg,
3949*4882a593Smuzhiyun 					0xfbff);
3950*4882a593Smuzhiyun 	}
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun int
qla4_8xxx_get_flash_info(struct scsi_qla_host * ha)3954*4882a593Smuzhiyun qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
3955*4882a593Smuzhiyun {
3956*4882a593Smuzhiyun 	int ret;
3957*4882a593Smuzhiyun 	uint32_t flt_addr;
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
3960*4882a593Smuzhiyun 	if (ret != QLA_SUCCESS)
3961*4882a593Smuzhiyun 		return ret;
3962*4882a593Smuzhiyun 
3963*4882a593Smuzhiyun 	qla4_8xxx_get_flt_info(ha, flt_addr);
3964*4882a593Smuzhiyun 	if (is_qla8022(ha)) {
3965*4882a593Smuzhiyun 		qla4_82xx_get_fdt_info(ha);
3966*4882a593Smuzhiyun 		qla4_82xx_get_idc_param(ha);
3967*4882a593Smuzhiyun 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
3968*4882a593Smuzhiyun 		qla4_83xx_get_idc_param(ha);
3969*4882a593Smuzhiyun 	}
3970*4882a593Smuzhiyun 
3971*4882a593Smuzhiyun 	return QLA_SUCCESS;
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun /**
3975*4882a593Smuzhiyun  * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
3976*4882a593Smuzhiyun  * @ha: pointer to host adapter structure.
3977*4882a593Smuzhiyun  *
3978*4882a593Smuzhiyun  * Remarks:
3979*4882a593Smuzhiyun  * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
3980*4882a593Smuzhiyun  * not be available after successful return.  Driver must cleanup potential
3981*4882a593Smuzhiyun  * outstanding I/O's after calling this funcion.
3982*4882a593Smuzhiyun  **/
3983*4882a593Smuzhiyun int
qla4_8xxx_stop_firmware(struct scsi_qla_host * ha)3984*4882a593Smuzhiyun qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
3985*4882a593Smuzhiyun {
3986*4882a593Smuzhiyun 	int status;
3987*4882a593Smuzhiyun 	uint32_t mbox_cmd[MBOX_REG_COUNT];
3988*4882a593Smuzhiyun 	uint32_t mbox_sts[MBOX_REG_COUNT];
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
3991*4882a593Smuzhiyun 	memset(&mbox_sts, 0, sizeof(mbox_sts));
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	mbox_cmd[0] = MBOX_CMD_STOP_FW;
3994*4882a593Smuzhiyun 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
3995*4882a593Smuzhiyun 	    &mbox_cmd[0], &mbox_sts[0]);
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 	DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
3998*4882a593Smuzhiyun 	    __func__, status));
3999*4882a593Smuzhiyun 	return status;
4000*4882a593Smuzhiyun }
4001*4882a593Smuzhiyun 
4002*4882a593Smuzhiyun /**
4003*4882a593Smuzhiyun  * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
4004*4882a593Smuzhiyun  * @ha: pointer to host adapter structure.
4005*4882a593Smuzhiyun  **/
4006*4882a593Smuzhiyun int
qla4_82xx_isp_reset(struct scsi_qla_host * ha)4007*4882a593Smuzhiyun qla4_82xx_isp_reset(struct scsi_qla_host *ha)
4008*4882a593Smuzhiyun {
4009*4882a593Smuzhiyun 	int rval;
4010*4882a593Smuzhiyun 	uint32_t dev_state;
4011*4882a593Smuzhiyun 
4012*4882a593Smuzhiyun 	qla4_82xx_idc_lock(ha);
4013*4882a593Smuzhiyun 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun 	if (dev_state == QLA8XXX_DEV_READY) {
4016*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
4017*4882a593Smuzhiyun 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
4018*4882a593Smuzhiyun 		    QLA8XXX_DEV_NEED_RESET);
4019*4882a593Smuzhiyun 		set_bit(AF_8XXX_RST_OWNER, &ha->flags);
4020*4882a593Smuzhiyun 	} else
4021*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun 	qla4_82xx_idc_unlock(ha);
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	rval = qla4_8xxx_device_state_handler(ha);
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	qla4_82xx_idc_lock(ha);
4028*4882a593Smuzhiyun 	qla4_8xxx_clear_rst_ready(ha);
4029*4882a593Smuzhiyun 	qla4_82xx_idc_unlock(ha);
4030*4882a593Smuzhiyun 
4031*4882a593Smuzhiyun 	if (rval == QLA_SUCCESS) {
4032*4882a593Smuzhiyun 		ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
4033*4882a593Smuzhiyun 		clear_bit(AF_FW_RECOVERY, &ha->flags);
4034*4882a593Smuzhiyun 	}
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	return rval;
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun /**
4040*4882a593Smuzhiyun  * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
4041*4882a593Smuzhiyun  * @ha: pointer to host adapter structure.
4042*4882a593Smuzhiyun  *
4043*4882a593Smuzhiyun  **/
qla4_8xxx_get_sys_info(struct scsi_qla_host * ha)4044*4882a593Smuzhiyun int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
4045*4882a593Smuzhiyun {
4046*4882a593Smuzhiyun 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4047*4882a593Smuzhiyun 	uint32_t mbox_sts[MBOX_REG_COUNT];
4048*4882a593Smuzhiyun 	struct mbx_sys_info *sys_info;
4049*4882a593Smuzhiyun 	dma_addr_t sys_info_dma;
4050*4882a593Smuzhiyun 	int status = QLA_ERROR;
4051*4882a593Smuzhiyun 
4052*4882a593Smuzhiyun 	sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
4053*4882a593Smuzhiyun 				      &sys_info_dma, GFP_KERNEL);
4054*4882a593Smuzhiyun 	if (sys_info == NULL) {
4055*4882a593Smuzhiyun 		DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
4056*4882a593Smuzhiyun 		    ha->host_no, __func__));
4057*4882a593Smuzhiyun 		return status;
4058*4882a593Smuzhiyun 	}
4059*4882a593Smuzhiyun 
4060*4882a593Smuzhiyun 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4061*4882a593Smuzhiyun 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun 	mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
4064*4882a593Smuzhiyun 	mbox_cmd[1] = LSDW(sys_info_dma);
4065*4882a593Smuzhiyun 	mbox_cmd[2] = MSDW(sys_info_dma);
4066*4882a593Smuzhiyun 	mbox_cmd[4] = sizeof(*sys_info);
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
4069*4882a593Smuzhiyun 	    &mbox_sts[0]) != QLA_SUCCESS) {
4070*4882a593Smuzhiyun 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
4071*4882a593Smuzhiyun 		    ha->host_no, __func__));
4072*4882a593Smuzhiyun 		goto exit_validate_mac82;
4073*4882a593Smuzhiyun 	}
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	/* Make sure we receive the minimum required data to cache internally */
4076*4882a593Smuzhiyun 	if (((is_qla8032(ha) || is_qla8042(ha)) ? mbox_sts[3] : mbox_sts[4]) <
4077*4882a593Smuzhiyun 	    offsetof(struct mbx_sys_info, reserved)) {
4078*4882a593Smuzhiyun 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
4079*4882a593Smuzhiyun 		    " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
4080*4882a593Smuzhiyun 		goto exit_validate_mac82;
4081*4882a593Smuzhiyun 	}
4082*4882a593Smuzhiyun 
4083*4882a593Smuzhiyun 	/* Save M.A.C. address & serial_number */
4084*4882a593Smuzhiyun 	ha->port_num = sys_info->port_num;
4085*4882a593Smuzhiyun 	memcpy(ha->my_mac, &sys_info->mac_addr[0],
4086*4882a593Smuzhiyun 	    min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
4087*4882a593Smuzhiyun 	memcpy(ha->serial_number, &sys_info->serial_number,
4088*4882a593Smuzhiyun 	    min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
4089*4882a593Smuzhiyun 	memcpy(ha->model_name, &sys_info->board_id_str,
4090*4882a593Smuzhiyun 	       min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
4091*4882a593Smuzhiyun 	ha->phy_port_cnt = sys_info->phys_port_cnt;
4092*4882a593Smuzhiyun 	ha->phy_port_num = sys_info->port_num;
4093*4882a593Smuzhiyun 	ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
4094*4882a593Smuzhiyun 
4095*4882a593Smuzhiyun 	DEBUG2(printk("scsi%ld: %s: mac %pM serial %s\n",
4096*4882a593Smuzhiyun 	    ha->host_no, __func__, ha->my_mac, ha->serial_number));
4097*4882a593Smuzhiyun 
4098*4882a593Smuzhiyun 	status = QLA_SUCCESS;
4099*4882a593Smuzhiyun 
4100*4882a593Smuzhiyun exit_validate_mac82:
4101*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
4102*4882a593Smuzhiyun 			  sys_info_dma);
4103*4882a593Smuzhiyun 	return status;
4104*4882a593Smuzhiyun }
4105*4882a593Smuzhiyun 
4106*4882a593Smuzhiyun /* Interrupt handling helpers. */
4107*4882a593Smuzhiyun 
qla4_8xxx_intr_enable(struct scsi_qla_host * ha)4108*4882a593Smuzhiyun int qla4_8xxx_intr_enable(struct scsi_qla_host *ha)
4109*4882a593Smuzhiyun {
4110*4882a593Smuzhiyun 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4111*4882a593Smuzhiyun 	uint32_t mbox_sts[MBOX_REG_COUNT];
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4116*4882a593Smuzhiyun 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4117*4882a593Smuzhiyun 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4118*4882a593Smuzhiyun 	mbox_cmd[1] = INTR_ENABLE;
4119*4882a593Smuzhiyun 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4120*4882a593Smuzhiyun 		&mbox_sts[0]) != QLA_SUCCESS) {
4121*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
4122*4882a593Smuzhiyun 		    "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4123*4882a593Smuzhiyun 		    __func__, mbox_sts[0]));
4124*4882a593Smuzhiyun 		return QLA_ERROR;
4125*4882a593Smuzhiyun 	}
4126*4882a593Smuzhiyun 	return QLA_SUCCESS;
4127*4882a593Smuzhiyun }
4128*4882a593Smuzhiyun 
qla4_8xxx_intr_disable(struct scsi_qla_host * ha)4129*4882a593Smuzhiyun int qla4_8xxx_intr_disable(struct scsi_qla_host *ha)
4130*4882a593Smuzhiyun {
4131*4882a593Smuzhiyun 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4132*4882a593Smuzhiyun 	uint32_t mbox_sts[MBOX_REG_COUNT];
4133*4882a593Smuzhiyun 
4134*4882a593Smuzhiyun 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4137*4882a593Smuzhiyun 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4138*4882a593Smuzhiyun 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4139*4882a593Smuzhiyun 	mbox_cmd[1] = INTR_DISABLE;
4140*4882a593Smuzhiyun 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4141*4882a593Smuzhiyun 	    &mbox_sts[0]) != QLA_SUCCESS) {
4142*4882a593Smuzhiyun 		DEBUG2(ql4_printk(KERN_INFO, ha,
4143*4882a593Smuzhiyun 			"%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4144*4882a593Smuzhiyun 			__func__, mbox_sts[0]));
4145*4882a593Smuzhiyun 		return QLA_ERROR;
4146*4882a593Smuzhiyun 	}
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun 	return QLA_SUCCESS;
4149*4882a593Smuzhiyun }
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun void
qla4_82xx_enable_intrs(struct scsi_qla_host * ha)4152*4882a593Smuzhiyun qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
4153*4882a593Smuzhiyun {
4154*4882a593Smuzhiyun 	qla4_8xxx_intr_enable(ha);
4155*4882a593Smuzhiyun 
4156*4882a593Smuzhiyun 	spin_lock_irq(&ha->hardware_lock);
4157*4882a593Smuzhiyun 	/* BIT 10 - reset */
4158*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
4159*4882a593Smuzhiyun 	spin_unlock_irq(&ha->hardware_lock);
4160*4882a593Smuzhiyun 	set_bit(AF_INTERRUPTS_ON, &ha->flags);
4161*4882a593Smuzhiyun }
4162*4882a593Smuzhiyun 
4163*4882a593Smuzhiyun void
qla4_82xx_disable_intrs(struct scsi_qla_host * ha)4164*4882a593Smuzhiyun qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
4165*4882a593Smuzhiyun {
4166*4882a593Smuzhiyun 	if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
4167*4882a593Smuzhiyun 		qla4_8xxx_intr_disable(ha);
4168*4882a593Smuzhiyun 
4169*4882a593Smuzhiyun 	spin_lock_irq(&ha->hardware_lock);
4170*4882a593Smuzhiyun 	/* BIT 10 - set */
4171*4882a593Smuzhiyun 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
4172*4882a593Smuzhiyun 	spin_unlock_irq(&ha->hardware_lock);
4173*4882a593Smuzhiyun }
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun int
qla4_8xxx_enable_msix(struct scsi_qla_host * ha)4176*4882a593Smuzhiyun qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
4177*4882a593Smuzhiyun {
4178*4882a593Smuzhiyun 	int ret;
4179*4882a593Smuzhiyun 
4180*4882a593Smuzhiyun 	ret = pci_alloc_irq_vectors(ha->pdev, QLA_MSIX_ENTRIES,
4181*4882a593Smuzhiyun 			QLA_MSIX_ENTRIES, PCI_IRQ_MSIX);
4182*4882a593Smuzhiyun 	if (ret < 0) {
4183*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha,
4184*4882a593Smuzhiyun 		    "MSI-X: Failed to enable support -- %d/%d\n",
4185*4882a593Smuzhiyun 		    QLA_MSIX_ENTRIES, ret);
4186*4882a593Smuzhiyun 		return ret;
4187*4882a593Smuzhiyun 	}
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun 	ret = request_irq(pci_irq_vector(ha->pdev, 0),
4190*4882a593Smuzhiyun 			qla4_8xxx_default_intr_handler, 0, "qla4xxx (default)",
4191*4882a593Smuzhiyun 			ha);
4192*4882a593Smuzhiyun 	if (ret)
4193*4882a593Smuzhiyun 		goto out_free_vectors;
4194*4882a593Smuzhiyun 
4195*4882a593Smuzhiyun 	ret = request_irq(pci_irq_vector(ha->pdev, 1),
4196*4882a593Smuzhiyun 			qla4_8xxx_msix_rsp_q, 0, "qla4xxx (rsp_q)", ha);
4197*4882a593Smuzhiyun 	if (ret)
4198*4882a593Smuzhiyun 		goto out_free_default_irq;
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	return 0;
4201*4882a593Smuzhiyun 
4202*4882a593Smuzhiyun out_free_default_irq:
4203*4882a593Smuzhiyun 	free_irq(pci_irq_vector(ha->pdev, 0), ha);
4204*4882a593Smuzhiyun out_free_vectors:
4205*4882a593Smuzhiyun 	pci_free_irq_vectors(ha->pdev);
4206*4882a593Smuzhiyun 	return ret;
4207*4882a593Smuzhiyun }
4208*4882a593Smuzhiyun 
qla4_8xxx_check_init_adapter_retry(struct scsi_qla_host * ha)4209*4882a593Smuzhiyun int qla4_8xxx_check_init_adapter_retry(struct scsi_qla_host *ha)
4210*4882a593Smuzhiyun {
4211*4882a593Smuzhiyun 	int status = QLA_SUCCESS;
4212*4882a593Smuzhiyun 
4213*4882a593Smuzhiyun 	/* Dont retry adapter initialization if IRQ allocation failed */
4214*4882a593Smuzhiyun 	if (!test_bit(AF_IRQ_ATTACHED, &ha->flags)) {
4215*4882a593Smuzhiyun 		ql4_printk(KERN_WARNING, ha, "%s: Skipping retry of adapter initialization as IRQs are not attached\n",
4216*4882a593Smuzhiyun 			   __func__);
4217*4882a593Smuzhiyun 		status = QLA_ERROR;
4218*4882a593Smuzhiyun 		goto exit_init_adapter_failure;
4219*4882a593Smuzhiyun 	}
4220*4882a593Smuzhiyun 
4221*4882a593Smuzhiyun 	/* Since interrupts are registered in start_firmware for
4222*4882a593Smuzhiyun 	 * 8xxx, release them here if initialize_adapter fails
4223*4882a593Smuzhiyun 	 * and retry adapter initialization */
4224*4882a593Smuzhiyun 	qla4xxx_free_irqs(ha);
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun exit_init_adapter_failure:
4227*4882a593Smuzhiyun 	return status;
4228*4882a593Smuzhiyun }
4229