1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * QLogic iSCSI HBA Driver
4*4882a593Smuzhiyun * Copyright (c) 2003-2013 QLogic Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __QL4_DEF_H
8*4882a593Smuzhiyun #define __QL4_DEF_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/list.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/dmapool.h>
20*4882a593Smuzhiyun #include <linux/mempool.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun #include <linux/workqueue.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/mutex.h>
26*4882a593Smuzhiyun #include <linux/aer.h>
27*4882a593Smuzhiyun #include <linux/bsg-lib.h>
28*4882a593Smuzhiyun #include <linux/vmalloc.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <net/tcp.h>
31*4882a593Smuzhiyun #include <scsi/scsi.h>
32*4882a593Smuzhiyun #include <scsi/scsi_host.h>
33*4882a593Smuzhiyun #include <scsi/scsi_device.h>
34*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
35*4882a593Smuzhiyun #include <scsi/scsi_transport.h>
36*4882a593Smuzhiyun #include <scsi/scsi_transport_iscsi.h>
37*4882a593Smuzhiyun #include <scsi/scsi_bsg_iscsi.h>
38*4882a593Smuzhiyun #include <scsi/scsi_netlink.h>
39*4882a593Smuzhiyun #include <scsi/libiscsi.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "ql4_dbg.h"
42*4882a593Smuzhiyun #include "ql4_nx.h"
43*4882a593Smuzhiyun #include "ql4_fw.h"
44*4882a593Smuzhiyun #include "ql4_nvram.h"
45*4882a593Smuzhiyun #include "ql4_83xx.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
52*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
56*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
60*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
64*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_QLOGIC_ISP8042
68*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8042 0x8042
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ISP4XXX_PCI_FN_1 0x1
72*4882a593Smuzhiyun #define ISP4XXX_PCI_FN_2 0x3
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define QLA_SUCCESS 0
75*4882a593Smuzhiyun #define QLA_ERROR 1
76*4882a593Smuzhiyun #define STATUS(status) status == QLA_ERROR ? "FAILED" : "SUCCEEDED"
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Data bit definitions
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun #define BIT_0 0x1
82*4882a593Smuzhiyun #define BIT_1 0x2
83*4882a593Smuzhiyun #define BIT_2 0x4
84*4882a593Smuzhiyun #define BIT_3 0x8
85*4882a593Smuzhiyun #define BIT_4 0x10
86*4882a593Smuzhiyun #define BIT_5 0x20
87*4882a593Smuzhiyun #define BIT_6 0x40
88*4882a593Smuzhiyun #define BIT_7 0x80
89*4882a593Smuzhiyun #define BIT_8 0x100
90*4882a593Smuzhiyun #define BIT_9 0x200
91*4882a593Smuzhiyun #define BIT_10 0x400
92*4882a593Smuzhiyun #define BIT_11 0x800
93*4882a593Smuzhiyun #define BIT_12 0x1000
94*4882a593Smuzhiyun #define BIT_13 0x2000
95*4882a593Smuzhiyun #define BIT_14 0x4000
96*4882a593Smuzhiyun #define BIT_15 0x8000
97*4882a593Smuzhiyun #define BIT_16 0x10000
98*4882a593Smuzhiyun #define BIT_17 0x20000
99*4882a593Smuzhiyun #define BIT_18 0x40000
100*4882a593Smuzhiyun #define BIT_19 0x80000
101*4882a593Smuzhiyun #define BIT_20 0x100000
102*4882a593Smuzhiyun #define BIT_21 0x200000
103*4882a593Smuzhiyun #define BIT_22 0x400000
104*4882a593Smuzhiyun #define BIT_23 0x800000
105*4882a593Smuzhiyun #define BIT_24 0x1000000
106*4882a593Smuzhiyun #define BIT_25 0x2000000
107*4882a593Smuzhiyun #define BIT_26 0x4000000
108*4882a593Smuzhiyun #define BIT_27 0x8000000
109*4882a593Smuzhiyun #define BIT_28 0x10000000
110*4882a593Smuzhiyun #define BIT_29 0x20000000
111*4882a593Smuzhiyun #define BIT_30 0x40000000
112*4882a593Smuzhiyun #define BIT_31 0x80000000
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * Macros to help code, maintain, etc.
116*4882a593Smuzhiyun **/
117*4882a593Smuzhiyun #define ql4_printk(level, ha, format, arg...) \
118*4882a593Smuzhiyun dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * Host adapter default definitions
123*4882a593Smuzhiyun ***********************************/
124*4882a593Smuzhiyun #define MAX_HBAS 16
125*4882a593Smuzhiyun #define MAX_BUSES 1
126*4882a593Smuzhiyun #define MAX_TARGETS MAX_DEV_DB_ENTRIES
127*4882a593Smuzhiyun #define MAX_LUNS 0xffff
128*4882a593Smuzhiyun #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
129*4882a593Smuzhiyun #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
130*4882a593Smuzhiyun #define MAX_PDU_ENTRIES 32
131*4882a593Smuzhiyun #define INVALID_ENTRY 0xFFFF
132*4882a593Smuzhiyun #define MAX_CMDS_TO_RISC 1024
133*4882a593Smuzhiyun #define MAX_SRBS MAX_CMDS_TO_RISC
134*4882a593Smuzhiyun #define MBOX_AEN_REG_COUNT 8
135*4882a593Smuzhiyun #define MAX_INIT_RETRIES 5
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Buffer sizes
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
141*4882a593Smuzhiyun #define RESPONSE_QUEUE_DEPTH 64
142*4882a593Smuzhiyun #define QUEUE_SIZE 64
143*4882a593Smuzhiyun #define DMA_BUFFER_SIZE 512
144*4882a593Smuzhiyun #define IOCB_HIWAT_CUSHION 4
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * Misc
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun #define MAC_ADDR_LEN 6 /* in bytes */
150*4882a593Smuzhiyun #define IP_ADDR_LEN 4 /* in bytes */
151*4882a593Smuzhiyun #define IPv6_ADDR_LEN 16 /* IPv6 address size */
152*4882a593Smuzhiyun #define DRIVER_NAME "qla4xxx"
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define MAX_LINKED_CMDS_PER_LUN 3
155*4882a593Smuzhiyun #define MAX_REQS_SERVICED_PER_INTR 1
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define ISCSI_IPADDR_SIZE 4 /* IP address size */
158*4882a593Smuzhiyun #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
159*4882a593Smuzhiyun #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
162*4882a593Smuzhiyun /* recovery timeout */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define LSDW(x) ((u32)((u64)(x)))
165*4882a593Smuzhiyun #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define DEV_DB_NON_PERSISTENT 0
168*4882a593Smuzhiyun #define DEV_DB_PERSISTENT 1
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define QL4_ISP_REG_DISCONNECT 0xffffffffU
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define COPY_ISID(dst_isid, src_isid) { \
173*4882a593Smuzhiyun int i, j; \
174*4882a593Smuzhiyun for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
175*4882a593Smuzhiyun dst_isid[i++] = src_isid[j--]; \
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define SET_BITVAL(o, n, v) { \
179*4882a593Smuzhiyun if (o) \
180*4882a593Smuzhiyun n |= v; \
181*4882a593Smuzhiyun else \
182*4882a593Smuzhiyun n &= ~v; \
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define OP_STATE(o, f, p) { \
186*4882a593Smuzhiyun p = (o & f) ? "enable" : "disable"; \
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Retry & Timeout Values
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun #define MBOX_TOV 60
193*4882a593Smuzhiyun #define SOFT_RESET_TOV 30
194*4882a593Smuzhiyun #define RESET_INTR_TOV 3
195*4882a593Smuzhiyun #define SEMAPHORE_TOV 10
196*4882a593Smuzhiyun #define ADAPTER_INIT_TOV 30
197*4882a593Smuzhiyun #define ADAPTER_RESET_TOV 180
198*4882a593Smuzhiyun #define EXTEND_CMD_TOV 60
199*4882a593Smuzhiyun #define WAIT_CMD_TOV 5
200*4882a593Smuzhiyun #define EH_WAIT_CMD_TOV 120
201*4882a593Smuzhiyun #define FIRMWARE_UP_TOV 60
202*4882a593Smuzhiyun #define RESET_FIRMWARE_TOV 30
203*4882a593Smuzhiyun #define LOGOUT_TOV 10
204*4882a593Smuzhiyun #define IOCB_TOV_MARGIN 10
205*4882a593Smuzhiyun #define RELOGIN_TOV 18
206*4882a593Smuzhiyun #define ISNS_DEREG_TOV 5
207*4882a593Smuzhiyun #define HBA_ONLINE_TOV 30
208*4882a593Smuzhiyun #define DISABLE_ACB_TOV 30
209*4882a593Smuzhiyun #define IP_CONFIG_TOV 30
210*4882a593Smuzhiyun #define LOGIN_TOV 12
211*4882a593Smuzhiyun #define BOOT_LOGIN_RESP_TOV 60
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define MAX_RESET_HA_RETRIES 2
214*4882a593Smuzhiyun #define FW_ALIVE_WAIT_TOV 3
215*4882a593Smuzhiyun #define IDC_EXTEND_TOV 8
216*4882a593Smuzhiyun #define IDC_COMP_TOV 5
217*4882a593Smuzhiyun #define LINK_UP_COMP_TOV 30
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * SCSI Request Block structure (srb) that is placed
223*4882a593Smuzhiyun * on cmd->SCp location of every I/O [We have 22 bytes available]
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun struct srb {
226*4882a593Smuzhiyun struct list_head list; /* (8) */
227*4882a593Smuzhiyun struct scsi_qla_host *ha; /* HA the SP is queued on */
228*4882a593Smuzhiyun struct ddb_entry *ddb;
229*4882a593Smuzhiyun uint16_t flags; /* (1) Status flags. */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
232*4882a593Smuzhiyun #define SRB_GOT_SENSE BIT_4 /* sense data received. */
233*4882a593Smuzhiyun uint8_t state; /* (1) Status flags. */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
236*4882a593Smuzhiyun #define SRB_FREE_STATE 1
237*4882a593Smuzhiyun #define SRB_ACTIVE_STATE 3
238*4882a593Smuzhiyun #define SRB_ACTIVE_TIMEOUT_STATE 4
239*4882a593Smuzhiyun #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct scsi_cmnd *cmd; /* (4) SCSI command block */
242*4882a593Smuzhiyun dma_addr_t dma_handle; /* (4) for unmap of single transfers */
243*4882a593Smuzhiyun struct kref srb_ref; /* reference count for this srb */
244*4882a593Smuzhiyun uint8_t err_id; /* error id */
245*4882a593Smuzhiyun #define SRB_ERR_PORT 1 /* Request failed because "port down" */
246*4882a593Smuzhiyun #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
247*4882a593Smuzhiyun #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
248*4882a593Smuzhiyun #define SRB_ERR_OTHER 4
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun uint16_t reserved;
251*4882a593Smuzhiyun uint16_t iocb_tov;
252*4882a593Smuzhiyun uint16_t iocb_cnt; /* Number of used iocbs */
253*4882a593Smuzhiyun uint16_t cc_stat;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Used for extended sense / status continuation */
256*4882a593Smuzhiyun uint8_t *req_sense_ptr;
257*4882a593Smuzhiyun uint16_t req_sense_len;
258*4882a593Smuzhiyun uint16_t reserved2;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Mailbox request block structure */
262*4882a593Smuzhiyun struct mrb {
263*4882a593Smuzhiyun struct scsi_qla_host *ha;
264*4882a593Smuzhiyun struct mbox_cmd_iocb *mbox;
265*4882a593Smuzhiyun uint32_t mbox_cmd;
266*4882a593Smuzhiyun uint16_t iocb_cnt; /* Number of used iocbs */
267*4882a593Smuzhiyun uint32_t pid;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * Asynchronous Event Queue structure
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun struct aen {
274*4882a593Smuzhiyun uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct ql4_aen_log {
278*4882a593Smuzhiyun int count;
279*4882a593Smuzhiyun struct aen entry[MAX_AEN_ENTRIES];
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun * Device Database (DDB) structure
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun struct ddb_entry {
286*4882a593Smuzhiyun struct scsi_qla_host *ha;
287*4882a593Smuzhiyun struct iscsi_cls_session *sess;
288*4882a593Smuzhiyun struct iscsi_cls_conn *conn;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun uint16_t fw_ddb_index; /* DDB firmware index */
291*4882a593Smuzhiyun uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
292*4882a593Smuzhiyun uint16_t ddb_type;
293*4882a593Smuzhiyun #define FLASH_DDB 0x01
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun struct dev_db_entry fw_ddb_entry;
296*4882a593Smuzhiyun int (*unblock_sess)(struct iscsi_cls_session *cls_session);
297*4882a593Smuzhiyun int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
298*4882a593Smuzhiyun struct ddb_entry *ddb_entry, uint32_t state);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Driver Re-login */
301*4882a593Smuzhiyun unsigned long flags; /* DDB Flags */
302*4882a593Smuzhiyun #define DDB_CONN_CLOSE_FAILURE 0 /* 0x00000001 */
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun uint16_t default_relogin_timeout; /* Max time to wait for
305*4882a593Smuzhiyun * relogin to complete */
306*4882a593Smuzhiyun atomic_t retry_relogin_timer; /* Min Time between relogins
307*4882a593Smuzhiyun * (4000 only) */
308*4882a593Smuzhiyun atomic_t relogin_timer; /* Max Time to wait for
309*4882a593Smuzhiyun * relogin to complete */
310*4882a593Smuzhiyun atomic_t relogin_retry_count; /* Num of times relogin has been
311*4882a593Smuzhiyun * retried */
312*4882a593Smuzhiyun uint32_t default_time2wait; /* Default Min time between
313*4882a593Smuzhiyun * relogins (+aens) */
314*4882a593Smuzhiyun uint16_t chap_tbl_idx;
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun struct qla_ddb_index {
318*4882a593Smuzhiyun struct list_head list;
319*4882a593Smuzhiyun uint16_t fw_ddb_idx;
320*4882a593Smuzhiyun uint16_t flash_ddb_idx;
321*4882a593Smuzhiyun struct dev_db_entry fw_ddb;
322*4882a593Smuzhiyun uint8_t flash_isid[6];
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define DDB_IPADDR_LEN 64
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun struct ql4_tuple_ddb {
328*4882a593Smuzhiyun int port;
329*4882a593Smuzhiyun int tpgt;
330*4882a593Smuzhiyun char ip_addr[DDB_IPADDR_LEN];
331*4882a593Smuzhiyun char iscsi_name[ISCSI_NAME_SIZE];
332*4882a593Smuzhiyun uint16_t options;
333*4882a593Smuzhiyun #define DDB_OPT_IPV6 0x0e0e
334*4882a593Smuzhiyun #define DDB_OPT_IPV4 0x0f0f
335*4882a593Smuzhiyun uint8_t isid[6];
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * DDB states.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun #define DDB_STATE_DEAD 0 /* We can no longer talk to
342*4882a593Smuzhiyun * this device */
343*4882a593Smuzhiyun #define DDB_STATE_ONLINE 1 /* Device ready to accept
344*4882a593Smuzhiyun * commands */
345*4882a593Smuzhiyun #define DDB_STATE_MISSING 2 /* Device logged off, trying
346*4882a593Smuzhiyun * to re-login */
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * DDB flags.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun #define DF_RELOGIN 0 /* Relogin to device */
352*4882a593Smuzhiyun #define DF_BOOT_TGT 1 /* Boot target entry */
353*4882a593Smuzhiyun #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
354*4882a593Smuzhiyun #define DF_FO_MASKED 3
355*4882a593Smuzhiyun #define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun enum qla4_work_type {
358*4882a593Smuzhiyun QLA4_EVENT_AEN,
359*4882a593Smuzhiyun QLA4_EVENT_PING_STATUS,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun struct qla4_work_evt {
363*4882a593Smuzhiyun struct list_head list;
364*4882a593Smuzhiyun enum qla4_work_type type;
365*4882a593Smuzhiyun union {
366*4882a593Smuzhiyun struct {
367*4882a593Smuzhiyun enum iscsi_host_event_code code;
368*4882a593Smuzhiyun uint32_t data_size;
369*4882a593Smuzhiyun uint8_t data[0];
370*4882a593Smuzhiyun } aen;
371*4882a593Smuzhiyun struct {
372*4882a593Smuzhiyun uint32_t status;
373*4882a593Smuzhiyun uint32_t pid;
374*4882a593Smuzhiyun uint32_t data_size;
375*4882a593Smuzhiyun uint8_t data[0];
376*4882a593Smuzhiyun } ping;
377*4882a593Smuzhiyun } u;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun struct ql82xx_hw_data {
381*4882a593Smuzhiyun /* Offsets for flash/nvram access (set to ~0 if not used). */
382*4882a593Smuzhiyun uint32_t flash_conf_off;
383*4882a593Smuzhiyun uint32_t flash_data_off;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun uint32_t fdt_wrt_disable;
386*4882a593Smuzhiyun uint32_t fdt_erase_cmd;
387*4882a593Smuzhiyun uint32_t fdt_block_size;
388*4882a593Smuzhiyun uint32_t fdt_unprotect_sec_cmd;
389*4882a593Smuzhiyun uint32_t fdt_protect_sec_cmd;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun uint32_t flt_region_flt;
392*4882a593Smuzhiyun uint32_t flt_region_fdt;
393*4882a593Smuzhiyun uint32_t flt_region_boot;
394*4882a593Smuzhiyun uint32_t flt_region_bootload;
395*4882a593Smuzhiyun uint32_t flt_region_fw;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun uint32_t flt_iscsi_param;
398*4882a593Smuzhiyun uint32_t flt_region_chap;
399*4882a593Smuzhiyun uint32_t flt_chap_size;
400*4882a593Smuzhiyun uint32_t flt_region_ddb;
401*4882a593Smuzhiyun uint32_t flt_ddb_size;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun struct qla4_8xxx_legacy_intr_set {
405*4882a593Smuzhiyun uint32_t int_vec_bit;
406*4882a593Smuzhiyun uint32_t tgt_status_reg;
407*4882a593Smuzhiyun uint32_t tgt_mask_reg;
408*4882a593Smuzhiyun uint32_t pci_int_reg;
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* MSI-X Support */
412*4882a593Smuzhiyun #define QLA_MSIX_ENTRIES 2
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun * ISP Operations
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun struct isp_operations {
418*4882a593Smuzhiyun int (*iospace_config) (struct scsi_qla_host *ha);
419*4882a593Smuzhiyun void (*pci_config) (struct scsi_qla_host *);
420*4882a593Smuzhiyun void (*disable_intrs) (struct scsi_qla_host *);
421*4882a593Smuzhiyun void (*enable_intrs) (struct scsi_qla_host *);
422*4882a593Smuzhiyun int (*start_firmware) (struct scsi_qla_host *);
423*4882a593Smuzhiyun int (*restart_firmware) (struct scsi_qla_host *);
424*4882a593Smuzhiyun irqreturn_t (*intr_handler) (int , void *);
425*4882a593Smuzhiyun void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
426*4882a593Smuzhiyun int (*need_reset) (struct scsi_qla_host *);
427*4882a593Smuzhiyun int (*reset_chip) (struct scsi_qla_host *);
428*4882a593Smuzhiyun int (*reset_firmware) (struct scsi_qla_host *);
429*4882a593Smuzhiyun void (*queue_iocb) (struct scsi_qla_host *);
430*4882a593Smuzhiyun void (*complete_iocb) (struct scsi_qla_host *);
431*4882a593Smuzhiyun uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
432*4882a593Smuzhiyun uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
433*4882a593Smuzhiyun int (*get_sys_info) (struct scsi_qla_host *);
434*4882a593Smuzhiyun uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
435*4882a593Smuzhiyun void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
436*4882a593Smuzhiyun int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
437*4882a593Smuzhiyun int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
438*4882a593Smuzhiyun int (*idc_lock) (struct scsi_qla_host *);
439*4882a593Smuzhiyun void (*idc_unlock) (struct scsi_qla_host *);
440*4882a593Smuzhiyun void (*rom_lock_recovery) (struct scsi_qla_host *);
441*4882a593Smuzhiyun void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
442*4882a593Smuzhiyun void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun struct ql4_mdump_size_table {
446*4882a593Smuzhiyun uint32_t size;
447*4882a593Smuzhiyun uint32_t size_cmask_02;
448*4882a593Smuzhiyun uint32_t size_cmask_04;
449*4882a593Smuzhiyun uint32_t size_cmask_08;
450*4882a593Smuzhiyun uint32_t size_cmask_10;
451*4882a593Smuzhiyun uint32_t size_cmask_FF;
452*4882a593Smuzhiyun uint32_t version;
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*qla4xxx ipaddress configuration details */
456*4882a593Smuzhiyun struct ipaddress_config {
457*4882a593Smuzhiyun uint16_t ipv4_options;
458*4882a593Smuzhiyun uint16_t tcp_options;
459*4882a593Smuzhiyun uint16_t ipv4_vlan_tag;
460*4882a593Smuzhiyun uint8_t ipv4_addr_state;
461*4882a593Smuzhiyun uint8_t ip_address[IP_ADDR_LEN];
462*4882a593Smuzhiyun uint8_t subnet_mask[IP_ADDR_LEN];
463*4882a593Smuzhiyun uint8_t gateway[IP_ADDR_LEN];
464*4882a593Smuzhiyun uint32_t ipv6_options;
465*4882a593Smuzhiyun uint32_t ipv6_addl_options;
466*4882a593Smuzhiyun uint8_t ipv6_link_local_state;
467*4882a593Smuzhiyun uint8_t ipv6_addr0_state;
468*4882a593Smuzhiyun uint8_t ipv6_addr1_state;
469*4882a593Smuzhiyun uint8_t ipv6_default_router_state;
470*4882a593Smuzhiyun uint16_t ipv6_vlan_tag;
471*4882a593Smuzhiyun struct in6_addr ipv6_link_local_addr;
472*4882a593Smuzhiyun struct in6_addr ipv6_addr0;
473*4882a593Smuzhiyun struct in6_addr ipv6_addr1;
474*4882a593Smuzhiyun struct in6_addr ipv6_default_router_addr;
475*4882a593Smuzhiyun uint16_t eth_mtu_size;
476*4882a593Smuzhiyun uint16_t ipv4_port;
477*4882a593Smuzhiyun uint16_t ipv6_port;
478*4882a593Smuzhiyun uint8_t control;
479*4882a593Smuzhiyun uint16_t ipv6_tcp_options;
480*4882a593Smuzhiyun uint8_t tcp_wsf;
481*4882a593Smuzhiyun uint8_t ipv6_tcp_wsf;
482*4882a593Smuzhiyun uint8_t ipv4_tos;
483*4882a593Smuzhiyun uint8_t ipv4_cache_id;
484*4882a593Smuzhiyun uint8_t ipv6_cache_id;
485*4882a593Smuzhiyun uint8_t ipv4_alt_cid_len;
486*4882a593Smuzhiyun uint8_t ipv4_alt_cid[11];
487*4882a593Smuzhiyun uint8_t ipv4_vid_len;
488*4882a593Smuzhiyun uint8_t ipv4_vid[11];
489*4882a593Smuzhiyun uint8_t ipv4_ttl;
490*4882a593Smuzhiyun uint16_t ipv6_flow_lbl;
491*4882a593Smuzhiyun uint8_t ipv6_traffic_class;
492*4882a593Smuzhiyun uint8_t ipv6_hop_limit;
493*4882a593Smuzhiyun uint32_t ipv6_nd_reach_time;
494*4882a593Smuzhiyun uint32_t ipv6_nd_rexmit_timer;
495*4882a593Smuzhiyun uint32_t ipv6_nd_stale_timeout;
496*4882a593Smuzhiyun uint8_t ipv6_dup_addr_detect_count;
497*4882a593Smuzhiyun uint32_t ipv6_gw_advrt_mtu;
498*4882a593Smuzhiyun uint16_t def_timeout;
499*4882a593Smuzhiyun uint8_t abort_timer;
500*4882a593Smuzhiyun uint16_t iscsi_options;
501*4882a593Smuzhiyun uint16_t iscsi_max_pdu_size;
502*4882a593Smuzhiyun uint16_t iscsi_first_burst_len;
503*4882a593Smuzhiyun uint16_t iscsi_max_outstnd_r2t;
504*4882a593Smuzhiyun uint16_t iscsi_max_burst_len;
505*4882a593Smuzhiyun uint8_t iscsi_name[224];
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define QL4_CHAP_MAX_NAME_LEN 256
509*4882a593Smuzhiyun #define QL4_CHAP_MAX_SECRET_LEN 100
510*4882a593Smuzhiyun #define LOCAL_CHAP 0
511*4882a593Smuzhiyun #define BIDI_CHAP 1
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun struct ql4_chap_format {
514*4882a593Smuzhiyun u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
515*4882a593Smuzhiyun u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
516*4882a593Smuzhiyun u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
517*4882a593Smuzhiyun u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
518*4882a593Smuzhiyun u16 intr_chap_name_length;
519*4882a593Smuzhiyun u16 intr_secret_length;
520*4882a593Smuzhiyun u16 target_chap_name_length;
521*4882a593Smuzhiyun u16 target_secret_length;
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun struct ip_address_format {
525*4882a593Smuzhiyun u8 ip_type;
526*4882a593Smuzhiyun u8 ip_address[16];
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun struct ql4_conn_info {
530*4882a593Smuzhiyun u16 dest_port;
531*4882a593Smuzhiyun struct ip_address_format dest_ipaddr;
532*4882a593Smuzhiyun struct ql4_chap_format chap;
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun struct ql4_boot_session_info {
536*4882a593Smuzhiyun u8 target_name[224];
537*4882a593Smuzhiyun struct ql4_conn_info conn_list[1];
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun struct ql4_boot_tgt_info {
541*4882a593Smuzhiyun struct ql4_boot_session_info boot_pri_sess;
542*4882a593Smuzhiyun struct ql4_boot_session_info boot_sec_sess;
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /*
546*4882a593Smuzhiyun * Linux Host Adapter structure
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun struct scsi_qla_host {
549*4882a593Smuzhiyun /* Linux adapter configuration data */
550*4882a593Smuzhiyun unsigned long flags;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define AF_ONLINE 0 /* 0x00000001 */
553*4882a593Smuzhiyun #define AF_INIT_DONE 1 /* 0x00000002 */
554*4882a593Smuzhiyun #define AF_MBOX_COMMAND 2 /* 0x00000004 */
555*4882a593Smuzhiyun #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
556*4882a593Smuzhiyun #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
557*4882a593Smuzhiyun #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
558*4882a593Smuzhiyun #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
559*4882a593Smuzhiyun #define AF_LINK_UP 8 /* 0x00000100 */
560*4882a593Smuzhiyun #define AF_LOOPBACK 9 /* 0x00000200 */
561*4882a593Smuzhiyun #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
562*4882a593Smuzhiyun #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
563*4882a593Smuzhiyun #define AF_HA_REMOVAL 12 /* 0x00001000 */
564*4882a593Smuzhiyun #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
565*4882a593Smuzhiyun #define AF_FW_RECOVERY 19 /* 0x00080000 */
566*4882a593Smuzhiyun #define AF_EEH_BUSY 20 /* 0x00100000 */
567*4882a593Smuzhiyun #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
568*4882a593Smuzhiyun #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
569*4882a593Smuzhiyun #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
570*4882a593Smuzhiyun #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
571*4882a593Smuzhiyun #define AF_82XX_DUMP_READING 26 /* 0x04000000 */
572*4882a593Smuzhiyun #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
573*4882a593Smuzhiyun #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun unsigned long dpc_flags;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define DPC_RESET_HA 1 /* 0x00000002 */
578*4882a593Smuzhiyun #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
579*4882a593Smuzhiyun #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
580*4882a593Smuzhiyun #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
581*4882a593Smuzhiyun #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
582*4882a593Smuzhiyun #define DPC_ISNS_RESTART 7 /* 0x00000080 */
583*4882a593Smuzhiyun #define DPC_AEN 9 /* 0x00000200 */
584*4882a593Smuzhiyun #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
585*4882a593Smuzhiyun #define DPC_LINK_CHANGED 18 /* 0x00040000 */
586*4882a593Smuzhiyun #define DPC_RESET_ACTIVE 20 /* 0x00100000 */
587*4882a593Smuzhiyun #define DPC_HA_UNRECOVERABLE 21 /* 0x00200000 ISP-82xx only*/
588*4882a593Smuzhiyun #define DPC_HA_NEED_QUIESCENT 22 /* 0x00400000 ISP-82xx only*/
589*4882a593Smuzhiyun #define DPC_POST_IDC_ACK 23 /* 0x00800000 */
590*4882a593Smuzhiyun #define DPC_RESTORE_ACB 24 /* 0x01000000 */
591*4882a593Smuzhiyun #define DPC_SYSFS_DDB_EXPORT 25 /* 0x02000000 */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun struct Scsi_Host *host; /* pointer to host data */
594*4882a593Smuzhiyun uint32_t tot_ddbs;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun uint16_t iocb_cnt;
597*4882a593Smuzhiyun uint16_t iocb_hiwat;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* SRB cache. */
600*4882a593Smuzhiyun #define SRB_MIN_REQ 128
601*4882a593Smuzhiyun mempool_t *srb_mempool;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* pci information */
604*4882a593Smuzhiyun struct pci_dev *pdev;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun struct isp_reg __iomem *reg; /* Base I/O address */
607*4882a593Smuzhiyun unsigned long pio_address;
608*4882a593Smuzhiyun unsigned long pio_length;
609*4882a593Smuzhiyun #define MIN_IOBASE_LEN 0x100
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun uint16_t req_q_count;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun unsigned long host_no;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* NVRAM registers */
616*4882a593Smuzhiyun struct eeprom_data *nvram;
617*4882a593Smuzhiyun spinlock_t hardware_lock ____cacheline_aligned;
618*4882a593Smuzhiyun uint32_t eeprom_cmd_data;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Counters for general statistics */
621*4882a593Smuzhiyun uint64_t isr_count;
622*4882a593Smuzhiyun uint64_t adapter_error_count;
623*4882a593Smuzhiyun uint64_t device_error_count;
624*4882a593Smuzhiyun uint64_t total_io_count;
625*4882a593Smuzhiyun uint64_t total_mbytes_xferred;
626*4882a593Smuzhiyun uint64_t link_failure_count;
627*4882a593Smuzhiyun uint64_t invalid_crc_count;
628*4882a593Smuzhiyun uint32_t bytes_xfered;
629*4882a593Smuzhiyun uint32_t spurious_int_count;
630*4882a593Smuzhiyun uint32_t aborted_io_count;
631*4882a593Smuzhiyun uint32_t io_timeout_count;
632*4882a593Smuzhiyun uint32_t mailbox_timeout_count;
633*4882a593Smuzhiyun uint32_t seconds_since_last_intr;
634*4882a593Smuzhiyun uint32_t seconds_since_last_heartbeat;
635*4882a593Smuzhiyun uint32_t mac_index;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Info Needed for Management App */
638*4882a593Smuzhiyun /* --- From GetFwVersion --- */
639*4882a593Smuzhiyun uint32_t firmware_version[2];
640*4882a593Smuzhiyun uint32_t patch_number;
641*4882a593Smuzhiyun uint32_t build_number;
642*4882a593Smuzhiyun uint32_t board_id;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* --- From Init_FW --- */
645*4882a593Smuzhiyun /* init_cb_t *init_cb; */
646*4882a593Smuzhiyun uint16_t firmware_options;
647*4882a593Smuzhiyun uint8_t alias[32];
648*4882a593Smuzhiyun uint8_t name_string[256];
649*4882a593Smuzhiyun uint8_t heartbeat_interval;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* --- From FlashSysInfo --- */
652*4882a593Smuzhiyun uint8_t my_mac[MAC_ADDR_LEN];
653*4882a593Smuzhiyun uint8_t serial_number[16];
654*4882a593Smuzhiyun uint16_t port_num;
655*4882a593Smuzhiyun /* --- From GetFwState --- */
656*4882a593Smuzhiyun uint32_t firmware_state;
657*4882a593Smuzhiyun uint32_t addl_fw_state;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Linux kernel thread */
660*4882a593Smuzhiyun struct workqueue_struct *dpc_thread;
661*4882a593Smuzhiyun struct work_struct dpc_work;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Linux timer thread */
664*4882a593Smuzhiyun struct timer_list timer;
665*4882a593Smuzhiyun uint32_t timer_active;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* Recovery Timers */
668*4882a593Smuzhiyun atomic_t check_relogin_timeouts;
669*4882a593Smuzhiyun uint32_t retry_reset_ha_cnt;
670*4882a593Smuzhiyun uint32_t isp_reset_timer; /* reset test timer */
671*4882a593Smuzhiyun uint32_t nic_reset_timer; /* simulated nic reset test timer */
672*4882a593Smuzhiyun int eh_start;
673*4882a593Smuzhiyun struct list_head free_srb_q;
674*4882a593Smuzhiyun uint16_t free_srb_q_count;
675*4882a593Smuzhiyun uint16_t num_srbs_allocated;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* DMA Memory Block */
678*4882a593Smuzhiyun void *queues;
679*4882a593Smuzhiyun dma_addr_t queues_dma;
680*4882a593Smuzhiyun unsigned long queues_len;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun #define MEM_ALIGN_VALUE \
683*4882a593Smuzhiyun ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
684*4882a593Smuzhiyun sizeof(struct queue_entry))
685*4882a593Smuzhiyun /* request and response queue variables */
686*4882a593Smuzhiyun dma_addr_t request_dma;
687*4882a593Smuzhiyun struct queue_entry *request_ring;
688*4882a593Smuzhiyun struct queue_entry *request_ptr;
689*4882a593Smuzhiyun dma_addr_t response_dma;
690*4882a593Smuzhiyun struct queue_entry *response_ring;
691*4882a593Smuzhiyun struct queue_entry *response_ptr;
692*4882a593Smuzhiyun dma_addr_t shadow_regs_dma;
693*4882a593Smuzhiyun struct shadow_regs *shadow_regs;
694*4882a593Smuzhiyun uint16_t request_in; /* Current indexes. */
695*4882a593Smuzhiyun uint16_t request_out;
696*4882a593Smuzhiyun uint16_t response_in;
697*4882a593Smuzhiyun uint16_t response_out;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* aen queue variables */
700*4882a593Smuzhiyun uint16_t aen_q_count; /* Number of available aen_q entries */
701*4882a593Smuzhiyun uint16_t aen_in; /* Current indexes */
702*4882a593Smuzhiyun uint16_t aen_out;
703*4882a593Smuzhiyun struct aen aen_q[MAX_AEN_ENTRIES];
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun struct ql4_aen_log aen_log;/* tracks all aens */
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* This mutex protects several threads to do mailbox commands
708*4882a593Smuzhiyun * concurrently.
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun struct mutex mbox_sem;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* temporary mailbox status registers */
713*4882a593Smuzhiyun volatile uint8_t mbox_status_count;
714*4882a593Smuzhiyun volatile uint32_t mbox_status[MBOX_REG_COUNT];
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* FW ddb index map */
717*4882a593Smuzhiyun struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* Saved srb for status continuation entry processing */
720*4882a593Smuzhiyun struct srb *status_srb;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun uint8_t acb_version;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* qla82xx specific fields */
725*4882a593Smuzhiyun struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
726*4882a593Smuzhiyun unsigned long nx_pcibase; /* Base I/O address */
727*4882a593Smuzhiyun uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
728*4882a593Smuzhiyun unsigned long nx_db_wr_ptr; /* Door bell write pointer */
729*4882a593Smuzhiyun unsigned long first_page_group_start;
730*4882a593Smuzhiyun unsigned long first_page_group_end;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun uint32_t crb_win;
733*4882a593Smuzhiyun uint32_t curr_window;
734*4882a593Smuzhiyun uint32_t ddr_mn_window;
735*4882a593Smuzhiyun unsigned long mn_win_crb;
736*4882a593Smuzhiyun unsigned long ms_win_crb;
737*4882a593Smuzhiyun int qdr_sn_window;
738*4882a593Smuzhiyun rwlock_t hw_lock;
739*4882a593Smuzhiyun uint16_t func_num;
740*4882a593Smuzhiyun int link_width;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
743*4882a593Smuzhiyun u32 nx_crb_mask;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun uint8_t revision_id;
746*4882a593Smuzhiyun uint32_t fw_heartbeat_counter;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun struct isp_operations *isp_ops;
749*4882a593Smuzhiyun struct ql82xx_hw_data hw;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun uint32_t nx_dev_init_timeout;
752*4882a593Smuzhiyun uint32_t nx_reset_timeout;
753*4882a593Smuzhiyun void *fw_dump;
754*4882a593Smuzhiyun uint32_t fw_dump_size;
755*4882a593Smuzhiyun uint32_t fw_dump_capture_mask;
756*4882a593Smuzhiyun void *fw_dump_tmplt_hdr;
757*4882a593Smuzhiyun uint32_t fw_dump_tmplt_size;
758*4882a593Smuzhiyun uint32_t fw_dump_skip_size;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun struct completion mbx_intr_comp;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun struct ipaddress_config ip_config;
763*4882a593Smuzhiyun struct iscsi_iface *iface_ipv4;
764*4882a593Smuzhiyun struct iscsi_iface *iface_ipv6_0;
765*4882a593Smuzhiyun struct iscsi_iface *iface_ipv6_1;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* --- From About Firmware --- */
768*4882a593Smuzhiyun struct about_fw_info fw_info;
769*4882a593Smuzhiyun uint32_t fw_uptime_secs; /* seconds elapsed since fw bootup */
770*4882a593Smuzhiyun uint32_t fw_uptime_msecs; /* milliseconds beyond elapsed seconds */
771*4882a593Smuzhiyun uint16_t def_timeout; /* Default login timeout */
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun uint32_t flash_state;
774*4882a593Smuzhiyun #define QLFLASH_WAITING 0
775*4882a593Smuzhiyun #define QLFLASH_READING 1
776*4882a593Smuzhiyun #define QLFLASH_WRITING 2
777*4882a593Smuzhiyun struct dma_pool *chap_dma_pool;
778*4882a593Smuzhiyun uint8_t *chap_list; /* CHAP table cache */
779*4882a593Smuzhiyun struct mutex chap_sem;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun #define CHAP_DMA_BLOCK_SIZE 512
782*4882a593Smuzhiyun struct workqueue_struct *task_wq;
783*4882a593Smuzhiyun unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
784*4882a593Smuzhiyun #define SYSFS_FLAG_FW_SEL_BOOT 2
785*4882a593Smuzhiyun struct iscsi_boot_kset *boot_kset;
786*4882a593Smuzhiyun struct ql4_boot_tgt_info boot_tgt;
787*4882a593Smuzhiyun uint16_t phy_port_num;
788*4882a593Smuzhiyun uint16_t phy_port_cnt;
789*4882a593Smuzhiyun uint16_t iscsi_pci_func_cnt;
790*4882a593Smuzhiyun uint8_t model_name[16];
791*4882a593Smuzhiyun struct completion disable_acb_comp;
792*4882a593Smuzhiyun struct dma_pool *fw_ddb_dma_pool;
793*4882a593Smuzhiyun #define DDB_DMA_BLOCK_SIZE 512
794*4882a593Smuzhiyun uint16_t pri_ddb_idx;
795*4882a593Smuzhiyun uint16_t sec_ddb_idx;
796*4882a593Smuzhiyun int is_reset;
797*4882a593Smuzhiyun uint16_t temperature;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* event work list */
800*4882a593Smuzhiyun struct list_head work_list;
801*4882a593Smuzhiyun spinlock_t work_lock;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* mbox iocb */
804*4882a593Smuzhiyun #define MAX_MRB 128
805*4882a593Smuzhiyun struct mrb *active_mrb_array[MAX_MRB];
806*4882a593Smuzhiyun uint32_t mrb_index;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun uint32_t *reg_tbl;
809*4882a593Smuzhiyun struct qla4_83xx_reset_template reset_tmplt;
810*4882a593Smuzhiyun struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
811*4882a593Smuzhiyun for ISP8324 and
812*4882a593Smuzhiyun and ISP8042 */
813*4882a593Smuzhiyun uint32_t pf_bit;
814*4882a593Smuzhiyun struct qla4_83xx_idc_information idc_info;
815*4882a593Smuzhiyun struct addr_ctrl_blk *saved_acb;
816*4882a593Smuzhiyun int notify_idc_comp;
817*4882a593Smuzhiyun int notify_link_up_comp;
818*4882a593Smuzhiyun int idc_extend_tmo;
819*4882a593Smuzhiyun struct completion idc_comp;
820*4882a593Smuzhiyun struct completion link_up_comp;
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun struct ql4_task_data {
824*4882a593Smuzhiyun struct scsi_qla_host *ha;
825*4882a593Smuzhiyun uint8_t iocb_req_cnt;
826*4882a593Smuzhiyun dma_addr_t data_dma;
827*4882a593Smuzhiyun void *req_buffer;
828*4882a593Smuzhiyun dma_addr_t req_dma;
829*4882a593Smuzhiyun uint32_t req_len;
830*4882a593Smuzhiyun void *resp_buffer;
831*4882a593Smuzhiyun dma_addr_t resp_dma;
832*4882a593Smuzhiyun uint32_t resp_len;
833*4882a593Smuzhiyun struct iscsi_task *task;
834*4882a593Smuzhiyun struct passthru_status sts;
835*4882a593Smuzhiyun struct work_struct task_work;
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun struct qla_endpoint {
839*4882a593Smuzhiyun struct Scsi_Host *host;
840*4882a593Smuzhiyun struct sockaddr_storage dst_addr;
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun struct qla_conn {
844*4882a593Smuzhiyun struct qla_endpoint *qla_ep;
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun
is_ipv4_enabled(struct scsi_qla_host * ha)847*4882a593Smuzhiyun static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
is_ipv6_enabled(struct scsi_qla_host * ha)852*4882a593Smuzhiyun static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun return ((ha->ip_config.ipv6_options &
855*4882a593Smuzhiyun IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
is_qla4010(struct scsi_qla_host * ha)858*4882a593Smuzhiyun static inline int is_qla4010(struct scsi_qla_host *ha)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
is_qla4022(struct scsi_qla_host * ha)863*4882a593Smuzhiyun static inline int is_qla4022(struct scsi_qla_host *ha)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
is_qla4032(struct scsi_qla_host * ha)868*4882a593Smuzhiyun static inline int is_qla4032(struct scsi_qla_host *ha)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
is_qla40XX(struct scsi_qla_host * ha)873*4882a593Smuzhiyun static inline int is_qla40XX(struct scsi_qla_host *ha)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
is_qla8022(struct scsi_qla_host * ha)878*4882a593Smuzhiyun static inline int is_qla8022(struct scsi_qla_host *ha)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
is_qla8032(struct scsi_qla_host * ha)883*4882a593Smuzhiyun static inline int is_qla8032(struct scsi_qla_host *ha)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
is_qla8042(struct scsi_qla_host * ha)888*4882a593Smuzhiyun static inline int is_qla8042(struct scsi_qla_host *ha)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
is_qla80XX(struct scsi_qla_host * ha)893*4882a593Smuzhiyun static inline int is_qla80XX(struct scsi_qla_host *ha)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun return is_qla8022(ha) || is_qla8032(ha) || is_qla8042(ha);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
is_aer_supported(struct scsi_qla_host * ha)898*4882a593Smuzhiyun static inline int is_aer_supported(struct scsi_qla_host *ha)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
901*4882a593Smuzhiyun (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324) ||
902*4882a593Smuzhiyun (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042));
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
adapter_up(struct scsi_qla_host * ha)905*4882a593Smuzhiyun static inline int adapter_up(struct scsi_qla_host *ha)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
908*4882a593Smuzhiyun (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
909*4882a593Smuzhiyun (!test_bit(AF_LOOPBACK, &ha->flags));
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
to_qla_host(struct Scsi_Host * shost)912*4882a593Smuzhiyun static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun return (struct scsi_qla_host *)iscsi_host_priv(shost);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
isp_semaphore(struct scsi_qla_host * ha)917*4882a593Smuzhiyun static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun return (is_qla4010(ha) ?
920*4882a593Smuzhiyun &ha->reg->u1.isp4010.nvram :
921*4882a593Smuzhiyun &ha->reg->u1.isp4022.semaphore);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
isp_nvram(struct scsi_qla_host * ha)924*4882a593Smuzhiyun static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun return (is_qla4010(ha) ?
927*4882a593Smuzhiyun &ha->reg->u1.isp4010.nvram :
928*4882a593Smuzhiyun &ha->reg->u1.isp4022.nvram);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
isp_ext_hw_conf(struct scsi_qla_host * ha)931*4882a593Smuzhiyun static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun return (is_qla4010(ha) ?
934*4882a593Smuzhiyun &ha->reg->u2.isp4010.ext_hw_conf :
935*4882a593Smuzhiyun &ha->reg->u2.isp4022.p0.ext_hw_conf);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
isp_port_status(struct scsi_qla_host * ha)938*4882a593Smuzhiyun static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun return (is_qla4010(ha) ?
941*4882a593Smuzhiyun &ha->reg->u2.isp4010.port_status :
942*4882a593Smuzhiyun &ha->reg->u2.isp4022.p0.port_status);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
isp_port_ctrl(struct scsi_qla_host * ha)945*4882a593Smuzhiyun static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun return (is_qla4010(ha) ?
948*4882a593Smuzhiyun &ha->reg->u2.isp4010.port_ctrl :
949*4882a593Smuzhiyun &ha->reg->u2.isp4022.p0.port_ctrl);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
isp_port_error_status(struct scsi_qla_host * ha)952*4882a593Smuzhiyun static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun return (is_qla4010(ha) ?
955*4882a593Smuzhiyun &ha->reg->u2.isp4010.port_err_status :
956*4882a593Smuzhiyun &ha->reg->u2.isp4022.p0.port_err_status);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
isp_gp_out(struct scsi_qla_host * ha)959*4882a593Smuzhiyun static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun return (is_qla4010(ha) ?
962*4882a593Smuzhiyun &ha->reg->u2.isp4010.gp_out :
963*4882a593Smuzhiyun &ha->reg->u2.isp4022.p0.gp_out);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
eeprom_ext_hw_conf_offset(struct scsi_qla_host * ha)966*4882a593Smuzhiyun static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun return (is_qla4010(ha) ?
969*4882a593Smuzhiyun offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
970*4882a593Smuzhiyun offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
974*4882a593Smuzhiyun void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
975*4882a593Smuzhiyun int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
976*4882a593Smuzhiyun
ql4xxx_lock_flash(struct scsi_qla_host * a)977*4882a593Smuzhiyun static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun if (is_qla4010(a))
980*4882a593Smuzhiyun return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
981*4882a593Smuzhiyun QL4010_FLASH_SEM_BITS);
982*4882a593Smuzhiyun else
983*4882a593Smuzhiyun return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
984*4882a593Smuzhiyun (QL4022_RESOURCE_BITS_BASE_CODE |
985*4882a593Smuzhiyun (a->mac_index)) << 13);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
ql4xxx_unlock_flash(struct scsi_qla_host * a)988*4882a593Smuzhiyun static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun if (is_qla4010(a))
991*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
992*4882a593Smuzhiyun else
993*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
ql4xxx_lock_nvram(struct scsi_qla_host * a)996*4882a593Smuzhiyun static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun if (is_qla4010(a))
999*4882a593Smuzhiyun return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
1000*4882a593Smuzhiyun QL4010_NVRAM_SEM_BITS);
1001*4882a593Smuzhiyun else
1002*4882a593Smuzhiyun return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
1003*4882a593Smuzhiyun (QL4022_RESOURCE_BITS_BASE_CODE |
1004*4882a593Smuzhiyun (a->mac_index)) << 10);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
ql4xxx_unlock_nvram(struct scsi_qla_host * a)1007*4882a593Smuzhiyun static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun if (is_qla4010(a))
1010*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
1011*4882a593Smuzhiyun else
1012*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
ql4xxx_lock_drvr(struct scsi_qla_host * a)1015*4882a593Smuzhiyun static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun if (is_qla4010(a))
1018*4882a593Smuzhiyun return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
1019*4882a593Smuzhiyun QL4010_DRVR_SEM_BITS);
1020*4882a593Smuzhiyun else
1021*4882a593Smuzhiyun return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
1022*4882a593Smuzhiyun (QL4022_RESOURCE_BITS_BASE_CODE |
1023*4882a593Smuzhiyun (a->mac_index)) << 1);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
ql4xxx_unlock_drvr(struct scsi_qla_host * a)1026*4882a593Smuzhiyun static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun if (is_qla4010(a))
1029*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
1030*4882a593Smuzhiyun else
1031*4882a593Smuzhiyun ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
ql4xxx_reset_active(struct scsi_qla_host * ha)1034*4882a593Smuzhiyun static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
1037*4882a593Smuzhiyun test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
1038*4882a593Smuzhiyun test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
1039*4882a593Smuzhiyun test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
1040*4882a593Smuzhiyun test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
1041*4882a593Smuzhiyun test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
qla4_8xxx_rd_direct(struct scsi_qla_host * ha,const uint32_t crb_reg)1045*4882a593Smuzhiyun static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
1046*4882a593Smuzhiyun const uint32_t crb_reg)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
qla4_8xxx_wr_direct(struct scsi_qla_host * ha,const uint32_t crb_reg,const uint32_t value)1051*4882a593Smuzhiyun static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
1052*4882a593Smuzhiyun const uint32_t crb_reg,
1053*4882a593Smuzhiyun const uint32_t value)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /*---------------------------------------------------------------------------*/
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun #define INIT_ADAPTER 0
1063*4882a593Smuzhiyun #define RESET_ADAPTER 1
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun #define PRESERVE_DDB_LIST 0
1066*4882a593Smuzhiyun #define REBUILD_DDB_LIST 1
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* Defines for process_aen() */
1069*4882a593Smuzhiyun #define PROCESS_ALL_AENS 0
1070*4882a593Smuzhiyun #define FLUSH_DDB_CHANGED_AENS 1
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* Defines for udev events */
1073*4882a593Smuzhiyun #define QL4_UEVENT_CODE_FW_DUMP 0
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun #endif /*_QLA4XXX_H */
1076