1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * QLogic iSCSI HBA Driver
4*4882a593Smuzhiyun * Copyright (c) 2003-2012 QLogic Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "ql4_def.h"
8*4882a593Smuzhiyun #include "ql4_glbl.h"
9*4882a593Smuzhiyun #include "ql4_dbg.h"
10*4882a593Smuzhiyun #include "ql4_inline.h"
11*4882a593Smuzhiyun
qla4xxx_dump_buffer(void * b,uint32_t size)12*4882a593Smuzhiyun void qla4xxx_dump_buffer(void *b, uint32_t size)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun uint32_t cnt;
15*4882a593Smuzhiyun uint8_t *c = b;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun printk(" 0 1 2 3 4 5 6 7 8 9 Ah Bh Ch Dh Eh "
18*4882a593Smuzhiyun "Fh\n");
19*4882a593Smuzhiyun printk("------------------------------------------------------------"
20*4882a593Smuzhiyun "--\n");
21*4882a593Smuzhiyun for (cnt = 0; cnt < size; c++) {
22*4882a593Smuzhiyun printk("%02x", *c);
23*4882a593Smuzhiyun if (!(++cnt % 16))
24*4882a593Smuzhiyun printk("\n");
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun else
27*4882a593Smuzhiyun printk(" ");
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun printk(KERN_INFO "\n");
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
qla4xxx_dump_registers(struct scsi_qla_host * ha)32*4882a593Smuzhiyun void qla4xxx_dump_registers(struct scsi_qla_host *ha)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun uint8_t i;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun if (is_qla8022(ha)) {
37*4882a593Smuzhiyun for (i = 1; i < MBOX_REG_COUNT; i++)
38*4882a593Smuzhiyun printk(KERN_INFO "mailbox[%d] = 0x%08X\n",
39*4882a593Smuzhiyun i, readl(&ha->qla4_82xx_reg->mailbox_in[i]));
40*4882a593Smuzhiyun return;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun for (i = 0; i < MBOX_REG_COUNT; i++) {
44*4882a593Smuzhiyun printk(KERN_INFO "0x%02X mailbox[%d] = 0x%08X\n",
45*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, mailbox[i]), i,
46*4882a593Smuzhiyun readw(&ha->reg->mailbox[i]));
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun printk(KERN_INFO "0x%02X flash_address = 0x%08X\n",
50*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, flash_address),
51*4882a593Smuzhiyun readw(&ha->reg->flash_address));
52*4882a593Smuzhiyun printk(KERN_INFO "0x%02X flash_data = 0x%08X\n",
53*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, flash_data),
54*4882a593Smuzhiyun readw(&ha->reg->flash_data));
55*4882a593Smuzhiyun printk(KERN_INFO "0x%02X ctrl_status = 0x%08X\n",
56*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, ctrl_status),
57*4882a593Smuzhiyun readw(&ha->reg->ctrl_status));
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (is_qla4010(ha)) {
60*4882a593Smuzhiyun printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
61*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u1.isp4010.nvram),
62*4882a593Smuzhiyun readw(&ha->reg->u1.isp4010.nvram));
63*4882a593Smuzhiyun } else if (is_qla4022(ha) | is_qla4032(ha)) {
64*4882a593Smuzhiyun printk(KERN_INFO "0x%02X intr_mask = 0x%08X\n",
65*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u1.isp4022.intr_mask),
66*4882a593Smuzhiyun readw(&ha->reg->u1.isp4022.intr_mask));
67*4882a593Smuzhiyun printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
68*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u1.isp4022.nvram),
69*4882a593Smuzhiyun readw(&ha->reg->u1.isp4022.nvram));
70*4882a593Smuzhiyun printk(KERN_INFO "0x%02X semaphore = 0x%08X\n",
71*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u1.isp4022.semaphore),
72*4882a593Smuzhiyun readw(&ha->reg->u1.isp4022.semaphore));
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun printk(KERN_INFO "0x%02X req_q_in = 0x%08X\n",
75*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, req_q_in),
76*4882a593Smuzhiyun readw(&ha->reg->req_q_in));
77*4882a593Smuzhiyun printk(KERN_INFO "0x%02X rsp_q_out = 0x%08X\n",
78*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, rsp_q_out),
79*4882a593Smuzhiyun readw(&ha->reg->rsp_q_out));
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (is_qla4010(ha)) {
82*4882a593Smuzhiyun printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n",
83*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.ext_hw_conf),
84*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.ext_hw_conf));
85*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n",
86*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.port_ctrl),
87*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.port_ctrl));
88*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_status = 0x%08X\n",
89*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.port_status),
90*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.port_status));
91*4882a593Smuzhiyun printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
92*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.req_q_out),
93*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.req_q_out));
94*4882a593Smuzhiyun printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
95*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_out),
96*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.gp_out));
97*4882a593Smuzhiyun printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
98*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_in),
99*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.gp_in));
100*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
101*4882a593Smuzhiyun offsetof(struct isp_reg, u2.isp4010.port_err_status),
102*4882a593Smuzhiyun readw(&ha->reg->u2.isp4010.port_err_status));
103*4882a593Smuzhiyun } else if (is_qla4022(ha) | is_qla4032(ha)) {
104*4882a593Smuzhiyun printk(KERN_INFO "Page 0 Registers:\n");
105*4882a593Smuzhiyun printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n", (uint8_t)
106*4882a593Smuzhiyun offsetof(struct isp_reg, u2.isp4022.p0.ext_hw_conf),
107*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.ext_hw_conf));
108*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n", (uint8_t)
109*4882a593Smuzhiyun offsetof(struct isp_reg, u2.isp4022.p0.port_ctrl),
110*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.port_ctrl));
111*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_status = 0x%08X\n", (uint8_t)
112*4882a593Smuzhiyun offsetof(struct isp_reg, u2.isp4022.p0.port_status),
113*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.port_status));
114*4882a593Smuzhiyun printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
115*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_out),
116*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.gp_out));
117*4882a593Smuzhiyun printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
118*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_in),
119*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.gp_in));
120*4882a593Smuzhiyun printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
121*4882a593Smuzhiyun offsetof(struct isp_reg, u2.isp4022.p0.port_err_status),
122*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p0.port_err_status));
123*4882a593Smuzhiyun printk(KERN_INFO "Page 1 Registers:\n");
124*4882a593Smuzhiyun writel(HOST_MEM_CFG_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
125*4882a593Smuzhiyun &ha->reg->ctrl_status);
126*4882a593Smuzhiyun printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
127*4882a593Smuzhiyun (uint8_t) offsetof(struct isp_reg, u2.isp4022.p1.req_q_out),
128*4882a593Smuzhiyun readw(&ha->reg->u2.isp4022.p1.req_q_out));
129*4882a593Smuzhiyun writel(PORT_CTRL_STAT_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
130*4882a593Smuzhiyun &ha->reg->ctrl_status);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
qla4_8xxx_dump_peg_reg(struct scsi_qla_host * ha)134*4882a593Smuzhiyun void qla4_8xxx_dump_peg_reg(struct scsi_qla_host *ha)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun uint32_t halt_status1, halt_status2;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun halt_status1 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS1);
139*4882a593Smuzhiyun halt_status2 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS2);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (is_qla8022(ha)) {
142*4882a593Smuzhiyun ql4_printk(KERN_INFO, ha,
143*4882a593Smuzhiyun "scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
144*4882a593Smuzhiyun " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
145*4882a593Smuzhiyun " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
146*4882a593Smuzhiyun " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
147*4882a593Smuzhiyun " PEG_NET_4_PC: 0x%x\n", ha->host_no, __func__,
148*4882a593Smuzhiyun ha->pdev->device, halt_status1, halt_status2,
149*4882a593Smuzhiyun qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c),
150*4882a593Smuzhiyun qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c),
151*4882a593Smuzhiyun qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c),
152*4882a593Smuzhiyun qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c),
153*4882a593Smuzhiyun qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c));
154*4882a593Smuzhiyun } else if (is_qla8032(ha) || is_qla8042(ha)) {
155*4882a593Smuzhiyun ql4_printk(KERN_INFO, ha,
156*4882a593Smuzhiyun "scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
157*4882a593Smuzhiyun " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n",
158*4882a593Smuzhiyun ha->host_no, __func__, ha->pdev->device,
159*4882a593Smuzhiyun halt_status1, halt_status2);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162