1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * QLogic iSCSI HBA Driver 4*4882a593Smuzhiyun * Copyright (c) 2003-2013 QLogic Corporation 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __QL483XX_H 8*4882a593Smuzhiyun #define __QL483XX_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* Indirectly Mapped Registers */ 11*4882a593Smuzhiyun #define QLA83XX_FLASH_SPI_STATUS 0x2808E010 12*4882a593Smuzhiyun #define QLA83XX_FLASH_SPI_CONTROL 0x2808E014 13*4882a593Smuzhiyun #define QLA83XX_FLASH_STATUS 0x42100004 14*4882a593Smuzhiyun #define QLA83XX_FLASH_CONTROL 0x42110004 15*4882a593Smuzhiyun #define QLA83XX_FLASH_ADDR 0x42110008 16*4882a593Smuzhiyun #define QLA83XX_FLASH_WRDATA 0x4211000C 17*4882a593Smuzhiyun #define QLA83XX_FLASH_RDDATA 0x42110018 18*4882a593Smuzhiyun #define QLA83XX_FLASH_DIRECT_WINDOW 0x42110030 19*4882a593Smuzhiyun #define QLA83XX_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA)) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* Directly Mapped Registers in 83xx register table */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* Flash access regs */ 24*4882a593Smuzhiyun #define QLA83XX_FLASH_LOCK 0x3850 25*4882a593Smuzhiyun #define QLA83XX_FLASH_UNLOCK 0x3854 26*4882a593Smuzhiyun #define QLA83XX_FLASH_LOCK_ID 0x3500 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Driver Lock regs */ 29*4882a593Smuzhiyun #define QLA83XX_DRV_LOCK 0x3868 30*4882a593Smuzhiyun #define QLA83XX_DRV_UNLOCK 0x386C 31*4882a593Smuzhiyun #define QLA83XX_DRV_LOCK_ID 0x3504 32*4882a593Smuzhiyun #define QLA83XX_DRV_LOCKRECOVERY 0x379C 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* IDC version */ 35*4882a593Smuzhiyun #define QLA83XX_IDC_VER_MAJ_VALUE 0x1 36*4882a593Smuzhiyun #define QLA83XX_IDC_VER_MIN_VALUE 0x0 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* IDC Registers : Driver Coexistence Defines */ 39*4882a593Smuzhiyun #define QLA83XX_CRB_IDC_VER_MAJOR 0x3780 40*4882a593Smuzhiyun #define QLA83XX_CRB_IDC_VER_MINOR 0x3798 41*4882a593Smuzhiyun #define QLA83XX_IDC_DRV_CTRL 0x3790 42*4882a593Smuzhiyun #define QLA83XX_IDC_DRV_AUDIT 0x3794 43*4882a593Smuzhiyun #define QLA83XX_SRE_SHIM_CONTROL 0x0D200284 44*4882a593Smuzhiyun #define QLA83XX_PORT0_RXB_PAUSE_THRS 0x0B2003A4 45*4882a593Smuzhiyun #define QLA83XX_PORT1_RXB_PAUSE_THRS 0x0B2013A4 46*4882a593Smuzhiyun #define QLA83XX_PORT0_RXB_TC_MAX_CELL 0x0B200388 47*4882a593Smuzhiyun #define QLA83XX_PORT1_RXB_TC_MAX_CELL 0x0B201388 48*4882a593Smuzhiyun #define QLA83XX_PORT0_RXB_TC_STATS 0x0B20039C 49*4882a593Smuzhiyun #define QLA83XX_PORT1_RXB_TC_STATS 0x0B20139C 50*4882a593Smuzhiyun #define QLA83XX_PORT2_IFB_PAUSE_THRS 0x0B200704 51*4882a593Smuzhiyun #define QLA83XX_PORT3_IFB_PAUSE_THRS 0x0B201704 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* set value to pause threshold value */ 54*4882a593Smuzhiyun #define QLA83XX_SET_PAUSE_VAL 0x0 55*4882a593Smuzhiyun #define QLA83XX_SET_TC_MAX_CELL_VAL 0x03FF03FF 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define QLA83XX_RESET_CONTROL 0x28084E50 58*4882a593Smuzhiyun #define QLA83XX_RESET_REG 0x28084E60 59*4882a593Smuzhiyun #define QLA83XX_RESET_PORT0 0x28084E70 60*4882a593Smuzhiyun #define QLA83XX_RESET_PORT1 0x28084E80 61*4882a593Smuzhiyun #define QLA83XX_RESET_PORT2 0x28084E90 62*4882a593Smuzhiyun #define QLA83XX_RESET_PORT3 0x28084EA0 63*4882a593Smuzhiyun #define QLA83XX_RESET_SRE_SHIM 0x28084EB0 64*4882a593Smuzhiyun #define QLA83XX_RESET_EPG_SHIM 0x28084EC0 65*4882a593Smuzhiyun #define QLA83XX_RESET_ETHER_PCS 0x28084ED0 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* qla_83xx_reg_tbl registers */ 68*4882a593Smuzhiyun #define QLA83XX_PEG_HALT_STATUS1 0x34A8 69*4882a593Smuzhiyun #define QLA83XX_PEG_HALT_STATUS2 0x34AC 70*4882a593Smuzhiyun #define QLA83XX_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */ 71*4882a593Smuzhiyun #define QLA83XX_FW_CAPABILITIES 0x3528 72*4882a593Smuzhiyun #define QLA83XX_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */ 73*4882a593Smuzhiyun #define QLA83XX_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */ 74*4882a593Smuzhiyun #define QLA83XX_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */ 75*4882a593Smuzhiyun #define QLA83XX_CRB_DRV_SCRATCH 0x3548 76*4882a593Smuzhiyun #define QLA83XX_CRB_DEV_PART_INFO1 0x37E0 77*4882a593Smuzhiyun #define QLA83XX_CRB_DEV_PART_INFO2 0x37E4 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define QLA83XX_FW_VER_MAJOR 0x3550 80*4882a593Smuzhiyun #define QLA83XX_FW_VER_MINOR 0x3554 81*4882a593Smuzhiyun #define QLA83XX_FW_VER_SUB 0x3558 82*4882a593Smuzhiyun #define QLA83XX_NPAR_STATE 0x359C 83*4882a593Smuzhiyun #define QLA83XX_FW_IMAGE_VALID 0x35FC 84*4882a593Smuzhiyun #define QLA83XX_CMDPEG_STATE 0x3650 85*4882a593Smuzhiyun #define QLA83XX_ASIC_TEMP 0x37B4 86*4882a593Smuzhiyun #define QLA83XX_FW_API 0x356C 87*4882a593Smuzhiyun #define QLA83XX_DRV_OP_MODE 0x3570 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define QLA83XX_CRB_WIN_BASE 0x3800 90*4882a593Smuzhiyun #define QLA83XX_CRB_WIN_FUNC(f) (QLA83XX_CRB_WIN_BASE+((f)*4)) 91*4882a593Smuzhiyun #define QLA83XX_SEM_LOCK_BASE 0x3840 92*4882a593Smuzhiyun #define QLA83XX_SEM_UNLOCK_BASE 0x3844 93*4882a593Smuzhiyun #define QLA83XX_SEM_LOCK_FUNC(f) (QLA83XX_SEM_LOCK_BASE+((f)*8)) 94*4882a593Smuzhiyun #define QLA83XX_SEM_UNLOCK_FUNC(f) (QLA83XX_SEM_UNLOCK_BASE+((f)*8)) 95*4882a593Smuzhiyun #define QLA83XX_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0)) 96*4882a593Smuzhiyun #define QLA83XX_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4)) 97*4882a593Smuzhiyun #define QLA83XX_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4)) 98*4882a593Smuzhiyun #define QLA83XX_LINK_SPEED_FACTOR 10 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* FLASH API Defines */ 101*4882a593Smuzhiyun #define QLA83xx_FLASH_MAX_WAIT_USEC 100 102*4882a593Smuzhiyun #define QLA83XX_FLASH_LOCK_TIMEOUT 10000 103*4882a593Smuzhiyun #define QLA83XX_FLASH_SECTOR_SIZE 65536 104*4882a593Smuzhiyun #define QLA83XX_DRV_LOCK_TIMEOUT 2000 105*4882a593Smuzhiyun #define QLA83XX_FLASH_SECTOR_ERASE_CMD 0xdeadbeef 106*4882a593Smuzhiyun #define QLA83XX_FLASH_WRITE_CMD 0xdacdacda 107*4882a593Smuzhiyun #define QLA83XX_FLASH_BUFFER_WRITE_CMD 0xcadcadca 108*4882a593Smuzhiyun #define QLA83XX_FLASH_READ_RETRY_COUNT 2000 109*4882a593Smuzhiyun #define QLA83XX_FLASH_STATUS_READY 0x6 110*4882a593Smuzhiyun #define QLA83XX_FLASH_BUFFER_WRITE_MIN 2 111*4882a593Smuzhiyun #define QLA83XX_FLASH_BUFFER_WRITE_MAX 64 112*4882a593Smuzhiyun #define QLA83XX_FLASH_STATUS_REG_POLL_DELAY 1 113*4882a593Smuzhiyun #define QLA83XX_ERASE_MODE 1 114*4882a593Smuzhiyun #define QLA83XX_WRITE_MODE 2 115*4882a593Smuzhiyun #define QLA83XX_DWORD_WRITE_MODE 3 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define QLA83XX_GLOBAL_RESET 0x38CC 118*4882a593Smuzhiyun #define QLA83XX_WILDCARD 0x38F0 119*4882a593Smuzhiyun #define QLA83XX_INFORMANT 0x38FC 120*4882a593Smuzhiyun #define QLA83XX_HOST_MBX_CTRL 0x3038 121*4882a593Smuzhiyun #define QLA83XX_FW_MBX_CTRL 0x303C 122*4882a593Smuzhiyun #define QLA83XX_BOOTLOADER_ADDR 0x355C 123*4882a593Smuzhiyun #define QLA83XX_BOOTLOADER_SIZE 0x3560 124*4882a593Smuzhiyun #define QLA83XX_FW_IMAGE_ADDR 0x3564 125*4882a593Smuzhiyun #define QLA83XX_MBX_INTR_ENABLE 0x1000 126*4882a593Smuzhiyun #define QLA83XX_MBX_INTR_MASK 0x1200 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* IDC Control Register bit defines */ 129*4882a593Smuzhiyun #define DONTRESET_BIT0 0x1 130*4882a593Smuzhiyun #define GRACEFUL_RESET_BIT1 0x2 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define QLA83XX_HALT_STATUS_INFORMATIONAL (0x1 << 29) 133*4882a593Smuzhiyun #define QLA83XX_HALT_STATUS_FW_RESET (0x2 << 29) 134*4882a593Smuzhiyun #define QLA83XX_HALT_STATUS_UNRECOVERABLE (0x4 << 29) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* Firmware image definitions */ 137*4882a593Smuzhiyun #define QLA83XX_BOOTLOADER_FLASH_ADDR 0x10000 138*4882a593Smuzhiyun #define QLA83XX_BOOT_FROM_FLASH 0 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define QLA83XX_IDC_PARAM_ADDR 0x3e8020 141*4882a593Smuzhiyun /* Reset template definitions */ 142*4882a593Smuzhiyun #define QLA83XX_MAX_RESET_SEQ_ENTRIES 16 143*4882a593Smuzhiyun #define QLA83XX_RESTART_TEMPLATE_SIZE 0x2000 144*4882a593Smuzhiyun #define QLA83XX_RESET_TEMPLATE_ADDR 0x4F0000 145*4882a593Smuzhiyun #define QLA83XX_RESET_SEQ_VERSION 0x0101 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Reset template entry opcodes */ 148*4882a593Smuzhiyun #define OPCODE_NOP 0x0000 149*4882a593Smuzhiyun #define OPCODE_WRITE_LIST 0x0001 150*4882a593Smuzhiyun #define OPCODE_READ_WRITE_LIST 0x0002 151*4882a593Smuzhiyun #define OPCODE_POLL_LIST 0x0004 152*4882a593Smuzhiyun #define OPCODE_POLL_WRITE_LIST 0x0008 153*4882a593Smuzhiyun #define OPCODE_READ_MODIFY_WRITE 0x0010 154*4882a593Smuzhiyun #define OPCODE_SEQ_PAUSE 0x0020 155*4882a593Smuzhiyun #define OPCODE_SEQ_END 0x0040 156*4882a593Smuzhiyun #define OPCODE_TMPL_END 0x0080 157*4882a593Smuzhiyun #define OPCODE_POLL_READ_LIST 0x0100 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* Template Header */ 160*4882a593Smuzhiyun #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE 161*4882a593Smuzhiyun struct qla4_83xx_reset_template_hdr { 162*4882a593Smuzhiyun __le16 version; 163*4882a593Smuzhiyun __le16 signature; 164*4882a593Smuzhiyun __le16 size; 165*4882a593Smuzhiyun __le16 entries; 166*4882a593Smuzhiyun __le16 hdr_size; 167*4882a593Smuzhiyun __le16 checksum; 168*4882a593Smuzhiyun __le16 init_seq_offset; 169*4882a593Smuzhiyun __le16 start_seq_offset; 170*4882a593Smuzhiyun } __packed; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Common Entry Header. */ 173*4882a593Smuzhiyun struct qla4_83xx_reset_entry_hdr { 174*4882a593Smuzhiyun __le16 cmd; 175*4882a593Smuzhiyun __le16 size; 176*4882a593Smuzhiyun __le16 count; 177*4882a593Smuzhiyun __le16 delay; 178*4882a593Smuzhiyun } __packed; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* Generic poll entry type. */ 181*4882a593Smuzhiyun struct qla4_83xx_poll { 182*4882a593Smuzhiyun __le32 test_mask; 183*4882a593Smuzhiyun __le32 test_value; 184*4882a593Smuzhiyun } __packed; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* Read modify write entry type. */ 187*4882a593Smuzhiyun struct qla4_83xx_rmw { 188*4882a593Smuzhiyun __le32 test_mask; 189*4882a593Smuzhiyun __le32 xor_value; 190*4882a593Smuzhiyun __le32 or_value; 191*4882a593Smuzhiyun uint8_t shl; 192*4882a593Smuzhiyun uint8_t shr; 193*4882a593Smuzhiyun uint8_t index_a; 194*4882a593Smuzhiyun uint8_t rsvd; 195*4882a593Smuzhiyun } __packed; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* Generic Entry Item with 2 DWords. */ 198*4882a593Smuzhiyun struct qla4_83xx_entry { 199*4882a593Smuzhiyun __le32 arg1; 200*4882a593Smuzhiyun __le32 arg2; 201*4882a593Smuzhiyun } __packed; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* Generic Entry Item with 4 DWords.*/ 204*4882a593Smuzhiyun struct qla4_83xx_quad_entry { 205*4882a593Smuzhiyun __le32 dr_addr; 206*4882a593Smuzhiyun __le32 dr_value; 207*4882a593Smuzhiyun __le32 ar_addr; 208*4882a593Smuzhiyun __le32 ar_value; 209*4882a593Smuzhiyun } __packed; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun struct qla4_83xx_reset_template { 212*4882a593Smuzhiyun int seq_index; 213*4882a593Smuzhiyun int seq_error; 214*4882a593Smuzhiyun int array_index; 215*4882a593Smuzhiyun uint32_t array[QLA83XX_MAX_RESET_SEQ_ENTRIES]; 216*4882a593Smuzhiyun uint8_t *buff; 217*4882a593Smuzhiyun uint8_t *stop_offset; 218*4882a593Smuzhiyun uint8_t *start_offset; 219*4882a593Smuzhiyun uint8_t *init_offset; 220*4882a593Smuzhiyun struct qla4_83xx_reset_template_hdr *hdr; 221*4882a593Smuzhiyun uint8_t seq_end; 222*4882a593Smuzhiyun uint8_t template_end; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* POLLRD Entry */ 226*4882a593Smuzhiyun struct qla83xx_minidump_entry_pollrd { 227*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 228*4882a593Smuzhiyun uint32_t select_addr; 229*4882a593Smuzhiyun uint32_t read_addr; 230*4882a593Smuzhiyun uint32_t select_value; 231*4882a593Smuzhiyun uint16_t select_value_stride; 232*4882a593Smuzhiyun uint16_t op_count; 233*4882a593Smuzhiyun uint32_t poll_wait; 234*4882a593Smuzhiyun uint32_t poll_mask; 235*4882a593Smuzhiyun uint32_t data_size; 236*4882a593Smuzhiyun uint32_t rsvd_1; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun struct qla8044_minidump_entry_rddfe { 240*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 241*4882a593Smuzhiyun uint32_t addr_1; 242*4882a593Smuzhiyun uint32_t value; 243*4882a593Smuzhiyun uint8_t stride; 244*4882a593Smuzhiyun uint8_t stride2; 245*4882a593Smuzhiyun uint16_t count; 246*4882a593Smuzhiyun uint32_t poll; 247*4882a593Smuzhiyun uint32_t mask; 248*4882a593Smuzhiyun uint32_t modify_mask; 249*4882a593Smuzhiyun uint32_t data_size; 250*4882a593Smuzhiyun uint32_t rsvd; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun } __packed; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun struct qla8044_minidump_entry_rdmdio { 255*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun uint32_t addr_1; 258*4882a593Smuzhiyun uint32_t addr_2; 259*4882a593Smuzhiyun uint32_t value_1; 260*4882a593Smuzhiyun uint8_t stride_1; 261*4882a593Smuzhiyun uint8_t stride_2; 262*4882a593Smuzhiyun uint16_t count; 263*4882a593Smuzhiyun uint32_t poll; 264*4882a593Smuzhiyun uint32_t mask; 265*4882a593Smuzhiyun uint32_t value_2; 266*4882a593Smuzhiyun uint32_t data_size; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun } __packed; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun struct qla8044_minidump_entry_pollwr { 271*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 272*4882a593Smuzhiyun uint32_t addr_1; 273*4882a593Smuzhiyun uint32_t addr_2; 274*4882a593Smuzhiyun uint32_t value_1; 275*4882a593Smuzhiyun uint32_t value_2; 276*4882a593Smuzhiyun uint32_t poll; 277*4882a593Smuzhiyun uint32_t mask; 278*4882a593Smuzhiyun uint32_t data_size; 279*4882a593Smuzhiyun uint32_t rsvd; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun } __packed; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* RDMUX2 Entry */ 284*4882a593Smuzhiyun struct qla83xx_minidump_entry_rdmux2 { 285*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 286*4882a593Smuzhiyun uint32_t select_addr_1; 287*4882a593Smuzhiyun uint32_t select_addr_2; 288*4882a593Smuzhiyun uint32_t select_value_1; 289*4882a593Smuzhiyun uint32_t select_value_2; 290*4882a593Smuzhiyun uint32_t op_count; 291*4882a593Smuzhiyun uint32_t select_value_mask; 292*4882a593Smuzhiyun uint32_t read_addr; 293*4882a593Smuzhiyun uint8_t select_value_stride; 294*4882a593Smuzhiyun uint8_t data_size; 295*4882a593Smuzhiyun uint8_t rsvd[2]; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* POLLRDMWR Entry */ 299*4882a593Smuzhiyun struct qla83xx_minidump_entry_pollrdmwr { 300*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 301*4882a593Smuzhiyun uint32_t addr_1; 302*4882a593Smuzhiyun uint32_t addr_2; 303*4882a593Smuzhiyun uint32_t value_1; 304*4882a593Smuzhiyun uint32_t value_2; 305*4882a593Smuzhiyun uint32_t poll_wait; 306*4882a593Smuzhiyun uint32_t poll_mask; 307*4882a593Smuzhiyun uint32_t modify_mask; 308*4882a593Smuzhiyun uint32_t data_size; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* IDC additional information */ 312*4882a593Smuzhiyun struct qla4_83xx_idc_information { 313*4882a593Smuzhiyun uint32_t request_desc; /* IDC request descriptor */ 314*4882a593Smuzhiyun uint32_t info1; /* IDC additional info */ 315*4882a593Smuzhiyun uint32_t info2; /* IDC additional info */ 316*4882a593Smuzhiyun uint32_t info3; /* IDC additional info */ 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_ENGINE_INDEX 8 320*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_BASE_ADDRESS 0x77320000 321*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_NUM_OFFSET 0x10000 322*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_CMD_ADDR_LOW 0x0 323*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_CMD_ADDR_HIGH 0x04 324*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL 0x08 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_READ_SIZE (16 * 1024) 327*4882a593Smuzhiyun #define QLA83XX_PEX_DMA_MAX_WAIT (100 * 100) /* Max wait of 100 msecs */ 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* Read Memory: For Pex-DMA */ 330*4882a593Smuzhiyun struct qla4_83xx_minidump_entry_rdmem_pex_dma { 331*4882a593Smuzhiyun struct qla8xxx_minidump_entry_hdr h; 332*4882a593Smuzhiyun uint32_t desc_card_addr; 333*4882a593Smuzhiyun uint16_t dma_desc_cmd; 334*4882a593Smuzhiyun uint8_t rsvd[2]; 335*4882a593Smuzhiyun uint32_t start_dma_cmd; 336*4882a593Smuzhiyun uint8_t rsvd2[12]; 337*4882a593Smuzhiyun uint32_t read_addr; 338*4882a593Smuzhiyun uint32_t read_data_size; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun struct qla4_83xx_pex_dma_descriptor { 342*4882a593Smuzhiyun struct { 343*4882a593Smuzhiyun uint32_t read_data_size; /* 0-23: size, 24-31: rsvd */ 344*4882a593Smuzhiyun uint8_t rsvd[2]; 345*4882a593Smuzhiyun uint16_t dma_desc_cmd; 346*4882a593Smuzhiyun } cmd; 347*4882a593Smuzhiyun uint64_t src_addr; 348*4882a593Smuzhiyun uint64_t dma_bus_addr; /* 0-3: desc-cmd, 4-7: pci-func, 349*4882a593Smuzhiyun * 8-15: desc-cmd */ 350*4882a593Smuzhiyun uint8_t rsvd[24]; 351*4882a593Smuzhiyun } __packed; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #endif 354