xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla2xxx/qla_sup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2014 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include "qla_def.h"
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/vmalloc.h>
11*4882a593Smuzhiyun #include <linux/uaccess.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * NVRAM support routines
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun  * qla2x00_lock_nvram_access() -
19*4882a593Smuzhiyun  * @ha: HA context
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun static void
qla2x00_lock_nvram_access(struct qla_hw_data * ha)22*4882a593Smuzhiyun qla2x00_lock_nvram_access(struct qla_hw_data *ha)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	uint16_t data;
25*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	if (!IS_QLA2100(ha) && !IS_QLA2200(ha) && !IS_QLA2300(ha)) {
28*4882a593Smuzhiyun 		data = rd_reg_word(&reg->nvram);
29*4882a593Smuzhiyun 		while (data & NVR_BUSY) {
30*4882a593Smuzhiyun 			udelay(100);
31*4882a593Smuzhiyun 			data = rd_reg_word(&reg->nvram);
32*4882a593Smuzhiyun 		}
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 		/* Lock resource */
35*4882a593Smuzhiyun 		wrt_reg_word(&reg->u.isp2300.host_semaphore, 0x1);
36*4882a593Smuzhiyun 		rd_reg_word(&reg->u.isp2300.host_semaphore);
37*4882a593Smuzhiyun 		udelay(5);
38*4882a593Smuzhiyun 		data = rd_reg_word(&reg->u.isp2300.host_semaphore);
39*4882a593Smuzhiyun 		while ((data & BIT_0) == 0) {
40*4882a593Smuzhiyun 			/* Lock failed */
41*4882a593Smuzhiyun 			udelay(100);
42*4882a593Smuzhiyun 			wrt_reg_word(&reg->u.isp2300.host_semaphore, 0x1);
43*4882a593Smuzhiyun 			rd_reg_word(&reg->u.isp2300.host_semaphore);
44*4882a593Smuzhiyun 			udelay(5);
45*4882a593Smuzhiyun 			data = rd_reg_word(&reg->u.isp2300.host_semaphore);
46*4882a593Smuzhiyun 		}
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun  * qla2x00_unlock_nvram_access() -
52*4882a593Smuzhiyun  * @ha: HA context
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun static void
qla2x00_unlock_nvram_access(struct qla_hw_data * ha)55*4882a593Smuzhiyun qla2x00_unlock_nvram_access(struct qla_hw_data *ha)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (!IS_QLA2100(ha) && !IS_QLA2200(ha) && !IS_QLA2300(ha)) {
60*4882a593Smuzhiyun 		wrt_reg_word(&reg->u.isp2300.host_semaphore, 0);
61*4882a593Smuzhiyun 		rd_reg_word(&reg->u.isp2300.host_semaphore);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /**
66*4882a593Smuzhiyun  * qla2x00_nv_write() - Prepare for NVRAM read/write operation.
67*4882a593Smuzhiyun  * @ha: HA context
68*4882a593Smuzhiyun  * @data: Serial interface selector
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun static void
qla2x00_nv_write(struct qla_hw_data * ha,uint16_t data)71*4882a593Smuzhiyun qla2x00_nv_write(struct qla_hw_data *ha, uint16_t data)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, data | NVR_SELECT | NVR_WRT_ENABLE);
76*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
77*4882a593Smuzhiyun 	NVRAM_DELAY();
78*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, data | NVR_SELECT | NVR_CLOCK |
79*4882a593Smuzhiyun 	    NVR_WRT_ENABLE);
80*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
81*4882a593Smuzhiyun 	NVRAM_DELAY();
82*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, data | NVR_SELECT | NVR_WRT_ENABLE);
83*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
84*4882a593Smuzhiyun 	NVRAM_DELAY();
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /**
88*4882a593Smuzhiyun  * qla2x00_nvram_request() - Sends read command to NVRAM and gets data from
89*4882a593Smuzhiyun  *	NVRAM.
90*4882a593Smuzhiyun  * @ha: HA context
91*4882a593Smuzhiyun  * @nv_cmd: NVRAM command
92*4882a593Smuzhiyun  *
93*4882a593Smuzhiyun  * Bit definitions for NVRAM command:
94*4882a593Smuzhiyun  *
95*4882a593Smuzhiyun  *	Bit 26     = start bit
96*4882a593Smuzhiyun  *	Bit 25, 24 = opcode
97*4882a593Smuzhiyun  *	Bit 23-16  = address
98*4882a593Smuzhiyun  *	Bit 15-0   = write data
99*4882a593Smuzhiyun  *
100*4882a593Smuzhiyun  * Returns the word read from nvram @addr.
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun static uint16_t
qla2x00_nvram_request(struct qla_hw_data * ha,uint32_t nv_cmd)103*4882a593Smuzhiyun qla2x00_nvram_request(struct qla_hw_data *ha, uint32_t nv_cmd)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	uint8_t		cnt;
106*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
107*4882a593Smuzhiyun 	uint16_t	data = 0;
108*4882a593Smuzhiyun 	uint16_t	reg_data;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Send command to NVRAM. */
111*4882a593Smuzhiyun 	nv_cmd <<= 5;
112*4882a593Smuzhiyun 	for (cnt = 0; cnt < 11; cnt++) {
113*4882a593Smuzhiyun 		if (nv_cmd & BIT_31)
114*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT);
115*4882a593Smuzhiyun 		else
116*4882a593Smuzhiyun 			qla2x00_nv_write(ha, 0);
117*4882a593Smuzhiyun 		nv_cmd <<= 1;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Read data from NVRAM. */
121*4882a593Smuzhiyun 	for (cnt = 0; cnt < 16; cnt++) {
122*4882a593Smuzhiyun 		wrt_reg_word(&reg->nvram, NVR_SELECT | NVR_CLOCK);
123*4882a593Smuzhiyun 		rd_reg_word(&reg->nvram);	/* PCI Posting. */
124*4882a593Smuzhiyun 		NVRAM_DELAY();
125*4882a593Smuzhiyun 		data <<= 1;
126*4882a593Smuzhiyun 		reg_data = rd_reg_word(&reg->nvram);
127*4882a593Smuzhiyun 		if (reg_data & NVR_DATA_IN)
128*4882a593Smuzhiyun 			data |= BIT_0;
129*4882a593Smuzhiyun 		wrt_reg_word(&reg->nvram, NVR_SELECT);
130*4882a593Smuzhiyun 		rd_reg_word(&reg->nvram);	/* PCI Posting. */
131*4882a593Smuzhiyun 		NVRAM_DELAY();
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Deselect chip. */
135*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, NVR_DESELECT);
136*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
137*4882a593Smuzhiyun 	NVRAM_DELAY();
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return data;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun  * qla2x00_get_nvram_word() - Calculates word position in NVRAM and calls the
145*4882a593Smuzhiyun  *	request routine to get the word from NVRAM.
146*4882a593Smuzhiyun  * @ha: HA context
147*4882a593Smuzhiyun  * @addr: Address in NVRAM to read
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * Returns the word read from nvram @addr.
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun static uint16_t
qla2x00_get_nvram_word(struct qla_hw_data * ha,uint32_t addr)152*4882a593Smuzhiyun qla2x00_get_nvram_word(struct qla_hw_data *ha, uint32_t addr)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	uint16_t	data;
155*4882a593Smuzhiyun 	uint32_t	nv_cmd;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	nv_cmd = addr << 16;
158*4882a593Smuzhiyun 	nv_cmd |= NV_READ_OP;
159*4882a593Smuzhiyun 	data = qla2x00_nvram_request(ha, nv_cmd);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return (data);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun  * qla2x00_nv_deselect() - Deselect NVRAM operations.
166*4882a593Smuzhiyun  * @ha: HA context
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun static void
qla2x00_nv_deselect(struct qla_hw_data * ha)169*4882a593Smuzhiyun qla2x00_nv_deselect(struct qla_hw_data *ha)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, NVR_DESELECT);
174*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
175*4882a593Smuzhiyun 	NVRAM_DELAY();
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /**
179*4882a593Smuzhiyun  * qla2x00_write_nvram_word() - Write NVRAM data.
180*4882a593Smuzhiyun  * @ha: HA context
181*4882a593Smuzhiyun  * @addr: Address in NVRAM to write
182*4882a593Smuzhiyun  * @data: word to program
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun static void
qla2x00_write_nvram_word(struct qla_hw_data * ha,uint32_t addr,__le16 data)185*4882a593Smuzhiyun qla2x00_write_nvram_word(struct qla_hw_data *ha, uint32_t addr, __le16 data)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int count;
188*4882a593Smuzhiyun 	uint16_t word;
189*4882a593Smuzhiyun 	uint32_t nv_cmd, wait_cnt;
190*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
191*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_DATA_OUT);
194*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
195*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	for (word = 0; word < 8; word++)
198*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_DATA_OUT);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Write data */
203*4882a593Smuzhiyun 	nv_cmd = (addr << 16) | NV_WRITE_OP;
204*4882a593Smuzhiyun 	nv_cmd |= (__force u16)data;
205*4882a593Smuzhiyun 	nv_cmd <<= 5;
206*4882a593Smuzhiyun 	for (count = 0; count < 27; count++) {
207*4882a593Smuzhiyun 		if (nv_cmd & BIT_31)
208*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT);
209*4882a593Smuzhiyun 		else
210*4882a593Smuzhiyun 			qla2x00_nv_write(ha, 0);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		nv_cmd <<= 1;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Wait for NVRAM to become ready */
218*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, NVR_SELECT);
219*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
220*4882a593Smuzhiyun 	wait_cnt = NVR_WAIT_CNT;
221*4882a593Smuzhiyun 	do {
222*4882a593Smuzhiyun 		if (!--wait_cnt) {
223*4882a593Smuzhiyun 			ql_dbg(ql_dbg_user, vha, 0x708d,
224*4882a593Smuzhiyun 			    "NVRAM didn't go ready...\n");
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		}
227*4882a593Smuzhiyun 		NVRAM_DELAY();
228*4882a593Smuzhiyun 		word = rd_reg_word(&reg->nvram);
229*4882a593Smuzhiyun 	} while ((word & NVR_DATA_IN) == 0);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Disable writes */
234*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_DATA_OUT);
235*4882a593Smuzhiyun 	for (count = 0; count < 10; count++)
236*4882a593Smuzhiyun 		qla2x00_nv_write(ha, 0);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static int
qla2x00_write_nvram_word_tmo(struct qla_hw_data * ha,uint32_t addr,__le16 data,uint32_t tmo)242*4882a593Smuzhiyun qla2x00_write_nvram_word_tmo(struct qla_hw_data *ha, uint32_t addr,
243*4882a593Smuzhiyun 			     __le16 data, uint32_t tmo)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int ret, count;
246*4882a593Smuzhiyun 	uint16_t word;
247*4882a593Smuzhiyun 	uint32_t nv_cmd;
248*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	ret = QLA_SUCCESS;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_DATA_OUT);
253*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
254*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	for (word = 0; word < 8; word++)
257*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_DATA_OUT);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* Write data */
262*4882a593Smuzhiyun 	nv_cmd = (addr << 16) | NV_WRITE_OP;
263*4882a593Smuzhiyun 	nv_cmd |= (__force u16)data;
264*4882a593Smuzhiyun 	nv_cmd <<= 5;
265*4882a593Smuzhiyun 	for (count = 0; count < 27; count++) {
266*4882a593Smuzhiyun 		if (nv_cmd & BIT_31)
267*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT);
268*4882a593Smuzhiyun 		else
269*4882a593Smuzhiyun 			qla2x00_nv_write(ha, 0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		nv_cmd <<= 1;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Wait for NVRAM to become ready */
277*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, NVR_SELECT);
278*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
279*4882a593Smuzhiyun 	do {
280*4882a593Smuzhiyun 		NVRAM_DELAY();
281*4882a593Smuzhiyun 		word = rd_reg_word(&reg->nvram);
282*4882a593Smuzhiyun 		if (!--tmo) {
283*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
284*4882a593Smuzhiyun 			break;
285*4882a593Smuzhiyun 		}
286*4882a593Smuzhiyun 	} while ((word & NVR_DATA_IN) == 0);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Disable writes */
291*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_DATA_OUT);
292*4882a593Smuzhiyun 	for (count = 0; count < 10; count++)
293*4882a593Smuzhiyun 		qla2x00_nv_write(ha, 0);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return ret;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /**
301*4882a593Smuzhiyun  * qla2x00_clear_nvram_protection() -
302*4882a593Smuzhiyun  * @ha: HA context
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun static int
qla2x00_clear_nvram_protection(struct qla_hw_data * ha)305*4882a593Smuzhiyun qla2x00_clear_nvram_protection(struct qla_hw_data *ha)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	int ret, stat;
308*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
309*4882a593Smuzhiyun 	uint32_t word, wait_cnt;
310*4882a593Smuzhiyun 	__le16 wprot, wprot_old;
311*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Clear NVRAM write protection. */
314*4882a593Smuzhiyun 	ret = QLA_FUNCTION_FAILED;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	wprot_old = cpu_to_le16(qla2x00_get_nvram_word(ha, ha->nvram_base));
317*4882a593Smuzhiyun 	stat = qla2x00_write_nvram_word_tmo(ha, ha->nvram_base,
318*4882a593Smuzhiyun 					    cpu_to_le16(0x1234), 100000);
319*4882a593Smuzhiyun 	wprot = cpu_to_le16(qla2x00_get_nvram_word(ha, ha->nvram_base));
320*4882a593Smuzhiyun 	if (stat != QLA_SUCCESS || wprot != cpu_to_le16(0x1234)) {
321*4882a593Smuzhiyun 		/* Write enable. */
322*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_DATA_OUT);
323*4882a593Smuzhiyun 		qla2x00_nv_write(ha, 0);
324*4882a593Smuzhiyun 		qla2x00_nv_write(ha, 0);
325*4882a593Smuzhiyun 		for (word = 0; word < 8; word++)
326*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		qla2x00_nv_deselect(ha);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		/* Enable protection register. */
331*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
332*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE);
333*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE);
334*4882a593Smuzhiyun 		for (word = 0; word < 8; word++)
335*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		qla2x00_nv_deselect(ha);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		/* Clear protection register (ffff is cleared). */
340*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
341*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
342*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
343*4882a593Smuzhiyun 		for (word = 0; word < 8; word++)
344*4882a593Smuzhiyun 			qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		qla2x00_nv_deselect(ha);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		/* Wait for NVRAM to become ready. */
349*4882a593Smuzhiyun 		wrt_reg_word(&reg->nvram, NVR_SELECT);
350*4882a593Smuzhiyun 		rd_reg_word(&reg->nvram);	/* PCI Posting. */
351*4882a593Smuzhiyun 		wait_cnt = NVR_WAIT_CNT;
352*4882a593Smuzhiyun 		do {
353*4882a593Smuzhiyun 			if (!--wait_cnt) {
354*4882a593Smuzhiyun 				ql_dbg(ql_dbg_user, vha, 0x708e,
355*4882a593Smuzhiyun 				    "NVRAM didn't go ready...\n");
356*4882a593Smuzhiyun 				break;
357*4882a593Smuzhiyun 			}
358*4882a593Smuzhiyun 			NVRAM_DELAY();
359*4882a593Smuzhiyun 			word = rd_reg_word(&reg->nvram);
360*4882a593Smuzhiyun 		} while ((word & NVR_DATA_IN) == 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		if (wait_cnt)
363*4882a593Smuzhiyun 			ret = QLA_SUCCESS;
364*4882a593Smuzhiyun 	} else
365*4882a593Smuzhiyun 		qla2x00_write_nvram_word(ha, ha->nvram_base, wprot_old);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	return ret;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static void
qla2x00_set_nvram_protection(struct qla_hw_data * ha,int stat)371*4882a593Smuzhiyun qla2x00_set_nvram_protection(struct qla_hw_data *ha, int stat)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
374*4882a593Smuzhiyun 	uint32_t word, wait_cnt;
375*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (stat != QLA_SUCCESS)
378*4882a593Smuzhiyun 		return;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Set NVRAM write protection. */
381*4882a593Smuzhiyun 	/* Write enable. */
382*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_DATA_OUT);
383*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
384*4882a593Smuzhiyun 	qla2x00_nv_write(ha, 0);
385*4882a593Smuzhiyun 	for (word = 0; word < 8; word++)
386*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_DATA_OUT);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Enable protection register. */
391*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
392*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE);
393*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE);
394*4882a593Smuzhiyun 	for (word = 0; word < 8; word++)
395*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_DATA_OUT | NVR_PR_ENABLE);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Enable protection register. */
400*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
401*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE);
402*4882a593Smuzhiyun 	qla2x00_nv_write(ha, NVR_PR_ENABLE | NVR_DATA_OUT);
403*4882a593Smuzhiyun 	for (word = 0; word < 8; word++)
404*4882a593Smuzhiyun 		qla2x00_nv_write(ha, NVR_PR_ENABLE);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	qla2x00_nv_deselect(ha);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Wait for NVRAM to become ready. */
409*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, NVR_SELECT);
410*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
411*4882a593Smuzhiyun 	wait_cnt = NVR_WAIT_CNT;
412*4882a593Smuzhiyun 	do {
413*4882a593Smuzhiyun 		if (!--wait_cnt) {
414*4882a593Smuzhiyun 			ql_dbg(ql_dbg_user, vha, 0x708f,
415*4882a593Smuzhiyun 			    "NVRAM didn't go ready...\n");
416*4882a593Smuzhiyun 			break;
417*4882a593Smuzhiyun 		}
418*4882a593Smuzhiyun 		NVRAM_DELAY();
419*4882a593Smuzhiyun 		word = rd_reg_word(&reg->nvram);
420*4882a593Smuzhiyun 	} while ((word & NVR_DATA_IN) == 0);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /*****************************************************************************/
425*4882a593Smuzhiyun /* Flash Manipulation Routines                                               */
426*4882a593Smuzhiyun /*****************************************************************************/
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static inline uint32_t
flash_conf_addr(struct qla_hw_data * ha,uint32_t faddr)429*4882a593Smuzhiyun flash_conf_addr(struct qla_hw_data *ha, uint32_t faddr)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	return ha->flash_conf_off + faddr;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static inline uint32_t
flash_data_addr(struct qla_hw_data * ha,uint32_t faddr)435*4882a593Smuzhiyun flash_data_addr(struct qla_hw_data *ha, uint32_t faddr)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	return ha->flash_data_off + faddr;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static inline uint32_t
nvram_conf_addr(struct qla_hw_data * ha,uint32_t naddr)441*4882a593Smuzhiyun nvram_conf_addr(struct qla_hw_data *ha, uint32_t naddr)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	return ha->nvram_conf_off + naddr;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static inline uint32_t
nvram_data_addr(struct qla_hw_data * ha,uint32_t naddr)447*4882a593Smuzhiyun nvram_data_addr(struct qla_hw_data *ha, uint32_t naddr)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	return ha->nvram_data_off + naddr;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static int
qla24xx_read_flash_dword(struct qla_hw_data * ha,uint32_t addr,uint32_t * data)453*4882a593Smuzhiyun qla24xx_read_flash_dword(struct qla_hw_data *ha, uint32_t addr, uint32_t *data)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
456*4882a593Smuzhiyun 	ulong cnt = 30000;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	wrt_reg_dword(&reg->flash_addr, addr & ~FARX_DATA_FLAG);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	while (cnt--) {
461*4882a593Smuzhiyun 		if (rd_reg_dword(&reg->flash_addr) & FARX_DATA_FLAG) {
462*4882a593Smuzhiyun 			*data = rd_reg_dword(&reg->flash_data);
463*4882a593Smuzhiyun 			return QLA_SUCCESS;
464*4882a593Smuzhiyun 		}
465*4882a593Smuzhiyun 		udelay(10);
466*4882a593Smuzhiyun 		cond_resched();
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	ql_log(ql_log_warn, pci_get_drvdata(ha->pdev), 0x7090,
470*4882a593Smuzhiyun 	    "Flash read dword at %x timeout.\n", addr);
471*4882a593Smuzhiyun 	*data = 0xDEADDEAD;
472*4882a593Smuzhiyun 	return QLA_FUNCTION_TIMEOUT;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun int
qla24xx_read_flash_data(scsi_qla_host_t * vha,uint32_t * dwptr,uint32_t faddr,uint32_t dwords)476*4882a593Smuzhiyun qla24xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
477*4882a593Smuzhiyun     uint32_t dwords)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	ulong i;
480*4882a593Smuzhiyun 	int ret = QLA_SUCCESS;
481*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Dword reads to flash. */
484*4882a593Smuzhiyun 	faddr =  flash_data_addr(ha, faddr);
485*4882a593Smuzhiyun 	for (i = 0; i < dwords; i++, faddr++, dwptr++) {
486*4882a593Smuzhiyun 		ret = qla24xx_read_flash_dword(ha, faddr, dwptr);
487*4882a593Smuzhiyun 		if (ret != QLA_SUCCESS)
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 		cpu_to_le32s(dwptr);
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static int
qla24xx_write_flash_dword(struct qla_hw_data * ha,uint32_t addr,uint32_t data)496*4882a593Smuzhiyun qla24xx_write_flash_dword(struct qla_hw_data *ha, uint32_t addr, uint32_t data)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
499*4882a593Smuzhiyun 	ulong cnt = 500000;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	wrt_reg_dword(&reg->flash_data, data);
502*4882a593Smuzhiyun 	wrt_reg_dword(&reg->flash_addr, addr | FARX_DATA_FLAG);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	while (cnt--) {
505*4882a593Smuzhiyun 		if (!(rd_reg_dword(&reg->flash_addr) & FARX_DATA_FLAG))
506*4882a593Smuzhiyun 			return QLA_SUCCESS;
507*4882a593Smuzhiyun 		udelay(10);
508*4882a593Smuzhiyun 		cond_resched();
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	ql_log(ql_log_warn, pci_get_drvdata(ha->pdev), 0x7090,
512*4882a593Smuzhiyun 	    "Flash write dword at %x timeout.\n", addr);
513*4882a593Smuzhiyun 	return QLA_FUNCTION_TIMEOUT;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static void
qla24xx_get_flash_manufacturer(struct qla_hw_data * ha,uint8_t * man_id,uint8_t * flash_id)517*4882a593Smuzhiyun qla24xx_get_flash_manufacturer(struct qla_hw_data *ha, uint8_t *man_id,
518*4882a593Smuzhiyun     uint8_t *flash_id)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	uint32_t faddr, ids = 0;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	*man_id = *flash_id = 0;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	faddr = flash_conf_addr(ha, 0x03ab);
525*4882a593Smuzhiyun 	if (!qla24xx_read_flash_dword(ha, faddr, &ids)) {
526*4882a593Smuzhiyun 		*man_id = LSB(ids);
527*4882a593Smuzhiyun 		*flash_id = MSB(ids);
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* Check if man_id and flash_id are valid. */
531*4882a593Smuzhiyun 	if (ids != 0xDEADDEAD && (*man_id == 0 || *flash_id == 0)) {
532*4882a593Smuzhiyun 		/* Read information using 0x9f opcode
533*4882a593Smuzhiyun 		 * Device ID, Mfg ID would be read in the format:
534*4882a593Smuzhiyun 		 *   <Ext Dev Info><Device ID Part2><Device ID Part 1><Mfg ID>
535*4882a593Smuzhiyun 		 * Example: ATMEL 0x00 01 45 1F
536*4882a593Smuzhiyun 		 * Extract MFG and Dev ID from last two bytes.
537*4882a593Smuzhiyun 		 */
538*4882a593Smuzhiyun 		faddr = flash_conf_addr(ha, 0x009f);
539*4882a593Smuzhiyun 		if (!qla24xx_read_flash_dword(ha, faddr, &ids)) {
540*4882a593Smuzhiyun 			*man_id = LSB(ids);
541*4882a593Smuzhiyun 			*flash_id = MSB(ids);
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static int
qla2xxx_find_flt_start(scsi_qla_host_t * vha,uint32_t * start)547*4882a593Smuzhiyun qla2xxx_find_flt_start(scsi_qla_host_t *vha, uint32_t *start)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	const char *loc, *locations[] = { "DEF", "PCI" };
550*4882a593Smuzhiyun 	uint32_t pcihdr, pcids;
551*4882a593Smuzhiyun 	uint16_t cnt, chksum;
552*4882a593Smuzhiyun 	__le16 *wptr;
553*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
554*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
555*4882a593Smuzhiyun 	struct qla_flt_location *fltl = (void *)req->ring;
556*4882a593Smuzhiyun 	uint32_t *dcode = (uint32_t *)req->ring;
557*4882a593Smuzhiyun 	uint8_t *buf = (void *)req->ring, *bcode,  last_image;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/*
560*4882a593Smuzhiyun 	 * FLT-location structure resides after the last PCI region.
561*4882a593Smuzhiyun 	 */
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Begin with sane defaults. */
564*4882a593Smuzhiyun 	loc = locations[0];
565*4882a593Smuzhiyun 	*start = 0;
566*4882a593Smuzhiyun 	if (IS_QLA24XX_TYPE(ha))
567*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR_24;
568*4882a593Smuzhiyun 	else if (IS_QLA25XX(ha))
569*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR;
570*4882a593Smuzhiyun 	else if (IS_QLA81XX(ha))
571*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR_81;
572*4882a593Smuzhiyun 	else if (IS_P3P_TYPE(ha)) {
573*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR_82;
574*4882a593Smuzhiyun 		goto end;
575*4882a593Smuzhiyun 	} else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
576*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR_83;
577*4882a593Smuzhiyun 		goto end;
578*4882a593Smuzhiyun 	} else if (IS_QLA28XX(ha)) {
579*4882a593Smuzhiyun 		*start = FA_FLASH_LAYOUT_ADDR_28;
580*4882a593Smuzhiyun 		goto end;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Begin with first PCI expansion ROM header. */
584*4882a593Smuzhiyun 	pcihdr = 0;
585*4882a593Smuzhiyun 	do {
586*4882a593Smuzhiyun 		/* Verify PCI expansion ROM header. */
587*4882a593Smuzhiyun 		qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, 0x20);
588*4882a593Smuzhiyun 		bcode = buf + (pcihdr % 4);
589*4882a593Smuzhiyun 		if (bcode[0x0] != 0x55 || bcode[0x1] != 0xaa)
590*4882a593Smuzhiyun 			goto end;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		/* Locate PCI data structure. */
593*4882a593Smuzhiyun 		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);
594*4882a593Smuzhiyun 		qla24xx_read_flash_data(vha, dcode, pcids >> 2, 0x20);
595*4882a593Smuzhiyun 		bcode = buf + (pcihdr % 4);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		/* Validate signature of PCI data structure. */
598*4882a593Smuzhiyun 		if (bcode[0x0] != 'P' || bcode[0x1] != 'C' ||
599*4882a593Smuzhiyun 		    bcode[0x2] != 'I' || bcode[0x3] != 'R')
600*4882a593Smuzhiyun 			goto end;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		last_image = bcode[0x15] & BIT_7;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		/* Locate next PCI expansion ROM. */
605*4882a593Smuzhiyun 		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
606*4882a593Smuzhiyun 	} while (!last_image);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* Now verify FLT-location structure. */
609*4882a593Smuzhiyun 	qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, sizeof(*fltl) >> 2);
610*4882a593Smuzhiyun 	if (memcmp(fltl->sig, "QFLT", 4))
611*4882a593Smuzhiyun 		goto end;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	wptr = (__force __le16 *)req->ring;
614*4882a593Smuzhiyun 	cnt = sizeof(*fltl) / sizeof(*wptr);
615*4882a593Smuzhiyun 	for (chksum = 0; cnt--; wptr++)
616*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr);
617*4882a593Smuzhiyun 	if (chksum) {
618*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x0045,
619*4882a593Smuzhiyun 		    "Inconsistent FLTL detected: checksum=0x%x.\n", chksum);
620*4882a593Smuzhiyun 		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x010e,
621*4882a593Smuzhiyun 		    fltl, sizeof(*fltl));
622*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* Good data.  Use specified location. */
626*4882a593Smuzhiyun 	loc = locations[1];
627*4882a593Smuzhiyun 	*start = (le16_to_cpu(fltl->start_hi) << 16 |
628*4882a593Smuzhiyun 	    le16_to_cpu(fltl->start_lo)) >> 2;
629*4882a593Smuzhiyun end:
630*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0046,
631*4882a593Smuzhiyun 	    "FLTL[%s] = 0x%x.\n",
632*4882a593Smuzhiyun 	    loc, *start);
633*4882a593Smuzhiyun 	return QLA_SUCCESS;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static void
qla2xxx_get_flt_info(scsi_qla_host_t * vha,uint32_t flt_addr)637*4882a593Smuzhiyun qla2xxx_get_flt_info(scsi_qla_host_t *vha, uint32_t flt_addr)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	const char *locations[] = { "DEF", "FLT" }, *loc = locations[1];
640*4882a593Smuzhiyun 	const uint32_t def_fw[] =
641*4882a593Smuzhiyun 		{ FA_RISC_CODE_ADDR, FA_RISC_CODE_ADDR, FA_RISC_CODE_ADDR_81 };
642*4882a593Smuzhiyun 	const uint32_t def_boot[] =
643*4882a593Smuzhiyun 		{ FA_BOOT_CODE_ADDR, FA_BOOT_CODE_ADDR, FA_BOOT_CODE_ADDR_81 };
644*4882a593Smuzhiyun 	const uint32_t def_vpd_nvram[] =
645*4882a593Smuzhiyun 		{ FA_VPD_NVRAM_ADDR, FA_VPD_NVRAM_ADDR, FA_VPD_NVRAM_ADDR_81 };
646*4882a593Smuzhiyun 	const uint32_t def_vpd0[] =
647*4882a593Smuzhiyun 		{ 0, 0, FA_VPD0_ADDR_81 };
648*4882a593Smuzhiyun 	const uint32_t def_vpd1[] =
649*4882a593Smuzhiyun 		{ 0, 0, FA_VPD1_ADDR_81 };
650*4882a593Smuzhiyun 	const uint32_t def_nvram0[] =
651*4882a593Smuzhiyun 		{ 0, 0, FA_NVRAM0_ADDR_81 };
652*4882a593Smuzhiyun 	const uint32_t def_nvram1[] =
653*4882a593Smuzhiyun 		{ 0, 0, FA_NVRAM1_ADDR_81 };
654*4882a593Smuzhiyun 	const uint32_t def_fdt[] =
655*4882a593Smuzhiyun 		{ FA_FLASH_DESCR_ADDR_24, FA_FLASH_DESCR_ADDR,
656*4882a593Smuzhiyun 			FA_FLASH_DESCR_ADDR_81 };
657*4882a593Smuzhiyun 	const uint32_t def_npiv_conf0[] =
658*4882a593Smuzhiyun 		{ FA_NPIV_CONF0_ADDR_24, FA_NPIV_CONF0_ADDR,
659*4882a593Smuzhiyun 			FA_NPIV_CONF0_ADDR_81 };
660*4882a593Smuzhiyun 	const uint32_t def_npiv_conf1[] =
661*4882a593Smuzhiyun 		{ FA_NPIV_CONF1_ADDR_24, FA_NPIV_CONF1_ADDR,
662*4882a593Smuzhiyun 			FA_NPIV_CONF1_ADDR_81 };
663*4882a593Smuzhiyun 	const uint32_t fcp_prio_cfg0[] =
664*4882a593Smuzhiyun 		{ FA_FCP_PRIO0_ADDR, FA_FCP_PRIO0_ADDR_25,
665*4882a593Smuzhiyun 			0 };
666*4882a593Smuzhiyun 	const uint32_t fcp_prio_cfg1[] =
667*4882a593Smuzhiyun 		{ FA_FCP_PRIO1_ADDR, FA_FCP_PRIO1_ADDR_25,
668*4882a593Smuzhiyun 			0 };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
671*4882a593Smuzhiyun 	uint32_t def = IS_QLA81XX(ha) ? 2 : IS_QLA25XX(ha) ? 1 : 0;
672*4882a593Smuzhiyun 	struct qla_flt_header *flt = ha->flt;
673*4882a593Smuzhiyun 	struct qla_flt_region *region = &flt->region[0];
674*4882a593Smuzhiyun 	__le16 *wptr;
675*4882a593Smuzhiyun 	uint16_t cnt, chksum;
676*4882a593Smuzhiyun 	uint32_t start;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* Assign FCP prio region since older adapters may not have FLT, or
679*4882a593Smuzhiyun 	   FCP prio region in it's FLT.
680*4882a593Smuzhiyun 	 */
681*4882a593Smuzhiyun 	ha->flt_region_fcp_prio = (ha->port_no == 0) ?
682*4882a593Smuzhiyun 	    fcp_prio_cfg0[def] : fcp_prio_cfg1[def];
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	ha->flt_region_flt = flt_addr;
685*4882a593Smuzhiyun 	wptr = (__force __le16 *)ha->flt;
686*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, flt, flt_addr << 2,
687*4882a593Smuzhiyun 	    (sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE));
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (le16_to_cpu(*wptr) == 0xffff)
690*4882a593Smuzhiyun 		goto no_flash_data;
691*4882a593Smuzhiyun 	if (flt->version != cpu_to_le16(1)) {
692*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0047,
693*4882a593Smuzhiyun 		    "Unsupported FLT detected: version=0x%x length=0x%x checksum=0x%x.\n",
694*4882a593Smuzhiyun 		    le16_to_cpu(flt->version), le16_to_cpu(flt->length),
695*4882a593Smuzhiyun 		    le16_to_cpu(flt->checksum));
696*4882a593Smuzhiyun 		goto no_flash_data;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	cnt = (sizeof(*flt) + le16_to_cpu(flt->length)) / sizeof(*wptr);
700*4882a593Smuzhiyun 	for (chksum = 0; cnt--; wptr++)
701*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr);
702*4882a593Smuzhiyun 	if (chksum) {
703*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x0048,
704*4882a593Smuzhiyun 		    "Inconsistent FLT detected: version=0x%x length=0x%x checksum=0x%x.\n",
705*4882a593Smuzhiyun 		    le16_to_cpu(flt->version), le16_to_cpu(flt->length),
706*4882a593Smuzhiyun 		    le16_to_cpu(flt->checksum));
707*4882a593Smuzhiyun 		goto no_flash_data;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	cnt = le16_to_cpu(flt->length) / sizeof(*region);
711*4882a593Smuzhiyun 	for ( ; cnt; cnt--, region++) {
712*4882a593Smuzhiyun 		/* Store addresses as DWORD offsets. */
713*4882a593Smuzhiyun 		start = le32_to_cpu(region->start) >> 2;
714*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0049,
715*4882a593Smuzhiyun 		    "FLT[%#x]: start=%#x end=%#x size=%#x.\n",
716*4882a593Smuzhiyun 		    le16_to_cpu(region->code), start,
717*4882a593Smuzhiyun 		    le32_to_cpu(region->end) >> 2,
718*4882a593Smuzhiyun 		    le32_to_cpu(region->size) >> 2);
719*4882a593Smuzhiyun 		if (region->attribute)
720*4882a593Smuzhiyun 			ql_log(ql_dbg_init, vha, 0xffff,
721*4882a593Smuzhiyun 			    "Region %x is secure\n", region->code);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		switch (le16_to_cpu(region->code)) {
724*4882a593Smuzhiyun 		case FLT_REG_FCOE_FW:
725*4882a593Smuzhiyun 			if (!IS_QLA8031(ha))
726*4882a593Smuzhiyun 				break;
727*4882a593Smuzhiyun 			ha->flt_region_fw = start;
728*4882a593Smuzhiyun 			break;
729*4882a593Smuzhiyun 		case FLT_REG_FW:
730*4882a593Smuzhiyun 			if (IS_QLA8031(ha))
731*4882a593Smuzhiyun 				break;
732*4882a593Smuzhiyun 			ha->flt_region_fw = start;
733*4882a593Smuzhiyun 			break;
734*4882a593Smuzhiyun 		case FLT_REG_BOOT_CODE:
735*4882a593Smuzhiyun 			ha->flt_region_boot = start;
736*4882a593Smuzhiyun 			break;
737*4882a593Smuzhiyun 		case FLT_REG_VPD_0:
738*4882a593Smuzhiyun 			if (IS_QLA8031(ha))
739*4882a593Smuzhiyun 				break;
740*4882a593Smuzhiyun 			ha->flt_region_vpd_nvram = start;
741*4882a593Smuzhiyun 			if (IS_P3P_TYPE(ha))
742*4882a593Smuzhiyun 				break;
743*4882a593Smuzhiyun 			if (ha->port_no == 0)
744*4882a593Smuzhiyun 				ha->flt_region_vpd = start;
745*4882a593Smuzhiyun 			break;
746*4882a593Smuzhiyun 		case FLT_REG_VPD_1:
747*4882a593Smuzhiyun 			if (IS_P3P_TYPE(ha) || IS_QLA8031(ha))
748*4882a593Smuzhiyun 				break;
749*4882a593Smuzhiyun 			if (ha->port_no == 1)
750*4882a593Smuzhiyun 				ha->flt_region_vpd = start;
751*4882a593Smuzhiyun 			break;
752*4882a593Smuzhiyun 		case FLT_REG_VPD_2:
753*4882a593Smuzhiyun 			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
754*4882a593Smuzhiyun 				break;
755*4882a593Smuzhiyun 			if (ha->port_no == 2)
756*4882a593Smuzhiyun 				ha->flt_region_vpd = start;
757*4882a593Smuzhiyun 			break;
758*4882a593Smuzhiyun 		case FLT_REG_VPD_3:
759*4882a593Smuzhiyun 			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
760*4882a593Smuzhiyun 				break;
761*4882a593Smuzhiyun 			if (ha->port_no == 3)
762*4882a593Smuzhiyun 				ha->flt_region_vpd = start;
763*4882a593Smuzhiyun 			break;
764*4882a593Smuzhiyun 		case FLT_REG_NVRAM_0:
765*4882a593Smuzhiyun 			if (IS_QLA8031(ha))
766*4882a593Smuzhiyun 				break;
767*4882a593Smuzhiyun 			if (ha->port_no == 0)
768*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
769*4882a593Smuzhiyun 			break;
770*4882a593Smuzhiyun 		case FLT_REG_NVRAM_1:
771*4882a593Smuzhiyun 			if (IS_QLA8031(ha))
772*4882a593Smuzhiyun 				break;
773*4882a593Smuzhiyun 			if (ha->port_no == 1)
774*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
775*4882a593Smuzhiyun 			break;
776*4882a593Smuzhiyun 		case FLT_REG_NVRAM_2:
777*4882a593Smuzhiyun 			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
778*4882a593Smuzhiyun 				break;
779*4882a593Smuzhiyun 			if (ha->port_no == 2)
780*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
781*4882a593Smuzhiyun 			break;
782*4882a593Smuzhiyun 		case FLT_REG_NVRAM_3:
783*4882a593Smuzhiyun 			if (!IS_QLA27XX(ha) && !IS_QLA28XX(ha))
784*4882a593Smuzhiyun 				break;
785*4882a593Smuzhiyun 			if (ha->port_no == 3)
786*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 		case FLT_REG_FDT:
789*4882a593Smuzhiyun 			ha->flt_region_fdt = start;
790*4882a593Smuzhiyun 			break;
791*4882a593Smuzhiyun 		case FLT_REG_NPIV_CONF_0:
792*4882a593Smuzhiyun 			if (ha->port_no == 0)
793*4882a593Smuzhiyun 				ha->flt_region_npiv_conf = start;
794*4882a593Smuzhiyun 			break;
795*4882a593Smuzhiyun 		case FLT_REG_NPIV_CONF_1:
796*4882a593Smuzhiyun 			if (ha->port_no == 1)
797*4882a593Smuzhiyun 				ha->flt_region_npiv_conf = start;
798*4882a593Smuzhiyun 			break;
799*4882a593Smuzhiyun 		case FLT_REG_GOLD_FW:
800*4882a593Smuzhiyun 			ha->flt_region_gold_fw = start;
801*4882a593Smuzhiyun 			break;
802*4882a593Smuzhiyun 		case FLT_REG_FCP_PRIO_0:
803*4882a593Smuzhiyun 			if (ha->port_no == 0)
804*4882a593Smuzhiyun 				ha->flt_region_fcp_prio = start;
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun 		case FLT_REG_FCP_PRIO_1:
807*4882a593Smuzhiyun 			if (ha->port_no == 1)
808*4882a593Smuzhiyun 				ha->flt_region_fcp_prio = start;
809*4882a593Smuzhiyun 			break;
810*4882a593Smuzhiyun 		case FLT_REG_BOOT_CODE_82XX:
811*4882a593Smuzhiyun 			ha->flt_region_boot = start;
812*4882a593Smuzhiyun 			break;
813*4882a593Smuzhiyun 		case FLT_REG_BOOT_CODE_8044:
814*4882a593Smuzhiyun 			if (IS_QLA8044(ha))
815*4882a593Smuzhiyun 				ha->flt_region_boot = start;
816*4882a593Smuzhiyun 			break;
817*4882a593Smuzhiyun 		case FLT_REG_FW_82XX:
818*4882a593Smuzhiyun 			ha->flt_region_fw = start;
819*4882a593Smuzhiyun 			break;
820*4882a593Smuzhiyun 		case FLT_REG_CNA_FW:
821*4882a593Smuzhiyun 			if (IS_CNA_CAPABLE(ha))
822*4882a593Smuzhiyun 				ha->flt_region_fw = start;
823*4882a593Smuzhiyun 			break;
824*4882a593Smuzhiyun 		case FLT_REG_GOLD_FW_82XX:
825*4882a593Smuzhiyun 			ha->flt_region_gold_fw = start;
826*4882a593Smuzhiyun 			break;
827*4882a593Smuzhiyun 		case FLT_REG_BOOTLOAD_82XX:
828*4882a593Smuzhiyun 			ha->flt_region_bootload = start;
829*4882a593Smuzhiyun 			break;
830*4882a593Smuzhiyun 		case FLT_REG_VPD_8XXX:
831*4882a593Smuzhiyun 			if (IS_CNA_CAPABLE(ha))
832*4882a593Smuzhiyun 				ha->flt_region_vpd = start;
833*4882a593Smuzhiyun 			break;
834*4882a593Smuzhiyun 		case FLT_REG_FCOE_NVRAM_0:
835*4882a593Smuzhiyun 			if (!(IS_QLA8031(ha) || IS_QLA8044(ha)))
836*4882a593Smuzhiyun 				break;
837*4882a593Smuzhiyun 			if (ha->port_no == 0)
838*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
839*4882a593Smuzhiyun 			break;
840*4882a593Smuzhiyun 		case FLT_REG_FCOE_NVRAM_1:
841*4882a593Smuzhiyun 			if (!(IS_QLA8031(ha) || IS_QLA8044(ha)))
842*4882a593Smuzhiyun 				break;
843*4882a593Smuzhiyun 			if (ha->port_no == 1)
844*4882a593Smuzhiyun 				ha->flt_region_nvram = start;
845*4882a593Smuzhiyun 			break;
846*4882a593Smuzhiyun 		case FLT_REG_IMG_PRI_27XX:
847*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
848*4882a593Smuzhiyun 				ha->flt_region_img_status_pri = start;
849*4882a593Smuzhiyun 			break;
850*4882a593Smuzhiyun 		case FLT_REG_IMG_SEC_27XX:
851*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
852*4882a593Smuzhiyun 				ha->flt_region_img_status_sec = start;
853*4882a593Smuzhiyun 			break;
854*4882a593Smuzhiyun 		case FLT_REG_FW_SEC_27XX:
855*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
856*4882a593Smuzhiyun 				ha->flt_region_fw_sec = start;
857*4882a593Smuzhiyun 			break;
858*4882a593Smuzhiyun 		case FLT_REG_BOOTLOAD_SEC_27XX:
859*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
860*4882a593Smuzhiyun 				ha->flt_region_boot_sec = start;
861*4882a593Smuzhiyun 			break;
862*4882a593Smuzhiyun 		case FLT_REG_AUX_IMG_PRI_28XX:
863*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
864*4882a593Smuzhiyun 				ha->flt_region_aux_img_status_pri = start;
865*4882a593Smuzhiyun 			break;
866*4882a593Smuzhiyun 		case FLT_REG_AUX_IMG_SEC_28XX:
867*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
868*4882a593Smuzhiyun 				ha->flt_region_aux_img_status_sec = start;
869*4882a593Smuzhiyun 			break;
870*4882a593Smuzhiyun 		case FLT_REG_NVRAM_SEC_28XX_0:
871*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
872*4882a593Smuzhiyun 				if (ha->port_no == 0)
873*4882a593Smuzhiyun 					ha->flt_region_nvram_sec = start;
874*4882a593Smuzhiyun 			break;
875*4882a593Smuzhiyun 		case FLT_REG_NVRAM_SEC_28XX_1:
876*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
877*4882a593Smuzhiyun 				if (ha->port_no == 1)
878*4882a593Smuzhiyun 					ha->flt_region_nvram_sec = start;
879*4882a593Smuzhiyun 			break;
880*4882a593Smuzhiyun 		case FLT_REG_NVRAM_SEC_28XX_2:
881*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
882*4882a593Smuzhiyun 				if (ha->port_no == 2)
883*4882a593Smuzhiyun 					ha->flt_region_nvram_sec = start;
884*4882a593Smuzhiyun 			break;
885*4882a593Smuzhiyun 		case FLT_REG_NVRAM_SEC_28XX_3:
886*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
887*4882a593Smuzhiyun 				if (ha->port_no == 3)
888*4882a593Smuzhiyun 					ha->flt_region_nvram_sec = start;
889*4882a593Smuzhiyun 			break;
890*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_27XX_0:
891*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_28XX_0:
892*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
893*4882a593Smuzhiyun 				ha->flt_region_vpd_nvram_sec = start;
894*4882a593Smuzhiyun 				if (ha->port_no == 0)
895*4882a593Smuzhiyun 					ha->flt_region_vpd_sec = start;
896*4882a593Smuzhiyun 			}
897*4882a593Smuzhiyun 			break;
898*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_27XX_1:
899*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_28XX_1:
900*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
901*4882a593Smuzhiyun 				if (ha->port_no == 1)
902*4882a593Smuzhiyun 					ha->flt_region_vpd_sec = start;
903*4882a593Smuzhiyun 			break;
904*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_27XX_2:
905*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_28XX_2:
906*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
907*4882a593Smuzhiyun 				if (ha->port_no == 2)
908*4882a593Smuzhiyun 					ha->flt_region_vpd_sec = start;
909*4882a593Smuzhiyun 			break;
910*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_27XX_3:
911*4882a593Smuzhiyun 		case FLT_REG_VPD_SEC_28XX_3:
912*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
913*4882a593Smuzhiyun 				if (ha->port_no == 3)
914*4882a593Smuzhiyun 					ha->flt_region_vpd_sec = start;
915*4882a593Smuzhiyun 			break;
916*4882a593Smuzhiyun 		}
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun 	goto done;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun no_flash_data:
921*4882a593Smuzhiyun 	/* Use hardcoded defaults. */
922*4882a593Smuzhiyun 	loc = locations[0];
923*4882a593Smuzhiyun 	ha->flt_region_fw = def_fw[def];
924*4882a593Smuzhiyun 	ha->flt_region_boot = def_boot[def];
925*4882a593Smuzhiyun 	ha->flt_region_vpd_nvram = def_vpd_nvram[def];
926*4882a593Smuzhiyun 	ha->flt_region_vpd = (ha->port_no == 0) ?
927*4882a593Smuzhiyun 	    def_vpd0[def] : def_vpd1[def];
928*4882a593Smuzhiyun 	ha->flt_region_nvram = (ha->port_no == 0) ?
929*4882a593Smuzhiyun 	    def_nvram0[def] : def_nvram1[def];
930*4882a593Smuzhiyun 	ha->flt_region_fdt = def_fdt[def];
931*4882a593Smuzhiyun 	ha->flt_region_npiv_conf = (ha->port_no == 0) ?
932*4882a593Smuzhiyun 	    def_npiv_conf0[def] : def_npiv_conf1[def];
933*4882a593Smuzhiyun done:
934*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x004a,
935*4882a593Smuzhiyun 	    "FLT[%s]: boot=0x%x fw=0x%x vpd_nvram=0x%x vpd=0x%x nvram=0x%x "
936*4882a593Smuzhiyun 	    "fdt=0x%x flt=0x%x npiv=0x%x fcp_prif_cfg=0x%x.\n",
937*4882a593Smuzhiyun 	    loc, ha->flt_region_boot, ha->flt_region_fw,
938*4882a593Smuzhiyun 	    ha->flt_region_vpd_nvram, ha->flt_region_vpd, ha->flt_region_nvram,
939*4882a593Smuzhiyun 	    ha->flt_region_fdt, ha->flt_region_flt, ha->flt_region_npiv_conf,
940*4882a593Smuzhiyun 	    ha->flt_region_fcp_prio);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun static void
qla2xxx_get_fdt_info(scsi_qla_host_t * vha)944*4882a593Smuzhiyun qla2xxx_get_fdt_info(scsi_qla_host_t *vha)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun #define FLASH_BLK_SIZE_4K	0x1000
947*4882a593Smuzhiyun #define FLASH_BLK_SIZE_32K	0x8000
948*4882a593Smuzhiyun #define FLASH_BLK_SIZE_64K	0x10000
949*4882a593Smuzhiyun 	const char *loc, *locations[] = { "MID", "FDT" };
950*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
951*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
952*4882a593Smuzhiyun 	uint16_t cnt, chksum;
953*4882a593Smuzhiyun 	__le16 *wptr = (__force __le16 *)req->ring;
954*4882a593Smuzhiyun 	struct qla_fdt_layout *fdt = (struct qla_fdt_layout *)req->ring;
955*4882a593Smuzhiyun 	uint8_t	man_id, flash_id;
956*4882a593Smuzhiyun 	uint16_t mid = 0, fid = 0;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, fdt, ha->flt_region_fdt << 2,
959*4882a593Smuzhiyun 	    OPTROM_BURST_DWORDS);
960*4882a593Smuzhiyun 	if (le16_to_cpu(*wptr) == 0xffff)
961*4882a593Smuzhiyun 		goto no_flash_data;
962*4882a593Smuzhiyun 	if (memcmp(fdt->sig, "QLID", 4))
963*4882a593Smuzhiyun 		goto no_flash_data;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	for (cnt = 0, chksum = 0; cnt < sizeof(*fdt) >> 1; cnt++, wptr++)
966*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr);
967*4882a593Smuzhiyun 	if (chksum) {
968*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x004c,
969*4882a593Smuzhiyun 		    "Inconsistent FDT detected:"
970*4882a593Smuzhiyun 		    " checksum=0x%x id=%c version0x%x.\n", chksum,
971*4882a593Smuzhiyun 		    fdt->sig[0], le16_to_cpu(fdt->version));
972*4882a593Smuzhiyun 		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0113,
973*4882a593Smuzhiyun 		    fdt, sizeof(*fdt));
974*4882a593Smuzhiyun 		goto no_flash_data;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	loc = locations[1];
978*4882a593Smuzhiyun 	mid = le16_to_cpu(fdt->man_id);
979*4882a593Smuzhiyun 	fid = le16_to_cpu(fdt->id);
980*4882a593Smuzhiyun 	ha->fdt_wrt_disable = fdt->wrt_disable_bits;
981*4882a593Smuzhiyun 	ha->fdt_wrt_enable = fdt->wrt_enable_bits;
982*4882a593Smuzhiyun 	ha->fdt_wrt_sts_reg_cmd = fdt->wrt_sts_reg_cmd;
983*4882a593Smuzhiyun 	if (IS_QLA8044(ha))
984*4882a593Smuzhiyun 		ha->fdt_erase_cmd = fdt->erase_cmd;
985*4882a593Smuzhiyun 	else
986*4882a593Smuzhiyun 		ha->fdt_erase_cmd =
987*4882a593Smuzhiyun 		    flash_conf_addr(ha, 0x0300 | fdt->erase_cmd);
988*4882a593Smuzhiyun 	ha->fdt_block_size = le32_to_cpu(fdt->block_size);
989*4882a593Smuzhiyun 	if (fdt->unprotect_sec_cmd) {
990*4882a593Smuzhiyun 		ha->fdt_unprotect_sec_cmd = flash_conf_addr(ha, 0x0300 |
991*4882a593Smuzhiyun 		    fdt->unprotect_sec_cmd);
992*4882a593Smuzhiyun 		ha->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
993*4882a593Smuzhiyun 		    flash_conf_addr(ha, 0x0300 | fdt->protect_sec_cmd) :
994*4882a593Smuzhiyun 		    flash_conf_addr(ha, 0x0336);
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 	goto done;
997*4882a593Smuzhiyun no_flash_data:
998*4882a593Smuzhiyun 	loc = locations[0];
999*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha)) {
1000*4882a593Smuzhiyun 		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
1001*4882a593Smuzhiyun 		goto done;
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun 	qla24xx_get_flash_manufacturer(ha, &man_id, &flash_id);
1004*4882a593Smuzhiyun 	mid = man_id;
1005*4882a593Smuzhiyun 	fid = flash_id;
1006*4882a593Smuzhiyun 	ha->fdt_wrt_disable = 0x9c;
1007*4882a593Smuzhiyun 	ha->fdt_erase_cmd = flash_conf_addr(ha, 0x03d8);
1008*4882a593Smuzhiyun 	switch (man_id) {
1009*4882a593Smuzhiyun 	case 0xbf: /* STT flash. */
1010*4882a593Smuzhiyun 		if (flash_id == 0x8e)
1011*4882a593Smuzhiyun 			ha->fdt_block_size = FLASH_BLK_SIZE_64K;
1012*4882a593Smuzhiyun 		else
1013*4882a593Smuzhiyun 			ha->fdt_block_size = FLASH_BLK_SIZE_32K;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		if (flash_id == 0x80)
1016*4882a593Smuzhiyun 			ha->fdt_erase_cmd = flash_conf_addr(ha, 0x0352);
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	case 0x13: /* ST M25P80. */
1019*4882a593Smuzhiyun 		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 	case 0x1f: /* Atmel 26DF081A. */
1022*4882a593Smuzhiyun 		ha->fdt_block_size = FLASH_BLK_SIZE_4K;
1023*4882a593Smuzhiyun 		ha->fdt_erase_cmd = flash_conf_addr(ha, 0x0320);
1024*4882a593Smuzhiyun 		ha->fdt_unprotect_sec_cmd = flash_conf_addr(ha, 0x0339);
1025*4882a593Smuzhiyun 		ha->fdt_protect_sec_cmd = flash_conf_addr(ha, 0x0336);
1026*4882a593Smuzhiyun 		break;
1027*4882a593Smuzhiyun 	default:
1028*4882a593Smuzhiyun 		/* Default to 64 kb sector size. */
1029*4882a593Smuzhiyun 		ha->fdt_block_size = FLASH_BLK_SIZE_64K;
1030*4882a593Smuzhiyun 		break;
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun done:
1033*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x004d,
1034*4882a593Smuzhiyun 	    "FDT[%s]: (0x%x/0x%x) erase=0x%x "
1035*4882a593Smuzhiyun 	    "pr=%x wrtd=0x%x blk=0x%x.\n",
1036*4882a593Smuzhiyun 	    loc, mid, fid,
1037*4882a593Smuzhiyun 	    ha->fdt_erase_cmd, ha->fdt_protect_sec_cmd,
1038*4882a593Smuzhiyun 	    ha->fdt_wrt_disable, ha->fdt_block_size);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static void
qla2xxx_get_idc_param(scsi_qla_host_t * vha)1043*4882a593Smuzhiyun qla2xxx_get_idc_param(scsi_qla_host_t *vha)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun #define QLA82XX_IDC_PARAM_ADDR       0x003e885c
1046*4882a593Smuzhiyun 	__le32 *wptr;
1047*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1048*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (!(IS_P3P_TYPE(ha)))
1051*4882a593Smuzhiyun 		return;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	wptr = (__force __le32 *)req->ring;
1054*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, req->ring, QLA82XX_IDC_PARAM_ADDR, 8);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (*wptr == cpu_to_le32(0xffffffff)) {
1057*4882a593Smuzhiyun 		ha->fcoe_dev_init_timeout = QLA82XX_ROM_DEV_INIT_TIMEOUT;
1058*4882a593Smuzhiyun 		ha->fcoe_reset_timeout = QLA82XX_ROM_DRV_RESET_ACK_TIMEOUT;
1059*4882a593Smuzhiyun 	} else {
1060*4882a593Smuzhiyun 		ha->fcoe_dev_init_timeout = le32_to_cpu(*wptr);
1061*4882a593Smuzhiyun 		wptr++;
1062*4882a593Smuzhiyun 		ha->fcoe_reset_timeout = le32_to_cpu(*wptr);
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x004e,
1065*4882a593Smuzhiyun 	    "fcoe_dev_init_timeout=%d "
1066*4882a593Smuzhiyun 	    "fcoe_reset_timeout=%d.\n", ha->fcoe_dev_init_timeout,
1067*4882a593Smuzhiyun 	    ha->fcoe_reset_timeout);
1068*4882a593Smuzhiyun 	return;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun int
qla2xxx_get_flash_info(scsi_qla_host_t * vha)1072*4882a593Smuzhiyun qla2xxx_get_flash_info(scsi_qla_host_t *vha)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	int ret;
1075*4882a593Smuzhiyun 	uint32_t flt_addr;
1076*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha) &&
1079*4882a593Smuzhiyun 	    !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha) &&
1080*4882a593Smuzhiyun 	    !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
1081*4882a593Smuzhiyun 		return QLA_SUCCESS;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	ret = qla2xxx_find_flt_start(vha, &flt_addr);
1084*4882a593Smuzhiyun 	if (ret != QLA_SUCCESS)
1085*4882a593Smuzhiyun 		return ret;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	qla2xxx_get_flt_info(vha, flt_addr);
1088*4882a593Smuzhiyun 	qla2xxx_get_fdt_info(vha);
1089*4882a593Smuzhiyun 	qla2xxx_get_idc_param(vha);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	return QLA_SUCCESS;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun void
qla2xxx_flash_npiv_conf(scsi_qla_host_t * vha)1095*4882a593Smuzhiyun qla2xxx_flash_npiv_conf(scsi_qla_host_t *vha)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun #define NPIV_CONFIG_SIZE	(16*1024)
1098*4882a593Smuzhiyun 	void *data;
1099*4882a593Smuzhiyun 	__le16 *wptr;
1100*4882a593Smuzhiyun 	uint16_t cnt, chksum;
1101*4882a593Smuzhiyun 	int i;
1102*4882a593Smuzhiyun 	struct qla_npiv_header hdr;
1103*4882a593Smuzhiyun 	struct qla_npiv_entry *entry;
1104*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha) &&
1107*4882a593Smuzhiyun 	    !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha))
1108*4882a593Smuzhiyun 		return;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	if (ha->flags.nic_core_reset_hdlr_active)
1111*4882a593Smuzhiyun 		return;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	if (IS_QLA8044(ha))
1114*4882a593Smuzhiyun 		return;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, &hdr, ha->flt_region_npiv_conf << 2,
1117*4882a593Smuzhiyun 	    sizeof(struct qla_npiv_header));
1118*4882a593Smuzhiyun 	if (hdr.version == cpu_to_le16(0xffff))
1119*4882a593Smuzhiyun 		return;
1120*4882a593Smuzhiyun 	if (hdr.version != cpu_to_le16(1)) {
1121*4882a593Smuzhiyun 		ql_dbg(ql_dbg_user, vha, 0x7090,
1122*4882a593Smuzhiyun 		    "Unsupported NPIV-Config "
1123*4882a593Smuzhiyun 		    "detected: version=0x%x entries=0x%x checksum=0x%x.\n",
1124*4882a593Smuzhiyun 		    le16_to_cpu(hdr.version), le16_to_cpu(hdr.entries),
1125*4882a593Smuzhiyun 		    le16_to_cpu(hdr.checksum));
1126*4882a593Smuzhiyun 		return;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	data = kmalloc(NPIV_CONFIG_SIZE, GFP_KERNEL);
1130*4882a593Smuzhiyun 	if (!data) {
1131*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7091,
1132*4882a593Smuzhiyun 		    "Unable to allocate memory for data.\n");
1133*4882a593Smuzhiyun 		return;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, data, ha->flt_region_npiv_conf << 2,
1137*4882a593Smuzhiyun 	    NPIV_CONFIG_SIZE);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	cnt = (sizeof(hdr) + le16_to_cpu(hdr.entries) * sizeof(*entry)) >> 1;
1140*4882a593Smuzhiyun 	for (wptr = data, chksum = 0; cnt--; wptr++)
1141*4882a593Smuzhiyun 		chksum += le16_to_cpu(*wptr);
1142*4882a593Smuzhiyun 	if (chksum) {
1143*4882a593Smuzhiyun 		ql_dbg(ql_dbg_user, vha, 0x7092,
1144*4882a593Smuzhiyun 		    "Inconsistent NPIV-Config "
1145*4882a593Smuzhiyun 		    "detected: version=0x%x entries=0x%x checksum=0x%x.\n",
1146*4882a593Smuzhiyun 		    le16_to_cpu(hdr.version), le16_to_cpu(hdr.entries),
1147*4882a593Smuzhiyun 		    le16_to_cpu(hdr.checksum));
1148*4882a593Smuzhiyun 		goto done;
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	entry = data + sizeof(struct qla_npiv_header);
1152*4882a593Smuzhiyun 	cnt = le16_to_cpu(hdr.entries);
1153*4882a593Smuzhiyun 	for (i = 0; cnt; cnt--, entry++, i++) {
1154*4882a593Smuzhiyun 		uint16_t flags;
1155*4882a593Smuzhiyun 		struct fc_vport_identifiers vid;
1156*4882a593Smuzhiyun 		struct fc_vport *vport;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		memcpy(&ha->npiv_info[i], entry, sizeof(struct qla_npiv_entry));
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 		flags = le16_to_cpu(entry->flags);
1161*4882a593Smuzhiyun 		if (flags == 0xffff)
1162*4882a593Smuzhiyun 			continue;
1163*4882a593Smuzhiyun 		if ((flags & BIT_0) == 0)
1164*4882a593Smuzhiyun 			continue;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		memset(&vid, 0, sizeof(vid));
1167*4882a593Smuzhiyun 		vid.roles = FC_PORT_ROLE_FCP_INITIATOR;
1168*4882a593Smuzhiyun 		vid.vport_type = FC_PORTTYPE_NPIV;
1169*4882a593Smuzhiyun 		vid.disable = false;
1170*4882a593Smuzhiyun 		vid.port_name = wwn_to_u64(entry->port_name);
1171*4882a593Smuzhiyun 		vid.node_name = wwn_to_u64(entry->node_name);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		ql_dbg(ql_dbg_user, vha, 0x7093,
1174*4882a593Smuzhiyun 		    "NPIV[%02x]: wwpn=%llx wwnn=%llx vf_id=%#x Q_qos=%#x F_qos=%#x.\n",
1175*4882a593Smuzhiyun 		    cnt, vid.port_name, vid.node_name,
1176*4882a593Smuzhiyun 		    le16_to_cpu(entry->vf_id),
1177*4882a593Smuzhiyun 		    entry->q_qos, entry->f_qos);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		if (i < QLA_PRECONFIG_VPORTS) {
1180*4882a593Smuzhiyun 			vport = fc_vport_create(vha->host, 0, &vid);
1181*4882a593Smuzhiyun 			if (!vport)
1182*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x7094,
1183*4882a593Smuzhiyun 				    "NPIV-Config Failed to create vport [%02x]: wwpn=%llx wwnn=%llx.\n",
1184*4882a593Smuzhiyun 				    cnt, vid.port_name, vid.node_name);
1185*4882a593Smuzhiyun 		}
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun done:
1188*4882a593Smuzhiyun 	kfree(data);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static int
qla24xx_unprotect_flash(scsi_qla_host_t * vha)1192*4882a593Smuzhiyun qla24xx_unprotect_flash(scsi_qla_host_t *vha)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1195*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (ha->flags.fac_supported)
1198*4882a593Smuzhiyun 		return qla81xx_fac_do_write_enable(vha, 1);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	/* Enable flash write. */
1201*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ctrl_status,
1202*4882a593Smuzhiyun 	    rd_reg_dword(&reg->ctrl_status) | CSRX_FLASH_ENABLE);
1203*4882a593Smuzhiyun 	rd_reg_dword(&reg->ctrl_status);	/* PCI Posting. */
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (!ha->fdt_wrt_disable)
1206*4882a593Smuzhiyun 		goto done;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* Disable flash write-protection, first clear SR protection bit */
1209*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, flash_conf_addr(ha, 0x101), 0);
1210*4882a593Smuzhiyun 	/* Then write zero again to clear remaining SR bits.*/
1211*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, flash_conf_addr(ha, 0x101), 0);
1212*4882a593Smuzhiyun done:
1213*4882a593Smuzhiyun 	return QLA_SUCCESS;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun static int
qla24xx_protect_flash(scsi_qla_host_t * vha)1217*4882a593Smuzhiyun qla24xx_protect_flash(scsi_qla_host_t *vha)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1220*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1221*4882a593Smuzhiyun 	ulong cnt = 300;
1222*4882a593Smuzhiyun 	uint32_t faddr, dword;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if (ha->flags.fac_supported)
1225*4882a593Smuzhiyun 		return qla81xx_fac_do_write_enable(vha, 0);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	if (!ha->fdt_wrt_disable)
1228*4882a593Smuzhiyun 		goto skip_wrt_protect;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/* Enable flash write-protection and wait for completion. */
1231*4882a593Smuzhiyun 	faddr = flash_conf_addr(ha, 0x101);
1232*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, faddr, ha->fdt_wrt_disable);
1233*4882a593Smuzhiyun 	faddr = flash_conf_addr(ha, 0x5);
1234*4882a593Smuzhiyun 	while (cnt--) {
1235*4882a593Smuzhiyun 		if (!qla24xx_read_flash_dword(ha, faddr, &dword)) {
1236*4882a593Smuzhiyun 			if (!(dword & BIT_0))
1237*4882a593Smuzhiyun 				break;
1238*4882a593Smuzhiyun 		}
1239*4882a593Smuzhiyun 		udelay(10);
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun skip_wrt_protect:
1243*4882a593Smuzhiyun 	/* Disable flash write. */
1244*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ctrl_status,
1245*4882a593Smuzhiyun 	    rd_reg_dword(&reg->ctrl_status) & ~CSRX_FLASH_ENABLE);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	return QLA_SUCCESS;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun static int
qla24xx_erase_sector(scsi_qla_host_t * vha,uint32_t fdata)1251*4882a593Smuzhiyun qla24xx_erase_sector(scsi_qla_host_t *vha, uint32_t fdata)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1254*4882a593Smuzhiyun 	uint32_t start, finish;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	if (ha->flags.fac_supported) {
1257*4882a593Smuzhiyun 		start = fdata >> 2;
1258*4882a593Smuzhiyun 		finish = start + (ha->fdt_block_size >> 2) - 1;
1259*4882a593Smuzhiyun 		return qla81xx_fac_erase_sector(vha, flash_data_addr(ha,
1260*4882a593Smuzhiyun 		    start), flash_data_addr(ha, finish));
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	return qla24xx_write_flash_dword(ha, ha->fdt_erase_cmd,
1264*4882a593Smuzhiyun 	    (fdata & 0xff00) | ((fdata << 16) & 0xff0000) |
1265*4882a593Smuzhiyun 	    ((fdata >> 16) & 0xff));
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun static int
qla24xx_write_flash_data(scsi_qla_host_t * vha,__le32 * dwptr,uint32_t faddr,uint32_t dwords)1269*4882a593Smuzhiyun qla24xx_write_flash_data(scsi_qla_host_t *vha, __le32 *dwptr, uint32_t faddr,
1270*4882a593Smuzhiyun     uint32_t dwords)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	int ret;
1273*4882a593Smuzhiyun 	ulong liter;
1274*4882a593Smuzhiyun 	ulong dburst = OPTROM_BURST_DWORDS; /* burst size in dwords */
1275*4882a593Smuzhiyun 	uint32_t sec_mask, rest_addr, fdata;
1276*4882a593Smuzhiyun 	dma_addr_t optrom_dma;
1277*4882a593Smuzhiyun 	void *optrom = NULL;
1278*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	if (!IS_QLA25XX(ha) && !IS_QLA81XX(ha) && !IS_QLA83XX(ha) &&
1281*4882a593Smuzhiyun 	    !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
1282*4882a593Smuzhiyun 		goto next;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	/* Allocate dma buffer for burst write */
1285*4882a593Smuzhiyun 	optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
1286*4882a593Smuzhiyun 	    &optrom_dma, GFP_KERNEL);
1287*4882a593Smuzhiyun 	if (!optrom) {
1288*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7095,
1289*4882a593Smuzhiyun 		    "Failed allocate burst (%x bytes)\n", OPTROM_BURST_SIZE);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun next:
1293*4882a593Smuzhiyun 	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
1294*4882a593Smuzhiyun 	    "Unprotect flash...\n");
1295*4882a593Smuzhiyun 	ret = qla24xx_unprotect_flash(vha);
1296*4882a593Smuzhiyun 	if (ret) {
1297*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7096,
1298*4882a593Smuzhiyun 		    "Failed to unprotect flash.\n");
1299*4882a593Smuzhiyun 		goto done;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	rest_addr = (ha->fdt_block_size >> 2) - 1;
1303*4882a593Smuzhiyun 	sec_mask = ~rest_addr;
1304*4882a593Smuzhiyun 	for (liter = 0; liter < dwords; liter++, faddr++, dwptr++) {
1305*4882a593Smuzhiyun 		fdata = (faddr & sec_mask) << 2;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 		/* Are we at the beginning of a sector? */
1308*4882a593Smuzhiyun 		if (!(faddr & rest_addr)) {
1309*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
1310*4882a593Smuzhiyun 			    "Erase sector %#x...\n", faddr);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 			ret = qla24xx_erase_sector(vha, fdata);
1313*4882a593Smuzhiyun 			if (ret) {
1314*4882a593Smuzhiyun 				ql_dbg(ql_dbg_user, vha, 0x7007,
1315*4882a593Smuzhiyun 				    "Failed to erase sector %x.\n", faddr);
1316*4882a593Smuzhiyun 				break;
1317*4882a593Smuzhiyun 			}
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 		if (optrom) {
1321*4882a593Smuzhiyun 			/* If smaller than a burst remaining */
1322*4882a593Smuzhiyun 			if (dwords - liter < dburst)
1323*4882a593Smuzhiyun 				dburst = dwords - liter;
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 			/* Copy to dma buffer */
1326*4882a593Smuzhiyun 			memcpy(optrom, dwptr, dburst << 2);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 			/* Burst write */
1329*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
1330*4882a593Smuzhiyun 			    "Write burst (%#lx dwords)...\n", dburst);
1331*4882a593Smuzhiyun 			ret = qla2x00_load_ram(vha, optrom_dma,
1332*4882a593Smuzhiyun 			    flash_data_addr(ha, faddr), dburst);
1333*4882a593Smuzhiyun 			if (!ret) {
1334*4882a593Smuzhiyun 				liter += dburst - 1;
1335*4882a593Smuzhiyun 				faddr += dburst - 1;
1336*4882a593Smuzhiyun 				dwptr += dburst - 1;
1337*4882a593Smuzhiyun 				continue;
1338*4882a593Smuzhiyun 			}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x7097,
1341*4882a593Smuzhiyun 			    "Failed burst-write at %x (%p/%#llx)....\n",
1342*4882a593Smuzhiyun 			    flash_data_addr(ha, faddr), optrom,
1343*4882a593Smuzhiyun 			    (u64)optrom_dma);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 			dma_free_coherent(&ha->pdev->dev,
1346*4882a593Smuzhiyun 			    OPTROM_BURST_SIZE, optrom, optrom_dma);
1347*4882a593Smuzhiyun 			optrom = NULL;
1348*4882a593Smuzhiyun 			if (IS_QLA27XX(ha) || IS_QLA28XX(ha))
1349*4882a593Smuzhiyun 				break;
1350*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x7098,
1351*4882a593Smuzhiyun 			    "Reverting to slow write...\n");
1352*4882a593Smuzhiyun 		}
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 		/* Slow write */
1355*4882a593Smuzhiyun 		ret = qla24xx_write_flash_dword(ha,
1356*4882a593Smuzhiyun 		    flash_data_addr(ha, faddr), le32_to_cpu(*dwptr));
1357*4882a593Smuzhiyun 		if (ret) {
1358*4882a593Smuzhiyun 			ql_dbg(ql_dbg_user, vha, 0x7006,
1359*4882a593Smuzhiyun 			    "Failed slow write %x (%x)\n", faddr, *dwptr);
1360*4882a593Smuzhiyun 			break;
1361*4882a593Smuzhiyun 		}
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
1365*4882a593Smuzhiyun 	    "Protect flash...\n");
1366*4882a593Smuzhiyun 	ret = qla24xx_protect_flash(vha);
1367*4882a593Smuzhiyun 	if (ret)
1368*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7099,
1369*4882a593Smuzhiyun 		    "Failed to protect flash\n");
1370*4882a593Smuzhiyun done:
1371*4882a593Smuzhiyun 	if (optrom)
1372*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
1373*4882a593Smuzhiyun 		    OPTROM_BURST_SIZE, optrom, optrom_dma);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	return ret;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun uint8_t *
qla2x00_read_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1379*4882a593Smuzhiyun qla2x00_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1380*4882a593Smuzhiyun     uint32_t bytes)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun 	uint32_t i;
1383*4882a593Smuzhiyun 	__le16 *wptr;
1384*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	/* Word reads to NVRAM via registers. */
1387*4882a593Smuzhiyun 	wptr = buf;
1388*4882a593Smuzhiyun 	qla2x00_lock_nvram_access(ha);
1389*4882a593Smuzhiyun 	for (i = 0; i < bytes >> 1; i++, naddr++)
1390*4882a593Smuzhiyun 		wptr[i] = cpu_to_le16(qla2x00_get_nvram_word(ha,
1391*4882a593Smuzhiyun 		    naddr));
1392*4882a593Smuzhiyun 	qla2x00_unlock_nvram_access(ha);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	return buf;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun uint8_t *
qla24xx_read_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1398*4882a593Smuzhiyun qla24xx_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1399*4882a593Smuzhiyun     uint32_t bytes)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1402*4882a593Smuzhiyun 	uint32_t *dwptr = buf;
1403*4882a593Smuzhiyun 	uint32_t i;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1406*4882a593Smuzhiyun 		return  buf;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	/* Dword reads to flash. */
1409*4882a593Smuzhiyun 	naddr = nvram_data_addr(ha, naddr);
1410*4882a593Smuzhiyun 	bytes >>= 2;
1411*4882a593Smuzhiyun 	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
1412*4882a593Smuzhiyun 		if (qla24xx_read_flash_dword(ha, naddr, dwptr))
1413*4882a593Smuzhiyun 			break;
1414*4882a593Smuzhiyun 		cpu_to_le32s(dwptr);
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	return buf;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun int
qla2x00_write_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1421*4882a593Smuzhiyun qla2x00_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1422*4882a593Smuzhiyun     uint32_t bytes)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	int ret, stat;
1425*4882a593Smuzhiyun 	uint32_t i;
1426*4882a593Smuzhiyun 	uint16_t *wptr;
1427*4882a593Smuzhiyun 	unsigned long flags;
1428*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	ret = QLA_SUCCESS;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1433*4882a593Smuzhiyun 	qla2x00_lock_nvram_access(ha);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* Disable NVRAM write-protection. */
1436*4882a593Smuzhiyun 	stat = qla2x00_clear_nvram_protection(ha);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	wptr = (uint16_t *)buf;
1439*4882a593Smuzhiyun 	for (i = 0; i < bytes >> 1; i++, naddr++) {
1440*4882a593Smuzhiyun 		qla2x00_write_nvram_word(ha, naddr,
1441*4882a593Smuzhiyun 		    cpu_to_le16(*wptr));
1442*4882a593Smuzhiyun 		wptr++;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/* Enable NVRAM write-protection. */
1446*4882a593Smuzhiyun 	qla2x00_set_nvram_protection(ha, stat);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	qla2x00_unlock_nvram_access(ha);
1449*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	return ret;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun int
qla24xx_write_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1455*4882a593Smuzhiyun qla24xx_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1456*4882a593Smuzhiyun     uint32_t bytes)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1459*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1460*4882a593Smuzhiyun 	__le32 *dwptr = buf;
1461*4882a593Smuzhiyun 	uint32_t i;
1462*4882a593Smuzhiyun 	int ret;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	ret = QLA_SUCCESS;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1467*4882a593Smuzhiyun 		return ret;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	/* Enable flash write. */
1470*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ctrl_status,
1471*4882a593Smuzhiyun 	    rd_reg_dword(&reg->ctrl_status) | CSRX_FLASH_ENABLE);
1472*4882a593Smuzhiyun 	rd_reg_dword(&reg->ctrl_status);	/* PCI Posting. */
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	/* Disable NVRAM write-protection. */
1475*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0);
1476*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* Dword writes to flash. */
1479*4882a593Smuzhiyun 	naddr = nvram_data_addr(ha, naddr);
1480*4882a593Smuzhiyun 	bytes >>= 2;
1481*4882a593Smuzhiyun 	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
1482*4882a593Smuzhiyun 		if (qla24xx_write_flash_dword(ha, naddr, le32_to_cpu(*dwptr))) {
1483*4882a593Smuzhiyun 			ql_dbg(ql_dbg_user, vha, 0x709a,
1484*4882a593Smuzhiyun 			    "Unable to program nvram address=%x data=%x.\n",
1485*4882a593Smuzhiyun 			    naddr, *dwptr);
1486*4882a593Smuzhiyun 			break;
1487*4882a593Smuzhiyun 		}
1488*4882a593Smuzhiyun 	}
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/* Enable NVRAM write-protection. */
1491*4882a593Smuzhiyun 	qla24xx_write_flash_dword(ha, nvram_conf_addr(ha, 0x101), 0x8c);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	/* Disable flash write. */
1494*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ctrl_status,
1495*4882a593Smuzhiyun 	    rd_reg_dword(&reg->ctrl_status) & ~CSRX_FLASH_ENABLE);
1496*4882a593Smuzhiyun 	rd_reg_dword(&reg->ctrl_status);	/* PCI Posting. */
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	return ret;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun uint8_t *
qla25xx_read_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1502*4882a593Smuzhiyun qla25xx_read_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1503*4882a593Smuzhiyun     uint32_t bytes)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1506*4882a593Smuzhiyun 	uint32_t *dwptr = buf;
1507*4882a593Smuzhiyun 	uint32_t i;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	/* Dword reads to flash. */
1510*4882a593Smuzhiyun 	naddr = flash_data_addr(ha, ha->flt_region_vpd_nvram | naddr);
1511*4882a593Smuzhiyun 	bytes >>= 2;
1512*4882a593Smuzhiyun 	for (i = 0; i < bytes; i++, naddr++, dwptr++) {
1513*4882a593Smuzhiyun 		if (qla24xx_read_flash_dword(ha, naddr, dwptr))
1514*4882a593Smuzhiyun 			break;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 		cpu_to_le32s(dwptr);
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	return buf;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun #define RMW_BUFFER_SIZE	(64 * 1024)
1523*4882a593Smuzhiyun int
qla25xx_write_nvram_data(scsi_qla_host_t * vha,void * buf,uint32_t naddr,uint32_t bytes)1524*4882a593Smuzhiyun qla25xx_write_nvram_data(scsi_qla_host_t *vha, void *buf, uint32_t naddr,
1525*4882a593Smuzhiyun     uint32_t bytes)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1528*4882a593Smuzhiyun 	uint8_t *dbuf = vmalloc(RMW_BUFFER_SIZE);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	if (!dbuf)
1531*4882a593Smuzhiyun 		return QLA_MEMORY_ALLOC_FAILED;
1532*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, dbuf, ha->flt_region_vpd_nvram << 2,
1533*4882a593Smuzhiyun 	    RMW_BUFFER_SIZE);
1534*4882a593Smuzhiyun 	memcpy(dbuf + (naddr << 2), buf, bytes);
1535*4882a593Smuzhiyun 	ha->isp_ops->write_optrom(vha, dbuf, ha->flt_region_vpd_nvram << 2,
1536*4882a593Smuzhiyun 	    RMW_BUFFER_SIZE);
1537*4882a593Smuzhiyun 	vfree(dbuf);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return QLA_SUCCESS;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static inline void
qla2x00_flip_colors(struct qla_hw_data * ha,uint16_t * pflags)1543*4882a593Smuzhiyun qla2x00_flip_colors(struct qla_hw_data *ha, uint16_t *pflags)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	if (IS_QLA2322(ha)) {
1546*4882a593Smuzhiyun 		/* Flip all colors. */
1547*4882a593Smuzhiyun 		if (ha->beacon_color_state == QLA_LED_ALL_ON) {
1548*4882a593Smuzhiyun 			/* Turn off. */
1549*4882a593Smuzhiyun 			ha->beacon_color_state = 0;
1550*4882a593Smuzhiyun 			*pflags = GPIO_LED_ALL_OFF;
1551*4882a593Smuzhiyun 		} else {
1552*4882a593Smuzhiyun 			/* Turn on. */
1553*4882a593Smuzhiyun 			ha->beacon_color_state = QLA_LED_ALL_ON;
1554*4882a593Smuzhiyun 			*pflags = GPIO_LED_RGA_ON;
1555*4882a593Smuzhiyun 		}
1556*4882a593Smuzhiyun 	} else {
1557*4882a593Smuzhiyun 		/* Flip green led only. */
1558*4882a593Smuzhiyun 		if (ha->beacon_color_state == QLA_LED_GRN_ON) {
1559*4882a593Smuzhiyun 			/* Turn off. */
1560*4882a593Smuzhiyun 			ha->beacon_color_state = 0;
1561*4882a593Smuzhiyun 			*pflags = GPIO_LED_GREEN_OFF_AMBER_OFF;
1562*4882a593Smuzhiyun 		} else {
1563*4882a593Smuzhiyun 			/* Turn on. */
1564*4882a593Smuzhiyun 			ha->beacon_color_state = QLA_LED_GRN_ON;
1565*4882a593Smuzhiyun 			*pflags = GPIO_LED_GREEN_ON_AMBER_OFF;
1566*4882a593Smuzhiyun 		}
1567*4882a593Smuzhiyun 	}
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun #define PIO_REG(h, r) ((h)->pio_address + offsetof(struct device_reg_2xxx, r))
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun void
qla2x00_beacon_blink(struct scsi_qla_host * vha)1573*4882a593Smuzhiyun qla2x00_beacon_blink(struct scsi_qla_host *vha)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun 	uint16_t gpio_enable;
1576*4882a593Smuzhiyun 	uint16_t gpio_data;
1577*4882a593Smuzhiyun 	uint16_t led_color = 0;
1578*4882a593Smuzhiyun 	unsigned long flags;
1579*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1580*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1583*4882a593Smuzhiyun 		return;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/* Save the Original GPIOE. */
1588*4882a593Smuzhiyun 	if (ha->pio_address) {
1589*4882a593Smuzhiyun 		gpio_enable = RD_REG_WORD_PIO(PIO_REG(ha, gpioe));
1590*4882a593Smuzhiyun 		gpio_data = RD_REG_WORD_PIO(PIO_REG(ha, gpiod));
1591*4882a593Smuzhiyun 	} else {
1592*4882a593Smuzhiyun 		gpio_enable = rd_reg_word(&reg->gpioe);
1593*4882a593Smuzhiyun 		gpio_data = rd_reg_word(&reg->gpiod);
1594*4882a593Smuzhiyun 	}
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	/* Set the modified gpio_enable values */
1597*4882a593Smuzhiyun 	gpio_enable |= GPIO_LED_MASK;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	if (ha->pio_address) {
1600*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, gpioe), gpio_enable);
1601*4882a593Smuzhiyun 	} else {
1602*4882a593Smuzhiyun 		wrt_reg_word(&reg->gpioe, gpio_enable);
1603*4882a593Smuzhiyun 		rd_reg_word(&reg->gpioe);
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	qla2x00_flip_colors(ha, &led_color);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* Clear out any previously set LED color. */
1609*4882a593Smuzhiyun 	gpio_data &= ~GPIO_LED_MASK;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	/* Set the new input LED color to GPIOD. */
1612*4882a593Smuzhiyun 	gpio_data |= led_color;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/* Set the modified gpio_data values */
1615*4882a593Smuzhiyun 	if (ha->pio_address) {
1616*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, gpiod), gpio_data);
1617*4882a593Smuzhiyun 	} else {
1618*4882a593Smuzhiyun 		wrt_reg_word(&reg->gpiod, gpio_data);
1619*4882a593Smuzhiyun 		rd_reg_word(&reg->gpiod);
1620*4882a593Smuzhiyun 	}
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun int
qla2x00_beacon_on(struct scsi_qla_host * vha)1626*4882a593Smuzhiyun qla2x00_beacon_on(struct scsi_qla_host *vha)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun 	uint16_t gpio_enable;
1629*4882a593Smuzhiyun 	uint16_t gpio_data;
1630*4882a593Smuzhiyun 	unsigned long flags;
1631*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1632*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	ha->fw_options[1] &= ~FO1_SET_EMPHASIS_SWING;
1635*4882a593Smuzhiyun 	ha->fw_options[1] |= FO1_DISABLE_GPIO6_7;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1638*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x709b,
1639*4882a593Smuzhiyun 		    "Unable to update fw options (beacon on).\n");
1640*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
1641*4882a593Smuzhiyun 	}
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	/* Turn off LEDs. */
1644*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1645*4882a593Smuzhiyun 	if (ha->pio_address) {
1646*4882a593Smuzhiyun 		gpio_enable = RD_REG_WORD_PIO(PIO_REG(ha, gpioe));
1647*4882a593Smuzhiyun 		gpio_data = RD_REG_WORD_PIO(PIO_REG(ha, gpiod));
1648*4882a593Smuzhiyun 	} else {
1649*4882a593Smuzhiyun 		gpio_enable = rd_reg_word(&reg->gpioe);
1650*4882a593Smuzhiyun 		gpio_data = rd_reg_word(&reg->gpiod);
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 	gpio_enable |= GPIO_LED_MASK;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	/* Set the modified gpio_enable values. */
1655*4882a593Smuzhiyun 	if (ha->pio_address) {
1656*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, gpioe), gpio_enable);
1657*4882a593Smuzhiyun 	} else {
1658*4882a593Smuzhiyun 		wrt_reg_word(&reg->gpioe, gpio_enable);
1659*4882a593Smuzhiyun 		rd_reg_word(&reg->gpioe);
1660*4882a593Smuzhiyun 	}
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	/* Clear out previously set LED colour. */
1663*4882a593Smuzhiyun 	gpio_data &= ~GPIO_LED_MASK;
1664*4882a593Smuzhiyun 	if (ha->pio_address) {
1665*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, gpiod), gpio_data);
1666*4882a593Smuzhiyun 	} else {
1667*4882a593Smuzhiyun 		wrt_reg_word(&reg->gpiod, gpio_data);
1668*4882a593Smuzhiyun 		rd_reg_word(&reg->gpiod);
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/*
1673*4882a593Smuzhiyun 	 * Let the per HBA timer kick off the blinking process based on
1674*4882a593Smuzhiyun 	 * the following flags. No need to do anything else now.
1675*4882a593Smuzhiyun 	 */
1676*4882a593Smuzhiyun 	ha->beacon_blink_led = 1;
1677*4882a593Smuzhiyun 	ha->beacon_color_state = 0;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return QLA_SUCCESS;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun int
qla2x00_beacon_off(struct scsi_qla_host * vha)1683*4882a593Smuzhiyun qla2x00_beacon_off(struct scsi_qla_host *vha)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
1686*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	ha->beacon_blink_led = 0;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/* Set the on flag so when it gets flipped it will be off. */
1691*4882a593Smuzhiyun 	if (IS_QLA2322(ha))
1692*4882a593Smuzhiyun 		ha->beacon_color_state = QLA_LED_ALL_ON;
1693*4882a593Smuzhiyun 	else
1694*4882a593Smuzhiyun 		ha->beacon_color_state = QLA_LED_GRN_ON;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	ha->isp_ops->beacon_blink(vha);	/* This turns green LED off */
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	ha->fw_options[1] &= ~FO1_SET_EMPHASIS_SWING;
1699*4882a593Smuzhiyun 	ha->fw_options[1] &= ~FO1_DISABLE_GPIO6_7;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	rval = qla2x00_set_fw_options(vha, ha->fw_options);
1702*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS)
1703*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x709c,
1704*4882a593Smuzhiyun 		    "Unable to update fw options (beacon off).\n");
1705*4882a593Smuzhiyun 	return rval;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun static inline void
qla24xx_flip_colors(struct qla_hw_data * ha,uint16_t * pflags)1710*4882a593Smuzhiyun qla24xx_flip_colors(struct qla_hw_data *ha, uint16_t *pflags)
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun 	/* Flip all colors. */
1713*4882a593Smuzhiyun 	if (ha->beacon_color_state == QLA_LED_ALL_ON) {
1714*4882a593Smuzhiyun 		/* Turn off. */
1715*4882a593Smuzhiyun 		ha->beacon_color_state = 0;
1716*4882a593Smuzhiyun 		*pflags = 0;
1717*4882a593Smuzhiyun 	} else {
1718*4882a593Smuzhiyun 		/* Turn on. */
1719*4882a593Smuzhiyun 		ha->beacon_color_state = QLA_LED_ALL_ON;
1720*4882a593Smuzhiyun 		*pflags = GPDX_LED_YELLOW_ON | GPDX_LED_AMBER_ON;
1721*4882a593Smuzhiyun 	}
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun void
qla24xx_beacon_blink(struct scsi_qla_host * vha)1725*4882a593Smuzhiyun qla24xx_beacon_blink(struct scsi_qla_host *vha)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun 	uint16_t led_color = 0;
1728*4882a593Smuzhiyun 	uint32_t gpio_data;
1729*4882a593Smuzhiyun 	unsigned long flags;
1730*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1731*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* Save the Original GPIOD. */
1734*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1735*4882a593Smuzhiyun 	gpio_data = rd_reg_dword(&reg->gpiod);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	/* Enable the gpio_data reg for update. */
1738*4882a593Smuzhiyun 	gpio_data |= GPDX_LED_UPDATE_MASK;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	wrt_reg_dword(&reg->gpiod, gpio_data);
1741*4882a593Smuzhiyun 	gpio_data = rd_reg_dword(&reg->gpiod);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	/* Set the color bits. */
1744*4882a593Smuzhiyun 	qla24xx_flip_colors(ha, &led_color);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	/* Clear out any previously set LED color. */
1747*4882a593Smuzhiyun 	gpio_data &= ~GPDX_LED_COLOR_MASK;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* Set the new input LED color to GPIOD. */
1750*4882a593Smuzhiyun 	gpio_data |= led_color;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	/* Set the modified gpio_data values. */
1753*4882a593Smuzhiyun 	wrt_reg_dword(&reg->gpiod, gpio_data);
1754*4882a593Smuzhiyun 	gpio_data = rd_reg_dword(&reg->gpiod);
1755*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun static uint32_t
qla83xx_select_led_port(struct qla_hw_data * ha)1759*4882a593Smuzhiyun qla83xx_select_led_port(struct qla_hw_data *ha)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun 	uint32_t led_select_value = 0;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha) && !IS_QLA28XX(ha))
1764*4882a593Smuzhiyun 		goto out;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (ha->port_no == 0)
1767*4882a593Smuzhiyun 		led_select_value = QLA83XX_LED_PORT0;
1768*4882a593Smuzhiyun 	else
1769*4882a593Smuzhiyun 		led_select_value = QLA83XX_LED_PORT1;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun out:
1772*4882a593Smuzhiyun 	return led_select_value;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun void
qla83xx_beacon_blink(struct scsi_qla_host * vha)1776*4882a593Smuzhiyun qla83xx_beacon_blink(struct scsi_qla_host *vha)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun 	uint32_t led_select_value;
1779*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1780*4882a593Smuzhiyun 	uint16_t led_cfg[6];
1781*4882a593Smuzhiyun 	uint16_t orig_led_cfg[6];
1782*4882a593Smuzhiyun 	uint32_t led_10_value, led_43_value;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	if (!IS_QLA83XX(ha) && !IS_QLA81XX(ha) && !IS_QLA27XX(ha) &&
1785*4882a593Smuzhiyun 	    !IS_QLA28XX(ha))
1786*4882a593Smuzhiyun 		return;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	if (!ha->beacon_blink_led)
1789*4882a593Smuzhiyun 		return;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
1792*4882a593Smuzhiyun 		qla2x00_write_ram_word(vha, 0x1003, 0x40000230);
1793*4882a593Smuzhiyun 		qla2x00_write_ram_word(vha, 0x1004, 0x40000230);
1794*4882a593Smuzhiyun 	} else if (IS_QLA2031(ha)) {
1795*4882a593Smuzhiyun 		led_select_value = qla83xx_select_led_port(ha);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value, 0x40000230);
1798*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value + 4, 0x40000230);
1799*4882a593Smuzhiyun 	} else if (IS_QLA8031(ha)) {
1800*4882a593Smuzhiyun 		led_select_value = qla83xx_select_led_port(ha);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 		qla83xx_rd_reg(vha, led_select_value, &led_10_value);
1803*4882a593Smuzhiyun 		qla83xx_rd_reg(vha, led_select_value + 0x10, &led_43_value);
1804*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value, 0x01f44000);
1805*4882a593Smuzhiyun 		msleep(500);
1806*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value, 0x400001f4);
1807*4882a593Smuzhiyun 		msleep(1000);
1808*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value, led_10_value);
1809*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, led_select_value + 0x10, led_43_value);
1810*4882a593Smuzhiyun 	} else if (IS_QLA81XX(ha)) {
1811*4882a593Smuzhiyun 		int rval;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 		/* Save Current */
1814*4882a593Smuzhiyun 		rval = qla81xx_get_led_config(vha, orig_led_cfg);
1815*4882a593Smuzhiyun 		/* Do the blink */
1816*4882a593Smuzhiyun 		if (rval == QLA_SUCCESS) {
1817*4882a593Smuzhiyun 			if (IS_QLA81XX(ha)) {
1818*4882a593Smuzhiyun 				led_cfg[0] = 0x4000;
1819*4882a593Smuzhiyun 				led_cfg[1] = 0x2000;
1820*4882a593Smuzhiyun 				led_cfg[2] = 0;
1821*4882a593Smuzhiyun 				led_cfg[3] = 0;
1822*4882a593Smuzhiyun 				led_cfg[4] = 0;
1823*4882a593Smuzhiyun 				led_cfg[5] = 0;
1824*4882a593Smuzhiyun 			} else {
1825*4882a593Smuzhiyun 				led_cfg[0] = 0x4000;
1826*4882a593Smuzhiyun 				led_cfg[1] = 0x4000;
1827*4882a593Smuzhiyun 				led_cfg[2] = 0x4000;
1828*4882a593Smuzhiyun 				led_cfg[3] = 0x2000;
1829*4882a593Smuzhiyun 				led_cfg[4] = 0;
1830*4882a593Smuzhiyun 				led_cfg[5] = 0x2000;
1831*4882a593Smuzhiyun 			}
1832*4882a593Smuzhiyun 			rval = qla81xx_set_led_config(vha, led_cfg);
1833*4882a593Smuzhiyun 			msleep(1000);
1834*4882a593Smuzhiyun 			if (IS_QLA81XX(ha)) {
1835*4882a593Smuzhiyun 				led_cfg[0] = 0x4000;
1836*4882a593Smuzhiyun 				led_cfg[1] = 0x2000;
1837*4882a593Smuzhiyun 				led_cfg[2] = 0;
1838*4882a593Smuzhiyun 			} else {
1839*4882a593Smuzhiyun 				led_cfg[0] = 0x4000;
1840*4882a593Smuzhiyun 				led_cfg[1] = 0x2000;
1841*4882a593Smuzhiyun 				led_cfg[2] = 0x4000;
1842*4882a593Smuzhiyun 				led_cfg[3] = 0x4000;
1843*4882a593Smuzhiyun 				led_cfg[4] = 0;
1844*4882a593Smuzhiyun 				led_cfg[5] = 0x2000;
1845*4882a593Smuzhiyun 			}
1846*4882a593Smuzhiyun 			rval = qla81xx_set_led_config(vha, led_cfg);
1847*4882a593Smuzhiyun 		}
1848*4882a593Smuzhiyun 		/* On exit, restore original (presumes no status change) */
1849*4882a593Smuzhiyun 		qla81xx_set_led_config(vha, orig_led_cfg);
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun int
qla24xx_beacon_on(struct scsi_qla_host * vha)1854*4882a593Smuzhiyun qla24xx_beacon_on(struct scsi_qla_host *vha)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun 	uint32_t gpio_data;
1857*4882a593Smuzhiyun 	unsigned long flags;
1858*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1859*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1862*4882a593Smuzhiyun 		return QLA_SUCCESS;
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	if (IS_QLA8031(ha) || IS_QLA81XX(ha))
1865*4882a593Smuzhiyun 		goto skip_gpio; /* let blink handle it */
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	if (ha->beacon_blink_led == 0) {
1868*4882a593Smuzhiyun 		/* Enable firmware for update */
1869*4882a593Smuzhiyun 		ha->fw_options[1] |= ADD_FO1_DISABLE_GPIO_LED_CTRL;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 		if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS)
1872*4882a593Smuzhiyun 			return QLA_FUNCTION_FAILED;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 		if (qla2x00_get_fw_options(vha, ha->fw_options) !=
1875*4882a593Smuzhiyun 		    QLA_SUCCESS) {
1876*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x7009,
1877*4882a593Smuzhiyun 			    "Unable to update fw options (beacon on).\n");
1878*4882a593Smuzhiyun 			return QLA_FUNCTION_FAILED;
1879*4882a593Smuzhiyun 		}
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 		if (IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1882*4882a593Smuzhiyun 			goto skip_gpio;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->hardware_lock, flags);
1885*4882a593Smuzhiyun 		gpio_data = rd_reg_dword(&reg->gpiod);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 		/* Enable the gpio_data reg for update. */
1888*4882a593Smuzhiyun 		gpio_data |= GPDX_LED_UPDATE_MASK;
1889*4882a593Smuzhiyun 		wrt_reg_dword(&reg->gpiod, gpio_data);
1890*4882a593Smuzhiyun 		rd_reg_dword(&reg->gpiod);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	/* So all colors blink together. */
1896*4882a593Smuzhiyun 	ha->beacon_color_state = 0;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun skip_gpio:
1899*4882a593Smuzhiyun 	/* Let the per HBA timer kick off the blinking process. */
1900*4882a593Smuzhiyun 	ha->beacon_blink_led = 1;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	return QLA_SUCCESS;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun int
qla24xx_beacon_off(struct scsi_qla_host * vha)1906*4882a593Smuzhiyun qla24xx_beacon_off(struct scsi_qla_host *vha)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun 	uint32_t gpio_data;
1909*4882a593Smuzhiyun 	unsigned long flags;
1910*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1911*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1914*4882a593Smuzhiyun 		return QLA_SUCCESS;
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	if (!ha->flags.fw_started)
1917*4882a593Smuzhiyun 		return QLA_SUCCESS;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	ha->beacon_blink_led = 0;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	if (IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1922*4882a593Smuzhiyun 		goto set_fw_options;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	if (IS_QLA8031(ha) || IS_QLA81XX(ha))
1925*4882a593Smuzhiyun 		return QLA_SUCCESS;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	ha->beacon_color_state = QLA_LED_ALL_ON;
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	ha->isp_ops->beacon_blink(vha);	/* Will flip to all off. */
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	/* Give control back to firmware. */
1932*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1933*4882a593Smuzhiyun 	gpio_data = rd_reg_dword(&reg->gpiod);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	/* Disable the gpio_data reg for update. */
1936*4882a593Smuzhiyun 	gpio_data &= ~GPDX_LED_UPDATE_MASK;
1937*4882a593Smuzhiyun 	wrt_reg_dword(&reg->gpiod, gpio_data);
1938*4882a593Smuzhiyun 	rd_reg_dword(&reg->gpiod);
1939*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun set_fw_options:
1942*4882a593Smuzhiyun 	ha->fw_options[1] &= ~ADD_FO1_DISABLE_GPIO_LED_CTRL;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	if (qla2x00_set_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1945*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x704d,
1946*4882a593Smuzhiyun 		    "Unable to update fw options (beacon on).\n");
1947*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
1948*4882a593Smuzhiyun 	}
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	if (qla2x00_get_fw_options(vha, ha->fw_options) != QLA_SUCCESS) {
1951*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x704e,
1952*4882a593Smuzhiyun 		    "Unable to update fw options (beacon on).\n");
1953*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
1954*4882a593Smuzhiyun 	}
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	return QLA_SUCCESS;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun /*
1961*4882a593Smuzhiyun  * Flash support routines
1962*4882a593Smuzhiyun  */
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun /**
1965*4882a593Smuzhiyun  * qla2x00_flash_enable() - Setup flash for reading and writing.
1966*4882a593Smuzhiyun  * @ha: HA context
1967*4882a593Smuzhiyun  */
1968*4882a593Smuzhiyun static void
qla2x00_flash_enable(struct qla_hw_data * ha)1969*4882a593Smuzhiyun qla2x00_flash_enable(struct qla_hw_data *ha)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun 	uint16_t data;
1972*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	data = rd_reg_word(&reg->ctrl_status);
1975*4882a593Smuzhiyun 	data |= CSR_FLASH_ENABLE;
1976*4882a593Smuzhiyun 	wrt_reg_word(&reg->ctrl_status, data);
1977*4882a593Smuzhiyun 	rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun /**
1981*4882a593Smuzhiyun  * qla2x00_flash_disable() - Disable flash and allow RISC to run.
1982*4882a593Smuzhiyun  * @ha: HA context
1983*4882a593Smuzhiyun  */
1984*4882a593Smuzhiyun static void
qla2x00_flash_disable(struct qla_hw_data * ha)1985*4882a593Smuzhiyun qla2x00_flash_disable(struct qla_hw_data *ha)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	uint16_t data;
1988*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	data = rd_reg_word(&reg->ctrl_status);
1991*4882a593Smuzhiyun 	data &= ~(CSR_FLASH_ENABLE);
1992*4882a593Smuzhiyun 	wrt_reg_word(&reg->ctrl_status, data);
1993*4882a593Smuzhiyun 	rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun /**
1997*4882a593Smuzhiyun  * qla2x00_read_flash_byte() - Reads a byte from flash
1998*4882a593Smuzhiyun  * @ha: HA context
1999*4882a593Smuzhiyun  * @addr: Address in flash to read
2000*4882a593Smuzhiyun  *
2001*4882a593Smuzhiyun  * A word is read from the chip, but, only the lower byte is valid.
2002*4882a593Smuzhiyun  *
2003*4882a593Smuzhiyun  * Returns the byte read from flash @addr.
2004*4882a593Smuzhiyun  */
2005*4882a593Smuzhiyun static uint8_t
qla2x00_read_flash_byte(struct qla_hw_data * ha,uint32_t addr)2006*4882a593Smuzhiyun qla2x00_read_flash_byte(struct qla_hw_data *ha, uint32_t addr)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun 	uint16_t data;
2009*4882a593Smuzhiyun 	uint16_t bank_select;
2010*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	bank_select = rd_reg_word(&reg->ctrl_status);
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
2015*4882a593Smuzhiyun 		/* Specify 64K address range: */
2016*4882a593Smuzhiyun 		/*  clear out Module Select and Flash Address bits [19:16]. */
2017*4882a593Smuzhiyun 		bank_select &= ~0xf8;
2018*4882a593Smuzhiyun 		bank_select |= addr >> 12 & 0xf0;
2019*4882a593Smuzhiyun 		bank_select |= CSR_FLASH_64K_BANK;
2020*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2021*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_address, (uint16_t)addr);
2024*4882a593Smuzhiyun 		data = rd_reg_word(&reg->flash_data);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 		return (uint8_t)data;
2027*4882a593Smuzhiyun 	}
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	/* Setup bit 16 of flash address. */
2030*4882a593Smuzhiyun 	if ((addr & BIT_16) && ((bank_select & CSR_FLASH_64K_BANK) == 0)) {
2031*4882a593Smuzhiyun 		bank_select |= CSR_FLASH_64K_BANK;
2032*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2033*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2034*4882a593Smuzhiyun 	} else if (((addr & BIT_16) == 0) &&
2035*4882a593Smuzhiyun 	    (bank_select & CSR_FLASH_64K_BANK)) {
2036*4882a593Smuzhiyun 		bank_select &= ~(CSR_FLASH_64K_BANK);
2037*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2038*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2039*4882a593Smuzhiyun 	}
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	/* Always perform IO mapped accesses to the FLASH registers. */
2042*4882a593Smuzhiyun 	if (ha->pio_address) {
2043*4882a593Smuzhiyun 		uint16_t data2;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, flash_address), (uint16_t)addr);
2046*4882a593Smuzhiyun 		do {
2047*4882a593Smuzhiyun 			data = RD_REG_WORD_PIO(PIO_REG(ha, flash_data));
2048*4882a593Smuzhiyun 			barrier();
2049*4882a593Smuzhiyun 			cpu_relax();
2050*4882a593Smuzhiyun 			data2 = RD_REG_WORD_PIO(PIO_REG(ha, flash_data));
2051*4882a593Smuzhiyun 		} while (data != data2);
2052*4882a593Smuzhiyun 	} else {
2053*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_address, (uint16_t)addr);
2054*4882a593Smuzhiyun 		data = qla2x00_debounce_register(&reg->flash_data);
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	return (uint8_t)data;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun /**
2061*4882a593Smuzhiyun  * qla2x00_write_flash_byte() - Write a byte to flash
2062*4882a593Smuzhiyun  * @ha: HA context
2063*4882a593Smuzhiyun  * @addr: Address in flash to write
2064*4882a593Smuzhiyun  * @data: Data to write
2065*4882a593Smuzhiyun  */
2066*4882a593Smuzhiyun static void
qla2x00_write_flash_byte(struct qla_hw_data * ha,uint32_t addr,uint8_t data)2067*4882a593Smuzhiyun qla2x00_write_flash_byte(struct qla_hw_data *ha, uint32_t addr, uint8_t data)
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun 	uint16_t bank_select;
2070*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	bank_select = rd_reg_word(&reg->ctrl_status);
2073*4882a593Smuzhiyun 	if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
2074*4882a593Smuzhiyun 		/* Specify 64K address range: */
2075*4882a593Smuzhiyun 		/*  clear out Module Select and Flash Address bits [19:16]. */
2076*4882a593Smuzhiyun 		bank_select &= ~0xf8;
2077*4882a593Smuzhiyun 		bank_select |= addr >> 12 & 0xf0;
2078*4882a593Smuzhiyun 		bank_select |= CSR_FLASH_64K_BANK;
2079*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2080*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_address, (uint16_t)addr);
2083*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
2084*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_data, (uint16_t)data);
2085*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 		return;
2088*4882a593Smuzhiyun 	}
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	/* Setup bit 16 of flash address. */
2091*4882a593Smuzhiyun 	if ((addr & BIT_16) && ((bank_select & CSR_FLASH_64K_BANK) == 0)) {
2092*4882a593Smuzhiyun 		bank_select |= CSR_FLASH_64K_BANK;
2093*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2094*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2095*4882a593Smuzhiyun 	} else if (((addr & BIT_16) == 0) &&
2096*4882a593Smuzhiyun 	    (bank_select & CSR_FLASH_64K_BANK)) {
2097*4882a593Smuzhiyun 		bank_select &= ~(CSR_FLASH_64K_BANK);
2098*4882a593Smuzhiyun 		wrt_reg_word(&reg->ctrl_status, bank_select);
2099*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);	/* PCI Posting. */
2100*4882a593Smuzhiyun 	}
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	/* Always perform IO mapped accesses to the FLASH registers. */
2103*4882a593Smuzhiyun 	if (ha->pio_address) {
2104*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, flash_address), (uint16_t)addr);
2105*4882a593Smuzhiyun 		WRT_REG_WORD_PIO(PIO_REG(ha, flash_data), (uint16_t)data);
2106*4882a593Smuzhiyun 	} else {
2107*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_address, (uint16_t)addr);
2108*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
2109*4882a593Smuzhiyun 		wrt_reg_word(&reg->flash_data, (uint16_t)data);
2110*4882a593Smuzhiyun 		rd_reg_word(&reg->ctrl_status);		/* PCI Posting. */
2111*4882a593Smuzhiyun 	}
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun /**
2115*4882a593Smuzhiyun  * qla2x00_poll_flash() - Polls flash for completion.
2116*4882a593Smuzhiyun  * @ha: HA context
2117*4882a593Smuzhiyun  * @addr: Address in flash to poll
2118*4882a593Smuzhiyun  * @poll_data: Data to be polled
2119*4882a593Smuzhiyun  * @man_id: Flash manufacturer ID
2120*4882a593Smuzhiyun  * @flash_id: Flash ID
2121*4882a593Smuzhiyun  *
2122*4882a593Smuzhiyun  * This function polls the device until bit 7 of what is read matches data
2123*4882a593Smuzhiyun  * bit 7 or until data bit 5 becomes a 1.  If that hapens, the flash ROM timed
2124*4882a593Smuzhiyun  * out (a fatal error).  The flash book recommeds reading bit 7 again after
2125*4882a593Smuzhiyun  * reading bit 5 as a 1.
2126*4882a593Smuzhiyun  *
2127*4882a593Smuzhiyun  * Returns 0 on success, else non-zero.
2128*4882a593Smuzhiyun  */
2129*4882a593Smuzhiyun static int
qla2x00_poll_flash(struct qla_hw_data * ha,uint32_t addr,uint8_t poll_data,uint8_t man_id,uint8_t flash_id)2130*4882a593Smuzhiyun qla2x00_poll_flash(struct qla_hw_data *ha, uint32_t addr, uint8_t poll_data,
2131*4882a593Smuzhiyun     uint8_t man_id, uint8_t flash_id)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun 	int status;
2134*4882a593Smuzhiyun 	uint8_t flash_data;
2135*4882a593Smuzhiyun 	uint32_t cnt;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	status = 1;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	/* Wait for 30 seconds for command to finish. */
2140*4882a593Smuzhiyun 	poll_data &= BIT_7;
2141*4882a593Smuzhiyun 	for (cnt = 3000000; cnt; cnt--) {
2142*4882a593Smuzhiyun 		flash_data = qla2x00_read_flash_byte(ha, addr);
2143*4882a593Smuzhiyun 		if ((flash_data & BIT_7) == poll_data) {
2144*4882a593Smuzhiyun 			status = 0;
2145*4882a593Smuzhiyun 			break;
2146*4882a593Smuzhiyun 		}
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 		if (man_id != 0x40 && man_id != 0xda) {
2149*4882a593Smuzhiyun 			if ((flash_data & BIT_5) && cnt > 2)
2150*4882a593Smuzhiyun 				cnt = 2;
2151*4882a593Smuzhiyun 		}
2152*4882a593Smuzhiyun 		udelay(10);
2153*4882a593Smuzhiyun 		barrier();
2154*4882a593Smuzhiyun 		cond_resched();
2155*4882a593Smuzhiyun 	}
2156*4882a593Smuzhiyun 	return status;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun /**
2160*4882a593Smuzhiyun  * qla2x00_program_flash_address() - Programs a flash address
2161*4882a593Smuzhiyun  * @ha: HA context
2162*4882a593Smuzhiyun  * @addr: Address in flash to program
2163*4882a593Smuzhiyun  * @data: Data to be written in flash
2164*4882a593Smuzhiyun  * @man_id: Flash manufacturer ID
2165*4882a593Smuzhiyun  * @flash_id: Flash ID
2166*4882a593Smuzhiyun  *
2167*4882a593Smuzhiyun  * Returns 0 on success, else non-zero.
2168*4882a593Smuzhiyun  */
2169*4882a593Smuzhiyun static int
qla2x00_program_flash_address(struct qla_hw_data * ha,uint32_t addr,uint8_t data,uint8_t man_id,uint8_t flash_id)2170*4882a593Smuzhiyun qla2x00_program_flash_address(struct qla_hw_data *ha, uint32_t addr,
2171*4882a593Smuzhiyun     uint8_t data, uint8_t man_id, uint8_t flash_id)
2172*4882a593Smuzhiyun {
2173*4882a593Smuzhiyun 	/* Write Program Command Sequence. */
2174*4882a593Smuzhiyun 	if (IS_OEM_001(ha)) {
2175*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
2176*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x555, 0x55);
2177*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0xa0);
2178*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, addr, data);
2179*4882a593Smuzhiyun 	} else {
2180*4882a593Smuzhiyun 		if (man_id == 0xda && flash_id == 0xc1) {
2181*4882a593Smuzhiyun 			qla2x00_write_flash_byte(ha, addr, data);
2182*4882a593Smuzhiyun 			if (addr & 0x7e)
2183*4882a593Smuzhiyun 				return 0;
2184*4882a593Smuzhiyun 		} else {
2185*4882a593Smuzhiyun 			qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2186*4882a593Smuzhiyun 			qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2187*4882a593Smuzhiyun 			qla2x00_write_flash_byte(ha, 0x5555, 0xa0);
2188*4882a593Smuzhiyun 			qla2x00_write_flash_byte(ha, addr, data);
2189*4882a593Smuzhiyun 		}
2190*4882a593Smuzhiyun 	}
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	udelay(150);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	/* Wait for write to complete. */
2195*4882a593Smuzhiyun 	return qla2x00_poll_flash(ha, addr, data, man_id, flash_id);
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun /**
2199*4882a593Smuzhiyun  * qla2x00_erase_flash() - Erase the flash.
2200*4882a593Smuzhiyun  * @ha: HA context
2201*4882a593Smuzhiyun  * @man_id: Flash manufacturer ID
2202*4882a593Smuzhiyun  * @flash_id: Flash ID
2203*4882a593Smuzhiyun  *
2204*4882a593Smuzhiyun  * Returns 0 on success, else non-zero.
2205*4882a593Smuzhiyun  */
2206*4882a593Smuzhiyun static int
qla2x00_erase_flash(struct qla_hw_data * ha,uint8_t man_id,uint8_t flash_id)2207*4882a593Smuzhiyun qla2x00_erase_flash(struct qla_hw_data *ha, uint8_t man_id, uint8_t flash_id)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun 	/* Individual Sector Erase Command Sequence */
2210*4882a593Smuzhiyun 	if (IS_OEM_001(ha)) {
2211*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
2212*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x555, 0x55);
2213*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0x80);
2214*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0xaa);
2215*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x555, 0x55);
2216*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0xaaa, 0x10);
2217*4882a593Smuzhiyun 	} else {
2218*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2219*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2220*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x5555, 0x80);
2221*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2222*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2223*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, 0x5555, 0x10);
2224*4882a593Smuzhiyun 	}
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	udelay(150);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	/* Wait for erase to complete. */
2229*4882a593Smuzhiyun 	return qla2x00_poll_flash(ha, 0x00, 0x80, man_id, flash_id);
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun /**
2233*4882a593Smuzhiyun  * qla2x00_erase_flash_sector() - Erase a flash sector.
2234*4882a593Smuzhiyun  * @ha: HA context
2235*4882a593Smuzhiyun  * @addr: Flash sector to erase
2236*4882a593Smuzhiyun  * @sec_mask: Sector address mask
2237*4882a593Smuzhiyun  * @man_id: Flash manufacturer ID
2238*4882a593Smuzhiyun  * @flash_id: Flash ID
2239*4882a593Smuzhiyun  *
2240*4882a593Smuzhiyun  * Returns 0 on success, else non-zero.
2241*4882a593Smuzhiyun  */
2242*4882a593Smuzhiyun static int
qla2x00_erase_flash_sector(struct qla_hw_data * ha,uint32_t addr,uint32_t sec_mask,uint8_t man_id,uint8_t flash_id)2243*4882a593Smuzhiyun qla2x00_erase_flash_sector(struct qla_hw_data *ha, uint32_t addr,
2244*4882a593Smuzhiyun     uint32_t sec_mask, uint8_t man_id, uint8_t flash_id)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun 	/* Individual Sector Erase Command Sequence */
2247*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2248*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2249*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0x80);
2250*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2251*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2252*4882a593Smuzhiyun 	if (man_id == 0x1f && flash_id == 0x13)
2253*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, addr & sec_mask, 0x10);
2254*4882a593Smuzhiyun 	else
2255*4882a593Smuzhiyun 		qla2x00_write_flash_byte(ha, addr & sec_mask, 0x30);
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	udelay(150);
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	/* Wait for erase to complete. */
2260*4882a593Smuzhiyun 	return qla2x00_poll_flash(ha, addr, 0x80, man_id, flash_id);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun /**
2264*4882a593Smuzhiyun  * qla2x00_get_flash_manufacturer() - Read manufacturer ID from flash chip.
2265*4882a593Smuzhiyun  * @ha: host adapter
2266*4882a593Smuzhiyun  * @man_id: Flash manufacturer ID
2267*4882a593Smuzhiyun  * @flash_id: Flash ID
2268*4882a593Smuzhiyun  */
2269*4882a593Smuzhiyun static void
qla2x00_get_flash_manufacturer(struct qla_hw_data * ha,uint8_t * man_id,uint8_t * flash_id)2270*4882a593Smuzhiyun qla2x00_get_flash_manufacturer(struct qla_hw_data *ha, uint8_t *man_id,
2271*4882a593Smuzhiyun     uint8_t *flash_id)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2274*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2275*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0x90);
2276*4882a593Smuzhiyun 	*man_id = qla2x00_read_flash_byte(ha, 0x0000);
2277*4882a593Smuzhiyun 	*flash_id = qla2x00_read_flash_byte(ha, 0x0001);
2278*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0xaa);
2279*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x2aaa, 0x55);
2280*4882a593Smuzhiyun 	qla2x00_write_flash_byte(ha, 0x5555, 0xf0);
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun static void
qla2x00_read_flash_data(struct qla_hw_data * ha,uint8_t * tmp_buf,uint32_t saddr,uint32_t length)2284*4882a593Smuzhiyun qla2x00_read_flash_data(struct qla_hw_data *ha, uint8_t *tmp_buf,
2285*4882a593Smuzhiyun 	uint32_t saddr, uint32_t length)
2286*4882a593Smuzhiyun {
2287*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2288*4882a593Smuzhiyun 	uint32_t midpoint, ilength;
2289*4882a593Smuzhiyun 	uint8_t data;
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	midpoint = length / 2;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, 0);
2294*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);
2295*4882a593Smuzhiyun 	for (ilength = 0; ilength < length; saddr++, ilength++, tmp_buf++) {
2296*4882a593Smuzhiyun 		if (ilength == midpoint) {
2297*4882a593Smuzhiyun 			wrt_reg_word(&reg->nvram, NVR_SELECT);
2298*4882a593Smuzhiyun 			rd_reg_word(&reg->nvram);
2299*4882a593Smuzhiyun 		}
2300*4882a593Smuzhiyun 		data = qla2x00_read_flash_byte(ha, saddr);
2301*4882a593Smuzhiyun 		if (saddr % 100)
2302*4882a593Smuzhiyun 			udelay(10);
2303*4882a593Smuzhiyun 		*tmp_buf = data;
2304*4882a593Smuzhiyun 		cond_resched();
2305*4882a593Smuzhiyun 	}
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun static inline void
qla2x00_suspend_hba(struct scsi_qla_host * vha)2309*4882a593Smuzhiyun qla2x00_suspend_hba(struct scsi_qla_host *vha)
2310*4882a593Smuzhiyun {
2311*4882a593Smuzhiyun 	int cnt;
2312*4882a593Smuzhiyun 	unsigned long flags;
2313*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2314*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	/* Suspend HBA. */
2317*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
2318*4882a593Smuzhiyun 	ha->isp_ops->disable_intrs(ha);
2319*4882a593Smuzhiyun 	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	/* Pause RISC. */
2322*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
2323*4882a593Smuzhiyun 	wrt_reg_word(&reg->hccr, HCCR_PAUSE_RISC);
2324*4882a593Smuzhiyun 	rd_reg_word(&reg->hccr);
2325*4882a593Smuzhiyun 	if (IS_QLA2100(ha) || IS_QLA2200(ha) || IS_QLA2300(ha)) {
2326*4882a593Smuzhiyun 		for (cnt = 0; cnt < 30000; cnt++) {
2327*4882a593Smuzhiyun 			if ((rd_reg_word(&reg->hccr) & HCCR_RISC_PAUSE) != 0)
2328*4882a593Smuzhiyun 				break;
2329*4882a593Smuzhiyun 			udelay(100);
2330*4882a593Smuzhiyun 		}
2331*4882a593Smuzhiyun 	} else {
2332*4882a593Smuzhiyun 		udelay(10);
2333*4882a593Smuzhiyun 	}
2334*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun static inline void
qla2x00_resume_hba(struct scsi_qla_host * vha)2338*4882a593Smuzhiyun qla2x00_resume_hba(struct scsi_qla_host *vha)
2339*4882a593Smuzhiyun {
2340*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	/* Resume HBA. */
2343*4882a593Smuzhiyun 	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2344*4882a593Smuzhiyun 	set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2345*4882a593Smuzhiyun 	qla2xxx_wake_dpc(vha);
2346*4882a593Smuzhiyun 	qla2x00_wait_for_chip_reset(vha);
2347*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun void *
qla2x00_read_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2351*4882a593Smuzhiyun qla2x00_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2352*4882a593Smuzhiyun     uint32_t offset, uint32_t length)
2353*4882a593Smuzhiyun {
2354*4882a593Smuzhiyun 	uint32_t addr, midpoint;
2355*4882a593Smuzhiyun 	uint8_t *data;
2356*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2357*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	/* Suspend HBA. */
2360*4882a593Smuzhiyun 	qla2x00_suspend_hba(vha);
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	/* Go with read. */
2363*4882a593Smuzhiyun 	midpoint = ha->optrom_size / 2;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	qla2x00_flash_enable(ha);
2366*4882a593Smuzhiyun 	wrt_reg_word(&reg->nvram, 0);
2367*4882a593Smuzhiyun 	rd_reg_word(&reg->nvram);		/* PCI Posting. */
2368*4882a593Smuzhiyun 	for (addr = offset, data = buf; addr < length; addr++, data++) {
2369*4882a593Smuzhiyun 		if (addr == midpoint) {
2370*4882a593Smuzhiyun 			wrt_reg_word(&reg->nvram, NVR_SELECT);
2371*4882a593Smuzhiyun 			rd_reg_word(&reg->nvram);	/* PCI Posting. */
2372*4882a593Smuzhiyun 		}
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 		*data = qla2x00_read_flash_byte(ha, addr);
2375*4882a593Smuzhiyun 	}
2376*4882a593Smuzhiyun 	qla2x00_flash_disable(ha);
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	/* Resume HBA. */
2379*4882a593Smuzhiyun 	qla2x00_resume_hba(vha);
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	return buf;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun int
qla2x00_write_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2385*4882a593Smuzhiyun qla2x00_write_optrom_data(struct scsi_qla_host *vha, void *buf,
2386*4882a593Smuzhiyun     uint32_t offset, uint32_t length)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	int rval;
2390*4882a593Smuzhiyun 	uint8_t man_id, flash_id, sec_number, *data;
2391*4882a593Smuzhiyun 	uint16_t wd;
2392*4882a593Smuzhiyun 	uint32_t addr, liter, sec_mask, rest_addr;
2393*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2394*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	/* Suspend HBA. */
2397*4882a593Smuzhiyun 	qla2x00_suspend_hba(vha);
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	rval = QLA_SUCCESS;
2400*4882a593Smuzhiyun 	sec_number = 0;
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	/* Reset ISP chip. */
2403*4882a593Smuzhiyun 	wrt_reg_word(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
2404*4882a593Smuzhiyun 	pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	/* Go with write. */
2407*4882a593Smuzhiyun 	qla2x00_flash_enable(ha);
2408*4882a593Smuzhiyun 	do {	/* Loop once to provide quick error exit */
2409*4882a593Smuzhiyun 		/* Structure of flash memory based on manufacturer */
2410*4882a593Smuzhiyun 		if (IS_OEM_001(ha)) {
2411*4882a593Smuzhiyun 			/* OEM variant with special flash part. */
2412*4882a593Smuzhiyun 			man_id = flash_id = 0;
2413*4882a593Smuzhiyun 			rest_addr = 0xffff;
2414*4882a593Smuzhiyun 			sec_mask   = 0x10000;
2415*4882a593Smuzhiyun 			goto update_flash;
2416*4882a593Smuzhiyun 		}
2417*4882a593Smuzhiyun 		qla2x00_get_flash_manufacturer(ha, &man_id, &flash_id);
2418*4882a593Smuzhiyun 		switch (man_id) {
2419*4882a593Smuzhiyun 		case 0x20: /* ST flash. */
2420*4882a593Smuzhiyun 			if (flash_id == 0xd2 || flash_id == 0xe3) {
2421*4882a593Smuzhiyun 				/*
2422*4882a593Smuzhiyun 				 * ST m29w008at part - 64kb sector size with
2423*4882a593Smuzhiyun 				 * 32kb,8kb,8kb,16kb sectors at memory address
2424*4882a593Smuzhiyun 				 * 0xf0000.
2425*4882a593Smuzhiyun 				 */
2426*4882a593Smuzhiyun 				rest_addr = 0xffff;
2427*4882a593Smuzhiyun 				sec_mask = 0x10000;
2428*4882a593Smuzhiyun 				break;
2429*4882a593Smuzhiyun 			}
2430*4882a593Smuzhiyun 			/*
2431*4882a593Smuzhiyun 			 * ST m29w010b part - 16kb sector size
2432*4882a593Smuzhiyun 			 * Default to 16kb sectors
2433*4882a593Smuzhiyun 			 */
2434*4882a593Smuzhiyun 			rest_addr = 0x3fff;
2435*4882a593Smuzhiyun 			sec_mask = 0x1c000;
2436*4882a593Smuzhiyun 			break;
2437*4882a593Smuzhiyun 		case 0x40: /* Mostel flash. */
2438*4882a593Smuzhiyun 			/* Mostel v29c51001 part - 512 byte sector size. */
2439*4882a593Smuzhiyun 			rest_addr = 0x1ff;
2440*4882a593Smuzhiyun 			sec_mask = 0x1fe00;
2441*4882a593Smuzhiyun 			break;
2442*4882a593Smuzhiyun 		case 0xbf: /* SST flash. */
2443*4882a593Smuzhiyun 			/* SST39sf10 part - 4kb sector size. */
2444*4882a593Smuzhiyun 			rest_addr = 0xfff;
2445*4882a593Smuzhiyun 			sec_mask = 0x1f000;
2446*4882a593Smuzhiyun 			break;
2447*4882a593Smuzhiyun 		case 0xda: /* Winbond flash. */
2448*4882a593Smuzhiyun 			/* Winbond W29EE011 part - 256 byte sector size. */
2449*4882a593Smuzhiyun 			rest_addr = 0x7f;
2450*4882a593Smuzhiyun 			sec_mask = 0x1ff80;
2451*4882a593Smuzhiyun 			break;
2452*4882a593Smuzhiyun 		case 0xc2: /* Macronix flash. */
2453*4882a593Smuzhiyun 			/* 64k sector size. */
2454*4882a593Smuzhiyun 			if (flash_id == 0x38 || flash_id == 0x4f) {
2455*4882a593Smuzhiyun 				rest_addr = 0xffff;
2456*4882a593Smuzhiyun 				sec_mask = 0x10000;
2457*4882a593Smuzhiyun 				break;
2458*4882a593Smuzhiyun 			}
2459*4882a593Smuzhiyun 			fallthrough;
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 		case 0x1f: /* Atmel flash. */
2462*4882a593Smuzhiyun 			/* 512k sector size. */
2463*4882a593Smuzhiyun 			if (flash_id == 0x13) {
2464*4882a593Smuzhiyun 				rest_addr = 0x7fffffff;
2465*4882a593Smuzhiyun 				sec_mask =   0x80000000;
2466*4882a593Smuzhiyun 				break;
2467*4882a593Smuzhiyun 			}
2468*4882a593Smuzhiyun 			fallthrough;
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 		case 0x01: /* AMD flash. */
2471*4882a593Smuzhiyun 			if (flash_id == 0x38 || flash_id == 0x40 ||
2472*4882a593Smuzhiyun 			    flash_id == 0x4f) {
2473*4882a593Smuzhiyun 				/* Am29LV081 part - 64kb sector size. */
2474*4882a593Smuzhiyun 				/* Am29LV002BT part - 64kb sector size. */
2475*4882a593Smuzhiyun 				rest_addr = 0xffff;
2476*4882a593Smuzhiyun 				sec_mask = 0x10000;
2477*4882a593Smuzhiyun 				break;
2478*4882a593Smuzhiyun 			} else if (flash_id == 0x3e) {
2479*4882a593Smuzhiyun 				/*
2480*4882a593Smuzhiyun 				 * Am29LV008b part - 64kb sector size with
2481*4882a593Smuzhiyun 				 * 32kb,8kb,8kb,16kb sector at memory address
2482*4882a593Smuzhiyun 				 * h0xf0000.
2483*4882a593Smuzhiyun 				 */
2484*4882a593Smuzhiyun 				rest_addr = 0xffff;
2485*4882a593Smuzhiyun 				sec_mask = 0x10000;
2486*4882a593Smuzhiyun 				break;
2487*4882a593Smuzhiyun 			} else if (flash_id == 0x20 || flash_id == 0x6e) {
2488*4882a593Smuzhiyun 				/*
2489*4882a593Smuzhiyun 				 * Am29LV010 part or AM29f010 - 16kb sector
2490*4882a593Smuzhiyun 				 * size.
2491*4882a593Smuzhiyun 				 */
2492*4882a593Smuzhiyun 				rest_addr = 0x3fff;
2493*4882a593Smuzhiyun 				sec_mask = 0x1c000;
2494*4882a593Smuzhiyun 				break;
2495*4882a593Smuzhiyun 			} else if (flash_id == 0x6d) {
2496*4882a593Smuzhiyun 				/* Am29LV001 part - 8kb sector size. */
2497*4882a593Smuzhiyun 				rest_addr = 0x1fff;
2498*4882a593Smuzhiyun 				sec_mask = 0x1e000;
2499*4882a593Smuzhiyun 				break;
2500*4882a593Smuzhiyun 			}
2501*4882a593Smuzhiyun 			fallthrough;
2502*4882a593Smuzhiyun 		default:
2503*4882a593Smuzhiyun 			/* Default to 16 kb sector size. */
2504*4882a593Smuzhiyun 			rest_addr = 0x3fff;
2505*4882a593Smuzhiyun 			sec_mask = 0x1c000;
2506*4882a593Smuzhiyun 			break;
2507*4882a593Smuzhiyun 		}
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun update_flash:
2510*4882a593Smuzhiyun 		if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
2511*4882a593Smuzhiyun 			if (qla2x00_erase_flash(ha, man_id, flash_id)) {
2512*4882a593Smuzhiyun 				rval = QLA_FUNCTION_FAILED;
2513*4882a593Smuzhiyun 				break;
2514*4882a593Smuzhiyun 			}
2515*4882a593Smuzhiyun 		}
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 		for (addr = offset, liter = 0; liter < length; liter++,
2518*4882a593Smuzhiyun 		    addr++) {
2519*4882a593Smuzhiyun 			data = buf + liter;
2520*4882a593Smuzhiyun 			/* Are we at the beginning of a sector? */
2521*4882a593Smuzhiyun 			if ((addr & rest_addr) == 0) {
2522*4882a593Smuzhiyun 				if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
2523*4882a593Smuzhiyun 					if (addr >= 0x10000UL) {
2524*4882a593Smuzhiyun 						if (((addr >> 12) & 0xf0) &&
2525*4882a593Smuzhiyun 						    ((man_id == 0x01 &&
2526*4882a593Smuzhiyun 							flash_id == 0x3e) ||
2527*4882a593Smuzhiyun 						     (man_id == 0x20 &&
2528*4882a593Smuzhiyun 							 flash_id == 0xd2))) {
2529*4882a593Smuzhiyun 							sec_number++;
2530*4882a593Smuzhiyun 							if (sec_number == 1) {
2531*4882a593Smuzhiyun 								rest_addr =
2532*4882a593Smuzhiyun 								    0x7fff;
2533*4882a593Smuzhiyun 								sec_mask =
2534*4882a593Smuzhiyun 								    0x18000;
2535*4882a593Smuzhiyun 							} else if (
2536*4882a593Smuzhiyun 							    sec_number == 2 ||
2537*4882a593Smuzhiyun 							    sec_number == 3) {
2538*4882a593Smuzhiyun 								rest_addr =
2539*4882a593Smuzhiyun 								    0x1fff;
2540*4882a593Smuzhiyun 								sec_mask =
2541*4882a593Smuzhiyun 								    0x1e000;
2542*4882a593Smuzhiyun 							} else if (
2543*4882a593Smuzhiyun 							    sec_number == 4) {
2544*4882a593Smuzhiyun 								rest_addr =
2545*4882a593Smuzhiyun 								    0x3fff;
2546*4882a593Smuzhiyun 								sec_mask =
2547*4882a593Smuzhiyun 								    0x1c000;
2548*4882a593Smuzhiyun 							}
2549*4882a593Smuzhiyun 						}
2550*4882a593Smuzhiyun 					}
2551*4882a593Smuzhiyun 				} else if (addr == ha->optrom_size / 2) {
2552*4882a593Smuzhiyun 					wrt_reg_word(&reg->nvram, NVR_SELECT);
2553*4882a593Smuzhiyun 					rd_reg_word(&reg->nvram);
2554*4882a593Smuzhiyun 				}
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 				if (flash_id == 0xda && man_id == 0xc1) {
2557*4882a593Smuzhiyun 					qla2x00_write_flash_byte(ha, 0x5555,
2558*4882a593Smuzhiyun 					    0xaa);
2559*4882a593Smuzhiyun 					qla2x00_write_flash_byte(ha, 0x2aaa,
2560*4882a593Smuzhiyun 					    0x55);
2561*4882a593Smuzhiyun 					qla2x00_write_flash_byte(ha, 0x5555,
2562*4882a593Smuzhiyun 					    0xa0);
2563*4882a593Smuzhiyun 				} else if (!IS_QLA2322(ha) && !IS_QLA6322(ha)) {
2564*4882a593Smuzhiyun 					/* Then erase it */
2565*4882a593Smuzhiyun 					if (qla2x00_erase_flash_sector(ha,
2566*4882a593Smuzhiyun 					    addr, sec_mask, man_id,
2567*4882a593Smuzhiyun 					    flash_id)) {
2568*4882a593Smuzhiyun 						rval = QLA_FUNCTION_FAILED;
2569*4882a593Smuzhiyun 						break;
2570*4882a593Smuzhiyun 					}
2571*4882a593Smuzhiyun 					if (man_id == 0x01 && flash_id == 0x6d)
2572*4882a593Smuzhiyun 						sec_number++;
2573*4882a593Smuzhiyun 				}
2574*4882a593Smuzhiyun 			}
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 			if (man_id == 0x01 && flash_id == 0x6d) {
2577*4882a593Smuzhiyun 				if (sec_number == 1 &&
2578*4882a593Smuzhiyun 				    addr == (rest_addr - 1)) {
2579*4882a593Smuzhiyun 					rest_addr = 0x0fff;
2580*4882a593Smuzhiyun 					sec_mask   = 0x1f000;
2581*4882a593Smuzhiyun 				} else if (sec_number == 3 && (addr & 0x7ffe)) {
2582*4882a593Smuzhiyun 					rest_addr = 0x3fff;
2583*4882a593Smuzhiyun 					sec_mask   = 0x1c000;
2584*4882a593Smuzhiyun 				}
2585*4882a593Smuzhiyun 			}
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 			if (qla2x00_program_flash_address(ha, addr, *data,
2588*4882a593Smuzhiyun 			    man_id, flash_id)) {
2589*4882a593Smuzhiyun 				rval = QLA_FUNCTION_FAILED;
2590*4882a593Smuzhiyun 				break;
2591*4882a593Smuzhiyun 			}
2592*4882a593Smuzhiyun 			cond_resched();
2593*4882a593Smuzhiyun 		}
2594*4882a593Smuzhiyun 	} while (0);
2595*4882a593Smuzhiyun 	qla2x00_flash_disable(ha);
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	/* Resume HBA. */
2598*4882a593Smuzhiyun 	qla2x00_resume_hba(vha);
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	return rval;
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun void *
qla24xx_read_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2604*4882a593Smuzhiyun qla24xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2605*4882a593Smuzhiyun     uint32_t offset, uint32_t length)
2606*4882a593Smuzhiyun {
2607*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	/* Suspend HBA. */
2610*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
2611*4882a593Smuzhiyun 	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	/* Go with read. */
2614*4882a593Smuzhiyun 	qla24xx_read_flash_data(vha, buf, offset >> 2, length >> 2);
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	/* Resume HBA. */
2617*4882a593Smuzhiyun 	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2618*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	return buf;
2621*4882a593Smuzhiyun }
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun static int
qla28xx_extract_sfub_and_verify(struct scsi_qla_host * vha,uint32_t * buf,uint32_t len,uint32_t buf_size_without_sfub,uint8_t * sfub_buf)2624*4882a593Smuzhiyun qla28xx_extract_sfub_and_verify(struct scsi_qla_host *vha, uint32_t *buf,
2625*4882a593Smuzhiyun     uint32_t len, uint32_t buf_size_without_sfub, uint8_t *sfub_buf)
2626*4882a593Smuzhiyun {
2627*4882a593Smuzhiyun 	uint32_t *p, check_sum = 0;
2628*4882a593Smuzhiyun 	int i;
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	p = buf + buf_size_without_sfub;
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 	/* Extract SFUB from end of file */
2633*4882a593Smuzhiyun 	memcpy(sfub_buf, (uint8_t *)p,
2634*4882a593Smuzhiyun 	    sizeof(struct secure_flash_update_block));
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	for (i = 0; i < (sizeof(struct secure_flash_update_block) >> 2); i++)
2637*4882a593Smuzhiyun 		check_sum += p[i];
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	check_sum = (~check_sum) + 1;
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	if (check_sum != p[i]) {
2642*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7097,
2643*4882a593Smuzhiyun 		    "SFUB checksum failed, 0x%x, 0x%x\n",
2644*4882a593Smuzhiyun 		    check_sum, p[i]);
2645*4882a593Smuzhiyun 		return QLA_COMMAND_ERROR;
2646*4882a593Smuzhiyun 	}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	return QLA_SUCCESS;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun static int
qla28xx_get_flash_region(struct scsi_qla_host * vha,uint32_t start,struct qla_flt_region * region)2652*4882a593Smuzhiyun qla28xx_get_flash_region(struct scsi_qla_host *vha, uint32_t start,
2653*4882a593Smuzhiyun     struct qla_flt_region *region)
2654*4882a593Smuzhiyun {
2655*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2656*4882a593Smuzhiyun 	struct qla_flt_header *flt = ha->flt;
2657*4882a593Smuzhiyun 	struct qla_flt_region *flt_reg = &flt->region[0];
2658*4882a593Smuzhiyun 	uint16_t cnt;
2659*4882a593Smuzhiyun 	int rval = QLA_FUNCTION_FAILED;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	if (!ha->flt)
2662*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
2665*4882a593Smuzhiyun 	for (; cnt; cnt--, flt_reg++) {
2666*4882a593Smuzhiyun 		if (le32_to_cpu(flt_reg->start) == start) {
2667*4882a593Smuzhiyun 			memcpy((uint8_t *)region, flt_reg,
2668*4882a593Smuzhiyun 			    sizeof(struct qla_flt_region));
2669*4882a593Smuzhiyun 			rval = QLA_SUCCESS;
2670*4882a593Smuzhiyun 			break;
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 	}
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	return rval;
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun static int
qla28xx_write_flash_data(scsi_qla_host_t * vha,uint32_t * dwptr,uint32_t faddr,uint32_t dwords)2678*4882a593Smuzhiyun qla28xx_write_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
2679*4882a593Smuzhiyun     uint32_t dwords)
2680*4882a593Smuzhiyun {
2681*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2682*4882a593Smuzhiyun 	ulong liter;
2683*4882a593Smuzhiyun 	ulong dburst = OPTROM_BURST_DWORDS; /* burst size in dwords */
2684*4882a593Smuzhiyun 	uint32_t sec_mask, rest_addr, fdata;
2685*4882a593Smuzhiyun 	void *optrom = NULL;
2686*4882a593Smuzhiyun 	dma_addr_t optrom_dma;
2687*4882a593Smuzhiyun 	int rval, ret;
2688*4882a593Smuzhiyun 	struct secure_flash_update_block *sfub;
2689*4882a593Smuzhiyun 	dma_addr_t sfub_dma;
2690*4882a593Smuzhiyun 	uint32_t offset = faddr << 2;
2691*4882a593Smuzhiyun 	uint32_t buf_size_without_sfub = 0;
2692*4882a593Smuzhiyun 	struct qla_flt_region region;
2693*4882a593Smuzhiyun 	bool reset_to_rom = false;
2694*4882a593Smuzhiyun 	uint32_t risc_size, risc_attr = 0;
2695*4882a593Smuzhiyun 	__be32 *fw_array = NULL;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	/* Retrieve region info - must be a start address passed in */
2698*4882a593Smuzhiyun 	rval = qla28xx_get_flash_region(vha, offset, &region);
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
2701*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xffff,
2702*4882a593Smuzhiyun 		    "Invalid address %x - not a region start address\n",
2703*4882a593Smuzhiyun 		    offset);
2704*4882a593Smuzhiyun 		goto done;
2705*4882a593Smuzhiyun 	}
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	/* Allocate dma buffer for burst write */
2708*4882a593Smuzhiyun 	optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
2709*4882a593Smuzhiyun 	    &optrom_dma, GFP_KERNEL);
2710*4882a593Smuzhiyun 	if (!optrom) {
2711*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7095,
2712*4882a593Smuzhiyun 		    "Failed allocate burst (%x bytes)\n", OPTROM_BURST_SIZE);
2713*4882a593Smuzhiyun 		rval = QLA_COMMAND_ERROR;
2714*4882a593Smuzhiyun 		goto done;
2715*4882a593Smuzhiyun 	}
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	/*
2718*4882a593Smuzhiyun 	 * If adapter supports secure flash and region is secure
2719*4882a593Smuzhiyun 	 * extract secure flash update block (SFUB) and verify
2720*4882a593Smuzhiyun 	 */
2721*4882a593Smuzhiyun 	if (ha->flags.secure_adapter && region.attribute) {
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 		ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2724*4882a593Smuzhiyun 		    "Region %x is secure\n", region.code);
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 		switch (le16_to_cpu(region.code)) {
2727*4882a593Smuzhiyun 		case FLT_REG_FW:
2728*4882a593Smuzhiyun 		case FLT_REG_FW_SEC_27XX:
2729*4882a593Smuzhiyun 		case FLT_REG_MPI_PRI_28XX:
2730*4882a593Smuzhiyun 		case FLT_REG_MPI_SEC_28XX:
2731*4882a593Smuzhiyun 			fw_array = (__force __be32 *)dwptr;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 			/* 1st fw array */
2734*4882a593Smuzhiyun 			risc_size = be32_to_cpu(fw_array[3]);
2735*4882a593Smuzhiyun 			risc_attr = be32_to_cpu(fw_array[9]);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 			buf_size_without_sfub = risc_size;
2738*4882a593Smuzhiyun 			fw_array += risc_size;
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 			/* 2nd fw array */
2741*4882a593Smuzhiyun 			risc_size = be32_to_cpu(fw_array[3]);
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 			buf_size_without_sfub += risc_size;
2744*4882a593Smuzhiyun 			fw_array += risc_size;
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 			/* 1st dump template */
2747*4882a593Smuzhiyun 			risc_size = be32_to_cpu(fw_array[2]);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 			/* skip header and ignore checksum */
2750*4882a593Smuzhiyun 			buf_size_without_sfub += risc_size;
2751*4882a593Smuzhiyun 			fw_array += risc_size;
2752*4882a593Smuzhiyun 
2753*4882a593Smuzhiyun 			if (risc_attr & BIT_9) {
2754*4882a593Smuzhiyun 				/* 2nd dump template */
2755*4882a593Smuzhiyun 				risc_size = be32_to_cpu(fw_array[2]);
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 				/* skip header and ignore checksum */
2758*4882a593Smuzhiyun 				buf_size_without_sfub += risc_size;
2759*4882a593Smuzhiyun 				fw_array += risc_size;
2760*4882a593Smuzhiyun 			}
2761*4882a593Smuzhiyun 			break;
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 		case FLT_REG_PEP_PRI_28XX:
2764*4882a593Smuzhiyun 		case FLT_REG_PEP_SEC_28XX:
2765*4882a593Smuzhiyun 			fw_array = (__force __be32 *)dwptr;
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 			/* 1st fw array */
2768*4882a593Smuzhiyun 			risc_size = be32_to_cpu(fw_array[3]);
2769*4882a593Smuzhiyun 			risc_attr = be32_to_cpu(fw_array[9]);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 			buf_size_without_sfub = risc_size;
2772*4882a593Smuzhiyun 			fw_array += risc_size;
2773*4882a593Smuzhiyun 			break;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 		default:
2776*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha,
2777*4882a593Smuzhiyun 			    0xffff, "Secure region %x not supported\n",
2778*4882a593Smuzhiyun 			    region.code);
2779*4882a593Smuzhiyun 			rval = QLA_COMMAND_ERROR;
2780*4882a593Smuzhiyun 			goto done;
2781*4882a593Smuzhiyun 		}
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 		sfub = dma_alloc_coherent(&ha->pdev->dev,
2784*4882a593Smuzhiyun 			sizeof(struct secure_flash_update_block), &sfub_dma,
2785*4882a593Smuzhiyun 			GFP_KERNEL);
2786*4882a593Smuzhiyun 		if (!sfub) {
2787*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xffff,
2788*4882a593Smuzhiyun 			    "Unable to allocate memory for SFUB\n");
2789*4882a593Smuzhiyun 			rval = QLA_COMMAND_ERROR;
2790*4882a593Smuzhiyun 			goto done;
2791*4882a593Smuzhiyun 		}
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 		rval = qla28xx_extract_sfub_and_verify(vha, dwptr, dwords,
2794*4882a593Smuzhiyun 			buf_size_without_sfub, (uint8_t *)sfub);
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 		if (rval != QLA_SUCCESS)
2797*4882a593Smuzhiyun 			goto done;
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun 		ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2800*4882a593Smuzhiyun 		    "SFUB extract and verify successful\n");
2801*4882a593Smuzhiyun 	}
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	rest_addr = (ha->fdt_block_size >> 2) - 1;
2804*4882a593Smuzhiyun 	sec_mask = ~rest_addr;
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 	/* Lock semaphore */
2807*4882a593Smuzhiyun 	rval = qla81xx_fac_semaphore_access(vha, FAC_SEMAPHORE_LOCK);
2808*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
2809*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xffff,
2810*4882a593Smuzhiyun 		    "Unable to lock flash semaphore.");
2811*4882a593Smuzhiyun 		goto done;
2812*4882a593Smuzhiyun 	}
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
2815*4882a593Smuzhiyun 	    "Unprotect flash...\n");
2816*4882a593Smuzhiyun 	rval = qla24xx_unprotect_flash(vha);
2817*4882a593Smuzhiyun 	if (rval) {
2818*4882a593Smuzhiyun 		qla81xx_fac_semaphore_access(vha, FAC_SEMAPHORE_UNLOCK);
2819*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7096, "Failed unprotect flash\n");
2820*4882a593Smuzhiyun 		goto done;
2821*4882a593Smuzhiyun 	}
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	for (liter = 0; liter < dwords; liter++, faddr++) {
2824*4882a593Smuzhiyun 		fdata = (faddr & sec_mask) << 2;
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 		/* If start of sector */
2827*4882a593Smuzhiyun 		if (!(faddr & rest_addr)) {
2828*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
2829*4882a593Smuzhiyun 			    "Erase sector %#x...\n", faddr);
2830*4882a593Smuzhiyun 			rval = qla24xx_erase_sector(vha, fdata);
2831*4882a593Smuzhiyun 			if (rval) {
2832*4882a593Smuzhiyun 				ql_dbg(ql_dbg_user, vha, 0x7007,
2833*4882a593Smuzhiyun 				    "Failed erase sector %#x\n", faddr);
2834*4882a593Smuzhiyun 				goto write_protect;
2835*4882a593Smuzhiyun 			}
2836*4882a593Smuzhiyun 		}
2837*4882a593Smuzhiyun 	}
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	if (ha->flags.secure_adapter) {
2840*4882a593Smuzhiyun 		/*
2841*4882a593Smuzhiyun 		 * If adapter supports secure flash but FW doesn't,
2842*4882a593Smuzhiyun 		 * disable write protect, release semaphore and reset
2843*4882a593Smuzhiyun 		 * chip to execute ROM code in order to update region securely
2844*4882a593Smuzhiyun 		 */
2845*4882a593Smuzhiyun 		if (!ha->flags.secure_fw) {
2846*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2847*4882a593Smuzhiyun 			    "Disable Write and Release Semaphore.");
2848*4882a593Smuzhiyun 			rval = qla24xx_protect_flash(vha);
2849*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
2850*4882a593Smuzhiyun 				qla81xx_fac_semaphore_access(vha,
2851*4882a593Smuzhiyun 					FAC_SEMAPHORE_UNLOCK);
2852*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xffff,
2853*4882a593Smuzhiyun 				    "Unable to protect flash.");
2854*4882a593Smuzhiyun 				goto done;
2855*4882a593Smuzhiyun 			}
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2858*4882a593Smuzhiyun 			    "Reset chip to ROM.");
2859*4882a593Smuzhiyun 			set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2860*4882a593Smuzhiyun 			set_bit(ISP_ABORT_TO_ROM, &vha->dpc_flags);
2861*4882a593Smuzhiyun 			qla2xxx_wake_dpc(vha);
2862*4882a593Smuzhiyun 			rval = qla2x00_wait_for_chip_reset(vha);
2863*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
2864*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xffff,
2865*4882a593Smuzhiyun 				    "Unable to reset to ROM code.");
2866*4882a593Smuzhiyun 				goto done;
2867*4882a593Smuzhiyun 			}
2868*4882a593Smuzhiyun 			reset_to_rom = true;
2869*4882a593Smuzhiyun 			ha->flags.fac_supported = 0;
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2872*4882a593Smuzhiyun 			    "Lock Semaphore");
2873*4882a593Smuzhiyun 			rval = qla2xxx_write_remote_register(vha,
2874*4882a593Smuzhiyun 			    FLASH_SEMAPHORE_REGISTER_ADDR, 0x00020002);
2875*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
2876*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xffff,
2877*4882a593Smuzhiyun 				    "Unable to lock flash semaphore.");
2878*4882a593Smuzhiyun 				goto done;
2879*4882a593Smuzhiyun 			}
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 			/* Unprotect flash */
2882*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2883*4882a593Smuzhiyun 			    "Enable Write.");
2884*4882a593Smuzhiyun 			rval = qla2x00_write_ram_word(vha, 0x7ffd0101, 0);
2885*4882a593Smuzhiyun 			if (rval) {
2886*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x7096,
2887*4882a593Smuzhiyun 				    "Failed unprotect flash\n");
2888*4882a593Smuzhiyun 				goto done;
2889*4882a593Smuzhiyun 			}
2890*4882a593Smuzhiyun 		}
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 		/* If region is secure, send Secure Flash MB Cmd */
2893*4882a593Smuzhiyun 		if (region.attribute && buf_size_without_sfub) {
2894*4882a593Smuzhiyun 			ql_log(ql_log_warn + ql_dbg_verbose, vha, 0xffff,
2895*4882a593Smuzhiyun 			    "Sending Secure Flash MB Cmd\n");
2896*4882a593Smuzhiyun 			rval = qla28xx_secure_flash_update(vha, 0,
2897*4882a593Smuzhiyun 				le16_to_cpu(region.code),
2898*4882a593Smuzhiyun 				buf_size_without_sfub, sfub_dma,
2899*4882a593Smuzhiyun 				sizeof(struct secure_flash_update_block) >> 2);
2900*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
2901*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xffff,
2902*4882a593Smuzhiyun 				    "Secure Flash MB Cmd failed %x.", rval);
2903*4882a593Smuzhiyun 				goto write_protect;
2904*4882a593Smuzhiyun 			}
2905*4882a593Smuzhiyun 		}
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	}
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	/* re-init flash offset */
2910*4882a593Smuzhiyun 	faddr = offset >> 2;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	for (liter = 0; liter < dwords; liter++, faddr++, dwptr++) {
2913*4882a593Smuzhiyun 		fdata = (faddr & sec_mask) << 2;
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun 		/* If smaller than a burst remaining */
2916*4882a593Smuzhiyun 		if (dwords - liter < dburst)
2917*4882a593Smuzhiyun 			dburst = dwords - liter;
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 		/* Copy to dma buffer */
2920*4882a593Smuzhiyun 		memcpy(optrom, dwptr, dburst << 2);
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 		/* Burst write */
2923*4882a593Smuzhiyun 		ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
2924*4882a593Smuzhiyun 		    "Write burst (%#lx dwords)...\n", dburst);
2925*4882a593Smuzhiyun 		rval = qla2x00_load_ram(vha, optrom_dma,
2926*4882a593Smuzhiyun 		    flash_data_addr(ha, faddr), dburst);
2927*4882a593Smuzhiyun 		if (rval != QLA_SUCCESS) {
2928*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x7097,
2929*4882a593Smuzhiyun 			    "Failed burst write at %x (%p/%#llx)...\n",
2930*4882a593Smuzhiyun 			    flash_data_addr(ha, faddr), optrom,
2931*4882a593Smuzhiyun 			    (u64)optrom_dma);
2932*4882a593Smuzhiyun 			break;
2933*4882a593Smuzhiyun 		}
2934*4882a593Smuzhiyun 
2935*4882a593Smuzhiyun 		liter += dburst - 1;
2936*4882a593Smuzhiyun 		faddr += dburst - 1;
2937*4882a593Smuzhiyun 		dwptr += dburst - 1;
2938*4882a593Smuzhiyun 		continue;
2939*4882a593Smuzhiyun 	}
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun write_protect:
2942*4882a593Smuzhiyun 	ql_log(ql_log_warn + ql_dbg_verbose, vha, 0x7095,
2943*4882a593Smuzhiyun 	    "Protect flash...\n");
2944*4882a593Smuzhiyun 	ret = qla24xx_protect_flash(vha);
2945*4882a593Smuzhiyun 	if (ret) {
2946*4882a593Smuzhiyun 		qla81xx_fac_semaphore_access(vha, FAC_SEMAPHORE_UNLOCK);
2947*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x7099,
2948*4882a593Smuzhiyun 		    "Failed protect flash\n");
2949*4882a593Smuzhiyun 		rval = QLA_COMMAND_ERROR;
2950*4882a593Smuzhiyun 	}
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	if (reset_to_rom == true) {
2953*4882a593Smuzhiyun 		/* Schedule DPC to restart the RISC */
2954*4882a593Smuzhiyun 		set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2955*4882a593Smuzhiyun 		qla2xxx_wake_dpc(vha);
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 		ret = qla2x00_wait_for_hba_online(vha);
2958*4882a593Smuzhiyun 		if (ret != QLA_SUCCESS) {
2959*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xffff,
2960*4882a593Smuzhiyun 			    "Adapter did not come out of reset\n");
2961*4882a593Smuzhiyun 			rval = QLA_COMMAND_ERROR;
2962*4882a593Smuzhiyun 		}
2963*4882a593Smuzhiyun 	}
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun done:
2966*4882a593Smuzhiyun 	if (optrom)
2967*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
2968*4882a593Smuzhiyun 		    OPTROM_BURST_SIZE, optrom, optrom_dma);
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	return rval;
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun int
qla24xx_write_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2974*4882a593Smuzhiyun qla24xx_write_optrom_data(struct scsi_qla_host *vha, void *buf,
2975*4882a593Smuzhiyun     uint32_t offset, uint32_t length)
2976*4882a593Smuzhiyun {
2977*4882a593Smuzhiyun 	int rval;
2978*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	/* Suspend HBA. */
2981*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
2982*4882a593Smuzhiyun 	set_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun 	/* Go with write. */
2985*4882a593Smuzhiyun 	if (IS_QLA28XX(ha))
2986*4882a593Smuzhiyun 		rval = qla28xx_write_flash_data(vha, buf, offset >> 2,
2987*4882a593Smuzhiyun 						length >> 2);
2988*4882a593Smuzhiyun 	else
2989*4882a593Smuzhiyun 		rval = qla24xx_write_flash_data(vha, buf, offset >> 2,
2990*4882a593Smuzhiyun 						length >> 2);
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	clear_bit(MBX_UPDATE_FLASH_ACTIVE, &ha->mbx_cmd_flags);
2993*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun 	return rval;
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun void *
qla25xx_read_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2999*4882a593Smuzhiyun qla25xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
3000*4882a593Smuzhiyun     uint32_t offset, uint32_t length)
3001*4882a593Smuzhiyun {
3002*4882a593Smuzhiyun 	int rval;
3003*4882a593Smuzhiyun 	dma_addr_t optrom_dma;
3004*4882a593Smuzhiyun 	void *optrom;
3005*4882a593Smuzhiyun 	uint8_t *pbuf;
3006*4882a593Smuzhiyun 	uint32_t faddr, left, burst;
3007*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
3010*4882a593Smuzhiyun 	    IS_QLA27XX(ha) || IS_QLA28XX(ha))
3011*4882a593Smuzhiyun 		goto try_fast;
3012*4882a593Smuzhiyun 	if (offset & 0xfff)
3013*4882a593Smuzhiyun 		goto slow_read;
3014*4882a593Smuzhiyun 	if (length < OPTROM_BURST_SIZE)
3015*4882a593Smuzhiyun 		goto slow_read;
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun try_fast:
3018*4882a593Smuzhiyun 	if (offset & 0xff)
3019*4882a593Smuzhiyun 		goto slow_read;
3020*4882a593Smuzhiyun 	optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
3021*4882a593Smuzhiyun 	    &optrom_dma, GFP_KERNEL);
3022*4882a593Smuzhiyun 	if (!optrom) {
3023*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x00cc,
3024*4882a593Smuzhiyun 		    "Unable to allocate memory for optrom burst read (%x KB).\n",
3025*4882a593Smuzhiyun 		    OPTROM_BURST_SIZE / 1024);
3026*4882a593Smuzhiyun 		goto slow_read;
3027*4882a593Smuzhiyun 	}
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun 	pbuf = buf;
3030*4882a593Smuzhiyun 	faddr = offset >> 2;
3031*4882a593Smuzhiyun 	left = length >> 2;
3032*4882a593Smuzhiyun 	burst = OPTROM_BURST_DWORDS;
3033*4882a593Smuzhiyun 	while (left != 0) {
3034*4882a593Smuzhiyun 		if (burst > left)
3035*4882a593Smuzhiyun 			burst = left;
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 		rval = qla2x00_dump_ram(vha, optrom_dma,
3038*4882a593Smuzhiyun 		    flash_data_addr(ha, faddr), burst);
3039*4882a593Smuzhiyun 		if (rval) {
3040*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x00f5,
3041*4882a593Smuzhiyun 			    "Unable to burst-read optrom segment (%x/%x/%llx).\n",
3042*4882a593Smuzhiyun 			    rval, flash_data_addr(ha, faddr),
3043*4882a593Smuzhiyun 			    (unsigned long long)optrom_dma);
3044*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x00f6,
3045*4882a593Smuzhiyun 			    "Reverting to slow-read.\n");
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 			dma_free_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
3048*4882a593Smuzhiyun 			    optrom, optrom_dma);
3049*4882a593Smuzhiyun 			goto slow_read;
3050*4882a593Smuzhiyun 		}
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 		memcpy(pbuf, optrom, burst * 4);
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 		left -= burst;
3055*4882a593Smuzhiyun 		faddr += burst;
3056*4882a593Smuzhiyun 		pbuf += burst * 4;
3057*4882a593Smuzhiyun 	}
3058*4882a593Smuzhiyun 
3059*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, optrom,
3060*4882a593Smuzhiyun 	    optrom_dma);
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	return buf;
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun slow_read:
3065*4882a593Smuzhiyun     return qla24xx_read_optrom_data(vha, buf, offset, length);
3066*4882a593Smuzhiyun }
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun /**
3069*4882a593Smuzhiyun  * qla2x00_get_fcode_version() - Determine an FCODE image's version.
3070*4882a593Smuzhiyun  * @ha: HA context
3071*4882a593Smuzhiyun  * @pcids: Pointer to the FCODE PCI data structure
3072*4882a593Smuzhiyun  *
3073*4882a593Smuzhiyun  * The process of retrieving the FCODE version information is at best
3074*4882a593Smuzhiyun  * described as interesting.
3075*4882a593Smuzhiyun  *
3076*4882a593Smuzhiyun  * Within the first 100h bytes of the image an ASCII string is present
3077*4882a593Smuzhiyun  * which contains several pieces of information including the FCODE
3078*4882a593Smuzhiyun  * version.  Unfortunately it seems the only reliable way to retrieve
3079*4882a593Smuzhiyun  * the version is by scanning for another sentinel within the string,
3080*4882a593Smuzhiyun  * the FCODE build date:
3081*4882a593Smuzhiyun  *
3082*4882a593Smuzhiyun  *	... 2.00.02 10/17/02 ...
3083*4882a593Smuzhiyun  *
3084*4882a593Smuzhiyun  * Returns QLA_SUCCESS on successful retrieval of version.
3085*4882a593Smuzhiyun  */
3086*4882a593Smuzhiyun static void
qla2x00_get_fcode_version(struct qla_hw_data * ha,uint32_t pcids)3087*4882a593Smuzhiyun qla2x00_get_fcode_version(struct qla_hw_data *ha, uint32_t pcids)
3088*4882a593Smuzhiyun {
3089*4882a593Smuzhiyun 	int ret = QLA_FUNCTION_FAILED;
3090*4882a593Smuzhiyun 	uint32_t istart, iend, iter, vend;
3091*4882a593Smuzhiyun 	uint8_t do_next, rbyte, *vbyte;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	/* Skip the PCI data structure. */
3096*4882a593Smuzhiyun 	istart = pcids +
3097*4882a593Smuzhiyun 	    ((qla2x00_read_flash_byte(ha, pcids + 0x0B) << 8) |
3098*4882a593Smuzhiyun 		qla2x00_read_flash_byte(ha, pcids + 0x0A));
3099*4882a593Smuzhiyun 	iend = istart + 0x100;
3100*4882a593Smuzhiyun 	do {
3101*4882a593Smuzhiyun 		/* Scan for the sentinel date string...eeewww. */
3102*4882a593Smuzhiyun 		do_next = 0;
3103*4882a593Smuzhiyun 		iter = istart;
3104*4882a593Smuzhiyun 		while ((iter < iend) && !do_next) {
3105*4882a593Smuzhiyun 			iter++;
3106*4882a593Smuzhiyun 			if (qla2x00_read_flash_byte(ha, iter) == '/') {
3107*4882a593Smuzhiyun 				if (qla2x00_read_flash_byte(ha, iter + 2) ==
3108*4882a593Smuzhiyun 				    '/')
3109*4882a593Smuzhiyun 					do_next++;
3110*4882a593Smuzhiyun 				else if (qla2x00_read_flash_byte(ha,
3111*4882a593Smuzhiyun 				    iter + 3) == '/')
3112*4882a593Smuzhiyun 					do_next++;
3113*4882a593Smuzhiyun 			}
3114*4882a593Smuzhiyun 		}
3115*4882a593Smuzhiyun 		if (!do_next)
3116*4882a593Smuzhiyun 			break;
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 		/* Backtrack to previous ' ' (space). */
3119*4882a593Smuzhiyun 		do_next = 0;
3120*4882a593Smuzhiyun 		while ((iter > istart) && !do_next) {
3121*4882a593Smuzhiyun 			iter--;
3122*4882a593Smuzhiyun 			if (qla2x00_read_flash_byte(ha, iter) == ' ')
3123*4882a593Smuzhiyun 				do_next++;
3124*4882a593Smuzhiyun 		}
3125*4882a593Smuzhiyun 		if (!do_next)
3126*4882a593Smuzhiyun 			break;
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 		/*
3129*4882a593Smuzhiyun 		 * Mark end of version tag, and find previous ' ' (space) or
3130*4882a593Smuzhiyun 		 * string length (recent FCODE images -- major hack ahead!!!).
3131*4882a593Smuzhiyun 		 */
3132*4882a593Smuzhiyun 		vend = iter - 1;
3133*4882a593Smuzhiyun 		do_next = 0;
3134*4882a593Smuzhiyun 		while ((iter > istart) && !do_next) {
3135*4882a593Smuzhiyun 			iter--;
3136*4882a593Smuzhiyun 			rbyte = qla2x00_read_flash_byte(ha, iter);
3137*4882a593Smuzhiyun 			if (rbyte == ' ' || rbyte == 0xd || rbyte == 0x10)
3138*4882a593Smuzhiyun 				do_next++;
3139*4882a593Smuzhiyun 		}
3140*4882a593Smuzhiyun 		if (!do_next)
3141*4882a593Smuzhiyun 			break;
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 		/* Mark beginning of version tag, and copy data. */
3144*4882a593Smuzhiyun 		iter++;
3145*4882a593Smuzhiyun 		if ((vend - iter) &&
3146*4882a593Smuzhiyun 		    ((vend - iter) < sizeof(ha->fcode_revision))) {
3147*4882a593Smuzhiyun 			vbyte = ha->fcode_revision;
3148*4882a593Smuzhiyun 			while (iter <= vend) {
3149*4882a593Smuzhiyun 				*vbyte++ = qla2x00_read_flash_byte(ha, iter);
3150*4882a593Smuzhiyun 				iter++;
3151*4882a593Smuzhiyun 			}
3152*4882a593Smuzhiyun 			ret = QLA_SUCCESS;
3153*4882a593Smuzhiyun 		}
3154*4882a593Smuzhiyun 	} while (0);
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	if (ret != QLA_SUCCESS)
3157*4882a593Smuzhiyun 		memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun int
qla2x00_get_flash_version(scsi_qla_host_t * vha,void * mbuf)3161*4882a593Smuzhiyun qla2x00_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
3162*4882a593Smuzhiyun {
3163*4882a593Smuzhiyun 	int ret = QLA_SUCCESS;
3164*4882a593Smuzhiyun 	uint8_t code_type, last_image;
3165*4882a593Smuzhiyun 	uint32_t pcihdr, pcids;
3166*4882a593Smuzhiyun 	uint8_t *dbyte;
3167*4882a593Smuzhiyun 	uint16_t *dcode;
3168*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun 	if (!ha->pio_address || !mbuf)
3171*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
3174*4882a593Smuzhiyun 	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
3175*4882a593Smuzhiyun 	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
3176*4882a593Smuzhiyun 	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	qla2x00_flash_enable(ha);
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	/* Begin with first PCI expansion ROM header. */
3181*4882a593Smuzhiyun 	pcihdr = 0;
3182*4882a593Smuzhiyun 	last_image = 1;
3183*4882a593Smuzhiyun 	do {
3184*4882a593Smuzhiyun 		/* Verify PCI expansion ROM header. */
3185*4882a593Smuzhiyun 		if (qla2x00_read_flash_byte(ha, pcihdr) != 0x55 ||
3186*4882a593Smuzhiyun 		    qla2x00_read_flash_byte(ha, pcihdr + 0x01) != 0xaa) {
3187*4882a593Smuzhiyun 			/* No signature */
3188*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0050,
3189*4882a593Smuzhiyun 			    "No matching ROM signature.\n");
3190*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3191*4882a593Smuzhiyun 			break;
3192*4882a593Smuzhiyun 		}
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 		/* Locate PCI data structure. */
3195*4882a593Smuzhiyun 		pcids = pcihdr +
3196*4882a593Smuzhiyun 		    ((qla2x00_read_flash_byte(ha, pcihdr + 0x19) << 8) |
3197*4882a593Smuzhiyun 			qla2x00_read_flash_byte(ha, pcihdr + 0x18));
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 		/* Validate signature of PCI data structure. */
3200*4882a593Smuzhiyun 		if (qla2x00_read_flash_byte(ha, pcids) != 'P' ||
3201*4882a593Smuzhiyun 		    qla2x00_read_flash_byte(ha, pcids + 0x1) != 'C' ||
3202*4882a593Smuzhiyun 		    qla2x00_read_flash_byte(ha, pcids + 0x2) != 'I' ||
3203*4882a593Smuzhiyun 		    qla2x00_read_flash_byte(ha, pcids + 0x3) != 'R') {
3204*4882a593Smuzhiyun 			/* Incorrect header. */
3205*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0051,
3206*4882a593Smuzhiyun 			    "PCI data struct not found pcir_adr=%x.\n", pcids);
3207*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3208*4882a593Smuzhiyun 			break;
3209*4882a593Smuzhiyun 		}
3210*4882a593Smuzhiyun 
3211*4882a593Smuzhiyun 		/* Read version */
3212*4882a593Smuzhiyun 		code_type = qla2x00_read_flash_byte(ha, pcids + 0x14);
3213*4882a593Smuzhiyun 		switch (code_type) {
3214*4882a593Smuzhiyun 		case ROM_CODE_TYPE_BIOS:
3215*4882a593Smuzhiyun 			/* Intel x86, PC-AT compatible. */
3216*4882a593Smuzhiyun 			ha->bios_revision[0] =
3217*4882a593Smuzhiyun 			    qla2x00_read_flash_byte(ha, pcids + 0x12);
3218*4882a593Smuzhiyun 			ha->bios_revision[1] =
3219*4882a593Smuzhiyun 			    qla2x00_read_flash_byte(ha, pcids + 0x13);
3220*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0052,
3221*4882a593Smuzhiyun 			    "Read BIOS %d.%d.\n",
3222*4882a593Smuzhiyun 			    ha->bios_revision[1], ha->bios_revision[0]);
3223*4882a593Smuzhiyun 			break;
3224*4882a593Smuzhiyun 		case ROM_CODE_TYPE_FCODE:
3225*4882a593Smuzhiyun 			/* Open Firmware standard for PCI (FCode). */
3226*4882a593Smuzhiyun 			/* Eeeewww... */
3227*4882a593Smuzhiyun 			qla2x00_get_fcode_version(ha, pcids);
3228*4882a593Smuzhiyun 			break;
3229*4882a593Smuzhiyun 		case ROM_CODE_TYPE_EFI:
3230*4882a593Smuzhiyun 			/* Extensible Firmware Interface (EFI). */
3231*4882a593Smuzhiyun 			ha->efi_revision[0] =
3232*4882a593Smuzhiyun 			    qla2x00_read_flash_byte(ha, pcids + 0x12);
3233*4882a593Smuzhiyun 			ha->efi_revision[1] =
3234*4882a593Smuzhiyun 			    qla2x00_read_flash_byte(ha, pcids + 0x13);
3235*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0053,
3236*4882a593Smuzhiyun 			    "Read EFI %d.%d.\n",
3237*4882a593Smuzhiyun 			    ha->efi_revision[1], ha->efi_revision[0]);
3238*4882a593Smuzhiyun 			break;
3239*4882a593Smuzhiyun 		default:
3240*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x0054,
3241*4882a593Smuzhiyun 			    "Unrecognized code type %x at pcids %x.\n",
3242*4882a593Smuzhiyun 			    code_type, pcids);
3243*4882a593Smuzhiyun 			break;
3244*4882a593Smuzhiyun 		}
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 		last_image = qla2x00_read_flash_byte(ha, pcids + 0x15) & BIT_7;
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 		/* Locate next PCI expansion ROM. */
3249*4882a593Smuzhiyun 		pcihdr += ((qla2x00_read_flash_byte(ha, pcids + 0x11) << 8) |
3250*4882a593Smuzhiyun 		    qla2x00_read_flash_byte(ha, pcids + 0x10)) * 512;
3251*4882a593Smuzhiyun 	} while (!last_image);
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 	if (IS_QLA2322(ha)) {
3254*4882a593Smuzhiyun 		/* Read firmware image information. */
3255*4882a593Smuzhiyun 		memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3256*4882a593Smuzhiyun 		dbyte = mbuf;
3257*4882a593Smuzhiyun 		memset(dbyte, 0, 8);
3258*4882a593Smuzhiyun 		dcode = (uint16_t *)dbyte;
3259*4882a593Smuzhiyun 
3260*4882a593Smuzhiyun 		qla2x00_read_flash_data(ha, dbyte, ha->flt_region_fw * 4 + 10,
3261*4882a593Smuzhiyun 		    8);
3262*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x010a,
3263*4882a593Smuzhiyun 		    "Dumping fw "
3264*4882a593Smuzhiyun 		    "ver from flash:.\n");
3265*4882a593Smuzhiyun 		ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x010b,
3266*4882a593Smuzhiyun 		    dbyte, 32);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 		if ((dcode[0] == 0xffff && dcode[1] == 0xffff &&
3269*4882a593Smuzhiyun 		    dcode[2] == 0xffff && dcode[3] == 0xffff) ||
3270*4882a593Smuzhiyun 		    (dcode[0] == 0 && dcode[1] == 0 && dcode[2] == 0 &&
3271*4882a593Smuzhiyun 		    dcode[3] == 0)) {
3272*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x0057,
3273*4882a593Smuzhiyun 			    "Unrecognized fw revision at %x.\n",
3274*4882a593Smuzhiyun 			    ha->flt_region_fw * 4);
3275*4882a593Smuzhiyun 		} else {
3276*4882a593Smuzhiyun 			/* values are in big endian */
3277*4882a593Smuzhiyun 			ha->fw_revision[0] = dbyte[0] << 16 | dbyte[1];
3278*4882a593Smuzhiyun 			ha->fw_revision[1] = dbyte[2] << 16 | dbyte[3];
3279*4882a593Smuzhiyun 			ha->fw_revision[2] = dbyte[4] << 16 | dbyte[5];
3280*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0058,
3281*4882a593Smuzhiyun 			    "FW Version: "
3282*4882a593Smuzhiyun 			    "%d.%d.%d.\n", ha->fw_revision[0],
3283*4882a593Smuzhiyun 			    ha->fw_revision[1], ha->fw_revision[2]);
3284*4882a593Smuzhiyun 		}
3285*4882a593Smuzhiyun 	}
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 	qla2x00_flash_disable(ha);
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun 	return ret;
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun int
qla82xx_get_flash_version(scsi_qla_host_t * vha,void * mbuf)3293*4882a593Smuzhiyun qla82xx_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
3294*4882a593Smuzhiyun {
3295*4882a593Smuzhiyun 	int ret = QLA_SUCCESS;
3296*4882a593Smuzhiyun 	uint32_t pcihdr, pcids;
3297*4882a593Smuzhiyun 	uint32_t *dcode = mbuf;
3298*4882a593Smuzhiyun 	uint8_t *bcode = mbuf;
3299*4882a593Smuzhiyun 	uint8_t code_type, last_image;
3300*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	if (!mbuf)
3303*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
3306*4882a593Smuzhiyun 	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
3307*4882a593Smuzhiyun 	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
3308*4882a593Smuzhiyun 	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	/* Begin with first PCI expansion ROM header. */
3311*4882a593Smuzhiyun 	pcihdr = ha->flt_region_boot << 2;
3312*4882a593Smuzhiyun 	last_image = 1;
3313*4882a593Smuzhiyun 	do {
3314*4882a593Smuzhiyun 		/* Verify PCI expansion ROM header. */
3315*4882a593Smuzhiyun 		ha->isp_ops->read_optrom(vha, dcode, pcihdr, 0x20 * 4);
3316*4882a593Smuzhiyun 		bcode = mbuf + (pcihdr % 4);
3317*4882a593Smuzhiyun 		if (memcmp(bcode, "\x55\xaa", 2)) {
3318*4882a593Smuzhiyun 			/* No signature */
3319*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0154,
3320*4882a593Smuzhiyun 			    "No matching ROM signature.\n");
3321*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3322*4882a593Smuzhiyun 			break;
3323*4882a593Smuzhiyun 		}
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun 		/* Locate PCI data structure. */
3326*4882a593Smuzhiyun 		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun 		ha->isp_ops->read_optrom(vha, dcode, pcids, 0x20 * 4);
3329*4882a593Smuzhiyun 		bcode = mbuf + (pcihdr % 4);
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 		/* Validate signature of PCI data structure. */
3332*4882a593Smuzhiyun 		if (memcmp(bcode, "PCIR", 4)) {
3333*4882a593Smuzhiyun 			/* Incorrect header. */
3334*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0155,
3335*4882a593Smuzhiyun 			    "PCI data struct not found pcir_adr=%x.\n", pcids);
3336*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3337*4882a593Smuzhiyun 			break;
3338*4882a593Smuzhiyun 		}
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun 		/* Read version */
3341*4882a593Smuzhiyun 		code_type = bcode[0x14];
3342*4882a593Smuzhiyun 		switch (code_type) {
3343*4882a593Smuzhiyun 		case ROM_CODE_TYPE_BIOS:
3344*4882a593Smuzhiyun 			/* Intel x86, PC-AT compatible. */
3345*4882a593Smuzhiyun 			ha->bios_revision[0] = bcode[0x12];
3346*4882a593Smuzhiyun 			ha->bios_revision[1] = bcode[0x13];
3347*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0156,
3348*4882a593Smuzhiyun 			    "Read BIOS %d.%d.\n",
3349*4882a593Smuzhiyun 			    ha->bios_revision[1], ha->bios_revision[0]);
3350*4882a593Smuzhiyun 			break;
3351*4882a593Smuzhiyun 		case ROM_CODE_TYPE_FCODE:
3352*4882a593Smuzhiyun 			/* Open Firmware standard for PCI (FCode). */
3353*4882a593Smuzhiyun 			ha->fcode_revision[0] = bcode[0x12];
3354*4882a593Smuzhiyun 			ha->fcode_revision[1] = bcode[0x13];
3355*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0157,
3356*4882a593Smuzhiyun 			    "Read FCODE %d.%d.\n",
3357*4882a593Smuzhiyun 			    ha->fcode_revision[1], ha->fcode_revision[0]);
3358*4882a593Smuzhiyun 			break;
3359*4882a593Smuzhiyun 		case ROM_CODE_TYPE_EFI:
3360*4882a593Smuzhiyun 			/* Extensible Firmware Interface (EFI). */
3361*4882a593Smuzhiyun 			ha->efi_revision[0] = bcode[0x12];
3362*4882a593Smuzhiyun 			ha->efi_revision[1] = bcode[0x13];
3363*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x0158,
3364*4882a593Smuzhiyun 			    "Read EFI %d.%d.\n",
3365*4882a593Smuzhiyun 			    ha->efi_revision[1], ha->efi_revision[0]);
3366*4882a593Smuzhiyun 			break;
3367*4882a593Smuzhiyun 		default:
3368*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x0159,
3369*4882a593Smuzhiyun 			    "Unrecognized code type %x at pcids %x.\n",
3370*4882a593Smuzhiyun 			    code_type, pcids);
3371*4882a593Smuzhiyun 			break;
3372*4882a593Smuzhiyun 		}
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 		last_image = bcode[0x15] & BIT_7;
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 		/* Locate next PCI expansion ROM. */
3377*4882a593Smuzhiyun 		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
3378*4882a593Smuzhiyun 	} while (!last_image);
3379*4882a593Smuzhiyun 
3380*4882a593Smuzhiyun 	/* Read firmware image information. */
3381*4882a593Smuzhiyun 	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3382*4882a593Smuzhiyun 	dcode = mbuf;
3383*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, dcode, ha->flt_region_fw << 2, 0x20);
3384*4882a593Smuzhiyun 	bcode = mbuf + (pcihdr % 4);
3385*4882a593Smuzhiyun 
3386*4882a593Smuzhiyun 	/* Validate signature of PCI data structure. */
3387*4882a593Smuzhiyun 	if (bcode[0x0] == 0x3 && bcode[0x1] == 0x0 &&
3388*4882a593Smuzhiyun 	    bcode[0x2] == 0x40 && bcode[0x3] == 0x40) {
3389*4882a593Smuzhiyun 		ha->fw_revision[0] = bcode[0x4];
3390*4882a593Smuzhiyun 		ha->fw_revision[1] = bcode[0x5];
3391*4882a593Smuzhiyun 		ha->fw_revision[2] = bcode[0x6];
3392*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0153,
3393*4882a593Smuzhiyun 		    "Firmware revision %d.%d.%d\n",
3394*4882a593Smuzhiyun 		    ha->fw_revision[0], ha->fw_revision[1],
3395*4882a593Smuzhiyun 		    ha->fw_revision[2]);
3396*4882a593Smuzhiyun 	}
3397*4882a593Smuzhiyun 
3398*4882a593Smuzhiyun 	return ret;
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun int
qla24xx_get_flash_version(scsi_qla_host_t * vha,void * mbuf)3402*4882a593Smuzhiyun qla24xx_get_flash_version(scsi_qla_host_t *vha, void *mbuf)
3403*4882a593Smuzhiyun {
3404*4882a593Smuzhiyun 	int ret = QLA_SUCCESS;
3405*4882a593Smuzhiyun 	uint32_t pcihdr = 0, pcids = 0;
3406*4882a593Smuzhiyun 	uint32_t *dcode = mbuf;
3407*4882a593Smuzhiyun 	uint8_t *bcode = mbuf;
3408*4882a593Smuzhiyun 	uint8_t code_type, last_image;
3409*4882a593Smuzhiyun 	int i;
3410*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3411*4882a593Smuzhiyun 	uint32_t faddr = 0;
3412*4882a593Smuzhiyun 	struct active_regions active_regions = { };
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
3415*4882a593Smuzhiyun 		return ret;
3416*4882a593Smuzhiyun 
3417*4882a593Smuzhiyun 	if (!mbuf)
3418*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
3419*4882a593Smuzhiyun 
3420*4882a593Smuzhiyun 	memset(ha->bios_revision, 0, sizeof(ha->bios_revision));
3421*4882a593Smuzhiyun 	memset(ha->efi_revision, 0, sizeof(ha->efi_revision));
3422*4882a593Smuzhiyun 	memset(ha->fcode_revision, 0, sizeof(ha->fcode_revision));
3423*4882a593Smuzhiyun 	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun 	pcihdr = ha->flt_region_boot << 2;
3426*4882a593Smuzhiyun 	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
3427*4882a593Smuzhiyun 		qla27xx_get_active_image(vha, &active_regions);
3428*4882a593Smuzhiyun 		if (active_regions.global == QLA27XX_SECONDARY_IMAGE) {
3429*4882a593Smuzhiyun 			pcihdr = ha->flt_region_boot_sec << 2;
3430*4882a593Smuzhiyun 		}
3431*4882a593Smuzhiyun 	}
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	do {
3434*4882a593Smuzhiyun 		/* Verify PCI expansion ROM header. */
3435*4882a593Smuzhiyun 		qla24xx_read_flash_data(vha, dcode, pcihdr >> 2, 0x20);
3436*4882a593Smuzhiyun 		bcode = mbuf + (pcihdr % 4);
3437*4882a593Smuzhiyun 		if (memcmp(bcode, "\x55\xaa", 2)) {
3438*4882a593Smuzhiyun 			/* No signature */
3439*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0059,
3440*4882a593Smuzhiyun 			    "No matching ROM signature.\n");
3441*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3442*4882a593Smuzhiyun 			break;
3443*4882a593Smuzhiyun 		}
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 		/* Locate PCI data structure. */
3446*4882a593Smuzhiyun 		pcids = pcihdr + ((bcode[0x19] << 8) | bcode[0x18]);
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 		qla24xx_read_flash_data(vha, dcode, pcids >> 2, 0x20);
3449*4882a593Smuzhiyun 		bcode = mbuf + (pcihdr % 4);
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun 		/* Validate signature of PCI data structure. */
3452*4882a593Smuzhiyun 		if (memcmp(bcode, "PCIR", 4)) {
3453*4882a593Smuzhiyun 			/* Incorrect header. */
3454*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x005a,
3455*4882a593Smuzhiyun 			    "PCI data struct not found pcir_adr=%x.\n", pcids);
3456*4882a593Smuzhiyun 			ql_dump_buffer(ql_dbg_init, vha, 0x0059, dcode, 32);
3457*4882a593Smuzhiyun 			ret = QLA_FUNCTION_FAILED;
3458*4882a593Smuzhiyun 			break;
3459*4882a593Smuzhiyun 		}
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 		/* Read version */
3462*4882a593Smuzhiyun 		code_type = bcode[0x14];
3463*4882a593Smuzhiyun 		switch (code_type) {
3464*4882a593Smuzhiyun 		case ROM_CODE_TYPE_BIOS:
3465*4882a593Smuzhiyun 			/* Intel x86, PC-AT compatible. */
3466*4882a593Smuzhiyun 			ha->bios_revision[0] = bcode[0x12];
3467*4882a593Smuzhiyun 			ha->bios_revision[1] = bcode[0x13];
3468*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x005b,
3469*4882a593Smuzhiyun 			    "Read BIOS %d.%d.\n",
3470*4882a593Smuzhiyun 			    ha->bios_revision[1], ha->bios_revision[0]);
3471*4882a593Smuzhiyun 			break;
3472*4882a593Smuzhiyun 		case ROM_CODE_TYPE_FCODE:
3473*4882a593Smuzhiyun 			/* Open Firmware standard for PCI (FCode). */
3474*4882a593Smuzhiyun 			ha->fcode_revision[0] = bcode[0x12];
3475*4882a593Smuzhiyun 			ha->fcode_revision[1] = bcode[0x13];
3476*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x005c,
3477*4882a593Smuzhiyun 			    "Read FCODE %d.%d.\n",
3478*4882a593Smuzhiyun 			    ha->fcode_revision[1], ha->fcode_revision[0]);
3479*4882a593Smuzhiyun 			break;
3480*4882a593Smuzhiyun 		case ROM_CODE_TYPE_EFI:
3481*4882a593Smuzhiyun 			/* Extensible Firmware Interface (EFI). */
3482*4882a593Smuzhiyun 			ha->efi_revision[0] = bcode[0x12];
3483*4882a593Smuzhiyun 			ha->efi_revision[1] = bcode[0x13];
3484*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x005d,
3485*4882a593Smuzhiyun 			    "Read EFI %d.%d.\n",
3486*4882a593Smuzhiyun 			    ha->efi_revision[1], ha->efi_revision[0]);
3487*4882a593Smuzhiyun 			break;
3488*4882a593Smuzhiyun 		default:
3489*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x005e,
3490*4882a593Smuzhiyun 			    "Unrecognized code type %x at pcids %x.\n",
3491*4882a593Smuzhiyun 			    code_type, pcids);
3492*4882a593Smuzhiyun 			break;
3493*4882a593Smuzhiyun 		}
3494*4882a593Smuzhiyun 
3495*4882a593Smuzhiyun 		last_image = bcode[0x15] & BIT_7;
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 		/* Locate next PCI expansion ROM. */
3498*4882a593Smuzhiyun 		pcihdr += ((bcode[0x11] << 8) | bcode[0x10]) * 512;
3499*4882a593Smuzhiyun 	} while (!last_image);
3500*4882a593Smuzhiyun 
3501*4882a593Smuzhiyun 	/* Read firmware image information. */
3502*4882a593Smuzhiyun 	memset(ha->fw_revision, 0, sizeof(ha->fw_revision));
3503*4882a593Smuzhiyun 	faddr = ha->flt_region_fw;
3504*4882a593Smuzhiyun 	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
3505*4882a593Smuzhiyun 		qla27xx_get_active_image(vha, &active_regions);
3506*4882a593Smuzhiyun 		if (active_regions.global == QLA27XX_SECONDARY_IMAGE)
3507*4882a593Smuzhiyun 			faddr = ha->flt_region_fw_sec;
3508*4882a593Smuzhiyun 	}
3509*4882a593Smuzhiyun 
3510*4882a593Smuzhiyun 	qla24xx_read_flash_data(vha, dcode, faddr, 8);
3511*4882a593Smuzhiyun 	if (qla24xx_risc_firmware_invalid(dcode)) {
3512*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x005f,
3513*4882a593Smuzhiyun 		    "Unrecognized fw revision at %x.\n",
3514*4882a593Smuzhiyun 		    ha->flt_region_fw * 4);
3515*4882a593Smuzhiyun 		ql_dump_buffer(ql_dbg_init, vha, 0x005f, dcode, 32);
3516*4882a593Smuzhiyun 	} else {
3517*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
3518*4882a593Smuzhiyun 			ha->fw_revision[i] =
3519*4882a593Smuzhiyun 				be32_to_cpu((__force __be32)dcode[4+i]);
3520*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0060,
3521*4882a593Smuzhiyun 		    "Firmware revision (flash) %u.%u.%u (%x).\n",
3522*4882a593Smuzhiyun 		    ha->fw_revision[0], ha->fw_revision[1],
3523*4882a593Smuzhiyun 		    ha->fw_revision[2], ha->fw_revision[3]);
3524*4882a593Smuzhiyun 	}
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	/* Check for golden firmware and get version if available */
3527*4882a593Smuzhiyun 	if (!IS_QLA81XX(ha)) {
3528*4882a593Smuzhiyun 		/* Golden firmware is not present in non 81XX adapters */
3529*4882a593Smuzhiyun 		return ret;
3530*4882a593Smuzhiyun 	}
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	memset(ha->gold_fw_version, 0, sizeof(ha->gold_fw_version));
3533*4882a593Smuzhiyun 	faddr = ha->flt_region_gold_fw;
3534*4882a593Smuzhiyun 	qla24xx_read_flash_data(vha, dcode, ha->flt_region_gold_fw, 8);
3535*4882a593Smuzhiyun 	if (qla24xx_risc_firmware_invalid(dcode)) {
3536*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0056,
3537*4882a593Smuzhiyun 		    "Unrecognized golden fw at %#x.\n", faddr);
3538*4882a593Smuzhiyun 		ql_dump_buffer(ql_dbg_init, vha, 0x0056, dcode, 32);
3539*4882a593Smuzhiyun 		return ret;
3540*4882a593Smuzhiyun 	}
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
3543*4882a593Smuzhiyun 		ha->gold_fw_version[i] =
3544*4882a593Smuzhiyun 			be32_to_cpu((__force __be32)dcode[4+i]);
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun 	return ret;
3547*4882a593Smuzhiyun }
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun static int
qla2xxx_is_vpd_valid(uint8_t * pos,uint8_t * end)3550*4882a593Smuzhiyun qla2xxx_is_vpd_valid(uint8_t *pos, uint8_t *end)
3551*4882a593Smuzhiyun {
3552*4882a593Smuzhiyun 	if (pos >= end || *pos != 0x82)
3553*4882a593Smuzhiyun 		return 0;
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	pos += 3 + pos[1];
3556*4882a593Smuzhiyun 	if (pos >= end || *pos != 0x90)
3557*4882a593Smuzhiyun 		return 0;
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	pos += 3 + pos[1];
3560*4882a593Smuzhiyun 	if (pos >= end || *pos != 0x78)
3561*4882a593Smuzhiyun 		return 0;
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 	return 1;
3564*4882a593Smuzhiyun }
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun int
qla2xxx_get_vpd_field(scsi_qla_host_t * vha,char * key,char * str,size_t size)3567*4882a593Smuzhiyun qla2xxx_get_vpd_field(scsi_qla_host_t *vha, char *key, char *str, size_t size)
3568*4882a593Smuzhiyun {
3569*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3570*4882a593Smuzhiyun 	uint8_t *pos = ha->vpd;
3571*4882a593Smuzhiyun 	uint8_t *end = pos + ha->vpd_size;
3572*4882a593Smuzhiyun 	int len = 0;
3573*4882a593Smuzhiyun 
3574*4882a593Smuzhiyun 	if (!IS_FWI2_CAPABLE(ha) || !qla2xxx_is_vpd_valid(pos, end))
3575*4882a593Smuzhiyun 		return 0;
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	while (pos < end && *pos != 0x78) {
3578*4882a593Smuzhiyun 		len = (*pos == 0x82) ? pos[1] : pos[2];
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun 		if (!strncmp(pos, key, strlen(key)))
3581*4882a593Smuzhiyun 			break;
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 		if (*pos != 0x90 && *pos != 0x91)
3584*4882a593Smuzhiyun 			pos += len;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 		pos += 3;
3587*4882a593Smuzhiyun 	}
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun 	if (pos < end - len && *pos != 0x78)
3590*4882a593Smuzhiyun 		return scnprintf(str, size, "%.*s", len, pos + 3);
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun 	return 0;
3593*4882a593Smuzhiyun }
3594*4882a593Smuzhiyun 
3595*4882a593Smuzhiyun int
qla24xx_read_fcp_prio_cfg(scsi_qla_host_t * vha)3596*4882a593Smuzhiyun qla24xx_read_fcp_prio_cfg(scsi_qla_host_t *vha)
3597*4882a593Smuzhiyun {
3598*4882a593Smuzhiyun 	int len, max_len;
3599*4882a593Smuzhiyun 	uint32_t fcp_prio_addr;
3600*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	if (!ha->fcp_prio_cfg) {
3603*4882a593Smuzhiyun 		ha->fcp_prio_cfg = vmalloc(FCP_PRIO_CFG_SIZE);
3604*4882a593Smuzhiyun 		if (!ha->fcp_prio_cfg) {
3605*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x00d5,
3606*4882a593Smuzhiyun 			    "Unable to allocate memory for fcp priority data (%x).\n",
3607*4882a593Smuzhiyun 			    FCP_PRIO_CFG_SIZE);
3608*4882a593Smuzhiyun 			return QLA_FUNCTION_FAILED;
3609*4882a593Smuzhiyun 		}
3610*4882a593Smuzhiyun 	}
3611*4882a593Smuzhiyun 	memset(ha->fcp_prio_cfg, 0, FCP_PRIO_CFG_SIZE);
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 	fcp_prio_addr = ha->flt_region_fcp_prio;
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	/* first read the fcp priority data header from flash */
3616*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, ha->fcp_prio_cfg,
3617*4882a593Smuzhiyun 			fcp_prio_addr << 2, FCP_PRIO_CFG_HDR_SIZE);
3618*4882a593Smuzhiyun 
3619*4882a593Smuzhiyun 	if (!qla24xx_fcp_prio_cfg_valid(vha, ha->fcp_prio_cfg, 0))
3620*4882a593Smuzhiyun 		goto fail;
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun 	/* read remaining FCP CMD config data from flash */
3623*4882a593Smuzhiyun 	fcp_prio_addr += (FCP_PRIO_CFG_HDR_SIZE >> 2);
3624*4882a593Smuzhiyun 	len = ha->fcp_prio_cfg->num_entries * sizeof(struct qla_fcp_prio_entry);
3625*4882a593Smuzhiyun 	max_len = FCP_PRIO_CFG_SIZE - FCP_PRIO_CFG_HDR_SIZE;
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun 	ha->isp_ops->read_optrom(vha, &ha->fcp_prio_cfg->entry[0],
3628*4882a593Smuzhiyun 			fcp_prio_addr << 2, (len < max_len ? len : max_len));
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun 	/* revalidate the entire FCP priority config data, including entries */
3631*4882a593Smuzhiyun 	if (!qla24xx_fcp_prio_cfg_valid(vha, ha->fcp_prio_cfg, 1))
3632*4882a593Smuzhiyun 		goto fail;
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 	ha->flags.fcp_prio_enabled = 1;
3635*4882a593Smuzhiyun 	return QLA_SUCCESS;
3636*4882a593Smuzhiyun fail:
3637*4882a593Smuzhiyun 	vfree(ha->fcp_prio_cfg);
3638*4882a593Smuzhiyun 	ha->fcp_prio_cfg = NULL;
3639*4882a593Smuzhiyun 	return QLA_FUNCTION_FAILED;
3640*4882a593Smuzhiyun }
3641