xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla2xxx/qla_os.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2014 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include "qla_def.h"
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/moduleparam.h>
9*4882a593Smuzhiyun #include <linux/vmalloc.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/kthread.h>
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/kobject.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/blk-mq-pci.h>
16*4882a593Smuzhiyun #include <linux/refcount.h>
17*4882a593Smuzhiyun #include <linux/crash_dump.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <scsi/scsi_tcq.h>
20*4882a593Smuzhiyun #include <scsi/scsicam.h>
21*4882a593Smuzhiyun #include <scsi/scsi_transport.h>
22*4882a593Smuzhiyun #include <scsi/scsi_transport_fc.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "qla_target.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Driver version
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun char qla2x00_version_str[40];
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static int apidev_major;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * SRB allocation cache
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun struct kmem_cache *srb_cachep;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun int ql2xfulldump_on_mpifail;
39*4882a593Smuzhiyun module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
40*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
41*4882a593Smuzhiyun 		 "Set this to take full dump on MPI hang.");
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun int ql2xenforce_iocb_limit = 1;
44*4882a593Smuzhiyun module_param(ql2xenforce_iocb_limit, int, S_IRUGO | S_IWUSR);
45*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xenforce_iocb_limit,
46*4882a593Smuzhiyun 		 "Enforce IOCB throttling, to avoid FW congestion. (default: 1)");
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * CT6 CTX allocation cache
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun static struct kmem_cache *ctx_cachep;
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun  * error level for logging
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun uint ql_errlev = 0x8001;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static int ql2xenableclass2;
58*4882a593Smuzhiyun module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
59*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xenableclass2,
60*4882a593Smuzhiyun 		"Specify if Class 2 operations are supported from the very "
61*4882a593Smuzhiyun 		"beginning. Default is 0 - class 2 not supported.");
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun int ql2xlogintimeout = 20;
65*4882a593Smuzhiyun module_param(ql2xlogintimeout, int, S_IRUGO);
66*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xlogintimeout,
67*4882a593Smuzhiyun 		"Login timeout value in seconds.");
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun int qlport_down_retry;
70*4882a593Smuzhiyun module_param(qlport_down_retry, int, S_IRUGO);
71*4882a593Smuzhiyun MODULE_PARM_DESC(qlport_down_retry,
72*4882a593Smuzhiyun 		"Maximum number of command retries to a port that returns "
73*4882a593Smuzhiyun 		"a PORT-DOWN status.");
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun int ql2xplogiabsentdevice;
76*4882a593Smuzhiyun module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
77*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xplogiabsentdevice,
78*4882a593Smuzhiyun 		"Option to enable PLOGI to devices that are not present after "
79*4882a593Smuzhiyun 		"a Fabric scan.  This is needed for several broken switches. "
80*4882a593Smuzhiyun 		"Default is 0 - no PLOGI. 1 - perform PLOGI.");
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun int ql2xloginretrycount;
83*4882a593Smuzhiyun module_param(ql2xloginretrycount, int, S_IRUGO);
84*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xloginretrycount,
85*4882a593Smuzhiyun 		"Specify an alternate value for the NVRAM login retry count.");
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun int ql2xallocfwdump = 1;
88*4882a593Smuzhiyun module_param(ql2xallocfwdump, int, S_IRUGO);
89*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xallocfwdump,
90*4882a593Smuzhiyun 		"Option to enable allocation of memory for a firmware dump "
91*4882a593Smuzhiyun 		"during HBA initialization.  Memory allocation requirements "
92*4882a593Smuzhiyun 		"vary by ISP type.  Default is 1 - allocate memory.");
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun int ql2xextended_error_logging;
95*4882a593Smuzhiyun module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
96*4882a593Smuzhiyun module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
97*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xextended_error_logging,
98*4882a593Smuzhiyun 		"Option to enable extended error logging,\n"
99*4882a593Smuzhiyun 		"\t\tDefault is 0 - no logging.  0x40000000 - Module Init & Probe.\n"
100*4882a593Smuzhiyun 		"\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
101*4882a593Smuzhiyun 		"\t\t0x08000000 - IO tracing.    0x04000000 - DPC Thread.\n"
102*4882a593Smuzhiyun 		"\t\t0x02000000 - Async events.  0x01000000 - Timer routines.\n"
103*4882a593Smuzhiyun 		"\t\t0x00800000 - User space.    0x00400000 - Task Management.\n"
104*4882a593Smuzhiyun 		"\t\t0x00200000 - AER/EEH.       0x00100000 - Multi Q.\n"
105*4882a593Smuzhiyun 		"\t\t0x00080000 - P3P Specific.  0x00040000 - Virtual Port.\n"
106*4882a593Smuzhiyun 		"\t\t0x00020000 - Buffer Dump.   0x00010000 - Misc.\n"
107*4882a593Smuzhiyun 		"\t\t0x00008000 - Verbose.       0x00004000 - Target.\n"
108*4882a593Smuzhiyun 		"\t\t0x00002000 - Target Mgmt.   0x00001000 - Target TMF.\n"
109*4882a593Smuzhiyun 		"\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
110*4882a593Smuzhiyun 		"\t\t0x1e400000 - Preferred value for capturing essential "
111*4882a593Smuzhiyun 		"debug information (equivalent to old "
112*4882a593Smuzhiyun 		"ql2xextended_error_logging=1).\n"
113*4882a593Smuzhiyun 		"\t\tDo LOGICAL OR of the value to enable more than one level");
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun int ql2xshiftctondsd = 6;
116*4882a593Smuzhiyun module_param(ql2xshiftctondsd, int, S_IRUGO);
117*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xshiftctondsd,
118*4882a593Smuzhiyun 		"Set to control shifting of command type processing "
119*4882a593Smuzhiyun 		"based on total number of SG elements.");
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun int ql2xfdmienable = 1;
122*4882a593Smuzhiyun module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
123*4882a593Smuzhiyun module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
124*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xfdmienable,
125*4882a593Smuzhiyun 		"Enables FDMI registrations. "
126*4882a593Smuzhiyun 		"0 - no FDMI registrations. "
127*4882a593Smuzhiyun 		"1 - provide FDMI registrations (default).");
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define MAX_Q_DEPTH	64
130*4882a593Smuzhiyun static int ql2xmaxqdepth = MAX_Q_DEPTH;
131*4882a593Smuzhiyun module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
132*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmaxqdepth,
133*4882a593Smuzhiyun 		"Maximum queue depth to set for each LUN. "
134*4882a593Smuzhiyun 		"Default is 64.");
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun int ql2xenabledif = 2;
137*4882a593Smuzhiyun module_param(ql2xenabledif, int, S_IRUGO);
138*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xenabledif,
139*4882a593Smuzhiyun 		" Enable T10-CRC-DIF:\n"
140*4882a593Smuzhiyun 		" Default is 2.\n"
141*4882a593Smuzhiyun 		"  0 -- No DIF Support\n"
142*4882a593Smuzhiyun 		"  1 -- Enable DIF for all types\n"
143*4882a593Smuzhiyun 		"  2 -- Enable DIF for all types, except Type 0.\n");
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #if (IS_ENABLED(CONFIG_NVME_FC))
146*4882a593Smuzhiyun int ql2xnvmeenable = 1;
147*4882a593Smuzhiyun #else
148*4882a593Smuzhiyun int ql2xnvmeenable;
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun module_param(ql2xnvmeenable, int, 0644);
151*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xnvmeenable,
152*4882a593Smuzhiyun     "Enables NVME support. "
153*4882a593Smuzhiyun     "0 - no NVMe.  Default is Y");
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun int ql2xenablehba_err_chk = 2;
156*4882a593Smuzhiyun module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
157*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xenablehba_err_chk,
158*4882a593Smuzhiyun 		" Enable T10-CRC-DIF Error isolation by HBA:\n"
159*4882a593Smuzhiyun 		" Default is 2.\n"
160*4882a593Smuzhiyun 		"  0 -- Error isolation disabled\n"
161*4882a593Smuzhiyun 		"  1 -- Error isolation enabled only for DIX Type 0\n"
162*4882a593Smuzhiyun 		"  2 -- Error isolation enabled for all Types\n");
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun int ql2xiidmaenable = 1;
165*4882a593Smuzhiyun module_param(ql2xiidmaenable, int, S_IRUGO);
166*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xiidmaenable,
167*4882a593Smuzhiyun 		"Enables iIDMA settings "
168*4882a593Smuzhiyun 		"Default is 1 - perform iIDMA. 0 - no iIDMA.");
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun int ql2xmqsupport = 1;
171*4882a593Smuzhiyun module_param(ql2xmqsupport, int, S_IRUGO);
172*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmqsupport,
173*4882a593Smuzhiyun 		"Enable on demand multiple queue pairs support "
174*4882a593Smuzhiyun 		"Default is 1 for supported. "
175*4882a593Smuzhiyun 		"Set it to 0 to turn off mq qpair support.");
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun int ql2xfwloadbin;
178*4882a593Smuzhiyun module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
179*4882a593Smuzhiyun module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
180*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xfwloadbin,
181*4882a593Smuzhiyun 		"Option to specify location from which to load ISP firmware:.\n"
182*4882a593Smuzhiyun 		" 2 -- load firmware via the request_firmware() (hotplug).\n"
183*4882a593Smuzhiyun 		"      interface.\n"
184*4882a593Smuzhiyun 		" 1 -- load firmware from flash.\n"
185*4882a593Smuzhiyun 		" 0 -- use default semantics.\n");
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun int ql2xetsenable;
188*4882a593Smuzhiyun module_param(ql2xetsenable, int, S_IRUGO);
189*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xetsenable,
190*4882a593Smuzhiyun 		"Enables firmware ETS burst."
191*4882a593Smuzhiyun 		"Default is 0 - skip ETS enablement.");
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun int ql2xdbwr = 1;
194*4882a593Smuzhiyun module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
195*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xdbwr,
196*4882a593Smuzhiyun 		"Option to specify scheme for request queue posting.\n"
197*4882a593Smuzhiyun 		" 0 -- Regular doorbell.\n"
198*4882a593Smuzhiyun 		" 1 -- CAMRAM doorbell (faster).\n");
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun int ql2xgffidenable;
201*4882a593Smuzhiyun module_param(ql2xgffidenable, int, S_IRUGO);
202*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xgffidenable,
203*4882a593Smuzhiyun 		"Enables GFF_ID checks of port type. "
204*4882a593Smuzhiyun 		"Default is 0 - Do not use GFF_ID information.");
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun int ql2xasynctmfenable = 1;
207*4882a593Smuzhiyun module_param(ql2xasynctmfenable, int, S_IRUGO);
208*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xasynctmfenable,
209*4882a593Smuzhiyun 		"Enables issue of TM IOCBs asynchronously via IOCB mechanism"
210*4882a593Smuzhiyun 		"Default is 1 - Issue TM IOCBs via mailbox mechanism.");
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun int ql2xdontresethba;
213*4882a593Smuzhiyun module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
214*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xdontresethba,
215*4882a593Smuzhiyun 		"Option to specify reset behaviour.\n"
216*4882a593Smuzhiyun 		" 0 (Default) -- Reset on failure.\n"
217*4882a593Smuzhiyun 		" 1 -- Do not reset on failure.\n");
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun uint64_t ql2xmaxlun = MAX_LUNS;
220*4882a593Smuzhiyun module_param(ql2xmaxlun, ullong, S_IRUGO);
221*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmaxlun,
222*4882a593Smuzhiyun 		"Defines the maximum LU number to register with the SCSI "
223*4882a593Smuzhiyun 		"midlayer. Default is 65535.");
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun int ql2xmdcapmask = 0x1F;
226*4882a593Smuzhiyun module_param(ql2xmdcapmask, int, S_IRUGO);
227*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmdcapmask,
228*4882a593Smuzhiyun 		"Set the Minidump driver capture mask level. "
229*4882a593Smuzhiyun 		"Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun int ql2xmdenable = 1;
232*4882a593Smuzhiyun module_param(ql2xmdenable, int, S_IRUGO);
233*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmdenable,
234*4882a593Smuzhiyun 		"Enable/disable MiniDump. "
235*4882a593Smuzhiyun 		"0 - MiniDump disabled. "
236*4882a593Smuzhiyun 		"1 (Default) - MiniDump enabled.");
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun int ql2xexlogins;
239*4882a593Smuzhiyun module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
240*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xexlogins,
241*4882a593Smuzhiyun 		 "Number of extended Logins. "
242*4882a593Smuzhiyun 		 "0 (Default)- Disabled.");
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun int ql2xexchoffld = 1024;
245*4882a593Smuzhiyun module_param(ql2xexchoffld, uint, 0644);
246*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xexchoffld,
247*4882a593Smuzhiyun 	"Number of target exchanges.");
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun int ql2xiniexchg = 1024;
250*4882a593Smuzhiyun module_param(ql2xiniexchg, uint, 0644);
251*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xiniexchg,
252*4882a593Smuzhiyun 	"Number of initiator exchanges.");
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun int ql2xfwholdabts;
255*4882a593Smuzhiyun module_param(ql2xfwholdabts, int, S_IRUGO);
256*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xfwholdabts,
257*4882a593Smuzhiyun 		"Allow FW to hold status IOCB until ABTS rsp received. "
258*4882a593Smuzhiyun 		"0 (Default) Do not set fw option. "
259*4882a593Smuzhiyun 		"1 - Set fw option to hold ABTS.");
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun int ql2xmvasynctoatio = 1;
262*4882a593Smuzhiyun module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
263*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xmvasynctoatio,
264*4882a593Smuzhiyun 		"Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
265*4882a593Smuzhiyun 		"0 (Default). Do not move IOCBs"
266*4882a593Smuzhiyun 		"1 - Move IOCBs.");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun int ql2xautodetectsfp = 1;
269*4882a593Smuzhiyun module_param(ql2xautodetectsfp, int, 0444);
270*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xautodetectsfp,
271*4882a593Smuzhiyun 		 "Detect SFP range and set appropriate distance.\n"
272*4882a593Smuzhiyun 		 "1 (Default): Enable\n");
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun int ql2xenablemsix = 1;
275*4882a593Smuzhiyun module_param(ql2xenablemsix, int, 0444);
276*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xenablemsix,
277*4882a593Smuzhiyun 		 "Set to enable MSI or MSI-X interrupt mechanism.\n"
278*4882a593Smuzhiyun 		 " Default is 1, enable MSI-X interrupt mechanism.\n"
279*4882a593Smuzhiyun 		 " 0 -- enable traditional pin-based mechanism.\n"
280*4882a593Smuzhiyun 		 " 1 -- enable MSI-X interrupt mechanism.\n"
281*4882a593Smuzhiyun 		 " 2 -- enable MSI interrupt mechanism.\n");
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun int qla2xuseresexchforels;
284*4882a593Smuzhiyun module_param(qla2xuseresexchforels, int, 0444);
285*4882a593Smuzhiyun MODULE_PARM_DESC(qla2xuseresexchforels,
286*4882a593Smuzhiyun 		 "Reserve 1/2 of emergency exchanges for ELS.\n"
287*4882a593Smuzhiyun 		 " 0 (default): disabled");
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static int ql2xprotmask;
290*4882a593Smuzhiyun module_param(ql2xprotmask, int, 0644);
291*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xprotmask,
292*4882a593Smuzhiyun 		 "Override DIF/DIX protection capabilities mask\n"
293*4882a593Smuzhiyun 		 "Default is 0 which sets protection mask based on "
294*4882a593Smuzhiyun 		 "capabilities reported by HBA firmware.\n");
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static int ql2xprotguard;
297*4882a593Smuzhiyun module_param(ql2xprotguard, int, 0644);
298*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
299*4882a593Smuzhiyun 		 "  0 -- Let HBA firmware decide\n"
300*4882a593Smuzhiyun 		 "  1 -- Force T10 CRC\n"
301*4882a593Smuzhiyun 		 "  2 -- Force IP checksum\n");
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun int ql2xdifbundlinginternalbuffers;
304*4882a593Smuzhiyun module_param(ql2xdifbundlinginternalbuffers, int, 0644);
305*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
306*4882a593Smuzhiyun     "Force using internal buffers for DIF information\n"
307*4882a593Smuzhiyun     "0 (Default). Based on check.\n"
308*4882a593Smuzhiyun     "1 Force using internal buffers\n");
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun int ql2xsmartsan;
311*4882a593Smuzhiyun module_param(ql2xsmartsan, int, 0444);
312*4882a593Smuzhiyun module_param_named(smartsan, ql2xsmartsan, int, 0444);
313*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xsmartsan,
314*4882a593Smuzhiyun 		"Send SmartSAN Management Attributes for FDMI Registration."
315*4882a593Smuzhiyun 		" Default is 0 - No SmartSAN registration,"
316*4882a593Smuzhiyun 		" 1 - Register SmartSAN Management Attributes.");
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun int ql2xrdpenable;
319*4882a593Smuzhiyun module_param(ql2xrdpenable, int, 0444);
320*4882a593Smuzhiyun module_param_named(rdpenable, ql2xrdpenable, int, 0444);
321*4882a593Smuzhiyun MODULE_PARM_DESC(ql2xrdpenable,
322*4882a593Smuzhiyun 		"Enables RDP responses. "
323*4882a593Smuzhiyun 		"0 - no RDP responses (default). "
324*4882a593Smuzhiyun 		"1 - provide RDP responses.");
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static void qla2x00_clear_drv_active(struct qla_hw_data *);
327*4882a593Smuzhiyun static void qla2x00_free_device(scsi_qla_host_t *);
328*4882a593Smuzhiyun static int qla2xxx_map_queues(struct Scsi_Host *shost);
329*4882a593Smuzhiyun static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct scsi_transport_template *qla2xxx_transport_template = NULL;
333*4882a593Smuzhiyun struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* TODO Convert to inlines
336*4882a593Smuzhiyun  *
337*4882a593Smuzhiyun  * Timer routines
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun __inline__ void
qla2x00_start_timer(scsi_qla_host_t * vha,unsigned long interval)341*4882a593Smuzhiyun qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	timer_setup(&vha->timer, qla2x00_timer, 0);
344*4882a593Smuzhiyun 	vha->timer.expires = jiffies + interval * HZ;
345*4882a593Smuzhiyun 	add_timer(&vha->timer);
346*4882a593Smuzhiyun 	vha->timer_active = 1;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static inline void
qla2x00_restart_timer(scsi_qla_host_t * vha,unsigned long interval)350*4882a593Smuzhiyun qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	/* Currently used for 82XX only. */
353*4882a593Smuzhiyun 	if (vha->device_flags & DFLG_DEV_FAILED) {
354*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x600d,
355*4882a593Smuzhiyun 		    "Device in a failed state, returning.\n");
356*4882a593Smuzhiyun 		return;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	mod_timer(&vha->timer, jiffies + interval * HZ);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static __inline__ void
qla2x00_stop_timer(scsi_qla_host_t * vha)363*4882a593Smuzhiyun qla2x00_stop_timer(scsi_qla_host_t *vha)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	del_timer_sync(&vha->timer);
366*4882a593Smuzhiyun 	vha->timer_active = 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static int qla2x00_do_dpc(void *data);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static void qla2x00_rst_aen(scsi_qla_host_t *);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
374*4882a593Smuzhiyun 	struct req_que **, struct rsp_que **);
375*4882a593Smuzhiyun static void qla2x00_free_fw_dump(struct qla_hw_data *);
376*4882a593Smuzhiyun static void qla2x00_mem_free(struct qla_hw_data *);
377*4882a593Smuzhiyun int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
378*4882a593Smuzhiyun 	struct qla_qpair *qpair);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
qla_init_base_qpair(struct scsi_qla_host * vha,struct req_que * req,struct rsp_que * rsp)381*4882a593Smuzhiyun static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
382*4882a593Smuzhiyun     struct rsp_que *rsp)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	rsp->qpair = ha->base_qpair;
387*4882a593Smuzhiyun 	rsp->req = req;
388*4882a593Smuzhiyun 	ha->base_qpair->hw = ha;
389*4882a593Smuzhiyun 	ha->base_qpair->req = req;
390*4882a593Smuzhiyun 	ha->base_qpair->rsp = rsp;
391*4882a593Smuzhiyun 	ha->base_qpair->vha = vha;
392*4882a593Smuzhiyun 	ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
393*4882a593Smuzhiyun 	ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
394*4882a593Smuzhiyun 	ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
395*4882a593Smuzhiyun 	ha->base_qpair->srb_mempool = ha->srb_mempool;
396*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ha->base_qpair->hints_list);
397*4882a593Smuzhiyun 	ha->base_qpair->enable_class_2 = ql2xenableclass2;
398*4882a593Smuzhiyun 	/* init qpair to this cpu. Will adjust at run time. */
399*4882a593Smuzhiyun 	qla_cpu_update(rsp->qpair, raw_smp_processor_id());
400*4882a593Smuzhiyun 	ha->base_qpair->pdev = ha->pdev;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
403*4882a593Smuzhiyun 		ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
qla2x00_alloc_queues(struct qla_hw_data * ha,struct req_que * req,struct rsp_que * rsp)406*4882a593Smuzhiyun static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
407*4882a593Smuzhiyun 				struct rsp_que *rsp)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
412*4882a593Smuzhiyun 				GFP_KERNEL);
413*4882a593Smuzhiyun 	if (!ha->req_q_map) {
414*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x003b,
415*4882a593Smuzhiyun 		    "Unable to allocate memory for request queue ptrs.\n");
416*4882a593Smuzhiyun 		goto fail_req_map;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
420*4882a593Smuzhiyun 				GFP_KERNEL);
421*4882a593Smuzhiyun 	if (!ha->rsp_q_map) {
422*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x003c,
423*4882a593Smuzhiyun 		    "Unable to allocate memory for response queue ptrs.\n");
424*4882a593Smuzhiyun 		goto fail_rsp_map;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
428*4882a593Smuzhiyun 	if (ha->base_qpair == NULL) {
429*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x00e0,
430*4882a593Smuzhiyun 		    "Failed to allocate base queue pair memory.\n");
431*4882a593Smuzhiyun 		goto fail_base_qpair;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	qla_init_base_qpair(vha, req, rsp);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
437*4882a593Smuzhiyun 		ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
438*4882a593Smuzhiyun 			GFP_KERNEL);
439*4882a593Smuzhiyun 		if (!ha->queue_pair_map) {
440*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0180,
441*4882a593Smuzhiyun 			    "Unable to allocate memory for queue pair ptrs.\n");
442*4882a593Smuzhiyun 			goto fail_qpair_map;
443*4882a593Smuzhiyun 		}
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/*
447*4882a593Smuzhiyun 	 * Make sure we record at least the request and response queue zero in
448*4882a593Smuzhiyun 	 * case we need to free them if part of the probe fails.
449*4882a593Smuzhiyun 	 */
450*4882a593Smuzhiyun 	ha->rsp_q_map[0] = rsp;
451*4882a593Smuzhiyun 	ha->req_q_map[0] = req;
452*4882a593Smuzhiyun 	set_bit(0, ha->rsp_qid_map);
453*4882a593Smuzhiyun 	set_bit(0, ha->req_qid_map);
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun fail_qpair_map:
457*4882a593Smuzhiyun 	kfree(ha->base_qpair);
458*4882a593Smuzhiyun 	ha->base_qpair = NULL;
459*4882a593Smuzhiyun fail_base_qpair:
460*4882a593Smuzhiyun 	kfree(ha->rsp_q_map);
461*4882a593Smuzhiyun 	ha->rsp_q_map = NULL;
462*4882a593Smuzhiyun fail_rsp_map:
463*4882a593Smuzhiyun 	kfree(ha->req_q_map);
464*4882a593Smuzhiyun 	ha->req_q_map = NULL;
465*4882a593Smuzhiyun fail_req_map:
466*4882a593Smuzhiyun 	return -ENOMEM;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
qla2x00_free_req_que(struct qla_hw_data * ha,struct req_que * req)469*4882a593Smuzhiyun static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
472*4882a593Smuzhiyun 		if (req && req->ring_fx00)
473*4882a593Smuzhiyun 			dma_free_coherent(&ha->pdev->dev,
474*4882a593Smuzhiyun 			    (req->length_fx00 + 1) * sizeof(request_t),
475*4882a593Smuzhiyun 			    req->ring_fx00, req->dma_fx00);
476*4882a593Smuzhiyun 	} else if (req && req->ring)
477*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
478*4882a593Smuzhiyun 		(req->length + 1) * sizeof(request_t),
479*4882a593Smuzhiyun 		req->ring, req->dma);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (req)
482*4882a593Smuzhiyun 		kfree(req->outstanding_cmds);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	kfree(req);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
qla2x00_free_rsp_que(struct qla_hw_data * ha,struct rsp_que * rsp)487*4882a593Smuzhiyun static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
490*4882a593Smuzhiyun 		if (rsp && rsp->ring_fx00)
491*4882a593Smuzhiyun 			dma_free_coherent(&ha->pdev->dev,
492*4882a593Smuzhiyun 			    (rsp->length_fx00 + 1) * sizeof(request_t),
493*4882a593Smuzhiyun 			    rsp->ring_fx00, rsp->dma_fx00);
494*4882a593Smuzhiyun 	} else if (rsp && rsp->ring) {
495*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
496*4882a593Smuzhiyun 		(rsp->length + 1) * sizeof(response_t),
497*4882a593Smuzhiyun 		rsp->ring, rsp->dma);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 	kfree(rsp);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
qla2x00_free_queues(struct qla_hw_data * ha)502*4882a593Smuzhiyun static void qla2x00_free_queues(struct qla_hw_data *ha)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct req_que *req;
505*4882a593Smuzhiyun 	struct rsp_que *rsp;
506*4882a593Smuzhiyun 	int cnt;
507*4882a593Smuzhiyun 	unsigned long flags;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (ha->queue_pair_map) {
510*4882a593Smuzhiyun 		kfree(ha->queue_pair_map);
511*4882a593Smuzhiyun 		ha->queue_pair_map = NULL;
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 	if (ha->base_qpair) {
514*4882a593Smuzhiyun 		kfree(ha->base_qpair);
515*4882a593Smuzhiyun 		ha->base_qpair = NULL;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
519*4882a593Smuzhiyun 	for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
520*4882a593Smuzhiyun 		if (!test_bit(cnt, ha->req_qid_map))
521*4882a593Smuzhiyun 			continue;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		req = ha->req_q_map[cnt];
524*4882a593Smuzhiyun 		clear_bit(cnt, ha->req_qid_map);
525*4882a593Smuzhiyun 		ha->req_q_map[cnt] = NULL;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
528*4882a593Smuzhiyun 		qla2x00_free_req_que(ha, req);
529*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->hardware_lock, flags);
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	kfree(ha->req_q_map);
534*4882a593Smuzhiyun 	ha->req_q_map = NULL;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
538*4882a593Smuzhiyun 	for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
539*4882a593Smuzhiyun 		if (!test_bit(cnt, ha->rsp_qid_map))
540*4882a593Smuzhiyun 			continue;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		rsp = ha->rsp_q_map[cnt];
543*4882a593Smuzhiyun 		clear_bit(cnt, ha->rsp_qid_map);
544*4882a593Smuzhiyun 		ha->rsp_q_map[cnt] =  NULL;
545*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
546*4882a593Smuzhiyun 		qla2x00_free_rsp_que(ha, rsp);
547*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->hardware_lock, flags);
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	kfree(ha->rsp_q_map);
552*4882a593Smuzhiyun 	ha->rsp_q_map = NULL;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static char *
qla2x00_pci_info_str(struct scsi_qla_host * vha,char * str,size_t str_len)556*4882a593Smuzhiyun qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
559*4882a593Smuzhiyun 	static const char *const pci_bus_modes[] = {
560*4882a593Smuzhiyun 		"33", "66", "100", "133",
561*4882a593Smuzhiyun 	};
562*4882a593Smuzhiyun 	uint16_t pci_bus;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
565*4882a593Smuzhiyun 	if (pci_bus) {
566*4882a593Smuzhiyun 		snprintf(str, str_len, "PCI-X (%s MHz)",
567*4882a593Smuzhiyun 			 pci_bus_modes[pci_bus]);
568*4882a593Smuzhiyun 	} else {
569*4882a593Smuzhiyun 		pci_bus = (ha->pci_attr & BIT_8) >> 8;
570*4882a593Smuzhiyun 		snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	return str;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static char *
qla24xx_pci_info_str(struct scsi_qla_host * vha,char * str,size_t str_len)577*4882a593Smuzhiyun qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	static const char *const pci_bus_modes[] = {
580*4882a593Smuzhiyun 		"33", "66", "100", "133",
581*4882a593Smuzhiyun 	};
582*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
583*4882a593Smuzhiyun 	uint32_t pci_bus;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (pci_is_pcie(ha->pdev)) {
586*4882a593Smuzhiyun 		uint32_t lstat, lspeed, lwidth;
587*4882a593Smuzhiyun 		const char *speed_str;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
590*4882a593Smuzhiyun 		lspeed = lstat & PCI_EXP_LNKCAP_SLS;
591*4882a593Smuzhiyun 		lwidth = (lstat & PCI_EXP_LNKCAP_MLW) >> 4;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		switch (lspeed) {
594*4882a593Smuzhiyun 		case 1:
595*4882a593Smuzhiyun 			speed_str = "2.5GT/s";
596*4882a593Smuzhiyun 			break;
597*4882a593Smuzhiyun 		case 2:
598*4882a593Smuzhiyun 			speed_str = "5.0GT/s";
599*4882a593Smuzhiyun 			break;
600*4882a593Smuzhiyun 		case 3:
601*4882a593Smuzhiyun 			speed_str = "8.0GT/s";
602*4882a593Smuzhiyun 			break;
603*4882a593Smuzhiyun 		case 4:
604*4882a593Smuzhiyun 			speed_str = "16.0GT/s";
605*4882a593Smuzhiyun 			break;
606*4882a593Smuzhiyun 		default:
607*4882a593Smuzhiyun 			speed_str = "<unknown>";
608*4882a593Smuzhiyun 			break;
609*4882a593Smuzhiyun 		}
610*4882a593Smuzhiyun 		snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		return str;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
616*4882a593Smuzhiyun 	if (pci_bus == 0 || pci_bus == 8)
617*4882a593Smuzhiyun 		snprintf(str, str_len, "PCI (%s MHz)",
618*4882a593Smuzhiyun 			 pci_bus_modes[pci_bus >> 3]);
619*4882a593Smuzhiyun 	else
620*4882a593Smuzhiyun 		snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
621*4882a593Smuzhiyun 			 pci_bus & 4 ? 2 : 1,
622*4882a593Smuzhiyun 			 pci_bus_modes[pci_bus & 3]);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return str;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun static char *
qla2x00_fw_version_str(struct scsi_qla_host * vha,char * str,size_t size)628*4882a593Smuzhiyun qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	char un_str[10];
631*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
634*4882a593Smuzhiyun 	    ha->fw_minor_version, ha->fw_subminor_version);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (ha->fw_attributes & BIT_9) {
637*4882a593Smuzhiyun 		strcat(str, "FLX");
638*4882a593Smuzhiyun 		return (str);
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	switch (ha->fw_attributes & 0xFF) {
642*4882a593Smuzhiyun 	case 0x7:
643*4882a593Smuzhiyun 		strcat(str, "EF");
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case 0x17:
646*4882a593Smuzhiyun 		strcat(str, "TP");
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case 0x37:
649*4882a593Smuzhiyun 		strcat(str, "IP");
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case 0x77:
652*4882a593Smuzhiyun 		strcat(str, "VI");
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	default:
655*4882a593Smuzhiyun 		sprintf(un_str, "(%x)", ha->fw_attributes);
656*4882a593Smuzhiyun 		strcat(str, un_str);
657*4882a593Smuzhiyun 		break;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 	if (ha->fw_attributes & 0x100)
660*4882a593Smuzhiyun 		strcat(str, "X");
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return (str);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static char *
qla24xx_fw_version_str(struct scsi_qla_host * vha,char * str,size_t size)666*4882a593Smuzhiyun qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
671*4882a593Smuzhiyun 	    ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
672*4882a593Smuzhiyun 	return str;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
qla2x00_sp_free_dma(srb_t * sp)675*4882a593Smuzhiyun void qla2x00_sp_free_dma(srb_t *sp)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	struct qla_hw_data *ha = sp->vha->hw;
678*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = GET_CMD_SP(sp);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (sp->flags & SRB_DMA_VALID) {
681*4882a593Smuzhiyun 		scsi_dma_unmap(cmd);
682*4882a593Smuzhiyun 		sp->flags &= ~SRB_DMA_VALID;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
686*4882a593Smuzhiyun 		dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
687*4882a593Smuzhiyun 		    scsi_prot_sg_count(cmd), cmd->sc_data_direction);
688*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
692*4882a593Smuzhiyun 		/* List assured to be having elements */
693*4882a593Smuzhiyun 		qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
694*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
698*4882a593Smuzhiyun 		struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
701*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
705*4882a593Smuzhiyun 		struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
708*4882a593Smuzhiyun 		    ctx1->fcp_cmnd_dma);
709*4882a593Smuzhiyun 		list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
710*4882a593Smuzhiyun 		ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
711*4882a593Smuzhiyun 		ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
712*4882a593Smuzhiyun 		mempool_free(ctx1, ha->ctx_mempool);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
qla2x00_sp_compl(srb_t * sp,int res)716*4882a593Smuzhiyun void qla2x00_sp_compl(srb_t *sp, int res)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = GET_CMD_SP(sp);
719*4882a593Smuzhiyun 	struct completion *comp = sp->comp;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	sp->free(sp);
722*4882a593Smuzhiyun 	cmd->result = res;
723*4882a593Smuzhiyun 	CMD_SP(cmd) = NULL;
724*4882a593Smuzhiyun 	cmd->scsi_done(cmd);
725*4882a593Smuzhiyun 	if (comp)
726*4882a593Smuzhiyun 		complete(comp);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
qla2xxx_qpair_sp_free_dma(srb_t * sp)729*4882a593Smuzhiyun void qla2xxx_qpair_sp_free_dma(srb_t *sp)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = GET_CMD_SP(sp);
732*4882a593Smuzhiyun 	struct qla_hw_data *ha = sp->fcport->vha->hw;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (sp->flags & SRB_DMA_VALID) {
735*4882a593Smuzhiyun 		scsi_dma_unmap(cmd);
736*4882a593Smuzhiyun 		sp->flags &= ~SRB_DMA_VALID;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
740*4882a593Smuzhiyun 		dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
741*4882a593Smuzhiyun 		    scsi_prot_sg_count(cmd), cmd->sc_data_direction);
742*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
746*4882a593Smuzhiyun 		/* List assured to be having elements */
747*4882a593Smuzhiyun 		qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
748*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
752*4882a593Smuzhiyun 		struct crc_context *difctx = sp->u.scmd.crc_ctx;
753*4882a593Smuzhiyun 		struct dsd_dma *dif_dsd, *nxt_dsd;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		list_for_each_entry_safe(dif_dsd, nxt_dsd,
756*4882a593Smuzhiyun 		    &difctx->ldif_dma_hndl_list, list) {
757*4882a593Smuzhiyun 			list_del(&dif_dsd->list);
758*4882a593Smuzhiyun 			dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
759*4882a593Smuzhiyun 			    dif_dsd->dsd_list_dma);
760*4882a593Smuzhiyun 			kfree(dif_dsd);
761*4882a593Smuzhiyun 			difctx->no_dif_bundl--;
762*4882a593Smuzhiyun 		}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		list_for_each_entry_safe(dif_dsd, nxt_dsd,
765*4882a593Smuzhiyun 		    &difctx->ldif_dsd_list, list) {
766*4882a593Smuzhiyun 			list_del(&dif_dsd->list);
767*4882a593Smuzhiyun 			dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
768*4882a593Smuzhiyun 			    dif_dsd->dsd_list_dma);
769*4882a593Smuzhiyun 			kfree(dif_dsd);
770*4882a593Smuzhiyun 			difctx->no_ldif_dsd--;
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		if (difctx->no_ldif_dsd) {
774*4882a593Smuzhiyun 			ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
775*4882a593Smuzhiyun 			    "%s: difctx->no_ldif_dsd=%x\n",
776*4882a593Smuzhiyun 			    __func__, difctx->no_ldif_dsd);
777*4882a593Smuzhiyun 		}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		if (difctx->no_dif_bundl) {
780*4882a593Smuzhiyun 			ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
781*4882a593Smuzhiyun 			    "%s: difctx->no_dif_bundl=%x\n",
782*4882a593Smuzhiyun 			    __func__, difctx->no_dif_bundl);
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 		sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
788*4882a593Smuzhiyun 		struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 		dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
791*4882a593Smuzhiyun 		    ctx1->fcp_cmnd_dma);
792*4882a593Smuzhiyun 		list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
793*4882a593Smuzhiyun 		ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
794*4882a593Smuzhiyun 		ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
795*4882a593Smuzhiyun 		mempool_free(ctx1, ha->ctx_mempool);
796*4882a593Smuzhiyun 		sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
800*4882a593Smuzhiyun 		struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
803*4882a593Smuzhiyun 		sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
qla2xxx_qpair_sp_compl(srb_t * sp,int res)807*4882a593Smuzhiyun void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = GET_CMD_SP(sp);
810*4882a593Smuzhiyun 	struct completion *comp = sp->comp;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	sp->free(sp);
813*4882a593Smuzhiyun 	cmd->result = res;
814*4882a593Smuzhiyun 	CMD_SP(cmd) = NULL;
815*4882a593Smuzhiyun 	cmd->scsi_done(cmd);
816*4882a593Smuzhiyun 	if (comp)
817*4882a593Smuzhiyun 		complete(comp);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static int
qla2xxx_queuecommand(struct Scsi_Host * host,struct scsi_cmnd * cmd)821*4882a593Smuzhiyun qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(host);
824*4882a593Smuzhiyun 	fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
825*4882a593Smuzhiyun 	struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
826*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
827*4882a593Smuzhiyun 	struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
828*4882a593Smuzhiyun 	srb_t *sp;
829*4882a593Smuzhiyun 	int rval;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
832*4882a593Smuzhiyun 	    WARN_ON_ONCE(!rport)) {
833*4882a593Smuzhiyun 		cmd->result = DID_NO_CONNECT << 16;
834*4882a593Smuzhiyun 		goto qc24_fail_command;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	if (ha->mqenable) {
838*4882a593Smuzhiyun 		uint32_t tag;
839*4882a593Smuzhiyun 		uint16_t hwq;
840*4882a593Smuzhiyun 		struct qla_qpair *qpair = NULL;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		tag = blk_mq_unique_tag(cmd->request);
843*4882a593Smuzhiyun 		hwq = blk_mq_unique_tag_to_hwq(tag);
844*4882a593Smuzhiyun 		qpair = ha->queue_pair_map[hwq];
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 		if (qpair)
847*4882a593Smuzhiyun 			return qla2xxx_mqueuecommand(host, cmd, qpair);
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	if (ha->flags.eeh_busy) {
851*4882a593Smuzhiyun 		if (ha->flags.pci_channel_io_perm_failure) {
852*4882a593Smuzhiyun 			ql_dbg(ql_dbg_aer, vha, 0x9010,
853*4882a593Smuzhiyun 			    "PCI Channel IO permanent failure, exiting "
854*4882a593Smuzhiyun 			    "cmd=%p.\n", cmd);
855*4882a593Smuzhiyun 			cmd->result = DID_NO_CONNECT << 16;
856*4882a593Smuzhiyun 		} else {
857*4882a593Smuzhiyun 			ql_dbg(ql_dbg_aer, vha, 0x9011,
858*4882a593Smuzhiyun 			    "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
859*4882a593Smuzhiyun 			cmd->result = DID_REQUEUE << 16;
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 		goto qc24_fail_command;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	rval = fc_remote_port_chkready(rport);
865*4882a593Smuzhiyun 	if (rval) {
866*4882a593Smuzhiyun 		cmd->result = rval;
867*4882a593Smuzhiyun 		ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
868*4882a593Smuzhiyun 		    "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
869*4882a593Smuzhiyun 		    cmd, rval);
870*4882a593Smuzhiyun 		goto qc24_fail_command;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (!vha->flags.difdix_supported &&
874*4882a593Smuzhiyun 		scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
875*4882a593Smuzhiyun 			ql_dbg(ql_dbg_io, vha, 0x3004,
876*4882a593Smuzhiyun 			    "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
877*4882a593Smuzhiyun 			    cmd);
878*4882a593Smuzhiyun 			cmd->result = DID_NO_CONNECT << 16;
879*4882a593Smuzhiyun 			goto qc24_fail_command;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (!fcport) {
883*4882a593Smuzhiyun 		cmd->result = DID_NO_CONNECT << 16;
884*4882a593Smuzhiyun 		goto qc24_fail_command;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
888*4882a593Smuzhiyun 		if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
889*4882a593Smuzhiyun 			atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
890*4882a593Smuzhiyun 			ql_dbg(ql_dbg_io, vha, 0x3005,
891*4882a593Smuzhiyun 			    "Returning DNC, fcport_state=%d loop_state=%d.\n",
892*4882a593Smuzhiyun 			    atomic_read(&fcport->state),
893*4882a593Smuzhiyun 			    atomic_read(&base_vha->loop_state));
894*4882a593Smuzhiyun 			cmd->result = DID_NO_CONNECT << 16;
895*4882a593Smuzhiyun 			goto qc24_fail_command;
896*4882a593Smuzhiyun 		}
897*4882a593Smuzhiyun 		goto qc24_target_busy;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/*
901*4882a593Smuzhiyun 	 * Return target busy if we've received a non-zero retry_delay_timer
902*4882a593Smuzhiyun 	 * in a FCP_RSP.
903*4882a593Smuzhiyun 	 */
904*4882a593Smuzhiyun 	if (fcport->retry_delay_timestamp == 0) {
905*4882a593Smuzhiyun 		/* retry delay not set */
906*4882a593Smuzhiyun 	} else if (time_after(jiffies, fcport->retry_delay_timestamp))
907*4882a593Smuzhiyun 		fcport->retry_delay_timestamp = 0;
908*4882a593Smuzhiyun 	else
909*4882a593Smuzhiyun 		goto qc24_target_busy;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	sp = scsi_cmd_priv(cmd);
912*4882a593Smuzhiyun 	qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	sp->u.scmd.cmd = cmd;
915*4882a593Smuzhiyun 	sp->type = SRB_SCSI_CMD;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	CMD_SP(cmd) = (void *)sp;
918*4882a593Smuzhiyun 	sp->free = qla2x00_sp_free_dma;
919*4882a593Smuzhiyun 	sp->done = qla2x00_sp_compl;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	rval = ha->isp_ops->start_scsi(sp);
922*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
923*4882a593Smuzhiyun 		ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
924*4882a593Smuzhiyun 		    "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
925*4882a593Smuzhiyun 		goto qc24_host_busy_free_sp;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	return 0;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun qc24_host_busy_free_sp:
931*4882a593Smuzhiyun 	sp->free(sp);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun qc24_target_busy:
934*4882a593Smuzhiyun 	return SCSI_MLQUEUE_TARGET_BUSY;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun qc24_fail_command:
937*4882a593Smuzhiyun 	cmd->scsi_done(cmd);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun /* For MQ supported I/O */
943*4882a593Smuzhiyun int
qla2xxx_mqueuecommand(struct Scsi_Host * host,struct scsi_cmnd * cmd,struct qla_qpair * qpair)944*4882a593Smuzhiyun qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
945*4882a593Smuzhiyun     struct qla_qpair *qpair)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(host);
948*4882a593Smuzhiyun 	fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
949*4882a593Smuzhiyun 	struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
950*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
951*4882a593Smuzhiyun 	struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
952*4882a593Smuzhiyun 	srb_t *sp;
953*4882a593Smuzhiyun 	int rval;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	rval = rport ? fc_remote_port_chkready(rport) : FC_PORTSTATE_OFFLINE;
956*4882a593Smuzhiyun 	if (rval) {
957*4882a593Smuzhiyun 		cmd->result = rval;
958*4882a593Smuzhiyun 		ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
959*4882a593Smuzhiyun 		    "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
960*4882a593Smuzhiyun 		    cmd, rval);
961*4882a593Smuzhiyun 		goto qc24_fail_command;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (!fcport) {
965*4882a593Smuzhiyun 		cmd->result = DID_NO_CONNECT << 16;
966*4882a593Smuzhiyun 		goto qc24_fail_command;
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
970*4882a593Smuzhiyun 		if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
971*4882a593Smuzhiyun 			atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
972*4882a593Smuzhiyun 			ql_dbg(ql_dbg_io, vha, 0x3077,
973*4882a593Smuzhiyun 			    "Returning DNC, fcport_state=%d loop_state=%d.\n",
974*4882a593Smuzhiyun 			    atomic_read(&fcport->state),
975*4882a593Smuzhiyun 			    atomic_read(&base_vha->loop_state));
976*4882a593Smuzhiyun 			cmd->result = DID_NO_CONNECT << 16;
977*4882a593Smuzhiyun 			goto qc24_fail_command;
978*4882a593Smuzhiyun 		}
979*4882a593Smuzhiyun 		goto qc24_target_busy;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/*
983*4882a593Smuzhiyun 	 * Return target busy if we've received a non-zero retry_delay_timer
984*4882a593Smuzhiyun 	 * in a FCP_RSP.
985*4882a593Smuzhiyun 	 */
986*4882a593Smuzhiyun 	if (fcport->retry_delay_timestamp == 0) {
987*4882a593Smuzhiyun 		/* retry delay not set */
988*4882a593Smuzhiyun 	} else if (time_after(jiffies, fcport->retry_delay_timestamp))
989*4882a593Smuzhiyun 		fcport->retry_delay_timestamp = 0;
990*4882a593Smuzhiyun 	else
991*4882a593Smuzhiyun 		goto qc24_target_busy;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	sp = scsi_cmd_priv(cmd);
994*4882a593Smuzhiyun 	qla2xxx_init_sp(sp, vha, qpair, fcport);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	sp->u.scmd.cmd = cmd;
997*4882a593Smuzhiyun 	sp->type = SRB_SCSI_CMD;
998*4882a593Smuzhiyun 	CMD_SP(cmd) = (void *)sp;
999*4882a593Smuzhiyun 	sp->free = qla2xxx_qpair_sp_free_dma;
1000*4882a593Smuzhiyun 	sp->done = qla2xxx_qpair_sp_compl;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	rval = ha->isp_ops->start_scsi_mq(sp);
1003*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
1004*4882a593Smuzhiyun 		ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1005*4882a593Smuzhiyun 		    "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
1006*4882a593Smuzhiyun 		goto qc24_host_busy_free_sp;
1007*4882a593Smuzhiyun 	}
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	return 0;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun qc24_host_busy_free_sp:
1012*4882a593Smuzhiyun 	sp->free(sp);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun qc24_target_busy:
1015*4882a593Smuzhiyun 	return SCSI_MLQUEUE_TARGET_BUSY;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun qc24_fail_command:
1018*4882a593Smuzhiyun 	cmd->scsi_done(cmd);
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun  * qla2x00_eh_wait_on_command
1025*4882a593Smuzhiyun  *    Waits for the command to be returned by the Firmware for some
1026*4882a593Smuzhiyun  *    max time.
1027*4882a593Smuzhiyun  *
1028*4882a593Smuzhiyun  * Input:
1029*4882a593Smuzhiyun  *    cmd = Scsi Command to wait on.
1030*4882a593Smuzhiyun  *
1031*4882a593Smuzhiyun  * Return:
1032*4882a593Smuzhiyun  *    Completed in time : QLA_SUCCESS
1033*4882a593Smuzhiyun  *    Did not complete in time : QLA_FUNCTION_FAILED
1034*4882a593Smuzhiyun  */
1035*4882a593Smuzhiyun static int
qla2x00_eh_wait_on_command(struct scsi_cmnd * cmd)1036*4882a593Smuzhiyun qla2x00_eh_wait_on_command(struct scsi_cmnd *cmd)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun #define ABORT_POLLING_PERIOD	1000
1039*4882a593Smuzhiyun #define ABORT_WAIT_ITER		((2 * 1000) / (ABORT_POLLING_PERIOD))
1040*4882a593Smuzhiyun 	unsigned long wait_iter = ABORT_WAIT_ITER;
1041*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1042*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1043*4882a593Smuzhiyun 	int ret = QLA_SUCCESS;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (unlikely(pci_channel_offline(ha->pdev)) || ha->flags.eeh_busy) {
1046*4882a593Smuzhiyun 		ql_dbg(ql_dbg_taskm, vha, 0x8005,
1047*4882a593Smuzhiyun 		    "Return:eh_wait.\n");
1048*4882a593Smuzhiyun 		return ret;
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	while (CMD_SP(cmd) && wait_iter--) {
1052*4882a593Smuzhiyun 		msleep(ABORT_POLLING_PERIOD);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	if (CMD_SP(cmd))
1055*4882a593Smuzhiyun 		ret = QLA_FUNCTION_FAILED;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	return ret;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun  * qla2x00_wait_for_hba_online
1062*4882a593Smuzhiyun  *    Wait till the HBA is online after going through
1063*4882a593Smuzhiyun  *    <= MAX_RETRIES_OF_ISP_ABORT  or
1064*4882a593Smuzhiyun  *    finally HBA is disabled ie marked offline
1065*4882a593Smuzhiyun  *
1066*4882a593Smuzhiyun  * Input:
1067*4882a593Smuzhiyun  *     ha - pointer to host adapter structure
1068*4882a593Smuzhiyun  *
1069*4882a593Smuzhiyun  * Note:
1070*4882a593Smuzhiyun  *    Does context switching-Release SPIN_LOCK
1071*4882a593Smuzhiyun  *    (if any) before calling this routine.
1072*4882a593Smuzhiyun  *
1073*4882a593Smuzhiyun  * Return:
1074*4882a593Smuzhiyun  *    Success (Adapter is online) : 0
1075*4882a593Smuzhiyun  *    Failed  (Adapter is offline/disabled) : 1
1076*4882a593Smuzhiyun  */
1077*4882a593Smuzhiyun int
qla2x00_wait_for_hba_online(scsi_qla_host_t * vha)1078*4882a593Smuzhiyun qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	int		return_status;
1081*4882a593Smuzhiyun 	unsigned long	wait_online;
1082*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1083*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1086*4882a593Smuzhiyun 	while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1087*4882a593Smuzhiyun 	    test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1088*4882a593Smuzhiyun 	    test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1089*4882a593Smuzhiyun 	    ha->dpc_active) && time_before(jiffies, wait_online)) {
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 		msleep(1000);
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 	if (base_vha->flags.online)
1094*4882a593Smuzhiyun 		return_status = QLA_SUCCESS;
1095*4882a593Smuzhiyun 	else
1096*4882a593Smuzhiyun 		return_status = QLA_FUNCTION_FAILED;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	return (return_status);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
test_fcport_count(scsi_qla_host_t * vha)1101*4882a593Smuzhiyun static inline int test_fcport_count(scsi_qla_host_t *vha)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1104*4882a593Smuzhiyun 	unsigned long flags;
1105*4882a593Smuzhiyun 	int res;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->tgt.sess_lock, flags);
1108*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x00ec,
1109*4882a593Smuzhiyun 	    "tgt %p, fcport_count=%d\n",
1110*4882a593Smuzhiyun 	    vha, vha->fcport_count);
1111*4882a593Smuzhiyun 	res = (vha->fcport_count == 0);
1112*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	return res;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun /*
1118*4882a593Smuzhiyun  * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1119*4882a593Smuzhiyun  * it has dependency on UNLOADING flag to stop device discovery
1120*4882a593Smuzhiyun  */
1121*4882a593Smuzhiyun void
qla2x00_wait_for_sess_deletion(scsi_qla_host_t * vha)1122*4882a593Smuzhiyun qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	u8 i;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	qla2x00_mark_all_devices_lost(vha);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1129*4882a593Smuzhiyun 		if (wait_event_timeout(vha->fcport_waitQ,
1130*4882a593Smuzhiyun 		    test_fcport_count(vha), HZ) > 0)
1131*4882a593Smuzhiyun 			break;
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	flush_workqueue(vha->hw->wq);
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun /*
1138*4882a593Smuzhiyun  * qla2x00_wait_for_hba_ready
1139*4882a593Smuzhiyun  * Wait till the HBA is ready before doing driver unload
1140*4882a593Smuzhiyun  *
1141*4882a593Smuzhiyun  * Input:
1142*4882a593Smuzhiyun  *     ha - pointer to host adapter structure
1143*4882a593Smuzhiyun  *
1144*4882a593Smuzhiyun  * Note:
1145*4882a593Smuzhiyun  *    Does context switching-Release SPIN_LOCK
1146*4882a593Smuzhiyun  *    (if any) before calling this routine.
1147*4882a593Smuzhiyun  *
1148*4882a593Smuzhiyun  */
1149*4882a593Smuzhiyun static void
qla2x00_wait_for_hba_ready(scsi_qla_host_t * vha)1150*4882a593Smuzhiyun qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1153*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1156*4882a593Smuzhiyun 		ha->flags.mbox_busy) ||
1157*4882a593Smuzhiyun 	       test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1158*4882a593Smuzhiyun 	       test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1159*4882a593Smuzhiyun 		if (test_bit(UNLOADING, &base_vha->dpc_flags))
1160*4882a593Smuzhiyun 			break;
1161*4882a593Smuzhiyun 		msleep(1000);
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun int
qla2x00_wait_for_chip_reset(scsi_qla_host_t * vha)1166*4882a593Smuzhiyun qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	int		return_status;
1169*4882a593Smuzhiyun 	unsigned long	wait_reset;
1170*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1171*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1174*4882a593Smuzhiyun 	while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1175*4882a593Smuzhiyun 	    test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1176*4882a593Smuzhiyun 	    test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1177*4882a593Smuzhiyun 	    ha->dpc_active) && time_before(jiffies, wait_reset)) {
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		msleep(1000);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 		if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1182*4882a593Smuzhiyun 		    ha->flags.chip_reset_done)
1183*4882a593Smuzhiyun 			break;
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 	if (ha->flags.chip_reset_done)
1186*4882a593Smuzhiyun 		return_status = QLA_SUCCESS;
1187*4882a593Smuzhiyun 	else
1188*4882a593Smuzhiyun 		return_status = QLA_FUNCTION_FAILED;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	return return_status;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun #define ISP_REG_DISCONNECT 0xffffffffU
1194*4882a593Smuzhiyun /**************************************************************************
1195*4882a593Smuzhiyun * qla2x00_isp_reg_stat
1196*4882a593Smuzhiyun *
1197*4882a593Smuzhiyun * Description:
1198*4882a593Smuzhiyun *	Read the host status register of ISP before aborting the command.
1199*4882a593Smuzhiyun *
1200*4882a593Smuzhiyun * Input:
1201*4882a593Smuzhiyun *	ha = pointer to host adapter structure.
1202*4882a593Smuzhiyun *
1203*4882a593Smuzhiyun *
1204*4882a593Smuzhiyun * Returns:
1205*4882a593Smuzhiyun *	Either true or false.
1206*4882a593Smuzhiyun *
1207*4882a593Smuzhiyun * Note:	Return true if there is register disconnect.
1208*4882a593Smuzhiyun **************************************************************************/
1209*4882a593Smuzhiyun static inline
qla2x00_isp_reg_stat(struct qla_hw_data * ha)1210*4882a593Smuzhiyun uint32_t qla2x00_isp_reg_stat(struct qla_hw_data *ha)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1213*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha))
1216*4882a593Smuzhiyun 		return ((rd_reg_dword(&reg82->host_int)) == ISP_REG_DISCONNECT);
1217*4882a593Smuzhiyun 	else
1218*4882a593Smuzhiyun 		return ((rd_reg_dword(&reg->host_status)) ==
1219*4882a593Smuzhiyun 			ISP_REG_DISCONNECT);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun /**************************************************************************
1223*4882a593Smuzhiyun * qla2xxx_eh_abort
1224*4882a593Smuzhiyun *
1225*4882a593Smuzhiyun * Description:
1226*4882a593Smuzhiyun *    The abort function will abort the specified command.
1227*4882a593Smuzhiyun *
1228*4882a593Smuzhiyun * Input:
1229*4882a593Smuzhiyun *    cmd = Linux SCSI command packet to be aborted.
1230*4882a593Smuzhiyun *
1231*4882a593Smuzhiyun * Returns:
1232*4882a593Smuzhiyun *    Either SUCCESS or FAILED.
1233*4882a593Smuzhiyun *
1234*4882a593Smuzhiyun * Note:
1235*4882a593Smuzhiyun *    Only return FAILED if command not returned by firmware.
1236*4882a593Smuzhiyun **************************************************************************/
1237*4882a593Smuzhiyun static int
qla2xxx_eh_abort(struct scsi_cmnd * cmd)1238*4882a593Smuzhiyun qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1241*4882a593Smuzhiyun 	DECLARE_COMPLETION_ONSTACK(comp);
1242*4882a593Smuzhiyun 	srb_t *sp;
1243*4882a593Smuzhiyun 	int ret;
1244*4882a593Smuzhiyun 	unsigned int id;
1245*4882a593Smuzhiyun 	uint64_t lun;
1246*4882a593Smuzhiyun 	int rval;
1247*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1248*4882a593Smuzhiyun 	uint32_t ratov_j;
1249*4882a593Smuzhiyun 	struct qla_qpair *qpair;
1250*4882a593Smuzhiyun 	unsigned long flags;
1251*4882a593Smuzhiyun 	int fast_fail_status = SUCCESS;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (qla2x00_isp_reg_stat(ha)) {
1254*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x8042,
1255*4882a593Smuzhiyun 		    "PCI/Register disconnect, exiting.\n");
1256*4882a593Smuzhiyun 		return FAILED;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Save any FAST_IO_FAIL value to return later if abort succeeds */
1260*4882a593Smuzhiyun 	ret = fc_block_scsi_eh(cmd);
1261*4882a593Smuzhiyun 	if (ret != 0)
1262*4882a593Smuzhiyun 		fast_fail_status = ret;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	sp = scsi_cmd_priv(cmd);
1265*4882a593Smuzhiyun 	qpair = sp->qpair;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	if ((sp->fcport && sp->fcport->deleted) || !qpair)
1268*4882a593Smuzhiyun 		return fast_fail_status != SUCCESS ? fast_fail_status : FAILED;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	spin_lock_irqsave(qpair->qp_lock_ptr, flags);
1271*4882a593Smuzhiyun 	sp->comp = &comp;
1272*4882a593Smuzhiyun 	spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	id = cmd->device->id;
1276*4882a593Smuzhiyun 	lun = cmd->device->lun;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	ql_dbg(ql_dbg_taskm, vha, 0x8002,
1279*4882a593Smuzhiyun 	    "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1280*4882a593Smuzhiyun 	    vha->host_no, id, lun, sp, cmd, sp->handle);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/*
1283*4882a593Smuzhiyun 	 * Abort will release the original Command/sp from FW. Let the
1284*4882a593Smuzhiyun 	 * original command call scsi_done. In return, he will wakeup
1285*4882a593Smuzhiyun 	 * this sleeping thread.
1286*4882a593Smuzhiyun 	 */
1287*4882a593Smuzhiyun 	rval = ha->isp_ops->abort_command(sp);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	ql_dbg(ql_dbg_taskm, vha, 0x8003,
1290*4882a593Smuzhiyun 	       "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	/* Wait for the command completion. */
1293*4882a593Smuzhiyun 	ratov_j = ha->r_a_tov/10 * 4 * 1000;
1294*4882a593Smuzhiyun 	ratov_j = msecs_to_jiffies(ratov_j);
1295*4882a593Smuzhiyun 	switch (rval) {
1296*4882a593Smuzhiyun 	case QLA_SUCCESS:
1297*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&comp, ratov_j)) {
1298*4882a593Smuzhiyun 			ql_dbg(ql_dbg_taskm, vha, 0xffff,
1299*4882a593Smuzhiyun 			    "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1300*4882a593Smuzhiyun 			    __func__, ha->r_a_tov/10);
1301*4882a593Smuzhiyun 			ret = FAILED;
1302*4882a593Smuzhiyun 		} else {
1303*4882a593Smuzhiyun 			ret = fast_fail_status;
1304*4882a593Smuzhiyun 		}
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	default:
1307*4882a593Smuzhiyun 		ret = FAILED;
1308*4882a593Smuzhiyun 		break;
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	sp->comp = NULL;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x801c,
1314*4882a593Smuzhiyun 	    "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1315*4882a593Smuzhiyun 	    vha->host_no, id, lun, ret);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	return ret;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun  * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1322*4882a593Smuzhiyun  */
1323*4882a593Smuzhiyun int
qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t * vha,unsigned int t,uint64_t l,enum nexus_wait_type type)1324*4882a593Smuzhiyun qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
1325*4882a593Smuzhiyun 	uint64_t l, enum nexus_wait_type type)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	int cnt, match, status;
1328*4882a593Smuzhiyun 	unsigned long flags;
1329*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1330*4882a593Smuzhiyun 	struct req_que *req;
1331*4882a593Smuzhiyun 	srb_t *sp;
1332*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	status = QLA_SUCCESS;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1337*4882a593Smuzhiyun 	req = vha->req;
1338*4882a593Smuzhiyun 	for (cnt = 1; status == QLA_SUCCESS &&
1339*4882a593Smuzhiyun 		cnt < req->num_outstanding_cmds; cnt++) {
1340*4882a593Smuzhiyun 		sp = req->outstanding_cmds[cnt];
1341*4882a593Smuzhiyun 		if (!sp)
1342*4882a593Smuzhiyun 			continue;
1343*4882a593Smuzhiyun 		if (sp->type != SRB_SCSI_CMD)
1344*4882a593Smuzhiyun 			continue;
1345*4882a593Smuzhiyun 		if (vha->vp_idx != sp->vha->vp_idx)
1346*4882a593Smuzhiyun 			continue;
1347*4882a593Smuzhiyun 		match = 0;
1348*4882a593Smuzhiyun 		cmd = GET_CMD_SP(sp);
1349*4882a593Smuzhiyun 		switch (type) {
1350*4882a593Smuzhiyun 		case WAIT_HOST:
1351*4882a593Smuzhiyun 			match = 1;
1352*4882a593Smuzhiyun 			break;
1353*4882a593Smuzhiyun 		case WAIT_TARGET:
1354*4882a593Smuzhiyun 			match = cmd->device->id == t;
1355*4882a593Smuzhiyun 			break;
1356*4882a593Smuzhiyun 		case WAIT_LUN:
1357*4882a593Smuzhiyun 			match = (cmd->device->id == t &&
1358*4882a593Smuzhiyun 				cmd->device->lun == l);
1359*4882a593Smuzhiyun 			break;
1360*4882a593Smuzhiyun 		}
1361*4882a593Smuzhiyun 		if (!match)
1362*4882a593Smuzhiyun 			continue;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
1365*4882a593Smuzhiyun 		status = qla2x00_eh_wait_on_command(cmd);
1366*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->hardware_lock, flags);
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	return status;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun static char *reset_errors[] = {
1374*4882a593Smuzhiyun 	"HBA not online",
1375*4882a593Smuzhiyun 	"HBA not ready",
1376*4882a593Smuzhiyun 	"Task management failed",
1377*4882a593Smuzhiyun 	"Waiting for command completions",
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun static int
__qla2xxx_eh_generic_reset(char * name,enum nexus_wait_type type,struct scsi_cmnd * cmd,int (* do_reset)(struct fc_port *,uint64_t,int))1381*4882a593Smuzhiyun __qla2xxx_eh_generic_reset(char *name, enum nexus_wait_type type,
1382*4882a593Smuzhiyun     struct scsi_cmnd *cmd, int (*do_reset)(struct fc_port *, uint64_t, int))
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1385*4882a593Smuzhiyun 	fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
1386*4882a593Smuzhiyun 	int err;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	if (!fcport) {
1389*4882a593Smuzhiyun 		return FAILED;
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	err = fc_block_scsi_eh(cmd);
1393*4882a593Smuzhiyun 	if (err != 0)
1394*4882a593Smuzhiyun 		return err;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	if (fcport->deleted)
1397*4882a593Smuzhiyun 		return SUCCESS;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x8009,
1400*4882a593Smuzhiyun 	    "%s RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", name, vha->host_no,
1401*4882a593Smuzhiyun 	    cmd->device->id, cmd->device->lun, cmd);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	err = 0;
1404*4882a593Smuzhiyun 	if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1405*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x800a,
1406*4882a593Smuzhiyun 		    "Wait for hba online failed for cmd=%p.\n", cmd);
1407*4882a593Smuzhiyun 		goto eh_reset_failed;
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 	err = 2;
1410*4882a593Smuzhiyun 	if (do_reset(fcport, cmd->device->lun, 1)
1411*4882a593Smuzhiyun 		!= QLA_SUCCESS) {
1412*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x800c,
1413*4882a593Smuzhiyun 		    "do_reset failed for cmd=%p.\n", cmd);
1414*4882a593Smuzhiyun 		goto eh_reset_failed;
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 	err = 3;
1417*4882a593Smuzhiyun 	if (qla2x00_eh_wait_for_pending_commands(vha, cmd->device->id,
1418*4882a593Smuzhiyun 	    cmd->device->lun, type) != QLA_SUCCESS) {
1419*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x800d,
1420*4882a593Smuzhiyun 		    "wait for pending cmds failed for cmd=%p.\n", cmd);
1421*4882a593Smuzhiyun 		goto eh_reset_failed;
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x800e,
1425*4882a593Smuzhiyun 	    "%s RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n", name,
1426*4882a593Smuzhiyun 	    vha->host_no, cmd->device->id, cmd->device->lun, cmd);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	return SUCCESS;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun eh_reset_failed:
1431*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x800f,
1432*4882a593Smuzhiyun 	    "%s RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n", name,
1433*4882a593Smuzhiyun 	    reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1434*4882a593Smuzhiyun 	    cmd);
1435*4882a593Smuzhiyun 	return FAILED;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun static int
qla2xxx_eh_device_reset(struct scsi_cmnd * cmd)1439*4882a593Smuzhiyun qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1442*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	if (qla2x00_isp_reg_stat(ha)) {
1445*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x803e,
1446*4882a593Smuzhiyun 		    "PCI/Register disconnect, exiting.\n");
1447*4882a593Smuzhiyun 		return FAILED;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	return __qla2xxx_eh_generic_reset("DEVICE", WAIT_LUN, cmd,
1451*4882a593Smuzhiyun 	    ha->isp_ops->lun_reset);
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun static int
qla2xxx_eh_target_reset(struct scsi_cmnd * cmd)1455*4882a593Smuzhiyun qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1458*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	if (qla2x00_isp_reg_stat(ha)) {
1461*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x803f,
1462*4882a593Smuzhiyun 		    "PCI/Register disconnect, exiting.\n");
1463*4882a593Smuzhiyun 		return FAILED;
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	return __qla2xxx_eh_generic_reset("TARGET", WAIT_TARGET, cmd,
1467*4882a593Smuzhiyun 	    ha->isp_ops->target_reset);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun /**************************************************************************
1471*4882a593Smuzhiyun * qla2xxx_eh_bus_reset
1472*4882a593Smuzhiyun *
1473*4882a593Smuzhiyun * Description:
1474*4882a593Smuzhiyun *    The bus reset function will reset the bus and abort any executing
1475*4882a593Smuzhiyun *    commands.
1476*4882a593Smuzhiyun *
1477*4882a593Smuzhiyun * Input:
1478*4882a593Smuzhiyun *    cmd = Linux SCSI command packet of the command that cause the
1479*4882a593Smuzhiyun *          bus reset.
1480*4882a593Smuzhiyun *
1481*4882a593Smuzhiyun * Returns:
1482*4882a593Smuzhiyun *    SUCCESS/FAILURE (defined as macro in scsi.h).
1483*4882a593Smuzhiyun *
1484*4882a593Smuzhiyun **************************************************************************/
1485*4882a593Smuzhiyun static int
qla2xxx_eh_bus_reset(struct scsi_cmnd * cmd)1486*4882a593Smuzhiyun qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1489*4882a593Smuzhiyun 	fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
1490*4882a593Smuzhiyun 	int ret = FAILED;
1491*4882a593Smuzhiyun 	unsigned int id;
1492*4882a593Smuzhiyun 	uint64_t lun;
1493*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (qla2x00_isp_reg_stat(ha)) {
1496*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x8040,
1497*4882a593Smuzhiyun 		    "PCI/Register disconnect, exiting.\n");
1498*4882a593Smuzhiyun 		return FAILED;
1499*4882a593Smuzhiyun 	}
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	id = cmd->device->id;
1502*4882a593Smuzhiyun 	lun = cmd->device->lun;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	if (!fcport) {
1505*4882a593Smuzhiyun 		return ret;
1506*4882a593Smuzhiyun 	}
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	ret = fc_block_scsi_eh(cmd);
1509*4882a593Smuzhiyun 	if (ret != 0)
1510*4882a593Smuzhiyun 		return ret;
1511*4882a593Smuzhiyun 	ret = FAILED;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	if (qla2x00_chip_is_down(vha))
1514*4882a593Smuzhiyun 		return ret;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x8012,
1517*4882a593Smuzhiyun 	    "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1520*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x8013,
1521*4882a593Smuzhiyun 		    "Wait for hba online failed board disabled.\n");
1522*4882a593Smuzhiyun 		goto eh_bus_reset_done;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1526*4882a593Smuzhiyun 		ret = SUCCESS;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	if (ret == FAILED)
1529*4882a593Smuzhiyun 		goto eh_bus_reset_done;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/* Flush outstanding commands. */
1532*4882a593Smuzhiyun 	if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
1533*4882a593Smuzhiyun 	    QLA_SUCCESS) {
1534*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x8014,
1535*4882a593Smuzhiyun 		    "Wait for pending commands failed.\n");
1536*4882a593Smuzhiyun 		ret = FAILED;
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun eh_bus_reset_done:
1540*4882a593Smuzhiyun 	ql_log(ql_log_warn, vha, 0x802b,
1541*4882a593Smuzhiyun 	    "BUS RESET %s nexus=%ld:%d:%llu.\n",
1542*4882a593Smuzhiyun 	    (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	return ret;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun /**************************************************************************
1548*4882a593Smuzhiyun * qla2xxx_eh_host_reset
1549*4882a593Smuzhiyun *
1550*4882a593Smuzhiyun * Description:
1551*4882a593Smuzhiyun *    The reset function will reset the Adapter.
1552*4882a593Smuzhiyun *
1553*4882a593Smuzhiyun * Input:
1554*4882a593Smuzhiyun *      cmd = Linux SCSI command packet of the command that cause the
1555*4882a593Smuzhiyun *            adapter reset.
1556*4882a593Smuzhiyun *
1557*4882a593Smuzhiyun * Returns:
1558*4882a593Smuzhiyun *      Either SUCCESS or FAILED.
1559*4882a593Smuzhiyun *
1560*4882a593Smuzhiyun * Note:
1561*4882a593Smuzhiyun **************************************************************************/
1562*4882a593Smuzhiyun static int
qla2xxx_eh_host_reset(struct scsi_cmnd * cmd)1563*4882a593Smuzhiyun qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1566*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1567*4882a593Smuzhiyun 	int ret = FAILED;
1568*4882a593Smuzhiyun 	unsigned int id;
1569*4882a593Smuzhiyun 	uint64_t lun;
1570*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	if (qla2x00_isp_reg_stat(ha)) {
1573*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x8041,
1574*4882a593Smuzhiyun 		    "PCI/Register disconnect, exiting.\n");
1575*4882a593Smuzhiyun 		schedule_work(&ha->board_disable);
1576*4882a593Smuzhiyun 		return SUCCESS;
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	id = cmd->device->id;
1580*4882a593Smuzhiyun 	lun = cmd->device->lun;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x8018,
1583*4882a593Smuzhiyun 	    "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	/*
1586*4882a593Smuzhiyun 	 * No point in issuing another reset if one is active.  Also do not
1587*4882a593Smuzhiyun 	 * attempt a reset if we are updating flash.
1588*4882a593Smuzhiyun 	 */
1589*4882a593Smuzhiyun 	if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
1590*4882a593Smuzhiyun 		goto eh_host_reset_lock;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (vha != base_vha) {
1593*4882a593Smuzhiyun 		if (qla2x00_vp_abort_isp(vha))
1594*4882a593Smuzhiyun 			goto eh_host_reset_lock;
1595*4882a593Smuzhiyun 	} else {
1596*4882a593Smuzhiyun 		if (IS_P3P_TYPE(vha->hw)) {
1597*4882a593Smuzhiyun 			if (!qla82xx_fcoe_ctx_reset(vha)) {
1598*4882a593Smuzhiyun 				/* Ctx reset success */
1599*4882a593Smuzhiyun 				ret = SUCCESS;
1600*4882a593Smuzhiyun 				goto eh_host_reset_lock;
1601*4882a593Smuzhiyun 			}
1602*4882a593Smuzhiyun 			/* fall thru if ctx reset failed */
1603*4882a593Smuzhiyun 		}
1604*4882a593Smuzhiyun 		if (ha->wq)
1605*4882a593Smuzhiyun 			flush_workqueue(ha->wq);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 		set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1608*4882a593Smuzhiyun 		if (ha->isp_ops->abort_isp(base_vha)) {
1609*4882a593Smuzhiyun 			clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1610*4882a593Smuzhiyun 			/* failed. schedule dpc to try */
1611*4882a593Smuzhiyun 			set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 			if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1614*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x802a,
1615*4882a593Smuzhiyun 				    "wait for hba online failed.\n");
1616*4882a593Smuzhiyun 				goto eh_host_reset_lock;
1617*4882a593Smuzhiyun 			}
1618*4882a593Smuzhiyun 		}
1619*4882a593Smuzhiyun 		clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1620*4882a593Smuzhiyun 	}
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* Waiting for command to be returned to OS.*/
1623*4882a593Smuzhiyun 	if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
1624*4882a593Smuzhiyun 		QLA_SUCCESS)
1625*4882a593Smuzhiyun 		ret = SUCCESS;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun eh_host_reset_lock:
1628*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x8017,
1629*4882a593Smuzhiyun 	    "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
1630*4882a593Smuzhiyun 	    (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	return ret;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun /*
1636*4882a593Smuzhiyun * qla2x00_loop_reset
1637*4882a593Smuzhiyun *      Issue loop reset.
1638*4882a593Smuzhiyun *
1639*4882a593Smuzhiyun * Input:
1640*4882a593Smuzhiyun *      ha = adapter block pointer.
1641*4882a593Smuzhiyun *
1642*4882a593Smuzhiyun * Returns:
1643*4882a593Smuzhiyun *      0 = success
1644*4882a593Smuzhiyun */
1645*4882a593Smuzhiyun int
qla2x00_loop_reset(scsi_qla_host_t * vha)1646*4882a593Smuzhiyun qla2x00_loop_reset(scsi_qla_host_t *vha)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	int ret;
1649*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	if (IS_QLAFX00(ha))
1652*4882a593Smuzhiyun 		return QLA_SUCCESS;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
1655*4882a593Smuzhiyun 		atomic_set(&vha->loop_state, LOOP_DOWN);
1656*4882a593Smuzhiyun 		atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
1657*4882a593Smuzhiyun 		qla2x00_mark_all_devices_lost(vha);
1658*4882a593Smuzhiyun 		ret = qla2x00_full_login_lip(vha);
1659*4882a593Smuzhiyun 		if (ret != QLA_SUCCESS) {
1660*4882a593Smuzhiyun 			ql_dbg(ql_dbg_taskm, vha, 0x802d,
1661*4882a593Smuzhiyun 			    "full_login_lip=%d.\n", ret);
1662*4882a593Smuzhiyun 		}
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	if (ha->flags.enable_lip_reset) {
1666*4882a593Smuzhiyun 		ret = qla2x00_lip_reset(vha);
1667*4882a593Smuzhiyun 		if (ret != QLA_SUCCESS)
1668*4882a593Smuzhiyun 			ql_dbg(ql_dbg_taskm, vha, 0x802e,
1669*4882a593Smuzhiyun 			    "lip_reset failed (%d).\n", ret);
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/* Issue marker command only when we are going to start the I/O */
1673*4882a593Smuzhiyun 	vha->marker_needed = 1;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	return QLA_SUCCESS;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun /*
1679*4882a593Smuzhiyun  * The caller must ensure that no completion interrupts will happen
1680*4882a593Smuzhiyun  * while this function is in progress.
1681*4882a593Smuzhiyun  */
qla2x00_abort_srb(struct qla_qpair * qp,srb_t * sp,const int res,unsigned long * flags)1682*4882a593Smuzhiyun static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1683*4882a593Smuzhiyun 			      unsigned long *flags)
1684*4882a593Smuzhiyun 	__releases(qp->qp_lock_ptr)
1685*4882a593Smuzhiyun 	__acquires(qp->qp_lock_ptr)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	DECLARE_COMPLETION_ONSTACK(comp);
1688*4882a593Smuzhiyun 	scsi_qla_host_t *vha = qp->vha;
1689*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1690*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = GET_CMD_SP(sp);
1691*4882a593Smuzhiyun 	int rval;
1692*4882a593Smuzhiyun 	bool ret_cmd;
1693*4882a593Smuzhiyun 	uint32_t ratov_j;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	lockdep_assert_held(qp->qp_lock_ptr);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	if (qla2x00_chip_is_down(vha)) {
1698*4882a593Smuzhiyun 		sp->done(sp, res);
1699*4882a593Smuzhiyun 		return;
1700*4882a593Smuzhiyun 	}
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1703*4882a593Smuzhiyun 	    (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1704*4882a593Smuzhiyun 	     !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1705*4882a593Smuzhiyun 	     !qla2x00_isp_reg_stat(ha))) {
1706*4882a593Smuzhiyun 		if (sp->comp) {
1707*4882a593Smuzhiyun 			sp->done(sp, res);
1708*4882a593Smuzhiyun 			return;
1709*4882a593Smuzhiyun 		}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 		sp->comp = &comp;
1712*4882a593Smuzhiyun 		spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 		rval = ha->isp_ops->abort_command(sp);
1715*4882a593Smuzhiyun 		/* Wait for command completion. */
1716*4882a593Smuzhiyun 		ret_cmd = false;
1717*4882a593Smuzhiyun 		ratov_j = ha->r_a_tov/10 * 4 * 1000;
1718*4882a593Smuzhiyun 		ratov_j = msecs_to_jiffies(ratov_j);
1719*4882a593Smuzhiyun 		switch (rval) {
1720*4882a593Smuzhiyun 		case QLA_SUCCESS:
1721*4882a593Smuzhiyun 			if (wait_for_completion_timeout(&comp, ratov_j)) {
1722*4882a593Smuzhiyun 				ql_dbg(ql_dbg_taskm, vha, 0xffff,
1723*4882a593Smuzhiyun 				    "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1724*4882a593Smuzhiyun 				    __func__, ha->r_a_tov/10);
1725*4882a593Smuzhiyun 				ret_cmd = true;
1726*4882a593Smuzhiyun 			}
1727*4882a593Smuzhiyun 			/* else FW return SP to driver */
1728*4882a593Smuzhiyun 			break;
1729*4882a593Smuzhiyun 		default:
1730*4882a593Smuzhiyun 			ret_cmd = true;
1731*4882a593Smuzhiyun 			break;
1732*4882a593Smuzhiyun 		}
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		spin_lock_irqsave(qp->qp_lock_ptr, *flags);
1735*4882a593Smuzhiyun 		if (ret_cmd && blk_mq_request_started(cmd->request))
1736*4882a593Smuzhiyun 			sp->done(sp, res);
1737*4882a593Smuzhiyun 	} else {
1738*4882a593Smuzhiyun 		sp->done(sp, res);
1739*4882a593Smuzhiyun 	}
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun /*
1743*4882a593Smuzhiyun  * The caller must ensure that no completion interrupts will happen
1744*4882a593Smuzhiyun  * while this function is in progress.
1745*4882a593Smuzhiyun  */
1746*4882a593Smuzhiyun static void
__qla2x00_abort_all_cmds(struct qla_qpair * qp,int res)1747*4882a593Smuzhiyun __qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	int cnt;
1750*4882a593Smuzhiyun 	unsigned long flags;
1751*4882a593Smuzhiyun 	srb_t *sp;
1752*4882a593Smuzhiyun 	scsi_qla_host_t *vha = qp->vha;
1753*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1754*4882a593Smuzhiyun 	struct req_que *req;
1755*4882a593Smuzhiyun 	struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1756*4882a593Smuzhiyun 	struct qla_tgt_cmd *cmd;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	if (!ha->req_q_map)
1759*4882a593Smuzhiyun 		return;
1760*4882a593Smuzhiyun 	spin_lock_irqsave(qp->qp_lock_ptr, flags);
1761*4882a593Smuzhiyun 	req = qp->req;
1762*4882a593Smuzhiyun 	for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1763*4882a593Smuzhiyun 		sp = req->outstanding_cmds[cnt];
1764*4882a593Smuzhiyun 		if (sp) {
1765*4882a593Smuzhiyun 			switch (sp->cmd_type) {
1766*4882a593Smuzhiyun 			case TYPE_SRB:
1767*4882a593Smuzhiyun 				qla2x00_abort_srb(qp, sp, res, &flags);
1768*4882a593Smuzhiyun 				break;
1769*4882a593Smuzhiyun 			case TYPE_TGT_CMD:
1770*4882a593Smuzhiyun 				if (!vha->hw->tgt.tgt_ops || !tgt ||
1771*4882a593Smuzhiyun 				    qla_ini_mode_enabled(vha)) {
1772*4882a593Smuzhiyun 					ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1773*4882a593Smuzhiyun 					    "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1774*4882a593Smuzhiyun 					    vha->dpc_flags);
1775*4882a593Smuzhiyun 					continue;
1776*4882a593Smuzhiyun 				}
1777*4882a593Smuzhiyun 				cmd = (struct qla_tgt_cmd *)sp;
1778*4882a593Smuzhiyun 				cmd->aborted = 1;
1779*4882a593Smuzhiyun 				break;
1780*4882a593Smuzhiyun 			case TYPE_TGT_TMCMD:
1781*4882a593Smuzhiyun 				/* Skip task management functions. */
1782*4882a593Smuzhiyun 				break;
1783*4882a593Smuzhiyun 			default:
1784*4882a593Smuzhiyun 				break;
1785*4882a593Smuzhiyun 			}
1786*4882a593Smuzhiyun 			req->outstanding_cmds[cnt] = NULL;
1787*4882a593Smuzhiyun 		}
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 	spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun /*
1793*4882a593Smuzhiyun  * The caller must ensure that no completion interrupts will happen
1794*4882a593Smuzhiyun  * while this function is in progress.
1795*4882a593Smuzhiyun  */
1796*4882a593Smuzhiyun void
qla2x00_abort_all_cmds(scsi_qla_host_t * vha,int res)1797*4882a593Smuzhiyun qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun 	int que;
1800*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	/* Continue only if initialization complete. */
1803*4882a593Smuzhiyun 	if (!ha->base_qpair)
1804*4882a593Smuzhiyun 		return;
1805*4882a593Smuzhiyun 	__qla2x00_abort_all_cmds(ha->base_qpair, res);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	if (!ha->queue_pair_map)
1808*4882a593Smuzhiyun 		return;
1809*4882a593Smuzhiyun 	for (que = 0; que < ha->max_qpairs; que++) {
1810*4882a593Smuzhiyun 		if (!ha->queue_pair_map[que])
1811*4882a593Smuzhiyun 			continue;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 		__qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun static int
qla2xxx_slave_alloc(struct scsi_device * sdev)1818*4882a593Smuzhiyun qla2xxx_slave_alloc(struct scsi_device *sdev)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun 	struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	if (!rport || fc_remote_port_chkready(rport))
1823*4882a593Smuzhiyun 		return -ENXIO;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	sdev->hostdata = *(fc_port_t **)rport->dd_data;
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	return 0;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun static int
qla2xxx_slave_configure(struct scsi_device * sdev)1831*4882a593Smuzhiyun qla2xxx_slave_configure(struct scsi_device *sdev)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(sdev->host);
1834*4882a593Smuzhiyun 	struct req_que *req = vha->req;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	if (IS_T10_PI_CAPABLE(vha->hw))
1837*4882a593Smuzhiyun 		blk_queue_update_dma_alignment(sdev->request_queue, 0x7);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	scsi_change_queue_depth(sdev, req->max_q_depth);
1840*4882a593Smuzhiyun 	return 0;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun static void
qla2xxx_slave_destroy(struct scsi_device * sdev)1844*4882a593Smuzhiyun qla2xxx_slave_destroy(struct scsi_device *sdev)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun 	sdev->hostdata = NULL;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun /**
1850*4882a593Smuzhiyun  * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1851*4882a593Smuzhiyun  * @ha: HA context
1852*4882a593Smuzhiyun  *
1853*4882a593Smuzhiyun  * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1854*4882a593Smuzhiyun  * supported addressing method.
1855*4882a593Smuzhiyun  */
1856*4882a593Smuzhiyun static void
qla2x00_config_dma_addressing(struct qla_hw_data * ha)1857*4882a593Smuzhiyun qla2x00_config_dma_addressing(struct qla_hw_data *ha)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun 	/* Assume a 32bit DMA mask. */
1860*4882a593Smuzhiyun 	ha->flags.enable_64bit_addressing = 0;
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
1863*4882a593Smuzhiyun 		/* Any upper-dword bits set? */
1864*4882a593Smuzhiyun 		if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
1865*4882a593Smuzhiyun 		    !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
1866*4882a593Smuzhiyun 			/* Ok, a 64bit DMA mask is applicable. */
1867*4882a593Smuzhiyun 			ha->flags.enable_64bit_addressing = 1;
1868*4882a593Smuzhiyun 			ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1869*4882a593Smuzhiyun 			ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
1870*4882a593Smuzhiyun 			return;
1871*4882a593Smuzhiyun 		}
1872*4882a593Smuzhiyun 	}
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
1875*4882a593Smuzhiyun 	dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun static void
qla2x00_enable_intrs(struct qla_hw_data * ha)1879*4882a593Smuzhiyun qla2x00_enable_intrs(struct qla_hw_data *ha)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun 	unsigned long flags = 0;
1882*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1885*4882a593Smuzhiyun 	ha->interrupts_on = 1;
1886*4882a593Smuzhiyun 	/* enable risc and host interrupts */
1887*4882a593Smuzhiyun 	wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
1888*4882a593Smuzhiyun 	rd_reg_word(&reg->ictrl);
1889*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun static void
qla2x00_disable_intrs(struct qla_hw_data * ha)1894*4882a593Smuzhiyun qla2x00_disable_intrs(struct qla_hw_data *ha)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	unsigned long flags = 0;
1897*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1900*4882a593Smuzhiyun 	ha->interrupts_on = 0;
1901*4882a593Smuzhiyun 	/* disable risc and host interrupts */
1902*4882a593Smuzhiyun 	wrt_reg_word(&reg->ictrl, 0);
1903*4882a593Smuzhiyun 	rd_reg_word(&reg->ictrl);
1904*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun static void
qla24xx_enable_intrs(struct qla_hw_data * ha)1908*4882a593Smuzhiyun qla24xx_enable_intrs(struct qla_hw_data *ha)
1909*4882a593Smuzhiyun {
1910*4882a593Smuzhiyun 	unsigned long flags = 0;
1911*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1914*4882a593Smuzhiyun 	ha->interrupts_on = 1;
1915*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
1916*4882a593Smuzhiyun 	rd_reg_dword(&reg->ictrl);
1917*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun static void
qla24xx_disable_intrs(struct qla_hw_data * ha)1921*4882a593Smuzhiyun qla24xx_disable_intrs(struct qla_hw_data *ha)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun 	unsigned long flags = 0;
1924*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	if (IS_NOPOLLING_TYPE(ha))
1927*4882a593Smuzhiyun 		return;
1928*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
1929*4882a593Smuzhiyun 	ha->interrupts_on = 0;
1930*4882a593Smuzhiyun 	wrt_reg_dword(&reg->ictrl, 0);
1931*4882a593Smuzhiyun 	rd_reg_dword(&reg->ictrl);
1932*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun static int
qla2x00_iospace_config(struct qla_hw_data * ha)1936*4882a593Smuzhiyun qla2x00_iospace_config(struct qla_hw_data *ha)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	resource_size_t pio;
1939*4882a593Smuzhiyun 	uint16_t msix;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (pci_request_selected_regions(ha->pdev, ha->bars,
1942*4882a593Smuzhiyun 	    QLA2XXX_DRIVER_NAME)) {
1943*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
1944*4882a593Smuzhiyun 		    "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1945*4882a593Smuzhiyun 		    pci_name(ha->pdev));
1946*4882a593Smuzhiyun 		goto iospace_error_exit;
1947*4882a593Smuzhiyun 	}
1948*4882a593Smuzhiyun 	if (!(ha->bars & 1))
1949*4882a593Smuzhiyun 		goto skip_pio;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	/* We only need PIO for Flash operations on ISP2312 v2 chips. */
1952*4882a593Smuzhiyun 	pio = pci_resource_start(ha->pdev, 0);
1953*4882a593Smuzhiyun 	if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
1954*4882a593Smuzhiyun 		if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
1955*4882a593Smuzhiyun 			ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
1956*4882a593Smuzhiyun 			    "Invalid pci I/O region size (%s).\n",
1957*4882a593Smuzhiyun 			    pci_name(ha->pdev));
1958*4882a593Smuzhiyun 			pio = 0;
1959*4882a593Smuzhiyun 		}
1960*4882a593Smuzhiyun 	} else {
1961*4882a593Smuzhiyun 		ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
1962*4882a593Smuzhiyun 		    "Region #0 no a PIO resource (%s).\n",
1963*4882a593Smuzhiyun 		    pci_name(ha->pdev));
1964*4882a593Smuzhiyun 		pio = 0;
1965*4882a593Smuzhiyun 	}
1966*4882a593Smuzhiyun 	ha->pio_address = pio;
1967*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
1968*4882a593Smuzhiyun 	    "PIO address=%llu.\n",
1969*4882a593Smuzhiyun 	    (unsigned long long)ha->pio_address);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun skip_pio:
1972*4882a593Smuzhiyun 	/* Use MMIO operations for all accesses. */
1973*4882a593Smuzhiyun 	if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
1974*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
1975*4882a593Smuzhiyun 		    "Region #1 not an MMIO resource (%s), aborting.\n",
1976*4882a593Smuzhiyun 		    pci_name(ha->pdev));
1977*4882a593Smuzhiyun 		goto iospace_error_exit;
1978*4882a593Smuzhiyun 	}
1979*4882a593Smuzhiyun 	if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
1980*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
1981*4882a593Smuzhiyun 		    "Invalid PCI mem region size (%s), aborting.\n",
1982*4882a593Smuzhiyun 		    pci_name(ha->pdev));
1983*4882a593Smuzhiyun 		goto iospace_error_exit;
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
1987*4882a593Smuzhiyun 	if (!ha->iobase) {
1988*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
1989*4882a593Smuzhiyun 		    "Cannot remap MMIO (%s), aborting.\n",
1990*4882a593Smuzhiyun 		    pci_name(ha->pdev));
1991*4882a593Smuzhiyun 		goto iospace_error_exit;
1992*4882a593Smuzhiyun 	}
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	/* Determine queue resources */
1995*4882a593Smuzhiyun 	ha->max_req_queues = ha->max_rsp_queues = 1;
1996*4882a593Smuzhiyun 	ha->msix_count = QLA_BASE_VECTORS;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	/* Check if FW supports MQ or not */
1999*4882a593Smuzhiyun 	if (!(ha->fw_attributes & BIT_6))
2000*4882a593Smuzhiyun 		goto mqiobase_exit;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	if (!ql2xmqsupport || !ql2xnvmeenable ||
2003*4882a593Smuzhiyun 	    (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
2004*4882a593Smuzhiyun 		goto mqiobase_exit;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2007*4882a593Smuzhiyun 			pci_resource_len(ha->pdev, 3));
2008*4882a593Smuzhiyun 	if (ha->mqiobase) {
2009*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2010*4882a593Smuzhiyun 		    "MQIO Base=%p.\n", ha->mqiobase);
2011*4882a593Smuzhiyun 		/* Read MSIX vector size of the board */
2012*4882a593Smuzhiyun 		pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
2013*4882a593Smuzhiyun 		ha->msix_count = msix + 1;
2014*4882a593Smuzhiyun 		/* Max queues are bounded by available msix vectors */
2015*4882a593Smuzhiyun 		/* MB interrupt uses 1 vector */
2016*4882a593Smuzhiyun 		ha->max_req_queues = ha->msix_count - 1;
2017*4882a593Smuzhiyun 		ha->max_rsp_queues = ha->max_req_queues;
2018*4882a593Smuzhiyun 		/* Queue pairs is the max value minus the base queue pair */
2019*4882a593Smuzhiyun 		ha->max_qpairs = ha->max_rsp_queues - 1;
2020*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2021*4882a593Smuzhiyun 		    "Max no of queues pairs: %d.\n", ha->max_qpairs);
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		ql_log_pci(ql_log_info, ha->pdev, 0x001a,
2024*4882a593Smuzhiyun 		    "MSI-X vector count: %d.\n", ha->msix_count);
2025*4882a593Smuzhiyun 	} else
2026*4882a593Smuzhiyun 		ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2027*4882a593Smuzhiyun 		    "BAR 3 not enabled.\n");
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun mqiobase_exit:
2030*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
2031*4882a593Smuzhiyun 	    "MSIX Count: %d.\n", ha->msix_count);
2032*4882a593Smuzhiyun 	return (0);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun iospace_error_exit:
2035*4882a593Smuzhiyun 	return (-ENOMEM);
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun static int
qla83xx_iospace_config(struct qla_hw_data * ha)2040*4882a593Smuzhiyun qla83xx_iospace_config(struct qla_hw_data *ha)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	uint16_t msix;
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	if (pci_request_selected_regions(ha->pdev, ha->bars,
2045*4882a593Smuzhiyun 	    QLA2XXX_DRIVER_NAME)) {
2046*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2047*4882a593Smuzhiyun 		    "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2048*4882a593Smuzhiyun 		    pci_name(ha->pdev));
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 		goto iospace_error_exit;
2051*4882a593Smuzhiyun 	}
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	/* Use MMIO operations for all accesses. */
2054*4882a593Smuzhiyun 	if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2055*4882a593Smuzhiyun 		ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2056*4882a593Smuzhiyun 		    "Invalid pci I/O region size (%s).\n",
2057*4882a593Smuzhiyun 		    pci_name(ha->pdev));
2058*4882a593Smuzhiyun 		goto iospace_error_exit;
2059*4882a593Smuzhiyun 	}
2060*4882a593Smuzhiyun 	if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2061*4882a593Smuzhiyun 		ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2062*4882a593Smuzhiyun 		    "Invalid PCI mem region size (%s), aborting\n",
2063*4882a593Smuzhiyun 			pci_name(ha->pdev));
2064*4882a593Smuzhiyun 		goto iospace_error_exit;
2065*4882a593Smuzhiyun 	}
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2068*4882a593Smuzhiyun 	if (!ha->iobase) {
2069*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2070*4882a593Smuzhiyun 		    "Cannot remap MMIO (%s), aborting.\n",
2071*4882a593Smuzhiyun 		    pci_name(ha->pdev));
2072*4882a593Smuzhiyun 		goto iospace_error_exit;
2073*4882a593Smuzhiyun 	}
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	/* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2076*4882a593Smuzhiyun 	/* 83XX 26XX always use MQ type access for queues
2077*4882a593Smuzhiyun 	 * - mbar 2, a.k.a region 4 */
2078*4882a593Smuzhiyun 	ha->max_req_queues = ha->max_rsp_queues = 1;
2079*4882a593Smuzhiyun 	ha->msix_count = QLA_BASE_VECTORS;
2080*4882a593Smuzhiyun 	ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2081*4882a593Smuzhiyun 			pci_resource_len(ha->pdev, 4));
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	if (!ha->mqiobase) {
2084*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2085*4882a593Smuzhiyun 		    "BAR2/region4 not enabled\n");
2086*4882a593Smuzhiyun 		goto mqiobase_exit;
2087*4882a593Smuzhiyun 	}
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2090*4882a593Smuzhiyun 			pci_resource_len(ha->pdev, 2));
2091*4882a593Smuzhiyun 	if (ha->msixbase) {
2092*4882a593Smuzhiyun 		/* Read MSIX vector size of the board */
2093*4882a593Smuzhiyun 		pci_read_config_word(ha->pdev,
2094*4882a593Smuzhiyun 		    QLA_83XX_PCI_MSIX_CONTROL, &msix);
2095*4882a593Smuzhiyun 		ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE)  + 1;
2096*4882a593Smuzhiyun 		/*
2097*4882a593Smuzhiyun 		 * By default, driver uses at least two msix vectors
2098*4882a593Smuzhiyun 		 * (default & rspq)
2099*4882a593Smuzhiyun 		 */
2100*4882a593Smuzhiyun 		if (ql2xmqsupport || ql2xnvmeenable) {
2101*4882a593Smuzhiyun 			/* MB interrupt uses 1 vector */
2102*4882a593Smuzhiyun 			ha->max_req_queues = ha->msix_count - 1;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 			/* ATIOQ needs 1 vector. That's 1 less QPair */
2105*4882a593Smuzhiyun 			if (QLA_TGT_MODE_ENABLED())
2106*4882a593Smuzhiyun 				ha->max_req_queues--;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 			ha->max_rsp_queues = ha->max_req_queues;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 			/* Queue pairs is the max value minus
2111*4882a593Smuzhiyun 			 * the base queue pair */
2112*4882a593Smuzhiyun 			ha->max_qpairs = ha->max_req_queues - 1;
2113*4882a593Smuzhiyun 			ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
2114*4882a593Smuzhiyun 			    "Max no of queues pairs: %d.\n", ha->max_qpairs);
2115*4882a593Smuzhiyun 		}
2116*4882a593Smuzhiyun 		ql_log_pci(ql_log_info, ha->pdev, 0x011c,
2117*4882a593Smuzhiyun 		    "MSI-X vector count: %d.\n", ha->msix_count);
2118*4882a593Smuzhiyun 	} else
2119*4882a593Smuzhiyun 		ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2120*4882a593Smuzhiyun 		    "BAR 1 not enabled.\n");
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun mqiobase_exit:
2123*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
2124*4882a593Smuzhiyun 	    "MSIX Count: %d.\n", ha->msix_count);
2125*4882a593Smuzhiyun 	return 0;
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun iospace_error_exit:
2128*4882a593Smuzhiyun 	return -ENOMEM;
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun static struct isp_operations qla2100_isp_ops = {
2132*4882a593Smuzhiyun 	.pci_config		= qla2100_pci_config,
2133*4882a593Smuzhiyun 	.reset_chip		= qla2x00_reset_chip,
2134*4882a593Smuzhiyun 	.chip_diag		= qla2x00_chip_diag,
2135*4882a593Smuzhiyun 	.config_rings		= qla2x00_config_rings,
2136*4882a593Smuzhiyun 	.reset_adapter		= qla2x00_reset_adapter,
2137*4882a593Smuzhiyun 	.nvram_config		= qla2x00_nvram_config,
2138*4882a593Smuzhiyun 	.update_fw_options	= qla2x00_update_fw_options,
2139*4882a593Smuzhiyun 	.load_risc		= qla2x00_load_risc,
2140*4882a593Smuzhiyun 	.pci_info_str		= qla2x00_pci_info_str,
2141*4882a593Smuzhiyun 	.fw_version_str		= qla2x00_fw_version_str,
2142*4882a593Smuzhiyun 	.intr_handler		= qla2100_intr_handler,
2143*4882a593Smuzhiyun 	.enable_intrs		= qla2x00_enable_intrs,
2144*4882a593Smuzhiyun 	.disable_intrs		= qla2x00_disable_intrs,
2145*4882a593Smuzhiyun 	.abort_command		= qla2x00_abort_command,
2146*4882a593Smuzhiyun 	.target_reset		= qla2x00_abort_target,
2147*4882a593Smuzhiyun 	.lun_reset		= qla2x00_lun_reset,
2148*4882a593Smuzhiyun 	.fabric_login		= qla2x00_login_fabric,
2149*4882a593Smuzhiyun 	.fabric_logout		= qla2x00_fabric_logout,
2150*4882a593Smuzhiyun 	.calc_req_entries	= qla2x00_calc_iocbs_32,
2151*4882a593Smuzhiyun 	.build_iocbs		= qla2x00_build_scsi_iocbs_32,
2152*4882a593Smuzhiyun 	.prep_ms_iocb		= qla2x00_prep_ms_iocb,
2153*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla2x00_prep_ms_fdmi_iocb,
2154*4882a593Smuzhiyun 	.read_nvram		= qla2x00_read_nvram_data,
2155*4882a593Smuzhiyun 	.write_nvram		= qla2x00_write_nvram_data,
2156*4882a593Smuzhiyun 	.fw_dump		= qla2100_fw_dump,
2157*4882a593Smuzhiyun 	.beacon_on		= NULL,
2158*4882a593Smuzhiyun 	.beacon_off		= NULL,
2159*4882a593Smuzhiyun 	.beacon_blink		= NULL,
2160*4882a593Smuzhiyun 	.read_optrom		= qla2x00_read_optrom_data,
2161*4882a593Smuzhiyun 	.write_optrom		= qla2x00_write_optrom_data,
2162*4882a593Smuzhiyun 	.get_flash_version	= qla2x00_get_flash_version,
2163*4882a593Smuzhiyun 	.start_scsi		= qla2x00_start_scsi,
2164*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2165*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2166*4882a593Smuzhiyun 	.iospace_config     	= qla2x00_iospace_config,
2167*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2168*4882a593Smuzhiyun };
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun static struct isp_operations qla2300_isp_ops = {
2171*4882a593Smuzhiyun 	.pci_config		= qla2300_pci_config,
2172*4882a593Smuzhiyun 	.reset_chip		= qla2x00_reset_chip,
2173*4882a593Smuzhiyun 	.chip_diag		= qla2x00_chip_diag,
2174*4882a593Smuzhiyun 	.config_rings		= qla2x00_config_rings,
2175*4882a593Smuzhiyun 	.reset_adapter		= qla2x00_reset_adapter,
2176*4882a593Smuzhiyun 	.nvram_config		= qla2x00_nvram_config,
2177*4882a593Smuzhiyun 	.update_fw_options	= qla2x00_update_fw_options,
2178*4882a593Smuzhiyun 	.load_risc		= qla2x00_load_risc,
2179*4882a593Smuzhiyun 	.pci_info_str		= qla2x00_pci_info_str,
2180*4882a593Smuzhiyun 	.fw_version_str		= qla2x00_fw_version_str,
2181*4882a593Smuzhiyun 	.intr_handler		= qla2300_intr_handler,
2182*4882a593Smuzhiyun 	.enable_intrs		= qla2x00_enable_intrs,
2183*4882a593Smuzhiyun 	.disable_intrs		= qla2x00_disable_intrs,
2184*4882a593Smuzhiyun 	.abort_command		= qla2x00_abort_command,
2185*4882a593Smuzhiyun 	.target_reset		= qla2x00_abort_target,
2186*4882a593Smuzhiyun 	.lun_reset		= qla2x00_lun_reset,
2187*4882a593Smuzhiyun 	.fabric_login		= qla2x00_login_fabric,
2188*4882a593Smuzhiyun 	.fabric_logout		= qla2x00_fabric_logout,
2189*4882a593Smuzhiyun 	.calc_req_entries	= qla2x00_calc_iocbs_32,
2190*4882a593Smuzhiyun 	.build_iocbs		= qla2x00_build_scsi_iocbs_32,
2191*4882a593Smuzhiyun 	.prep_ms_iocb		= qla2x00_prep_ms_iocb,
2192*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla2x00_prep_ms_fdmi_iocb,
2193*4882a593Smuzhiyun 	.read_nvram		= qla2x00_read_nvram_data,
2194*4882a593Smuzhiyun 	.write_nvram		= qla2x00_write_nvram_data,
2195*4882a593Smuzhiyun 	.fw_dump		= qla2300_fw_dump,
2196*4882a593Smuzhiyun 	.beacon_on		= qla2x00_beacon_on,
2197*4882a593Smuzhiyun 	.beacon_off		= qla2x00_beacon_off,
2198*4882a593Smuzhiyun 	.beacon_blink		= qla2x00_beacon_blink,
2199*4882a593Smuzhiyun 	.read_optrom		= qla2x00_read_optrom_data,
2200*4882a593Smuzhiyun 	.write_optrom		= qla2x00_write_optrom_data,
2201*4882a593Smuzhiyun 	.get_flash_version	= qla2x00_get_flash_version,
2202*4882a593Smuzhiyun 	.start_scsi		= qla2x00_start_scsi,
2203*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2204*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2205*4882a593Smuzhiyun 	.iospace_config		= qla2x00_iospace_config,
2206*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun static struct isp_operations qla24xx_isp_ops = {
2210*4882a593Smuzhiyun 	.pci_config		= qla24xx_pci_config,
2211*4882a593Smuzhiyun 	.reset_chip		= qla24xx_reset_chip,
2212*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2213*4882a593Smuzhiyun 	.config_rings		= qla24xx_config_rings,
2214*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2215*4882a593Smuzhiyun 	.nvram_config		= qla24xx_nvram_config,
2216*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2217*4882a593Smuzhiyun 	.load_risc		= qla24xx_load_risc,
2218*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2219*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2220*4882a593Smuzhiyun 	.intr_handler		= qla24xx_intr_handler,
2221*4882a593Smuzhiyun 	.enable_intrs		= qla24xx_enable_intrs,
2222*4882a593Smuzhiyun 	.disable_intrs		= qla24xx_disable_intrs,
2223*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2224*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2225*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2226*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2227*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2228*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2229*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2230*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2231*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2232*4882a593Smuzhiyun 	.read_nvram		= qla24xx_read_nvram_data,
2233*4882a593Smuzhiyun 	.write_nvram		= qla24xx_write_nvram_data,
2234*4882a593Smuzhiyun 	.fw_dump		= qla24xx_fw_dump,
2235*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2236*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2237*4882a593Smuzhiyun 	.beacon_blink		= qla24xx_beacon_blink,
2238*4882a593Smuzhiyun 	.read_optrom		= qla24xx_read_optrom_data,
2239*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2240*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2241*4882a593Smuzhiyun 	.start_scsi		= qla24xx_start_scsi,
2242*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2243*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2244*4882a593Smuzhiyun 	.iospace_config		= qla2x00_iospace_config,
2245*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun static struct isp_operations qla25xx_isp_ops = {
2249*4882a593Smuzhiyun 	.pci_config		= qla25xx_pci_config,
2250*4882a593Smuzhiyun 	.reset_chip		= qla24xx_reset_chip,
2251*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2252*4882a593Smuzhiyun 	.config_rings		= qla24xx_config_rings,
2253*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2254*4882a593Smuzhiyun 	.nvram_config		= qla24xx_nvram_config,
2255*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2256*4882a593Smuzhiyun 	.load_risc		= qla24xx_load_risc,
2257*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2258*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2259*4882a593Smuzhiyun 	.intr_handler		= qla24xx_intr_handler,
2260*4882a593Smuzhiyun 	.enable_intrs		= qla24xx_enable_intrs,
2261*4882a593Smuzhiyun 	.disable_intrs		= qla24xx_disable_intrs,
2262*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2263*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2264*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2265*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2266*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2267*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2268*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2269*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2270*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2271*4882a593Smuzhiyun 	.read_nvram		= qla25xx_read_nvram_data,
2272*4882a593Smuzhiyun 	.write_nvram		= qla25xx_write_nvram_data,
2273*4882a593Smuzhiyun 	.fw_dump		= qla25xx_fw_dump,
2274*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2275*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2276*4882a593Smuzhiyun 	.beacon_blink		= qla24xx_beacon_blink,
2277*4882a593Smuzhiyun 	.read_optrom		= qla25xx_read_optrom_data,
2278*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2279*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2280*4882a593Smuzhiyun 	.start_scsi		= qla24xx_dif_start_scsi,
2281*4882a593Smuzhiyun 	.start_scsi_mq          = qla2xxx_dif_start_scsi_mq,
2282*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2283*4882a593Smuzhiyun 	.iospace_config		= qla2x00_iospace_config,
2284*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2285*4882a593Smuzhiyun };
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun static struct isp_operations qla81xx_isp_ops = {
2288*4882a593Smuzhiyun 	.pci_config		= qla25xx_pci_config,
2289*4882a593Smuzhiyun 	.reset_chip		= qla24xx_reset_chip,
2290*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2291*4882a593Smuzhiyun 	.config_rings		= qla24xx_config_rings,
2292*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2293*4882a593Smuzhiyun 	.nvram_config		= qla81xx_nvram_config,
2294*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2295*4882a593Smuzhiyun 	.load_risc		= qla81xx_load_risc,
2296*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2297*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2298*4882a593Smuzhiyun 	.intr_handler		= qla24xx_intr_handler,
2299*4882a593Smuzhiyun 	.enable_intrs		= qla24xx_enable_intrs,
2300*4882a593Smuzhiyun 	.disable_intrs		= qla24xx_disable_intrs,
2301*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2302*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2303*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2304*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2305*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2306*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2307*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2308*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2309*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2310*4882a593Smuzhiyun 	.read_nvram		= NULL,
2311*4882a593Smuzhiyun 	.write_nvram		= NULL,
2312*4882a593Smuzhiyun 	.fw_dump		= qla81xx_fw_dump,
2313*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2314*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2315*4882a593Smuzhiyun 	.beacon_blink		= qla83xx_beacon_blink,
2316*4882a593Smuzhiyun 	.read_optrom		= qla25xx_read_optrom_data,
2317*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2318*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2319*4882a593Smuzhiyun 	.start_scsi		= qla24xx_dif_start_scsi,
2320*4882a593Smuzhiyun 	.start_scsi_mq          = qla2xxx_dif_start_scsi_mq,
2321*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2322*4882a593Smuzhiyun 	.iospace_config		= qla2x00_iospace_config,
2323*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun static struct isp_operations qla82xx_isp_ops = {
2327*4882a593Smuzhiyun 	.pci_config		= qla82xx_pci_config,
2328*4882a593Smuzhiyun 	.reset_chip		= qla82xx_reset_chip,
2329*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2330*4882a593Smuzhiyun 	.config_rings		= qla82xx_config_rings,
2331*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2332*4882a593Smuzhiyun 	.nvram_config		= qla81xx_nvram_config,
2333*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2334*4882a593Smuzhiyun 	.load_risc		= qla82xx_load_risc,
2335*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2336*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2337*4882a593Smuzhiyun 	.intr_handler		= qla82xx_intr_handler,
2338*4882a593Smuzhiyun 	.enable_intrs		= qla82xx_enable_intrs,
2339*4882a593Smuzhiyun 	.disable_intrs		= qla82xx_disable_intrs,
2340*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2341*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2342*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2343*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2344*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2345*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2346*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2347*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2348*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2349*4882a593Smuzhiyun 	.read_nvram		= qla24xx_read_nvram_data,
2350*4882a593Smuzhiyun 	.write_nvram		= qla24xx_write_nvram_data,
2351*4882a593Smuzhiyun 	.fw_dump		= qla82xx_fw_dump,
2352*4882a593Smuzhiyun 	.beacon_on		= qla82xx_beacon_on,
2353*4882a593Smuzhiyun 	.beacon_off		= qla82xx_beacon_off,
2354*4882a593Smuzhiyun 	.beacon_blink		= NULL,
2355*4882a593Smuzhiyun 	.read_optrom		= qla82xx_read_optrom_data,
2356*4882a593Smuzhiyun 	.write_optrom		= qla82xx_write_optrom_data,
2357*4882a593Smuzhiyun 	.get_flash_version	= qla82xx_get_flash_version,
2358*4882a593Smuzhiyun 	.start_scsi             = qla82xx_start_scsi,
2359*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2360*4882a593Smuzhiyun 	.abort_isp		= qla82xx_abort_isp,
2361*4882a593Smuzhiyun 	.iospace_config     	= qla82xx_iospace_config,
2362*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun static struct isp_operations qla8044_isp_ops = {
2366*4882a593Smuzhiyun 	.pci_config		= qla82xx_pci_config,
2367*4882a593Smuzhiyun 	.reset_chip		= qla82xx_reset_chip,
2368*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2369*4882a593Smuzhiyun 	.config_rings		= qla82xx_config_rings,
2370*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2371*4882a593Smuzhiyun 	.nvram_config		= qla81xx_nvram_config,
2372*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2373*4882a593Smuzhiyun 	.load_risc		= qla82xx_load_risc,
2374*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2375*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2376*4882a593Smuzhiyun 	.intr_handler		= qla8044_intr_handler,
2377*4882a593Smuzhiyun 	.enable_intrs		= qla82xx_enable_intrs,
2378*4882a593Smuzhiyun 	.disable_intrs		= qla82xx_disable_intrs,
2379*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2380*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2381*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2382*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2383*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2384*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2385*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2386*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2387*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2388*4882a593Smuzhiyun 	.read_nvram		= NULL,
2389*4882a593Smuzhiyun 	.write_nvram		= NULL,
2390*4882a593Smuzhiyun 	.fw_dump		= qla8044_fw_dump,
2391*4882a593Smuzhiyun 	.beacon_on		= qla82xx_beacon_on,
2392*4882a593Smuzhiyun 	.beacon_off		= qla82xx_beacon_off,
2393*4882a593Smuzhiyun 	.beacon_blink		= NULL,
2394*4882a593Smuzhiyun 	.read_optrom		= qla8044_read_optrom_data,
2395*4882a593Smuzhiyun 	.write_optrom		= qla8044_write_optrom_data,
2396*4882a593Smuzhiyun 	.get_flash_version	= qla82xx_get_flash_version,
2397*4882a593Smuzhiyun 	.start_scsi             = qla82xx_start_scsi,
2398*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2399*4882a593Smuzhiyun 	.abort_isp		= qla8044_abort_isp,
2400*4882a593Smuzhiyun 	.iospace_config		= qla82xx_iospace_config,
2401*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2402*4882a593Smuzhiyun };
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun static struct isp_operations qla83xx_isp_ops = {
2405*4882a593Smuzhiyun 	.pci_config		= qla25xx_pci_config,
2406*4882a593Smuzhiyun 	.reset_chip		= qla24xx_reset_chip,
2407*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2408*4882a593Smuzhiyun 	.config_rings		= qla24xx_config_rings,
2409*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2410*4882a593Smuzhiyun 	.nvram_config		= qla81xx_nvram_config,
2411*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2412*4882a593Smuzhiyun 	.load_risc		= qla81xx_load_risc,
2413*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2414*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2415*4882a593Smuzhiyun 	.intr_handler		= qla24xx_intr_handler,
2416*4882a593Smuzhiyun 	.enable_intrs		= qla24xx_enable_intrs,
2417*4882a593Smuzhiyun 	.disable_intrs		= qla24xx_disable_intrs,
2418*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2419*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2420*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2421*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2422*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2423*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2424*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2425*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2426*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2427*4882a593Smuzhiyun 	.read_nvram		= NULL,
2428*4882a593Smuzhiyun 	.write_nvram		= NULL,
2429*4882a593Smuzhiyun 	.fw_dump		= qla83xx_fw_dump,
2430*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2431*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2432*4882a593Smuzhiyun 	.beacon_blink		= qla83xx_beacon_blink,
2433*4882a593Smuzhiyun 	.read_optrom		= qla25xx_read_optrom_data,
2434*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2435*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2436*4882a593Smuzhiyun 	.start_scsi		= qla24xx_dif_start_scsi,
2437*4882a593Smuzhiyun 	.start_scsi_mq          = qla2xxx_dif_start_scsi_mq,
2438*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2439*4882a593Smuzhiyun 	.iospace_config		= qla83xx_iospace_config,
2440*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2441*4882a593Smuzhiyun };
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun static struct isp_operations qlafx00_isp_ops = {
2444*4882a593Smuzhiyun 	.pci_config		= qlafx00_pci_config,
2445*4882a593Smuzhiyun 	.reset_chip		= qlafx00_soft_reset,
2446*4882a593Smuzhiyun 	.chip_diag		= qlafx00_chip_diag,
2447*4882a593Smuzhiyun 	.config_rings		= qlafx00_config_rings,
2448*4882a593Smuzhiyun 	.reset_adapter		= qlafx00_soft_reset,
2449*4882a593Smuzhiyun 	.nvram_config		= NULL,
2450*4882a593Smuzhiyun 	.update_fw_options	= NULL,
2451*4882a593Smuzhiyun 	.load_risc		= NULL,
2452*4882a593Smuzhiyun 	.pci_info_str		= qlafx00_pci_info_str,
2453*4882a593Smuzhiyun 	.fw_version_str		= qlafx00_fw_version_str,
2454*4882a593Smuzhiyun 	.intr_handler		= qlafx00_intr_handler,
2455*4882a593Smuzhiyun 	.enable_intrs		= qlafx00_enable_intrs,
2456*4882a593Smuzhiyun 	.disable_intrs		= qlafx00_disable_intrs,
2457*4882a593Smuzhiyun 	.abort_command		= qla24xx_async_abort_command,
2458*4882a593Smuzhiyun 	.target_reset		= qlafx00_abort_target,
2459*4882a593Smuzhiyun 	.lun_reset		= qlafx00_lun_reset,
2460*4882a593Smuzhiyun 	.fabric_login		= NULL,
2461*4882a593Smuzhiyun 	.fabric_logout		= NULL,
2462*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2463*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2464*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2465*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2466*4882a593Smuzhiyun 	.read_nvram		= qla24xx_read_nvram_data,
2467*4882a593Smuzhiyun 	.write_nvram		= qla24xx_write_nvram_data,
2468*4882a593Smuzhiyun 	.fw_dump		= NULL,
2469*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2470*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2471*4882a593Smuzhiyun 	.beacon_blink		= NULL,
2472*4882a593Smuzhiyun 	.read_optrom		= qla24xx_read_optrom_data,
2473*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2474*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2475*4882a593Smuzhiyun 	.start_scsi		= qlafx00_start_scsi,
2476*4882a593Smuzhiyun 	.start_scsi_mq          = NULL,
2477*4882a593Smuzhiyun 	.abort_isp		= qlafx00_abort_isp,
2478*4882a593Smuzhiyun 	.iospace_config		= qlafx00_iospace_config,
2479*4882a593Smuzhiyun 	.initialize_adapter	= qlafx00_initialize_adapter,
2480*4882a593Smuzhiyun };
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun static struct isp_operations qla27xx_isp_ops = {
2483*4882a593Smuzhiyun 	.pci_config		= qla25xx_pci_config,
2484*4882a593Smuzhiyun 	.reset_chip		= qla24xx_reset_chip,
2485*4882a593Smuzhiyun 	.chip_diag		= qla24xx_chip_diag,
2486*4882a593Smuzhiyun 	.config_rings		= qla24xx_config_rings,
2487*4882a593Smuzhiyun 	.reset_adapter		= qla24xx_reset_adapter,
2488*4882a593Smuzhiyun 	.nvram_config		= qla81xx_nvram_config,
2489*4882a593Smuzhiyun 	.update_fw_options	= qla24xx_update_fw_options,
2490*4882a593Smuzhiyun 	.load_risc		= qla81xx_load_risc,
2491*4882a593Smuzhiyun 	.pci_info_str		= qla24xx_pci_info_str,
2492*4882a593Smuzhiyun 	.fw_version_str		= qla24xx_fw_version_str,
2493*4882a593Smuzhiyun 	.intr_handler		= qla24xx_intr_handler,
2494*4882a593Smuzhiyun 	.enable_intrs		= qla24xx_enable_intrs,
2495*4882a593Smuzhiyun 	.disable_intrs		= qla24xx_disable_intrs,
2496*4882a593Smuzhiyun 	.abort_command		= qla24xx_abort_command,
2497*4882a593Smuzhiyun 	.target_reset		= qla24xx_abort_target,
2498*4882a593Smuzhiyun 	.lun_reset		= qla24xx_lun_reset,
2499*4882a593Smuzhiyun 	.fabric_login		= qla24xx_login_fabric,
2500*4882a593Smuzhiyun 	.fabric_logout		= qla24xx_fabric_logout,
2501*4882a593Smuzhiyun 	.calc_req_entries	= NULL,
2502*4882a593Smuzhiyun 	.build_iocbs		= NULL,
2503*4882a593Smuzhiyun 	.prep_ms_iocb		= qla24xx_prep_ms_iocb,
2504*4882a593Smuzhiyun 	.prep_ms_fdmi_iocb	= qla24xx_prep_ms_fdmi_iocb,
2505*4882a593Smuzhiyun 	.read_nvram		= NULL,
2506*4882a593Smuzhiyun 	.write_nvram		= NULL,
2507*4882a593Smuzhiyun 	.fw_dump		= qla27xx_fwdump,
2508*4882a593Smuzhiyun 	.mpi_fw_dump		= qla27xx_mpi_fwdump,
2509*4882a593Smuzhiyun 	.beacon_on		= qla24xx_beacon_on,
2510*4882a593Smuzhiyun 	.beacon_off		= qla24xx_beacon_off,
2511*4882a593Smuzhiyun 	.beacon_blink		= qla83xx_beacon_blink,
2512*4882a593Smuzhiyun 	.read_optrom		= qla25xx_read_optrom_data,
2513*4882a593Smuzhiyun 	.write_optrom		= qla24xx_write_optrom_data,
2514*4882a593Smuzhiyun 	.get_flash_version	= qla24xx_get_flash_version,
2515*4882a593Smuzhiyun 	.start_scsi		= qla24xx_dif_start_scsi,
2516*4882a593Smuzhiyun 	.start_scsi_mq          = qla2xxx_dif_start_scsi_mq,
2517*4882a593Smuzhiyun 	.abort_isp		= qla2x00_abort_isp,
2518*4882a593Smuzhiyun 	.iospace_config		= qla83xx_iospace_config,
2519*4882a593Smuzhiyun 	.initialize_adapter	= qla2x00_initialize_adapter,
2520*4882a593Smuzhiyun };
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun static inline void
qla2x00_set_isp_flags(struct qla_hw_data * ha)2523*4882a593Smuzhiyun qla2x00_set_isp_flags(struct qla_hw_data *ha)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun 	ha->device_type = DT_EXTENDED_IDS;
2526*4882a593Smuzhiyun 	switch (ha->pdev->device) {
2527*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2100:
2528*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2100;
2529*4882a593Smuzhiyun 		ha->device_type &= ~DT_EXTENDED_IDS;
2530*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2100;
2531*4882a593Smuzhiyun 		break;
2532*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2200:
2533*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2200;
2534*4882a593Smuzhiyun 		ha->device_type &= ~DT_EXTENDED_IDS;
2535*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2100;
2536*4882a593Smuzhiyun 		break;
2537*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2300:
2538*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2300;
2539*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2540*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2300;
2541*4882a593Smuzhiyun 		break;
2542*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2312:
2543*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2312;
2544*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2545*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2300;
2546*4882a593Smuzhiyun 		break;
2547*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2322:
2548*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2322;
2549*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2550*4882a593Smuzhiyun 		if (ha->pdev->subsystem_vendor == 0x1028 &&
2551*4882a593Smuzhiyun 		    ha->pdev->subsystem_device == 0x0170)
2552*4882a593Smuzhiyun 			ha->device_type |= DT_OEM_001;
2553*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2300;
2554*4882a593Smuzhiyun 		break;
2555*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP6312:
2556*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP6312;
2557*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2300;
2558*4882a593Smuzhiyun 		break;
2559*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP6322:
2560*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP6322;
2561*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2300;
2562*4882a593Smuzhiyun 		break;
2563*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2422:
2564*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2422;
2565*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2566*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2567*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2568*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2569*4882a593Smuzhiyun 		break;
2570*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2432:
2571*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2432;
2572*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2573*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2574*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2575*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2576*4882a593Smuzhiyun 		break;
2577*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP8432:
2578*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP8432;
2579*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2580*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2581*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2582*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2583*4882a593Smuzhiyun 		break;
2584*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP5422:
2585*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP5422;
2586*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2587*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2588*4882a593Smuzhiyun 		break;
2589*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP5432:
2590*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP5432;
2591*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2592*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2593*4882a593Smuzhiyun 		break;
2594*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2532:
2595*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2532;
2596*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2597*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2598*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2599*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2600*4882a593Smuzhiyun 		break;
2601*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP8001:
2602*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP8001;
2603*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2604*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2605*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2606*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2607*4882a593Smuzhiyun 		break;
2608*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP8021:
2609*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP8021;
2610*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2611*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2612*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2613*4882a593Smuzhiyun 		/* Initialize 82XX ISP flags */
2614*4882a593Smuzhiyun 		qla82xx_init_flags(ha);
2615*4882a593Smuzhiyun 		break;
2616*4882a593Smuzhiyun 	 case PCI_DEVICE_ID_QLOGIC_ISP8044:
2617*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP8044;
2618*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2619*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2620*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2621*4882a593Smuzhiyun 		/* Initialize 82XX ISP flags */
2622*4882a593Smuzhiyun 		qla82xx_init_flags(ha);
2623*4882a593Smuzhiyun 		break;
2624*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2031:
2625*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2031;
2626*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2627*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2628*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2629*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2630*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2631*4882a593Smuzhiyun 		break;
2632*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP8031:
2633*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP8031;
2634*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2635*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2636*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2637*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2638*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2639*4882a593Smuzhiyun 		break;
2640*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISPF001:
2641*4882a593Smuzhiyun 		ha->isp_type |= DT_ISPFX00;
2642*4882a593Smuzhiyun 		break;
2643*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2071:
2644*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2071;
2645*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2646*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2647*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2648*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2649*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2650*4882a593Smuzhiyun 		break;
2651*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2271:
2652*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2271;
2653*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2654*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2655*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2656*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2657*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2658*4882a593Smuzhiyun 		break;
2659*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2261:
2660*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2261;
2661*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2662*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2663*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2664*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2665*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2666*4882a593Smuzhiyun 		break;
2667*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2081:
2668*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2089:
2669*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2081;
2670*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2671*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2672*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2673*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2674*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2675*4882a593Smuzhiyun 		break;
2676*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2281:
2677*4882a593Smuzhiyun 	case PCI_DEVICE_ID_QLOGIC_ISP2289:
2678*4882a593Smuzhiyun 		ha->isp_type |= DT_ISP2281;
2679*4882a593Smuzhiyun 		ha->device_type |= DT_ZIO_SUPPORTED;
2680*4882a593Smuzhiyun 		ha->device_type |= DT_FWI2;
2681*4882a593Smuzhiyun 		ha->device_type |= DT_IIDMA;
2682*4882a593Smuzhiyun 		ha->device_type |= DT_T10_PI;
2683*4882a593Smuzhiyun 		ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2684*4882a593Smuzhiyun 		break;
2685*4882a593Smuzhiyun 	}
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	if (IS_QLA82XX(ha))
2688*4882a593Smuzhiyun 		ha->port_no = ha->portnum & 1;
2689*4882a593Smuzhiyun 	else {
2690*4882a593Smuzhiyun 		/* Get adapter physical port no from interrupt pin register. */
2691*4882a593Smuzhiyun 		pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
2692*4882a593Smuzhiyun 		if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2693*4882a593Smuzhiyun 		    IS_QLA27XX(ha) || IS_QLA28XX(ha))
2694*4882a593Smuzhiyun 			ha->port_no--;
2695*4882a593Smuzhiyun 		else
2696*4882a593Smuzhiyun 			ha->port_no = !(ha->port_no & 1);
2697*4882a593Smuzhiyun 	}
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
2700*4882a593Smuzhiyun 	    "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
2701*4882a593Smuzhiyun 	    ha->device_type, ha->port_no, ha->fw_srisc_address);
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun static void
qla2xxx_scan_start(struct Scsi_Host * shost)2705*4882a593Smuzhiyun qla2xxx_scan_start(struct Scsi_Host *shost)
2706*4882a593Smuzhiyun {
2707*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(shost);
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	if (vha->hw->flags.running_gold_fw)
2710*4882a593Smuzhiyun 		return;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2713*4882a593Smuzhiyun 	set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2714*4882a593Smuzhiyun 	set_bit(RSCN_UPDATE, &vha->dpc_flags);
2715*4882a593Smuzhiyun 	set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun static int
qla2xxx_scan_finished(struct Scsi_Host * shost,unsigned long time)2719*4882a593Smuzhiyun qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun 	scsi_qla_host_t *vha = shost_priv(shost);
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	if (test_bit(UNLOADING, &vha->dpc_flags))
2724*4882a593Smuzhiyun 		return 1;
2725*4882a593Smuzhiyun 	if (!vha->host)
2726*4882a593Smuzhiyun 		return 1;
2727*4882a593Smuzhiyun 	if (time > vha->hw->loop_reset_delay * HZ)
2728*4882a593Smuzhiyun 		return 1;
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	return atomic_read(&vha->loop_state) == LOOP_READY;
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun 
qla2x00_iocb_work_fn(struct work_struct * work)2733*4882a593Smuzhiyun static void qla2x00_iocb_work_fn(struct work_struct *work)
2734*4882a593Smuzhiyun {
2735*4882a593Smuzhiyun 	struct scsi_qla_host *vha = container_of(work,
2736*4882a593Smuzhiyun 		struct scsi_qla_host, iocb_work);
2737*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2738*4882a593Smuzhiyun 	struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
2739*4882a593Smuzhiyun 	int i = 2;
2740*4882a593Smuzhiyun 	unsigned long flags;
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	if (test_bit(UNLOADING, &base_vha->dpc_flags))
2743*4882a593Smuzhiyun 		return;
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	while (!list_empty(&vha->work_list) && i > 0) {
2746*4882a593Smuzhiyun 		qla2x00_do_work(vha);
2747*4882a593Smuzhiyun 		i--;
2748*4882a593Smuzhiyun 	}
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	spin_lock_irqsave(&vha->work_lock, flags);
2751*4882a593Smuzhiyun 	clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2752*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vha->work_lock, flags);
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun /*
2756*4882a593Smuzhiyun  * PCI driver interface
2757*4882a593Smuzhiyun  */
2758*4882a593Smuzhiyun static int
qla2x00_probe_one(struct pci_dev * pdev,const struct pci_device_id * id)2759*4882a593Smuzhiyun qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
2760*4882a593Smuzhiyun {
2761*4882a593Smuzhiyun 	int	ret = -ENODEV;
2762*4882a593Smuzhiyun 	struct Scsi_Host *host;
2763*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = NULL;
2764*4882a593Smuzhiyun 	struct qla_hw_data *ha;
2765*4882a593Smuzhiyun 	char pci_info[30];
2766*4882a593Smuzhiyun 	char fw_str[30], wq_name[30];
2767*4882a593Smuzhiyun 	struct scsi_host_template *sht;
2768*4882a593Smuzhiyun 	int bars, mem_only = 0;
2769*4882a593Smuzhiyun 	uint16_t req_length = 0, rsp_length = 0;
2770*4882a593Smuzhiyun 	struct req_que *req = NULL;
2771*4882a593Smuzhiyun 	struct rsp_que *rsp = NULL;
2772*4882a593Smuzhiyun 	int i;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
2775*4882a593Smuzhiyun 	sht = &qla2xxx_driver_template;
2776*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2777*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
2778*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
2779*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2780*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
2781*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
2782*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
2783*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2784*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
2785*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
2786*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
2787*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
2788*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
2789*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
2790*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2791*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2792*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2793*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2794*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
2795*4882a593Smuzhiyun 		bars = pci_select_bars(pdev, IORESOURCE_MEM);
2796*4882a593Smuzhiyun 		mem_only = 1;
2797*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2798*4882a593Smuzhiyun 		    "Mem only adapter.\n");
2799*4882a593Smuzhiyun 	}
2800*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2801*4882a593Smuzhiyun 	    "Bars=%d.\n", bars);
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	if (mem_only) {
2804*4882a593Smuzhiyun 		if (pci_enable_device_mem(pdev))
2805*4882a593Smuzhiyun 			return ret;
2806*4882a593Smuzhiyun 	} else {
2807*4882a593Smuzhiyun 		if (pci_enable_device(pdev))
2808*4882a593Smuzhiyun 			return ret;
2809*4882a593Smuzhiyun 	}
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	if (is_kdump_kernel()) {
2812*4882a593Smuzhiyun 		ql2xmqsupport = 0;
2813*4882a593Smuzhiyun 		ql2xallocfwdump = 0;
2814*4882a593Smuzhiyun 	}
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	/* This may fail but that's ok */
2817*4882a593Smuzhiyun 	pci_enable_pcie_error_reporting(pdev);
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2820*4882a593Smuzhiyun 	if (!ha) {
2821*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, pdev, 0x0009,
2822*4882a593Smuzhiyun 		    "Unable to allocate memory for ha.\n");
2823*4882a593Smuzhiyun 		goto disable_device;
2824*4882a593Smuzhiyun 	}
2825*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2826*4882a593Smuzhiyun 	    "Memory allocated for ha=%p.\n", ha);
2827*4882a593Smuzhiyun 	ha->pdev = pdev;
2828*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ha->tgt.q_full_list);
2829*4882a593Smuzhiyun 	spin_lock_init(&ha->tgt.q_full_lock);
2830*4882a593Smuzhiyun 	spin_lock_init(&ha->tgt.sess_lock);
2831*4882a593Smuzhiyun 	spin_lock_init(&ha->tgt.atio_lock);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	atomic_set(&ha->nvme_active_aen_cnt, 0);
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	/* Clear our data area */
2836*4882a593Smuzhiyun 	ha->bars = bars;
2837*4882a593Smuzhiyun 	ha->mem_only = mem_only;
2838*4882a593Smuzhiyun 	spin_lock_init(&ha->hardware_lock);
2839*4882a593Smuzhiyun 	spin_lock_init(&ha->vport_slock);
2840*4882a593Smuzhiyun 	mutex_init(&ha->selflogin_lock);
2841*4882a593Smuzhiyun 	mutex_init(&ha->optrom_mutex);
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	/* Set ISP-type information. */
2844*4882a593Smuzhiyun 	qla2x00_set_isp_flags(ha);
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	/* Set EEH reset type to fundamental if required by hba */
2847*4882a593Smuzhiyun 	if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
2848*4882a593Smuzhiyun 	    IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
2849*4882a593Smuzhiyun 		pdev->needs_freset = 1;
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 	ha->prev_topology = 0;
2852*4882a593Smuzhiyun 	ha->init_cb_size = sizeof(init_cb_t);
2853*4882a593Smuzhiyun 	ha->link_data_rate = PORT_SPEED_UNKNOWN;
2854*4882a593Smuzhiyun 	ha->optrom_size = OPTROM_SIZE_2300;
2855*4882a593Smuzhiyun 	ha->max_exchg = FW_MAX_EXCHANGES_CNT;
2856*4882a593Smuzhiyun 	atomic_set(&ha->num_pend_mbx_stage1, 0);
2857*4882a593Smuzhiyun 	atomic_set(&ha->num_pend_mbx_stage2, 0);
2858*4882a593Smuzhiyun 	atomic_set(&ha->num_pend_mbx_stage3, 0);
2859*4882a593Smuzhiyun 	atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
2860*4882a593Smuzhiyun 	ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 	/* Assign ISP specific operations. */
2863*4882a593Smuzhiyun 	if (IS_QLA2100(ha)) {
2864*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
2865*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
2866*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_2100;
2867*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2100;
2868*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
2869*4882a593Smuzhiyun 		ha->gid_list_info_size = 4;
2870*4882a593Smuzhiyun 		ha->flash_conf_off = ~0;
2871*4882a593Smuzhiyun 		ha->flash_data_off = ~0;
2872*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
2873*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
2874*4882a593Smuzhiyun 		ha->isp_ops = &qla2100_isp_ops;
2875*4882a593Smuzhiyun 	} else if (IS_QLA2200(ha)) {
2876*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
2877*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
2878*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_2200;
2879*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2100;
2880*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
2881*4882a593Smuzhiyun 		ha->gid_list_info_size = 4;
2882*4882a593Smuzhiyun 		ha->flash_conf_off = ~0;
2883*4882a593Smuzhiyun 		ha->flash_data_off = ~0;
2884*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
2885*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
2886*4882a593Smuzhiyun 		ha->isp_ops = &qla2100_isp_ops;
2887*4882a593Smuzhiyun 	} else if (IS_QLA23XX(ha)) {
2888*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
2889*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2890*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_2200;
2891*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2300;
2892*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2893*4882a593Smuzhiyun 		ha->gid_list_info_size = 6;
2894*4882a593Smuzhiyun 		if (IS_QLA2322(ha) || IS_QLA6322(ha))
2895*4882a593Smuzhiyun 			ha->optrom_size = OPTROM_SIZE_2322;
2896*4882a593Smuzhiyun 		ha->flash_conf_off = ~0;
2897*4882a593Smuzhiyun 		ha->flash_data_off = ~0;
2898*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
2899*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
2900*4882a593Smuzhiyun 		ha->isp_ops = &qla2300_isp_ops;
2901*4882a593Smuzhiyun 	} else if (IS_QLA24XX_TYPE(ha)) {
2902*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2903*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2904*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_24XX;
2905*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2300;
2906*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
2907*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2908*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
2909*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2910*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_24XX;
2911*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
2912*4882a593Smuzhiyun 		ha->isp_ops = &qla24xx_isp_ops;
2913*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2914*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2915*4882a593Smuzhiyun 		ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2916*4882a593Smuzhiyun 		ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2917*4882a593Smuzhiyun 	} else if (IS_QLA25XX(ha)) {
2918*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2919*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2920*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_24XX;
2921*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2300;
2922*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
2923*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2924*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
2925*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2926*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_25XX;
2927*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2928*4882a593Smuzhiyun 		ha->isp_ops = &qla25xx_isp_ops;
2929*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2930*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2931*4882a593Smuzhiyun 		ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2932*4882a593Smuzhiyun 		ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2933*4882a593Smuzhiyun 	} else if (IS_QLA81XX(ha)) {
2934*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2935*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2936*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_24XX;
2937*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2300;
2938*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
2939*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2940*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2941*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2942*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_81XX;
2943*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2944*4882a593Smuzhiyun 		ha->isp_ops = &qla81xx_isp_ops;
2945*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
2946*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
2947*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
2948*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
2949*4882a593Smuzhiyun 	} else if (IS_QLA82XX(ha)) {
2950*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2951*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2952*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_82XX;
2953*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_82XX;
2954*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2955*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2956*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2957*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_82XX;
2958*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2959*4882a593Smuzhiyun 		ha->isp_ops = &qla82xx_isp_ops;
2960*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2961*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2962*4882a593Smuzhiyun 		ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2963*4882a593Smuzhiyun 		ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2964*4882a593Smuzhiyun 	} else if (IS_QLA8044(ha)) {
2965*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2966*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2967*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_82XX;
2968*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_82XX;
2969*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2970*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2971*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2972*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_83XX;
2973*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2974*4882a593Smuzhiyun 		ha->isp_ops = &qla8044_isp_ops;
2975*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2976*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2977*4882a593Smuzhiyun 		ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2978*4882a593Smuzhiyun 		ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2979*4882a593Smuzhiyun 	} else if (IS_QLA83XX(ha)) {
2980*4882a593Smuzhiyun 		ha->portnum = PCI_FUNC(ha->pdev->devfn);
2981*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2982*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
2983*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_83XX;
2984*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_83XX;
2985*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
2986*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2987*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2988*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
2989*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_83XX;
2990*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2991*4882a593Smuzhiyun 		ha->isp_ops = &qla83xx_isp_ops;
2992*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
2993*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
2994*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
2995*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
2996*4882a593Smuzhiyun 	}  else if (IS_QLAFX00(ha)) {
2997*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
2998*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
2999*4882a593Smuzhiyun 		ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3000*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_FX00;
3001*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_FX00;
3002*4882a593Smuzhiyun 		ha->isp_ops = &qlafx00_isp_ops;
3003*4882a593Smuzhiyun 		ha->port_down_retry_count = 30; /* default value */
3004*4882a593Smuzhiyun 		ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3005*4882a593Smuzhiyun 		ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
3006*4882a593Smuzhiyun 		ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
3007*4882a593Smuzhiyun 		ha->mr.fw_hbt_en = 1;
3008*4882a593Smuzhiyun 		ha->mr.host_info_resend = false;
3009*4882a593Smuzhiyun 		ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
3010*4882a593Smuzhiyun 	} else if (IS_QLA27XX(ha)) {
3011*4882a593Smuzhiyun 		ha->portnum = PCI_FUNC(ha->pdev->devfn);
3012*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3013*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
3014*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_83XX;
3015*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_83XX;
3016*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3017*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3018*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3019*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
3020*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_83XX;
3021*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3022*4882a593Smuzhiyun 		ha->isp_ops = &qla27xx_isp_ops;
3023*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3024*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3025*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
3026*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
3027*4882a593Smuzhiyun 	} else if (IS_QLA28XX(ha)) {
3028*4882a593Smuzhiyun 		ha->portnum = PCI_FUNC(ha->pdev->devfn);
3029*4882a593Smuzhiyun 		ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3030*4882a593Smuzhiyun 		ha->mbx_count = MAILBOX_REGISTER_COUNT;
3031*4882a593Smuzhiyun 		req_length = REQUEST_ENTRY_CNT_24XX;
3032*4882a593Smuzhiyun 		rsp_length = RESPONSE_ENTRY_CNT_2300;
3033*4882a593Smuzhiyun 		ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3034*4882a593Smuzhiyun 		ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3035*4882a593Smuzhiyun 		ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3036*4882a593Smuzhiyun 		ha->gid_list_info_size = 8;
3037*4882a593Smuzhiyun 		ha->optrom_size = OPTROM_SIZE_28XX;
3038*4882a593Smuzhiyun 		ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3039*4882a593Smuzhiyun 		ha->isp_ops = &qla27xx_isp_ops;
3040*4882a593Smuzhiyun 		ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3041*4882a593Smuzhiyun 		ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3042*4882a593Smuzhiyun 		ha->nvram_conf_off = ~0;
3043*4882a593Smuzhiyun 		ha->nvram_data_off = ~0;
3044*4882a593Smuzhiyun 	}
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3047*4882a593Smuzhiyun 	    "mbx_count=%d, req_length=%d, "
3048*4882a593Smuzhiyun 	    "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
3049*4882a593Smuzhiyun 	    "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3050*4882a593Smuzhiyun 	    "max_fibre_devices=%d.\n",
3051*4882a593Smuzhiyun 	    ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3052*4882a593Smuzhiyun 	    ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
3053*4882a593Smuzhiyun 	    ha->nvram_npiv_size, ha->max_fibre_devices);
3054*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3055*4882a593Smuzhiyun 	    "isp_ops=%p, flash_conf_off=%d, "
3056*4882a593Smuzhiyun 	    "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3057*4882a593Smuzhiyun 	    ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3058*4882a593Smuzhiyun 	    ha->nvram_conf_off, ha->nvram_data_off);
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	/* Configure PCI I/O space */
3061*4882a593Smuzhiyun 	ret = ha->isp_ops->iospace_config(ha);
3062*4882a593Smuzhiyun 	if (ret)
3063*4882a593Smuzhiyun 		goto iospace_config_failed;
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	ql_log_pci(ql_log_info, pdev, 0x001d,
3066*4882a593Smuzhiyun 	    "Found an ISP%04X irq %d iobase 0x%p.\n",
3067*4882a593Smuzhiyun 	    pdev->device, pdev->irq, ha->iobase);
3068*4882a593Smuzhiyun 	mutex_init(&ha->vport_lock);
3069*4882a593Smuzhiyun 	mutex_init(&ha->mq_lock);
3070*4882a593Smuzhiyun 	init_completion(&ha->mbx_cmd_comp);
3071*4882a593Smuzhiyun 	complete(&ha->mbx_cmd_comp);
3072*4882a593Smuzhiyun 	init_completion(&ha->mbx_intr_comp);
3073*4882a593Smuzhiyun 	init_completion(&ha->dcbx_comp);
3074*4882a593Smuzhiyun 	init_completion(&ha->lb_portup_comp);
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 	set_bit(0, (unsigned long *) ha->vp_idx_map);
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	qla2x00_config_dma_addressing(ha);
3079*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3080*4882a593Smuzhiyun 	    "64 Bit addressing is %s.\n",
3081*4882a593Smuzhiyun 	    ha->flags.enable_64bit_addressing ? "enable" :
3082*4882a593Smuzhiyun 	    "disable");
3083*4882a593Smuzhiyun 	ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
3084*4882a593Smuzhiyun 	if (ret) {
3085*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, pdev, 0x0031,
3086*4882a593Smuzhiyun 		    "Failed to allocate memory for adapter, aborting.\n");
3087*4882a593Smuzhiyun 
3088*4882a593Smuzhiyun 		goto probe_hw_failed;
3089*4882a593Smuzhiyun 	}
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun 	req->max_q_depth = MAX_Q_DEPTH;
3092*4882a593Smuzhiyun 	if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
3093*4882a593Smuzhiyun 		req->max_q_depth = ql2xmaxqdepth;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 	base_vha = qla2x00_create_host(sht, ha);
3097*4882a593Smuzhiyun 	if (!base_vha) {
3098*4882a593Smuzhiyun 		ret = -ENOMEM;
3099*4882a593Smuzhiyun 		goto probe_hw_failed;
3100*4882a593Smuzhiyun 	}
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	pci_set_drvdata(pdev, base_vha);
3103*4882a593Smuzhiyun 	set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	host = base_vha->host;
3106*4882a593Smuzhiyun 	base_vha->req = req;
3107*4882a593Smuzhiyun 	if (IS_QLA2XXX_MIDTYPE(ha))
3108*4882a593Smuzhiyun 		base_vha->mgmt_svr_loop_id =
3109*4882a593Smuzhiyun 			qla2x00_reserve_mgmt_server_loop_id(base_vha);
3110*4882a593Smuzhiyun 	else
3111*4882a593Smuzhiyun 		base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3112*4882a593Smuzhiyun 						base_vha->vp_idx;
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	/* Setup fcport template structure. */
3115*4882a593Smuzhiyun 	ha->mr.fcport.vha = base_vha;
3116*4882a593Smuzhiyun 	ha->mr.fcport.port_type = FCT_UNKNOWN;
3117*4882a593Smuzhiyun 	ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3118*4882a593Smuzhiyun 	qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3119*4882a593Smuzhiyun 	ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3120*4882a593Smuzhiyun 	ha->mr.fcport.scan_state = 1;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 	/* Set the SG table size based on ISP type */
3123*4882a593Smuzhiyun 	if (!IS_FWI2_CAPABLE(ha)) {
3124*4882a593Smuzhiyun 		if (IS_QLA2100(ha))
3125*4882a593Smuzhiyun 			host->sg_tablesize = 32;
3126*4882a593Smuzhiyun 	} else {
3127*4882a593Smuzhiyun 		if (!IS_QLA82XX(ha))
3128*4882a593Smuzhiyun 			host->sg_tablesize = QLA_SG_ALL;
3129*4882a593Smuzhiyun 	}
3130*4882a593Smuzhiyun 	host->max_id = ha->max_fibre_devices;
3131*4882a593Smuzhiyun 	host->cmd_per_lun = 3;
3132*4882a593Smuzhiyun 	host->unique_id = host->host_no;
3133*4882a593Smuzhiyun 	if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
3134*4882a593Smuzhiyun 		host->max_cmd_len = 32;
3135*4882a593Smuzhiyun 	else
3136*4882a593Smuzhiyun 		host->max_cmd_len = MAX_CMDSZ;
3137*4882a593Smuzhiyun 	host->max_channel = MAX_BUSES - 1;
3138*4882a593Smuzhiyun 	/* Older HBAs support only 16-bit LUNs */
3139*4882a593Smuzhiyun 	if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3140*4882a593Smuzhiyun 	    ql2xmaxlun > 0xffff)
3141*4882a593Smuzhiyun 		host->max_lun = 0xffff;
3142*4882a593Smuzhiyun 	else
3143*4882a593Smuzhiyun 		host->max_lun = ql2xmaxlun;
3144*4882a593Smuzhiyun 	host->transportt = qla2xxx_transport_template;
3145*4882a593Smuzhiyun 	sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x0033,
3148*4882a593Smuzhiyun 	    "max_id=%d this_id=%d "
3149*4882a593Smuzhiyun 	    "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
3150*4882a593Smuzhiyun 	    "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
3151*4882a593Smuzhiyun 	    host->this_id, host->cmd_per_lun, host->unique_id,
3152*4882a593Smuzhiyun 	    host->max_cmd_len, host->max_channel, host->max_lun,
3153*4882a593Smuzhiyun 	    host->transportt, sht->vendor_id);
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	INIT_WORK(&base_vha->iocb_work, qla2x00_iocb_work_fn);
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	/* Set up the irqs */
3158*4882a593Smuzhiyun 	ret = qla2x00_request_irqs(ha, rsp);
3159*4882a593Smuzhiyun 	if (ret)
3160*4882a593Smuzhiyun 		goto probe_failed;
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 	/* Alloc arrays of request and response ring ptrs */
3163*4882a593Smuzhiyun 	ret = qla2x00_alloc_queues(ha, req, rsp);
3164*4882a593Smuzhiyun 	if (ret) {
3165*4882a593Smuzhiyun 		ql_log(ql_log_fatal, base_vha, 0x003d,
3166*4882a593Smuzhiyun 		    "Failed to allocate memory for queue pointers..."
3167*4882a593Smuzhiyun 		    "aborting.\n");
3168*4882a593Smuzhiyun 		ret = -ENODEV;
3169*4882a593Smuzhiyun 		goto probe_failed;
3170*4882a593Smuzhiyun 	}
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	if (ha->mqenable) {
3173*4882a593Smuzhiyun 		/* number of hardware queues supported by blk/scsi-mq*/
3174*4882a593Smuzhiyun 		host->nr_hw_queues = ha->max_qpairs;
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, base_vha, 0x0192,
3177*4882a593Smuzhiyun 			"blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
3178*4882a593Smuzhiyun 	} else {
3179*4882a593Smuzhiyun 		if (ql2xnvmeenable) {
3180*4882a593Smuzhiyun 			host->nr_hw_queues = ha->max_qpairs;
3181*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, base_vha, 0x0194,
3182*4882a593Smuzhiyun 			    "FC-NVMe support is enabled, HW queues=%d\n",
3183*4882a593Smuzhiyun 			    host->nr_hw_queues);
3184*4882a593Smuzhiyun 		} else {
3185*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, base_vha, 0x0193,
3186*4882a593Smuzhiyun 			    "blk/scsi-mq disabled.\n");
3187*4882a593Smuzhiyun 		}
3188*4882a593Smuzhiyun 	}
3189*4882a593Smuzhiyun 
3190*4882a593Smuzhiyun 	qlt_probe_one_stage1(base_vha, ha);
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	pci_save_state(pdev);
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	/* Assign back pointers */
3195*4882a593Smuzhiyun 	rsp->req = req;
3196*4882a593Smuzhiyun 	req->rsp = rsp;
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
3199*4882a593Smuzhiyun 		ha->rsp_q_map[0] = rsp;
3200*4882a593Smuzhiyun 		ha->req_q_map[0] = req;
3201*4882a593Smuzhiyun 		set_bit(0, ha->req_qid_map);
3202*4882a593Smuzhiyun 		set_bit(0, ha->rsp_qid_map);
3203*4882a593Smuzhiyun 	}
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	/* FWI2-capable only. */
3206*4882a593Smuzhiyun 	req->req_q_in = &ha->iobase->isp24.req_q_in;
3207*4882a593Smuzhiyun 	req->req_q_out = &ha->iobase->isp24.req_q_out;
3208*4882a593Smuzhiyun 	rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3209*4882a593Smuzhiyun 	rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
3210*4882a593Smuzhiyun 	if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3211*4882a593Smuzhiyun 	    IS_QLA28XX(ha)) {
3212*4882a593Smuzhiyun 		req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3213*4882a593Smuzhiyun 		req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3214*4882a593Smuzhiyun 		rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3215*4882a593Smuzhiyun 		rsp->rsp_q_out =  &ha->mqiobase->isp25mq.rsp_q_out;
3216*4882a593Smuzhiyun 	}
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
3219*4882a593Smuzhiyun 		req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3220*4882a593Smuzhiyun 		req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3221*4882a593Smuzhiyun 		rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3222*4882a593Smuzhiyun 		rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3223*4882a593Smuzhiyun 	}
3224*4882a593Smuzhiyun 
3225*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha)) {
3226*4882a593Smuzhiyun 		req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3227*4882a593Smuzhiyun 		rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3228*4882a593Smuzhiyun 		rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3229*4882a593Smuzhiyun 	}
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 	ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3232*4882a593Smuzhiyun 	    "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3233*4882a593Smuzhiyun 	    ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3234*4882a593Smuzhiyun 	ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3235*4882a593Smuzhiyun 	    "req->req_q_in=%p req->req_q_out=%p "
3236*4882a593Smuzhiyun 	    "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3237*4882a593Smuzhiyun 	    req->req_q_in, req->req_q_out,
3238*4882a593Smuzhiyun 	    rsp->rsp_q_in, rsp->rsp_q_out);
3239*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x003e,
3240*4882a593Smuzhiyun 	    "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3241*4882a593Smuzhiyun 	    ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3242*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x003f,
3243*4882a593Smuzhiyun 	    "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3244*4882a593Smuzhiyun 	    req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	ha->wq = alloc_workqueue("qla2xxx_wq", 0, 0);
3247*4882a593Smuzhiyun 	if (unlikely(!ha->wq)) {
3248*4882a593Smuzhiyun 		ret = -ENOMEM;
3249*4882a593Smuzhiyun 		goto probe_failed;
3250*4882a593Smuzhiyun 	}
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 	if (ha->isp_ops->initialize_adapter(base_vha)) {
3253*4882a593Smuzhiyun 		ql_log(ql_log_fatal, base_vha, 0x00d6,
3254*4882a593Smuzhiyun 		    "Failed to initialize adapter - Adapter flags %x.\n",
3255*4882a593Smuzhiyun 		    base_vha->device_flags);
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 		if (IS_QLA82XX(ha)) {
3258*4882a593Smuzhiyun 			qla82xx_idc_lock(ha);
3259*4882a593Smuzhiyun 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
3260*4882a593Smuzhiyun 				QLA8XXX_DEV_FAILED);
3261*4882a593Smuzhiyun 			qla82xx_idc_unlock(ha);
3262*4882a593Smuzhiyun 			ql_log(ql_log_fatal, base_vha, 0x00d7,
3263*4882a593Smuzhiyun 			    "HW State: FAILED.\n");
3264*4882a593Smuzhiyun 		} else if (IS_QLA8044(ha)) {
3265*4882a593Smuzhiyun 			qla8044_idc_lock(ha);
3266*4882a593Smuzhiyun 			qla8044_wr_direct(base_vha,
3267*4882a593Smuzhiyun 				QLA8044_CRB_DEV_STATE_INDEX,
3268*4882a593Smuzhiyun 				QLA8XXX_DEV_FAILED);
3269*4882a593Smuzhiyun 			qla8044_idc_unlock(ha);
3270*4882a593Smuzhiyun 			ql_log(ql_log_fatal, base_vha, 0x0150,
3271*4882a593Smuzhiyun 			    "HW State: FAILED.\n");
3272*4882a593Smuzhiyun 		}
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun 		ret = -ENODEV;
3275*4882a593Smuzhiyun 		goto probe_failed;
3276*4882a593Smuzhiyun 	}
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 	if (IS_QLAFX00(ha))
3279*4882a593Smuzhiyun 		host->can_queue = QLAFX00_MAX_CANQUEUE;
3280*4882a593Smuzhiyun 	else
3281*4882a593Smuzhiyun 		host->can_queue = req->num_outstanding_cmds - 10;
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x0032,
3284*4882a593Smuzhiyun 	    "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3285*4882a593Smuzhiyun 	    host->can_queue, base_vha->req,
3286*4882a593Smuzhiyun 	    base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3287*4882a593Smuzhiyun 
3288*4882a593Smuzhiyun 	if (ha->mqenable) {
3289*4882a593Smuzhiyun 		bool startit = false;
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 		if (QLA_TGT_MODE_ENABLED())
3292*4882a593Smuzhiyun 			startit = false;
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 		if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
3295*4882a593Smuzhiyun 			startit = true;
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 		/* Create start of day qpairs for Block MQ */
3298*4882a593Smuzhiyun 		for (i = 0; i < ha->max_qpairs; i++)
3299*4882a593Smuzhiyun 			qla2xxx_create_qpair(base_vha, 5, 0, startit);
3300*4882a593Smuzhiyun 	}
3301*4882a593Smuzhiyun 	qla_init_iocb_limit(base_vha);
3302*4882a593Smuzhiyun 
3303*4882a593Smuzhiyun 	if (ha->flags.running_gold_fw)
3304*4882a593Smuzhiyun 		goto skip_dpc;
3305*4882a593Smuzhiyun 
3306*4882a593Smuzhiyun 	/*
3307*4882a593Smuzhiyun 	 * Startup the kernel thread for this host adapter
3308*4882a593Smuzhiyun 	 */
3309*4882a593Smuzhiyun 	ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
3310*4882a593Smuzhiyun 	    "%s_dpc", base_vha->host_str);
3311*4882a593Smuzhiyun 	if (IS_ERR(ha->dpc_thread)) {
3312*4882a593Smuzhiyun 		ql_log(ql_log_fatal, base_vha, 0x00ed,
3313*4882a593Smuzhiyun 		    "Failed to start DPC thread.\n");
3314*4882a593Smuzhiyun 		ret = PTR_ERR(ha->dpc_thread);
3315*4882a593Smuzhiyun 		ha->dpc_thread = NULL;
3316*4882a593Smuzhiyun 		goto probe_failed;
3317*4882a593Smuzhiyun 	}
3318*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3319*4882a593Smuzhiyun 	    "DPC thread started successfully.\n");
3320*4882a593Smuzhiyun 
3321*4882a593Smuzhiyun 	/*
3322*4882a593Smuzhiyun 	 * If we're not coming up in initiator mode, we might sit for
3323*4882a593Smuzhiyun 	 * a while without waking up the dpc thread, which leads to a
3324*4882a593Smuzhiyun 	 * stuck process warning.  So just kick the dpc once here and
3325*4882a593Smuzhiyun 	 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3326*4882a593Smuzhiyun 	 */
3327*4882a593Smuzhiyun 	qla2xxx_wake_dpc(base_vha);
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3332*4882a593Smuzhiyun 		sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3333*4882a593Smuzhiyun 		ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3334*4882a593Smuzhiyun 		INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 		sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3337*4882a593Smuzhiyun 		ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3338*4882a593Smuzhiyun 		INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3339*4882a593Smuzhiyun 		INIT_WORK(&ha->idc_state_handler,
3340*4882a593Smuzhiyun 		    qla83xx_idc_state_handler_work);
3341*4882a593Smuzhiyun 		INIT_WORK(&ha->nic_core_unrecoverable,
3342*4882a593Smuzhiyun 		    qla83xx_nic_core_unrecoverable_work);
3343*4882a593Smuzhiyun 	}
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun skip_dpc:
3346*4882a593Smuzhiyun 	list_add_tail(&base_vha->list, &ha->vp_list);
3347*4882a593Smuzhiyun 	base_vha->host->irq = ha->pdev->irq;
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	/* Initialized the timer */
3350*4882a593Smuzhiyun 	qla2x00_start_timer(base_vha, WATCH_INTERVAL);
3351*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3352*4882a593Smuzhiyun 	    "Started qla2x00_timer with "
3353*4882a593Smuzhiyun 	    "interval=%d.\n", WATCH_INTERVAL);
3354*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3355*4882a593Smuzhiyun 	    "Detected hba at address=%p.\n",
3356*4882a593Smuzhiyun 	    ha);
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun 	if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
3359*4882a593Smuzhiyun 		if (ha->fw_attributes & BIT_4) {
3360*4882a593Smuzhiyun 			int prot = 0, guard;
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 			base_vha->flags.difdix_supported = 1;
3363*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3364*4882a593Smuzhiyun 			    "Registering for DIF/DIX type 1 and 3 protection.\n");
3365*4882a593Smuzhiyun 			if (ql2xenabledif == 1)
3366*4882a593Smuzhiyun 				prot = SHOST_DIX_TYPE0_PROTECTION;
3367*4882a593Smuzhiyun 			if (ql2xprotmask)
3368*4882a593Smuzhiyun 				scsi_host_set_prot(host, ql2xprotmask);
3369*4882a593Smuzhiyun 			else
3370*4882a593Smuzhiyun 				scsi_host_set_prot(host,
3371*4882a593Smuzhiyun 				    prot | SHOST_DIF_TYPE1_PROTECTION
3372*4882a593Smuzhiyun 				    | SHOST_DIF_TYPE2_PROTECTION
3373*4882a593Smuzhiyun 				    | SHOST_DIF_TYPE3_PROTECTION
3374*4882a593Smuzhiyun 				    | SHOST_DIX_TYPE1_PROTECTION
3375*4882a593Smuzhiyun 				    | SHOST_DIX_TYPE2_PROTECTION
3376*4882a593Smuzhiyun 				    | SHOST_DIX_TYPE3_PROTECTION);
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun 			guard = SHOST_DIX_GUARD_CRC;
3379*4882a593Smuzhiyun 
3380*4882a593Smuzhiyun 			if (IS_PI_IPGUARD_CAPABLE(ha) &&
3381*4882a593Smuzhiyun 			    (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3382*4882a593Smuzhiyun 				guard |= SHOST_DIX_GUARD_IP;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 			if (ql2xprotguard)
3385*4882a593Smuzhiyun 				scsi_host_set_guard(host, ql2xprotguard);
3386*4882a593Smuzhiyun 			else
3387*4882a593Smuzhiyun 				scsi_host_set_guard(host, guard);
3388*4882a593Smuzhiyun 		} else
3389*4882a593Smuzhiyun 			base_vha->flags.difdix_supported = 0;
3390*4882a593Smuzhiyun 	}
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 	ha->isp_ops->enable_intrs(ha);
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
3395*4882a593Smuzhiyun 		ret = qlafx00_fx_disc(base_vha,
3396*4882a593Smuzhiyun 			&base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3397*4882a593Smuzhiyun 		host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3398*4882a593Smuzhiyun 		    QLA_SG_ALL : 128;
3399*4882a593Smuzhiyun 	}
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun 	ret = scsi_add_host(host, &pdev->dev);
3402*4882a593Smuzhiyun 	if (ret)
3403*4882a593Smuzhiyun 		goto probe_failed;
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	base_vha->flags.init_done = 1;
3406*4882a593Smuzhiyun 	base_vha->flags.online = 1;
3407*4882a593Smuzhiyun 	ha->prev_minidump_failed = 0;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3410*4882a593Smuzhiyun 	    "Init done and hba is online.\n");
3411*4882a593Smuzhiyun 
3412*4882a593Smuzhiyun 	if (qla_ini_mode_enabled(base_vha) ||
3413*4882a593Smuzhiyun 		qla_dual_mode_enabled(base_vha))
3414*4882a593Smuzhiyun 		scsi_scan_host(host);
3415*4882a593Smuzhiyun 	else
3416*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, base_vha, 0x0122,
3417*4882a593Smuzhiyun 			"skipping scsi_scan_host() for non-initiator port\n");
3418*4882a593Smuzhiyun 
3419*4882a593Smuzhiyun 	qla2x00_alloc_sysfs_attr(base_vha);
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	if (IS_QLAFX00(ha)) {
3422*4882a593Smuzhiyun 		ret = qlafx00_fx_disc(base_vha,
3423*4882a593Smuzhiyun 			&base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun 		/* Register system information */
3426*4882a593Smuzhiyun 		ret =  qlafx00_fx_disc(base_vha,
3427*4882a593Smuzhiyun 			&base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3428*4882a593Smuzhiyun 	}
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun 	qla2x00_init_host_attr(base_vha);
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	qla2x00_dfs_setup(base_vha);
3433*4882a593Smuzhiyun 
3434*4882a593Smuzhiyun 	ql_log(ql_log_info, base_vha, 0x00fb,
3435*4882a593Smuzhiyun 	    "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
3436*4882a593Smuzhiyun 	ql_log(ql_log_info, base_vha, 0x00fc,
3437*4882a593Smuzhiyun 	    "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
3438*4882a593Smuzhiyun 	    pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3439*4882a593Smuzhiyun 						       sizeof(pci_info)),
3440*4882a593Smuzhiyun 	    pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3441*4882a593Smuzhiyun 	    base_vha->host_no,
3442*4882a593Smuzhiyun 	    ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	qlt_add_target(ha, base_vha);
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun 	clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	if (test_bit(UNLOADING, &base_vha->dpc_flags))
3449*4882a593Smuzhiyun 		return -ENODEV;
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun 	return 0;
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun probe_failed:
3454*4882a593Smuzhiyun 	if (base_vha->gnl.l) {
3455*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3456*4882a593Smuzhiyun 				base_vha->gnl.l, base_vha->gnl.ldma);
3457*4882a593Smuzhiyun 		base_vha->gnl.l = NULL;
3458*4882a593Smuzhiyun 	}
3459*4882a593Smuzhiyun 
3460*4882a593Smuzhiyun 	if (base_vha->timer_active)
3461*4882a593Smuzhiyun 		qla2x00_stop_timer(base_vha);
3462*4882a593Smuzhiyun 	base_vha->flags.online = 0;
3463*4882a593Smuzhiyun 	if (ha->dpc_thread) {
3464*4882a593Smuzhiyun 		struct task_struct *t = ha->dpc_thread;
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 		ha->dpc_thread = NULL;
3467*4882a593Smuzhiyun 		kthread_stop(t);
3468*4882a593Smuzhiyun 	}
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 	qla2x00_free_device(base_vha);
3471*4882a593Smuzhiyun 	scsi_host_put(base_vha->host);
3472*4882a593Smuzhiyun 	/*
3473*4882a593Smuzhiyun 	 * Need to NULL out local req/rsp after
3474*4882a593Smuzhiyun 	 * qla2x00_free_device => qla2x00_free_queues frees
3475*4882a593Smuzhiyun 	 * what these are pointing to. Or else we'll
3476*4882a593Smuzhiyun 	 * fall over below in qla2x00_free_req/rsp_que.
3477*4882a593Smuzhiyun 	 */
3478*4882a593Smuzhiyun 	req = NULL;
3479*4882a593Smuzhiyun 	rsp = NULL;
3480*4882a593Smuzhiyun 
3481*4882a593Smuzhiyun probe_hw_failed:
3482*4882a593Smuzhiyun 	qla2x00_mem_free(ha);
3483*4882a593Smuzhiyun 	qla2x00_free_req_que(ha, req);
3484*4882a593Smuzhiyun 	qla2x00_free_rsp_que(ha, rsp);
3485*4882a593Smuzhiyun 	qla2x00_clear_drv_active(ha);
3486*4882a593Smuzhiyun 
3487*4882a593Smuzhiyun iospace_config_failed:
3488*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha)) {
3489*4882a593Smuzhiyun 		if (!ha->nx_pcibase)
3490*4882a593Smuzhiyun 			iounmap((device_reg_t *)ha->nx_pcibase);
3491*4882a593Smuzhiyun 		if (!ql2xdbwr)
3492*4882a593Smuzhiyun 			iounmap((device_reg_t *)ha->nxdb_wr_ptr);
3493*4882a593Smuzhiyun 	} else {
3494*4882a593Smuzhiyun 		if (ha->iobase)
3495*4882a593Smuzhiyun 			iounmap(ha->iobase);
3496*4882a593Smuzhiyun 		if (ha->cregbase)
3497*4882a593Smuzhiyun 			iounmap(ha->cregbase);
3498*4882a593Smuzhiyun 	}
3499*4882a593Smuzhiyun 	pci_release_selected_regions(ha->pdev, ha->bars);
3500*4882a593Smuzhiyun 	kfree(ha);
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun disable_device:
3503*4882a593Smuzhiyun 	pci_disable_device(pdev);
3504*4882a593Smuzhiyun 	return ret;
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun 
__qla_set_remove_flag(scsi_qla_host_t * base_vha)3507*4882a593Smuzhiyun static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun 	scsi_qla_host_t *vp;
3510*4882a593Smuzhiyun 	unsigned long flags;
3511*4882a593Smuzhiyun 	struct qla_hw_data *ha;
3512*4882a593Smuzhiyun 
3513*4882a593Smuzhiyun 	if (!base_vha)
3514*4882a593Smuzhiyun 		return;
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	ha = base_vha->hw;
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->vport_slock, flags);
3519*4882a593Smuzhiyun 	list_for_each_entry(vp, &ha->vp_list, list)
3520*4882a593Smuzhiyun 		set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3521*4882a593Smuzhiyun 
3522*4882a593Smuzhiyun 	/*
3523*4882a593Smuzhiyun 	 * Indicate device removal to prevent future board_disable
3524*4882a593Smuzhiyun 	 * and wait until any pending board_disable has completed.
3525*4882a593Smuzhiyun 	 */
3526*4882a593Smuzhiyun 	set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3527*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->vport_slock, flags);
3528*4882a593Smuzhiyun }
3529*4882a593Smuzhiyun 
3530*4882a593Smuzhiyun static void
qla2x00_shutdown(struct pci_dev * pdev)3531*4882a593Smuzhiyun qla2x00_shutdown(struct pci_dev *pdev)
3532*4882a593Smuzhiyun {
3533*4882a593Smuzhiyun 	scsi_qla_host_t *vha;
3534*4882a593Smuzhiyun 	struct qla_hw_data  *ha;
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun 	vha = pci_get_drvdata(pdev);
3537*4882a593Smuzhiyun 	ha = vha->hw;
3538*4882a593Smuzhiyun 
3539*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xfffa,
3540*4882a593Smuzhiyun 		"Adapter shutdown\n");
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun 	/*
3543*4882a593Smuzhiyun 	 * Prevent future board_disable and wait
3544*4882a593Smuzhiyun 	 * until any pending board_disable has completed.
3545*4882a593Smuzhiyun 	 */
3546*4882a593Smuzhiyun 	__qla_set_remove_flag(vha);
3547*4882a593Smuzhiyun 	cancel_work_sync(&ha->board_disable);
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun 	if (!atomic_read(&pdev->enable_cnt))
3550*4882a593Smuzhiyun 		return;
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun 	/* Notify ISPFX00 firmware */
3553*4882a593Smuzhiyun 	if (IS_QLAFX00(ha))
3554*4882a593Smuzhiyun 		qlafx00_driver_shutdown(vha, 20);
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun 	/* Turn-off FCE trace */
3557*4882a593Smuzhiyun 	if (ha->flags.fce_enabled) {
3558*4882a593Smuzhiyun 		qla2x00_disable_fce_trace(vha, NULL, NULL);
3559*4882a593Smuzhiyun 		ha->flags.fce_enabled = 0;
3560*4882a593Smuzhiyun 	}
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun 	/* Turn-off EFT trace */
3563*4882a593Smuzhiyun 	if (ha->eft)
3564*4882a593Smuzhiyun 		qla2x00_disable_eft_trace(vha);
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 	if (IS_QLA25XX(ha) ||  IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3567*4882a593Smuzhiyun 	    IS_QLA28XX(ha)) {
3568*4882a593Smuzhiyun 		if (ha->flags.fw_started)
3569*4882a593Smuzhiyun 			qla2x00_abort_isp_cleanup(vha);
3570*4882a593Smuzhiyun 	} else {
3571*4882a593Smuzhiyun 		/* Stop currently executing firmware. */
3572*4882a593Smuzhiyun 		qla2x00_try_to_stop_firmware(vha);
3573*4882a593Smuzhiyun 	}
3574*4882a593Smuzhiyun 
3575*4882a593Smuzhiyun 	/* Disable timer */
3576*4882a593Smuzhiyun 	if (vha->timer_active)
3577*4882a593Smuzhiyun 		qla2x00_stop_timer(vha);
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 	/* Turn adapter off line */
3580*4882a593Smuzhiyun 	vha->flags.online = 0;
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun 	/* turn-off interrupts on the card */
3583*4882a593Smuzhiyun 	if (ha->interrupts_on) {
3584*4882a593Smuzhiyun 		vha->flags.init_done = 0;
3585*4882a593Smuzhiyun 		ha->isp_ops->disable_intrs(ha);
3586*4882a593Smuzhiyun 	}
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 	qla2x00_free_irqs(vha);
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun 	qla2x00_free_fw_dump(ha);
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun 	pci_disable_device(pdev);
3593*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xfffe,
3594*4882a593Smuzhiyun 		"Adapter shutdown successfully.\n");
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun /* Deletes all the virtual ports for a given ha */
3598*4882a593Smuzhiyun static void
qla2x00_delete_all_vps(struct qla_hw_data * ha,scsi_qla_host_t * base_vha)3599*4882a593Smuzhiyun qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
3600*4882a593Smuzhiyun {
3601*4882a593Smuzhiyun 	scsi_qla_host_t *vha;
3602*4882a593Smuzhiyun 	unsigned long flags;
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 	mutex_lock(&ha->vport_lock);
3605*4882a593Smuzhiyun 	while (ha->cur_vport_count) {
3606*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->vport_slock, flags);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 		BUG_ON(base_vha->list.next == &ha->vp_list);
3609*4882a593Smuzhiyun 		/* This assumes first entry in ha->vp_list is always base vha */
3610*4882a593Smuzhiyun 		vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
3611*4882a593Smuzhiyun 		scsi_host_get(vha->host);
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->vport_slock, flags);
3614*4882a593Smuzhiyun 		mutex_unlock(&ha->vport_lock);
3615*4882a593Smuzhiyun 
3616*4882a593Smuzhiyun 		qla_nvme_delete(vha);
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun 		fc_vport_terminate(vha->fc_vport);
3619*4882a593Smuzhiyun 		scsi_host_put(vha->host);
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 		mutex_lock(&ha->vport_lock);
3622*4882a593Smuzhiyun 	}
3623*4882a593Smuzhiyun 	mutex_unlock(&ha->vport_lock);
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun /* Stops all deferred work threads */
3627*4882a593Smuzhiyun static void
qla2x00_destroy_deferred_work(struct qla_hw_data * ha)3628*4882a593Smuzhiyun qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun 	/* Cancel all work and destroy DPC workqueues */
3631*4882a593Smuzhiyun 	if (ha->dpc_lp_wq) {
3632*4882a593Smuzhiyun 		cancel_work_sync(&ha->idc_aen);
3633*4882a593Smuzhiyun 		destroy_workqueue(ha->dpc_lp_wq);
3634*4882a593Smuzhiyun 		ha->dpc_lp_wq = NULL;
3635*4882a593Smuzhiyun 	}
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 	if (ha->dpc_hp_wq) {
3638*4882a593Smuzhiyun 		cancel_work_sync(&ha->nic_core_reset);
3639*4882a593Smuzhiyun 		cancel_work_sync(&ha->idc_state_handler);
3640*4882a593Smuzhiyun 		cancel_work_sync(&ha->nic_core_unrecoverable);
3641*4882a593Smuzhiyun 		destroy_workqueue(ha->dpc_hp_wq);
3642*4882a593Smuzhiyun 		ha->dpc_hp_wq = NULL;
3643*4882a593Smuzhiyun 	}
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 	/* Kill the kernel thread for this host */
3646*4882a593Smuzhiyun 	if (ha->dpc_thread) {
3647*4882a593Smuzhiyun 		struct task_struct *t = ha->dpc_thread;
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 		/*
3650*4882a593Smuzhiyun 		 * qla2xxx_wake_dpc checks for ->dpc_thread
3651*4882a593Smuzhiyun 		 * so we need to zero it out.
3652*4882a593Smuzhiyun 		 */
3653*4882a593Smuzhiyun 		ha->dpc_thread = NULL;
3654*4882a593Smuzhiyun 		kthread_stop(t);
3655*4882a593Smuzhiyun 	}
3656*4882a593Smuzhiyun }
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun static void
qla2x00_unmap_iobases(struct qla_hw_data * ha)3659*4882a593Smuzhiyun qla2x00_unmap_iobases(struct qla_hw_data *ha)
3660*4882a593Smuzhiyun {
3661*4882a593Smuzhiyun 	if (IS_QLA82XX(ha)) {
3662*4882a593Smuzhiyun 
3663*4882a593Smuzhiyun 		iounmap((device_reg_t *)ha->nx_pcibase);
3664*4882a593Smuzhiyun 		if (!ql2xdbwr)
3665*4882a593Smuzhiyun 			iounmap((device_reg_t *)ha->nxdb_wr_ptr);
3666*4882a593Smuzhiyun 	} else {
3667*4882a593Smuzhiyun 		if (ha->iobase)
3668*4882a593Smuzhiyun 			iounmap(ha->iobase);
3669*4882a593Smuzhiyun 
3670*4882a593Smuzhiyun 		if (ha->cregbase)
3671*4882a593Smuzhiyun 			iounmap(ha->cregbase);
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 		if (ha->mqiobase)
3674*4882a593Smuzhiyun 			iounmap(ha->mqiobase);
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun 		if (ha->msixbase)
3677*4882a593Smuzhiyun 			iounmap(ha->msixbase);
3678*4882a593Smuzhiyun 	}
3679*4882a593Smuzhiyun }
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun static void
qla2x00_clear_drv_active(struct qla_hw_data * ha)3682*4882a593Smuzhiyun qla2x00_clear_drv_active(struct qla_hw_data *ha)
3683*4882a593Smuzhiyun {
3684*4882a593Smuzhiyun 	if (IS_QLA8044(ha)) {
3685*4882a593Smuzhiyun 		qla8044_idc_lock(ha);
3686*4882a593Smuzhiyun 		qla8044_clear_drv_active(ha);
3687*4882a593Smuzhiyun 		qla8044_idc_unlock(ha);
3688*4882a593Smuzhiyun 	} else if (IS_QLA82XX(ha)) {
3689*4882a593Smuzhiyun 		qla82xx_idc_lock(ha);
3690*4882a593Smuzhiyun 		qla82xx_clear_drv_active(ha);
3691*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
3692*4882a593Smuzhiyun 	}
3693*4882a593Smuzhiyun }
3694*4882a593Smuzhiyun 
3695*4882a593Smuzhiyun static void
qla2x00_remove_one(struct pci_dev * pdev)3696*4882a593Smuzhiyun qla2x00_remove_one(struct pci_dev *pdev)
3697*4882a593Smuzhiyun {
3698*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha;
3699*4882a593Smuzhiyun 	struct qla_hw_data  *ha;
3700*4882a593Smuzhiyun 
3701*4882a593Smuzhiyun 	base_vha = pci_get_drvdata(pdev);
3702*4882a593Smuzhiyun 	ha = base_vha->hw;
3703*4882a593Smuzhiyun 	ql_log(ql_log_info, base_vha, 0xb079,
3704*4882a593Smuzhiyun 	    "Removing driver\n");
3705*4882a593Smuzhiyun 	__qla_set_remove_flag(base_vha);
3706*4882a593Smuzhiyun 	cancel_work_sync(&ha->board_disable);
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	/*
3709*4882a593Smuzhiyun 	 * If the PCI device is disabled then there was a PCI-disconnect and
3710*4882a593Smuzhiyun 	 * qla2x00_disable_board_on_pci_error has taken care of most of the
3711*4882a593Smuzhiyun 	 * resources.
3712*4882a593Smuzhiyun 	 */
3713*4882a593Smuzhiyun 	if (!atomic_read(&pdev->enable_cnt)) {
3714*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3715*4882a593Smuzhiyun 		    base_vha->gnl.l, base_vha->gnl.ldma);
3716*4882a593Smuzhiyun 		base_vha->gnl.l = NULL;
3717*4882a593Smuzhiyun 		scsi_host_put(base_vha->host);
3718*4882a593Smuzhiyun 		kfree(ha);
3719*4882a593Smuzhiyun 		pci_set_drvdata(pdev, NULL);
3720*4882a593Smuzhiyun 		return;
3721*4882a593Smuzhiyun 	}
3722*4882a593Smuzhiyun 	qla2x00_wait_for_hba_ready(base_vha);
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	/*
3725*4882a593Smuzhiyun 	 * if UNLOADING flag is already set, then continue unload,
3726*4882a593Smuzhiyun 	 * where it was set first.
3727*4882a593Smuzhiyun 	 */
3728*4882a593Smuzhiyun 	if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3729*4882a593Smuzhiyun 		return;
3730*4882a593Smuzhiyun 
3731*4882a593Smuzhiyun 	if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3732*4882a593Smuzhiyun 	    IS_QLA28XX(ha)) {
3733*4882a593Smuzhiyun 		if (ha->flags.fw_started)
3734*4882a593Smuzhiyun 			qla2x00_abort_isp_cleanup(base_vha);
3735*4882a593Smuzhiyun 	} else if (!IS_QLAFX00(ha)) {
3736*4882a593Smuzhiyun 		if (IS_QLA8031(ha)) {
3737*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3738*4882a593Smuzhiyun 			    "Clearing fcoe driver presence.\n");
3739*4882a593Smuzhiyun 			if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3740*4882a593Smuzhiyun 				ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3741*4882a593Smuzhiyun 				    "Error while clearing DRV-Presence.\n");
3742*4882a593Smuzhiyun 		}
3743*4882a593Smuzhiyun 
3744*4882a593Smuzhiyun 		qla2x00_try_to_stop_firmware(base_vha);
3745*4882a593Smuzhiyun 	}
3746*4882a593Smuzhiyun 
3747*4882a593Smuzhiyun 	qla2x00_wait_for_sess_deletion(base_vha);
3748*4882a593Smuzhiyun 
3749*4882a593Smuzhiyun 	qla_nvme_delete(base_vha);
3750*4882a593Smuzhiyun 
3751*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev,
3752*4882a593Smuzhiyun 		base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
3753*4882a593Smuzhiyun 
3754*4882a593Smuzhiyun 	base_vha->gnl.l = NULL;
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	vfree(base_vha->scan.l);
3757*4882a593Smuzhiyun 
3758*4882a593Smuzhiyun 	if (IS_QLAFX00(ha))
3759*4882a593Smuzhiyun 		qlafx00_driver_shutdown(base_vha, 20);
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun 	qla2x00_delete_all_vps(ha, base_vha);
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	qla2x00_dfs_remove(base_vha);
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun 	qla84xx_put_chip(base_vha);
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun 	/* Disable timer */
3768*4882a593Smuzhiyun 	if (base_vha->timer_active)
3769*4882a593Smuzhiyun 		qla2x00_stop_timer(base_vha);
3770*4882a593Smuzhiyun 
3771*4882a593Smuzhiyun 	base_vha->flags.online = 0;
3772*4882a593Smuzhiyun 
3773*4882a593Smuzhiyun 	/* free DMA memory */
3774*4882a593Smuzhiyun 	if (ha->exlogin_buf)
3775*4882a593Smuzhiyun 		qla2x00_free_exlogin_buffer(ha);
3776*4882a593Smuzhiyun 
3777*4882a593Smuzhiyun 	/* free DMA memory */
3778*4882a593Smuzhiyun 	if (ha->exchoffld_buf)
3779*4882a593Smuzhiyun 		qla2x00_free_exchoffld_buffer(ha);
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 	qla2x00_destroy_deferred_work(ha);
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	qlt_remove_target(ha, base_vha);
3784*4882a593Smuzhiyun 
3785*4882a593Smuzhiyun 	qla2x00_free_sysfs_attr(base_vha, true);
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	fc_remove_host(base_vha->host);
3788*4882a593Smuzhiyun 	qlt_remove_target_resources(ha);
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	scsi_remove_host(base_vha->host);
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun 	qla2x00_free_device(base_vha);
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 	qla2x00_clear_drv_active(ha);
3795*4882a593Smuzhiyun 
3796*4882a593Smuzhiyun 	scsi_host_put(base_vha->host);
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	qla2x00_unmap_iobases(ha);
3799*4882a593Smuzhiyun 
3800*4882a593Smuzhiyun 	pci_release_selected_regions(ha->pdev, ha->bars);
3801*4882a593Smuzhiyun 	kfree(ha);
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	pci_disable_pcie_error_reporting(pdev);
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun 	pci_disable_device(pdev);
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun static inline void
qla24xx_free_purex_list(struct purex_list * list)3809*4882a593Smuzhiyun qla24xx_free_purex_list(struct purex_list *list)
3810*4882a593Smuzhiyun {
3811*4882a593Smuzhiyun 	struct list_head *item, *next;
3812*4882a593Smuzhiyun 	ulong flags;
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun 	spin_lock_irqsave(&list->lock, flags);
3815*4882a593Smuzhiyun 	list_for_each_safe(item, next, &list->head) {
3816*4882a593Smuzhiyun 		list_del(item);
3817*4882a593Smuzhiyun 		kfree(list_entry(item, struct purex_item, list));
3818*4882a593Smuzhiyun 	}
3819*4882a593Smuzhiyun 	spin_unlock_irqrestore(&list->lock, flags);
3820*4882a593Smuzhiyun }
3821*4882a593Smuzhiyun 
3822*4882a593Smuzhiyun static void
qla2x00_free_device(scsi_qla_host_t * vha)3823*4882a593Smuzhiyun qla2x00_free_device(scsi_qla_host_t *vha)
3824*4882a593Smuzhiyun {
3825*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3826*4882a593Smuzhiyun 
3827*4882a593Smuzhiyun 	qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 	/* Disable timer */
3830*4882a593Smuzhiyun 	if (vha->timer_active)
3831*4882a593Smuzhiyun 		qla2x00_stop_timer(vha);
3832*4882a593Smuzhiyun 
3833*4882a593Smuzhiyun 	qla25xx_delete_queues(vha);
3834*4882a593Smuzhiyun 	vha->flags.online = 0;
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun 	/* turn-off interrupts on the card */
3837*4882a593Smuzhiyun 	if (ha->interrupts_on) {
3838*4882a593Smuzhiyun 		vha->flags.init_done = 0;
3839*4882a593Smuzhiyun 		ha->isp_ops->disable_intrs(ha);
3840*4882a593Smuzhiyun 	}
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun 	qla2x00_free_fcports(vha);
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 	qla2x00_free_irqs(vha);
3845*4882a593Smuzhiyun 
3846*4882a593Smuzhiyun 	/* Flush the work queue and remove it */
3847*4882a593Smuzhiyun 	if (ha->wq) {
3848*4882a593Smuzhiyun 		flush_workqueue(ha->wq);
3849*4882a593Smuzhiyun 		destroy_workqueue(ha->wq);
3850*4882a593Smuzhiyun 		ha->wq = NULL;
3851*4882a593Smuzhiyun 	}
3852*4882a593Smuzhiyun 
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun 	qla24xx_free_purex_list(&vha->purex_list);
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 	qla2x00_mem_free(ha);
3857*4882a593Smuzhiyun 
3858*4882a593Smuzhiyun 	qla82xx_md_free(vha);
3859*4882a593Smuzhiyun 
3860*4882a593Smuzhiyun 	qla2x00_free_queues(ha);
3861*4882a593Smuzhiyun }
3862*4882a593Smuzhiyun 
qla2x00_free_fcports(struct scsi_qla_host * vha)3863*4882a593Smuzhiyun void qla2x00_free_fcports(struct scsi_qla_host *vha)
3864*4882a593Smuzhiyun {
3865*4882a593Smuzhiyun 	fc_port_t *fcport, *tfcport;
3866*4882a593Smuzhiyun 
3867*4882a593Smuzhiyun 	list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
3868*4882a593Smuzhiyun 		qla2x00_free_fcport(fcport);
3869*4882a593Smuzhiyun }
3870*4882a593Smuzhiyun 
3871*4882a593Smuzhiyun static inline void
qla2x00_schedule_rport_del(struct scsi_qla_host * vha,fc_port_t * fcport)3872*4882a593Smuzhiyun qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
3873*4882a593Smuzhiyun {
3874*4882a593Smuzhiyun 	int now;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 	if (!fcport->rport)
3877*4882a593Smuzhiyun 		return;
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun 	if (fcport->rport) {
3880*4882a593Smuzhiyun 		ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
3881*4882a593Smuzhiyun 		    "%s %8phN. rport %p roles %x\n",
3882*4882a593Smuzhiyun 		    __func__, fcport->port_name, fcport->rport,
3883*4882a593Smuzhiyun 		    fcport->rport->roles);
3884*4882a593Smuzhiyun 		fc_remote_port_delete(fcport->rport);
3885*4882a593Smuzhiyun 	}
3886*4882a593Smuzhiyun 	qlt_do_generation_tick(vha, &now);
3887*4882a593Smuzhiyun }
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun /*
3890*4882a593Smuzhiyun  * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3891*4882a593Smuzhiyun  *
3892*4882a593Smuzhiyun  * Input: ha = adapter block pointer.  fcport = port structure pointer.
3893*4882a593Smuzhiyun  *
3894*4882a593Smuzhiyun  * Return: None.
3895*4882a593Smuzhiyun  *
3896*4882a593Smuzhiyun  * Context:
3897*4882a593Smuzhiyun  */
qla2x00_mark_device_lost(scsi_qla_host_t * vha,fc_port_t * fcport,int do_login)3898*4882a593Smuzhiyun void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
3899*4882a593Smuzhiyun     int do_login)
3900*4882a593Smuzhiyun {
3901*4882a593Smuzhiyun 	if (IS_QLAFX00(vha->hw)) {
3902*4882a593Smuzhiyun 		qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
3903*4882a593Smuzhiyun 		qla2x00_schedule_rport_del(vha, fcport);
3904*4882a593Smuzhiyun 		return;
3905*4882a593Smuzhiyun 	}
3906*4882a593Smuzhiyun 
3907*4882a593Smuzhiyun 	if (atomic_read(&fcport->state) == FCS_ONLINE &&
3908*4882a593Smuzhiyun 	    vha->vp_idx == fcport->vha->vp_idx) {
3909*4882a593Smuzhiyun 		qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
3910*4882a593Smuzhiyun 		qla2x00_schedule_rport_del(vha, fcport);
3911*4882a593Smuzhiyun 	}
3912*4882a593Smuzhiyun 	/*
3913*4882a593Smuzhiyun 	 * We may need to retry the login, so don't change the state of the
3914*4882a593Smuzhiyun 	 * port but do the retries.
3915*4882a593Smuzhiyun 	 */
3916*4882a593Smuzhiyun 	if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
3917*4882a593Smuzhiyun 		qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
3918*4882a593Smuzhiyun 
3919*4882a593Smuzhiyun 	if (!do_login)
3920*4882a593Smuzhiyun 		return;
3921*4882a593Smuzhiyun 
3922*4882a593Smuzhiyun 	set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
3923*4882a593Smuzhiyun }
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun void
qla2x00_mark_all_devices_lost(scsi_qla_host_t * vha)3926*4882a593Smuzhiyun qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
3927*4882a593Smuzhiyun {
3928*4882a593Smuzhiyun 	fc_port_t *fcport;
3929*4882a593Smuzhiyun 
3930*4882a593Smuzhiyun 	ql_dbg(ql_dbg_disc, vha, 0x20f1,
3931*4882a593Smuzhiyun 	    "Mark all dev lost\n");
3932*4882a593Smuzhiyun 
3933*4882a593Smuzhiyun 	list_for_each_entry(fcport, &vha->vp_fcports, list) {
3934*4882a593Smuzhiyun 		if (fcport->loop_id != FC_NO_LOOP_ID &&
3935*4882a593Smuzhiyun 		    (fcport->flags & FCF_FCP2_DEVICE) &&
3936*4882a593Smuzhiyun 		    fcport->port_type == FCT_TARGET &&
3937*4882a593Smuzhiyun 		    !qla2x00_reset_active(vha)) {
3938*4882a593Smuzhiyun 			ql_dbg(ql_dbg_disc, vha, 0x211a,
3939*4882a593Smuzhiyun 			       "Delaying session delete for FCP2 flags 0x%x port_type = 0x%x port_id=%06x %phC",
3940*4882a593Smuzhiyun 			       fcport->flags, fcport->port_type,
3941*4882a593Smuzhiyun 			       fcport->d_id.b24, fcport->port_name);
3942*4882a593Smuzhiyun 			continue;
3943*4882a593Smuzhiyun 		}
3944*4882a593Smuzhiyun 		fcport->scan_state = 0;
3945*4882a593Smuzhiyun 		qlt_schedule_sess_for_deletion(fcport);
3946*4882a593Smuzhiyun 	}
3947*4882a593Smuzhiyun }
3948*4882a593Smuzhiyun 
qla2x00_set_reserved_loop_ids(struct qla_hw_data * ha)3949*4882a593Smuzhiyun static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
3950*4882a593Smuzhiyun {
3951*4882a593Smuzhiyun 	int i;
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 	if (IS_FWI2_CAPABLE(ha))
3954*4882a593Smuzhiyun 		return;
3955*4882a593Smuzhiyun 
3956*4882a593Smuzhiyun 	for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
3957*4882a593Smuzhiyun 		set_bit(i, ha->loop_id_map);
3958*4882a593Smuzhiyun 	set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
3959*4882a593Smuzhiyun 	set_bit(BROADCAST, ha->loop_id_map);
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun /*
3963*4882a593Smuzhiyun * qla2x00_mem_alloc
3964*4882a593Smuzhiyun *      Allocates adapter memory.
3965*4882a593Smuzhiyun *
3966*4882a593Smuzhiyun * Returns:
3967*4882a593Smuzhiyun *      0  = success.
3968*4882a593Smuzhiyun *      !0  = failure.
3969*4882a593Smuzhiyun */
3970*4882a593Smuzhiyun static int
qla2x00_mem_alloc(struct qla_hw_data * ha,uint16_t req_len,uint16_t rsp_len,struct req_que ** req,struct rsp_que ** rsp)3971*4882a593Smuzhiyun qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
3972*4882a593Smuzhiyun 	struct req_que **req, struct rsp_que **rsp)
3973*4882a593Smuzhiyun {
3974*4882a593Smuzhiyun 	char	name[16];
3975*4882a593Smuzhiyun 
3976*4882a593Smuzhiyun 	ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
3977*4882a593Smuzhiyun 		&ha->init_cb_dma, GFP_KERNEL);
3978*4882a593Smuzhiyun 	if (!ha->init_cb)
3979*4882a593Smuzhiyun 		goto fail;
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 	if (qlt_mem_alloc(ha) < 0)
3982*4882a593Smuzhiyun 		goto fail_free_init_cb;
3983*4882a593Smuzhiyun 
3984*4882a593Smuzhiyun 	ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
3985*4882a593Smuzhiyun 		qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
3986*4882a593Smuzhiyun 	if (!ha->gid_list)
3987*4882a593Smuzhiyun 		goto fail_free_tgt_mem;
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
3990*4882a593Smuzhiyun 	if (!ha->srb_mempool)
3991*4882a593Smuzhiyun 		goto fail_free_gid_list;
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha)) {
3994*4882a593Smuzhiyun 		/* Allocate cache for CT6 Ctx. */
3995*4882a593Smuzhiyun 		if (!ctx_cachep) {
3996*4882a593Smuzhiyun 			ctx_cachep = kmem_cache_create("qla2xxx_ctx",
3997*4882a593Smuzhiyun 				sizeof(struct ct6_dsd), 0,
3998*4882a593Smuzhiyun 				SLAB_HWCACHE_ALIGN, NULL);
3999*4882a593Smuzhiyun 			if (!ctx_cachep)
4000*4882a593Smuzhiyun 				goto fail_free_srb_mempool;
4001*4882a593Smuzhiyun 		}
4002*4882a593Smuzhiyun 		ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4003*4882a593Smuzhiyun 			ctx_cachep);
4004*4882a593Smuzhiyun 		if (!ha->ctx_mempool)
4005*4882a593Smuzhiyun 			goto fail_free_srb_mempool;
4006*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4007*4882a593Smuzhiyun 		    "ctx_cachep=%p ctx_mempool=%p.\n",
4008*4882a593Smuzhiyun 		    ctx_cachep, ha->ctx_mempool);
4009*4882a593Smuzhiyun 	}
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun 	/* Get memory for cached NVRAM */
4012*4882a593Smuzhiyun 	ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4013*4882a593Smuzhiyun 	if (!ha->nvram)
4014*4882a593Smuzhiyun 		goto fail_free_ctx_mempool;
4015*4882a593Smuzhiyun 
4016*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4017*4882a593Smuzhiyun 		ha->pdev->device);
4018*4882a593Smuzhiyun 	ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4019*4882a593Smuzhiyun 		DMA_POOL_SIZE, 8, 0);
4020*4882a593Smuzhiyun 	if (!ha->s_dma_pool)
4021*4882a593Smuzhiyun 		goto fail_free_nvram;
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4024*4882a593Smuzhiyun 	    "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4025*4882a593Smuzhiyun 	    ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	if (IS_P3P_TYPE(ha) || ql2xenabledif) {
4028*4882a593Smuzhiyun 		ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4029*4882a593Smuzhiyun 			DSD_LIST_DMA_POOL_SIZE, 8, 0);
4030*4882a593Smuzhiyun 		if (!ha->dl_dma_pool) {
4031*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4032*4882a593Smuzhiyun 			    "Failed to allocate memory for dl_dma_pool.\n");
4033*4882a593Smuzhiyun 			goto fail_s_dma_pool;
4034*4882a593Smuzhiyun 		}
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 		ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4037*4882a593Smuzhiyun 			FCP_CMND_DMA_POOL_SIZE, 8, 0);
4038*4882a593Smuzhiyun 		if (!ha->fcp_cmnd_dma_pool) {
4039*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4040*4882a593Smuzhiyun 			    "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
4041*4882a593Smuzhiyun 			goto fail_dl_dma_pool;
4042*4882a593Smuzhiyun 		}
4043*4882a593Smuzhiyun 
4044*4882a593Smuzhiyun 		if (ql2xenabledif) {
4045*4882a593Smuzhiyun 			u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4046*4882a593Smuzhiyun 			struct dsd_dma *dsd, *nxt;
4047*4882a593Smuzhiyun 			uint i;
4048*4882a593Smuzhiyun 			/* Creata a DMA pool of buffers for DIF bundling */
4049*4882a593Smuzhiyun 			ha->dif_bundl_pool = dma_pool_create(name,
4050*4882a593Smuzhiyun 			    &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4051*4882a593Smuzhiyun 			if (!ha->dif_bundl_pool) {
4052*4882a593Smuzhiyun 				ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4053*4882a593Smuzhiyun 				    "%s: failed create dif_bundl_pool\n",
4054*4882a593Smuzhiyun 				    __func__);
4055*4882a593Smuzhiyun 				goto fail_dif_bundl_dma_pool;
4056*4882a593Smuzhiyun 			}
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun 			INIT_LIST_HEAD(&ha->pool.good.head);
4059*4882a593Smuzhiyun 			INIT_LIST_HEAD(&ha->pool.unusable.head);
4060*4882a593Smuzhiyun 			ha->pool.good.count = 0;
4061*4882a593Smuzhiyun 			ha->pool.unusable.count = 0;
4062*4882a593Smuzhiyun 			for (i = 0; i < 128; i++) {
4063*4882a593Smuzhiyun 				dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4064*4882a593Smuzhiyun 				if (!dsd) {
4065*4882a593Smuzhiyun 					ql_dbg_pci(ql_dbg_init, ha->pdev,
4066*4882a593Smuzhiyun 					    0xe0ee, "%s: failed alloc dsd\n",
4067*4882a593Smuzhiyun 					    __func__);
4068*4882a593Smuzhiyun 					return -ENOMEM;
4069*4882a593Smuzhiyun 				}
4070*4882a593Smuzhiyun 				ha->dif_bundle_kallocs++;
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun 				dsd->dsd_addr = dma_pool_alloc(
4073*4882a593Smuzhiyun 				    ha->dif_bundl_pool, GFP_ATOMIC,
4074*4882a593Smuzhiyun 				    &dsd->dsd_list_dma);
4075*4882a593Smuzhiyun 				if (!dsd->dsd_addr) {
4076*4882a593Smuzhiyun 					ql_dbg_pci(ql_dbg_init, ha->pdev,
4077*4882a593Smuzhiyun 					    0xe0ee,
4078*4882a593Smuzhiyun 					    "%s: failed alloc ->dsd_addr\n",
4079*4882a593Smuzhiyun 					    __func__);
4080*4882a593Smuzhiyun 					kfree(dsd);
4081*4882a593Smuzhiyun 					ha->dif_bundle_kallocs--;
4082*4882a593Smuzhiyun 					continue;
4083*4882a593Smuzhiyun 				}
4084*4882a593Smuzhiyun 				ha->dif_bundle_dma_allocs++;
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 				/*
4087*4882a593Smuzhiyun 				 * if DMA buffer crosses 4G boundary,
4088*4882a593Smuzhiyun 				 * put it on bad list
4089*4882a593Smuzhiyun 				 */
4090*4882a593Smuzhiyun 				if (MSD(dsd->dsd_list_dma) ^
4091*4882a593Smuzhiyun 				    MSD(dsd->dsd_list_dma + bufsize)) {
4092*4882a593Smuzhiyun 					list_add_tail(&dsd->list,
4093*4882a593Smuzhiyun 					    &ha->pool.unusable.head);
4094*4882a593Smuzhiyun 					ha->pool.unusable.count++;
4095*4882a593Smuzhiyun 				} else {
4096*4882a593Smuzhiyun 					list_add_tail(&dsd->list,
4097*4882a593Smuzhiyun 					    &ha->pool.good.head);
4098*4882a593Smuzhiyun 					ha->pool.good.count++;
4099*4882a593Smuzhiyun 				}
4100*4882a593Smuzhiyun 			}
4101*4882a593Smuzhiyun 
4102*4882a593Smuzhiyun 			/* return the good ones back to the pool */
4103*4882a593Smuzhiyun 			list_for_each_entry_safe(dsd, nxt,
4104*4882a593Smuzhiyun 			    &ha->pool.good.head, list) {
4105*4882a593Smuzhiyun 				list_del(&dsd->list);
4106*4882a593Smuzhiyun 				dma_pool_free(ha->dif_bundl_pool,
4107*4882a593Smuzhiyun 				    dsd->dsd_addr, dsd->dsd_list_dma);
4108*4882a593Smuzhiyun 				ha->dif_bundle_dma_allocs--;
4109*4882a593Smuzhiyun 				kfree(dsd);
4110*4882a593Smuzhiyun 				ha->dif_bundle_kallocs--;
4111*4882a593Smuzhiyun 			}
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 			ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4114*4882a593Smuzhiyun 			    "%s: dif dma pool (good=%u unusable=%u)\n",
4115*4882a593Smuzhiyun 			    __func__, ha->pool.good.count,
4116*4882a593Smuzhiyun 			    ha->pool.unusable.count);
4117*4882a593Smuzhiyun 		}
4118*4882a593Smuzhiyun 
4119*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
4120*4882a593Smuzhiyun 		    "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4121*4882a593Smuzhiyun 		    ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4122*4882a593Smuzhiyun 		    ha->dif_bundl_pool);
4123*4882a593Smuzhiyun 	}
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 	/* Allocate memory for SNS commands */
4126*4882a593Smuzhiyun 	if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
4127*4882a593Smuzhiyun 	/* Get consistent memory allocated for SNS commands */
4128*4882a593Smuzhiyun 		ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
4129*4882a593Smuzhiyun 		sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
4130*4882a593Smuzhiyun 		if (!ha->sns_cmd)
4131*4882a593Smuzhiyun 			goto fail_dma_pool;
4132*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
4133*4882a593Smuzhiyun 		    "sns_cmd: %p.\n", ha->sns_cmd);
4134*4882a593Smuzhiyun 	} else {
4135*4882a593Smuzhiyun 	/* Get consistent memory allocated for MS IOCB */
4136*4882a593Smuzhiyun 		ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4137*4882a593Smuzhiyun 			&ha->ms_iocb_dma);
4138*4882a593Smuzhiyun 		if (!ha->ms_iocb)
4139*4882a593Smuzhiyun 			goto fail_dma_pool;
4140*4882a593Smuzhiyun 	/* Get consistent memory allocated for CT SNS commands */
4141*4882a593Smuzhiyun 		ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
4142*4882a593Smuzhiyun 			sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
4143*4882a593Smuzhiyun 		if (!ha->ct_sns)
4144*4882a593Smuzhiyun 			goto fail_free_ms_iocb;
4145*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4146*4882a593Smuzhiyun 		    "ms_iocb=%p ct_sns=%p.\n",
4147*4882a593Smuzhiyun 		    ha->ms_iocb, ha->ct_sns);
4148*4882a593Smuzhiyun 	}
4149*4882a593Smuzhiyun 
4150*4882a593Smuzhiyun 	/* Allocate memory for request ring */
4151*4882a593Smuzhiyun 	*req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4152*4882a593Smuzhiyun 	if (!*req) {
4153*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4154*4882a593Smuzhiyun 		    "Failed to allocate memory for req.\n");
4155*4882a593Smuzhiyun 		goto fail_req;
4156*4882a593Smuzhiyun 	}
4157*4882a593Smuzhiyun 	(*req)->length = req_len;
4158*4882a593Smuzhiyun 	(*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4159*4882a593Smuzhiyun 		((*req)->length + 1) * sizeof(request_t),
4160*4882a593Smuzhiyun 		&(*req)->dma, GFP_KERNEL);
4161*4882a593Smuzhiyun 	if (!(*req)->ring) {
4162*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4163*4882a593Smuzhiyun 		    "Failed to allocate memory for req_ring.\n");
4164*4882a593Smuzhiyun 		goto fail_req_ring;
4165*4882a593Smuzhiyun 	}
4166*4882a593Smuzhiyun 	/* Allocate memory for response ring */
4167*4882a593Smuzhiyun 	*rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4168*4882a593Smuzhiyun 	if (!*rsp) {
4169*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4170*4882a593Smuzhiyun 		    "Failed to allocate memory for rsp.\n");
4171*4882a593Smuzhiyun 		goto fail_rsp;
4172*4882a593Smuzhiyun 	}
4173*4882a593Smuzhiyun 	(*rsp)->hw = ha;
4174*4882a593Smuzhiyun 	(*rsp)->length = rsp_len;
4175*4882a593Smuzhiyun 	(*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4176*4882a593Smuzhiyun 		((*rsp)->length + 1) * sizeof(response_t),
4177*4882a593Smuzhiyun 		&(*rsp)->dma, GFP_KERNEL);
4178*4882a593Smuzhiyun 	if (!(*rsp)->ring) {
4179*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4180*4882a593Smuzhiyun 		    "Failed to allocate memory for rsp_ring.\n");
4181*4882a593Smuzhiyun 		goto fail_rsp_ring;
4182*4882a593Smuzhiyun 	}
4183*4882a593Smuzhiyun 	(*req)->rsp = *rsp;
4184*4882a593Smuzhiyun 	(*rsp)->req = *req;
4185*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4186*4882a593Smuzhiyun 	    "req=%p req->length=%d req->ring=%p rsp=%p "
4187*4882a593Smuzhiyun 	    "rsp->length=%d rsp->ring=%p.\n",
4188*4882a593Smuzhiyun 	    *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4189*4882a593Smuzhiyun 	    (*rsp)->ring);
4190*4882a593Smuzhiyun 	/* Allocate memory for NVRAM data for vports */
4191*4882a593Smuzhiyun 	if (ha->nvram_npiv_size) {
4192*4882a593Smuzhiyun 		ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4193*4882a593Smuzhiyun 					sizeof(struct qla_npiv_entry),
4194*4882a593Smuzhiyun 					GFP_KERNEL);
4195*4882a593Smuzhiyun 		if (!ha->npiv_info) {
4196*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4197*4882a593Smuzhiyun 			    "Failed to allocate memory for npiv_info.\n");
4198*4882a593Smuzhiyun 			goto fail_npiv_info;
4199*4882a593Smuzhiyun 		}
4200*4882a593Smuzhiyun 	} else
4201*4882a593Smuzhiyun 		ha->npiv_info = NULL;
4202*4882a593Smuzhiyun 
4203*4882a593Smuzhiyun 	/* Get consistent memory allocated for EX-INIT-CB. */
4204*4882a593Smuzhiyun 	if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4205*4882a593Smuzhiyun 	    IS_QLA28XX(ha)) {
4206*4882a593Smuzhiyun 		ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4207*4882a593Smuzhiyun 		    &ha->ex_init_cb_dma);
4208*4882a593Smuzhiyun 		if (!ha->ex_init_cb)
4209*4882a593Smuzhiyun 			goto fail_ex_init_cb;
4210*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4211*4882a593Smuzhiyun 		    "ex_init_cb=%p.\n", ha->ex_init_cb);
4212*4882a593Smuzhiyun 	}
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 	/* Get consistent memory allocated for Special Features-CB. */
4215*4882a593Smuzhiyun 	if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
4216*4882a593Smuzhiyun 		ha->sf_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4217*4882a593Smuzhiyun 						&ha->sf_init_cb_dma);
4218*4882a593Smuzhiyun 		if (!ha->sf_init_cb)
4219*4882a593Smuzhiyun 			goto fail_sf_init_cb;
4220*4882a593Smuzhiyun 		memset(ha->sf_init_cb, 0, sizeof(struct init_sf_cb));
4221*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4222*4882a593Smuzhiyun 			   "sf_init_cb=%p.\n", ha->sf_init_cb);
4223*4882a593Smuzhiyun 	}
4224*4882a593Smuzhiyun 
4225*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ha->gbl_dsd_list);
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun 	/* Get consistent memory allocated for Async Port-Database. */
4228*4882a593Smuzhiyun 	if (!IS_FWI2_CAPABLE(ha)) {
4229*4882a593Smuzhiyun 		ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4230*4882a593Smuzhiyun 			&ha->async_pd_dma);
4231*4882a593Smuzhiyun 		if (!ha->async_pd)
4232*4882a593Smuzhiyun 			goto fail_async_pd;
4233*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4234*4882a593Smuzhiyun 		    "async_pd=%p.\n", ha->async_pd);
4235*4882a593Smuzhiyun 	}
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ha->vp_list);
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun 	/* Allocate memory for our loop_id bitmap */
4240*4882a593Smuzhiyun 	ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4241*4882a593Smuzhiyun 				  sizeof(long),
4242*4882a593Smuzhiyun 				  GFP_KERNEL);
4243*4882a593Smuzhiyun 	if (!ha->loop_id_map)
4244*4882a593Smuzhiyun 		goto fail_loop_id_map;
4245*4882a593Smuzhiyun 	else {
4246*4882a593Smuzhiyun 		qla2x00_set_reserved_loop_ids(ha);
4247*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
4248*4882a593Smuzhiyun 		    "loop_id_map=%p.\n", ha->loop_id_map);
4249*4882a593Smuzhiyun 	}
4250*4882a593Smuzhiyun 
4251*4882a593Smuzhiyun 	ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4252*4882a593Smuzhiyun 	    SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4253*4882a593Smuzhiyun 	if (!ha->sfp_data) {
4254*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4255*4882a593Smuzhiyun 		    "Unable to allocate memory for SFP read-data.\n");
4256*4882a593Smuzhiyun 		goto fail_sfp_data;
4257*4882a593Smuzhiyun 	}
4258*4882a593Smuzhiyun 
4259*4882a593Smuzhiyun 	ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4260*4882a593Smuzhiyun 	    sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4261*4882a593Smuzhiyun 	    GFP_KERNEL);
4262*4882a593Smuzhiyun 	if (!ha->flt) {
4263*4882a593Smuzhiyun 		ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4264*4882a593Smuzhiyun 		    "Unable to allocate memory for FLT.\n");
4265*4882a593Smuzhiyun 		goto fail_flt_buffer;
4266*4882a593Smuzhiyun 	}
4267*4882a593Smuzhiyun 
4268*4882a593Smuzhiyun 	return 0;
4269*4882a593Smuzhiyun 
4270*4882a593Smuzhiyun fail_flt_buffer:
4271*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4272*4882a593Smuzhiyun 	    ha->sfp_data, ha->sfp_data_dma);
4273*4882a593Smuzhiyun fail_sfp_data:
4274*4882a593Smuzhiyun 	kfree(ha->loop_id_map);
4275*4882a593Smuzhiyun fail_loop_id_map:
4276*4882a593Smuzhiyun 	dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
4277*4882a593Smuzhiyun fail_async_pd:
4278*4882a593Smuzhiyun 	dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4279*4882a593Smuzhiyun fail_sf_init_cb:
4280*4882a593Smuzhiyun 	dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
4281*4882a593Smuzhiyun fail_ex_init_cb:
4282*4882a593Smuzhiyun 	kfree(ha->npiv_info);
4283*4882a593Smuzhiyun fail_npiv_info:
4284*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4285*4882a593Smuzhiyun 		sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4286*4882a593Smuzhiyun 	(*rsp)->ring = NULL;
4287*4882a593Smuzhiyun 	(*rsp)->dma = 0;
4288*4882a593Smuzhiyun fail_rsp_ring:
4289*4882a593Smuzhiyun 	kfree(*rsp);
4290*4882a593Smuzhiyun 	*rsp = NULL;
4291*4882a593Smuzhiyun fail_rsp:
4292*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4293*4882a593Smuzhiyun 		sizeof(request_t), (*req)->ring, (*req)->dma);
4294*4882a593Smuzhiyun 	(*req)->ring = NULL;
4295*4882a593Smuzhiyun 	(*req)->dma = 0;
4296*4882a593Smuzhiyun fail_req_ring:
4297*4882a593Smuzhiyun 	kfree(*req);
4298*4882a593Smuzhiyun 	*req = NULL;
4299*4882a593Smuzhiyun fail_req:
4300*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4301*4882a593Smuzhiyun 		ha->ct_sns, ha->ct_sns_dma);
4302*4882a593Smuzhiyun 	ha->ct_sns = NULL;
4303*4882a593Smuzhiyun 	ha->ct_sns_dma = 0;
4304*4882a593Smuzhiyun fail_free_ms_iocb:
4305*4882a593Smuzhiyun 	dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4306*4882a593Smuzhiyun 	ha->ms_iocb = NULL;
4307*4882a593Smuzhiyun 	ha->ms_iocb_dma = 0;
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun 	if (ha->sns_cmd)
4310*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4311*4882a593Smuzhiyun 		    ha->sns_cmd, ha->sns_cmd_dma);
4312*4882a593Smuzhiyun fail_dma_pool:
4313*4882a593Smuzhiyun 	if (ql2xenabledif) {
4314*4882a593Smuzhiyun 		struct dsd_dma *dsd, *nxt;
4315*4882a593Smuzhiyun 
4316*4882a593Smuzhiyun 		list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4317*4882a593Smuzhiyun 		    list) {
4318*4882a593Smuzhiyun 			list_del(&dsd->list);
4319*4882a593Smuzhiyun 			dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4320*4882a593Smuzhiyun 			    dsd->dsd_list_dma);
4321*4882a593Smuzhiyun 			ha->dif_bundle_dma_allocs--;
4322*4882a593Smuzhiyun 			kfree(dsd);
4323*4882a593Smuzhiyun 			ha->dif_bundle_kallocs--;
4324*4882a593Smuzhiyun 			ha->pool.unusable.count--;
4325*4882a593Smuzhiyun 		}
4326*4882a593Smuzhiyun 		dma_pool_destroy(ha->dif_bundl_pool);
4327*4882a593Smuzhiyun 		ha->dif_bundl_pool = NULL;
4328*4882a593Smuzhiyun 	}
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun fail_dif_bundl_dma_pool:
4331*4882a593Smuzhiyun 	if (IS_QLA82XX(ha) || ql2xenabledif) {
4332*4882a593Smuzhiyun 		dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4333*4882a593Smuzhiyun 		ha->fcp_cmnd_dma_pool = NULL;
4334*4882a593Smuzhiyun 	}
4335*4882a593Smuzhiyun fail_dl_dma_pool:
4336*4882a593Smuzhiyun 	if (IS_QLA82XX(ha) || ql2xenabledif) {
4337*4882a593Smuzhiyun 		dma_pool_destroy(ha->dl_dma_pool);
4338*4882a593Smuzhiyun 		ha->dl_dma_pool = NULL;
4339*4882a593Smuzhiyun 	}
4340*4882a593Smuzhiyun fail_s_dma_pool:
4341*4882a593Smuzhiyun 	dma_pool_destroy(ha->s_dma_pool);
4342*4882a593Smuzhiyun 	ha->s_dma_pool = NULL;
4343*4882a593Smuzhiyun fail_free_nvram:
4344*4882a593Smuzhiyun 	kfree(ha->nvram);
4345*4882a593Smuzhiyun 	ha->nvram = NULL;
4346*4882a593Smuzhiyun fail_free_ctx_mempool:
4347*4882a593Smuzhiyun 	mempool_destroy(ha->ctx_mempool);
4348*4882a593Smuzhiyun 	ha->ctx_mempool = NULL;
4349*4882a593Smuzhiyun fail_free_srb_mempool:
4350*4882a593Smuzhiyun 	mempool_destroy(ha->srb_mempool);
4351*4882a593Smuzhiyun 	ha->srb_mempool = NULL;
4352*4882a593Smuzhiyun fail_free_gid_list:
4353*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4354*4882a593Smuzhiyun 	ha->gid_list,
4355*4882a593Smuzhiyun 	ha->gid_list_dma);
4356*4882a593Smuzhiyun 	ha->gid_list = NULL;
4357*4882a593Smuzhiyun 	ha->gid_list_dma = 0;
4358*4882a593Smuzhiyun fail_free_tgt_mem:
4359*4882a593Smuzhiyun 	qlt_mem_free(ha);
4360*4882a593Smuzhiyun fail_free_init_cb:
4361*4882a593Smuzhiyun 	dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4362*4882a593Smuzhiyun 	ha->init_cb_dma);
4363*4882a593Smuzhiyun 	ha->init_cb = NULL;
4364*4882a593Smuzhiyun 	ha->init_cb_dma = 0;
4365*4882a593Smuzhiyun fail:
4366*4882a593Smuzhiyun 	ql_log(ql_log_fatal, NULL, 0x0030,
4367*4882a593Smuzhiyun 	    "Memory allocation failure.\n");
4368*4882a593Smuzhiyun 	return -ENOMEM;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun 
4371*4882a593Smuzhiyun int
qla2x00_set_exlogins_buffer(scsi_qla_host_t * vha)4372*4882a593Smuzhiyun qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4373*4882a593Smuzhiyun {
4374*4882a593Smuzhiyun 	int rval;
4375*4882a593Smuzhiyun 	uint16_t	size, max_cnt;
4376*4882a593Smuzhiyun 	uint32_t temp;
4377*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4378*4882a593Smuzhiyun 
4379*4882a593Smuzhiyun 	/* Return if we don't need to alloacate any extended logins */
4380*4882a593Smuzhiyun 	if (ql2xexlogins <= MAX_FIBRE_DEVICES_2400)
4381*4882a593Smuzhiyun 		return QLA_SUCCESS;
4382*4882a593Smuzhiyun 
4383*4882a593Smuzhiyun 	if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4384*4882a593Smuzhiyun 		return QLA_SUCCESS;
4385*4882a593Smuzhiyun 
4386*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4387*4882a593Smuzhiyun 	max_cnt = 0;
4388*4882a593Smuzhiyun 	rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4389*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
4390*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4391*4882a593Smuzhiyun 		    "Failed to get exlogin status.\n");
4392*4882a593Smuzhiyun 		return rval;
4393*4882a593Smuzhiyun 	}
4394*4882a593Smuzhiyun 
4395*4882a593Smuzhiyun 	temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
4396*4882a593Smuzhiyun 	temp *= size;
4397*4882a593Smuzhiyun 
4398*4882a593Smuzhiyun 	if (temp != ha->exlogin_size) {
4399*4882a593Smuzhiyun 		qla2x00_free_exlogin_buffer(ha);
4400*4882a593Smuzhiyun 		ha->exlogin_size = temp;
4401*4882a593Smuzhiyun 
4402*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xd024,
4403*4882a593Smuzhiyun 		    "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4404*4882a593Smuzhiyun 		    max_cnt, size, temp);
4405*4882a593Smuzhiyun 
4406*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xd025,
4407*4882a593Smuzhiyun 		    "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4408*4882a593Smuzhiyun 
4409*4882a593Smuzhiyun 		/* Get consistent memory for extended logins */
4410*4882a593Smuzhiyun 		ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4411*4882a593Smuzhiyun 			ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4412*4882a593Smuzhiyun 		if (!ha->exlogin_buf) {
4413*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
4414*4882a593Smuzhiyun 		    "Failed to allocate memory for exlogin_buf_dma.\n");
4415*4882a593Smuzhiyun 			return -ENOMEM;
4416*4882a593Smuzhiyun 		}
4417*4882a593Smuzhiyun 	}
4418*4882a593Smuzhiyun 
4419*4882a593Smuzhiyun 	/* Now configure the dma buffer */
4420*4882a593Smuzhiyun 	rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4421*4882a593Smuzhiyun 	if (rval) {
4422*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xd033,
4423*4882a593Smuzhiyun 		    "Setup extended login buffer  ****FAILED****.\n");
4424*4882a593Smuzhiyun 		qla2x00_free_exlogin_buffer(ha);
4425*4882a593Smuzhiyun 	}
4426*4882a593Smuzhiyun 
4427*4882a593Smuzhiyun 	return rval;
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun /*
4431*4882a593Smuzhiyun * qla2x00_free_exlogin_buffer
4432*4882a593Smuzhiyun *
4433*4882a593Smuzhiyun * Input:
4434*4882a593Smuzhiyun *	ha = adapter block pointer
4435*4882a593Smuzhiyun */
4436*4882a593Smuzhiyun void
qla2x00_free_exlogin_buffer(struct qla_hw_data * ha)4437*4882a593Smuzhiyun qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4438*4882a593Smuzhiyun {
4439*4882a593Smuzhiyun 	if (ha->exlogin_buf) {
4440*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4441*4882a593Smuzhiyun 		    ha->exlogin_buf, ha->exlogin_buf_dma);
4442*4882a593Smuzhiyun 		ha->exlogin_buf = NULL;
4443*4882a593Smuzhiyun 		ha->exlogin_size = 0;
4444*4882a593Smuzhiyun 	}
4445*4882a593Smuzhiyun }
4446*4882a593Smuzhiyun 
4447*4882a593Smuzhiyun static void
qla2x00_number_of_exch(scsi_qla_host_t * vha,u32 * ret_cnt,u16 max_cnt)4448*4882a593Smuzhiyun qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4449*4882a593Smuzhiyun {
4450*4882a593Smuzhiyun 	u32 temp;
4451*4882a593Smuzhiyun 	struct init_cb_81xx *icb = (struct init_cb_81xx *)&vha->hw->init_cb;
4452*4882a593Smuzhiyun 	*ret_cnt = FW_DEF_EXCHANGES_CNT;
4453*4882a593Smuzhiyun 
4454*4882a593Smuzhiyun 	if (max_cnt > vha->hw->max_exchg)
4455*4882a593Smuzhiyun 		max_cnt = vha->hw->max_exchg;
4456*4882a593Smuzhiyun 
4457*4882a593Smuzhiyun 	if (qla_ini_mode_enabled(vha)) {
4458*4882a593Smuzhiyun 		if (vha->ql2xiniexchg > max_cnt)
4459*4882a593Smuzhiyun 			vha->ql2xiniexchg = max_cnt;
4460*4882a593Smuzhiyun 
4461*4882a593Smuzhiyun 		if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4462*4882a593Smuzhiyun 			*ret_cnt = vha->ql2xiniexchg;
4463*4882a593Smuzhiyun 
4464*4882a593Smuzhiyun 	} else if (qla_tgt_mode_enabled(vha)) {
4465*4882a593Smuzhiyun 		if (vha->ql2xexchoffld > max_cnt) {
4466*4882a593Smuzhiyun 			vha->ql2xexchoffld = max_cnt;
4467*4882a593Smuzhiyun 			icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4468*4882a593Smuzhiyun 		}
4469*4882a593Smuzhiyun 
4470*4882a593Smuzhiyun 		if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4471*4882a593Smuzhiyun 			*ret_cnt = vha->ql2xexchoffld;
4472*4882a593Smuzhiyun 	} else if (qla_dual_mode_enabled(vha)) {
4473*4882a593Smuzhiyun 		temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
4474*4882a593Smuzhiyun 		if (temp > max_cnt) {
4475*4882a593Smuzhiyun 			vha->ql2xiniexchg -= (temp - max_cnt)/2;
4476*4882a593Smuzhiyun 			vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
4477*4882a593Smuzhiyun 			temp = max_cnt;
4478*4882a593Smuzhiyun 			icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4479*4882a593Smuzhiyun 		}
4480*4882a593Smuzhiyun 
4481*4882a593Smuzhiyun 		if (temp > FW_DEF_EXCHANGES_CNT)
4482*4882a593Smuzhiyun 			*ret_cnt = temp;
4483*4882a593Smuzhiyun 	}
4484*4882a593Smuzhiyun }
4485*4882a593Smuzhiyun 
4486*4882a593Smuzhiyun int
qla2x00_set_exchoffld_buffer(scsi_qla_host_t * vha)4487*4882a593Smuzhiyun qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4488*4882a593Smuzhiyun {
4489*4882a593Smuzhiyun 	int rval;
4490*4882a593Smuzhiyun 	u16	size, max_cnt;
4491*4882a593Smuzhiyun 	u32 actual_cnt, totsz;
4492*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4493*4882a593Smuzhiyun 
4494*4882a593Smuzhiyun 	if (!ha->flags.exchoffld_enabled)
4495*4882a593Smuzhiyun 		return QLA_SUCCESS;
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	if (!IS_EXCHG_OFFLD_CAPABLE(ha))
4498*4882a593Smuzhiyun 		return QLA_SUCCESS;
4499*4882a593Smuzhiyun 
4500*4882a593Smuzhiyun 	max_cnt = 0;
4501*4882a593Smuzhiyun 	rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4502*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
4503*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4504*4882a593Smuzhiyun 		    "Failed to get exlogin status.\n");
4505*4882a593Smuzhiyun 		return rval;
4506*4882a593Smuzhiyun 	}
4507*4882a593Smuzhiyun 
4508*4882a593Smuzhiyun 	qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4509*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xd014,
4510*4882a593Smuzhiyun 	    "Actual exchange offload count: %d.\n", actual_cnt);
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun 	totsz = actual_cnt * size;
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun 	if (totsz != ha->exchoffld_size) {
4515*4882a593Smuzhiyun 		qla2x00_free_exchoffld_buffer(ha);
4516*4882a593Smuzhiyun 		if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4517*4882a593Smuzhiyun 			ha->exchoffld_size = 0;
4518*4882a593Smuzhiyun 			ha->flags.exchoffld_enabled = 0;
4519*4882a593Smuzhiyun 			return QLA_SUCCESS;
4520*4882a593Smuzhiyun 		}
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun 		ha->exchoffld_size = totsz;
4523*4882a593Smuzhiyun 
4524*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xd016,
4525*4882a593Smuzhiyun 		    "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4526*4882a593Smuzhiyun 		    max_cnt, actual_cnt, size, totsz);
4527*4882a593Smuzhiyun 
4528*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xd017,
4529*4882a593Smuzhiyun 		    "Exchange Buffers requested size = 0x%x\n",
4530*4882a593Smuzhiyun 		    ha->exchoffld_size);
4531*4882a593Smuzhiyun 
4532*4882a593Smuzhiyun 		/* Get consistent memory for extended logins */
4533*4882a593Smuzhiyun 		ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4534*4882a593Smuzhiyun 			ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4535*4882a593Smuzhiyun 		if (!ha->exchoffld_buf) {
4536*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4537*4882a593Smuzhiyun 			"Failed to allocate memory for Exchange Offload.\n");
4538*4882a593Smuzhiyun 
4539*4882a593Smuzhiyun 			if (ha->max_exchg >
4540*4882a593Smuzhiyun 			    (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4541*4882a593Smuzhiyun 				ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4542*4882a593Smuzhiyun 			} else if (ha->max_exchg >
4543*4882a593Smuzhiyun 			    (FW_DEF_EXCHANGES_CNT + 512)) {
4544*4882a593Smuzhiyun 				ha->max_exchg -= 512;
4545*4882a593Smuzhiyun 			} else {
4546*4882a593Smuzhiyun 				ha->flags.exchoffld_enabled = 0;
4547*4882a593Smuzhiyun 				ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4548*4882a593Smuzhiyun 				    "Disabling Exchange offload due to lack of memory\n");
4549*4882a593Smuzhiyun 			}
4550*4882a593Smuzhiyun 			ha->exchoffld_size = 0;
4551*4882a593Smuzhiyun 
4552*4882a593Smuzhiyun 			return -ENOMEM;
4553*4882a593Smuzhiyun 		}
4554*4882a593Smuzhiyun 	} else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4555*4882a593Smuzhiyun 		/* pathological case */
4556*4882a593Smuzhiyun 		qla2x00_free_exchoffld_buffer(ha);
4557*4882a593Smuzhiyun 		ha->exchoffld_size = 0;
4558*4882a593Smuzhiyun 		ha->flags.exchoffld_enabled = 0;
4559*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xd016,
4560*4882a593Smuzhiyun 		    "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4561*4882a593Smuzhiyun 		    ha->exchoffld_size, actual_cnt, size, totsz);
4562*4882a593Smuzhiyun 		return 0;
4563*4882a593Smuzhiyun 	}
4564*4882a593Smuzhiyun 
4565*4882a593Smuzhiyun 	/* Now configure the dma buffer */
4566*4882a593Smuzhiyun 	rval = qla_set_exchoffld_mem_cfg(vha);
4567*4882a593Smuzhiyun 	if (rval) {
4568*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xd02e,
4569*4882a593Smuzhiyun 		    "Setup exchange offload buffer ****FAILED****.\n");
4570*4882a593Smuzhiyun 		qla2x00_free_exchoffld_buffer(ha);
4571*4882a593Smuzhiyun 	} else {
4572*4882a593Smuzhiyun 		/* re-adjust number of target exchange */
4573*4882a593Smuzhiyun 		struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4574*4882a593Smuzhiyun 
4575*4882a593Smuzhiyun 		if (qla_ini_mode_enabled(vha))
4576*4882a593Smuzhiyun 			icb->exchange_count = 0;
4577*4882a593Smuzhiyun 		else
4578*4882a593Smuzhiyun 			icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4579*4882a593Smuzhiyun 	}
4580*4882a593Smuzhiyun 
4581*4882a593Smuzhiyun 	return rval;
4582*4882a593Smuzhiyun }
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun /*
4585*4882a593Smuzhiyun * qla2x00_free_exchoffld_buffer
4586*4882a593Smuzhiyun *
4587*4882a593Smuzhiyun * Input:
4588*4882a593Smuzhiyun *	ha = adapter block pointer
4589*4882a593Smuzhiyun */
4590*4882a593Smuzhiyun void
qla2x00_free_exchoffld_buffer(struct qla_hw_data * ha)4591*4882a593Smuzhiyun qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4592*4882a593Smuzhiyun {
4593*4882a593Smuzhiyun 	if (ha->exchoffld_buf) {
4594*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4595*4882a593Smuzhiyun 		    ha->exchoffld_buf, ha->exchoffld_buf_dma);
4596*4882a593Smuzhiyun 		ha->exchoffld_buf = NULL;
4597*4882a593Smuzhiyun 		ha->exchoffld_size = 0;
4598*4882a593Smuzhiyun 	}
4599*4882a593Smuzhiyun }
4600*4882a593Smuzhiyun 
4601*4882a593Smuzhiyun /*
4602*4882a593Smuzhiyun * qla2x00_free_fw_dump
4603*4882a593Smuzhiyun *	Frees fw dump stuff.
4604*4882a593Smuzhiyun *
4605*4882a593Smuzhiyun * Input:
4606*4882a593Smuzhiyun *	ha = adapter block pointer
4607*4882a593Smuzhiyun */
4608*4882a593Smuzhiyun static void
qla2x00_free_fw_dump(struct qla_hw_data * ha)4609*4882a593Smuzhiyun qla2x00_free_fw_dump(struct qla_hw_data *ha)
4610*4882a593Smuzhiyun {
4611*4882a593Smuzhiyun 	struct fwdt *fwdt = ha->fwdt;
4612*4882a593Smuzhiyun 	uint j;
4613*4882a593Smuzhiyun 
4614*4882a593Smuzhiyun 	if (ha->fce)
4615*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
4616*4882a593Smuzhiyun 		    FCE_SIZE, ha->fce, ha->fce_dma);
4617*4882a593Smuzhiyun 
4618*4882a593Smuzhiyun 	if (ha->eft)
4619*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
4620*4882a593Smuzhiyun 		    EFT_SIZE, ha->eft, ha->eft_dma);
4621*4882a593Smuzhiyun 
4622*4882a593Smuzhiyun 	if (ha->fw_dump)
4623*4882a593Smuzhiyun 		vfree(ha->fw_dump);
4624*4882a593Smuzhiyun 
4625*4882a593Smuzhiyun 	ha->fce = NULL;
4626*4882a593Smuzhiyun 	ha->fce_dma = 0;
4627*4882a593Smuzhiyun 	ha->flags.fce_enabled = 0;
4628*4882a593Smuzhiyun 	ha->eft = NULL;
4629*4882a593Smuzhiyun 	ha->eft_dma = 0;
4630*4882a593Smuzhiyun 	ha->fw_dumped = false;
4631*4882a593Smuzhiyun 	ha->fw_dump_cap_flags = 0;
4632*4882a593Smuzhiyun 	ha->fw_dump_reading = 0;
4633*4882a593Smuzhiyun 	ha->fw_dump = NULL;
4634*4882a593Smuzhiyun 	ha->fw_dump_len = 0;
4635*4882a593Smuzhiyun 
4636*4882a593Smuzhiyun 	for (j = 0; j < 2; j++, fwdt++) {
4637*4882a593Smuzhiyun 		if (fwdt->template)
4638*4882a593Smuzhiyun 			vfree(fwdt->template);
4639*4882a593Smuzhiyun 		fwdt->template = NULL;
4640*4882a593Smuzhiyun 		fwdt->length = 0;
4641*4882a593Smuzhiyun 	}
4642*4882a593Smuzhiyun }
4643*4882a593Smuzhiyun 
4644*4882a593Smuzhiyun /*
4645*4882a593Smuzhiyun * qla2x00_mem_free
4646*4882a593Smuzhiyun *      Frees all adapter allocated memory.
4647*4882a593Smuzhiyun *
4648*4882a593Smuzhiyun * Input:
4649*4882a593Smuzhiyun *      ha = adapter block pointer.
4650*4882a593Smuzhiyun */
4651*4882a593Smuzhiyun static void
qla2x00_mem_free(struct qla_hw_data * ha)4652*4882a593Smuzhiyun qla2x00_mem_free(struct qla_hw_data *ha)
4653*4882a593Smuzhiyun {
4654*4882a593Smuzhiyun 	qla2x00_free_fw_dump(ha);
4655*4882a593Smuzhiyun 
4656*4882a593Smuzhiyun 	if (ha->mctp_dump)
4657*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4658*4882a593Smuzhiyun 		    ha->mctp_dump_dma);
4659*4882a593Smuzhiyun 	ha->mctp_dump = NULL;
4660*4882a593Smuzhiyun 
4661*4882a593Smuzhiyun 	mempool_destroy(ha->srb_mempool);
4662*4882a593Smuzhiyun 	ha->srb_mempool = NULL;
4663*4882a593Smuzhiyun 
4664*4882a593Smuzhiyun 	if (ha->dcbx_tlv)
4665*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4666*4882a593Smuzhiyun 		    ha->dcbx_tlv, ha->dcbx_tlv_dma);
4667*4882a593Smuzhiyun 	ha->dcbx_tlv = NULL;
4668*4882a593Smuzhiyun 
4669*4882a593Smuzhiyun 	if (ha->xgmac_data)
4670*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4671*4882a593Smuzhiyun 		    ha->xgmac_data, ha->xgmac_data_dma);
4672*4882a593Smuzhiyun 	ha->xgmac_data = NULL;
4673*4882a593Smuzhiyun 
4674*4882a593Smuzhiyun 	if (ha->sns_cmd)
4675*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4676*4882a593Smuzhiyun 		ha->sns_cmd, ha->sns_cmd_dma);
4677*4882a593Smuzhiyun 	ha->sns_cmd = NULL;
4678*4882a593Smuzhiyun 	ha->sns_cmd_dma = 0;
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 	if (ha->ct_sns)
4681*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4682*4882a593Smuzhiyun 		ha->ct_sns, ha->ct_sns_dma);
4683*4882a593Smuzhiyun 	ha->ct_sns = NULL;
4684*4882a593Smuzhiyun 	ha->ct_sns_dma = 0;
4685*4882a593Smuzhiyun 
4686*4882a593Smuzhiyun 	if (ha->sfp_data)
4687*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4688*4882a593Smuzhiyun 		    ha->sfp_data_dma);
4689*4882a593Smuzhiyun 	ha->sfp_data = NULL;
4690*4882a593Smuzhiyun 
4691*4882a593Smuzhiyun 	if (ha->flt)
4692*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
4693*4882a593Smuzhiyun 		    sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
4694*4882a593Smuzhiyun 		    ha->flt, ha->flt_dma);
4695*4882a593Smuzhiyun 	ha->flt = NULL;
4696*4882a593Smuzhiyun 	ha->flt_dma = 0;
4697*4882a593Smuzhiyun 
4698*4882a593Smuzhiyun 	if (ha->ms_iocb)
4699*4882a593Smuzhiyun 		dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4700*4882a593Smuzhiyun 	ha->ms_iocb = NULL;
4701*4882a593Smuzhiyun 	ha->ms_iocb_dma = 0;
4702*4882a593Smuzhiyun 
4703*4882a593Smuzhiyun 	if (ha->sf_init_cb)
4704*4882a593Smuzhiyun 		dma_pool_free(ha->s_dma_pool,
4705*4882a593Smuzhiyun 			      ha->sf_init_cb, ha->sf_init_cb_dma);
4706*4882a593Smuzhiyun 
4707*4882a593Smuzhiyun 	if (ha->ex_init_cb)
4708*4882a593Smuzhiyun 		dma_pool_free(ha->s_dma_pool,
4709*4882a593Smuzhiyun 			ha->ex_init_cb, ha->ex_init_cb_dma);
4710*4882a593Smuzhiyun 	ha->ex_init_cb = NULL;
4711*4882a593Smuzhiyun 	ha->ex_init_cb_dma = 0;
4712*4882a593Smuzhiyun 
4713*4882a593Smuzhiyun 	if (ha->async_pd)
4714*4882a593Smuzhiyun 		dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
4715*4882a593Smuzhiyun 	ha->async_pd = NULL;
4716*4882a593Smuzhiyun 	ha->async_pd_dma = 0;
4717*4882a593Smuzhiyun 
4718*4882a593Smuzhiyun 	dma_pool_destroy(ha->s_dma_pool);
4719*4882a593Smuzhiyun 	ha->s_dma_pool = NULL;
4720*4882a593Smuzhiyun 
4721*4882a593Smuzhiyun 	if (ha->gid_list)
4722*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4723*4882a593Smuzhiyun 		ha->gid_list, ha->gid_list_dma);
4724*4882a593Smuzhiyun 	ha->gid_list = NULL;
4725*4882a593Smuzhiyun 	ha->gid_list_dma = 0;
4726*4882a593Smuzhiyun 
4727*4882a593Smuzhiyun 	if (IS_QLA82XX(ha)) {
4728*4882a593Smuzhiyun 		if (!list_empty(&ha->gbl_dsd_list)) {
4729*4882a593Smuzhiyun 			struct dsd_dma *dsd_ptr, *tdsd_ptr;
4730*4882a593Smuzhiyun 
4731*4882a593Smuzhiyun 			/* clean up allocated prev pool */
4732*4882a593Smuzhiyun 			list_for_each_entry_safe(dsd_ptr,
4733*4882a593Smuzhiyun 				tdsd_ptr, &ha->gbl_dsd_list, list) {
4734*4882a593Smuzhiyun 				dma_pool_free(ha->dl_dma_pool,
4735*4882a593Smuzhiyun 				dsd_ptr->dsd_addr, dsd_ptr->dsd_list_dma);
4736*4882a593Smuzhiyun 				list_del(&dsd_ptr->list);
4737*4882a593Smuzhiyun 				kfree(dsd_ptr);
4738*4882a593Smuzhiyun 			}
4739*4882a593Smuzhiyun 		}
4740*4882a593Smuzhiyun 	}
4741*4882a593Smuzhiyun 
4742*4882a593Smuzhiyun 	dma_pool_destroy(ha->dl_dma_pool);
4743*4882a593Smuzhiyun 	ha->dl_dma_pool = NULL;
4744*4882a593Smuzhiyun 
4745*4882a593Smuzhiyun 	dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4746*4882a593Smuzhiyun 	ha->fcp_cmnd_dma_pool = NULL;
4747*4882a593Smuzhiyun 
4748*4882a593Smuzhiyun 	mempool_destroy(ha->ctx_mempool);
4749*4882a593Smuzhiyun 	ha->ctx_mempool = NULL;
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 	if (ql2xenabledif && ha->dif_bundl_pool) {
4752*4882a593Smuzhiyun 		struct dsd_dma *dsd, *nxt;
4753*4882a593Smuzhiyun 
4754*4882a593Smuzhiyun 		list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4755*4882a593Smuzhiyun 					 list) {
4756*4882a593Smuzhiyun 			list_del(&dsd->list);
4757*4882a593Smuzhiyun 			dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4758*4882a593Smuzhiyun 				      dsd->dsd_list_dma);
4759*4882a593Smuzhiyun 			ha->dif_bundle_dma_allocs--;
4760*4882a593Smuzhiyun 			kfree(dsd);
4761*4882a593Smuzhiyun 			ha->dif_bundle_kallocs--;
4762*4882a593Smuzhiyun 			ha->pool.unusable.count--;
4763*4882a593Smuzhiyun 		}
4764*4882a593Smuzhiyun 		list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4765*4882a593Smuzhiyun 			list_del(&dsd->list);
4766*4882a593Smuzhiyun 			dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4767*4882a593Smuzhiyun 				      dsd->dsd_list_dma);
4768*4882a593Smuzhiyun 			ha->dif_bundle_dma_allocs--;
4769*4882a593Smuzhiyun 			kfree(dsd);
4770*4882a593Smuzhiyun 			ha->dif_bundle_kallocs--;
4771*4882a593Smuzhiyun 		}
4772*4882a593Smuzhiyun 	}
4773*4882a593Smuzhiyun 
4774*4882a593Smuzhiyun 	dma_pool_destroy(ha->dif_bundl_pool);
4775*4882a593Smuzhiyun 	ha->dif_bundl_pool = NULL;
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun 	qlt_mem_free(ha);
4778*4882a593Smuzhiyun 
4779*4882a593Smuzhiyun 	if (ha->init_cb)
4780*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
4781*4882a593Smuzhiyun 			ha->init_cb, ha->init_cb_dma);
4782*4882a593Smuzhiyun 	ha->init_cb = NULL;
4783*4882a593Smuzhiyun 	ha->init_cb_dma = 0;
4784*4882a593Smuzhiyun 
4785*4882a593Smuzhiyun 	vfree(ha->optrom_buffer);
4786*4882a593Smuzhiyun 	ha->optrom_buffer = NULL;
4787*4882a593Smuzhiyun 	kfree(ha->nvram);
4788*4882a593Smuzhiyun 	ha->nvram = NULL;
4789*4882a593Smuzhiyun 	kfree(ha->npiv_info);
4790*4882a593Smuzhiyun 	ha->npiv_info = NULL;
4791*4882a593Smuzhiyun 	kfree(ha->swl);
4792*4882a593Smuzhiyun 	ha->swl = NULL;
4793*4882a593Smuzhiyun 	kfree(ha->loop_id_map);
4794*4882a593Smuzhiyun 	ha->sf_init_cb = NULL;
4795*4882a593Smuzhiyun 	ha->sf_init_cb_dma = 0;
4796*4882a593Smuzhiyun 	ha->loop_id_map = NULL;
4797*4882a593Smuzhiyun }
4798*4882a593Smuzhiyun 
qla2x00_create_host(struct scsi_host_template * sht,struct qla_hw_data * ha)4799*4882a593Smuzhiyun struct scsi_qla_host *qla2x00_create_host(struct scsi_host_template *sht,
4800*4882a593Smuzhiyun 						struct qla_hw_data *ha)
4801*4882a593Smuzhiyun {
4802*4882a593Smuzhiyun 	struct Scsi_Host *host;
4803*4882a593Smuzhiyun 	struct scsi_qla_host *vha = NULL;
4804*4882a593Smuzhiyun 
4805*4882a593Smuzhiyun 	host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
4806*4882a593Smuzhiyun 	if (!host) {
4807*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
4808*4882a593Smuzhiyun 		    "Failed to allocate host from the scsi layer, aborting.\n");
4809*4882a593Smuzhiyun 		return NULL;
4810*4882a593Smuzhiyun 	}
4811*4882a593Smuzhiyun 
4812*4882a593Smuzhiyun 	/* Clear our data area */
4813*4882a593Smuzhiyun 	vha = shost_priv(host);
4814*4882a593Smuzhiyun 	memset(vha, 0, sizeof(scsi_qla_host_t));
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	vha->host = host;
4817*4882a593Smuzhiyun 	vha->host_no = host->host_no;
4818*4882a593Smuzhiyun 	vha->hw = ha;
4819*4882a593Smuzhiyun 
4820*4882a593Smuzhiyun 	vha->qlini_mode = ql2x_ini_mode;
4821*4882a593Smuzhiyun 	vha->ql2xexchoffld = ql2xexchoffld;
4822*4882a593Smuzhiyun 	vha->ql2xiniexchg = ql2xiniexchg;
4823*4882a593Smuzhiyun 
4824*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->vp_fcports);
4825*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->work_list);
4826*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->list);
4827*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->qla_cmd_list);
4828*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->qla_sess_op_cmd_list);
4829*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->logo_list);
4830*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->plogi_ack_list);
4831*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->qp_list);
4832*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->gnl.fcports);
4833*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->gpnid_list);
4834*4882a593Smuzhiyun 	INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun 	INIT_LIST_HEAD(&vha->purex_list.head);
4837*4882a593Smuzhiyun 	spin_lock_init(&vha->purex_list.lock);
4838*4882a593Smuzhiyun 
4839*4882a593Smuzhiyun 	spin_lock_init(&vha->work_lock);
4840*4882a593Smuzhiyun 	spin_lock_init(&vha->cmd_list_lock);
4841*4882a593Smuzhiyun 	init_waitqueue_head(&vha->fcport_waitQ);
4842*4882a593Smuzhiyun 	init_waitqueue_head(&vha->vref_waitq);
4843*4882a593Smuzhiyun 
4844*4882a593Smuzhiyun 	vha->gnl.size = sizeof(struct get_name_list_extended) *
4845*4882a593Smuzhiyun 			(ha->max_loop_id + 1);
4846*4882a593Smuzhiyun 	vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
4847*4882a593Smuzhiyun 	    vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
4848*4882a593Smuzhiyun 	if (!vha->gnl.l) {
4849*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xd04a,
4850*4882a593Smuzhiyun 		    "Alloc failed for name list.\n");
4851*4882a593Smuzhiyun 		scsi_host_put(vha->host);
4852*4882a593Smuzhiyun 		return NULL;
4853*4882a593Smuzhiyun 	}
4854*4882a593Smuzhiyun 
4855*4882a593Smuzhiyun 	/* todo: what about ext login? */
4856*4882a593Smuzhiyun 	vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
4857*4882a593Smuzhiyun 	vha->scan.l = vmalloc(vha->scan.size);
4858*4882a593Smuzhiyun 	if (!vha->scan.l) {
4859*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xd04a,
4860*4882a593Smuzhiyun 		    "Alloc failed for scan database.\n");
4861*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
4862*4882a593Smuzhiyun 		    vha->gnl.l, vha->gnl.ldma);
4863*4882a593Smuzhiyun 		vha->gnl.l = NULL;
4864*4882a593Smuzhiyun 		scsi_host_put(vha->host);
4865*4882a593Smuzhiyun 		return NULL;
4866*4882a593Smuzhiyun 	}
4867*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
4868*4882a593Smuzhiyun 
4869*4882a593Smuzhiyun 	sprintf(vha->host_str, "%s_%lu", QLA2XXX_DRIVER_NAME, vha->host_no);
4870*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0041,
4871*4882a593Smuzhiyun 	    "Allocated the host=%p hw=%p vha=%p dev_name=%s",
4872*4882a593Smuzhiyun 	    vha->host, vha->hw, vha,
4873*4882a593Smuzhiyun 	    dev_name(&(ha->pdev->dev)));
4874*4882a593Smuzhiyun 
4875*4882a593Smuzhiyun 	return vha;
4876*4882a593Smuzhiyun }
4877*4882a593Smuzhiyun 
4878*4882a593Smuzhiyun struct qla_work_evt *
qla2x00_alloc_work(struct scsi_qla_host * vha,enum qla_work_type type)4879*4882a593Smuzhiyun qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
4880*4882a593Smuzhiyun {
4881*4882a593Smuzhiyun 	struct qla_work_evt *e;
4882*4882a593Smuzhiyun 	uint8_t bail;
4883*4882a593Smuzhiyun 
4884*4882a593Smuzhiyun 	if (test_bit(UNLOADING, &vha->dpc_flags))
4885*4882a593Smuzhiyun 		return NULL;
4886*4882a593Smuzhiyun 
4887*4882a593Smuzhiyun 	QLA_VHA_MARK_BUSY(vha, bail);
4888*4882a593Smuzhiyun 	if (bail)
4889*4882a593Smuzhiyun 		return NULL;
4890*4882a593Smuzhiyun 
4891*4882a593Smuzhiyun 	e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
4892*4882a593Smuzhiyun 	if (!e) {
4893*4882a593Smuzhiyun 		QLA_VHA_MARK_NOT_BUSY(vha);
4894*4882a593Smuzhiyun 		return NULL;
4895*4882a593Smuzhiyun 	}
4896*4882a593Smuzhiyun 
4897*4882a593Smuzhiyun 	INIT_LIST_HEAD(&e->list);
4898*4882a593Smuzhiyun 	e->type = type;
4899*4882a593Smuzhiyun 	e->flags = QLA_EVT_FLAG_FREE;
4900*4882a593Smuzhiyun 	return e;
4901*4882a593Smuzhiyun }
4902*4882a593Smuzhiyun 
4903*4882a593Smuzhiyun int
qla2x00_post_work(struct scsi_qla_host * vha,struct qla_work_evt * e)4904*4882a593Smuzhiyun qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
4905*4882a593Smuzhiyun {
4906*4882a593Smuzhiyun 	unsigned long flags;
4907*4882a593Smuzhiyun 	bool q = false;
4908*4882a593Smuzhiyun 
4909*4882a593Smuzhiyun 	spin_lock_irqsave(&vha->work_lock, flags);
4910*4882a593Smuzhiyun 	list_add_tail(&e->list, &vha->work_list);
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun 	if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
4913*4882a593Smuzhiyun 		q = true;
4914*4882a593Smuzhiyun 
4915*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vha->work_lock, flags);
4916*4882a593Smuzhiyun 
4917*4882a593Smuzhiyun 	if (q)
4918*4882a593Smuzhiyun 		queue_work(vha->hw->wq, &vha->iocb_work);
4919*4882a593Smuzhiyun 
4920*4882a593Smuzhiyun 	return QLA_SUCCESS;
4921*4882a593Smuzhiyun }
4922*4882a593Smuzhiyun 
4923*4882a593Smuzhiyun int
qla2x00_post_aen_work(struct scsi_qla_host * vha,enum fc_host_event_code code,u32 data)4924*4882a593Smuzhiyun qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
4925*4882a593Smuzhiyun     u32 data)
4926*4882a593Smuzhiyun {
4927*4882a593Smuzhiyun 	struct qla_work_evt *e;
4928*4882a593Smuzhiyun 
4929*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
4930*4882a593Smuzhiyun 	if (!e)
4931*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
4932*4882a593Smuzhiyun 
4933*4882a593Smuzhiyun 	e->u.aen.code = code;
4934*4882a593Smuzhiyun 	e->u.aen.data = data;
4935*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);
4936*4882a593Smuzhiyun }
4937*4882a593Smuzhiyun 
4938*4882a593Smuzhiyun int
qla2x00_post_idc_ack_work(struct scsi_qla_host * vha,uint16_t * mb)4939*4882a593Smuzhiyun qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
4940*4882a593Smuzhiyun {
4941*4882a593Smuzhiyun 	struct qla_work_evt *e;
4942*4882a593Smuzhiyun 
4943*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
4944*4882a593Smuzhiyun 	if (!e)
4945*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
4946*4882a593Smuzhiyun 
4947*4882a593Smuzhiyun 	memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
4948*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);
4949*4882a593Smuzhiyun }
4950*4882a593Smuzhiyun 
4951*4882a593Smuzhiyun #define qla2x00_post_async_work(name, type)	\
4952*4882a593Smuzhiyun int qla2x00_post_async_##name##_work(		\
4953*4882a593Smuzhiyun     struct scsi_qla_host *vha,			\
4954*4882a593Smuzhiyun     fc_port_t *fcport, uint16_t *data)		\
4955*4882a593Smuzhiyun {						\
4956*4882a593Smuzhiyun 	struct qla_work_evt *e;			\
4957*4882a593Smuzhiyun 						\
4958*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, type);	\
4959*4882a593Smuzhiyun 	if (!e)					\
4960*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;	\
4961*4882a593Smuzhiyun 						\
4962*4882a593Smuzhiyun 	e->u.logio.fcport = fcport;		\
4963*4882a593Smuzhiyun 	if (data) {				\
4964*4882a593Smuzhiyun 		e->u.logio.data[0] = data[0];	\
4965*4882a593Smuzhiyun 		e->u.logio.data[1] = data[1];	\
4966*4882a593Smuzhiyun 	}					\
4967*4882a593Smuzhiyun 	fcport->flags |= FCF_ASYNC_ACTIVE;	\
4968*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);	\
4969*4882a593Smuzhiyun }
4970*4882a593Smuzhiyun 
4971*4882a593Smuzhiyun qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
4972*4882a593Smuzhiyun qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
4973*4882a593Smuzhiyun qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
4974*4882a593Smuzhiyun qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
4975*4882a593Smuzhiyun qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
4976*4882a593Smuzhiyun 
4977*4882a593Smuzhiyun int
qla2x00_post_uevent_work(struct scsi_qla_host * vha,u32 code)4978*4882a593Smuzhiyun qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
4979*4882a593Smuzhiyun {
4980*4882a593Smuzhiyun 	struct qla_work_evt *e;
4981*4882a593Smuzhiyun 
4982*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
4983*4882a593Smuzhiyun 	if (!e)
4984*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
4985*4882a593Smuzhiyun 
4986*4882a593Smuzhiyun 	e->u.uevent.code = code;
4987*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);
4988*4882a593Smuzhiyun }
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun static void
qla2x00_uevent_emit(struct scsi_qla_host * vha,u32 code)4991*4882a593Smuzhiyun qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
4992*4882a593Smuzhiyun {
4993*4882a593Smuzhiyun 	char event_string[40];
4994*4882a593Smuzhiyun 	char *envp[] = { event_string, NULL };
4995*4882a593Smuzhiyun 
4996*4882a593Smuzhiyun 	switch (code) {
4997*4882a593Smuzhiyun 	case QLA_UEVENT_CODE_FW_DUMP:
4998*4882a593Smuzhiyun 		snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
4999*4882a593Smuzhiyun 		    vha->host_no);
5000*4882a593Smuzhiyun 		break;
5001*4882a593Smuzhiyun 	default:
5002*4882a593Smuzhiyun 		/* do nothing */
5003*4882a593Smuzhiyun 		break;
5004*4882a593Smuzhiyun 	}
5005*4882a593Smuzhiyun 	kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5006*4882a593Smuzhiyun }
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun int
qlafx00_post_aenfx_work(struct scsi_qla_host * vha,uint32_t evtcode,uint32_t * data,int cnt)5009*4882a593Smuzhiyun qlafx00_post_aenfx_work(struct scsi_qla_host *vha,  uint32_t evtcode,
5010*4882a593Smuzhiyun 			uint32_t *data, int cnt)
5011*4882a593Smuzhiyun {
5012*4882a593Smuzhiyun 	struct qla_work_evt *e;
5013*4882a593Smuzhiyun 
5014*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5015*4882a593Smuzhiyun 	if (!e)
5016*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
5017*4882a593Smuzhiyun 
5018*4882a593Smuzhiyun 	e->u.aenfx.evtcode = evtcode;
5019*4882a593Smuzhiyun 	e->u.aenfx.count = cnt;
5020*4882a593Smuzhiyun 	memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5021*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);
5022*4882a593Smuzhiyun }
5023*4882a593Smuzhiyun 
qla24xx_sched_upd_fcport(fc_port_t * fcport)5024*4882a593Smuzhiyun void qla24xx_sched_upd_fcport(fc_port_t *fcport)
5025*4882a593Smuzhiyun {
5026*4882a593Smuzhiyun 	unsigned long flags;
5027*4882a593Smuzhiyun 
5028*4882a593Smuzhiyun 	if (IS_SW_RESV_ADDR(fcport->d_id))
5029*4882a593Smuzhiyun 		return;
5030*4882a593Smuzhiyun 
5031*4882a593Smuzhiyun 	spin_lock_irqsave(&fcport->vha->work_lock, flags);
5032*4882a593Smuzhiyun 	if (fcport->disc_state == DSC_UPD_FCPORT) {
5033*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5034*4882a593Smuzhiyun 		return;
5035*4882a593Smuzhiyun 	}
5036*4882a593Smuzhiyun 	fcport->jiffies_at_registration = jiffies;
5037*4882a593Smuzhiyun 	fcport->sec_since_registration = 0;
5038*4882a593Smuzhiyun 	fcport->next_disc_state = DSC_DELETED;
5039*4882a593Smuzhiyun 	qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
5040*4882a593Smuzhiyun 	spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5041*4882a593Smuzhiyun 
5042*4882a593Smuzhiyun 	queue_work(system_unbound_wq, &fcport->reg_work);
5043*4882a593Smuzhiyun }
5044*4882a593Smuzhiyun 
5045*4882a593Smuzhiyun static
qla24xx_create_new_sess(struct scsi_qla_host * vha,struct qla_work_evt * e)5046*4882a593Smuzhiyun void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5047*4882a593Smuzhiyun {
5048*4882a593Smuzhiyun 	unsigned long flags;
5049*4882a593Smuzhiyun 	fc_port_t *fcport =  NULL, *tfcp;
5050*4882a593Smuzhiyun 	struct qlt_plogi_ack_t *pla =
5051*4882a593Smuzhiyun 	    (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
5052*4882a593Smuzhiyun 	uint8_t free_fcport = 0;
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun 	ql_dbg(ql_dbg_disc, vha, 0xffff,
5055*4882a593Smuzhiyun 	    "%s %d %8phC enter\n",
5056*4882a593Smuzhiyun 	    __func__, __LINE__, e->u.new_sess.port_name);
5057*4882a593Smuzhiyun 
5058*4882a593Smuzhiyun 	spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5059*4882a593Smuzhiyun 	fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5060*4882a593Smuzhiyun 	if (fcport) {
5061*4882a593Smuzhiyun 		fcport->d_id = e->u.new_sess.id;
5062*4882a593Smuzhiyun 		if (pla) {
5063*4882a593Smuzhiyun 			fcport->fw_login_state = DSC_LS_PLOGI_PEND;
5064*4882a593Smuzhiyun 			memcpy(fcport->node_name,
5065*4882a593Smuzhiyun 			    pla->iocb.u.isp24.u.plogi.node_name,
5066*4882a593Smuzhiyun 			    WWN_SIZE);
5067*4882a593Smuzhiyun 			qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5068*4882a593Smuzhiyun 			/* we took an extra ref_count to prevent PLOGI ACK when
5069*4882a593Smuzhiyun 			 * fcport/sess has not been created.
5070*4882a593Smuzhiyun 			 */
5071*4882a593Smuzhiyun 			pla->ref_count--;
5072*4882a593Smuzhiyun 		}
5073*4882a593Smuzhiyun 	} else {
5074*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5075*4882a593Smuzhiyun 		fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5076*4882a593Smuzhiyun 		if (fcport) {
5077*4882a593Smuzhiyun 			fcport->d_id = e->u.new_sess.id;
5078*4882a593Smuzhiyun 			fcport->flags |= FCF_FABRIC_DEVICE;
5079*4882a593Smuzhiyun 			fcport->fw_login_state = DSC_LS_PLOGI_PEND;
5080*4882a593Smuzhiyun 
5081*4882a593Smuzhiyun 			memcpy(fcport->port_name, e->u.new_sess.port_name,
5082*4882a593Smuzhiyun 			    WWN_SIZE);
5083*4882a593Smuzhiyun 
5084*4882a593Smuzhiyun 			fcport->fc4_type = e->u.new_sess.fc4_type;
5085*4882a593Smuzhiyun 			if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
5086*4882a593Smuzhiyun 				fcport->dm_login_expire = jiffies +
5087*4882a593Smuzhiyun 					QLA_N2N_WAIT_TIME * HZ;
5088*4882a593Smuzhiyun 				fcport->fc4_type = FS_FC4TYPE_FCP;
5089*4882a593Smuzhiyun 				fcport->n2n_flag = 1;
5090*4882a593Smuzhiyun 				if (vha->flags.nvme_enabled)
5091*4882a593Smuzhiyun 					fcport->fc4_type |= FS_FC4TYPE_NVME;
5092*4882a593Smuzhiyun 			}
5093*4882a593Smuzhiyun 
5094*4882a593Smuzhiyun 		} else {
5095*4882a593Smuzhiyun 			ql_dbg(ql_dbg_disc, vha, 0xffff,
5096*4882a593Smuzhiyun 				   "%s %8phC mem alloc fail.\n",
5097*4882a593Smuzhiyun 				   __func__, e->u.new_sess.port_name);
5098*4882a593Smuzhiyun 
5099*4882a593Smuzhiyun 			if (pla) {
5100*4882a593Smuzhiyun 				list_del(&pla->list);
5101*4882a593Smuzhiyun 				kmem_cache_free(qla_tgt_plogi_cachep, pla);
5102*4882a593Smuzhiyun 			}
5103*4882a593Smuzhiyun 			return;
5104*4882a593Smuzhiyun 		}
5105*4882a593Smuzhiyun 
5106*4882a593Smuzhiyun 		spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5107*4882a593Smuzhiyun 		/* search again to make sure no one else got ahead */
5108*4882a593Smuzhiyun 		tfcp = qla2x00_find_fcport_by_wwpn(vha,
5109*4882a593Smuzhiyun 		    e->u.new_sess.port_name, 1);
5110*4882a593Smuzhiyun 		if (tfcp) {
5111*4882a593Smuzhiyun 			/* should rarily happen */
5112*4882a593Smuzhiyun 			ql_dbg(ql_dbg_disc, vha, 0xffff,
5113*4882a593Smuzhiyun 			    "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5114*4882a593Smuzhiyun 			    __func__, tfcp->port_name, tfcp->disc_state,
5115*4882a593Smuzhiyun 			    tfcp->fw_login_state);
5116*4882a593Smuzhiyun 
5117*4882a593Smuzhiyun 			free_fcport = 1;
5118*4882a593Smuzhiyun 		} else {
5119*4882a593Smuzhiyun 			list_add_tail(&fcport->list, &vha->vp_fcports);
5120*4882a593Smuzhiyun 
5121*4882a593Smuzhiyun 		}
5122*4882a593Smuzhiyun 		if (pla) {
5123*4882a593Smuzhiyun 			qlt_plogi_ack_link(vha, pla, fcport,
5124*4882a593Smuzhiyun 			    QLT_PLOGI_LINK_SAME_WWN);
5125*4882a593Smuzhiyun 			pla->ref_count--;
5126*4882a593Smuzhiyun 		}
5127*4882a593Smuzhiyun 	}
5128*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5129*4882a593Smuzhiyun 
5130*4882a593Smuzhiyun 	if (fcport) {
5131*4882a593Smuzhiyun 		fcport->id_changed = 1;
5132*4882a593Smuzhiyun 		fcport->scan_state = QLA_FCPORT_FOUND;
5133*4882a593Smuzhiyun 		fcport->chip_reset = vha->hw->base_qpair->chip_reset;
5134*4882a593Smuzhiyun 		memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5135*4882a593Smuzhiyun 
5136*4882a593Smuzhiyun 		if (pla) {
5137*4882a593Smuzhiyun 			if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5138*4882a593Smuzhiyun 				u16 wd3_lo;
5139*4882a593Smuzhiyun 
5140*4882a593Smuzhiyun 				fcport->fw_login_state = DSC_LS_PRLI_PEND;
5141*4882a593Smuzhiyun 				fcport->local = 0;
5142*4882a593Smuzhiyun 				fcport->loop_id =
5143*4882a593Smuzhiyun 					le16_to_cpu(
5144*4882a593Smuzhiyun 					    pla->iocb.u.isp24.nport_handle);
5145*4882a593Smuzhiyun 				fcport->fw_login_state = DSC_LS_PRLI_PEND;
5146*4882a593Smuzhiyun 				wd3_lo =
5147*4882a593Smuzhiyun 				    le16_to_cpu(
5148*4882a593Smuzhiyun 					pla->iocb.u.isp24.u.prli.wd3_lo);
5149*4882a593Smuzhiyun 
5150*4882a593Smuzhiyun 				if (wd3_lo & BIT_7)
5151*4882a593Smuzhiyun 					fcport->conf_compl_supported = 1;
5152*4882a593Smuzhiyun 
5153*4882a593Smuzhiyun 				if ((wd3_lo & BIT_4) == 0)
5154*4882a593Smuzhiyun 					fcport->port_type = FCT_INITIATOR;
5155*4882a593Smuzhiyun 				else
5156*4882a593Smuzhiyun 					fcport->port_type = FCT_TARGET;
5157*4882a593Smuzhiyun 			}
5158*4882a593Smuzhiyun 			qlt_plogi_ack_unref(vha, pla);
5159*4882a593Smuzhiyun 		} else {
5160*4882a593Smuzhiyun 			fc_port_t *dfcp = NULL;
5161*4882a593Smuzhiyun 
5162*4882a593Smuzhiyun 			spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5163*4882a593Smuzhiyun 			tfcp = qla2x00_find_fcport_by_nportid(vha,
5164*4882a593Smuzhiyun 			    &e->u.new_sess.id, 1);
5165*4882a593Smuzhiyun 			if (tfcp && (tfcp != fcport)) {
5166*4882a593Smuzhiyun 				/*
5167*4882a593Smuzhiyun 				 * We have a conflict fcport with same NportID.
5168*4882a593Smuzhiyun 				 */
5169*4882a593Smuzhiyun 				ql_dbg(ql_dbg_disc, vha, 0xffff,
5170*4882a593Smuzhiyun 				    "%s %8phC found conflict b4 add. DS %d LS %d\n",
5171*4882a593Smuzhiyun 				    __func__, tfcp->port_name, tfcp->disc_state,
5172*4882a593Smuzhiyun 				    tfcp->fw_login_state);
5173*4882a593Smuzhiyun 
5174*4882a593Smuzhiyun 				switch (tfcp->disc_state) {
5175*4882a593Smuzhiyun 				case DSC_DELETED:
5176*4882a593Smuzhiyun 					break;
5177*4882a593Smuzhiyun 				case DSC_DELETE_PEND:
5178*4882a593Smuzhiyun 					fcport->login_pause = 1;
5179*4882a593Smuzhiyun 					tfcp->conflict = fcport;
5180*4882a593Smuzhiyun 					break;
5181*4882a593Smuzhiyun 				default:
5182*4882a593Smuzhiyun 					fcport->login_pause = 1;
5183*4882a593Smuzhiyun 					tfcp->conflict = fcport;
5184*4882a593Smuzhiyun 					dfcp = tfcp;
5185*4882a593Smuzhiyun 					break;
5186*4882a593Smuzhiyun 				}
5187*4882a593Smuzhiyun 			}
5188*4882a593Smuzhiyun 			spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5189*4882a593Smuzhiyun 			if (dfcp)
5190*4882a593Smuzhiyun 				qlt_schedule_sess_for_deletion(tfcp);
5191*4882a593Smuzhiyun 
5192*4882a593Smuzhiyun 			if (N2N_TOPO(vha->hw)) {
5193*4882a593Smuzhiyun 				fcport->flags &= ~FCF_FABRIC_DEVICE;
5194*4882a593Smuzhiyun 				fcport->keep_nport_handle = 1;
5195*4882a593Smuzhiyun 				if (vha->flags.nvme_enabled) {
5196*4882a593Smuzhiyun 					fcport->fc4_type =
5197*4882a593Smuzhiyun 					    (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
5198*4882a593Smuzhiyun 					fcport->n2n_flag = 1;
5199*4882a593Smuzhiyun 				}
5200*4882a593Smuzhiyun 				fcport->fw_login_state = 0;
5201*4882a593Smuzhiyun 
5202*4882a593Smuzhiyun 				schedule_delayed_work(&vha->scan.scan_work, 5);
5203*4882a593Smuzhiyun 			} else {
5204*4882a593Smuzhiyun 				qla24xx_fcport_handle_login(vha, fcport);
5205*4882a593Smuzhiyun 			}
5206*4882a593Smuzhiyun 		}
5207*4882a593Smuzhiyun 	}
5208*4882a593Smuzhiyun 
5209*4882a593Smuzhiyun 	if (free_fcport) {
5210*4882a593Smuzhiyun 		qla2x00_free_fcport(fcport);
5211*4882a593Smuzhiyun 		if (pla) {
5212*4882a593Smuzhiyun 			list_del(&pla->list);
5213*4882a593Smuzhiyun 			kmem_cache_free(qla_tgt_plogi_cachep, pla);
5214*4882a593Smuzhiyun 		}
5215*4882a593Smuzhiyun 	}
5216*4882a593Smuzhiyun }
5217*4882a593Smuzhiyun 
qla_sp_retry(struct scsi_qla_host * vha,struct qla_work_evt * e)5218*4882a593Smuzhiyun static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5219*4882a593Smuzhiyun {
5220*4882a593Smuzhiyun 	struct srb *sp = e->u.iosb.sp;
5221*4882a593Smuzhiyun 	int rval;
5222*4882a593Smuzhiyun 
5223*4882a593Smuzhiyun 	rval = qla2x00_start_sp(sp);
5224*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
5225*4882a593Smuzhiyun 		ql_dbg(ql_dbg_disc, vha, 0x2043,
5226*4882a593Smuzhiyun 		    "%s: %s: Re-issue IOCB failed (%d).\n",
5227*4882a593Smuzhiyun 		    __func__, sp->name, rval);
5228*4882a593Smuzhiyun 		qla24xx_sp_unmap(vha, sp);
5229*4882a593Smuzhiyun 	}
5230*4882a593Smuzhiyun }
5231*4882a593Smuzhiyun 
5232*4882a593Smuzhiyun void
qla2x00_do_work(struct scsi_qla_host * vha)5233*4882a593Smuzhiyun qla2x00_do_work(struct scsi_qla_host *vha)
5234*4882a593Smuzhiyun {
5235*4882a593Smuzhiyun 	struct qla_work_evt *e, *tmp;
5236*4882a593Smuzhiyun 	unsigned long flags;
5237*4882a593Smuzhiyun 	LIST_HEAD(work);
5238*4882a593Smuzhiyun 	int rc;
5239*4882a593Smuzhiyun 
5240*4882a593Smuzhiyun 	spin_lock_irqsave(&vha->work_lock, flags);
5241*4882a593Smuzhiyun 	list_splice_init(&vha->work_list, &work);
5242*4882a593Smuzhiyun 	spin_unlock_irqrestore(&vha->work_lock, flags);
5243*4882a593Smuzhiyun 
5244*4882a593Smuzhiyun 	list_for_each_entry_safe(e, tmp, &work, list) {
5245*4882a593Smuzhiyun 		rc = QLA_SUCCESS;
5246*4882a593Smuzhiyun 		switch (e->type) {
5247*4882a593Smuzhiyun 		case QLA_EVT_AEN:
5248*4882a593Smuzhiyun 			fc_host_post_event(vha->host, fc_get_event_number(),
5249*4882a593Smuzhiyun 			    e->u.aen.code, e->u.aen.data);
5250*4882a593Smuzhiyun 			break;
5251*4882a593Smuzhiyun 		case QLA_EVT_IDC_ACK:
5252*4882a593Smuzhiyun 			qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5253*4882a593Smuzhiyun 			break;
5254*4882a593Smuzhiyun 		case QLA_EVT_ASYNC_LOGIN:
5255*4882a593Smuzhiyun 			qla2x00_async_login(vha, e->u.logio.fcport,
5256*4882a593Smuzhiyun 			    e->u.logio.data);
5257*4882a593Smuzhiyun 			break;
5258*4882a593Smuzhiyun 		case QLA_EVT_ASYNC_LOGOUT:
5259*4882a593Smuzhiyun 			rc = qla2x00_async_logout(vha, e->u.logio.fcport);
5260*4882a593Smuzhiyun 			break;
5261*4882a593Smuzhiyun 		case QLA_EVT_ASYNC_ADISC:
5262*4882a593Smuzhiyun 			qla2x00_async_adisc(vha, e->u.logio.fcport,
5263*4882a593Smuzhiyun 			    e->u.logio.data);
5264*4882a593Smuzhiyun 			break;
5265*4882a593Smuzhiyun 		case QLA_EVT_UEVENT:
5266*4882a593Smuzhiyun 			qla2x00_uevent_emit(vha, e->u.uevent.code);
5267*4882a593Smuzhiyun 			break;
5268*4882a593Smuzhiyun 		case QLA_EVT_AENFX:
5269*4882a593Smuzhiyun 			qlafx00_process_aen(vha, e);
5270*4882a593Smuzhiyun 			break;
5271*4882a593Smuzhiyun 		case QLA_EVT_GPNID:
5272*4882a593Smuzhiyun 			qla24xx_async_gpnid(vha, &e->u.gpnid.id);
5273*4882a593Smuzhiyun 			break;
5274*4882a593Smuzhiyun 		case QLA_EVT_UNMAP:
5275*4882a593Smuzhiyun 			qla24xx_sp_unmap(vha, e->u.iosb.sp);
5276*4882a593Smuzhiyun 			break;
5277*4882a593Smuzhiyun 		case QLA_EVT_RELOGIN:
5278*4882a593Smuzhiyun 			qla2x00_relogin(vha);
5279*4882a593Smuzhiyun 			break;
5280*4882a593Smuzhiyun 		case QLA_EVT_NEW_SESS:
5281*4882a593Smuzhiyun 			qla24xx_create_new_sess(vha, e);
5282*4882a593Smuzhiyun 			break;
5283*4882a593Smuzhiyun 		case QLA_EVT_GPDB:
5284*4882a593Smuzhiyun 			qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5285*4882a593Smuzhiyun 			    e->u.fcport.opt);
5286*4882a593Smuzhiyun 			break;
5287*4882a593Smuzhiyun 		case QLA_EVT_PRLI:
5288*4882a593Smuzhiyun 			qla24xx_async_prli(vha, e->u.fcport.fcport);
5289*4882a593Smuzhiyun 			break;
5290*4882a593Smuzhiyun 		case QLA_EVT_GPSC:
5291*4882a593Smuzhiyun 			qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5292*4882a593Smuzhiyun 			break;
5293*4882a593Smuzhiyun 		case QLA_EVT_GNL:
5294*4882a593Smuzhiyun 			qla24xx_async_gnl(vha, e->u.fcport.fcport);
5295*4882a593Smuzhiyun 			break;
5296*4882a593Smuzhiyun 		case QLA_EVT_NACK:
5297*4882a593Smuzhiyun 			qla24xx_do_nack_work(vha, e);
5298*4882a593Smuzhiyun 			break;
5299*4882a593Smuzhiyun 		case QLA_EVT_ASYNC_PRLO:
5300*4882a593Smuzhiyun 			rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
5301*4882a593Smuzhiyun 			break;
5302*4882a593Smuzhiyun 		case QLA_EVT_ASYNC_PRLO_DONE:
5303*4882a593Smuzhiyun 			qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5304*4882a593Smuzhiyun 			    e->u.logio.data);
5305*4882a593Smuzhiyun 			break;
5306*4882a593Smuzhiyun 		case QLA_EVT_GPNFT:
5307*4882a593Smuzhiyun 			qla24xx_async_gpnft(vha, e->u.gpnft.fc4_type,
5308*4882a593Smuzhiyun 			    e->u.gpnft.sp);
5309*4882a593Smuzhiyun 			break;
5310*4882a593Smuzhiyun 		case QLA_EVT_GPNFT_DONE:
5311*4882a593Smuzhiyun 			qla24xx_async_gpnft_done(vha, e->u.iosb.sp);
5312*4882a593Smuzhiyun 			break;
5313*4882a593Smuzhiyun 		case QLA_EVT_GNNFT_DONE:
5314*4882a593Smuzhiyun 			qla24xx_async_gnnft_done(vha, e->u.iosb.sp);
5315*4882a593Smuzhiyun 			break;
5316*4882a593Smuzhiyun 		case QLA_EVT_GNNID:
5317*4882a593Smuzhiyun 			qla24xx_async_gnnid(vha, e->u.fcport.fcport);
5318*4882a593Smuzhiyun 			break;
5319*4882a593Smuzhiyun 		case QLA_EVT_GFPNID:
5320*4882a593Smuzhiyun 			qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5321*4882a593Smuzhiyun 			break;
5322*4882a593Smuzhiyun 		case QLA_EVT_SP_RETRY:
5323*4882a593Smuzhiyun 			qla_sp_retry(vha, e);
5324*4882a593Smuzhiyun 			break;
5325*4882a593Smuzhiyun 		case QLA_EVT_IIDMA:
5326*4882a593Smuzhiyun 			qla_do_iidma_work(vha, e->u.fcport.fcport);
5327*4882a593Smuzhiyun 			break;
5328*4882a593Smuzhiyun 		case QLA_EVT_ELS_PLOGI:
5329*4882a593Smuzhiyun 			qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
5330*4882a593Smuzhiyun 			    e->u.fcport.fcport, false);
5331*4882a593Smuzhiyun 			break;
5332*4882a593Smuzhiyun 		}
5333*4882a593Smuzhiyun 
5334*4882a593Smuzhiyun 		if (rc == EAGAIN) {
5335*4882a593Smuzhiyun 			/* put 'work' at head of 'vha->work_list' */
5336*4882a593Smuzhiyun 			spin_lock_irqsave(&vha->work_lock, flags);
5337*4882a593Smuzhiyun 			list_splice(&work, &vha->work_list);
5338*4882a593Smuzhiyun 			spin_unlock_irqrestore(&vha->work_lock, flags);
5339*4882a593Smuzhiyun 			break;
5340*4882a593Smuzhiyun 		}
5341*4882a593Smuzhiyun 		list_del_init(&e->list);
5342*4882a593Smuzhiyun 		if (e->flags & QLA_EVT_FLAG_FREE)
5343*4882a593Smuzhiyun 			kfree(e);
5344*4882a593Smuzhiyun 
5345*4882a593Smuzhiyun 		/* For each work completed decrement vha ref count */
5346*4882a593Smuzhiyun 		QLA_VHA_MARK_NOT_BUSY(vha);
5347*4882a593Smuzhiyun 	}
5348*4882a593Smuzhiyun }
5349*4882a593Smuzhiyun 
qla24xx_post_relogin_work(struct scsi_qla_host * vha)5350*4882a593Smuzhiyun int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5351*4882a593Smuzhiyun {
5352*4882a593Smuzhiyun 	struct qla_work_evt *e;
5353*4882a593Smuzhiyun 
5354*4882a593Smuzhiyun 	e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5355*4882a593Smuzhiyun 
5356*4882a593Smuzhiyun 	if (!e) {
5357*4882a593Smuzhiyun 		set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5358*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
5359*4882a593Smuzhiyun 	}
5360*4882a593Smuzhiyun 
5361*4882a593Smuzhiyun 	return qla2x00_post_work(vha, e);
5362*4882a593Smuzhiyun }
5363*4882a593Smuzhiyun 
5364*4882a593Smuzhiyun /* Relogins all the fcports of a vport
5365*4882a593Smuzhiyun  * Context: dpc thread
5366*4882a593Smuzhiyun  */
qla2x00_relogin(struct scsi_qla_host * vha)5367*4882a593Smuzhiyun void qla2x00_relogin(struct scsi_qla_host *vha)
5368*4882a593Smuzhiyun {
5369*4882a593Smuzhiyun 	fc_port_t       *fcport;
5370*4882a593Smuzhiyun 	int status, relogin_needed = 0;
5371*4882a593Smuzhiyun 	struct event_arg ea;
5372*4882a593Smuzhiyun 
5373*4882a593Smuzhiyun 	list_for_each_entry(fcport, &vha->vp_fcports, list) {
5374*4882a593Smuzhiyun 		/*
5375*4882a593Smuzhiyun 		 * If the port is not ONLINE then try to login
5376*4882a593Smuzhiyun 		 * to it if we haven't run out of retries.
5377*4882a593Smuzhiyun 		 */
5378*4882a593Smuzhiyun 		if (atomic_read(&fcport->state) != FCS_ONLINE &&
5379*4882a593Smuzhiyun 		    fcport->login_retry) {
5380*4882a593Smuzhiyun 			if (fcport->scan_state != QLA_FCPORT_FOUND ||
5381*4882a593Smuzhiyun 			    fcport->disc_state == DSC_LOGIN_COMPLETE)
5382*4882a593Smuzhiyun 				continue;
5383*4882a593Smuzhiyun 
5384*4882a593Smuzhiyun 			if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5385*4882a593Smuzhiyun 				fcport->disc_state == DSC_DELETE_PEND) {
5386*4882a593Smuzhiyun 				relogin_needed = 1;
5387*4882a593Smuzhiyun 			} else {
5388*4882a593Smuzhiyun 				if (vha->hw->current_topology != ISP_CFG_NL) {
5389*4882a593Smuzhiyun 					memset(&ea, 0, sizeof(ea));
5390*4882a593Smuzhiyun 					ea.fcport = fcport;
5391*4882a593Smuzhiyun 					qla24xx_handle_relogin_event(vha, &ea);
5392*4882a593Smuzhiyun 				} else if (vha->hw->current_topology ==
5393*4882a593Smuzhiyun 					 ISP_CFG_NL &&
5394*4882a593Smuzhiyun 					IS_QLA2XXX_MIDTYPE(vha->hw)) {
5395*4882a593Smuzhiyun 					(void)qla24xx_fcport_handle_login(vha,
5396*4882a593Smuzhiyun 									fcport);
5397*4882a593Smuzhiyun 				} else if (vha->hw->current_topology ==
5398*4882a593Smuzhiyun 				    ISP_CFG_NL) {
5399*4882a593Smuzhiyun 					fcport->login_retry--;
5400*4882a593Smuzhiyun 					status =
5401*4882a593Smuzhiyun 					    qla2x00_local_device_login(vha,
5402*4882a593Smuzhiyun 						fcport);
5403*4882a593Smuzhiyun 					if (status == QLA_SUCCESS) {
5404*4882a593Smuzhiyun 						fcport->old_loop_id =
5405*4882a593Smuzhiyun 						    fcport->loop_id;
5406*4882a593Smuzhiyun 						ql_dbg(ql_dbg_disc, vha, 0x2003,
5407*4882a593Smuzhiyun 						    "Port login OK: logged in ID 0x%x.\n",
5408*4882a593Smuzhiyun 						    fcport->loop_id);
5409*4882a593Smuzhiyun 						qla2x00_update_fcport
5410*4882a593Smuzhiyun 							(vha, fcport);
5411*4882a593Smuzhiyun 					} else if (status == 1) {
5412*4882a593Smuzhiyun 						set_bit(RELOGIN_NEEDED,
5413*4882a593Smuzhiyun 						    &vha->dpc_flags);
5414*4882a593Smuzhiyun 						/* retry the login again */
5415*4882a593Smuzhiyun 						ql_dbg(ql_dbg_disc, vha, 0x2007,
5416*4882a593Smuzhiyun 						    "Retrying %d login again loop_id 0x%x.\n",
5417*4882a593Smuzhiyun 						    fcport->login_retry,
5418*4882a593Smuzhiyun 						    fcport->loop_id);
5419*4882a593Smuzhiyun 					} else {
5420*4882a593Smuzhiyun 						fcport->login_retry = 0;
5421*4882a593Smuzhiyun 					}
5422*4882a593Smuzhiyun 
5423*4882a593Smuzhiyun 					if (fcport->login_retry == 0 &&
5424*4882a593Smuzhiyun 					    status != QLA_SUCCESS)
5425*4882a593Smuzhiyun 						qla2x00_clear_loop_id(fcport);
5426*4882a593Smuzhiyun 				}
5427*4882a593Smuzhiyun 			}
5428*4882a593Smuzhiyun 		}
5429*4882a593Smuzhiyun 		if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5430*4882a593Smuzhiyun 			break;
5431*4882a593Smuzhiyun 	}
5432*4882a593Smuzhiyun 
5433*4882a593Smuzhiyun 	if (relogin_needed)
5434*4882a593Smuzhiyun 		set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5435*4882a593Smuzhiyun 
5436*4882a593Smuzhiyun 	ql_dbg(ql_dbg_disc, vha, 0x400e,
5437*4882a593Smuzhiyun 	    "Relogin end.\n");
5438*4882a593Smuzhiyun }
5439*4882a593Smuzhiyun 
5440*4882a593Smuzhiyun /* Schedule work on any of the dpc-workqueues */
5441*4882a593Smuzhiyun void
qla83xx_schedule_work(scsi_qla_host_t * base_vha,int work_code)5442*4882a593Smuzhiyun qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5443*4882a593Smuzhiyun {
5444*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
5445*4882a593Smuzhiyun 
5446*4882a593Smuzhiyun 	switch (work_code) {
5447*4882a593Smuzhiyun 	case MBA_IDC_AEN: /* 0x8200 */
5448*4882a593Smuzhiyun 		if (ha->dpc_lp_wq)
5449*4882a593Smuzhiyun 			queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5450*4882a593Smuzhiyun 		break;
5451*4882a593Smuzhiyun 
5452*4882a593Smuzhiyun 	case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5453*4882a593Smuzhiyun 		if (!ha->flags.nic_core_reset_hdlr_active) {
5454*4882a593Smuzhiyun 			if (ha->dpc_hp_wq)
5455*4882a593Smuzhiyun 				queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5456*4882a593Smuzhiyun 		} else
5457*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5458*4882a593Smuzhiyun 			    "NIC Core reset is already active. Skip "
5459*4882a593Smuzhiyun 			    "scheduling it again.\n");
5460*4882a593Smuzhiyun 		break;
5461*4882a593Smuzhiyun 	case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5462*4882a593Smuzhiyun 		if (ha->dpc_hp_wq)
5463*4882a593Smuzhiyun 			queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5464*4882a593Smuzhiyun 		break;
5465*4882a593Smuzhiyun 	case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5466*4882a593Smuzhiyun 		if (ha->dpc_hp_wq)
5467*4882a593Smuzhiyun 			queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5468*4882a593Smuzhiyun 		break;
5469*4882a593Smuzhiyun 	default:
5470*4882a593Smuzhiyun 		ql_log(ql_log_warn, base_vha, 0xb05f,
5471*4882a593Smuzhiyun 		    "Unknown work-code=0x%x.\n", work_code);
5472*4882a593Smuzhiyun 	}
5473*4882a593Smuzhiyun 
5474*4882a593Smuzhiyun 	return;
5475*4882a593Smuzhiyun }
5476*4882a593Smuzhiyun 
5477*4882a593Smuzhiyun /* Work: Perform NIC Core Unrecoverable state handling */
5478*4882a593Smuzhiyun void
qla83xx_nic_core_unrecoverable_work(struct work_struct * work)5479*4882a593Smuzhiyun qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5480*4882a593Smuzhiyun {
5481*4882a593Smuzhiyun 	struct qla_hw_data *ha =
5482*4882a593Smuzhiyun 		container_of(work, struct qla_hw_data, nic_core_unrecoverable);
5483*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5484*4882a593Smuzhiyun 	uint32_t dev_state = 0;
5485*4882a593Smuzhiyun 
5486*4882a593Smuzhiyun 	qla83xx_idc_lock(base_vha, 0);
5487*4882a593Smuzhiyun 	qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5488*4882a593Smuzhiyun 	qla83xx_reset_ownership(base_vha);
5489*4882a593Smuzhiyun 	if (ha->flags.nic_core_reset_owner) {
5490*4882a593Smuzhiyun 		ha->flags.nic_core_reset_owner = 0;
5491*4882a593Smuzhiyun 		qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5492*4882a593Smuzhiyun 		    QLA8XXX_DEV_FAILED);
5493*4882a593Smuzhiyun 		ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5494*4882a593Smuzhiyun 		qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5495*4882a593Smuzhiyun 	}
5496*4882a593Smuzhiyun 	qla83xx_idc_unlock(base_vha, 0);
5497*4882a593Smuzhiyun }
5498*4882a593Smuzhiyun 
5499*4882a593Smuzhiyun /* Work: Execute IDC state handler */
5500*4882a593Smuzhiyun void
qla83xx_idc_state_handler_work(struct work_struct * work)5501*4882a593Smuzhiyun qla83xx_idc_state_handler_work(struct work_struct *work)
5502*4882a593Smuzhiyun {
5503*4882a593Smuzhiyun 	struct qla_hw_data *ha =
5504*4882a593Smuzhiyun 		container_of(work, struct qla_hw_data, idc_state_handler);
5505*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5506*4882a593Smuzhiyun 	uint32_t dev_state = 0;
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	qla83xx_idc_lock(base_vha, 0);
5509*4882a593Smuzhiyun 	qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5510*4882a593Smuzhiyun 	if (dev_state == QLA8XXX_DEV_FAILED ||
5511*4882a593Smuzhiyun 			dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5512*4882a593Smuzhiyun 		qla83xx_idc_state_handler(base_vha);
5513*4882a593Smuzhiyun 	qla83xx_idc_unlock(base_vha, 0);
5514*4882a593Smuzhiyun }
5515*4882a593Smuzhiyun 
5516*4882a593Smuzhiyun static int
qla83xx_check_nic_core_fw_alive(scsi_qla_host_t * base_vha)5517*4882a593Smuzhiyun qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5518*4882a593Smuzhiyun {
5519*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
5520*4882a593Smuzhiyun 	unsigned long heart_beat_wait = jiffies + (1 * HZ);
5521*4882a593Smuzhiyun 	uint32_t heart_beat_counter1, heart_beat_counter2;
5522*4882a593Smuzhiyun 
5523*4882a593Smuzhiyun 	do {
5524*4882a593Smuzhiyun 		if (time_after(jiffies, heart_beat_wait)) {
5525*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5526*4882a593Smuzhiyun 			    "Nic Core f/w is not alive.\n");
5527*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
5528*4882a593Smuzhiyun 			break;
5529*4882a593Smuzhiyun 		}
5530*4882a593Smuzhiyun 
5531*4882a593Smuzhiyun 		qla83xx_idc_lock(base_vha, 0);
5532*4882a593Smuzhiyun 		qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5533*4882a593Smuzhiyun 		    &heart_beat_counter1);
5534*4882a593Smuzhiyun 		qla83xx_idc_unlock(base_vha, 0);
5535*4882a593Smuzhiyun 		msleep(100);
5536*4882a593Smuzhiyun 		qla83xx_idc_lock(base_vha, 0);
5537*4882a593Smuzhiyun 		qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5538*4882a593Smuzhiyun 		    &heart_beat_counter2);
5539*4882a593Smuzhiyun 		qla83xx_idc_unlock(base_vha, 0);
5540*4882a593Smuzhiyun 	} while (heart_beat_counter1 == heart_beat_counter2);
5541*4882a593Smuzhiyun 
5542*4882a593Smuzhiyun 	return rval;
5543*4882a593Smuzhiyun }
5544*4882a593Smuzhiyun 
5545*4882a593Smuzhiyun /* Work: Perform NIC Core Reset handling */
5546*4882a593Smuzhiyun void
qla83xx_nic_core_reset_work(struct work_struct * work)5547*4882a593Smuzhiyun qla83xx_nic_core_reset_work(struct work_struct *work)
5548*4882a593Smuzhiyun {
5549*4882a593Smuzhiyun 	struct qla_hw_data *ha =
5550*4882a593Smuzhiyun 		container_of(work, struct qla_hw_data, nic_core_reset);
5551*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5552*4882a593Smuzhiyun 	uint32_t dev_state = 0;
5553*4882a593Smuzhiyun 
5554*4882a593Smuzhiyun 	if (IS_QLA2031(ha)) {
5555*4882a593Smuzhiyun 		if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5556*4882a593Smuzhiyun 			ql_log(ql_log_warn, base_vha, 0xb081,
5557*4882a593Smuzhiyun 			    "Failed to dump mctp\n");
5558*4882a593Smuzhiyun 		return;
5559*4882a593Smuzhiyun 	}
5560*4882a593Smuzhiyun 
5561*4882a593Smuzhiyun 	if (!ha->flags.nic_core_reset_hdlr_active) {
5562*4882a593Smuzhiyun 		if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5563*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
5564*4882a593Smuzhiyun 			qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5565*4882a593Smuzhiyun 			    &dev_state);
5566*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
5567*4882a593Smuzhiyun 			if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5568*4882a593Smuzhiyun 				ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5569*4882a593Smuzhiyun 				    "Nic Core f/w is alive.\n");
5570*4882a593Smuzhiyun 				return;
5571*4882a593Smuzhiyun 			}
5572*4882a593Smuzhiyun 		}
5573*4882a593Smuzhiyun 
5574*4882a593Smuzhiyun 		ha->flags.nic_core_reset_hdlr_active = 1;
5575*4882a593Smuzhiyun 		if (qla83xx_nic_core_reset(base_vha)) {
5576*4882a593Smuzhiyun 			/* NIC Core reset failed. */
5577*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5578*4882a593Smuzhiyun 			    "NIC Core reset failed.\n");
5579*4882a593Smuzhiyun 		}
5580*4882a593Smuzhiyun 		ha->flags.nic_core_reset_hdlr_active = 0;
5581*4882a593Smuzhiyun 	}
5582*4882a593Smuzhiyun }
5583*4882a593Smuzhiyun 
5584*4882a593Smuzhiyun /* Work: Handle 8200 IDC aens */
5585*4882a593Smuzhiyun void
qla83xx_service_idc_aen(struct work_struct * work)5586*4882a593Smuzhiyun qla83xx_service_idc_aen(struct work_struct *work)
5587*4882a593Smuzhiyun {
5588*4882a593Smuzhiyun 	struct qla_hw_data *ha =
5589*4882a593Smuzhiyun 		container_of(work, struct qla_hw_data, idc_aen);
5590*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5591*4882a593Smuzhiyun 	uint32_t dev_state, idc_control;
5592*4882a593Smuzhiyun 
5593*4882a593Smuzhiyun 	qla83xx_idc_lock(base_vha, 0);
5594*4882a593Smuzhiyun 	qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5595*4882a593Smuzhiyun 	qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5596*4882a593Smuzhiyun 	qla83xx_idc_unlock(base_vha, 0);
5597*4882a593Smuzhiyun 	if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5598*4882a593Smuzhiyun 		if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5599*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5600*4882a593Smuzhiyun 			    "Application requested NIC Core Reset.\n");
5601*4882a593Smuzhiyun 			qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5602*4882a593Smuzhiyun 		} else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5603*4882a593Smuzhiyun 		    QLA_SUCCESS) {
5604*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5605*4882a593Smuzhiyun 			    "Other protocol driver requested NIC Core Reset.\n");
5606*4882a593Smuzhiyun 			qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5607*4882a593Smuzhiyun 		}
5608*4882a593Smuzhiyun 	} else if (dev_state == QLA8XXX_DEV_FAILED ||
5609*4882a593Smuzhiyun 			dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5610*4882a593Smuzhiyun 		qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5611*4882a593Smuzhiyun 	}
5612*4882a593Smuzhiyun }
5613*4882a593Smuzhiyun 
5614*4882a593Smuzhiyun static void
qla83xx_wait_logic(void)5615*4882a593Smuzhiyun qla83xx_wait_logic(void)
5616*4882a593Smuzhiyun {
5617*4882a593Smuzhiyun 	int i;
5618*4882a593Smuzhiyun 
5619*4882a593Smuzhiyun 	/* Yield CPU */
5620*4882a593Smuzhiyun 	if (!in_interrupt()) {
5621*4882a593Smuzhiyun 		/*
5622*4882a593Smuzhiyun 		 * Wait about 200ms before retrying again.
5623*4882a593Smuzhiyun 		 * This controls the number of retries for single
5624*4882a593Smuzhiyun 		 * lock operation.
5625*4882a593Smuzhiyun 		 */
5626*4882a593Smuzhiyun 		msleep(100);
5627*4882a593Smuzhiyun 		schedule();
5628*4882a593Smuzhiyun 	} else {
5629*4882a593Smuzhiyun 		for (i = 0; i < 20; i++)
5630*4882a593Smuzhiyun 			cpu_relax(); /* This a nop instr on i386 */
5631*4882a593Smuzhiyun 	}
5632*4882a593Smuzhiyun }
5633*4882a593Smuzhiyun 
5634*4882a593Smuzhiyun static int
qla83xx_force_lock_recovery(scsi_qla_host_t * base_vha)5635*4882a593Smuzhiyun qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5636*4882a593Smuzhiyun {
5637*4882a593Smuzhiyun 	int rval;
5638*4882a593Smuzhiyun 	uint32_t data;
5639*4882a593Smuzhiyun 	uint32_t idc_lck_rcvry_stage_mask = 0x3;
5640*4882a593Smuzhiyun 	uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5641*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
5642*4882a593Smuzhiyun 
5643*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5644*4882a593Smuzhiyun 	    "Trying force recovery of the IDC lock.\n");
5645*4882a593Smuzhiyun 
5646*4882a593Smuzhiyun 	rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5647*4882a593Smuzhiyun 	if (rval)
5648*4882a593Smuzhiyun 		return rval;
5649*4882a593Smuzhiyun 
5650*4882a593Smuzhiyun 	if ((data & idc_lck_rcvry_stage_mask) > 0) {
5651*4882a593Smuzhiyun 		return QLA_SUCCESS;
5652*4882a593Smuzhiyun 	} else {
5653*4882a593Smuzhiyun 		data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5654*4882a593Smuzhiyun 		rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5655*4882a593Smuzhiyun 		    data);
5656*4882a593Smuzhiyun 		if (rval)
5657*4882a593Smuzhiyun 			return rval;
5658*4882a593Smuzhiyun 
5659*4882a593Smuzhiyun 		msleep(200);
5660*4882a593Smuzhiyun 
5661*4882a593Smuzhiyun 		rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5662*4882a593Smuzhiyun 		    &data);
5663*4882a593Smuzhiyun 		if (rval)
5664*4882a593Smuzhiyun 			return rval;
5665*4882a593Smuzhiyun 
5666*4882a593Smuzhiyun 		if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5667*4882a593Smuzhiyun 			data &= (IDC_LOCK_RECOVERY_STAGE2 |
5668*4882a593Smuzhiyun 					~(idc_lck_rcvry_stage_mask));
5669*4882a593Smuzhiyun 			rval = qla83xx_wr_reg(base_vha,
5670*4882a593Smuzhiyun 			    QLA83XX_IDC_LOCK_RECOVERY, data);
5671*4882a593Smuzhiyun 			if (rval)
5672*4882a593Smuzhiyun 				return rval;
5673*4882a593Smuzhiyun 
5674*4882a593Smuzhiyun 			/* Forcefully perform IDC UnLock */
5675*4882a593Smuzhiyun 			rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5676*4882a593Smuzhiyun 			    &data);
5677*4882a593Smuzhiyun 			if (rval)
5678*4882a593Smuzhiyun 				return rval;
5679*4882a593Smuzhiyun 			/* Clear lock-id by setting 0xff */
5680*4882a593Smuzhiyun 			rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5681*4882a593Smuzhiyun 			    0xff);
5682*4882a593Smuzhiyun 			if (rval)
5683*4882a593Smuzhiyun 				return rval;
5684*4882a593Smuzhiyun 			/* Clear lock-recovery by setting 0x0 */
5685*4882a593Smuzhiyun 			rval = qla83xx_wr_reg(base_vha,
5686*4882a593Smuzhiyun 			    QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5687*4882a593Smuzhiyun 			if (rval)
5688*4882a593Smuzhiyun 				return rval;
5689*4882a593Smuzhiyun 		} else
5690*4882a593Smuzhiyun 			return QLA_SUCCESS;
5691*4882a593Smuzhiyun 	}
5692*4882a593Smuzhiyun 
5693*4882a593Smuzhiyun 	return rval;
5694*4882a593Smuzhiyun }
5695*4882a593Smuzhiyun 
5696*4882a593Smuzhiyun static int
qla83xx_idc_lock_recovery(scsi_qla_host_t * base_vha)5697*4882a593Smuzhiyun qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5698*4882a593Smuzhiyun {
5699*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
5700*4882a593Smuzhiyun 	uint32_t o_drv_lockid, n_drv_lockid;
5701*4882a593Smuzhiyun 	unsigned long lock_recovery_timeout;
5702*4882a593Smuzhiyun 
5703*4882a593Smuzhiyun 	lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5704*4882a593Smuzhiyun retry_lockid:
5705*4882a593Smuzhiyun 	rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5706*4882a593Smuzhiyun 	if (rval)
5707*4882a593Smuzhiyun 		goto exit;
5708*4882a593Smuzhiyun 
5709*4882a593Smuzhiyun 	/* MAX wait time before forcing IDC Lock recovery = 2 secs */
5710*4882a593Smuzhiyun 	if (time_after_eq(jiffies, lock_recovery_timeout)) {
5711*4882a593Smuzhiyun 		if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5712*4882a593Smuzhiyun 			return QLA_SUCCESS;
5713*4882a593Smuzhiyun 		else
5714*4882a593Smuzhiyun 			return QLA_FUNCTION_FAILED;
5715*4882a593Smuzhiyun 	}
5716*4882a593Smuzhiyun 
5717*4882a593Smuzhiyun 	rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5718*4882a593Smuzhiyun 	if (rval)
5719*4882a593Smuzhiyun 		goto exit;
5720*4882a593Smuzhiyun 
5721*4882a593Smuzhiyun 	if (o_drv_lockid == n_drv_lockid) {
5722*4882a593Smuzhiyun 		qla83xx_wait_logic();
5723*4882a593Smuzhiyun 		goto retry_lockid;
5724*4882a593Smuzhiyun 	} else
5725*4882a593Smuzhiyun 		return QLA_SUCCESS;
5726*4882a593Smuzhiyun 
5727*4882a593Smuzhiyun exit:
5728*4882a593Smuzhiyun 	return rval;
5729*4882a593Smuzhiyun }
5730*4882a593Smuzhiyun 
5731*4882a593Smuzhiyun void
qla83xx_idc_lock(scsi_qla_host_t * base_vha,uint16_t requester_id)5732*4882a593Smuzhiyun qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5733*4882a593Smuzhiyun {
5734*4882a593Smuzhiyun 	uint32_t data;
5735*4882a593Smuzhiyun 	uint32_t lock_owner;
5736*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
5737*4882a593Smuzhiyun 
5738*4882a593Smuzhiyun 	/* IDC-lock implementation using driver-lock/lock-id remote registers */
5739*4882a593Smuzhiyun retry_lock:
5740*4882a593Smuzhiyun 	if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5741*4882a593Smuzhiyun 	    == QLA_SUCCESS) {
5742*4882a593Smuzhiyun 		if (data) {
5743*4882a593Smuzhiyun 			/* Setting lock-id to our function-number */
5744*4882a593Smuzhiyun 			qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5745*4882a593Smuzhiyun 			    ha->portnum);
5746*4882a593Smuzhiyun 		} else {
5747*4882a593Smuzhiyun 			qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5748*4882a593Smuzhiyun 			    &lock_owner);
5749*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
5750*4882a593Smuzhiyun 			    "Failed to acquire IDC lock, acquired by %d, "
5751*4882a593Smuzhiyun 			    "retrying...\n", lock_owner);
5752*4882a593Smuzhiyun 
5753*4882a593Smuzhiyun 			/* Retry/Perform IDC-Lock recovery */
5754*4882a593Smuzhiyun 			if (qla83xx_idc_lock_recovery(base_vha)
5755*4882a593Smuzhiyun 			    == QLA_SUCCESS) {
5756*4882a593Smuzhiyun 				qla83xx_wait_logic();
5757*4882a593Smuzhiyun 				goto retry_lock;
5758*4882a593Smuzhiyun 			} else
5759*4882a593Smuzhiyun 				ql_log(ql_log_warn, base_vha, 0xb075,
5760*4882a593Smuzhiyun 				    "IDC Lock recovery FAILED.\n");
5761*4882a593Smuzhiyun 		}
5762*4882a593Smuzhiyun 
5763*4882a593Smuzhiyun 	}
5764*4882a593Smuzhiyun 
5765*4882a593Smuzhiyun 	return;
5766*4882a593Smuzhiyun }
5767*4882a593Smuzhiyun 
5768*4882a593Smuzhiyun static bool
qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host * vha,struct purex_entry_24xx * purex)5769*4882a593Smuzhiyun qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
5770*4882a593Smuzhiyun 	struct purex_entry_24xx *purex)
5771*4882a593Smuzhiyun {
5772*4882a593Smuzhiyun 	char fwstr[16];
5773*4882a593Smuzhiyun 	u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
5774*4882a593Smuzhiyun 	struct port_database_24xx *pdb;
5775*4882a593Smuzhiyun 
5776*4882a593Smuzhiyun 	/* Domain Controller is always logged-out. */
5777*4882a593Smuzhiyun 	/* if RDP request is not from Domain Controller: */
5778*4882a593Smuzhiyun 	if (sid != 0xfffc01)
5779*4882a593Smuzhiyun 		return false;
5780*4882a593Smuzhiyun 
5781*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
5782*4882a593Smuzhiyun 
5783*4882a593Smuzhiyun 	pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
5784*4882a593Smuzhiyun 	if (!pdb) {
5785*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0181,
5786*4882a593Smuzhiyun 		    "%s: Failed allocate pdb\n", __func__);
5787*4882a593Smuzhiyun 	} else if (qla24xx_get_port_database(vha,
5788*4882a593Smuzhiyun 				le16_to_cpu(purex->nport_handle), pdb)) {
5789*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0181,
5790*4882a593Smuzhiyun 		    "%s: Failed get pdb sid=%x\n", __func__, sid);
5791*4882a593Smuzhiyun 	} else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
5792*4882a593Smuzhiyun 	    pdb->current_login_state != PDS_PRLI_COMPLETE) {
5793*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0181,
5794*4882a593Smuzhiyun 		    "%s: Port not logged in sid=%#x\n", __func__, sid);
5795*4882a593Smuzhiyun 	} else {
5796*4882a593Smuzhiyun 		/* RDP request is from logged in port */
5797*4882a593Smuzhiyun 		kfree(pdb);
5798*4882a593Smuzhiyun 		return false;
5799*4882a593Smuzhiyun 	}
5800*4882a593Smuzhiyun 	kfree(pdb);
5801*4882a593Smuzhiyun 
5802*4882a593Smuzhiyun 	vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
5803*4882a593Smuzhiyun 	fwstr[strcspn(fwstr, " ")] = 0;
5804*4882a593Smuzhiyun 	/* if FW version allows RDP response length upto 2048 bytes: */
5805*4882a593Smuzhiyun 	if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
5806*4882a593Smuzhiyun 		return false;
5807*4882a593Smuzhiyun 
5808*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
5809*4882a593Smuzhiyun 
5810*4882a593Smuzhiyun 	/* RDP response length is to be reduced to maximum 256 bytes */
5811*4882a593Smuzhiyun 	return true;
5812*4882a593Smuzhiyun }
5813*4882a593Smuzhiyun 
5814*4882a593Smuzhiyun /*
5815*4882a593Smuzhiyun  * Function Name: qla24xx_process_purex_iocb
5816*4882a593Smuzhiyun  *
5817*4882a593Smuzhiyun  * Description:
5818*4882a593Smuzhiyun  * Prepare a RDP response and send to Fabric switch
5819*4882a593Smuzhiyun  *
5820*4882a593Smuzhiyun  * PARAMETERS:
5821*4882a593Smuzhiyun  * vha:	SCSI qla host
5822*4882a593Smuzhiyun  * purex: RDP request received by HBA
5823*4882a593Smuzhiyun  */
qla24xx_process_purex_rdp(struct scsi_qla_host * vha,struct purex_item * item)5824*4882a593Smuzhiyun void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
5825*4882a593Smuzhiyun 			       struct purex_item *item)
5826*4882a593Smuzhiyun {
5827*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
5828*4882a593Smuzhiyun 	struct purex_entry_24xx *purex =
5829*4882a593Smuzhiyun 	    (struct purex_entry_24xx *)&item->iocb;
5830*4882a593Smuzhiyun 	dma_addr_t rsp_els_dma;
5831*4882a593Smuzhiyun 	dma_addr_t rsp_payload_dma;
5832*4882a593Smuzhiyun 	dma_addr_t stat_dma;
5833*4882a593Smuzhiyun 	dma_addr_t sfp_dma;
5834*4882a593Smuzhiyun 	struct els_entry_24xx *rsp_els = NULL;
5835*4882a593Smuzhiyun 	struct rdp_rsp_payload *rsp_payload = NULL;
5836*4882a593Smuzhiyun 	struct link_statistics *stat = NULL;
5837*4882a593Smuzhiyun 	uint8_t *sfp = NULL;
5838*4882a593Smuzhiyun 	uint16_t sfp_flags = 0;
5839*4882a593Smuzhiyun 	uint rsp_payload_length = sizeof(*rsp_payload);
5840*4882a593Smuzhiyun 	int rval;
5841*4882a593Smuzhiyun 
5842*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
5843*4882a593Smuzhiyun 	    "%s: Enter\n", __func__);
5844*4882a593Smuzhiyun 
5845*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
5846*4882a593Smuzhiyun 	    "-------- ELS REQ -------\n");
5847*4882a593Smuzhiyun 	ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
5848*4882a593Smuzhiyun 	    purex, sizeof(*purex));
5849*4882a593Smuzhiyun 
5850*4882a593Smuzhiyun 	if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
5851*4882a593Smuzhiyun 		rsp_payload_length =
5852*4882a593Smuzhiyun 		    offsetof(typeof(*rsp_payload), optical_elmt_desc);
5853*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x0181,
5854*4882a593Smuzhiyun 		    "Reducing RSP payload length to %u bytes...\n",
5855*4882a593Smuzhiyun 		    rsp_payload_length);
5856*4882a593Smuzhiyun 	}
5857*4882a593Smuzhiyun 
5858*4882a593Smuzhiyun 	rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
5859*4882a593Smuzhiyun 	    &rsp_els_dma, GFP_KERNEL);
5860*4882a593Smuzhiyun 	if (!rsp_els) {
5861*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0183,
5862*4882a593Smuzhiyun 		    "Failed allocate dma buffer ELS RSP.\n");
5863*4882a593Smuzhiyun 		goto dealloc;
5864*4882a593Smuzhiyun 	}
5865*4882a593Smuzhiyun 
5866*4882a593Smuzhiyun 	rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
5867*4882a593Smuzhiyun 	    &rsp_payload_dma, GFP_KERNEL);
5868*4882a593Smuzhiyun 	if (!rsp_payload) {
5869*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0184,
5870*4882a593Smuzhiyun 		    "Failed allocate dma buffer ELS RSP payload.\n");
5871*4882a593Smuzhiyun 		goto dealloc;
5872*4882a593Smuzhiyun 	}
5873*4882a593Smuzhiyun 
5874*4882a593Smuzhiyun 	sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
5875*4882a593Smuzhiyun 	    &sfp_dma, GFP_KERNEL);
5876*4882a593Smuzhiyun 
5877*4882a593Smuzhiyun 	stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
5878*4882a593Smuzhiyun 	    &stat_dma, GFP_KERNEL);
5879*4882a593Smuzhiyun 
5880*4882a593Smuzhiyun 	/* Prepare Response IOCB */
5881*4882a593Smuzhiyun 	rsp_els->entry_type = ELS_IOCB_TYPE;
5882*4882a593Smuzhiyun 	rsp_els->entry_count = 1;
5883*4882a593Smuzhiyun 	rsp_els->sys_define = 0;
5884*4882a593Smuzhiyun 	rsp_els->entry_status = 0;
5885*4882a593Smuzhiyun 	rsp_els->handle = 0;
5886*4882a593Smuzhiyun 	rsp_els->nport_handle = purex->nport_handle;
5887*4882a593Smuzhiyun 	rsp_els->tx_dsd_count = cpu_to_le16(1);
5888*4882a593Smuzhiyun 	rsp_els->vp_index = purex->vp_idx;
5889*4882a593Smuzhiyun 	rsp_els->sof_type = EST_SOFI3;
5890*4882a593Smuzhiyun 	rsp_els->rx_xchg_address = purex->rx_xchg_addr;
5891*4882a593Smuzhiyun 	rsp_els->rx_dsd_count = 0;
5892*4882a593Smuzhiyun 	rsp_els->opcode = purex->els_frame_payload[0];
5893*4882a593Smuzhiyun 
5894*4882a593Smuzhiyun 	rsp_els->d_id[0] = purex->s_id[0];
5895*4882a593Smuzhiyun 	rsp_els->d_id[1] = purex->s_id[1];
5896*4882a593Smuzhiyun 	rsp_els->d_id[2] = purex->s_id[2];
5897*4882a593Smuzhiyun 
5898*4882a593Smuzhiyun 	rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
5899*4882a593Smuzhiyun 	rsp_els->rx_byte_count = 0;
5900*4882a593Smuzhiyun 	rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
5901*4882a593Smuzhiyun 
5902*4882a593Smuzhiyun 	put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
5903*4882a593Smuzhiyun 	rsp_els->tx_len = rsp_els->tx_byte_count;
5904*4882a593Smuzhiyun 
5905*4882a593Smuzhiyun 	rsp_els->rx_address = 0;
5906*4882a593Smuzhiyun 	rsp_els->rx_len = 0;
5907*4882a593Smuzhiyun 
5908*4882a593Smuzhiyun 	/* Prepare Response Payload */
5909*4882a593Smuzhiyun 	rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
5910*4882a593Smuzhiyun 	rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
5911*4882a593Smuzhiyun 					   sizeof(rsp_payload->hdr));
5912*4882a593Smuzhiyun 
5913*4882a593Smuzhiyun 	/* Link service Request Info Descriptor */
5914*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
5915*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc.desc_len =
5916*4882a593Smuzhiyun 	    cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
5917*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc.req_payload_word_0 =
5918*4882a593Smuzhiyun 	    cpu_to_be32p((uint32_t *)purex->els_frame_payload);
5919*4882a593Smuzhiyun 
5920*4882a593Smuzhiyun 	/* Link service Request Info Descriptor 2 */
5921*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
5922*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc2.desc_len =
5923*4882a593Smuzhiyun 	    cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
5924*4882a593Smuzhiyun 	rsp_payload->ls_req_info_desc2.req_payload_word_0 =
5925*4882a593Smuzhiyun 	    cpu_to_be32p((uint32_t *)purex->els_frame_payload);
5926*4882a593Smuzhiyun 
5927*4882a593Smuzhiyun 
5928*4882a593Smuzhiyun 	rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
5929*4882a593Smuzhiyun 	rsp_payload->sfp_diag_desc.desc_len =
5930*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
5931*4882a593Smuzhiyun 
5932*4882a593Smuzhiyun 	if (sfp) {
5933*4882a593Smuzhiyun 		/* SFP Flags */
5934*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
5935*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
5936*4882a593Smuzhiyun 		if (!rval) {
5937*4882a593Smuzhiyun 			/* SFP Flags bits 3-0: Port Tx Laser Type */
5938*4882a593Smuzhiyun 			if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
5939*4882a593Smuzhiyun 				sfp_flags |= BIT_0; /* short wave */
5940*4882a593Smuzhiyun 			else if (sfp[0] & BIT_1)
5941*4882a593Smuzhiyun 				sfp_flags |= BIT_1; /* long wave 1310nm */
5942*4882a593Smuzhiyun 			else if (sfp[1] & BIT_4)
5943*4882a593Smuzhiyun 				sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
5944*4882a593Smuzhiyun 		}
5945*4882a593Smuzhiyun 
5946*4882a593Smuzhiyun 		/* SFP Type */
5947*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
5948*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
5949*4882a593Smuzhiyun 		if (!rval) {
5950*4882a593Smuzhiyun 			sfp_flags |= BIT_4; /* optical */
5951*4882a593Smuzhiyun 			if (sfp[0] == 0x3)
5952*4882a593Smuzhiyun 				sfp_flags |= BIT_6; /* sfp+ */
5953*4882a593Smuzhiyun 		}
5954*4882a593Smuzhiyun 
5955*4882a593Smuzhiyun 		rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
5956*4882a593Smuzhiyun 
5957*4882a593Smuzhiyun 		/* SFP Diagnostics */
5958*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
5959*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
5960*4882a593Smuzhiyun 		if (!rval) {
5961*4882a593Smuzhiyun 			__be16 *trx = (__force __be16 *)sfp; /* already be16 */
5962*4882a593Smuzhiyun 			rsp_payload->sfp_diag_desc.temperature = trx[0];
5963*4882a593Smuzhiyun 			rsp_payload->sfp_diag_desc.vcc = trx[1];
5964*4882a593Smuzhiyun 			rsp_payload->sfp_diag_desc.tx_bias = trx[2];
5965*4882a593Smuzhiyun 			rsp_payload->sfp_diag_desc.tx_power = trx[3];
5966*4882a593Smuzhiyun 			rsp_payload->sfp_diag_desc.rx_power = trx[4];
5967*4882a593Smuzhiyun 		}
5968*4882a593Smuzhiyun 	}
5969*4882a593Smuzhiyun 
5970*4882a593Smuzhiyun 	/* Port Speed Descriptor */
5971*4882a593Smuzhiyun 	rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
5972*4882a593Smuzhiyun 	rsp_payload->port_speed_desc.desc_len =
5973*4882a593Smuzhiyun 	    cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
5974*4882a593Smuzhiyun 	rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
5975*4882a593Smuzhiyun 	    qla25xx_fdmi_port_speed_capability(ha));
5976*4882a593Smuzhiyun 	rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
5977*4882a593Smuzhiyun 	    qla25xx_fdmi_port_speed_currently(ha));
5978*4882a593Smuzhiyun 
5979*4882a593Smuzhiyun 	/* Link Error Status Descriptor */
5980*4882a593Smuzhiyun 	rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
5981*4882a593Smuzhiyun 	rsp_payload->ls_err_desc.desc_len =
5982*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
5983*4882a593Smuzhiyun 
5984*4882a593Smuzhiyun 	if (stat) {
5985*4882a593Smuzhiyun 		rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
5986*4882a593Smuzhiyun 		if (!rval) {
5987*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.link_fail_cnt =
5988*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
5989*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.loss_sync_cnt =
5990*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
5991*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.loss_sig_cnt =
5992*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
5993*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.prim_seq_err_cnt =
5994*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
5995*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.inval_xmit_word_cnt =
5996*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
5997*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.inval_crc_cnt =
5998*4882a593Smuzhiyun 			    cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
5999*4882a593Smuzhiyun 			rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6000*4882a593Smuzhiyun 		}
6001*4882a593Smuzhiyun 	}
6002*4882a593Smuzhiyun 
6003*4882a593Smuzhiyun 	/* Portname Descriptor */
6004*4882a593Smuzhiyun 	rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6005*4882a593Smuzhiyun 	rsp_payload->port_name_diag_desc.desc_len =
6006*4882a593Smuzhiyun 	    cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6007*4882a593Smuzhiyun 	memcpy(rsp_payload->port_name_diag_desc.WWNN,
6008*4882a593Smuzhiyun 	    vha->node_name,
6009*4882a593Smuzhiyun 	    sizeof(rsp_payload->port_name_diag_desc.WWNN));
6010*4882a593Smuzhiyun 	memcpy(rsp_payload->port_name_diag_desc.WWPN,
6011*4882a593Smuzhiyun 	    vha->port_name,
6012*4882a593Smuzhiyun 	    sizeof(rsp_payload->port_name_diag_desc.WWPN));
6013*4882a593Smuzhiyun 
6014*4882a593Smuzhiyun 	/* F-Port Portname Descriptor */
6015*4882a593Smuzhiyun 	rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6016*4882a593Smuzhiyun 	rsp_payload->port_name_direct_desc.desc_len =
6017*4882a593Smuzhiyun 	    cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6018*4882a593Smuzhiyun 	memcpy(rsp_payload->port_name_direct_desc.WWNN,
6019*4882a593Smuzhiyun 	    vha->fabric_node_name,
6020*4882a593Smuzhiyun 	    sizeof(rsp_payload->port_name_direct_desc.WWNN));
6021*4882a593Smuzhiyun 	memcpy(rsp_payload->port_name_direct_desc.WWPN,
6022*4882a593Smuzhiyun 	    vha->fabric_port_name,
6023*4882a593Smuzhiyun 	    sizeof(rsp_payload->port_name_direct_desc.WWPN));
6024*4882a593Smuzhiyun 
6025*4882a593Smuzhiyun 	/* Bufer Credit Descriptor */
6026*4882a593Smuzhiyun 	rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6027*4882a593Smuzhiyun 	rsp_payload->buffer_credit_desc.desc_len =
6028*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6029*4882a593Smuzhiyun 	rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6030*4882a593Smuzhiyun 	rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6031*4882a593Smuzhiyun 	rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6032*4882a593Smuzhiyun 
6033*4882a593Smuzhiyun 	if (ha->flags.plogi_template_valid) {
6034*4882a593Smuzhiyun 		uint32_t tmp =
6035*4882a593Smuzhiyun 		be16_to_cpu(ha->plogi_els_payld.fl_csp.sp_bb_cred);
6036*4882a593Smuzhiyun 		rsp_payload->buffer_credit_desc.fcport_b2b = cpu_to_be32(tmp);
6037*4882a593Smuzhiyun 	}
6038*4882a593Smuzhiyun 
6039*4882a593Smuzhiyun 	if (rsp_payload_length < sizeof(*rsp_payload))
6040*4882a593Smuzhiyun 		goto send;
6041*4882a593Smuzhiyun 
6042*4882a593Smuzhiyun 	/* Optical Element Descriptor, Temperature */
6043*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6044*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[0].desc_len =
6045*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6046*4882a593Smuzhiyun 	/* Optical Element Descriptor, Voltage */
6047*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6048*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[1].desc_len =
6049*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6050*4882a593Smuzhiyun 	/* Optical Element Descriptor, Tx Bias Current */
6051*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6052*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[2].desc_len =
6053*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6054*4882a593Smuzhiyun 	/* Optical Element Descriptor, Tx Power */
6055*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6056*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[3].desc_len =
6057*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6058*4882a593Smuzhiyun 	/* Optical Element Descriptor, Rx Power */
6059*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6060*4882a593Smuzhiyun 	rsp_payload->optical_elmt_desc[4].desc_len =
6061*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6062*4882a593Smuzhiyun 
6063*4882a593Smuzhiyun 	if (sfp) {
6064*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
6065*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6066*4882a593Smuzhiyun 		if (!rval) {
6067*4882a593Smuzhiyun 			__be16 *trx = (__force __be16 *)sfp; /* already be16 */
6068*4882a593Smuzhiyun 
6069*4882a593Smuzhiyun 			/* Optical Element Descriptor, Temperature */
6070*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6071*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6072*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6073*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6074*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].element_flags =
6075*4882a593Smuzhiyun 			    cpu_to_be32(1 << 28);
6076*4882a593Smuzhiyun 
6077*4882a593Smuzhiyun 			/* Optical Element Descriptor, Voltage */
6078*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6079*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6080*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6081*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6082*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].element_flags =
6083*4882a593Smuzhiyun 			    cpu_to_be32(2 << 28);
6084*4882a593Smuzhiyun 
6085*4882a593Smuzhiyun 			/* Optical Element Descriptor, Tx Bias Current */
6086*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6087*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6088*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6089*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6090*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].element_flags =
6091*4882a593Smuzhiyun 			    cpu_to_be32(3 << 28);
6092*4882a593Smuzhiyun 
6093*4882a593Smuzhiyun 			/* Optical Element Descriptor, Tx Power */
6094*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6095*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6096*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6097*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6098*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].element_flags =
6099*4882a593Smuzhiyun 			    cpu_to_be32(4 << 28);
6100*4882a593Smuzhiyun 
6101*4882a593Smuzhiyun 			/* Optical Element Descriptor, Rx Power */
6102*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6103*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6104*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6105*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6106*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].element_flags =
6107*4882a593Smuzhiyun 			    cpu_to_be32(5 << 28);
6108*4882a593Smuzhiyun 		}
6109*4882a593Smuzhiyun 
6110*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
6111*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6112*4882a593Smuzhiyun 		if (!rval) {
6113*4882a593Smuzhiyun 			/* Temperature high/low alarm/warning */
6114*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[0].element_flags |=
6115*4882a593Smuzhiyun 			    cpu_to_be32(
6116*4882a593Smuzhiyun 				(sfp[0] >> 7 & 1) << 3 |
6117*4882a593Smuzhiyun 				(sfp[0] >> 6 & 1) << 2 |
6118*4882a593Smuzhiyun 				(sfp[4] >> 7 & 1) << 1 |
6119*4882a593Smuzhiyun 				(sfp[4] >> 6 & 1) << 0);
6120*4882a593Smuzhiyun 
6121*4882a593Smuzhiyun 			/* Voltage high/low alarm/warning */
6122*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[1].element_flags |=
6123*4882a593Smuzhiyun 			    cpu_to_be32(
6124*4882a593Smuzhiyun 				(sfp[0] >> 5 & 1) << 3 |
6125*4882a593Smuzhiyun 				(sfp[0] >> 4 & 1) << 2 |
6126*4882a593Smuzhiyun 				(sfp[4] >> 5 & 1) << 1 |
6127*4882a593Smuzhiyun 				(sfp[4] >> 4 & 1) << 0);
6128*4882a593Smuzhiyun 
6129*4882a593Smuzhiyun 			/* Tx Bias Current high/low alarm/warning */
6130*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[2].element_flags |=
6131*4882a593Smuzhiyun 			    cpu_to_be32(
6132*4882a593Smuzhiyun 				(sfp[0] >> 3 & 1) << 3 |
6133*4882a593Smuzhiyun 				(sfp[0] >> 2 & 1) << 2 |
6134*4882a593Smuzhiyun 				(sfp[4] >> 3 & 1) << 1 |
6135*4882a593Smuzhiyun 				(sfp[4] >> 2 & 1) << 0);
6136*4882a593Smuzhiyun 
6137*4882a593Smuzhiyun 			/* Tx Power high/low alarm/warning */
6138*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[3].element_flags |=
6139*4882a593Smuzhiyun 			    cpu_to_be32(
6140*4882a593Smuzhiyun 				(sfp[0] >> 1 & 1) << 3 |
6141*4882a593Smuzhiyun 				(sfp[0] >> 0 & 1) << 2 |
6142*4882a593Smuzhiyun 				(sfp[4] >> 1 & 1) << 1 |
6143*4882a593Smuzhiyun 				(sfp[4] >> 0 & 1) << 0);
6144*4882a593Smuzhiyun 
6145*4882a593Smuzhiyun 			/* Rx Power high/low alarm/warning */
6146*4882a593Smuzhiyun 			rsp_payload->optical_elmt_desc[4].element_flags |=
6147*4882a593Smuzhiyun 			    cpu_to_be32(
6148*4882a593Smuzhiyun 				(sfp[1] >> 7 & 1) << 3 |
6149*4882a593Smuzhiyun 				(sfp[1] >> 6 & 1) << 2 |
6150*4882a593Smuzhiyun 				(sfp[5] >> 7 & 1) << 1 |
6151*4882a593Smuzhiyun 				(sfp[5] >> 6 & 1) << 0);
6152*4882a593Smuzhiyun 		}
6153*4882a593Smuzhiyun 	}
6154*4882a593Smuzhiyun 
6155*4882a593Smuzhiyun 	/* Optical Product Data Descriptor */
6156*4882a593Smuzhiyun 	rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6157*4882a593Smuzhiyun 	rsp_payload->optical_prod_desc.desc_len =
6158*4882a593Smuzhiyun 		cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6159*4882a593Smuzhiyun 
6160*4882a593Smuzhiyun 	if (sfp) {
6161*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
6162*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6163*4882a593Smuzhiyun 		if (!rval) {
6164*4882a593Smuzhiyun 			memcpy(rsp_payload->optical_prod_desc.vendor_name,
6165*4882a593Smuzhiyun 			    sfp + 0,
6166*4882a593Smuzhiyun 			    sizeof(rsp_payload->optical_prod_desc.vendor_name));
6167*4882a593Smuzhiyun 			memcpy(rsp_payload->optical_prod_desc.part_number,
6168*4882a593Smuzhiyun 			    sfp + 20,
6169*4882a593Smuzhiyun 			    sizeof(rsp_payload->optical_prod_desc.part_number));
6170*4882a593Smuzhiyun 			memcpy(rsp_payload->optical_prod_desc.revision,
6171*4882a593Smuzhiyun 			    sfp + 36,
6172*4882a593Smuzhiyun 			    sizeof(rsp_payload->optical_prod_desc.revision));
6173*4882a593Smuzhiyun 			memcpy(rsp_payload->optical_prod_desc.serial_number,
6174*4882a593Smuzhiyun 			    sfp + 48,
6175*4882a593Smuzhiyun 			    sizeof(rsp_payload->optical_prod_desc.serial_number));
6176*4882a593Smuzhiyun 		}
6177*4882a593Smuzhiyun 
6178*4882a593Smuzhiyun 		memset(sfp, 0, SFP_RTDI_LEN);
6179*4882a593Smuzhiyun 		rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6180*4882a593Smuzhiyun 		if (!rval) {
6181*4882a593Smuzhiyun 			memcpy(rsp_payload->optical_prod_desc.date,
6182*4882a593Smuzhiyun 			    sfp + 0,
6183*4882a593Smuzhiyun 			    sizeof(rsp_payload->optical_prod_desc.date));
6184*4882a593Smuzhiyun 		}
6185*4882a593Smuzhiyun 	}
6186*4882a593Smuzhiyun 
6187*4882a593Smuzhiyun send:
6188*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0183,
6189*4882a593Smuzhiyun 	    "Sending ELS Response to RDP Request...\n");
6190*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6191*4882a593Smuzhiyun 	    "-------- ELS RSP -------\n");
6192*4882a593Smuzhiyun 	ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
6193*4882a593Smuzhiyun 	    rsp_els, sizeof(*rsp_els));
6194*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6195*4882a593Smuzhiyun 	    "-------- ELS RSP PAYLOAD -------\n");
6196*4882a593Smuzhiyun 	ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
6197*4882a593Smuzhiyun 	    rsp_payload, rsp_payload_length);
6198*4882a593Smuzhiyun 
6199*4882a593Smuzhiyun 	rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6200*4882a593Smuzhiyun 
6201*4882a593Smuzhiyun 	if (rval) {
6202*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0188,
6203*4882a593Smuzhiyun 		    "%s: iocb failed to execute -> %x\n", __func__, rval);
6204*4882a593Smuzhiyun 	} else if (rsp_els->comp_status) {
6205*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0189,
6206*4882a593Smuzhiyun 		    "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6207*4882a593Smuzhiyun 		    __func__, rsp_els->comp_status,
6208*4882a593Smuzhiyun 		    rsp_els->error_subcode_1, rsp_els->error_subcode_2);
6209*4882a593Smuzhiyun 	} else {
6210*4882a593Smuzhiyun 		ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6211*4882a593Smuzhiyun 	}
6212*4882a593Smuzhiyun 
6213*4882a593Smuzhiyun dealloc:
6214*4882a593Smuzhiyun 	if (stat)
6215*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6216*4882a593Smuzhiyun 		    stat, stat_dma);
6217*4882a593Smuzhiyun 	if (sfp)
6218*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6219*4882a593Smuzhiyun 		    sfp, sfp_dma);
6220*4882a593Smuzhiyun 	if (rsp_payload)
6221*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6222*4882a593Smuzhiyun 		    rsp_payload, rsp_payload_dma);
6223*4882a593Smuzhiyun 	if (rsp_els)
6224*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6225*4882a593Smuzhiyun 		    rsp_els, rsp_els_dma);
6226*4882a593Smuzhiyun }
6227*4882a593Smuzhiyun 
6228*4882a593Smuzhiyun void
qla24xx_free_purex_item(struct purex_item * item)6229*4882a593Smuzhiyun qla24xx_free_purex_item(struct purex_item *item)
6230*4882a593Smuzhiyun {
6231*4882a593Smuzhiyun 	if (item == &item->vha->default_item)
6232*4882a593Smuzhiyun 		memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6233*4882a593Smuzhiyun 	else
6234*4882a593Smuzhiyun 		kfree(item);
6235*4882a593Smuzhiyun }
6236*4882a593Smuzhiyun 
qla24xx_process_purex_list(struct purex_list * list)6237*4882a593Smuzhiyun void qla24xx_process_purex_list(struct purex_list *list)
6238*4882a593Smuzhiyun {
6239*4882a593Smuzhiyun 	struct list_head head = LIST_HEAD_INIT(head);
6240*4882a593Smuzhiyun 	struct purex_item *item, *next;
6241*4882a593Smuzhiyun 	ulong flags;
6242*4882a593Smuzhiyun 
6243*4882a593Smuzhiyun 	spin_lock_irqsave(&list->lock, flags);
6244*4882a593Smuzhiyun 	list_splice_init(&list->head, &head);
6245*4882a593Smuzhiyun 	spin_unlock_irqrestore(&list->lock, flags);
6246*4882a593Smuzhiyun 
6247*4882a593Smuzhiyun 	list_for_each_entry_safe(item, next, &head, list) {
6248*4882a593Smuzhiyun 		list_del(&item->list);
6249*4882a593Smuzhiyun 		item->process_item(item->vha, item);
6250*4882a593Smuzhiyun 		qla24xx_free_purex_item(item);
6251*4882a593Smuzhiyun 	}
6252*4882a593Smuzhiyun }
6253*4882a593Smuzhiyun 
6254*4882a593Smuzhiyun void
qla83xx_idc_unlock(scsi_qla_host_t * base_vha,uint16_t requester_id)6255*4882a593Smuzhiyun qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6256*4882a593Smuzhiyun {
6257*4882a593Smuzhiyun #if 0
6258*4882a593Smuzhiyun 	uint16_t options = (requester_id << 15) | BIT_7;
6259*4882a593Smuzhiyun #endif
6260*4882a593Smuzhiyun 	uint16_t retry;
6261*4882a593Smuzhiyun 	uint32_t data;
6262*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
6263*4882a593Smuzhiyun 
6264*4882a593Smuzhiyun 	/* IDC-unlock implementation using driver-unlock/lock-id
6265*4882a593Smuzhiyun 	 * remote registers
6266*4882a593Smuzhiyun 	 */
6267*4882a593Smuzhiyun 	retry = 0;
6268*4882a593Smuzhiyun retry_unlock:
6269*4882a593Smuzhiyun 	if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6270*4882a593Smuzhiyun 	    == QLA_SUCCESS) {
6271*4882a593Smuzhiyun 		if (data == ha->portnum) {
6272*4882a593Smuzhiyun 			qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6273*4882a593Smuzhiyun 			/* Clearing lock-id by setting 0xff */
6274*4882a593Smuzhiyun 			qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6275*4882a593Smuzhiyun 		} else if (retry < 10) {
6276*4882a593Smuzhiyun 			/* SV: XXX: IDC unlock retrying needed here? */
6277*4882a593Smuzhiyun 
6278*4882a593Smuzhiyun 			/* Retry for IDC-unlock */
6279*4882a593Smuzhiyun 			qla83xx_wait_logic();
6280*4882a593Smuzhiyun 			retry++;
6281*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
6282*4882a593Smuzhiyun 			    "Failed to release IDC lock, retrying=%d\n", retry);
6283*4882a593Smuzhiyun 			goto retry_unlock;
6284*4882a593Smuzhiyun 		}
6285*4882a593Smuzhiyun 	} else if (retry < 10) {
6286*4882a593Smuzhiyun 		/* Retry for IDC-unlock */
6287*4882a593Smuzhiyun 		qla83xx_wait_logic();
6288*4882a593Smuzhiyun 		retry++;
6289*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
6290*4882a593Smuzhiyun 		    "Failed to read drv-lockid, retrying=%d\n", retry);
6291*4882a593Smuzhiyun 		goto retry_unlock;
6292*4882a593Smuzhiyun 	}
6293*4882a593Smuzhiyun 
6294*4882a593Smuzhiyun 	return;
6295*4882a593Smuzhiyun 
6296*4882a593Smuzhiyun #if 0
6297*4882a593Smuzhiyun 	/* XXX: IDC-unlock implementation using access-control mbx */
6298*4882a593Smuzhiyun 	retry = 0;
6299*4882a593Smuzhiyun retry_unlock2:
6300*4882a593Smuzhiyun 	if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6301*4882a593Smuzhiyun 		if (retry < 10) {
6302*4882a593Smuzhiyun 			/* Retry for IDC-unlock */
6303*4882a593Smuzhiyun 			qla83xx_wait_logic();
6304*4882a593Smuzhiyun 			retry++;
6305*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
6306*4882a593Smuzhiyun 			    "Failed to release IDC lock, retrying=%d\n", retry);
6307*4882a593Smuzhiyun 			goto retry_unlock2;
6308*4882a593Smuzhiyun 		}
6309*4882a593Smuzhiyun 	}
6310*4882a593Smuzhiyun 
6311*4882a593Smuzhiyun 	return;
6312*4882a593Smuzhiyun #endif
6313*4882a593Smuzhiyun }
6314*4882a593Smuzhiyun 
6315*4882a593Smuzhiyun int
__qla83xx_set_drv_presence(scsi_qla_host_t * vha)6316*4882a593Smuzhiyun __qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6317*4882a593Smuzhiyun {
6318*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6319*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
6320*4882a593Smuzhiyun 	uint32_t drv_presence;
6321*4882a593Smuzhiyun 
6322*4882a593Smuzhiyun 	rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6323*4882a593Smuzhiyun 	if (rval == QLA_SUCCESS) {
6324*4882a593Smuzhiyun 		drv_presence |= (1 << ha->portnum);
6325*4882a593Smuzhiyun 		rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6326*4882a593Smuzhiyun 		    drv_presence);
6327*4882a593Smuzhiyun 	}
6328*4882a593Smuzhiyun 
6329*4882a593Smuzhiyun 	return rval;
6330*4882a593Smuzhiyun }
6331*4882a593Smuzhiyun 
6332*4882a593Smuzhiyun int
qla83xx_set_drv_presence(scsi_qla_host_t * vha)6333*4882a593Smuzhiyun qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6334*4882a593Smuzhiyun {
6335*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6336*4882a593Smuzhiyun 
6337*4882a593Smuzhiyun 	qla83xx_idc_lock(vha, 0);
6338*4882a593Smuzhiyun 	rval = __qla83xx_set_drv_presence(vha);
6339*4882a593Smuzhiyun 	qla83xx_idc_unlock(vha, 0);
6340*4882a593Smuzhiyun 
6341*4882a593Smuzhiyun 	return rval;
6342*4882a593Smuzhiyun }
6343*4882a593Smuzhiyun 
6344*4882a593Smuzhiyun int
__qla83xx_clear_drv_presence(scsi_qla_host_t * vha)6345*4882a593Smuzhiyun __qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6346*4882a593Smuzhiyun {
6347*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6348*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
6349*4882a593Smuzhiyun 	uint32_t drv_presence;
6350*4882a593Smuzhiyun 
6351*4882a593Smuzhiyun 	rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6352*4882a593Smuzhiyun 	if (rval == QLA_SUCCESS) {
6353*4882a593Smuzhiyun 		drv_presence &= ~(1 << ha->portnum);
6354*4882a593Smuzhiyun 		rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6355*4882a593Smuzhiyun 		    drv_presence);
6356*4882a593Smuzhiyun 	}
6357*4882a593Smuzhiyun 
6358*4882a593Smuzhiyun 	return rval;
6359*4882a593Smuzhiyun }
6360*4882a593Smuzhiyun 
6361*4882a593Smuzhiyun int
qla83xx_clear_drv_presence(scsi_qla_host_t * vha)6362*4882a593Smuzhiyun qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6363*4882a593Smuzhiyun {
6364*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6365*4882a593Smuzhiyun 
6366*4882a593Smuzhiyun 	qla83xx_idc_lock(vha, 0);
6367*4882a593Smuzhiyun 	rval = __qla83xx_clear_drv_presence(vha);
6368*4882a593Smuzhiyun 	qla83xx_idc_unlock(vha, 0);
6369*4882a593Smuzhiyun 
6370*4882a593Smuzhiyun 	return rval;
6371*4882a593Smuzhiyun }
6372*4882a593Smuzhiyun 
6373*4882a593Smuzhiyun static void
qla83xx_need_reset_handler(scsi_qla_host_t * vha)6374*4882a593Smuzhiyun qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6375*4882a593Smuzhiyun {
6376*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
6377*4882a593Smuzhiyun 	uint32_t drv_ack, drv_presence;
6378*4882a593Smuzhiyun 	unsigned long ack_timeout;
6379*4882a593Smuzhiyun 
6380*4882a593Smuzhiyun 	/* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6381*4882a593Smuzhiyun 	ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6382*4882a593Smuzhiyun 	while (1) {
6383*4882a593Smuzhiyun 		qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6384*4882a593Smuzhiyun 		qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6385*4882a593Smuzhiyun 		if ((drv_ack & drv_presence) == drv_presence)
6386*4882a593Smuzhiyun 			break;
6387*4882a593Smuzhiyun 
6388*4882a593Smuzhiyun 		if (time_after_eq(jiffies, ack_timeout)) {
6389*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb067,
6390*4882a593Smuzhiyun 			    "RESET ACK TIMEOUT! drv_presence=0x%x "
6391*4882a593Smuzhiyun 			    "drv_ack=0x%x\n", drv_presence, drv_ack);
6392*4882a593Smuzhiyun 			/*
6393*4882a593Smuzhiyun 			 * The function(s) which did not ack in time are forced
6394*4882a593Smuzhiyun 			 * to withdraw any further participation in the IDC
6395*4882a593Smuzhiyun 			 * reset.
6396*4882a593Smuzhiyun 			 */
6397*4882a593Smuzhiyun 			if (drv_ack != drv_presence)
6398*4882a593Smuzhiyun 				qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6399*4882a593Smuzhiyun 				    drv_ack);
6400*4882a593Smuzhiyun 			break;
6401*4882a593Smuzhiyun 		}
6402*4882a593Smuzhiyun 
6403*4882a593Smuzhiyun 		qla83xx_idc_unlock(vha, 0);
6404*4882a593Smuzhiyun 		msleep(1000);
6405*4882a593Smuzhiyun 		qla83xx_idc_lock(vha, 0);
6406*4882a593Smuzhiyun 	}
6407*4882a593Smuzhiyun 
6408*4882a593Smuzhiyun 	qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6409*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6410*4882a593Smuzhiyun }
6411*4882a593Smuzhiyun 
6412*4882a593Smuzhiyun static int
qla83xx_device_bootstrap(scsi_qla_host_t * vha)6413*4882a593Smuzhiyun qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6414*4882a593Smuzhiyun {
6415*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6416*4882a593Smuzhiyun 	uint32_t idc_control;
6417*4882a593Smuzhiyun 
6418*4882a593Smuzhiyun 	qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6419*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6420*4882a593Smuzhiyun 
6421*4882a593Smuzhiyun 	/* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6422*4882a593Smuzhiyun 	__qla83xx_get_idc_control(vha, &idc_control);
6423*4882a593Smuzhiyun 	idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6424*4882a593Smuzhiyun 	__qla83xx_set_idc_control(vha, 0);
6425*4882a593Smuzhiyun 
6426*4882a593Smuzhiyun 	qla83xx_idc_unlock(vha, 0);
6427*4882a593Smuzhiyun 	rval = qla83xx_restart_nic_firmware(vha);
6428*4882a593Smuzhiyun 	qla83xx_idc_lock(vha, 0);
6429*4882a593Smuzhiyun 
6430*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
6431*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xb06a,
6432*4882a593Smuzhiyun 		    "Failed to restart NIC f/w.\n");
6433*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6434*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6435*4882a593Smuzhiyun 	} else {
6436*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6437*4882a593Smuzhiyun 		    "Success in restarting nic f/w.\n");
6438*4882a593Smuzhiyun 		qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6439*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6440*4882a593Smuzhiyun 	}
6441*4882a593Smuzhiyun 
6442*4882a593Smuzhiyun 	return rval;
6443*4882a593Smuzhiyun }
6444*4882a593Smuzhiyun 
6445*4882a593Smuzhiyun /* Assumes idc_lock always held on entry */
6446*4882a593Smuzhiyun int
qla83xx_idc_state_handler(scsi_qla_host_t * base_vha)6447*4882a593Smuzhiyun qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6448*4882a593Smuzhiyun {
6449*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
6450*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
6451*4882a593Smuzhiyun 	unsigned long dev_init_timeout;
6452*4882a593Smuzhiyun 	uint32_t dev_state;
6453*4882a593Smuzhiyun 
6454*4882a593Smuzhiyun 	/* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6455*4882a593Smuzhiyun 	dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6456*4882a593Smuzhiyun 
6457*4882a593Smuzhiyun 	while (1) {
6458*4882a593Smuzhiyun 
6459*4882a593Smuzhiyun 		if (time_after_eq(jiffies, dev_init_timeout)) {
6460*4882a593Smuzhiyun 			ql_log(ql_log_warn, base_vha, 0xb06e,
6461*4882a593Smuzhiyun 			    "Initialization TIMEOUT!\n");
6462*4882a593Smuzhiyun 			/* Init timeout. Disable further NIC Core
6463*4882a593Smuzhiyun 			 * communication.
6464*4882a593Smuzhiyun 			 */
6465*4882a593Smuzhiyun 			qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6466*4882a593Smuzhiyun 				QLA8XXX_DEV_FAILED);
6467*4882a593Smuzhiyun 			ql_log(ql_log_info, base_vha, 0xb06f,
6468*4882a593Smuzhiyun 			    "HW State: FAILED.\n");
6469*4882a593Smuzhiyun 		}
6470*4882a593Smuzhiyun 
6471*4882a593Smuzhiyun 		qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6472*4882a593Smuzhiyun 		switch (dev_state) {
6473*4882a593Smuzhiyun 		case QLA8XXX_DEV_READY:
6474*4882a593Smuzhiyun 			if (ha->flags.nic_core_reset_owner)
6475*4882a593Smuzhiyun 				qla83xx_idc_audit(base_vha,
6476*4882a593Smuzhiyun 				    IDC_AUDIT_COMPLETION);
6477*4882a593Smuzhiyun 			ha->flags.nic_core_reset_owner = 0;
6478*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6479*4882a593Smuzhiyun 			    "Reset_owner reset by 0x%x.\n",
6480*4882a593Smuzhiyun 			    ha->portnum);
6481*4882a593Smuzhiyun 			goto exit;
6482*4882a593Smuzhiyun 		case QLA8XXX_DEV_COLD:
6483*4882a593Smuzhiyun 			if (ha->flags.nic_core_reset_owner)
6484*4882a593Smuzhiyun 				rval = qla83xx_device_bootstrap(base_vha);
6485*4882a593Smuzhiyun 			else {
6486*4882a593Smuzhiyun 			/* Wait for AEN to change device-state */
6487*4882a593Smuzhiyun 				qla83xx_idc_unlock(base_vha, 0);
6488*4882a593Smuzhiyun 				msleep(1000);
6489*4882a593Smuzhiyun 				qla83xx_idc_lock(base_vha, 0);
6490*4882a593Smuzhiyun 			}
6491*4882a593Smuzhiyun 			break;
6492*4882a593Smuzhiyun 		case QLA8XXX_DEV_INITIALIZING:
6493*4882a593Smuzhiyun 			/* Wait for AEN to change device-state */
6494*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6495*4882a593Smuzhiyun 			msleep(1000);
6496*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6497*4882a593Smuzhiyun 			break;
6498*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_RESET:
6499*4882a593Smuzhiyun 			if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6500*4882a593Smuzhiyun 				qla83xx_need_reset_handler(base_vha);
6501*4882a593Smuzhiyun 			else {
6502*4882a593Smuzhiyun 				/* Wait for AEN to change device-state */
6503*4882a593Smuzhiyun 				qla83xx_idc_unlock(base_vha, 0);
6504*4882a593Smuzhiyun 				msleep(1000);
6505*4882a593Smuzhiyun 				qla83xx_idc_lock(base_vha, 0);
6506*4882a593Smuzhiyun 			}
6507*4882a593Smuzhiyun 			/* reset timeout value after need reset handler */
6508*4882a593Smuzhiyun 			dev_init_timeout = jiffies +
6509*4882a593Smuzhiyun 			    (ha->fcoe_dev_init_timeout * HZ);
6510*4882a593Smuzhiyun 			break;
6511*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_QUIESCENT:
6512*4882a593Smuzhiyun 			/* XXX: DEBUG for now */
6513*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6514*4882a593Smuzhiyun 			msleep(1000);
6515*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6516*4882a593Smuzhiyun 			break;
6517*4882a593Smuzhiyun 		case QLA8XXX_DEV_QUIESCENT:
6518*4882a593Smuzhiyun 			/* XXX: DEBUG for now */
6519*4882a593Smuzhiyun 			if (ha->flags.quiesce_owner)
6520*4882a593Smuzhiyun 				goto exit;
6521*4882a593Smuzhiyun 
6522*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6523*4882a593Smuzhiyun 			msleep(1000);
6524*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6525*4882a593Smuzhiyun 			dev_init_timeout = jiffies +
6526*4882a593Smuzhiyun 			    (ha->fcoe_dev_init_timeout * HZ);
6527*4882a593Smuzhiyun 			break;
6528*4882a593Smuzhiyun 		case QLA8XXX_DEV_FAILED:
6529*4882a593Smuzhiyun 			if (ha->flags.nic_core_reset_owner)
6530*4882a593Smuzhiyun 				qla83xx_idc_audit(base_vha,
6531*4882a593Smuzhiyun 				    IDC_AUDIT_COMPLETION);
6532*4882a593Smuzhiyun 			ha->flags.nic_core_reset_owner = 0;
6533*4882a593Smuzhiyun 			__qla83xx_clear_drv_presence(base_vha);
6534*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6535*4882a593Smuzhiyun 			qla8xxx_dev_failed_handler(base_vha);
6536*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
6537*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6538*4882a593Smuzhiyun 			goto exit;
6539*4882a593Smuzhiyun 		case QLA8XXX_BAD_VALUE:
6540*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6541*4882a593Smuzhiyun 			msleep(1000);
6542*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6543*4882a593Smuzhiyun 			break;
6544*4882a593Smuzhiyun 		default:
6545*4882a593Smuzhiyun 			ql_log(ql_log_warn, base_vha, 0xb071,
6546*4882a593Smuzhiyun 			    "Unknown Device State: %x.\n", dev_state);
6547*4882a593Smuzhiyun 			qla83xx_idc_unlock(base_vha, 0);
6548*4882a593Smuzhiyun 			qla8xxx_dev_failed_handler(base_vha);
6549*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
6550*4882a593Smuzhiyun 			qla83xx_idc_lock(base_vha, 0);
6551*4882a593Smuzhiyun 			goto exit;
6552*4882a593Smuzhiyun 		}
6553*4882a593Smuzhiyun 	}
6554*4882a593Smuzhiyun 
6555*4882a593Smuzhiyun exit:
6556*4882a593Smuzhiyun 	return rval;
6557*4882a593Smuzhiyun }
6558*4882a593Smuzhiyun 
6559*4882a593Smuzhiyun void
qla2x00_disable_board_on_pci_error(struct work_struct * work)6560*4882a593Smuzhiyun qla2x00_disable_board_on_pci_error(struct work_struct *work)
6561*4882a593Smuzhiyun {
6562*4882a593Smuzhiyun 	struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6563*4882a593Smuzhiyun 	    board_disable);
6564*4882a593Smuzhiyun 	struct pci_dev *pdev = ha->pdev;
6565*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6566*4882a593Smuzhiyun 
6567*4882a593Smuzhiyun 	ql_log(ql_log_warn, base_vha, 0x015b,
6568*4882a593Smuzhiyun 	    "Disabling adapter.\n");
6569*4882a593Smuzhiyun 
6570*4882a593Smuzhiyun 	if (!atomic_read(&pdev->enable_cnt)) {
6571*4882a593Smuzhiyun 		ql_log(ql_log_info, base_vha, 0xfffc,
6572*4882a593Smuzhiyun 		    "PCI device disabled, no action req for PCI error=%lx\n",
6573*4882a593Smuzhiyun 		    base_vha->pci_flags);
6574*4882a593Smuzhiyun 		return;
6575*4882a593Smuzhiyun 	}
6576*4882a593Smuzhiyun 
6577*4882a593Smuzhiyun 	/*
6578*4882a593Smuzhiyun 	 * if UNLOADING flag is already set, then continue unload,
6579*4882a593Smuzhiyun 	 * where it was set first.
6580*4882a593Smuzhiyun 	 */
6581*4882a593Smuzhiyun 	if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6582*4882a593Smuzhiyun 		return;
6583*4882a593Smuzhiyun 
6584*4882a593Smuzhiyun 	qla2x00_wait_for_sess_deletion(base_vha);
6585*4882a593Smuzhiyun 
6586*4882a593Smuzhiyun 	qla2x00_delete_all_vps(ha, base_vha);
6587*4882a593Smuzhiyun 
6588*4882a593Smuzhiyun 	qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6589*4882a593Smuzhiyun 
6590*4882a593Smuzhiyun 	qla2x00_dfs_remove(base_vha);
6591*4882a593Smuzhiyun 
6592*4882a593Smuzhiyun 	qla84xx_put_chip(base_vha);
6593*4882a593Smuzhiyun 
6594*4882a593Smuzhiyun 	if (base_vha->timer_active)
6595*4882a593Smuzhiyun 		qla2x00_stop_timer(base_vha);
6596*4882a593Smuzhiyun 
6597*4882a593Smuzhiyun 	base_vha->flags.online = 0;
6598*4882a593Smuzhiyun 
6599*4882a593Smuzhiyun 	qla2x00_destroy_deferred_work(ha);
6600*4882a593Smuzhiyun 
6601*4882a593Smuzhiyun 	/*
6602*4882a593Smuzhiyun 	 * Do not try to stop beacon blink as it will issue a mailbox
6603*4882a593Smuzhiyun 	 * command.
6604*4882a593Smuzhiyun 	 */
6605*4882a593Smuzhiyun 	qla2x00_free_sysfs_attr(base_vha, false);
6606*4882a593Smuzhiyun 
6607*4882a593Smuzhiyun 	fc_remove_host(base_vha->host);
6608*4882a593Smuzhiyun 
6609*4882a593Smuzhiyun 	scsi_remove_host(base_vha->host);
6610*4882a593Smuzhiyun 
6611*4882a593Smuzhiyun 	base_vha->flags.init_done = 0;
6612*4882a593Smuzhiyun 	qla25xx_delete_queues(base_vha);
6613*4882a593Smuzhiyun 	qla2x00_free_fcports(base_vha);
6614*4882a593Smuzhiyun 	qla2x00_free_irqs(base_vha);
6615*4882a593Smuzhiyun 	qla2x00_mem_free(ha);
6616*4882a593Smuzhiyun 	qla82xx_md_free(base_vha);
6617*4882a593Smuzhiyun 	qla2x00_free_queues(ha);
6618*4882a593Smuzhiyun 
6619*4882a593Smuzhiyun 	qla2x00_unmap_iobases(ha);
6620*4882a593Smuzhiyun 
6621*4882a593Smuzhiyun 	pci_release_selected_regions(ha->pdev, ha->bars);
6622*4882a593Smuzhiyun 	pci_disable_pcie_error_reporting(pdev);
6623*4882a593Smuzhiyun 	pci_disable_device(pdev);
6624*4882a593Smuzhiyun 
6625*4882a593Smuzhiyun 	/*
6626*4882a593Smuzhiyun 	 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6627*4882a593Smuzhiyun 	 */
6628*4882a593Smuzhiyun }
6629*4882a593Smuzhiyun 
6630*4882a593Smuzhiyun /**************************************************************************
6631*4882a593Smuzhiyun * qla2x00_do_dpc
6632*4882a593Smuzhiyun *   This kernel thread is a task that is schedule by the interrupt handler
6633*4882a593Smuzhiyun *   to perform the background processing for interrupts.
6634*4882a593Smuzhiyun *
6635*4882a593Smuzhiyun * Notes:
6636*4882a593Smuzhiyun * This task always run in the context of a kernel thread.  It
6637*4882a593Smuzhiyun * is kick-off by the driver's detect code and starts up
6638*4882a593Smuzhiyun * up one per adapter. It immediately goes to sleep and waits for
6639*4882a593Smuzhiyun * some fibre event.  When either the interrupt handler or
6640*4882a593Smuzhiyun * the timer routine detects a event it will one of the task
6641*4882a593Smuzhiyun * bits then wake us up.
6642*4882a593Smuzhiyun **************************************************************************/
6643*4882a593Smuzhiyun static int
qla2x00_do_dpc(void * data)6644*4882a593Smuzhiyun qla2x00_do_dpc(void *data)
6645*4882a593Smuzhiyun {
6646*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha;
6647*4882a593Smuzhiyun 	struct qla_hw_data *ha;
6648*4882a593Smuzhiyun 	uint32_t online;
6649*4882a593Smuzhiyun 	struct qla_qpair *qpair;
6650*4882a593Smuzhiyun 
6651*4882a593Smuzhiyun 	ha = (struct qla_hw_data *)data;
6652*4882a593Smuzhiyun 	base_vha = pci_get_drvdata(ha->pdev);
6653*4882a593Smuzhiyun 
6654*4882a593Smuzhiyun 	set_user_nice(current, MIN_NICE);
6655*4882a593Smuzhiyun 
6656*4882a593Smuzhiyun 	set_current_state(TASK_INTERRUPTIBLE);
6657*4882a593Smuzhiyun 	while (!kthread_should_stop()) {
6658*4882a593Smuzhiyun 		ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6659*4882a593Smuzhiyun 		    "DPC handler sleeping.\n");
6660*4882a593Smuzhiyun 
6661*4882a593Smuzhiyun 		schedule();
6662*4882a593Smuzhiyun 
6663*4882a593Smuzhiyun 		if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6664*4882a593Smuzhiyun 			goto end_loop;
6665*4882a593Smuzhiyun 
6666*4882a593Smuzhiyun 		if (ha->flags.eeh_busy) {
6667*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6668*4882a593Smuzhiyun 			    "eeh_busy=%d.\n", ha->flags.eeh_busy);
6669*4882a593Smuzhiyun 			goto end_loop;
6670*4882a593Smuzhiyun 		}
6671*4882a593Smuzhiyun 
6672*4882a593Smuzhiyun 		ha->dpc_active = 1;
6673*4882a593Smuzhiyun 
6674*4882a593Smuzhiyun 		ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6675*4882a593Smuzhiyun 		    "DPC handler waking up, dpc_flags=0x%lx.\n",
6676*4882a593Smuzhiyun 		    base_vha->dpc_flags);
6677*4882a593Smuzhiyun 
6678*4882a593Smuzhiyun 		if (test_bit(UNLOADING, &base_vha->dpc_flags))
6679*4882a593Smuzhiyun 			break;
6680*4882a593Smuzhiyun 
6681*4882a593Smuzhiyun 		if (IS_P3P_TYPE(ha)) {
6682*4882a593Smuzhiyun 			if (IS_QLA8044(ha)) {
6683*4882a593Smuzhiyun 				if (test_and_clear_bit(ISP_UNRECOVERABLE,
6684*4882a593Smuzhiyun 					&base_vha->dpc_flags)) {
6685*4882a593Smuzhiyun 					qla8044_idc_lock(ha);
6686*4882a593Smuzhiyun 					qla8044_wr_direct(base_vha,
6687*4882a593Smuzhiyun 						QLA8044_CRB_DEV_STATE_INDEX,
6688*4882a593Smuzhiyun 						QLA8XXX_DEV_FAILED);
6689*4882a593Smuzhiyun 					qla8044_idc_unlock(ha);
6690*4882a593Smuzhiyun 					ql_log(ql_log_info, base_vha, 0x4004,
6691*4882a593Smuzhiyun 						"HW State: FAILED.\n");
6692*4882a593Smuzhiyun 					qla8044_device_state_handler(base_vha);
6693*4882a593Smuzhiyun 					continue;
6694*4882a593Smuzhiyun 				}
6695*4882a593Smuzhiyun 
6696*4882a593Smuzhiyun 			} else {
6697*4882a593Smuzhiyun 				if (test_and_clear_bit(ISP_UNRECOVERABLE,
6698*4882a593Smuzhiyun 					&base_vha->dpc_flags)) {
6699*4882a593Smuzhiyun 					qla82xx_idc_lock(ha);
6700*4882a593Smuzhiyun 					qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6701*4882a593Smuzhiyun 						QLA8XXX_DEV_FAILED);
6702*4882a593Smuzhiyun 					qla82xx_idc_unlock(ha);
6703*4882a593Smuzhiyun 					ql_log(ql_log_info, base_vha, 0x0151,
6704*4882a593Smuzhiyun 						"HW State: FAILED.\n");
6705*4882a593Smuzhiyun 					qla82xx_device_state_handler(base_vha);
6706*4882a593Smuzhiyun 					continue;
6707*4882a593Smuzhiyun 				}
6708*4882a593Smuzhiyun 			}
6709*4882a593Smuzhiyun 
6710*4882a593Smuzhiyun 			if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6711*4882a593Smuzhiyun 				&base_vha->dpc_flags)) {
6712*4882a593Smuzhiyun 
6713*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6714*4882a593Smuzhiyun 				    "FCoE context reset scheduled.\n");
6715*4882a593Smuzhiyun 				if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6716*4882a593Smuzhiyun 					&base_vha->dpc_flags))) {
6717*4882a593Smuzhiyun 					if (qla82xx_fcoe_ctx_reset(base_vha)) {
6718*4882a593Smuzhiyun 						/* FCoE-ctx reset failed.
6719*4882a593Smuzhiyun 						 * Escalate to chip-reset
6720*4882a593Smuzhiyun 						 */
6721*4882a593Smuzhiyun 						set_bit(ISP_ABORT_NEEDED,
6722*4882a593Smuzhiyun 							&base_vha->dpc_flags);
6723*4882a593Smuzhiyun 					}
6724*4882a593Smuzhiyun 					clear_bit(ABORT_ISP_ACTIVE,
6725*4882a593Smuzhiyun 						&base_vha->dpc_flags);
6726*4882a593Smuzhiyun 				}
6727*4882a593Smuzhiyun 
6728*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6729*4882a593Smuzhiyun 				    "FCoE context reset end.\n");
6730*4882a593Smuzhiyun 			}
6731*4882a593Smuzhiyun 		} else if (IS_QLAFX00(ha)) {
6732*4882a593Smuzhiyun 			if (test_and_clear_bit(ISP_UNRECOVERABLE,
6733*4882a593Smuzhiyun 				&base_vha->dpc_flags)) {
6734*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6735*4882a593Smuzhiyun 				    "Firmware Reset Recovery\n");
6736*4882a593Smuzhiyun 				if (qlafx00_reset_initialize(base_vha)) {
6737*4882a593Smuzhiyun 					/* Failed. Abort isp later. */
6738*4882a593Smuzhiyun 					if (!test_bit(UNLOADING,
6739*4882a593Smuzhiyun 					    &base_vha->dpc_flags)) {
6740*4882a593Smuzhiyun 						set_bit(ISP_UNRECOVERABLE,
6741*4882a593Smuzhiyun 						    &base_vha->dpc_flags);
6742*4882a593Smuzhiyun 						ql_dbg(ql_dbg_dpc, base_vha,
6743*4882a593Smuzhiyun 						    0x4021,
6744*4882a593Smuzhiyun 						    "Reset Recovery Failed\n");
6745*4882a593Smuzhiyun 					}
6746*4882a593Smuzhiyun 				}
6747*4882a593Smuzhiyun 			}
6748*4882a593Smuzhiyun 
6749*4882a593Smuzhiyun 			if (test_and_clear_bit(FX00_TARGET_SCAN,
6750*4882a593Smuzhiyun 				&base_vha->dpc_flags)) {
6751*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
6752*4882a593Smuzhiyun 				    "ISPFx00 Target Scan scheduled\n");
6753*4882a593Smuzhiyun 				if (qlafx00_rescan_isp(base_vha)) {
6754*4882a593Smuzhiyun 					if (!test_bit(UNLOADING,
6755*4882a593Smuzhiyun 					    &base_vha->dpc_flags))
6756*4882a593Smuzhiyun 						set_bit(ISP_UNRECOVERABLE,
6757*4882a593Smuzhiyun 						    &base_vha->dpc_flags);
6758*4882a593Smuzhiyun 					ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
6759*4882a593Smuzhiyun 					    "ISPFx00 Target Scan Failed\n");
6760*4882a593Smuzhiyun 				}
6761*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
6762*4882a593Smuzhiyun 				    "ISPFx00 Target Scan End\n");
6763*4882a593Smuzhiyun 			}
6764*4882a593Smuzhiyun 			if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
6765*4882a593Smuzhiyun 				&base_vha->dpc_flags)) {
6766*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
6767*4882a593Smuzhiyun 				    "ISPFx00 Host Info resend scheduled\n");
6768*4882a593Smuzhiyun 				qlafx00_fx_disc(base_vha,
6769*4882a593Smuzhiyun 				    &base_vha->hw->mr.fcport,
6770*4882a593Smuzhiyun 				    FXDISC_REG_HOST_INFO);
6771*4882a593Smuzhiyun 			}
6772*4882a593Smuzhiyun 		}
6773*4882a593Smuzhiyun 
6774*4882a593Smuzhiyun 		if (test_and_clear_bit(DETECT_SFP_CHANGE,
6775*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6776*4882a593Smuzhiyun 			/* Semantic:
6777*4882a593Smuzhiyun 			 *  - NO-OP -- await next ISP-ABORT. Preferred method
6778*4882a593Smuzhiyun 			 *             to minimize disruptions that will occur
6779*4882a593Smuzhiyun 			 *             when a forced chip-reset occurs.
6780*4882a593Smuzhiyun 			 *  - Force -- ISP-ABORT scheduled.
6781*4882a593Smuzhiyun 			 */
6782*4882a593Smuzhiyun 			/* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
6783*4882a593Smuzhiyun 		}
6784*4882a593Smuzhiyun 
6785*4882a593Smuzhiyun 		if (test_and_clear_bit
6786*4882a593Smuzhiyun 		    (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
6787*4882a593Smuzhiyun 		    !test_bit(UNLOADING, &base_vha->dpc_flags)) {
6788*4882a593Smuzhiyun 			bool do_reset = true;
6789*4882a593Smuzhiyun 
6790*4882a593Smuzhiyun 			switch (base_vha->qlini_mode) {
6791*4882a593Smuzhiyun 			case QLA2XXX_INI_MODE_ENABLED:
6792*4882a593Smuzhiyun 				break;
6793*4882a593Smuzhiyun 			case QLA2XXX_INI_MODE_DISABLED:
6794*4882a593Smuzhiyun 				if (!qla_tgt_mode_enabled(base_vha) &&
6795*4882a593Smuzhiyun 				    !ha->flags.fw_started)
6796*4882a593Smuzhiyun 					do_reset = false;
6797*4882a593Smuzhiyun 				break;
6798*4882a593Smuzhiyun 			case QLA2XXX_INI_MODE_DUAL:
6799*4882a593Smuzhiyun 				if (!qla_dual_mode_enabled(base_vha) &&
6800*4882a593Smuzhiyun 				    !ha->flags.fw_started)
6801*4882a593Smuzhiyun 					do_reset = false;
6802*4882a593Smuzhiyun 				break;
6803*4882a593Smuzhiyun 			default:
6804*4882a593Smuzhiyun 				break;
6805*4882a593Smuzhiyun 			}
6806*4882a593Smuzhiyun 
6807*4882a593Smuzhiyun 			if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
6808*4882a593Smuzhiyun 			    &base_vha->dpc_flags))) {
6809*4882a593Smuzhiyun 				base_vha->flags.online = 1;
6810*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
6811*4882a593Smuzhiyun 				    "ISP abort scheduled.\n");
6812*4882a593Smuzhiyun 				if (ha->isp_ops->abort_isp(base_vha)) {
6813*4882a593Smuzhiyun 					/* failed. retry later */
6814*4882a593Smuzhiyun 					set_bit(ISP_ABORT_NEEDED,
6815*4882a593Smuzhiyun 					    &base_vha->dpc_flags);
6816*4882a593Smuzhiyun 				}
6817*4882a593Smuzhiyun 				clear_bit(ABORT_ISP_ACTIVE,
6818*4882a593Smuzhiyun 						&base_vha->dpc_flags);
6819*4882a593Smuzhiyun 				ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
6820*4882a593Smuzhiyun 				    "ISP abort end.\n");
6821*4882a593Smuzhiyun 			}
6822*4882a593Smuzhiyun 		}
6823*4882a593Smuzhiyun 
6824*4882a593Smuzhiyun 		if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
6825*4882a593Smuzhiyun 			if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
6826*4882a593Smuzhiyun 				qla24xx_process_purex_list
6827*4882a593Smuzhiyun 					(&base_vha->purex_list);
6828*4882a593Smuzhiyun 				clear_bit(PROCESS_PUREX_IOCB,
6829*4882a593Smuzhiyun 				    &base_vha->dpc_flags);
6830*4882a593Smuzhiyun 			}
6831*4882a593Smuzhiyun 		}
6832*4882a593Smuzhiyun 
6833*4882a593Smuzhiyun 		if (test_and_clear_bit(FCPORT_UPDATE_NEEDED,
6834*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6835*4882a593Smuzhiyun 			qla2x00_update_fcports(base_vha);
6836*4882a593Smuzhiyun 		}
6837*4882a593Smuzhiyun 
6838*4882a593Smuzhiyun 		if (IS_QLAFX00(ha))
6839*4882a593Smuzhiyun 			goto loop_resync_check;
6840*4882a593Smuzhiyun 
6841*4882a593Smuzhiyun 		if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
6842*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
6843*4882a593Smuzhiyun 			    "Quiescence mode scheduled.\n");
6844*4882a593Smuzhiyun 			if (IS_P3P_TYPE(ha)) {
6845*4882a593Smuzhiyun 				if (IS_QLA82XX(ha))
6846*4882a593Smuzhiyun 					qla82xx_device_state_handler(base_vha);
6847*4882a593Smuzhiyun 				if (IS_QLA8044(ha))
6848*4882a593Smuzhiyun 					qla8044_device_state_handler(base_vha);
6849*4882a593Smuzhiyun 				clear_bit(ISP_QUIESCE_NEEDED,
6850*4882a593Smuzhiyun 				    &base_vha->dpc_flags);
6851*4882a593Smuzhiyun 				if (!ha->flags.quiesce_owner) {
6852*4882a593Smuzhiyun 					qla2x00_perform_loop_resync(base_vha);
6853*4882a593Smuzhiyun 					if (IS_QLA82XX(ha)) {
6854*4882a593Smuzhiyun 						qla82xx_idc_lock(ha);
6855*4882a593Smuzhiyun 						qla82xx_clear_qsnt_ready(
6856*4882a593Smuzhiyun 						    base_vha);
6857*4882a593Smuzhiyun 						qla82xx_idc_unlock(ha);
6858*4882a593Smuzhiyun 					} else if (IS_QLA8044(ha)) {
6859*4882a593Smuzhiyun 						qla8044_idc_lock(ha);
6860*4882a593Smuzhiyun 						qla8044_clear_qsnt_ready(
6861*4882a593Smuzhiyun 						    base_vha);
6862*4882a593Smuzhiyun 						qla8044_idc_unlock(ha);
6863*4882a593Smuzhiyun 					}
6864*4882a593Smuzhiyun 				}
6865*4882a593Smuzhiyun 			} else {
6866*4882a593Smuzhiyun 				clear_bit(ISP_QUIESCE_NEEDED,
6867*4882a593Smuzhiyun 				    &base_vha->dpc_flags);
6868*4882a593Smuzhiyun 				qla2x00_quiesce_io(base_vha);
6869*4882a593Smuzhiyun 			}
6870*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
6871*4882a593Smuzhiyun 			    "Quiescence mode end.\n");
6872*4882a593Smuzhiyun 		}
6873*4882a593Smuzhiyun 
6874*4882a593Smuzhiyun 		if (test_and_clear_bit(RESET_MARKER_NEEDED,
6875*4882a593Smuzhiyun 				&base_vha->dpc_flags) &&
6876*4882a593Smuzhiyun 		    (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
6877*4882a593Smuzhiyun 
6878*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
6879*4882a593Smuzhiyun 			    "Reset marker scheduled.\n");
6880*4882a593Smuzhiyun 			qla2x00_rst_aen(base_vha);
6881*4882a593Smuzhiyun 			clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
6882*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
6883*4882a593Smuzhiyun 			    "Reset marker end.\n");
6884*4882a593Smuzhiyun 		}
6885*4882a593Smuzhiyun 
6886*4882a593Smuzhiyun 		/* Retry each device up to login retry count */
6887*4882a593Smuzhiyun 		if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
6888*4882a593Smuzhiyun 		    !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
6889*4882a593Smuzhiyun 		    atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
6890*4882a593Smuzhiyun 
6891*4882a593Smuzhiyun 			if (!base_vha->relogin_jif ||
6892*4882a593Smuzhiyun 			    time_after_eq(jiffies, base_vha->relogin_jif)) {
6893*4882a593Smuzhiyun 				base_vha->relogin_jif = jiffies + HZ;
6894*4882a593Smuzhiyun 				clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
6895*4882a593Smuzhiyun 
6896*4882a593Smuzhiyun 				ql_dbg(ql_dbg_disc, base_vha, 0x400d,
6897*4882a593Smuzhiyun 				    "Relogin scheduled.\n");
6898*4882a593Smuzhiyun 				qla24xx_post_relogin_work(base_vha);
6899*4882a593Smuzhiyun 			}
6900*4882a593Smuzhiyun 		}
6901*4882a593Smuzhiyun loop_resync_check:
6902*4882a593Smuzhiyun 		if (test_and_clear_bit(LOOP_RESYNC_NEEDED,
6903*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6904*4882a593Smuzhiyun 
6905*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
6906*4882a593Smuzhiyun 			    "Loop resync scheduled.\n");
6907*4882a593Smuzhiyun 
6908*4882a593Smuzhiyun 			if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
6909*4882a593Smuzhiyun 			    &base_vha->dpc_flags))) {
6910*4882a593Smuzhiyun 
6911*4882a593Smuzhiyun 				qla2x00_loop_resync(base_vha);
6912*4882a593Smuzhiyun 
6913*4882a593Smuzhiyun 				clear_bit(LOOP_RESYNC_ACTIVE,
6914*4882a593Smuzhiyun 						&base_vha->dpc_flags);
6915*4882a593Smuzhiyun 			}
6916*4882a593Smuzhiyun 
6917*4882a593Smuzhiyun 			ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
6918*4882a593Smuzhiyun 			    "Loop resync end.\n");
6919*4882a593Smuzhiyun 		}
6920*4882a593Smuzhiyun 
6921*4882a593Smuzhiyun 		if (IS_QLAFX00(ha))
6922*4882a593Smuzhiyun 			goto intr_on_check;
6923*4882a593Smuzhiyun 
6924*4882a593Smuzhiyun 		if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
6925*4882a593Smuzhiyun 		    atomic_read(&base_vha->loop_state) == LOOP_READY) {
6926*4882a593Smuzhiyun 			clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
6927*4882a593Smuzhiyun 			qla2xxx_flash_npiv_conf(base_vha);
6928*4882a593Smuzhiyun 		}
6929*4882a593Smuzhiyun 
6930*4882a593Smuzhiyun intr_on_check:
6931*4882a593Smuzhiyun 		if (!ha->interrupts_on)
6932*4882a593Smuzhiyun 			ha->isp_ops->enable_intrs(ha);
6933*4882a593Smuzhiyun 
6934*4882a593Smuzhiyun 		if (test_and_clear_bit(BEACON_BLINK_NEEDED,
6935*4882a593Smuzhiyun 					&base_vha->dpc_flags)) {
6936*4882a593Smuzhiyun 			if (ha->beacon_blink_led == 1)
6937*4882a593Smuzhiyun 				ha->isp_ops->beacon_blink(base_vha);
6938*4882a593Smuzhiyun 		}
6939*4882a593Smuzhiyun 
6940*4882a593Smuzhiyun 		/* qpair online check */
6941*4882a593Smuzhiyun 		if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
6942*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6943*4882a593Smuzhiyun 			if (ha->flags.eeh_busy ||
6944*4882a593Smuzhiyun 			    ha->flags.pci_channel_io_perm_failure)
6945*4882a593Smuzhiyun 				online = 0;
6946*4882a593Smuzhiyun 			else
6947*4882a593Smuzhiyun 				online = 1;
6948*4882a593Smuzhiyun 
6949*4882a593Smuzhiyun 			mutex_lock(&ha->mq_lock);
6950*4882a593Smuzhiyun 			list_for_each_entry(qpair, &base_vha->qp_list,
6951*4882a593Smuzhiyun 			    qp_list_elem)
6952*4882a593Smuzhiyun 			qpair->online = online;
6953*4882a593Smuzhiyun 			mutex_unlock(&ha->mq_lock);
6954*4882a593Smuzhiyun 		}
6955*4882a593Smuzhiyun 
6956*4882a593Smuzhiyun 		if (test_and_clear_bit(SET_NVME_ZIO_THRESHOLD_NEEDED,
6957*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6958*4882a593Smuzhiyun 			ql_log(ql_log_info, base_vha, 0xffffff,
6959*4882a593Smuzhiyun 				"nvme: SET ZIO Activity exchange threshold to %d.\n",
6960*4882a593Smuzhiyun 						ha->nvme_last_rptd_aen);
6961*4882a593Smuzhiyun 			if (qla27xx_set_zio_threshold(base_vha,
6962*4882a593Smuzhiyun 			    ha->nvme_last_rptd_aen)) {
6963*4882a593Smuzhiyun 				ql_log(ql_log_info, base_vha, 0xffffff,
6964*4882a593Smuzhiyun 				    "nvme: Unable to SET ZIO Activity exchange threshold to %d.\n",
6965*4882a593Smuzhiyun 				    ha->nvme_last_rptd_aen);
6966*4882a593Smuzhiyun 			}
6967*4882a593Smuzhiyun 		}
6968*4882a593Smuzhiyun 
6969*4882a593Smuzhiyun 		if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
6970*4882a593Smuzhiyun 		    &base_vha->dpc_flags)) {
6971*4882a593Smuzhiyun 			ql_log(ql_log_info, base_vha, 0xffffff,
6972*4882a593Smuzhiyun 			    "SET ZIO Activity exchange threshold to %d.\n",
6973*4882a593Smuzhiyun 			    ha->last_zio_threshold);
6974*4882a593Smuzhiyun 			qla27xx_set_zio_threshold(base_vha,
6975*4882a593Smuzhiyun 			    ha->last_zio_threshold);
6976*4882a593Smuzhiyun 		}
6977*4882a593Smuzhiyun 
6978*4882a593Smuzhiyun 		if (!IS_QLAFX00(ha))
6979*4882a593Smuzhiyun 			qla2x00_do_dpc_all_vps(base_vha);
6980*4882a593Smuzhiyun 
6981*4882a593Smuzhiyun 		if (test_and_clear_bit(N2N_LINK_RESET,
6982*4882a593Smuzhiyun 			&base_vha->dpc_flags)) {
6983*4882a593Smuzhiyun 			qla2x00_lip_reset(base_vha);
6984*4882a593Smuzhiyun 		}
6985*4882a593Smuzhiyun 
6986*4882a593Smuzhiyun 		ha->dpc_active = 0;
6987*4882a593Smuzhiyun end_loop:
6988*4882a593Smuzhiyun 		set_current_state(TASK_INTERRUPTIBLE);
6989*4882a593Smuzhiyun 	} /* End of while(1) */
6990*4882a593Smuzhiyun 	__set_current_state(TASK_RUNNING);
6991*4882a593Smuzhiyun 
6992*4882a593Smuzhiyun 	ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
6993*4882a593Smuzhiyun 	    "DPC handler exiting.\n");
6994*4882a593Smuzhiyun 
6995*4882a593Smuzhiyun 	/*
6996*4882a593Smuzhiyun 	 * Make sure that nobody tries to wake us up again.
6997*4882a593Smuzhiyun 	 */
6998*4882a593Smuzhiyun 	ha->dpc_active = 0;
6999*4882a593Smuzhiyun 
7000*4882a593Smuzhiyun 	/* Cleanup any residual CTX SRBs. */
7001*4882a593Smuzhiyun 	qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7002*4882a593Smuzhiyun 
7003*4882a593Smuzhiyun 	return 0;
7004*4882a593Smuzhiyun }
7005*4882a593Smuzhiyun 
7006*4882a593Smuzhiyun void
qla2xxx_wake_dpc(struct scsi_qla_host * vha)7007*4882a593Smuzhiyun qla2xxx_wake_dpc(struct scsi_qla_host *vha)
7008*4882a593Smuzhiyun {
7009*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
7010*4882a593Smuzhiyun 	struct task_struct *t = ha->dpc_thread;
7011*4882a593Smuzhiyun 
7012*4882a593Smuzhiyun 	if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
7013*4882a593Smuzhiyun 		wake_up_process(t);
7014*4882a593Smuzhiyun }
7015*4882a593Smuzhiyun 
7016*4882a593Smuzhiyun /*
7017*4882a593Smuzhiyun *  qla2x00_rst_aen
7018*4882a593Smuzhiyun *      Processes asynchronous reset.
7019*4882a593Smuzhiyun *
7020*4882a593Smuzhiyun * Input:
7021*4882a593Smuzhiyun *      ha  = adapter block pointer.
7022*4882a593Smuzhiyun */
7023*4882a593Smuzhiyun static void
qla2x00_rst_aen(scsi_qla_host_t * vha)7024*4882a593Smuzhiyun qla2x00_rst_aen(scsi_qla_host_t *vha)
7025*4882a593Smuzhiyun {
7026*4882a593Smuzhiyun 	if (vha->flags.online && !vha->flags.reset_active &&
7027*4882a593Smuzhiyun 	    !atomic_read(&vha->loop_down_timer) &&
7028*4882a593Smuzhiyun 	    !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
7029*4882a593Smuzhiyun 		do {
7030*4882a593Smuzhiyun 			clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
7031*4882a593Smuzhiyun 
7032*4882a593Smuzhiyun 			/*
7033*4882a593Smuzhiyun 			 * Issue marker command only when we are going to start
7034*4882a593Smuzhiyun 			 * the I/O.
7035*4882a593Smuzhiyun 			 */
7036*4882a593Smuzhiyun 			vha->marker_needed = 1;
7037*4882a593Smuzhiyun 		} while (!atomic_read(&vha->loop_down_timer) &&
7038*4882a593Smuzhiyun 		    (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
7039*4882a593Smuzhiyun 	}
7040*4882a593Smuzhiyun }
7041*4882a593Smuzhiyun 
7042*4882a593Smuzhiyun /**************************************************************************
7043*4882a593Smuzhiyun *   qla2x00_timer
7044*4882a593Smuzhiyun *
7045*4882a593Smuzhiyun * Description:
7046*4882a593Smuzhiyun *   One second timer
7047*4882a593Smuzhiyun *
7048*4882a593Smuzhiyun * Context: Interrupt
7049*4882a593Smuzhiyun ***************************************************************************/
7050*4882a593Smuzhiyun void
qla2x00_timer(struct timer_list * t)7051*4882a593Smuzhiyun qla2x00_timer(struct timer_list *t)
7052*4882a593Smuzhiyun {
7053*4882a593Smuzhiyun 	scsi_qla_host_t *vha = from_timer(vha, t, timer);
7054*4882a593Smuzhiyun 	unsigned long	cpu_flags = 0;
7055*4882a593Smuzhiyun 	int		start_dpc = 0;
7056*4882a593Smuzhiyun 	int		index;
7057*4882a593Smuzhiyun 	srb_t		*sp;
7058*4882a593Smuzhiyun 	uint16_t        w;
7059*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
7060*4882a593Smuzhiyun 	struct req_que *req;
7061*4882a593Smuzhiyun 
7062*4882a593Smuzhiyun 	if (ha->flags.eeh_busy) {
7063*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x6000,
7064*4882a593Smuzhiyun 		    "EEH = %d, restarting timer.\n",
7065*4882a593Smuzhiyun 		    ha->flags.eeh_busy);
7066*4882a593Smuzhiyun 		qla2x00_restart_timer(vha, WATCH_INTERVAL);
7067*4882a593Smuzhiyun 		return;
7068*4882a593Smuzhiyun 	}
7069*4882a593Smuzhiyun 
7070*4882a593Smuzhiyun 	/*
7071*4882a593Smuzhiyun 	 * Hardware read to raise pending EEH errors during mailbox waits. If
7072*4882a593Smuzhiyun 	 * the read returns -1 then disable the board.
7073*4882a593Smuzhiyun 	 */
7074*4882a593Smuzhiyun 	if (!pci_channel_offline(ha->pdev)) {
7075*4882a593Smuzhiyun 		pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
7076*4882a593Smuzhiyun 		qla2x00_check_reg16_for_disconnect(vha, w);
7077*4882a593Smuzhiyun 	}
7078*4882a593Smuzhiyun 
7079*4882a593Smuzhiyun 	/* Make sure qla82xx_watchdog is run only for physical port */
7080*4882a593Smuzhiyun 	if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
7081*4882a593Smuzhiyun 		if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7082*4882a593Smuzhiyun 			start_dpc++;
7083*4882a593Smuzhiyun 		if (IS_QLA82XX(ha))
7084*4882a593Smuzhiyun 			qla82xx_watchdog(vha);
7085*4882a593Smuzhiyun 		else if (IS_QLA8044(ha))
7086*4882a593Smuzhiyun 			qla8044_watchdog(vha);
7087*4882a593Smuzhiyun 	}
7088*4882a593Smuzhiyun 
7089*4882a593Smuzhiyun 	if (!vha->vp_idx && IS_QLAFX00(ha))
7090*4882a593Smuzhiyun 		qlafx00_timer_routine(vha);
7091*4882a593Smuzhiyun 
7092*4882a593Smuzhiyun 	/* Loop down handler. */
7093*4882a593Smuzhiyun 	if (atomic_read(&vha->loop_down_timer) > 0 &&
7094*4882a593Smuzhiyun 	    !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7095*4882a593Smuzhiyun 	    !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
7096*4882a593Smuzhiyun 		&& vha->flags.online) {
7097*4882a593Smuzhiyun 
7098*4882a593Smuzhiyun 		if (atomic_read(&vha->loop_down_timer) ==
7099*4882a593Smuzhiyun 		    vha->loop_down_abort_time) {
7100*4882a593Smuzhiyun 
7101*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0x6008,
7102*4882a593Smuzhiyun 			    "Loop down - aborting the queues before time expires.\n");
7103*4882a593Smuzhiyun 
7104*4882a593Smuzhiyun 			if (!IS_QLA2100(ha) && vha->link_down_timeout)
7105*4882a593Smuzhiyun 				atomic_set(&vha->loop_state, LOOP_DEAD);
7106*4882a593Smuzhiyun 
7107*4882a593Smuzhiyun 			/*
7108*4882a593Smuzhiyun 			 * Schedule an ISP abort to return any FCP2-device
7109*4882a593Smuzhiyun 			 * commands.
7110*4882a593Smuzhiyun 			 */
7111*4882a593Smuzhiyun 			/* NPIV - scan physical port only */
7112*4882a593Smuzhiyun 			if (!vha->vp_idx) {
7113*4882a593Smuzhiyun 				spin_lock_irqsave(&ha->hardware_lock,
7114*4882a593Smuzhiyun 				    cpu_flags);
7115*4882a593Smuzhiyun 				req = ha->req_q_map[0];
7116*4882a593Smuzhiyun 				for (index = 1;
7117*4882a593Smuzhiyun 				    index < req->num_outstanding_cmds;
7118*4882a593Smuzhiyun 				    index++) {
7119*4882a593Smuzhiyun 					fc_port_t *sfcp;
7120*4882a593Smuzhiyun 
7121*4882a593Smuzhiyun 					sp = req->outstanding_cmds[index];
7122*4882a593Smuzhiyun 					if (!sp)
7123*4882a593Smuzhiyun 						continue;
7124*4882a593Smuzhiyun 					if (sp->cmd_type != TYPE_SRB)
7125*4882a593Smuzhiyun 						continue;
7126*4882a593Smuzhiyun 					if (sp->type != SRB_SCSI_CMD)
7127*4882a593Smuzhiyun 						continue;
7128*4882a593Smuzhiyun 					sfcp = sp->fcport;
7129*4882a593Smuzhiyun 					if (!(sfcp->flags & FCF_FCP2_DEVICE))
7130*4882a593Smuzhiyun 						continue;
7131*4882a593Smuzhiyun 
7132*4882a593Smuzhiyun 					if (IS_QLA82XX(ha))
7133*4882a593Smuzhiyun 						set_bit(FCOE_CTX_RESET_NEEDED,
7134*4882a593Smuzhiyun 							&vha->dpc_flags);
7135*4882a593Smuzhiyun 					else
7136*4882a593Smuzhiyun 						set_bit(ISP_ABORT_NEEDED,
7137*4882a593Smuzhiyun 							&vha->dpc_flags);
7138*4882a593Smuzhiyun 					break;
7139*4882a593Smuzhiyun 				}
7140*4882a593Smuzhiyun 				spin_unlock_irqrestore(&ha->hardware_lock,
7141*4882a593Smuzhiyun 								cpu_flags);
7142*4882a593Smuzhiyun 			}
7143*4882a593Smuzhiyun 			start_dpc++;
7144*4882a593Smuzhiyun 		}
7145*4882a593Smuzhiyun 
7146*4882a593Smuzhiyun 		/* if the loop has been down for 4 minutes, reinit adapter */
7147*4882a593Smuzhiyun 		if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
7148*4882a593Smuzhiyun 			if (!(vha->device_flags & DFLG_NO_CABLE)) {
7149*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x6009,
7150*4882a593Smuzhiyun 				    "Loop down - aborting ISP.\n");
7151*4882a593Smuzhiyun 
7152*4882a593Smuzhiyun 				if (IS_QLA82XX(ha))
7153*4882a593Smuzhiyun 					set_bit(FCOE_CTX_RESET_NEEDED,
7154*4882a593Smuzhiyun 						&vha->dpc_flags);
7155*4882a593Smuzhiyun 				else
7156*4882a593Smuzhiyun 					set_bit(ISP_ABORT_NEEDED,
7157*4882a593Smuzhiyun 						&vha->dpc_flags);
7158*4882a593Smuzhiyun 			}
7159*4882a593Smuzhiyun 		}
7160*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x600a,
7161*4882a593Smuzhiyun 		    "Loop down - seconds remaining %d.\n",
7162*4882a593Smuzhiyun 		    atomic_read(&vha->loop_down_timer));
7163*4882a593Smuzhiyun 	}
7164*4882a593Smuzhiyun 	/* Check if beacon LED needs to be blinked for physical host only */
7165*4882a593Smuzhiyun 	if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
7166*4882a593Smuzhiyun 		/* There is no beacon_blink function for ISP82xx */
7167*4882a593Smuzhiyun 		if (!IS_P3P_TYPE(ha)) {
7168*4882a593Smuzhiyun 			set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7169*4882a593Smuzhiyun 			start_dpc++;
7170*4882a593Smuzhiyun 		}
7171*4882a593Smuzhiyun 	}
7172*4882a593Smuzhiyun 
7173*4882a593Smuzhiyun 	/* Process any deferred work. */
7174*4882a593Smuzhiyun 	if (!list_empty(&vha->work_list)) {
7175*4882a593Smuzhiyun 		unsigned long flags;
7176*4882a593Smuzhiyun 		bool q = false;
7177*4882a593Smuzhiyun 
7178*4882a593Smuzhiyun 		spin_lock_irqsave(&vha->work_lock, flags);
7179*4882a593Smuzhiyun 		if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7180*4882a593Smuzhiyun 			q = true;
7181*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vha->work_lock, flags);
7182*4882a593Smuzhiyun 		if (q)
7183*4882a593Smuzhiyun 			queue_work(vha->hw->wq, &vha->iocb_work);
7184*4882a593Smuzhiyun 	}
7185*4882a593Smuzhiyun 
7186*4882a593Smuzhiyun 	/*
7187*4882a593Smuzhiyun 	 * FC-NVME
7188*4882a593Smuzhiyun 	 * see if the active AEN count has changed from what was last reported.
7189*4882a593Smuzhiyun 	 */
7190*4882a593Smuzhiyun 	index = atomic_read(&ha->nvme_active_aen_cnt);
7191*4882a593Smuzhiyun 	if (!vha->vp_idx &&
7192*4882a593Smuzhiyun 	    (index != ha->nvme_last_rptd_aen) &&
7193*4882a593Smuzhiyun 	    (index >= DEFAULT_ZIO_THRESHOLD) &&
7194*4882a593Smuzhiyun 	    ha->zio_mode == QLA_ZIO_MODE_6 &&
7195*4882a593Smuzhiyun 	    !ha->flags.host_shutting_down) {
7196*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x3002,
7197*4882a593Smuzhiyun 		    "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7198*4882a593Smuzhiyun 		    ha->nvme_last_rptd_aen);
7199*4882a593Smuzhiyun 		ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
7200*4882a593Smuzhiyun 		set_bit(SET_NVME_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7201*4882a593Smuzhiyun 		start_dpc++;
7202*4882a593Smuzhiyun 	}
7203*4882a593Smuzhiyun 
7204*4882a593Smuzhiyun 	if (!vha->vp_idx &&
7205*4882a593Smuzhiyun 	    atomic_read(&ha->zio_threshold) != ha->last_zio_threshold &&
7206*4882a593Smuzhiyun 	    IS_ZIO_THRESHOLD_CAPABLE(ha)) {
7207*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x3002,
7208*4882a593Smuzhiyun 		    "Sched: Set ZIO exchange threshold to %d.\n",
7209*4882a593Smuzhiyun 		    ha->last_zio_threshold);
7210*4882a593Smuzhiyun 		ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
7211*4882a593Smuzhiyun 		set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7212*4882a593Smuzhiyun 		start_dpc++;
7213*4882a593Smuzhiyun 	}
7214*4882a593Smuzhiyun 
7215*4882a593Smuzhiyun 	/* Schedule the DPC routine if needed */
7216*4882a593Smuzhiyun 	if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7217*4882a593Smuzhiyun 	    test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
7218*4882a593Smuzhiyun 	    test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags) ||
7219*4882a593Smuzhiyun 	    start_dpc ||
7220*4882a593Smuzhiyun 	    test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7221*4882a593Smuzhiyun 	    test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
7222*4882a593Smuzhiyun 	    test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7223*4882a593Smuzhiyun 	    test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
7224*4882a593Smuzhiyun 	    test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
7225*4882a593Smuzhiyun 	    test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7226*4882a593Smuzhiyun 	    test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
7227*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x600b,
7228*4882a593Smuzhiyun 		    "isp_abort_needed=%d loop_resync_needed=%d "
7229*4882a593Smuzhiyun 		    "fcport_update_needed=%d start_dpc=%d "
7230*4882a593Smuzhiyun 		    "reset_marker_needed=%d",
7231*4882a593Smuzhiyun 		    test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7232*4882a593Smuzhiyun 		    test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
7233*4882a593Smuzhiyun 		    test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags),
7234*4882a593Smuzhiyun 		    start_dpc,
7235*4882a593Smuzhiyun 		    test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
7236*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x600c,
7237*4882a593Smuzhiyun 		    "beacon_blink_needed=%d isp_unrecoverable=%d "
7238*4882a593Smuzhiyun 		    "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
7239*4882a593Smuzhiyun 		    "relogin_needed=%d, Process_purex_iocb=%d.\n",
7240*4882a593Smuzhiyun 		    test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7241*4882a593Smuzhiyun 		    test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7242*4882a593Smuzhiyun 		    test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7243*4882a593Smuzhiyun 		    test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
7244*4882a593Smuzhiyun 		    test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7245*4882a593Smuzhiyun 		    test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
7246*4882a593Smuzhiyun 		qla2xxx_wake_dpc(vha);
7247*4882a593Smuzhiyun 	}
7248*4882a593Smuzhiyun 
7249*4882a593Smuzhiyun 	qla2x00_restart_timer(vha, WATCH_INTERVAL);
7250*4882a593Smuzhiyun }
7251*4882a593Smuzhiyun 
7252*4882a593Smuzhiyun /* Firmware interface routines. */
7253*4882a593Smuzhiyun 
7254*4882a593Smuzhiyun #define FW_ISP21XX	0
7255*4882a593Smuzhiyun #define FW_ISP22XX	1
7256*4882a593Smuzhiyun #define FW_ISP2300	2
7257*4882a593Smuzhiyun #define FW_ISP2322	3
7258*4882a593Smuzhiyun #define FW_ISP24XX	4
7259*4882a593Smuzhiyun #define FW_ISP25XX	5
7260*4882a593Smuzhiyun #define FW_ISP81XX	6
7261*4882a593Smuzhiyun #define FW_ISP82XX	7
7262*4882a593Smuzhiyun #define FW_ISP2031	8
7263*4882a593Smuzhiyun #define FW_ISP8031	9
7264*4882a593Smuzhiyun #define FW_ISP27XX	10
7265*4882a593Smuzhiyun #define FW_ISP28XX	11
7266*4882a593Smuzhiyun 
7267*4882a593Smuzhiyun #define FW_FILE_ISP21XX	"ql2100_fw.bin"
7268*4882a593Smuzhiyun #define FW_FILE_ISP22XX	"ql2200_fw.bin"
7269*4882a593Smuzhiyun #define FW_FILE_ISP2300	"ql2300_fw.bin"
7270*4882a593Smuzhiyun #define FW_FILE_ISP2322	"ql2322_fw.bin"
7271*4882a593Smuzhiyun #define FW_FILE_ISP24XX	"ql2400_fw.bin"
7272*4882a593Smuzhiyun #define FW_FILE_ISP25XX	"ql2500_fw.bin"
7273*4882a593Smuzhiyun #define FW_FILE_ISP81XX	"ql8100_fw.bin"
7274*4882a593Smuzhiyun #define FW_FILE_ISP82XX	"ql8200_fw.bin"
7275*4882a593Smuzhiyun #define FW_FILE_ISP2031	"ql2600_fw.bin"
7276*4882a593Smuzhiyun #define FW_FILE_ISP8031	"ql8300_fw.bin"
7277*4882a593Smuzhiyun #define FW_FILE_ISP27XX	"ql2700_fw.bin"
7278*4882a593Smuzhiyun #define FW_FILE_ISP28XX	"ql2800_fw.bin"
7279*4882a593Smuzhiyun 
7280*4882a593Smuzhiyun 
7281*4882a593Smuzhiyun static DEFINE_MUTEX(qla_fw_lock);
7282*4882a593Smuzhiyun 
7283*4882a593Smuzhiyun static struct fw_blob qla_fw_blobs[] = {
7284*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7285*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7286*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7287*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7288*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP24XX, },
7289*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP25XX, },
7290*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP81XX, },
7291*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP82XX, },
7292*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP2031, },
7293*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP8031, },
7294*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP27XX, },
7295*4882a593Smuzhiyun 	{ .name = FW_FILE_ISP28XX, },
7296*4882a593Smuzhiyun 	{ .name = NULL, },
7297*4882a593Smuzhiyun };
7298*4882a593Smuzhiyun 
7299*4882a593Smuzhiyun struct fw_blob *
qla2x00_request_firmware(scsi_qla_host_t * vha)7300*4882a593Smuzhiyun qla2x00_request_firmware(scsi_qla_host_t *vha)
7301*4882a593Smuzhiyun {
7302*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
7303*4882a593Smuzhiyun 	struct fw_blob *blob;
7304*4882a593Smuzhiyun 
7305*4882a593Smuzhiyun 	if (IS_QLA2100(ha)) {
7306*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP21XX];
7307*4882a593Smuzhiyun 	} else if (IS_QLA2200(ha)) {
7308*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP22XX];
7309*4882a593Smuzhiyun 	} else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
7310*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP2300];
7311*4882a593Smuzhiyun 	} else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
7312*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP2322];
7313*4882a593Smuzhiyun 	} else if (IS_QLA24XX_TYPE(ha)) {
7314*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP24XX];
7315*4882a593Smuzhiyun 	} else if (IS_QLA25XX(ha)) {
7316*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP25XX];
7317*4882a593Smuzhiyun 	} else if (IS_QLA81XX(ha)) {
7318*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP81XX];
7319*4882a593Smuzhiyun 	} else if (IS_QLA82XX(ha)) {
7320*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP82XX];
7321*4882a593Smuzhiyun 	} else if (IS_QLA2031(ha)) {
7322*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP2031];
7323*4882a593Smuzhiyun 	} else if (IS_QLA8031(ha)) {
7324*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP8031];
7325*4882a593Smuzhiyun 	} else if (IS_QLA27XX(ha)) {
7326*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP27XX];
7327*4882a593Smuzhiyun 	} else if (IS_QLA28XX(ha)) {
7328*4882a593Smuzhiyun 		blob = &qla_fw_blobs[FW_ISP28XX];
7329*4882a593Smuzhiyun 	} else {
7330*4882a593Smuzhiyun 		return NULL;
7331*4882a593Smuzhiyun 	}
7332*4882a593Smuzhiyun 
7333*4882a593Smuzhiyun 	if (!blob->name)
7334*4882a593Smuzhiyun 		return NULL;
7335*4882a593Smuzhiyun 
7336*4882a593Smuzhiyun 	mutex_lock(&qla_fw_lock);
7337*4882a593Smuzhiyun 	if (blob->fw)
7338*4882a593Smuzhiyun 		goto out;
7339*4882a593Smuzhiyun 
7340*4882a593Smuzhiyun 	if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
7341*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0063,
7342*4882a593Smuzhiyun 		    "Failed to load firmware image (%s).\n", blob->name);
7343*4882a593Smuzhiyun 		blob->fw = NULL;
7344*4882a593Smuzhiyun 		blob = NULL;
7345*4882a593Smuzhiyun 	}
7346*4882a593Smuzhiyun 
7347*4882a593Smuzhiyun out:
7348*4882a593Smuzhiyun 	mutex_unlock(&qla_fw_lock);
7349*4882a593Smuzhiyun 	return blob;
7350*4882a593Smuzhiyun }
7351*4882a593Smuzhiyun 
7352*4882a593Smuzhiyun static void
qla2x00_release_firmware(void)7353*4882a593Smuzhiyun qla2x00_release_firmware(void)
7354*4882a593Smuzhiyun {
7355*4882a593Smuzhiyun 	struct fw_blob *blob;
7356*4882a593Smuzhiyun 
7357*4882a593Smuzhiyun 	mutex_lock(&qla_fw_lock);
7358*4882a593Smuzhiyun 	for (blob = qla_fw_blobs; blob->name; blob++)
7359*4882a593Smuzhiyun 		release_firmware(blob->fw);
7360*4882a593Smuzhiyun 	mutex_unlock(&qla_fw_lock);
7361*4882a593Smuzhiyun }
7362*4882a593Smuzhiyun 
qla_pci_error_cleanup(scsi_qla_host_t * vha)7363*4882a593Smuzhiyun static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7364*4882a593Smuzhiyun {
7365*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
7366*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7367*4882a593Smuzhiyun 	struct qla_qpair *qpair = NULL;
7368*4882a593Smuzhiyun 	struct scsi_qla_host *vp;
7369*4882a593Smuzhiyun 	fc_port_t *fcport;
7370*4882a593Smuzhiyun 	int i;
7371*4882a593Smuzhiyun 	unsigned long flags;
7372*4882a593Smuzhiyun 
7373*4882a593Smuzhiyun 	ha->chip_reset++;
7374*4882a593Smuzhiyun 
7375*4882a593Smuzhiyun 	ha->base_qpair->chip_reset = ha->chip_reset;
7376*4882a593Smuzhiyun 	for (i = 0; i < ha->max_qpairs; i++) {
7377*4882a593Smuzhiyun 		if (ha->queue_pair_map[i])
7378*4882a593Smuzhiyun 			ha->queue_pair_map[i]->chip_reset =
7379*4882a593Smuzhiyun 			    ha->base_qpair->chip_reset;
7380*4882a593Smuzhiyun 	}
7381*4882a593Smuzhiyun 
7382*4882a593Smuzhiyun 	/* purge MBox commands */
7383*4882a593Smuzhiyun 	if (atomic_read(&ha->num_pend_mbx_stage3)) {
7384*4882a593Smuzhiyun 		clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
7385*4882a593Smuzhiyun 		complete(&ha->mbx_intr_comp);
7386*4882a593Smuzhiyun 	}
7387*4882a593Smuzhiyun 
7388*4882a593Smuzhiyun 	i = 0;
7389*4882a593Smuzhiyun 
7390*4882a593Smuzhiyun 	while (atomic_read(&ha->num_pend_mbx_stage3) ||
7391*4882a593Smuzhiyun 	    atomic_read(&ha->num_pend_mbx_stage2) ||
7392*4882a593Smuzhiyun 	    atomic_read(&ha->num_pend_mbx_stage1)) {
7393*4882a593Smuzhiyun 		msleep(20);
7394*4882a593Smuzhiyun 		i++;
7395*4882a593Smuzhiyun 		if (i > 50)
7396*4882a593Smuzhiyun 			break;
7397*4882a593Smuzhiyun 	}
7398*4882a593Smuzhiyun 
7399*4882a593Smuzhiyun 	ha->flags.purge_mbox = 0;
7400*4882a593Smuzhiyun 
7401*4882a593Smuzhiyun 	mutex_lock(&ha->mq_lock);
7402*4882a593Smuzhiyun 	list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7403*4882a593Smuzhiyun 		qpair->online = 0;
7404*4882a593Smuzhiyun 	mutex_unlock(&ha->mq_lock);
7405*4882a593Smuzhiyun 
7406*4882a593Smuzhiyun 	qla2x00_mark_all_devices_lost(vha);
7407*4882a593Smuzhiyun 
7408*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->vport_slock, flags);
7409*4882a593Smuzhiyun 	list_for_each_entry(vp, &ha->vp_list, list) {
7410*4882a593Smuzhiyun 		atomic_inc(&vp->vref_count);
7411*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->vport_slock, flags);
7412*4882a593Smuzhiyun 		qla2x00_mark_all_devices_lost(vp);
7413*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->vport_slock, flags);
7414*4882a593Smuzhiyun 		atomic_dec(&vp->vref_count);
7415*4882a593Smuzhiyun 	}
7416*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->vport_slock, flags);
7417*4882a593Smuzhiyun 
7418*4882a593Smuzhiyun 	/* Clear all async request states across all VPs. */
7419*4882a593Smuzhiyun 	list_for_each_entry(fcport, &vha->vp_fcports, list)
7420*4882a593Smuzhiyun 		fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7421*4882a593Smuzhiyun 
7422*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->vport_slock, flags);
7423*4882a593Smuzhiyun 	list_for_each_entry(vp, &ha->vp_list, list) {
7424*4882a593Smuzhiyun 		atomic_inc(&vp->vref_count);
7425*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->vport_slock, flags);
7426*4882a593Smuzhiyun 		list_for_each_entry(fcport, &vp->vp_fcports, list)
7427*4882a593Smuzhiyun 			fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7428*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->vport_slock, flags);
7429*4882a593Smuzhiyun 		atomic_dec(&vp->vref_count);
7430*4882a593Smuzhiyun 	}
7431*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->vport_slock, flags);
7432*4882a593Smuzhiyun }
7433*4882a593Smuzhiyun 
7434*4882a593Smuzhiyun 
7435*4882a593Smuzhiyun static pci_ers_result_t
qla2xxx_pci_error_detected(struct pci_dev * pdev,pci_channel_state_t state)7436*4882a593Smuzhiyun qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7437*4882a593Smuzhiyun {
7438*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7439*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
7440*4882a593Smuzhiyun 
7441*4882a593Smuzhiyun 	ql_dbg(ql_dbg_aer, vha, 0x9000,
7442*4882a593Smuzhiyun 	    "PCI error detected, state %x.\n", state);
7443*4882a593Smuzhiyun 
7444*4882a593Smuzhiyun 	if (!atomic_read(&pdev->enable_cnt)) {
7445*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xffff,
7446*4882a593Smuzhiyun 			"PCI device is disabled,state %x\n", state);
7447*4882a593Smuzhiyun 		return PCI_ERS_RESULT_NEED_RESET;
7448*4882a593Smuzhiyun 	}
7449*4882a593Smuzhiyun 
7450*4882a593Smuzhiyun 	switch (state) {
7451*4882a593Smuzhiyun 	case pci_channel_io_normal:
7452*4882a593Smuzhiyun 		ha->flags.eeh_busy = 0;
7453*4882a593Smuzhiyun 		if (ql2xmqsupport || ql2xnvmeenable) {
7454*4882a593Smuzhiyun 			set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7455*4882a593Smuzhiyun 			qla2xxx_wake_dpc(vha);
7456*4882a593Smuzhiyun 		}
7457*4882a593Smuzhiyun 		return PCI_ERS_RESULT_CAN_RECOVER;
7458*4882a593Smuzhiyun 	case pci_channel_io_frozen:
7459*4882a593Smuzhiyun 		ha->flags.eeh_busy = 1;
7460*4882a593Smuzhiyun 		qla_pci_error_cleanup(vha);
7461*4882a593Smuzhiyun 		return PCI_ERS_RESULT_NEED_RESET;
7462*4882a593Smuzhiyun 	case pci_channel_io_perm_failure:
7463*4882a593Smuzhiyun 		ha->flags.pci_channel_io_perm_failure = 1;
7464*4882a593Smuzhiyun 		qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
7465*4882a593Smuzhiyun 		if (ql2xmqsupport || ql2xnvmeenable) {
7466*4882a593Smuzhiyun 			set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7467*4882a593Smuzhiyun 			qla2xxx_wake_dpc(vha);
7468*4882a593Smuzhiyun 		}
7469*4882a593Smuzhiyun 		return PCI_ERS_RESULT_DISCONNECT;
7470*4882a593Smuzhiyun 	}
7471*4882a593Smuzhiyun 	return PCI_ERS_RESULT_NEED_RESET;
7472*4882a593Smuzhiyun }
7473*4882a593Smuzhiyun 
7474*4882a593Smuzhiyun static pci_ers_result_t
qla2xxx_pci_mmio_enabled(struct pci_dev * pdev)7475*4882a593Smuzhiyun qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7476*4882a593Smuzhiyun {
7477*4882a593Smuzhiyun 	int risc_paused = 0;
7478*4882a593Smuzhiyun 	uint32_t stat;
7479*4882a593Smuzhiyun 	unsigned long flags;
7480*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7481*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
7482*4882a593Smuzhiyun 	struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7483*4882a593Smuzhiyun 	struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7484*4882a593Smuzhiyun 
7485*4882a593Smuzhiyun 	if (IS_QLA82XX(ha))
7486*4882a593Smuzhiyun 		return PCI_ERS_RESULT_RECOVERED;
7487*4882a593Smuzhiyun 
7488*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
7489*4882a593Smuzhiyun 	if (IS_QLA2100(ha) || IS_QLA2200(ha)){
7490*4882a593Smuzhiyun 		stat = rd_reg_word(&reg->hccr);
7491*4882a593Smuzhiyun 		if (stat & HCCR_RISC_PAUSE)
7492*4882a593Smuzhiyun 			risc_paused = 1;
7493*4882a593Smuzhiyun 	} else if (IS_QLA23XX(ha)) {
7494*4882a593Smuzhiyun 		stat = rd_reg_dword(&reg->u.isp2300.host_status);
7495*4882a593Smuzhiyun 		if (stat & HSR_RISC_PAUSED)
7496*4882a593Smuzhiyun 			risc_paused = 1;
7497*4882a593Smuzhiyun 	} else if (IS_FWI2_CAPABLE(ha)) {
7498*4882a593Smuzhiyun 		stat = rd_reg_dword(&reg24->host_status);
7499*4882a593Smuzhiyun 		if (stat & HSRX_RISC_PAUSED)
7500*4882a593Smuzhiyun 			risc_paused = 1;
7501*4882a593Smuzhiyun 	}
7502*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
7503*4882a593Smuzhiyun 
7504*4882a593Smuzhiyun 	if (risc_paused) {
7505*4882a593Smuzhiyun 		ql_log(ql_log_info, base_vha, 0x9003,
7506*4882a593Smuzhiyun 		    "RISC paused -- mmio_enabled, Dumping firmware.\n");
7507*4882a593Smuzhiyun 		qla2xxx_dump_fw(base_vha);
7508*4882a593Smuzhiyun 
7509*4882a593Smuzhiyun 		return PCI_ERS_RESULT_NEED_RESET;
7510*4882a593Smuzhiyun 	} else
7511*4882a593Smuzhiyun 		return PCI_ERS_RESULT_RECOVERED;
7512*4882a593Smuzhiyun }
7513*4882a593Smuzhiyun 
7514*4882a593Smuzhiyun static pci_ers_result_t
qla2xxx_pci_slot_reset(struct pci_dev * pdev)7515*4882a593Smuzhiyun qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7516*4882a593Smuzhiyun {
7517*4882a593Smuzhiyun 	pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
7518*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7519*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
7520*4882a593Smuzhiyun 	int rc;
7521*4882a593Smuzhiyun 	struct qla_qpair *qpair = NULL;
7522*4882a593Smuzhiyun 
7523*4882a593Smuzhiyun 	ql_dbg(ql_dbg_aer, base_vha, 0x9004,
7524*4882a593Smuzhiyun 	    "Slot Reset.\n");
7525*4882a593Smuzhiyun 
7526*4882a593Smuzhiyun 	/* Workaround: qla2xxx driver which access hardware earlier
7527*4882a593Smuzhiyun 	 * needs error state to be pci_channel_io_online.
7528*4882a593Smuzhiyun 	 * Otherwise mailbox command timesout.
7529*4882a593Smuzhiyun 	 */
7530*4882a593Smuzhiyun 	pdev->error_state = pci_channel_io_normal;
7531*4882a593Smuzhiyun 
7532*4882a593Smuzhiyun 	pci_restore_state(pdev);
7533*4882a593Smuzhiyun 
7534*4882a593Smuzhiyun 	/* pci_restore_state() clears the saved_state flag of the device
7535*4882a593Smuzhiyun 	 * save restored state which resets saved_state flag
7536*4882a593Smuzhiyun 	 */
7537*4882a593Smuzhiyun 	pci_save_state(pdev);
7538*4882a593Smuzhiyun 
7539*4882a593Smuzhiyun 	if (ha->mem_only)
7540*4882a593Smuzhiyun 		rc = pci_enable_device_mem(pdev);
7541*4882a593Smuzhiyun 	else
7542*4882a593Smuzhiyun 		rc = pci_enable_device(pdev);
7543*4882a593Smuzhiyun 
7544*4882a593Smuzhiyun 	if (rc) {
7545*4882a593Smuzhiyun 		ql_log(ql_log_warn, base_vha, 0x9005,
7546*4882a593Smuzhiyun 		    "Can't re-enable PCI device after reset.\n");
7547*4882a593Smuzhiyun 		goto exit_slot_reset;
7548*4882a593Smuzhiyun 	}
7549*4882a593Smuzhiyun 
7550*4882a593Smuzhiyun 
7551*4882a593Smuzhiyun 	if (ha->isp_ops->pci_config(base_vha))
7552*4882a593Smuzhiyun 		goto exit_slot_reset;
7553*4882a593Smuzhiyun 
7554*4882a593Smuzhiyun 	mutex_lock(&ha->mq_lock);
7555*4882a593Smuzhiyun 	list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7556*4882a593Smuzhiyun 		qpair->online = 1;
7557*4882a593Smuzhiyun 	mutex_unlock(&ha->mq_lock);
7558*4882a593Smuzhiyun 
7559*4882a593Smuzhiyun 	base_vha->flags.online = 1;
7560*4882a593Smuzhiyun 	set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7561*4882a593Smuzhiyun 	if (ha->isp_ops->abort_isp(base_vha) == QLA_SUCCESS)
7562*4882a593Smuzhiyun 		ret =  PCI_ERS_RESULT_RECOVERED;
7563*4882a593Smuzhiyun 	clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7564*4882a593Smuzhiyun 
7565*4882a593Smuzhiyun 
7566*4882a593Smuzhiyun exit_slot_reset:
7567*4882a593Smuzhiyun 	ql_dbg(ql_dbg_aer, base_vha, 0x900e,
7568*4882a593Smuzhiyun 	    "slot_reset return %x.\n", ret);
7569*4882a593Smuzhiyun 
7570*4882a593Smuzhiyun 	return ret;
7571*4882a593Smuzhiyun }
7572*4882a593Smuzhiyun 
7573*4882a593Smuzhiyun static void
qla2xxx_pci_resume(struct pci_dev * pdev)7574*4882a593Smuzhiyun qla2xxx_pci_resume(struct pci_dev *pdev)
7575*4882a593Smuzhiyun {
7576*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7577*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
7578*4882a593Smuzhiyun 	int ret;
7579*4882a593Smuzhiyun 
7580*4882a593Smuzhiyun 	ql_dbg(ql_dbg_aer, base_vha, 0x900f,
7581*4882a593Smuzhiyun 	    "pci_resume.\n");
7582*4882a593Smuzhiyun 
7583*4882a593Smuzhiyun 	ha->flags.eeh_busy = 0;
7584*4882a593Smuzhiyun 
7585*4882a593Smuzhiyun 	ret = qla2x00_wait_for_hba_online(base_vha);
7586*4882a593Smuzhiyun 	if (ret != QLA_SUCCESS) {
7587*4882a593Smuzhiyun 		ql_log(ql_log_fatal, base_vha, 0x9002,
7588*4882a593Smuzhiyun 		    "The device failed to resume I/O from slot/link_reset.\n");
7589*4882a593Smuzhiyun 	}
7590*4882a593Smuzhiyun }
7591*4882a593Smuzhiyun 
7592*4882a593Smuzhiyun static void
qla_pci_reset_prepare(struct pci_dev * pdev)7593*4882a593Smuzhiyun qla_pci_reset_prepare(struct pci_dev *pdev)
7594*4882a593Smuzhiyun {
7595*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7596*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
7597*4882a593Smuzhiyun 	struct qla_qpair *qpair;
7598*4882a593Smuzhiyun 
7599*4882a593Smuzhiyun 	ql_log(ql_log_warn, base_vha, 0xffff,
7600*4882a593Smuzhiyun 	    "%s.\n", __func__);
7601*4882a593Smuzhiyun 
7602*4882a593Smuzhiyun 	/*
7603*4882a593Smuzhiyun 	 * PCI FLR/function reset is about to reset the
7604*4882a593Smuzhiyun 	 * slot. Stop the chip to stop all DMA access.
7605*4882a593Smuzhiyun 	 * It is assumed that pci_reset_done will be called
7606*4882a593Smuzhiyun 	 * after FLR to resume Chip operation.
7607*4882a593Smuzhiyun 	 */
7608*4882a593Smuzhiyun 	ha->flags.eeh_busy = 1;
7609*4882a593Smuzhiyun 	mutex_lock(&ha->mq_lock);
7610*4882a593Smuzhiyun 	list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7611*4882a593Smuzhiyun 		qpair->online = 0;
7612*4882a593Smuzhiyun 	mutex_unlock(&ha->mq_lock);
7613*4882a593Smuzhiyun 
7614*4882a593Smuzhiyun 	set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7615*4882a593Smuzhiyun 	qla2x00_abort_isp_cleanup(base_vha);
7616*4882a593Smuzhiyun 	qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
7617*4882a593Smuzhiyun }
7618*4882a593Smuzhiyun 
7619*4882a593Smuzhiyun static void
qla_pci_reset_done(struct pci_dev * pdev)7620*4882a593Smuzhiyun qla_pci_reset_done(struct pci_dev *pdev)
7621*4882a593Smuzhiyun {
7622*4882a593Smuzhiyun 	scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7623*4882a593Smuzhiyun 	struct qla_hw_data *ha = base_vha->hw;
7624*4882a593Smuzhiyun 	struct qla_qpair *qpair;
7625*4882a593Smuzhiyun 
7626*4882a593Smuzhiyun 	ql_log(ql_log_warn, base_vha, 0xffff,
7627*4882a593Smuzhiyun 	    "%s.\n", __func__);
7628*4882a593Smuzhiyun 
7629*4882a593Smuzhiyun 	/*
7630*4882a593Smuzhiyun 	 * FLR just completed by PCI layer. Resume adapter
7631*4882a593Smuzhiyun 	 */
7632*4882a593Smuzhiyun 	ha->flags.eeh_busy = 0;
7633*4882a593Smuzhiyun 	mutex_lock(&ha->mq_lock);
7634*4882a593Smuzhiyun 	list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7635*4882a593Smuzhiyun 		qpair->online = 1;
7636*4882a593Smuzhiyun 	mutex_unlock(&ha->mq_lock);
7637*4882a593Smuzhiyun 
7638*4882a593Smuzhiyun 	base_vha->flags.online = 1;
7639*4882a593Smuzhiyun 	ha->isp_ops->abort_isp(base_vha);
7640*4882a593Smuzhiyun 	clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7641*4882a593Smuzhiyun }
7642*4882a593Smuzhiyun 
qla2xxx_map_queues(struct Scsi_Host * shost)7643*4882a593Smuzhiyun static int qla2xxx_map_queues(struct Scsi_Host *shost)
7644*4882a593Smuzhiyun {
7645*4882a593Smuzhiyun 	int rc;
7646*4882a593Smuzhiyun 	scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
7647*4882a593Smuzhiyun 	struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
7648*4882a593Smuzhiyun 
7649*4882a593Smuzhiyun 	if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
7650*4882a593Smuzhiyun 		rc = blk_mq_map_queues(qmap);
7651*4882a593Smuzhiyun 	else
7652*4882a593Smuzhiyun 		rc = blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
7653*4882a593Smuzhiyun 	return rc;
7654*4882a593Smuzhiyun }
7655*4882a593Smuzhiyun 
7656*4882a593Smuzhiyun struct scsi_host_template qla2xxx_driver_template = {
7657*4882a593Smuzhiyun 	.module			= THIS_MODULE,
7658*4882a593Smuzhiyun 	.name			= QLA2XXX_DRIVER_NAME,
7659*4882a593Smuzhiyun 	.queuecommand		= qla2xxx_queuecommand,
7660*4882a593Smuzhiyun 
7661*4882a593Smuzhiyun 	.eh_timed_out		= fc_eh_timed_out,
7662*4882a593Smuzhiyun 	.eh_abort_handler	= qla2xxx_eh_abort,
7663*4882a593Smuzhiyun 	.eh_device_reset_handler = qla2xxx_eh_device_reset,
7664*4882a593Smuzhiyun 	.eh_target_reset_handler = qla2xxx_eh_target_reset,
7665*4882a593Smuzhiyun 	.eh_bus_reset_handler	= qla2xxx_eh_bus_reset,
7666*4882a593Smuzhiyun 	.eh_host_reset_handler	= qla2xxx_eh_host_reset,
7667*4882a593Smuzhiyun 
7668*4882a593Smuzhiyun 	.slave_configure	= qla2xxx_slave_configure,
7669*4882a593Smuzhiyun 
7670*4882a593Smuzhiyun 	.slave_alloc		= qla2xxx_slave_alloc,
7671*4882a593Smuzhiyun 	.slave_destroy		= qla2xxx_slave_destroy,
7672*4882a593Smuzhiyun 	.scan_finished		= qla2xxx_scan_finished,
7673*4882a593Smuzhiyun 	.scan_start		= qla2xxx_scan_start,
7674*4882a593Smuzhiyun 	.change_queue_depth	= scsi_change_queue_depth,
7675*4882a593Smuzhiyun 	.map_queues             = qla2xxx_map_queues,
7676*4882a593Smuzhiyun 	.this_id		= -1,
7677*4882a593Smuzhiyun 	.cmd_per_lun		= 3,
7678*4882a593Smuzhiyun 	.sg_tablesize		= SG_ALL,
7679*4882a593Smuzhiyun 
7680*4882a593Smuzhiyun 	.max_sectors		= 0xFFFF,
7681*4882a593Smuzhiyun 	.shost_attrs		= qla2x00_host_attrs,
7682*4882a593Smuzhiyun 
7683*4882a593Smuzhiyun 	.supported_mode		= MODE_INITIATOR,
7684*4882a593Smuzhiyun 	.track_queue_depth	= 1,
7685*4882a593Smuzhiyun 	.cmd_size		= sizeof(srb_t),
7686*4882a593Smuzhiyun };
7687*4882a593Smuzhiyun 
7688*4882a593Smuzhiyun static const struct pci_error_handlers qla2xxx_err_handler = {
7689*4882a593Smuzhiyun 	.error_detected = qla2xxx_pci_error_detected,
7690*4882a593Smuzhiyun 	.mmio_enabled = qla2xxx_pci_mmio_enabled,
7691*4882a593Smuzhiyun 	.slot_reset = qla2xxx_pci_slot_reset,
7692*4882a593Smuzhiyun 	.resume = qla2xxx_pci_resume,
7693*4882a593Smuzhiyun 	.reset_prepare = qla_pci_reset_prepare,
7694*4882a593Smuzhiyun 	.reset_done = qla_pci_reset_done,
7695*4882a593Smuzhiyun };
7696*4882a593Smuzhiyun 
7697*4882a593Smuzhiyun static struct pci_device_id qla2xxx_pci_tbl[] = {
7698*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
7699*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
7700*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
7701*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
7702*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
7703*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
7704*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
7705*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
7706*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
7707*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
7708*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
7709*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
7710*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
7711*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
7712*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
7713*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
7714*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
7715*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
7716*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
7717*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
7718*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
7719*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
7720*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
7721*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
7722*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
7723*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
7724*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
7725*4882a593Smuzhiyun 	{ 0 },
7726*4882a593Smuzhiyun };
7727*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
7728*4882a593Smuzhiyun 
7729*4882a593Smuzhiyun static struct pci_driver qla2xxx_pci_driver = {
7730*4882a593Smuzhiyun 	.name		= QLA2XXX_DRIVER_NAME,
7731*4882a593Smuzhiyun 	.driver		= {
7732*4882a593Smuzhiyun 		.owner		= THIS_MODULE,
7733*4882a593Smuzhiyun 	},
7734*4882a593Smuzhiyun 	.id_table	= qla2xxx_pci_tbl,
7735*4882a593Smuzhiyun 	.probe		= qla2x00_probe_one,
7736*4882a593Smuzhiyun 	.remove		= qla2x00_remove_one,
7737*4882a593Smuzhiyun 	.shutdown	= qla2x00_shutdown,
7738*4882a593Smuzhiyun 	.err_handler	= &qla2xxx_err_handler,
7739*4882a593Smuzhiyun };
7740*4882a593Smuzhiyun 
7741*4882a593Smuzhiyun static const struct file_operations apidev_fops = {
7742*4882a593Smuzhiyun 	.owner = THIS_MODULE,
7743*4882a593Smuzhiyun 	.llseek = noop_llseek,
7744*4882a593Smuzhiyun };
7745*4882a593Smuzhiyun 
7746*4882a593Smuzhiyun /**
7747*4882a593Smuzhiyun  * qla2x00_module_init - Module initialization.
7748*4882a593Smuzhiyun  **/
7749*4882a593Smuzhiyun static int __init
qla2x00_module_init(void)7750*4882a593Smuzhiyun qla2x00_module_init(void)
7751*4882a593Smuzhiyun {
7752*4882a593Smuzhiyun 	int ret = 0;
7753*4882a593Smuzhiyun 
7754*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
7755*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
7756*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
7757*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
7758*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(init_cb_t) != 96);
7759*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
7760*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
7761*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(request_t) != 64);
7762*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
7763*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
7764*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
7765*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
7766*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
7767*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
7768*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
7769*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
7770*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
7771*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
7772*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
7773*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
7774*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2344);
7775*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
7776*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
7777*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
7778*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
7779*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
7780*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
7781*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
7782*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
7783*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
7784*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
7785*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
7786*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
7787*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
7788*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
7789*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
7790*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
7791*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
7792*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
7793*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
7794*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
7795*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
7796*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
7797*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
7798*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
7799*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
7800*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
7801*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
7802*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
7803*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
7804*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
7805*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
7806*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
7807*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
7808*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
7809*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
7810*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
7811*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
7812*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
7813*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
7814*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
7815*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
7816*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
7817*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
7818*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
7819*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
7820*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
7821*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
7822*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
7823*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
7824*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
7825*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
7826*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
7827*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
7828*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
7829*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
7830*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
7831*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
7832*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
7833*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
7834*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
7835*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
7836*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(sw_info_t) != 32);
7837*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(target_id_t) != 2);
7838*4882a593Smuzhiyun 
7839*4882a593Smuzhiyun 	/* Allocate cache for SRBs. */
7840*4882a593Smuzhiyun 	srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
7841*4882a593Smuzhiyun 	    SLAB_HWCACHE_ALIGN, NULL);
7842*4882a593Smuzhiyun 	if (srb_cachep == NULL) {
7843*4882a593Smuzhiyun 		ql_log(ql_log_fatal, NULL, 0x0001,
7844*4882a593Smuzhiyun 		    "Unable to allocate SRB cache...Failing load!.\n");
7845*4882a593Smuzhiyun 		return -ENOMEM;
7846*4882a593Smuzhiyun 	}
7847*4882a593Smuzhiyun 
7848*4882a593Smuzhiyun 	/* Initialize target kmem_cache and mem_pools */
7849*4882a593Smuzhiyun 	ret = qlt_init();
7850*4882a593Smuzhiyun 	if (ret < 0) {
7851*4882a593Smuzhiyun 		goto destroy_cache;
7852*4882a593Smuzhiyun 	} else if (ret > 0) {
7853*4882a593Smuzhiyun 		/*
7854*4882a593Smuzhiyun 		 * If initiator mode is explictly disabled by qlt_init(),
7855*4882a593Smuzhiyun 		 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
7856*4882a593Smuzhiyun 		 * performing scsi_scan_target() during LOOP UP event.
7857*4882a593Smuzhiyun 		 */
7858*4882a593Smuzhiyun 		qla2xxx_transport_functions.disable_target_scan = 1;
7859*4882a593Smuzhiyun 		qla2xxx_transport_vport_functions.disable_target_scan = 1;
7860*4882a593Smuzhiyun 	}
7861*4882a593Smuzhiyun 
7862*4882a593Smuzhiyun 	/* Derive version string. */
7863*4882a593Smuzhiyun 	strcpy(qla2x00_version_str, QLA2XXX_VERSION);
7864*4882a593Smuzhiyun 	if (ql2xextended_error_logging)
7865*4882a593Smuzhiyun 		strcat(qla2x00_version_str, "-debug");
7866*4882a593Smuzhiyun 	if (ql2xextended_error_logging == 1)
7867*4882a593Smuzhiyun 		ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
7868*4882a593Smuzhiyun 
7869*4882a593Smuzhiyun 	if (ql2x_ini_mode == QLA2XXX_INI_MODE_DUAL)
7870*4882a593Smuzhiyun 		qla_insert_tgt_attrs();
7871*4882a593Smuzhiyun 
7872*4882a593Smuzhiyun 	qla2xxx_transport_template =
7873*4882a593Smuzhiyun 	    fc_attach_transport(&qla2xxx_transport_functions);
7874*4882a593Smuzhiyun 	if (!qla2xxx_transport_template) {
7875*4882a593Smuzhiyun 		ql_log(ql_log_fatal, NULL, 0x0002,
7876*4882a593Smuzhiyun 		    "fc_attach_transport failed...Failing load!.\n");
7877*4882a593Smuzhiyun 		ret = -ENODEV;
7878*4882a593Smuzhiyun 		goto qlt_exit;
7879*4882a593Smuzhiyun 	}
7880*4882a593Smuzhiyun 
7881*4882a593Smuzhiyun 	apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
7882*4882a593Smuzhiyun 	if (apidev_major < 0) {
7883*4882a593Smuzhiyun 		ql_log(ql_log_fatal, NULL, 0x0003,
7884*4882a593Smuzhiyun 		    "Unable to register char device %s.\n", QLA2XXX_APIDEV);
7885*4882a593Smuzhiyun 	}
7886*4882a593Smuzhiyun 
7887*4882a593Smuzhiyun 	qla2xxx_transport_vport_template =
7888*4882a593Smuzhiyun 	    fc_attach_transport(&qla2xxx_transport_vport_functions);
7889*4882a593Smuzhiyun 	if (!qla2xxx_transport_vport_template) {
7890*4882a593Smuzhiyun 		ql_log(ql_log_fatal, NULL, 0x0004,
7891*4882a593Smuzhiyun 		    "fc_attach_transport vport failed...Failing load!.\n");
7892*4882a593Smuzhiyun 		ret = -ENODEV;
7893*4882a593Smuzhiyun 		goto unreg_chrdev;
7894*4882a593Smuzhiyun 	}
7895*4882a593Smuzhiyun 	ql_log(ql_log_info, NULL, 0x0005,
7896*4882a593Smuzhiyun 	    "QLogic Fibre Channel HBA Driver: %s.\n",
7897*4882a593Smuzhiyun 	    qla2x00_version_str);
7898*4882a593Smuzhiyun 	ret = pci_register_driver(&qla2xxx_pci_driver);
7899*4882a593Smuzhiyun 	if (ret) {
7900*4882a593Smuzhiyun 		ql_log(ql_log_fatal, NULL, 0x0006,
7901*4882a593Smuzhiyun 		    "pci_register_driver failed...ret=%d Failing load!.\n",
7902*4882a593Smuzhiyun 		    ret);
7903*4882a593Smuzhiyun 		goto release_vport_transport;
7904*4882a593Smuzhiyun 	}
7905*4882a593Smuzhiyun 	return ret;
7906*4882a593Smuzhiyun 
7907*4882a593Smuzhiyun release_vport_transport:
7908*4882a593Smuzhiyun 	fc_release_transport(qla2xxx_transport_vport_template);
7909*4882a593Smuzhiyun 
7910*4882a593Smuzhiyun unreg_chrdev:
7911*4882a593Smuzhiyun 	if (apidev_major >= 0)
7912*4882a593Smuzhiyun 		unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
7913*4882a593Smuzhiyun 	fc_release_transport(qla2xxx_transport_template);
7914*4882a593Smuzhiyun 
7915*4882a593Smuzhiyun qlt_exit:
7916*4882a593Smuzhiyun 	qlt_exit();
7917*4882a593Smuzhiyun 
7918*4882a593Smuzhiyun destroy_cache:
7919*4882a593Smuzhiyun 	kmem_cache_destroy(srb_cachep);
7920*4882a593Smuzhiyun 	return ret;
7921*4882a593Smuzhiyun }
7922*4882a593Smuzhiyun 
7923*4882a593Smuzhiyun /**
7924*4882a593Smuzhiyun  * qla2x00_module_exit - Module cleanup.
7925*4882a593Smuzhiyun  **/
7926*4882a593Smuzhiyun static void __exit
qla2x00_module_exit(void)7927*4882a593Smuzhiyun qla2x00_module_exit(void)
7928*4882a593Smuzhiyun {
7929*4882a593Smuzhiyun 	pci_unregister_driver(&qla2xxx_pci_driver);
7930*4882a593Smuzhiyun 	qla2x00_release_firmware();
7931*4882a593Smuzhiyun 	kmem_cache_destroy(ctx_cachep);
7932*4882a593Smuzhiyun 	fc_release_transport(qla2xxx_transport_vport_template);
7933*4882a593Smuzhiyun 	if (apidev_major >= 0)
7934*4882a593Smuzhiyun 		unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
7935*4882a593Smuzhiyun 	fc_release_transport(qla2xxx_transport_template);
7936*4882a593Smuzhiyun 	qlt_exit();
7937*4882a593Smuzhiyun 	kmem_cache_destroy(srb_cachep);
7938*4882a593Smuzhiyun }
7939*4882a593Smuzhiyun 
7940*4882a593Smuzhiyun module_init(qla2x00_module_init);
7941*4882a593Smuzhiyun module_exit(qla2x00_module_exit);
7942*4882a593Smuzhiyun 
7943*4882a593Smuzhiyun MODULE_AUTHOR("QLogic Corporation");
7944*4882a593Smuzhiyun MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
7945*4882a593Smuzhiyun MODULE_LICENSE("GPL");
7946*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP21XX);
7947*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP22XX);
7948*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP2300);
7949*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP2322);
7950*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP24XX);
7951*4882a593Smuzhiyun MODULE_FIRMWARE(FW_FILE_ISP25XX);
7952