1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun * Copyright (c) 2003-2014 QLogic Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __QLA_NX2_H
8*4882a593Smuzhiyun #define __QLA_NX2_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define QSNT_ACK_TOV 30
11*4882a593Smuzhiyun #define INTENT_TO_RECOVER 0x01
12*4882a593Smuzhiyun #define PROCEED_TO_RECOVER 0x02
13*4882a593Smuzhiyun #define IDC_LOCK_RECOVERY_OWNER_MASK 0x3C
14*4882a593Smuzhiyun #define IDC_LOCK_RECOVERY_STATE_MASK 0x3
15*4882a593Smuzhiyun #define IDC_LOCK_RECOVERY_STATE_SHIFT_BITS 2
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define QLA8044_DRV_LOCK_MSLEEP 200
18*4882a593Smuzhiyun #define QLA8044_ADDR_DDR_NET (0x0000000000000000ULL)
19*4882a593Smuzhiyun #define QLA8044_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_WRDATA_LO 0x410000A0
22*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_WRDATA_HI 0x410000A4
23*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_WRDATA_ULO 0x410000B0
24*4882a593Smuzhiyun #define MD_MIU_TEST_AGT_WRDATA_UHI 0x410000B4
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* MIU_TEST_AGT_CTRL flags. work for SIU as well */
27*4882a593Smuzhiyun #define MIU_TA_CTL_WRITE_ENABLE (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE)
28*4882a593Smuzhiyun #define MIU_TA_CTL_WRITE_START (MIU_TA_CTL_WRITE | MIU_TA_CTL_ENABLE | \
29*4882a593Smuzhiyun MIU_TA_CTL_START)
30*4882a593Smuzhiyun #define MIU_TA_CTL_START_ENABLE (MIU_TA_CTL_START | MIU_TA_CTL_ENABLE)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Imbus address bit used to indicate a host address. This bit is
33*4882a593Smuzhiyun * eliminated by the pcie bar and bar select before presentation
34*4882a593Smuzhiyun * over pcie. */
35*4882a593Smuzhiyun /* host memory via IMBUS */
36*4882a593Smuzhiyun #define QLA8044_P2_ADDR_PCIE (0x0000000800000000ULL)
37*4882a593Smuzhiyun #define QLA8044_P3_ADDR_PCIE (0x0000008000000000ULL)
38*4882a593Smuzhiyun #define QLA8044_ADDR_PCIE_MAX (0x0000000FFFFFFFFFULL)
39*4882a593Smuzhiyun #define QLA8044_ADDR_OCM0 (0x0000000200000000ULL)
40*4882a593Smuzhiyun #define QLA8044_ADDR_OCM0_MAX (0x00000002000fffffULL)
41*4882a593Smuzhiyun #define QLA8044_ADDR_OCM1 (0x0000000200400000ULL)
42*4882a593Smuzhiyun #define QLA8044_ADDR_OCM1_MAX (0x00000002004fffffULL)
43*4882a593Smuzhiyun #define QLA8044_ADDR_QDR_NET (0x0000000300000000ULL)
44*4882a593Smuzhiyun #define QLA8044_P2_ADDR_QDR_NET_MAX (0x00000003001fffffULL)
45*4882a593Smuzhiyun #define QLA8044_P3_ADDR_QDR_NET_MAX (0x0000000303ffffffULL)
46*4882a593Smuzhiyun #define QLA8044_ADDR_QDR_NET_MAX (0x0000000307ffffffULL)
47*4882a593Smuzhiyun #define QLA8044_PCI_CRBSPACE ((unsigned long)0x06000000)
48*4882a593Smuzhiyun #define QLA8044_PCI_DIRECT_CRB ((unsigned long)0x04400000)
49*4882a593Smuzhiyun #define QLA8044_PCI_CAMQM ((unsigned long)0x04800000)
50*4882a593Smuzhiyun #define QLA8044_PCI_CAMQM_MAX ((unsigned long)0x04ffffff)
51*4882a593Smuzhiyun #define QLA8044_PCI_DDR_NET ((unsigned long)0x00000000)
52*4882a593Smuzhiyun #define QLA8044_PCI_QDR_NET ((unsigned long)0x04000000)
53*4882a593Smuzhiyun #define QLA8044_PCI_QDR_NET_MAX ((unsigned long)0x043fffff)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* PCI Windowing for DDR regions. */
addr_in_range(u64 addr,u64 low,u64 high)56*4882a593Smuzhiyun static inline bool addr_in_range(u64 addr, u64 low, u64 high)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun return addr <= high && addr >= low;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Indirectly Mapped Registers */
62*4882a593Smuzhiyun #define QLA8044_FLASH_SPI_STATUS 0x2808E010
63*4882a593Smuzhiyun #define QLA8044_FLASH_SPI_CONTROL 0x2808E014
64*4882a593Smuzhiyun #define QLA8044_FLASH_STATUS 0x42100004
65*4882a593Smuzhiyun #define QLA8044_FLASH_CONTROL 0x42110004
66*4882a593Smuzhiyun #define QLA8044_FLASH_ADDR 0x42110008
67*4882a593Smuzhiyun #define QLA8044_FLASH_WRDATA 0x4211000C
68*4882a593Smuzhiyun #define QLA8044_FLASH_RDDATA 0x42110018
69*4882a593Smuzhiyun #define QLA8044_FLASH_DIRECT_WINDOW 0x42110030
70*4882a593Smuzhiyun #define QLA8044_FLASH_DIRECT_DATA(DATA) (0x42150000 | (0x0000FFFF&DATA))
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Flash access regs */
73*4882a593Smuzhiyun #define QLA8044_FLASH_LOCK 0x3850
74*4882a593Smuzhiyun #define QLA8044_FLASH_UNLOCK 0x3854
75*4882a593Smuzhiyun #define QLA8044_FLASH_LOCK_ID 0x3500
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Driver Lock regs */
78*4882a593Smuzhiyun #define QLA8044_DRV_LOCK 0x3868
79*4882a593Smuzhiyun #define QLA8044_DRV_UNLOCK 0x386C
80*4882a593Smuzhiyun #define QLA8044_DRV_LOCK_ID 0x3504
81*4882a593Smuzhiyun #define QLA8044_DRV_LOCKRECOVERY 0x379C
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* IDC version */
84*4882a593Smuzhiyun #define QLA8044_IDC_VER_MAJ_VALUE 0x1
85*4882a593Smuzhiyun #define QLA8044_IDC_VER_MIN_VALUE 0x0
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* IDC Registers : Driver Coexistence Defines */
88*4882a593Smuzhiyun #define QLA8044_CRB_IDC_VER_MAJOR 0x3780
89*4882a593Smuzhiyun #define QLA8044_CRB_IDC_VER_MINOR 0x3798
90*4882a593Smuzhiyun #define QLA8044_IDC_DRV_AUDIT 0x3794
91*4882a593Smuzhiyun #define QLA8044_SRE_SHIM_CONTROL 0x0D200284
92*4882a593Smuzhiyun #define QLA8044_PORT0_RXB_PAUSE_THRS 0x0B2003A4
93*4882a593Smuzhiyun #define QLA8044_PORT1_RXB_PAUSE_THRS 0x0B2013A4
94*4882a593Smuzhiyun #define QLA8044_PORT0_RXB_TC_MAX_CELL 0x0B200388
95*4882a593Smuzhiyun #define QLA8044_PORT1_RXB_TC_MAX_CELL 0x0B201388
96*4882a593Smuzhiyun #define QLA8044_PORT0_RXB_TC_STATS 0x0B20039C
97*4882a593Smuzhiyun #define QLA8044_PORT1_RXB_TC_STATS 0x0B20139C
98*4882a593Smuzhiyun #define QLA8044_PORT2_IFB_PAUSE_THRS 0x0B200704
99*4882a593Smuzhiyun #define QLA8044_PORT3_IFB_PAUSE_THRS 0x0B201704
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* set value to pause threshold value */
102*4882a593Smuzhiyun #define QLA8044_SET_PAUSE_VAL 0x0
103*4882a593Smuzhiyun #define QLA8044_SET_TC_MAX_CELL_VAL 0x03FF03FF
104*4882a593Smuzhiyun #define QLA8044_PEG_HALT_STATUS1 0x34A8
105*4882a593Smuzhiyun #define QLA8044_PEG_HALT_STATUS2 0x34AC
106*4882a593Smuzhiyun #define QLA8044_PEG_ALIVE_COUNTER 0x34B0 /* FW_HEARTBEAT */
107*4882a593Smuzhiyun #define QLA8044_FW_CAPABILITIES 0x3528
108*4882a593Smuzhiyun #define QLA8044_CRB_DRV_ACTIVE 0x3788 /* IDC_DRV_PRESENCE */
109*4882a593Smuzhiyun #define QLA8044_CRB_DEV_STATE 0x3784 /* IDC_DEV_STATE */
110*4882a593Smuzhiyun #define QLA8044_CRB_DRV_STATE 0x378C /* IDC_DRV_ACK */
111*4882a593Smuzhiyun #define QLA8044_CRB_DRV_SCRATCH 0x3548
112*4882a593Smuzhiyun #define QLA8044_CRB_DEV_PART_INFO1 0x37E0
113*4882a593Smuzhiyun #define QLA8044_CRB_DEV_PART_INFO2 0x37E4
114*4882a593Smuzhiyun #define QLA8044_FW_VER_MAJOR 0x3550
115*4882a593Smuzhiyun #define QLA8044_FW_VER_MINOR 0x3554
116*4882a593Smuzhiyun #define QLA8044_FW_VER_SUB 0x3558
117*4882a593Smuzhiyun #define QLA8044_NPAR_STATE 0x359C
118*4882a593Smuzhiyun #define QLA8044_FW_IMAGE_VALID 0x35FC
119*4882a593Smuzhiyun #define QLA8044_CMDPEG_STATE 0x3650
120*4882a593Smuzhiyun #define QLA8044_ASIC_TEMP 0x37B4
121*4882a593Smuzhiyun #define QLA8044_FW_API 0x356C
122*4882a593Smuzhiyun #define QLA8044_DRV_OP_MODE 0x3570
123*4882a593Smuzhiyun #define QLA8044_CRB_WIN_BASE 0x3800
124*4882a593Smuzhiyun #define QLA8044_CRB_WIN_FUNC(f) (QLA8044_CRB_WIN_BASE+((f)*4))
125*4882a593Smuzhiyun #define QLA8044_SEM_LOCK_BASE 0x3840
126*4882a593Smuzhiyun #define QLA8044_SEM_UNLOCK_BASE 0x3844
127*4882a593Smuzhiyun #define QLA8044_SEM_LOCK_FUNC(f) (QLA8044_SEM_LOCK_BASE+((f)*8))
128*4882a593Smuzhiyun #define QLA8044_SEM_UNLOCK_FUNC(f) (QLA8044_SEM_UNLOCK_BASE+((f)*8))
129*4882a593Smuzhiyun #define QLA8044_LINK_STATE(f) (0x3698+((f) > 7 ? 4 : 0))
130*4882a593Smuzhiyun #define QLA8044_LINK_SPEED(f) (0x36E0+(((f) >> 2) * 4))
131*4882a593Smuzhiyun #define QLA8044_MAX_LINK_SPEED(f) (0x36F0+(((f) / 4) * 4))
132*4882a593Smuzhiyun #define QLA8044_LINK_SPEED_FACTOR 10
133*4882a593Smuzhiyun #define QLA8044_FUN7_ACTIVE_INDEX 0x80
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* FLASH API Defines */
136*4882a593Smuzhiyun #define QLA8044_FLASH_MAX_WAIT_USEC 100
137*4882a593Smuzhiyun #define QLA8044_FLASH_LOCK_TIMEOUT 10000
138*4882a593Smuzhiyun #define QLA8044_FLASH_SECTOR_SIZE 65536
139*4882a593Smuzhiyun #define QLA8044_DRV_LOCK_TIMEOUT 2000
140*4882a593Smuzhiyun #define QLA8044_FLASH_SECTOR_ERASE_CMD 0xdeadbeef
141*4882a593Smuzhiyun #define QLA8044_FLASH_WRITE_CMD 0xdacdacda
142*4882a593Smuzhiyun #define QLA8044_FLASH_BUFFER_WRITE_CMD 0xcadcadca
143*4882a593Smuzhiyun #define QLA8044_FLASH_READ_RETRY_COUNT 2000
144*4882a593Smuzhiyun #define QLA8044_FLASH_STATUS_READY 0x6
145*4882a593Smuzhiyun #define QLA8044_FLASH_BUFFER_WRITE_MIN 2
146*4882a593Smuzhiyun #define QLA8044_FLASH_BUFFER_WRITE_MAX 64
147*4882a593Smuzhiyun #define QLA8044_FLASH_STATUS_REG_POLL_DELAY 1
148*4882a593Smuzhiyun #define QLA8044_ERASE_MODE 1
149*4882a593Smuzhiyun #define QLA8044_WRITE_MODE 2
150*4882a593Smuzhiyun #define QLA8044_DWORD_WRITE_MODE 3
151*4882a593Smuzhiyun #define QLA8044_GLOBAL_RESET 0x38CC
152*4882a593Smuzhiyun #define QLA8044_WILDCARD 0x38F0
153*4882a593Smuzhiyun #define QLA8044_INFORMANT 0x38FC
154*4882a593Smuzhiyun #define QLA8044_HOST_MBX_CTRL 0x3038
155*4882a593Smuzhiyun #define QLA8044_FW_MBX_CTRL 0x303C
156*4882a593Smuzhiyun #define QLA8044_BOOTLOADER_ADDR 0x355C
157*4882a593Smuzhiyun #define QLA8044_BOOTLOADER_SIZE 0x3560
158*4882a593Smuzhiyun #define QLA8044_FW_IMAGE_ADDR 0x3564
159*4882a593Smuzhiyun #define QLA8044_MBX_INTR_ENABLE 0x1000
160*4882a593Smuzhiyun #define QLA8044_MBX_INTR_MASK 0x1200
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* IDC Control Register bit defines */
163*4882a593Smuzhiyun #define DONTRESET_BIT0 0x1
164*4882a593Smuzhiyun #define GRACEFUL_RESET_BIT1 0x2
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* ISP8044 PEG_HALT_STATUS1 bits */
167*4882a593Smuzhiyun #define QLA8044_HALT_STATUS_INFORMATIONAL (0x1 << 29)
168*4882a593Smuzhiyun #define QLA8044_HALT_STATUS_FW_RESET (0x2 << 29)
169*4882a593Smuzhiyun #define QLA8044_HALT_STATUS_UNRECOVERABLE (0x4 << 29)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Firmware image definitions */
172*4882a593Smuzhiyun #define QLA8044_BOOTLOADER_FLASH_ADDR 0x10000
173*4882a593Smuzhiyun #define QLA8044_BOOT_FROM_FLASH 0
174*4882a593Smuzhiyun #define QLA8044_IDC_PARAM_ADDR 0x3e8020
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* FLASH related definitions */
177*4882a593Smuzhiyun #define QLA8044_OPTROM_BURST_SIZE 0x100
178*4882a593Smuzhiyun #define QLA8044_MAX_OPTROM_BURST_DWORDS (QLA8044_OPTROM_BURST_SIZE / 4)
179*4882a593Smuzhiyun #define QLA8044_MIN_OPTROM_BURST_DWORDS 2
180*4882a593Smuzhiyun #define QLA8044_SECTOR_SIZE (64 * 1024)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define QLA8044_FLASH_SPI_CTL 0x4
183*4882a593Smuzhiyun #define QLA8044_FLASH_FIRST_TEMP_VAL 0x00800000
184*4882a593Smuzhiyun #define QLA8044_FLASH_SECOND_TEMP_VAL 0x00800001
185*4882a593Smuzhiyun #define QLA8044_FLASH_FIRST_MS_PATTERN 0x43
186*4882a593Smuzhiyun #define QLA8044_FLASH_SECOND_MS_PATTERN 0x7F
187*4882a593Smuzhiyun #define QLA8044_FLASH_LAST_MS_PATTERN 0x7D
188*4882a593Smuzhiyun #define QLA8044_FLASH_STATUS_WRITE_DEF_SIG 0xFD0100
189*4882a593Smuzhiyun #define QLA8044_FLASH_SECOND_ERASE_MS_VAL 0x5
190*4882a593Smuzhiyun #define QLA8044_FLASH_ERASE_SIG 0xFD0300
191*4882a593Smuzhiyun #define QLA8044_FLASH_LAST_ERASE_MS_VAL 0x3D
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Reset template definitions */
194*4882a593Smuzhiyun #define QLA8044_MAX_RESET_SEQ_ENTRIES 16
195*4882a593Smuzhiyun #define QLA8044_RESTART_TEMPLATE_SIZE 0x2000
196*4882a593Smuzhiyun #define QLA8044_RESET_TEMPLATE_ADDR 0x4F0000
197*4882a593Smuzhiyun #define QLA8044_RESET_SEQ_VERSION 0x0101
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Reset template entry opcodes */
200*4882a593Smuzhiyun #define OPCODE_NOP 0x0000
201*4882a593Smuzhiyun #define OPCODE_WRITE_LIST 0x0001
202*4882a593Smuzhiyun #define OPCODE_READ_WRITE_LIST 0x0002
203*4882a593Smuzhiyun #define OPCODE_POLL_LIST 0x0004
204*4882a593Smuzhiyun #define OPCODE_POLL_WRITE_LIST 0x0008
205*4882a593Smuzhiyun #define OPCODE_READ_MODIFY_WRITE 0x0010
206*4882a593Smuzhiyun #define OPCODE_SEQ_PAUSE 0x0020
207*4882a593Smuzhiyun #define OPCODE_SEQ_END 0x0040
208*4882a593Smuzhiyun #define OPCODE_TMPL_END 0x0080
209*4882a593Smuzhiyun #define OPCODE_POLL_READ_LIST 0x0100
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Template Header */
212*4882a593Smuzhiyun #define RESET_TMPLT_HDR_SIGNATURE 0xCAFE
213*4882a593Smuzhiyun #define QLA8044_IDC_DRV_CTRL 0x3790
214*4882a593Smuzhiyun #define AF_8044_NO_FW_DUMP 27 /* 0x08000000 */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define MINIDUMP_SIZE_36K 36864
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct qla8044_reset_template_hdr {
219*4882a593Smuzhiyun uint16_t version;
220*4882a593Smuzhiyun uint16_t signature;
221*4882a593Smuzhiyun uint16_t size;
222*4882a593Smuzhiyun uint16_t entries;
223*4882a593Smuzhiyun uint16_t hdr_size;
224*4882a593Smuzhiyun uint16_t checksum;
225*4882a593Smuzhiyun uint16_t init_seq_offset;
226*4882a593Smuzhiyun uint16_t start_seq_offset;
227*4882a593Smuzhiyun } __packed;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Common Entry Header. */
230*4882a593Smuzhiyun struct qla8044_reset_entry_hdr {
231*4882a593Smuzhiyun uint16_t cmd;
232*4882a593Smuzhiyun uint16_t size;
233*4882a593Smuzhiyun uint16_t count;
234*4882a593Smuzhiyun uint16_t delay;
235*4882a593Smuzhiyun } __packed;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Generic poll entry type. */
238*4882a593Smuzhiyun struct qla8044_poll {
239*4882a593Smuzhiyun uint32_t test_mask;
240*4882a593Smuzhiyun uint32_t test_value;
241*4882a593Smuzhiyun } __packed;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Read modify write entry type. */
244*4882a593Smuzhiyun struct qla8044_rmw {
245*4882a593Smuzhiyun uint32_t test_mask;
246*4882a593Smuzhiyun uint32_t xor_value;
247*4882a593Smuzhiyun uint32_t or_value;
248*4882a593Smuzhiyun uint8_t shl;
249*4882a593Smuzhiyun uint8_t shr;
250*4882a593Smuzhiyun uint8_t index_a;
251*4882a593Smuzhiyun uint8_t rsvd;
252*4882a593Smuzhiyun } __packed;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Generic Entry Item with 2 DWords. */
255*4882a593Smuzhiyun struct qla8044_entry {
256*4882a593Smuzhiyun uint32_t arg1;
257*4882a593Smuzhiyun uint32_t arg2;
258*4882a593Smuzhiyun } __packed;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Generic Entry Item with 4 DWords.*/
261*4882a593Smuzhiyun struct qla8044_quad_entry {
262*4882a593Smuzhiyun uint32_t dr_addr;
263*4882a593Smuzhiyun uint32_t dr_value;
264*4882a593Smuzhiyun uint32_t ar_addr;
265*4882a593Smuzhiyun uint32_t ar_value;
266*4882a593Smuzhiyun } __packed;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun struct qla8044_reset_template {
269*4882a593Smuzhiyun int seq_index;
270*4882a593Smuzhiyun int seq_error;
271*4882a593Smuzhiyun int array_index;
272*4882a593Smuzhiyun uint32_t array[QLA8044_MAX_RESET_SEQ_ENTRIES];
273*4882a593Smuzhiyun uint8_t *buff;
274*4882a593Smuzhiyun uint8_t *stop_offset;
275*4882a593Smuzhiyun uint8_t *start_offset;
276*4882a593Smuzhiyun uint8_t *init_offset;
277*4882a593Smuzhiyun struct qla8044_reset_template_hdr *hdr;
278*4882a593Smuzhiyun uint8_t seq_end;
279*4882a593Smuzhiyun uint8_t template_end;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Driver_code is for driver to write some info about the entry
283*4882a593Smuzhiyun * currently not used.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr {
286*4882a593Smuzhiyun uint32_t entry_type;
287*4882a593Smuzhiyun uint32_t entry_size;
288*4882a593Smuzhiyun uint32_t entry_capture_size;
289*4882a593Smuzhiyun struct {
290*4882a593Smuzhiyun uint8_t entry_capture_mask;
291*4882a593Smuzhiyun uint8_t entry_code;
292*4882a593Smuzhiyun uint8_t driver_code;
293*4882a593Smuzhiyun uint8_t driver_flags;
294*4882a593Smuzhiyun } d_ctrl;
295*4882a593Smuzhiyun } __packed;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Read CRB entry header */
298*4882a593Smuzhiyun struct qla8044_minidump_entry_crb {
299*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
300*4882a593Smuzhiyun uint32_t addr;
301*4882a593Smuzhiyun struct {
302*4882a593Smuzhiyun uint8_t addr_stride;
303*4882a593Smuzhiyun uint8_t state_index_a;
304*4882a593Smuzhiyun uint16_t poll_timeout;
305*4882a593Smuzhiyun } crb_strd;
306*4882a593Smuzhiyun uint32_t data_size;
307*4882a593Smuzhiyun uint32_t op_count;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun struct {
310*4882a593Smuzhiyun uint8_t opcode;
311*4882a593Smuzhiyun uint8_t state_index_v;
312*4882a593Smuzhiyun uint8_t shl;
313*4882a593Smuzhiyun uint8_t shr;
314*4882a593Smuzhiyun } crb_ctrl;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun uint32_t value_1;
317*4882a593Smuzhiyun uint32_t value_2;
318*4882a593Smuzhiyun uint32_t value_3;
319*4882a593Smuzhiyun } __packed;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun struct qla8044_minidump_entry_cache {
322*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
323*4882a593Smuzhiyun uint32_t tag_reg_addr;
324*4882a593Smuzhiyun struct {
325*4882a593Smuzhiyun uint16_t tag_value_stride;
326*4882a593Smuzhiyun uint16_t init_tag_value;
327*4882a593Smuzhiyun } addr_ctrl;
328*4882a593Smuzhiyun uint32_t data_size;
329*4882a593Smuzhiyun uint32_t op_count;
330*4882a593Smuzhiyun uint32_t control_addr;
331*4882a593Smuzhiyun struct {
332*4882a593Smuzhiyun uint16_t write_value;
333*4882a593Smuzhiyun uint8_t poll_mask;
334*4882a593Smuzhiyun uint8_t poll_wait;
335*4882a593Smuzhiyun } cache_ctrl;
336*4882a593Smuzhiyun uint32_t read_addr;
337*4882a593Smuzhiyun struct {
338*4882a593Smuzhiyun uint8_t read_addr_stride;
339*4882a593Smuzhiyun uint8_t read_addr_cnt;
340*4882a593Smuzhiyun uint16_t rsvd_1;
341*4882a593Smuzhiyun } read_ctrl;
342*4882a593Smuzhiyun } __packed;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* Read OCM */
345*4882a593Smuzhiyun struct qla8044_minidump_entry_rdocm {
346*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
347*4882a593Smuzhiyun uint32_t rsvd_0;
348*4882a593Smuzhiyun uint32_t rsvd_1;
349*4882a593Smuzhiyun uint32_t data_size;
350*4882a593Smuzhiyun uint32_t op_count;
351*4882a593Smuzhiyun uint32_t rsvd_2;
352*4882a593Smuzhiyun uint32_t rsvd_3;
353*4882a593Smuzhiyun uint32_t read_addr;
354*4882a593Smuzhiyun uint32_t read_addr_stride;
355*4882a593Smuzhiyun } __packed;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Read Memory */
358*4882a593Smuzhiyun struct qla8044_minidump_entry_rdmem {
359*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
360*4882a593Smuzhiyun uint32_t rsvd[6];
361*4882a593Smuzhiyun uint32_t read_addr;
362*4882a593Smuzhiyun uint32_t read_data_size;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Read Memory: For Pex-DMA */
366*4882a593Smuzhiyun struct qla8044_minidump_entry_rdmem_pex_dma {
367*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
368*4882a593Smuzhiyun uint32_t desc_card_addr;
369*4882a593Smuzhiyun uint16_t dma_desc_cmd;
370*4882a593Smuzhiyun uint8_t rsvd[2];
371*4882a593Smuzhiyun uint32_t start_dma_cmd;
372*4882a593Smuzhiyun uint8_t rsvd2[12];
373*4882a593Smuzhiyun uint32_t read_addr;
374*4882a593Smuzhiyun uint32_t read_data_size;
375*4882a593Smuzhiyun } __packed;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Read ROM */
378*4882a593Smuzhiyun struct qla8044_minidump_entry_rdrom {
379*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
380*4882a593Smuzhiyun uint32_t rsvd[6];
381*4882a593Smuzhiyun uint32_t read_addr;
382*4882a593Smuzhiyun uint32_t read_data_size;
383*4882a593Smuzhiyun } __packed;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Mux entry */
386*4882a593Smuzhiyun struct qla8044_minidump_entry_mux {
387*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
388*4882a593Smuzhiyun uint32_t select_addr;
389*4882a593Smuzhiyun uint32_t rsvd_0;
390*4882a593Smuzhiyun uint32_t data_size;
391*4882a593Smuzhiyun uint32_t op_count;
392*4882a593Smuzhiyun uint32_t select_value;
393*4882a593Smuzhiyun uint32_t select_value_stride;
394*4882a593Smuzhiyun uint32_t read_addr;
395*4882a593Smuzhiyun uint32_t rsvd_1;
396*4882a593Smuzhiyun } __packed;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Queue entry */
399*4882a593Smuzhiyun struct qla8044_minidump_entry_queue {
400*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
401*4882a593Smuzhiyun uint32_t select_addr;
402*4882a593Smuzhiyun struct {
403*4882a593Smuzhiyun uint16_t queue_id_stride;
404*4882a593Smuzhiyun uint16_t rsvd_0;
405*4882a593Smuzhiyun } q_strd;
406*4882a593Smuzhiyun uint32_t data_size;
407*4882a593Smuzhiyun uint32_t op_count;
408*4882a593Smuzhiyun uint32_t rsvd_1;
409*4882a593Smuzhiyun uint32_t rsvd_2;
410*4882a593Smuzhiyun uint32_t read_addr;
411*4882a593Smuzhiyun struct {
412*4882a593Smuzhiyun uint8_t read_addr_stride;
413*4882a593Smuzhiyun uint8_t read_addr_cnt;
414*4882a593Smuzhiyun uint16_t rsvd_3;
415*4882a593Smuzhiyun } rd_strd;
416*4882a593Smuzhiyun } __packed;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* POLLRD Entry */
419*4882a593Smuzhiyun struct qla8044_minidump_entry_pollrd {
420*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
421*4882a593Smuzhiyun uint32_t select_addr;
422*4882a593Smuzhiyun uint32_t read_addr;
423*4882a593Smuzhiyun uint32_t select_value;
424*4882a593Smuzhiyun uint16_t select_value_stride;
425*4882a593Smuzhiyun uint16_t op_count;
426*4882a593Smuzhiyun uint32_t poll_wait;
427*4882a593Smuzhiyun uint32_t poll_mask;
428*4882a593Smuzhiyun uint32_t data_size;
429*4882a593Smuzhiyun uint32_t rsvd_1;
430*4882a593Smuzhiyun } __packed;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun struct qla8044_minidump_entry_rddfe {
433*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
434*4882a593Smuzhiyun uint32_t addr_1;
435*4882a593Smuzhiyun uint32_t value;
436*4882a593Smuzhiyun uint8_t stride;
437*4882a593Smuzhiyun uint8_t stride2;
438*4882a593Smuzhiyun uint16_t count;
439*4882a593Smuzhiyun uint32_t poll;
440*4882a593Smuzhiyun uint32_t mask;
441*4882a593Smuzhiyun uint32_t modify_mask;
442*4882a593Smuzhiyun uint32_t data_size;
443*4882a593Smuzhiyun uint32_t rsvd;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun } __packed;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun struct qla8044_minidump_entry_rdmdio {
448*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun uint32_t addr_1;
451*4882a593Smuzhiyun uint32_t addr_2;
452*4882a593Smuzhiyun uint32_t value_1;
453*4882a593Smuzhiyun uint8_t stride_1;
454*4882a593Smuzhiyun uint8_t stride_2;
455*4882a593Smuzhiyun uint16_t count;
456*4882a593Smuzhiyun uint32_t poll;
457*4882a593Smuzhiyun uint32_t mask;
458*4882a593Smuzhiyun uint32_t value_2;
459*4882a593Smuzhiyun uint32_t data_size;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun } __packed;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun struct qla8044_minidump_entry_pollwr {
464*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
465*4882a593Smuzhiyun uint32_t addr_1;
466*4882a593Smuzhiyun uint32_t addr_2;
467*4882a593Smuzhiyun uint32_t value_1;
468*4882a593Smuzhiyun uint32_t value_2;
469*4882a593Smuzhiyun uint32_t poll;
470*4882a593Smuzhiyun uint32_t mask;
471*4882a593Smuzhiyun uint32_t data_size;
472*4882a593Smuzhiyun uint32_t rsvd;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun } __packed;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* RDMUX2 Entry */
477*4882a593Smuzhiyun struct qla8044_minidump_entry_rdmux2 {
478*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
479*4882a593Smuzhiyun uint32_t select_addr_1;
480*4882a593Smuzhiyun uint32_t select_addr_2;
481*4882a593Smuzhiyun uint32_t select_value_1;
482*4882a593Smuzhiyun uint32_t select_value_2;
483*4882a593Smuzhiyun uint32_t op_count;
484*4882a593Smuzhiyun uint32_t select_value_mask;
485*4882a593Smuzhiyun uint32_t read_addr;
486*4882a593Smuzhiyun uint8_t select_value_stride;
487*4882a593Smuzhiyun uint8_t data_size;
488*4882a593Smuzhiyun uint8_t rsvd[2];
489*4882a593Smuzhiyun } __packed;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* POLLRDMWR Entry */
492*4882a593Smuzhiyun struct qla8044_minidump_entry_pollrdmwr {
493*4882a593Smuzhiyun struct qla8044_minidump_entry_hdr h;
494*4882a593Smuzhiyun uint32_t addr_1;
495*4882a593Smuzhiyun uint32_t addr_2;
496*4882a593Smuzhiyun uint32_t value_1;
497*4882a593Smuzhiyun uint32_t value_2;
498*4882a593Smuzhiyun uint32_t poll_wait;
499*4882a593Smuzhiyun uint32_t poll_mask;
500*4882a593Smuzhiyun uint32_t modify_mask;
501*4882a593Smuzhiyun uint32_t data_size;
502*4882a593Smuzhiyun } __packed;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* IDC additional information */
505*4882a593Smuzhiyun struct qla8044_idc_information {
506*4882a593Smuzhiyun uint32_t request_desc; /* IDC request descriptor */
507*4882a593Smuzhiyun uint32_t info1; /* IDC additional info */
508*4882a593Smuzhiyun uint32_t info2; /* IDC additional info */
509*4882a593Smuzhiyun uint32_t info3; /* IDC additional info */
510*4882a593Smuzhiyun } __packed;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun enum qla_regs {
513*4882a593Smuzhiyun QLA8044_PEG_HALT_STATUS1_INDEX = 0,
514*4882a593Smuzhiyun QLA8044_PEG_HALT_STATUS2_INDEX,
515*4882a593Smuzhiyun QLA8044_PEG_ALIVE_COUNTER_INDEX,
516*4882a593Smuzhiyun QLA8044_CRB_DRV_ACTIVE_INDEX,
517*4882a593Smuzhiyun QLA8044_CRB_DEV_STATE_INDEX,
518*4882a593Smuzhiyun QLA8044_CRB_DRV_STATE_INDEX,
519*4882a593Smuzhiyun QLA8044_CRB_DRV_SCRATCH_INDEX,
520*4882a593Smuzhiyun QLA8044_CRB_DEV_PART_INFO_INDEX,
521*4882a593Smuzhiyun QLA8044_CRB_DRV_IDC_VERSION_INDEX,
522*4882a593Smuzhiyun QLA8044_FW_VERSION_MAJOR_INDEX,
523*4882a593Smuzhiyun QLA8044_FW_VERSION_MINOR_INDEX,
524*4882a593Smuzhiyun QLA8044_FW_VERSION_SUB_INDEX,
525*4882a593Smuzhiyun QLA8044_CRB_CMDPEG_STATE_INDEX,
526*4882a593Smuzhiyun QLA8044_CRB_TEMP_STATE_INDEX,
527*4882a593Smuzhiyun } __packed;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun #define CRB_REG_INDEX_MAX 14
530*4882a593Smuzhiyun #define CRB_CMDPEG_CHECK_RETRY_COUNT 60
531*4882a593Smuzhiyun #define CRB_CMDPEG_CHECK_DELAY 500
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* MiniDump Structures */
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Driver_code is for driver to write some info about the entry
536*4882a593Smuzhiyun * currently not used.
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun #define QLA8044_SS_OCM_WNDREG_INDEX 3
539*4882a593Smuzhiyun #define QLA8044_DBG_STATE_ARRAY_LEN 16
540*4882a593Smuzhiyun #define QLA8044_DBG_CAP_SIZE_ARRAY_LEN 8
541*4882a593Smuzhiyun #define QLA8044_DBG_RSVD_ARRAY_LEN 8
542*4882a593Smuzhiyun #define QLA8044_DBG_OCM_WNDREG_ARRAY_LEN 16
543*4882a593Smuzhiyun #define QLA8044_SS_PCI_INDEX 0
544*4882a593Smuzhiyun #define QLA8044_RDDFE 38
545*4882a593Smuzhiyun #define QLA8044_RDMDIO 39
546*4882a593Smuzhiyun #define QLA8044_POLLWR 40
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun struct qla8044_minidump_template_hdr {
549*4882a593Smuzhiyun uint32_t entry_type;
550*4882a593Smuzhiyun uint32_t first_entry_offset;
551*4882a593Smuzhiyun uint32_t size_of_template;
552*4882a593Smuzhiyun uint32_t capture_debug_level;
553*4882a593Smuzhiyun uint32_t num_of_entries;
554*4882a593Smuzhiyun uint32_t version;
555*4882a593Smuzhiyun uint32_t driver_timestamp;
556*4882a593Smuzhiyun uint32_t checksum;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun uint32_t driver_capture_mask;
559*4882a593Smuzhiyun uint32_t driver_info_word2;
560*4882a593Smuzhiyun uint32_t driver_info_word3;
561*4882a593Smuzhiyun uint32_t driver_info_word4;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun uint32_t saved_state_array[QLA8044_DBG_STATE_ARRAY_LEN];
564*4882a593Smuzhiyun uint32_t capture_size_array[QLA8044_DBG_CAP_SIZE_ARRAY_LEN];
565*4882a593Smuzhiyun uint32_t ocm_window_reg[QLA8044_DBG_OCM_WNDREG_ARRAY_LEN];
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun struct qla8044_pex_dma_descriptor {
569*4882a593Smuzhiyun struct {
570*4882a593Smuzhiyun uint32_t read_data_size; /* 0-23: size, 24-31: rsvd */
571*4882a593Smuzhiyun uint8_t rsvd[2];
572*4882a593Smuzhiyun uint16_t dma_desc_cmd;
573*4882a593Smuzhiyun } cmd;
574*4882a593Smuzhiyun uint64_t src_addr;
575*4882a593Smuzhiyun uint64_t dma_bus_addr; /*0-3: desc-cmd, 4-7: pci-func, 8-15: desc-cmd*/
576*4882a593Smuzhiyun uint8_t rsvd[24];
577*4882a593Smuzhiyun } __packed;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun #endif
580