xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla2xxx/qla_nx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2014 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include "qla_def.h"
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/ratelimit.h>
11*4882a593Smuzhiyun #include <linux/vmalloc.h>
12*4882a593Smuzhiyun #include <scsi/scsi_tcq.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MASK(n)			((1ULL<<(n))-1)
15*4882a593Smuzhiyun #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
16*4882a593Smuzhiyun 	((addr >> 25) & 0x3ff))
17*4882a593Smuzhiyun #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
18*4882a593Smuzhiyun 	((addr >> 25) & 0x3ff))
19*4882a593Smuzhiyun #define MS_WIN(addr) (addr & 0x0ffc0000)
20*4882a593Smuzhiyun #define QLA82XX_PCI_MN_2M   (0)
21*4882a593Smuzhiyun #define QLA82XX_PCI_MS_2M   (0x80000)
22*4882a593Smuzhiyun #define QLA82XX_PCI_OCM0_2M (0xc0000)
23*4882a593Smuzhiyun #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
24*4882a593Smuzhiyun #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
25*4882a593Smuzhiyun #define BLOCK_PROTECT_BITS 0x0F
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* CRB window related */
28*4882a593Smuzhiyun #define CRB_BLK(off)	((off >> 20) & 0x3f)
29*4882a593Smuzhiyun #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
30*4882a593Smuzhiyun #define CRB_WINDOW_2M	(0x130060)
31*4882a593Smuzhiyun #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
32*4882a593Smuzhiyun #define CRB_HI(off)	((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
33*4882a593Smuzhiyun 			((off) & 0xf0000))
34*4882a593Smuzhiyun #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
35*4882a593Smuzhiyun #define CRB_INDIRECT_2M	(0x1e0000UL)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MAX_CRB_XFORM 60
38*4882a593Smuzhiyun static unsigned long crb_addr_xform[MAX_CRB_XFORM];
39*4882a593Smuzhiyun static int qla82xx_crb_table_initialized;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define qla82xx_crb_addr_transform(name) \
42*4882a593Smuzhiyun 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
43*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun const int MD_MIU_TEST_AGT_RDDATA[] = {
46*4882a593Smuzhiyun 	0x410000A8, 0x410000AC,
47*4882a593Smuzhiyun 	0x410000B8, 0x410000BC
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
qla82xx_crb_addr_transform_setup(void)50*4882a593Smuzhiyun static void qla82xx_crb_addr_transform_setup(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(XDMA);
53*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(TIMR);
54*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SRE);
55*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQN3);
56*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQN2);
57*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQN1);
58*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQN0);
59*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQS3);
60*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQS2);
61*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQS1);
62*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SQS0);
63*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX7);
64*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX6);
65*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX5);
66*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX4);
67*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX3);
68*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX2);
69*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX1);
70*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(RPMX0);
71*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(ROMUSB);
72*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SN);
73*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(QMN);
74*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(QMS);
75*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGNI);
76*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGND);
77*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGN3);
78*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGN2);
79*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGN1);
80*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGN0);
81*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGSI);
82*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGSD);
83*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGS3);
84*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGS2);
85*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGS1);
86*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PGS0);
87*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PS);
88*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(PH);
89*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(NIU);
90*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(I2Q);
91*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(EG);
92*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(MN);
93*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(MS);
94*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(CAS2);
95*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(CAS1);
96*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(CAS0);
97*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(CAM);
98*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(C2C1);
99*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(C2C0);
100*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(SMB);
101*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(OCM0);
102*4882a593Smuzhiyun 	/*
103*4882a593Smuzhiyun 	 * Used only in P3 just define it for P2 also.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	qla82xx_crb_addr_transform(I2C0);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	qla82xx_crb_table_initialized = 1;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
111*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
112*4882a593Smuzhiyun 	{{{1, 0x0100000, 0x0102000, 0x120000},
113*4882a593Smuzhiyun 	{1, 0x0110000, 0x0120000, 0x130000},
114*4882a593Smuzhiyun 	{1, 0x0120000, 0x0122000, 0x124000},
115*4882a593Smuzhiyun 	{1, 0x0130000, 0x0132000, 0x126000},
116*4882a593Smuzhiyun 	{1, 0x0140000, 0x0142000, 0x128000},
117*4882a593Smuzhiyun 	{1, 0x0150000, 0x0152000, 0x12a000},
118*4882a593Smuzhiyun 	{1, 0x0160000, 0x0170000, 0x110000},
119*4882a593Smuzhiyun 	{1, 0x0170000, 0x0172000, 0x12e000},
120*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
121*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
122*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
123*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
124*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
125*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
126*4882a593Smuzhiyun 	{1, 0x01e0000, 0x01e0800, 0x122000},
127*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000} } } ,
128*4882a593Smuzhiyun 	{{{1, 0x0200000, 0x0210000, 0x180000} } },
129*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
130*4882a593Smuzhiyun 	{{{1, 0x0400000, 0x0401000, 0x169000} } },
131*4882a593Smuzhiyun 	{{{1, 0x0500000, 0x0510000, 0x140000} } },
132*4882a593Smuzhiyun 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },
133*4882a593Smuzhiyun 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },
134*4882a593Smuzhiyun 	{{{1, 0x0800000, 0x0802000, 0x170000},
135*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
136*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
137*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
138*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
139*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
140*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
141*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
142*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
143*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
144*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
145*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
146*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
147*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
148*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
149*4882a593Smuzhiyun 	{1, 0x08f0000, 0x08f2000, 0x172000} } },
150*4882a593Smuzhiyun 	{{{1, 0x0900000, 0x0902000, 0x174000},
151*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
152*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
153*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
154*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
155*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
156*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
157*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
158*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
159*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
160*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
161*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
162*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
163*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
164*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
165*4882a593Smuzhiyun 	{1, 0x09f0000, 0x09f2000, 0x176000} } },
166*4882a593Smuzhiyun 	{{{0, 0x0a00000, 0x0a02000, 0x178000},
167*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
168*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
169*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
170*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
171*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
172*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
173*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
174*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
175*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
176*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
177*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
178*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
179*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
180*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
181*4882a593Smuzhiyun 	{1, 0x0af0000, 0x0af2000, 0x17a000} } },
182*4882a593Smuzhiyun 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},
183*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
184*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
185*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
186*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
187*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
188*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
189*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
190*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
191*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
192*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
193*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
194*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
195*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
196*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
197*4882a593Smuzhiyun 	{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
198*4882a593Smuzhiyun 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
199*4882a593Smuzhiyun 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
200*4882a593Smuzhiyun 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
201*4882a593Smuzhiyun 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },
202*4882a593Smuzhiyun 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },
203*4882a593Smuzhiyun 	{{{1, 0x1100000, 0x1101000, 0x160000} } },
204*4882a593Smuzhiyun 	{{{1, 0x1200000, 0x1201000, 0x161000} } },
205*4882a593Smuzhiyun 	{{{1, 0x1300000, 0x1301000, 0x162000} } },
206*4882a593Smuzhiyun 	{{{1, 0x1400000, 0x1401000, 0x163000} } },
207*4882a593Smuzhiyun 	{{{1, 0x1500000, 0x1501000, 0x165000} } },
208*4882a593Smuzhiyun 	{{{1, 0x1600000, 0x1601000, 0x166000} } },
209*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
210*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
211*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
212*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
213*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
214*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },
215*4882a593Smuzhiyun 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },
216*4882a593Smuzhiyun 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
217*4882a593Smuzhiyun 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },
218*4882a593Smuzhiyun 	{{{0} } },
219*4882a593Smuzhiyun 	{{{1, 0x2100000, 0x2102000, 0x120000},
220*4882a593Smuzhiyun 	{1, 0x2110000, 0x2120000, 0x130000},
221*4882a593Smuzhiyun 	{1, 0x2120000, 0x2122000, 0x124000},
222*4882a593Smuzhiyun 	{1, 0x2130000, 0x2132000, 0x126000},
223*4882a593Smuzhiyun 	{1, 0x2140000, 0x2142000, 0x128000},
224*4882a593Smuzhiyun 	{1, 0x2150000, 0x2152000, 0x12a000},
225*4882a593Smuzhiyun 	{1, 0x2160000, 0x2170000, 0x110000},
226*4882a593Smuzhiyun 	{1, 0x2170000, 0x2172000, 0x12e000},
227*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
228*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
229*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
230*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
231*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
232*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
233*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000},
234*4882a593Smuzhiyun 	{0, 0x0000000, 0x0000000, 0x000000} } },
235*4882a593Smuzhiyun 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },
236*4882a593Smuzhiyun 	{{{0} } },
237*4882a593Smuzhiyun 	{{{0} } },
238*4882a593Smuzhiyun 	{{{0} } },
239*4882a593Smuzhiyun 	{{{0} } },
240*4882a593Smuzhiyun 	{{{0} } },
241*4882a593Smuzhiyun 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },
242*4882a593Smuzhiyun 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },
243*4882a593Smuzhiyun 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
244*4882a593Smuzhiyun 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
245*4882a593Smuzhiyun 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
246*4882a593Smuzhiyun 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
247*4882a593Smuzhiyun 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
248*4882a593Smuzhiyun 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
249*4882a593Smuzhiyun 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },
250*4882a593Smuzhiyun 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },
251*4882a593Smuzhiyun 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },
252*4882a593Smuzhiyun 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },
253*4882a593Smuzhiyun 	{{{0} } },
254*4882a593Smuzhiyun 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },
255*4882a593Smuzhiyun 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },
256*4882a593Smuzhiyun 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },
257*4882a593Smuzhiyun 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },
258*4882a593Smuzhiyun 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },
259*4882a593Smuzhiyun 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
260*4882a593Smuzhiyun 	{{{0} } },
261*4882a593Smuzhiyun 	{{{0} } },
262*4882a593Smuzhiyun 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
263*4882a593Smuzhiyun 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },
264*4882a593Smuzhiyun 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * top 12 bits of crb internal address (hub, agent)
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun static unsigned qla82xx_crb_hub_agt[64] = {
271*4882a593Smuzhiyun 	0,
272*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
273*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
274*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
275*4882a593Smuzhiyun 	0,
276*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
277*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
278*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
279*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
280*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
281*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
282*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
283*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
284*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
285*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
286*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
287*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
288*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
289*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
290*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
291*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
292*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
293*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
294*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
295*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
296*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
297*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
298*4882a593Smuzhiyun 	0,
299*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
300*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
301*4882a593Smuzhiyun 	0,
302*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
303*4882a593Smuzhiyun 	0,
304*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
305*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
306*4882a593Smuzhiyun 	0,
307*4882a593Smuzhiyun 	0,
308*4882a593Smuzhiyun 	0,
309*4882a593Smuzhiyun 	0,
310*4882a593Smuzhiyun 	0,
311*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
312*4882a593Smuzhiyun 	0,
313*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
314*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
315*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
316*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
317*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
318*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
319*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
320*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
321*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
322*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
323*4882a593Smuzhiyun 	0,
324*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
325*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
326*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
327*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
328*4882a593Smuzhiyun 	0,
329*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
330*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
331*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
332*4882a593Smuzhiyun 	0,
333*4882a593Smuzhiyun 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
334*4882a593Smuzhiyun 	0,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* Device states */
338*4882a593Smuzhiyun static char *q_dev_state[] = {
339*4882a593Smuzhiyun 	 "Unknown",
340*4882a593Smuzhiyun 	"Cold",
341*4882a593Smuzhiyun 	"Initializing",
342*4882a593Smuzhiyun 	"Ready",
343*4882a593Smuzhiyun 	"Need Reset",
344*4882a593Smuzhiyun 	"Need Quiescent",
345*4882a593Smuzhiyun 	"Failed",
346*4882a593Smuzhiyun 	"Quiescent",
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
qdev_state(uint32_t dev_state)349*4882a593Smuzhiyun char *qdev_state(uint32_t dev_state)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	return q_dev_state[dev_state];
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * In: 'off_in' is offset from CRB space in 128M pci map
356*4882a593Smuzhiyun  * Out: 'off_out' is 2M pci map addr
357*4882a593Smuzhiyun  * side effect: lock crb window
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun static void
qla82xx_pci_set_crbwindow_2M(struct qla_hw_data * ha,ulong off_in,void __iomem ** off_out)360*4882a593Smuzhiyun qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in,
361*4882a593Smuzhiyun 			     void __iomem **off_out)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	u32 win_read;
364*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ha->crb_win = CRB_HI(off_in);
367*4882a593Smuzhiyun 	writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Read back value to make sure write has gone through before trying
370*4882a593Smuzhiyun 	 * to use it.
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun 	win_read = rd_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase);
373*4882a593Smuzhiyun 	if (win_read != ha->crb_win) {
374*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb000,
375*4882a593Smuzhiyun 		    "%s: Written crbwin (0x%x) "
376*4882a593Smuzhiyun 		    "!= Read crbwin (0x%x), off=0x%lx.\n",
377*4882a593Smuzhiyun 		    __func__, ha->crb_win, win_read, off_in);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 	*off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static int
qla82xx_pci_get_crb_addr_2M(struct qla_hw_data * ha,ulong off_in,void __iomem ** off_out)383*4882a593Smuzhiyun qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in,
384*4882a593Smuzhiyun 			    void __iomem **off_out)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct crb_128M_2M_sub_block_map *m;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (off_in >= QLA82XX_CRB_MAX)
389*4882a593Smuzhiyun 		return -1;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) {
392*4882a593Smuzhiyun 		*off_out = (off_in - QLA82XX_PCI_CAMQM) +
393*4882a593Smuzhiyun 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
394*4882a593Smuzhiyun 		return 0;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (off_in < QLA82XX_PCI_CRBSPACE)
398*4882a593Smuzhiyun 		return -1;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	off_in -= QLA82XX_PCI_CRBSPACE;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* Try direct map */
403*4882a593Smuzhiyun 	m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)];
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) {
406*4882a593Smuzhiyun 		*off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase;
407*4882a593Smuzhiyun 		return 0;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	/* Not in direct map, use crb window */
410*4882a593Smuzhiyun 	*off_out = (void __iomem *)off_in;
411*4882a593Smuzhiyun 	return 1;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define CRB_WIN_LOCK_TIMEOUT 100000000
qla82xx_crb_win_lock(struct qla_hw_data * ha)415*4882a593Smuzhiyun static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	int done = 0, timeout = 0;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	while (!done) {
420*4882a593Smuzhiyun 		/* acquire semaphore3 from PCI HW block */
421*4882a593Smuzhiyun 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
422*4882a593Smuzhiyun 		if (done == 1)
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
425*4882a593Smuzhiyun 			return -1;
426*4882a593Smuzhiyun 		timeout++;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun int
qla82xx_wr_32(struct qla_hw_data * ha,ulong off_in,u32 data)433*4882a593Smuzhiyun qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	void __iomem *off;
436*4882a593Smuzhiyun 	unsigned long flags = 0;
437*4882a593Smuzhiyun 	int rv;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	BUG_ON(rv == -1);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (rv == 1) {
444*4882a593Smuzhiyun #ifndef __CHECKER__
445*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
446*4882a593Smuzhiyun #endif
447*4882a593Smuzhiyun 		qla82xx_crb_win_lock(ha);
448*4882a593Smuzhiyun 		qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	writel(data, (void __iomem *)off);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (rv == 1) {
454*4882a593Smuzhiyun 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
455*4882a593Smuzhiyun #ifndef __CHECKER__
456*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 	return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun int
qla82xx_rd_32(struct qla_hw_data * ha,ulong off_in)463*4882a593Smuzhiyun qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	void __iomem *off;
466*4882a593Smuzhiyun 	unsigned long flags = 0;
467*4882a593Smuzhiyun 	int rv;
468*4882a593Smuzhiyun 	u32 data;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	BUG_ON(rv == -1);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (rv == 1) {
475*4882a593Smuzhiyun #ifndef __CHECKER__
476*4882a593Smuzhiyun 		write_lock_irqsave(&ha->hw_lock, flags);
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 		qla82xx_crb_win_lock(ha);
479*4882a593Smuzhiyun 		qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 	data = rd_reg_dword(off);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (rv == 1) {
484*4882a593Smuzhiyun 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
485*4882a593Smuzhiyun #ifndef __CHECKER__
486*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 	return data;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define IDC_LOCK_TIMEOUT 100000000
qla82xx_idc_lock(struct qla_hw_data * ha)493*4882a593Smuzhiyun int qla82xx_idc_lock(struct qla_hw_data *ha)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	int i;
496*4882a593Smuzhiyun 	int done = 0, timeout = 0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	while (!done) {
499*4882a593Smuzhiyun 		/* acquire semaphore5 from PCI HW block */
500*4882a593Smuzhiyun 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
501*4882a593Smuzhiyun 		if (done == 1)
502*4882a593Smuzhiyun 			break;
503*4882a593Smuzhiyun 		if (timeout >= IDC_LOCK_TIMEOUT)
504*4882a593Smuzhiyun 			return -1;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		timeout++;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		/* Yield CPU */
509*4882a593Smuzhiyun 		if (!in_interrupt())
510*4882a593Smuzhiyun 			schedule();
511*4882a593Smuzhiyun 		else {
512*4882a593Smuzhiyun 			for (i = 0; i < 20; i++)
513*4882a593Smuzhiyun 				cpu_relax();
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
qla82xx_idc_unlock(struct qla_hw_data * ha)520*4882a593Smuzhiyun void qla82xx_idc_unlock(struct qla_hw_data *ha)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun  * check memory access boundary.
527*4882a593Smuzhiyun  * used by test agent. support ddr access only for now
528*4882a593Smuzhiyun  */
529*4882a593Smuzhiyun static unsigned long
qla82xx_pci_mem_bound_check(struct qla_hw_data * ha,unsigned long long addr,int size)530*4882a593Smuzhiyun qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
531*4882a593Smuzhiyun 	unsigned long long addr, int size)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
534*4882a593Smuzhiyun 		QLA82XX_ADDR_DDR_NET_MAX) ||
535*4882a593Smuzhiyun 		!addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET,
536*4882a593Smuzhiyun 		QLA82XX_ADDR_DDR_NET_MAX) ||
537*4882a593Smuzhiyun 		((size != 1) && (size != 2) && (size != 4) && (size != 8)))
538*4882a593Smuzhiyun 			return 0;
539*4882a593Smuzhiyun 	else
540*4882a593Smuzhiyun 		return 1;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static int qla82xx_pci_set_window_warning_count;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun static unsigned long
qla82xx_pci_set_window(struct qla_hw_data * ha,unsigned long long addr)546*4882a593Smuzhiyun qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	int window;
549*4882a593Smuzhiyun 	u32 win_read;
550*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
553*4882a593Smuzhiyun 		QLA82XX_ADDR_DDR_NET_MAX)) {
554*4882a593Smuzhiyun 		/* DDR network side */
555*4882a593Smuzhiyun 		window = MN_WIN(addr);
556*4882a593Smuzhiyun 		ha->ddr_mn_window = window;
557*4882a593Smuzhiyun 		qla82xx_wr_32(ha,
558*4882a593Smuzhiyun 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
559*4882a593Smuzhiyun 		win_read = qla82xx_rd_32(ha,
560*4882a593Smuzhiyun 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
561*4882a593Smuzhiyun 		if ((win_read << 17) != window) {
562*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb003,
563*4882a593Smuzhiyun 			    "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
564*4882a593Smuzhiyun 			    __func__, window, win_read);
565*4882a593Smuzhiyun 		}
566*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
567*4882a593Smuzhiyun 	} else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
568*4882a593Smuzhiyun 		QLA82XX_ADDR_OCM0_MAX)) {
569*4882a593Smuzhiyun 		unsigned int temp1;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		if ((addr & 0x00ff800) == 0xff800) {
572*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb004,
573*4882a593Smuzhiyun 			    "%s: QM access not handled.\n", __func__);
574*4882a593Smuzhiyun 			addr = -1UL;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 		window = OCM_WIN(addr);
577*4882a593Smuzhiyun 		ha->ddr_mn_window = window;
578*4882a593Smuzhiyun 		qla82xx_wr_32(ha,
579*4882a593Smuzhiyun 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
580*4882a593Smuzhiyun 		win_read = qla82xx_rd_32(ha,
581*4882a593Smuzhiyun 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
582*4882a593Smuzhiyun 		temp1 = ((window & 0x1FF) << 7) |
583*4882a593Smuzhiyun 		    ((window & 0x0FFFE0000) >> 17);
584*4882a593Smuzhiyun 		if (win_read != temp1) {
585*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb005,
586*4882a593Smuzhiyun 			    "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
587*4882a593Smuzhiyun 			    __func__, temp1, win_read);
588*4882a593Smuzhiyun 		}
589*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	} else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET,
592*4882a593Smuzhiyun 		QLA82XX_P3_ADDR_QDR_NET_MAX)) {
593*4882a593Smuzhiyun 		/* QDR network side */
594*4882a593Smuzhiyun 		window = MS_WIN(addr);
595*4882a593Smuzhiyun 		ha->qdr_sn_window = window;
596*4882a593Smuzhiyun 		qla82xx_wr_32(ha,
597*4882a593Smuzhiyun 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
598*4882a593Smuzhiyun 		win_read = qla82xx_rd_32(ha,
599*4882a593Smuzhiyun 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
600*4882a593Smuzhiyun 		if (win_read != window) {
601*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb006,
602*4882a593Smuzhiyun 			    "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
603*4882a593Smuzhiyun 			    __func__, window, win_read);
604*4882a593Smuzhiyun 		}
605*4882a593Smuzhiyun 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
606*4882a593Smuzhiyun 	} else {
607*4882a593Smuzhiyun 		/*
608*4882a593Smuzhiyun 		 * peg gdb frequently accesses memory that doesn't exist,
609*4882a593Smuzhiyun 		 * this limits the chit chat so debugging isn't slowed down.
610*4882a593Smuzhiyun 		 */
611*4882a593Smuzhiyun 		if ((qla82xx_pci_set_window_warning_count++ < 8) ||
612*4882a593Smuzhiyun 		    (qla82xx_pci_set_window_warning_count%64 == 0)) {
613*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb007,
614*4882a593Smuzhiyun 			    "%s: Warning:%s Unknown address range!.\n",
615*4882a593Smuzhiyun 			    __func__, QLA2XXX_DRIVER_NAME);
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun 		addr = -1UL;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 	return addr;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* check if address is in the same windows as the previous access */
qla82xx_pci_is_same_window(struct qla_hw_data * ha,unsigned long long addr)623*4882a593Smuzhiyun static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
624*4882a593Smuzhiyun 	unsigned long long addr)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	int			window;
627*4882a593Smuzhiyun 	unsigned long long	qdr_max;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* DDR network side */
632*4882a593Smuzhiyun 	if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
633*4882a593Smuzhiyun 		QLA82XX_ADDR_DDR_NET_MAX))
634*4882a593Smuzhiyun 		BUG();
635*4882a593Smuzhiyun 	else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
636*4882a593Smuzhiyun 		QLA82XX_ADDR_OCM0_MAX))
637*4882a593Smuzhiyun 		return 1;
638*4882a593Smuzhiyun 	else if (addr_in_range(addr, QLA82XX_ADDR_OCM1,
639*4882a593Smuzhiyun 		QLA82XX_ADDR_OCM1_MAX))
640*4882a593Smuzhiyun 		return 1;
641*4882a593Smuzhiyun 	else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
642*4882a593Smuzhiyun 		/* QDR network side */
643*4882a593Smuzhiyun 		window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
644*4882a593Smuzhiyun 		if (ha->qdr_sn_window == window)
645*4882a593Smuzhiyun 			return 1;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
qla82xx_pci_mem_read_direct(struct qla_hw_data * ha,u64 off,void * data,int size)650*4882a593Smuzhiyun static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
651*4882a593Smuzhiyun 	u64 off, void *data, int size)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	unsigned long   flags;
654*4882a593Smuzhiyun 	void __iomem *addr = NULL;
655*4882a593Smuzhiyun 	int             ret = 0;
656*4882a593Smuzhiyun 	u64             start;
657*4882a593Smuzhiyun 	uint8_t __iomem  *mem_ptr = NULL;
658*4882a593Smuzhiyun 	unsigned long   mem_base;
659*4882a593Smuzhiyun 	unsigned long   mem_page;
660*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/*
665*4882a593Smuzhiyun 	 * If attempting to access unknown address or straddle hw windows,
666*4882a593Smuzhiyun 	 * do not access.
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	start = qla82xx_pci_set_window(ha, off);
669*4882a593Smuzhiyun 	if ((start == -1UL) ||
670*4882a593Smuzhiyun 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
671*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
672*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xb008,
673*4882a593Smuzhiyun 		    "%s out of bound pci memory "
674*4882a593Smuzhiyun 		    "access, offset is 0x%llx.\n",
675*4882a593Smuzhiyun 		    QLA2XXX_DRIVER_NAME, off);
676*4882a593Smuzhiyun 		return -1;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
680*4882a593Smuzhiyun 	mem_base = pci_resource_start(ha->pdev, 0);
681*4882a593Smuzhiyun 	mem_page = start & PAGE_MASK;
682*4882a593Smuzhiyun 	/* Map two pages whenever user tries to access addresses in two
683*4882a593Smuzhiyun 	* consecutive pages.
684*4882a593Smuzhiyun 	*/
685*4882a593Smuzhiyun 	if (mem_page != ((start + size - 1) & PAGE_MASK))
686*4882a593Smuzhiyun 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
687*4882a593Smuzhiyun 	else
688*4882a593Smuzhiyun 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
689*4882a593Smuzhiyun 	if (mem_ptr == NULL) {
690*4882a593Smuzhiyun 		*(u8  *)data = 0;
691*4882a593Smuzhiyun 		return -1;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 	addr = mem_ptr;
694*4882a593Smuzhiyun 	addr += start & (PAGE_SIZE - 1);
695*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	switch (size) {
698*4882a593Smuzhiyun 	case 1:
699*4882a593Smuzhiyun 		*(u8  *)data = readb(addr);
700*4882a593Smuzhiyun 		break;
701*4882a593Smuzhiyun 	case 2:
702*4882a593Smuzhiyun 		*(u16 *)data = readw(addr);
703*4882a593Smuzhiyun 		break;
704*4882a593Smuzhiyun 	case 4:
705*4882a593Smuzhiyun 		*(u32 *)data = readl(addr);
706*4882a593Smuzhiyun 		break;
707*4882a593Smuzhiyun 	case 8:
708*4882a593Smuzhiyun 		*(u64 *)data = readq(addr);
709*4882a593Smuzhiyun 		break;
710*4882a593Smuzhiyun 	default:
711*4882a593Smuzhiyun 		ret = -1;
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (mem_ptr)
717*4882a593Smuzhiyun 		iounmap(mem_ptr);
718*4882a593Smuzhiyun 	return ret;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun static int
qla82xx_pci_mem_write_direct(struct qla_hw_data * ha,u64 off,void * data,int size)722*4882a593Smuzhiyun qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
723*4882a593Smuzhiyun 	u64 off, void *data, int size)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	unsigned long   flags;
726*4882a593Smuzhiyun 	void  __iomem *addr = NULL;
727*4882a593Smuzhiyun 	int             ret = 0;
728*4882a593Smuzhiyun 	u64             start;
729*4882a593Smuzhiyun 	uint8_t __iomem *mem_ptr = NULL;
730*4882a593Smuzhiyun 	unsigned long   mem_base;
731*4882a593Smuzhiyun 	unsigned long   mem_page;
732*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/*
737*4882a593Smuzhiyun 	 * If attempting to access unknown address or straddle hw windows,
738*4882a593Smuzhiyun 	 * do not access.
739*4882a593Smuzhiyun 	 */
740*4882a593Smuzhiyun 	start = qla82xx_pci_set_window(ha, off);
741*4882a593Smuzhiyun 	if ((start == -1UL) ||
742*4882a593Smuzhiyun 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
743*4882a593Smuzhiyun 		write_unlock_irqrestore(&ha->hw_lock, flags);
744*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0xb009,
745*4882a593Smuzhiyun 		    "%s out of bound memory "
746*4882a593Smuzhiyun 		    "access, offset is 0x%llx.\n",
747*4882a593Smuzhiyun 		    QLA2XXX_DRIVER_NAME, off);
748*4882a593Smuzhiyun 		return -1;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
752*4882a593Smuzhiyun 	mem_base = pci_resource_start(ha->pdev, 0);
753*4882a593Smuzhiyun 	mem_page = start & PAGE_MASK;
754*4882a593Smuzhiyun 	/* Map two pages whenever user tries to access addresses in two
755*4882a593Smuzhiyun 	 * consecutive pages.
756*4882a593Smuzhiyun 	 */
757*4882a593Smuzhiyun 	if (mem_page != ((start + size - 1) & PAGE_MASK))
758*4882a593Smuzhiyun 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
759*4882a593Smuzhiyun 	else
760*4882a593Smuzhiyun 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
761*4882a593Smuzhiyun 	if (mem_ptr == NULL)
762*4882a593Smuzhiyun 		return -1;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	addr = mem_ptr;
765*4882a593Smuzhiyun 	addr += start & (PAGE_SIZE - 1);
766*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	switch (size) {
769*4882a593Smuzhiyun 	case 1:
770*4882a593Smuzhiyun 		writeb(*(u8  *)data, addr);
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case 2:
773*4882a593Smuzhiyun 		writew(*(u16 *)data, addr);
774*4882a593Smuzhiyun 		break;
775*4882a593Smuzhiyun 	case 4:
776*4882a593Smuzhiyun 		writel(*(u32 *)data, addr);
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	case 8:
779*4882a593Smuzhiyun 		writeq(*(u64 *)data, addr);
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	default:
782*4882a593Smuzhiyun 		ret = -1;
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
786*4882a593Smuzhiyun 	if (mem_ptr)
787*4882a593Smuzhiyun 		iounmap(mem_ptr);
788*4882a593Smuzhiyun 	return ret;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #define MTU_FUDGE_FACTOR 100
792*4882a593Smuzhiyun static unsigned long
qla82xx_decode_crb_addr(unsigned long addr)793*4882a593Smuzhiyun qla82xx_decode_crb_addr(unsigned long addr)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	int i;
796*4882a593Smuzhiyun 	unsigned long base_addr, offset, pci_base;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (!qla82xx_crb_table_initialized)
799*4882a593Smuzhiyun 		qla82xx_crb_addr_transform_setup();
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	pci_base = ADDR_ERROR;
802*4882a593Smuzhiyun 	base_addr = addr & 0xfff00000;
803*4882a593Smuzhiyun 	offset = addr & 0x000fffff;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	for (i = 0; i < MAX_CRB_XFORM; i++) {
806*4882a593Smuzhiyun 		if (crb_addr_xform[i] == base_addr) {
807*4882a593Smuzhiyun 			pci_base = i << 20;
808*4882a593Smuzhiyun 			break;
809*4882a593Smuzhiyun 		}
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 	if (pci_base == ADDR_ERROR)
812*4882a593Smuzhiyun 		return pci_base;
813*4882a593Smuzhiyun 	return pci_base + offset;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static long rom_max_timeout = 100;
817*4882a593Smuzhiyun static long qla82xx_rom_lock_timeout = 100;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static int
qla82xx_rom_lock(struct qla_hw_data * ha)820*4882a593Smuzhiyun qla82xx_rom_lock(struct qla_hw_data *ha)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	int done = 0, timeout = 0;
823*4882a593Smuzhiyun 	uint32_t lock_owner = 0;
824*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	while (!done) {
827*4882a593Smuzhiyun 		/* acquire semaphore2 from PCI HW block */
828*4882a593Smuzhiyun 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
829*4882a593Smuzhiyun 		if (done == 1)
830*4882a593Smuzhiyun 			break;
831*4882a593Smuzhiyun 		if (timeout >= qla82xx_rom_lock_timeout) {
832*4882a593Smuzhiyun 			lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
833*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb157,
834*4882a593Smuzhiyun 			    "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
835*4882a593Smuzhiyun 			    __func__, ha->portnum, lock_owner);
836*4882a593Smuzhiyun 			return -1;
837*4882a593Smuzhiyun 		}
838*4882a593Smuzhiyun 		timeout++;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum);
841*4882a593Smuzhiyun 	return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static void
qla82xx_rom_unlock(struct qla_hw_data * ha)845*4882a593Smuzhiyun qla82xx_rom_unlock(struct qla_hw_data *ha)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff);
848*4882a593Smuzhiyun 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static int
qla82xx_wait_rom_busy(struct qla_hw_data * ha)852*4882a593Smuzhiyun qla82xx_wait_rom_busy(struct qla_hw_data *ha)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	long timeout = 0;
855*4882a593Smuzhiyun 	long done = 0 ;
856*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	while (done == 0) {
859*4882a593Smuzhiyun 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
860*4882a593Smuzhiyun 		done &= 4;
861*4882a593Smuzhiyun 		timeout++;
862*4882a593Smuzhiyun 		if (timeout >= rom_max_timeout) {
863*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb00a,
864*4882a593Smuzhiyun 			    "%s: Timeout reached waiting for rom busy.\n",
865*4882a593Smuzhiyun 			    QLA2XXX_DRIVER_NAME);
866*4882a593Smuzhiyun 			return -1;
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 	return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static int
qla82xx_wait_rom_done(struct qla_hw_data * ha)873*4882a593Smuzhiyun qla82xx_wait_rom_done(struct qla_hw_data *ha)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	long timeout = 0;
876*4882a593Smuzhiyun 	long done = 0 ;
877*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	while (done == 0) {
880*4882a593Smuzhiyun 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
881*4882a593Smuzhiyun 		done &= 2;
882*4882a593Smuzhiyun 		timeout++;
883*4882a593Smuzhiyun 		if (timeout >= rom_max_timeout) {
884*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb00b,
885*4882a593Smuzhiyun 			    "%s: Timeout reached waiting for rom done.\n",
886*4882a593Smuzhiyun 			    QLA2XXX_DRIVER_NAME);
887*4882a593Smuzhiyun 			return -1;
888*4882a593Smuzhiyun 		}
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 	return 0;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun static int
qla82xx_md_rw_32(struct qla_hw_data * ha,uint32_t off,u32 data,uint8_t flag)894*4882a593Smuzhiyun qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	uint32_t  off_value, rval = 0;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	wrt_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* Read back value to make sure write has gone through */
901*4882a593Smuzhiyun 	rd_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase);
902*4882a593Smuzhiyun 	off_value  = (off & 0x0000FFFF);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (flag)
905*4882a593Smuzhiyun 		wrt_reg_dword(off_value + CRB_INDIRECT_2M + ha->nx_pcibase,
906*4882a593Smuzhiyun 			      data);
907*4882a593Smuzhiyun 	else
908*4882a593Smuzhiyun 		rval = rd_reg_dword(off_value + CRB_INDIRECT_2M +
909*4882a593Smuzhiyun 				    ha->nx_pcibase);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return rval;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static int
qla82xx_do_rom_fast_read(struct qla_hw_data * ha,int addr,int * valp)915*4882a593Smuzhiyun qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	/* Dword reads to flash. */
918*4882a593Smuzhiyun 	qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
919*4882a593Smuzhiyun 	*valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
920*4882a593Smuzhiyun 	    (addr & 0x0000FFFF), 0, 0);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	return 0;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun static int
qla82xx_rom_fast_read(struct qla_hw_data * ha,int addr,int * valp)926*4882a593Smuzhiyun qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	int ret, loops = 0;
929*4882a593Smuzhiyun 	uint32_t lock_owner = 0;
930*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
933*4882a593Smuzhiyun 		udelay(100);
934*4882a593Smuzhiyun 		schedule();
935*4882a593Smuzhiyun 		loops++;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 	if (loops >= 50000) {
938*4882a593Smuzhiyun 		lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
939*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x00b9,
940*4882a593Smuzhiyun 		    "Failed to acquire SEM2 lock, Lock Owner %u.\n",
941*4882a593Smuzhiyun 		    lock_owner);
942*4882a593Smuzhiyun 		return -1;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 	ret = qla82xx_do_rom_fast_read(ha, addr, valp);
945*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
946*4882a593Smuzhiyun 	return ret;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static int
qla82xx_read_status_reg(struct qla_hw_data * ha,uint32_t * val)950*4882a593Smuzhiyun qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
955*4882a593Smuzhiyun 	qla82xx_wait_rom_busy(ha);
956*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha)) {
957*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb00c,
958*4882a593Smuzhiyun 		    "Error waiting for rom done.\n");
959*4882a593Smuzhiyun 		return -1;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 	*val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
962*4882a593Smuzhiyun 	return 0;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun static int
qla82xx_flash_wait_write_finish(struct qla_hw_data * ha)966*4882a593Smuzhiyun qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	uint32_t val;
969*4882a593Smuzhiyun 	int i, ret;
970*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
973*4882a593Smuzhiyun 	for (i = 0; i < 50000; i++) {
974*4882a593Smuzhiyun 		ret = qla82xx_read_status_reg(ha, &val);
975*4882a593Smuzhiyun 		if (ret < 0 || (val & 1) == 0)
976*4882a593Smuzhiyun 			return ret;
977*4882a593Smuzhiyun 		udelay(10);
978*4882a593Smuzhiyun 		cond_resched();
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 	ql_log(ql_log_warn, vha, 0xb00d,
981*4882a593Smuzhiyun 	       "Timeout reached waiting for write finish.\n");
982*4882a593Smuzhiyun 	return -1;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun static int
qla82xx_flash_set_write_enable(struct qla_hw_data * ha)986*4882a593Smuzhiyun qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	uint32_t val;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	qla82xx_wait_rom_busy(ha);
991*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
992*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
993*4882a593Smuzhiyun 	qla82xx_wait_rom_busy(ha);
994*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha))
995*4882a593Smuzhiyun 		return -1;
996*4882a593Smuzhiyun 	if (qla82xx_read_status_reg(ha, &val) != 0)
997*4882a593Smuzhiyun 		return -1;
998*4882a593Smuzhiyun 	if ((val & 2) != 2)
999*4882a593Smuzhiyun 		return -1;
1000*4882a593Smuzhiyun 	return 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static int
qla82xx_write_status_reg(struct qla_hw_data * ha,uint32_t val)1004*4882a593Smuzhiyun qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (qla82xx_flash_set_write_enable(ha))
1009*4882a593Smuzhiyun 		return -1;
1010*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
1011*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
1012*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha)) {
1013*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb00e,
1014*4882a593Smuzhiyun 		    "Error waiting for rom done.\n");
1015*4882a593Smuzhiyun 		return -1;
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 	return qla82xx_flash_wait_write_finish(ha);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun static int
qla82xx_write_disable_flash(struct qla_hw_data * ha)1021*4882a593Smuzhiyun qla82xx_write_disable_flash(struct qla_hw_data *ha)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
1026*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha)) {
1027*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb00f,
1028*4882a593Smuzhiyun 		    "Error waiting for rom done.\n");
1029*4882a593Smuzhiyun 		return -1;
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 	return 0;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static int
ql82xx_rom_lock_d(struct qla_hw_data * ha)1035*4882a593Smuzhiyun ql82xx_rom_lock_d(struct qla_hw_data *ha)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	int loops = 0;
1038*4882a593Smuzhiyun 	uint32_t lock_owner = 0;
1039*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
1042*4882a593Smuzhiyun 		udelay(100);
1043*4882a593Smuzhiyun 		cond_resched();
1044*4882a593Smuzhiyun 		loops++;
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 	if (loops >= 50000) {
1047*4882a593Smuzhiyun 		lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
1048*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb010,
1049*4882a593Smuzhiyun 		    "ROM lock failed, Lock Owner %u.\n", lock_owner);
1050*4882a593Smuzhiyun 		return -1;
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun 	return 0;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun static int
qla82xx_write_flash_dword(struct qla_hw_data * ha,uint32_t flashaddr,uint32_t data)1056*4882a593Smuzhiyun qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
1057*4882a593Smuzhiyun 	uint32_t data)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	int ret = 0;
1060*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	ret = ql82xx_rom_lock_d(ha);
1063*4882a593Smuzhiyun 	if (ret < 0) {
1064*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb011,
1065*4882a593Smuzhiyun 		    "ROM lock failed.\n");
1066*4882a593Smuzhiyun 		return ret;
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	ret = qla82xx_flash_set_write_enable(ha);
1070*4882a593Smuzhiyun 	if (ret < 0)
1071*4882a593Smuzhiyun 		goto done_write;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
1074*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
1075*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
1076*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
1077*4882a593Smuzhiyun 	qla82xx_wait_rom_busy(ha);
1078*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha)) {
1079*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb012,
1080*4882a593Smuzhiyun 		    "Error waiting for rom done.\n");
1081*4882a593Smuzhiyun 		ret = -1;
1082*4882a593Smuzhiyun 		goto done_write;
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	ret = qla82xx_flash_wait_write_finish(ha);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun done_write:
1088*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
1089*4882a593Smuzhiyun 	return ret;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun /* This routine does CRB initialize sequence
1093*4882a593Smuzhiyun  *  to put the ISP into operational state
1094*4882a593Smuzhiyun  */
1095*4882a593Smuzhiyun static int
qla82xx_pinit_from_rom(scsi_qla_host_t * vha)1096*4882a593Smuzhiyun qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	int addr, val;
1099*4882a593Smuzhiyun 	int i ;
1100*4882a593Smuzhiyun 	struct crb_addr_pair *buf;
1101*4882a593Smuzhiyun 	unsigned long off;
1102*4882a593Smuzhiyun 	unsigned offset, n;
1103*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	struct crb_addr_pair {
1106*4882a593Smuzhiyun 		long addr;
1107*4882a593Smuzhiyun 		long data;
1108*4882a593Smuzhiyun 	};
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* Halt all the individual PEGs and other blocks of the ISP */
1111*4882a593Smuzhiyun 	qla82xx_rom_lock(ha);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* disable all I2Q */
1114*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
1115*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
1116*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
1117*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
1118*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
1119*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* disable all niu interrupts */
1122*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
1123*4882a593Smuzhiyun 	/* disable xge rx/tx */
1124*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
1125*4882a593Smuzhiyun 	/* disable xg1 rx/tx */
1126*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
1127*4882a593Smuzhiyun 	/* disable sideband mac */
1128*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
1129*4882a593Smuzhiyun 	/* disable ap0 mac */
1130*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
1131*4882a593Smuzhiyun 	/* disable ap1 mac */
1132*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/* halt sre */
1135*4882a593Smuzhiyun 	val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1136*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* halt epg */
1139*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* halt timers */
1142*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1143*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1144*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1145*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1146*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
1147*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	/* halt pegs */
1150*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1151*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1152*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1153*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1154*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
1155*4882a593Smuzhiyun 	msleep(20);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	/* big hammer */
1158*4882a593Smuzhiyun 	if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
1159*4882a593Smuzhiyun 		/* don't reset CAM block on reset */
1160*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1161*4882a593Smuzhiyun 	else
1162*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1163*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* Read the signature value from the flash.
1166*4882a593Smuzhiyun 	 * Offset 0: Contain signature (0xcafecafe)
1167*4882a593Smuzhiyun 	 * Offset 4: Offset and number of addr/value pairs
1168*4882a593Smuzhiyun 	 * that present in CRB initialize sequence
1169*4882a593Smuzhiyun 	 */
1170*4882a593Smuzhiyun 	n = 0;
1171*4882a593Smuzhiyun 	if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1172*4882a593Smuzhiyun 	    qla82xx_rom_fast_read(ha, 4, &n) != 0) {
1173*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x006e,
1174*4882a593Smuzhiyun 		    "Error Reading crb_init area: n: %08x.\n", n);
1175*4882a593Smuzhiyun 		return -1;
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* Offset in flash = lower 16 bits
1179*4882a593Smuzhiyun 	 * Number of entries = upper 16 bits
1180*4882a593Smuzhiyun 	 */
1181*4882a593Smuzhiyun 	offset = n & 0xffffU;
1182*4882a593Smuzhiyun 	n = (n >> 16) & 0xffffU;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/* number of addr/value pair should not exceed 1024 entries */
1185*4882a593Smuzhiyun 	if (n  >= 1024) {
1186*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x0071,
1187*4882a593Smuzhiyun 		    "Card flash not initialized:n=0x%x.\n", n);
1188*4882a593Smuzhiyun 		return -1;
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x0072,
1192*4882a593Smuzhiyun 	    "%d CRB init values found in ROM.\n", n);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
1195*4882a593Smuzhiyun 	if (buf == NULL) {
1196*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x010c,
1197*4882a593Smuzhiyun 		    "Unable to allocate memory.\n");
1198*4882a593Smuzhiyun 		return -ENOMEM;
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1202*4882a593Smuzhiyun 		if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1203*4882a593Smuzhiyun 		    qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
1204*4882a593Smuzhiyun 			kfree(buf);
1205*4882a593Smuzhiyun 			return -1;
1206*4882a593Smuzhiyun 		}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 		buf[i].addr = addr;
1209*4882a593Smuzhiyun 		buf[i].data = val;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
1213*4882a593Smuzhiyun 		/* Translate internal CRB initialization
1214*4882a593Smuzhiyun 		 * address to PCI bus address
1215*4882a593Smuzhiyun 		 */
1216*4882a593Smuzhiyun 		off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
1217*4882a593Smuzhiyun 		    QLA82XX_PCI_CRBSPACE;
1218*4882a593Smuzhiyun 		/* Not all CRB  addr/value pair to be written,
1219*4882a593Smuzhiyun 		 * some of them are skipped
1220*4882a593Smuzhiyun 		 */
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 		/* skipping cold reboot MAGIC */
1223*4882a593Smuzhiyun 		if (off == QLA82XX_CAM_RAM(0x1fc))
1224*4882a593Smuzhiyun 			continue;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		/* do not reset PCI */
1227*4882a593Smuzhiyun 		if (off == (ROMUSB_GLB + 0xbc))
1228*4882a593Smuzhiyun 			continue;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 		/* skip core clock, so that firmware can increase the clock */
1231*4882a593Smuzhiyun 		if (off == (ROMUSB_GLB + 0xc8))
1232*4882a593Smuzhiyun 			continue;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 		/* skip the function enable register */
1235*4882a593Smuzhiyun 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1236*4882a593Smuzhiyun 			continue;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1239*4882a593Smuzhiyun 			continue;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1242*4882a593Smuzhiyun 			continue;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1245*4882a593Smuzhiyun 			continue;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		if (off == ADDR_ERROR) {
1248*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x0116,
1249*4882a593Smuzhiyun 			    "Unknown addr: 0x%08lx.\n", buf[i].addr);
1250*4882a593Smuzhiyun 			continue;
1251*4882a593Smuzhiyun 		}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		qla82xx_wr_32(ha, off, buf[i].data);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		/* ISP requires much bigger delay to settle down,
1256*4882a593Smuzhiyun 		 * else crb_window returns 0xffffffff
1257*4882a593Smuzhiyun 		 */
1258*4882a593Smuzhiyun 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1259*4882a593Smuzhiyun 			msleep(1000);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		/* ISP requires millisec delay between
1262*4882a593Smuzhiyun 		 * successive CRB register updation
1263*4882a593Smuzhiyun 		 */
1264*4882a593Smuzhiyun 		msleep(1);
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	kfree(buf);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* Resetting the data and instruction cache */
1270*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1271*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1272*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* Clear all protocol processing engines */
1275*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1276*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1277*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1278*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1279*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1280*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1281*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1282*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1283*4882a593Smuzhiyun 	return 0;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun static int
qla82xx_pci_mem_write_2M(struct qla_hw_data * ha,u64 off,void * data,int size)1287*4882a593Smuzhiyun qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
1288*4882a593Smuzhiyun 		u64 off, void *data, int size)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	int i, j, ret = 0, loop, sz[2], off0;
1291*4882a593Smuzhiyun 	int scale, shift_amount, startword;
1292*4882a593Smuzhiyun 	uint32_t temp;
1293*4882a593Smuzhiyun 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/*
1296*4882a593Smuzhiyun 	 * If not MN, go check for MS or invalid.
1297*4882a593Smuzhiyun 	 */
1298*4882a593Smuzhiyun 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1299*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_QDR_NET;
1300*4882a593Smuzhiyun 	else {
1301*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_DDR_NET;
1302*4882a593Smuzhiyun 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
1303*4882a593Smuzhiyun 			return qla82xx_pci_mem_write_direct(ha,
1304*4882a593Smuzhiyun 			    off, data, size);
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	off0 = off & 0x7;
1308*4882a593Smuzhiyun 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1309*4882a593Smuzhiyun 	sz[1] = size - sz[0];
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	off8 = off & 0xfffffff0;
1312*4882a593Smuzhiyun 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
1313*4882a593Smuzhiyun 	shift_amount = 4;
1314*4882a593Smuzhiyun 	scale = 2;
1315*4882a593Smuzhiyun 	startword = (off & 0xf)/8;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1318*4882a593Smuzhiyun 		if (qla82xx_pci_mem_read_2M(ha, off8 +
1319*4882a593Smuzhiyun 		    (i << shift_amount), &word[i * scale], 8))
1320*4882a593Smuzhiyun 			return -1;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	switch (size) {
1324*4882a593Smuzhiyun 	case 1:
1325*4882a593Smuzhiyun 		tmpw = *((uint8_t *)data);
1326*4882a593Smuzhiyun 		break;
1327*4882a593Smuzhiyun 	case 2:
1328*4882a593Smuzhiyun 		tmpw = *((uint16_t *)data);
1329*4882a593Smuzhiyun 		break;
1330*4882a593Smuzhiyun 	case 4:
1331*4882a593Smuzhiyun 		tmpw = *((uint32_t *)data);
1332*4882a593Smuzhiyun 		break;
1333*4882a593Smuzhiyun 	case 8:
1334*4882a593Smuzhiyun 	default:
1335*4882a593Smuzhiyun 		tmpw = *((uint64_t *)data);
1336*4882a593Smuzhiyun 		break;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (sz[0] == 8) {
1340*4882a593Smuzhiyun 		word[startword] = tmpw;
1341*4882a593Smuzhiyun 	} else {
1342*4882a593Smuzhiyun 		word[startword] &=
1343*4882a593Smuzhiyun 			~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1344*4882a593Smuzhiyun 		word[startword] |= tmpw << (off0 * 8);
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 	if (sz[1] != 0) {
1347*4882a593Smuzhiyun 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
1348*4882a593Smuzhiyun 		word[startword+1] |= tmpw >> (sz[0] * 8);
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1352*4882a593Smuzhiyun 		temp = off8 + (i << shift_amount);
1353*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1354*4882a593Smuzhiyun 		temp = 0;
1355*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1356*4882a593Smuzhiyun 		temp = word[i * scale] & 0xffffffff;
1357*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1358*4882a593Smuzhiyun 		temp = (word[i * scale] >> 32) & 0xffffffff;
1359*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1360*4882a593Smuzhiyun 		temp = word[i*scale + 1] & 0xffffffff;
1361*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb +
1362*4882a593Smuzhiyun 		    MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
1363*4882a593Smuzhiyun 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
1364*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb +
1365*4882a593Smuzhiyun 		    MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 		temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1368*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1369*4882a593Smuzhiyun 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1370*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1373*4882a593Smuzhiyun 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1374*4882a593Smuzhiyun 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1375*4882a593Smuzhiyun 				break;
1376*4882a593Smuzhiyun 		}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
1379*4882a593Smuzhiyun 			if (printk_ratelimit())
1380*4882a593Smuzhiyun 				dev_err(&ha->pdev->dev,
1381*4882a593Smuzhiyun 				    "failed to write through agent.\n");
1382*4882a593Smuzhiyun 			ret = -1;
1383*4882a593Smuzhiyun 			break;
1384*4882a593Smuzhiyun 		}
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	return ret;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static int
qla82xx_fw_load_from_flash(struct qla_hw_data * ha)1391*4882a593Smuzhiyun qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	int  i;
1394*4882a593Smuzhiyun 	long size = 0;
1395*4882a593Smuzhiyun 	long flashaddr = ha->flt_region_bootload << 2;
1396*4882a593Smuzhiyun 	long memaddr = BOOTLD_START;
1397*4882a593Smuzhiyun 	u64 data;
1398*4882a593Smuzhiyun 	u32 high, low;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	size = (IMAGE_START - BOOTLD_START) / 8;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1403*4882a593Smuzhiyun 		if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1404*4882a593Smuzhiyun 		    (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
1405*4882a593Smuzhiyun 			return -1;
1406*4882a593Smuzhiyun 		}
1407*4882a593Smuzhiyun 		data = ((u64)high << 32) | low ;
1408*4882a593Smuzhiyun 		qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
1409*4882a593Smuzhiyun 		flashaddr += 8;
1410*4882a593Smuzhiyun 		memaddr += 8;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		if (i % 0x1000 == 0)
1413*4882a593Smuzhiyun 			msleep(1);
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 	udelay(100);
1416*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1417*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1418*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1419*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1420*4882a593Smuzhiyun 	return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun int
qla82xx_pci_mem_read_2M(struct qla_hw_data * ha,u64 off,void * data,int size)1424*4882a593Smuzhiyun qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
1425*4882a593Smuzhiyun 		u64 off, void *data, int size)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1428*4882a593Smuzhiyun 	int	      shift_amount;
1429*4882a593Smuzhiyun 	uint32_t      temp;
1430*4882a593Smuzhiyun 	uint64_t      off8, val, mem_crb, word[2] = {0, 0};
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/*
1433*4882a593Smuzhiyun 	 * If not MN, go check for MS or invalid.
1434*4882a593Smuzhiyun 	 */
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1437*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_QDR_NET;
1438*4882a593Smuzhiyun 	else {
1439*4882a593Smuzhiyun 		mem_crb = QLA82XX_CRB_DDR_NET;
1440*4882a593Smuzhiyun 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
1441*4882a593Smuzhiyun 			return qla82xx_pci_mem_read_direct(ha,
1442*4882a593Smuzhiyun 			    off, data, size);
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	off8 = off & 0xfffffff0;
1446*4882a593Smuzhiyun 	off0[0] = off & 0xf;
1447*4882a593Smuzhiyun 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1448*4882a593Smuzhiyun 	shift_amount = 4;
1449*4882a593Smuzhiyun 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1450*4882a593Smuzhiyun 	off0[1] = 0;
1451*4882a593Smuzhiyun 	sz[1] = size - sz[0];
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	for (i = 0; i < loop; i++) {
1454*4882a593Smuzhiyun 		temp = off8 + (i << shift_amount);
1455*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1456*4882a593Smuzhiyun 		temp = 0;
1457*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1458*4882a593Smuzhiyun 		temp = MIU_TA_CTL_ENABLE;
1459*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1460*4882a593Smuzhiyun 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
1461*4882a593Smuzhiyun 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1464*4882a593Smuzhiyun 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1465*4882a593Smuzhiyun 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1466*4882a593Smuzhiyun 				break;
1467*4882a593Smuzhiyun 		}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
1470*4882a593Smuzhiyun 			if (printk_ratelimit())
1471*4882a593Smuzhiyun 				dev_err(&ha->pdev->dev,
1472*4882a593Smuzhiyun 				    "failed to read through agent.\n");
1473*4882a593Smuzhiyun 			break;
1474*4882a593Smuzhiyun 		}
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 		start = off0[i] >> 2;
1477*4882a593Smuzhiyun 		end   = (off0[i] + sz[i] - 1) >> 2;
1478*4882a593Smuzhiyun 		for (k = start; k <= end; k++) {
1479*4882a593Smuzhiyun 			temp = qla82xx_rd_32(ha,
1480*4882a593Smuzhiyun 					mem_crb + MIU_TEST_AGT_RDDATA(k));
1481*4882a593Smuzhiyun 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1482*4882a593Smuzhiyun 		}
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	if (j >= MAX_CTL_CHECK)
1486*4882a593Smuzhiyun 		return -1;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	if ((off0[0] & 7) == 0) {
1489*4882a593Smuzhiyun 		val = word[0];
1490*4882a593Smuzhiyun 	} else {
1491*4882a593Smuzhiyun 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1492*4882a593Smuzhiyun 			((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1493*4882a593Smuzhiyun 	}
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	switch (size) {
1496*4882a593Smuzhiyun 	case 1:
1497*4882a593Smuzhiyun 		*(uint8_t  *)data = val;
1498*4882a593Smuzhiyun 		break;
1499*4882a593Smuzhiyun 	case 2:
1500*4882a593Smuzhiyun 		*(uint16_t *)data = val;
1501*4882a593Smuzhiyun 		break;
1502*4882a593Smuzhiyun 	case 4:
1503*4882a593Smuzhiyun 		*(uint32_t *)data = val;
1504*4882a593Smuzhiyun 		break;
1505*4882a593Smuzhiyun 	case 8:
1506*4882a593Smuzhiyun 		*(uint64_t *)data = val;
1507*4882a593Smuzhiyun 		break;
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 	return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun static struct qla82xx_uri_table_desc *
qla82xx_get_table_desc(const u8 * unirom,int section)1514*4882a593Smuzhiyun qla82xx_get_table_desc(const u8 *unirom, int section)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	uint32_t i;
1517*4882a593Smuzhiyun 	struct qla82xx_uri_table_desc *directory =
1518*4882a593Smuzhiyun 		(struct qla82xx_uri_table_desc *)&unirom[0];
1519*4882a593Smuzhiyun 	uint32_t offset;
1520*4882a593Smuzhiyun 	uint32_t tab_type;
1521*4882a593Smuzhiyun 	uint32_t entries = le32_to_cpu(directory->num_entries);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	for (i = 0; i < entries; i++) {
1524*4882a593Smuzhiyun 		offset = le32_to_cpu(directory->findex) +
1525*4882a593Smuzhiyun 		    (i * le32_to_cpu(directory->entry_size));
1526*4882a593Smuzhiyun 		tab_type = get_unaligned_le32((u32 *)&unirom[offset] + 8);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 		if (tab_type == section)
1529*4882a593Smuzhiyun 			return (struct qla82xx_uri_table_desc *)&unirom[offset];
1530*4882a593Smuzhiyun 	}
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	return NULL;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static struct qla82xx_uri_data_desc *
qla82xx_get_data_desc(struct qla_hw_data * ha,u32 section,u32 idx_offset)1536*4882a593Smuzhiyun qla82xx_get_data_desc(struct qla_hw_data *ha,
1537*4882a593Smuzhiyun 	u32 section, u32 idx_offset)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	const u8 *unirom = ha->hablob->fw->data;
1540*4882a593Smuzhiyun 	int idx = get_unaligned_le32((u32 *)&unirom[ha->file_prd_off] +
1541*4882a593Smuzhiyun 				     idx_offset);
1542*4882a593Smuzhiyun 	struct qla82xx_uri_table_desc *tab_desc = NULL;
1543*4882a593Smuzhiyun 	uint32_t offset;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	tab_desc = qla82xx_get_table_desc(unirom, section);
1546*4882a593Smuzhiyun 	if (!tab_desc)
1547*4882a593Smuzhiyun 		return NULL;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	offset = le32_to_cpu(tab_desc->findex) +
1550*4882a593Smuzhiyun 	    (le32_to_cpu(tab_desc->entry_size) * idx);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	return (struct qla82xx_uri_data_desc *)&unirom[offset];
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun static u8 *
qla82xx_get_bootld_offset(struct qla_hw_data * ha)1556*4882a593Smuzhiyun qla82xx_get_bootld_offset(struct qla_hw_data *ha)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun 	u32 offset = BOOTLD_START;
1559*4882a593Smuzhiyun 	struct qla82xx_uri_data_desc *uri_desc = NULL;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
1562*4882a593Smuzhiyun 		uri_desc = qla82xx_get_data_desc(ha,
1563*4882a593Smuzhiyun 		    QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
1564*4882a593Smuzhiyun 		if (uri_desc)
1565*4882a593Smuzhiyun 			offset = le32_to_cpu(uri_desc->findex);
1566*4882a593Smuzhiyun 	}
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	return (u8 *)&ha->hablob->fw->data[offset];
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
qla82xx_get_fw_size(struct qla_hw_data * ha)1571*4882a593Smuzhiyun static u32 qla82xx_get_fw_size(struct qla_hw_data *ha)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	struct qla82xx_uri_data_desc *uri_desc = NULL;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
1576*4882a593Smuzhiyun 		uri_desc =  qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
1577*4882a593Smuzhiyun 		    QLA82XX_URI_FIRMWARE_IDX_OFF);
1578*4882a593Smuzhiyun 		if (uri_desc)
1579*4882a593Smuzhiyun 			return le32_to_cpu(uri_desc->size);
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	return get_unaligned_le32(&ha->hablob->fw->data[FW_SIZE_OFFSET]);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun static u8 *
qla82xx_get_fw_offs(struct qla_hw_data * ha)1586*4882a593Smuzhiyun qla82xx_get_fw_offs(struct qla_hw_data *ha)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun 	u32 offset = IMAGE_START;
1589*4882a593Smuzhiyun 	struct qla82xx_uri_data_desc *uri_desc = NULL;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
1592*4882a593Smuzhiyun 		uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
1593*4882a593Smuzhiyun 			QLA82XX_URI_FIRMWARE_IDX_OFF);
1594*4882a593Smuzhiyun 		if (uri_desc)
1595*4882a593Smuzhiyun 			offset = le32_to_cpu(uri_desc->findex);
1596*4882a593Smuzhiyun 	}
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	return (u8 *)&ha->hablob->fw->data[offset];
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun /* PCI related functions */
qla82xx_pci_region_offset(struct pci_dev * pdev,int region)1602*4882a593Smuzhiyun int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	unsigned long val = 0;
1605*4882a593Smuzhiyun 	u32 control;
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	switch (region) {
1608*4882a593Smuzhiyun 	case 0:
1609*4882a593Smuzhiyun 		val = 0;
1610*4882a593Smuzhiyun 		break;
1611*4882a593Smuzhiyun 	case 1:
1612*4882a593Smuzhiyun 		pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
1613*4882a593Smuzhiyun 		val = control + QLA82XX_MSIX_TBL_SPACE;
1614*4882a593Smuzhiyun 		break;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 	return val;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun int
qla82xx_iospace_config(struct qla_hw_data * ha)1621*4882a593Smuzhiyun qla82xx_iospace_config(struct qla_hw_data *ha)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	uint32_t len = 0;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
1626*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
1627*4882a593Smuzhiyun 		    "Failed to reserver selected regions.\n");
1628*4882a593Smuzhiyun 		goto iospace_error_exit;
1629*4882a593Smuzhiyun 	}
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	/* Use MMIO operations for all accesses. */
1632*4882a593Smuzhiyun 	if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
1633*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
1634*4882a593Smuzhiyun 		    "Region #0 not an MMIO resource, aborting.\n");
1635*4882a593Smuzhiyun 		goto iospace_error_exit;
1636*4882a593Smuzhiyun 	}
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	len = pci_resource_len(ha->pdev, 0);
1639*4882a593Smuzhiyun 	ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len);
1640*4882a593Smuzhiyun 	if (!ha->nx_pcibase) {
1641*4882a593Smuzhiyun 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
1642*4882a593Smuzhiyun 		    "Cannot remap pcibase MMIO, aborting.\n");
1643*4882a593Smuzhiyun 		goto iospace_error_exit;
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	/* Mapping of IO base pointer */
1647*4882a593Smuzhiyun 	if (IS_QLA8044(ha)) {
1648*4882a593Smuzhiyun 		ha->iobase = ha->nx_pcibase;
1649*4882a593Smuzhiyun 	} else if (IS_QLA82XX(ha)) {
1650*4882a593Smuzhiyun 		ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11);
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	if (!ql2xdbwr) {
1654*4882a593Smuzhiyun 		ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) +
1655*4882a593Smuzhiyun 		    (ha->pdev->devfn << 12)), 4);
1656*4882a593Smuzhiyun 		if (!ha->nxdb_wr_ptr) {
1657*4882a593Smuzhiyun 			ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
1658*4882a593Smuzhiyun 			    "Cannot remap MMIO, aborting.\n");
1659*4882a593Smuzhiyun 			goto iospace_error_exit;
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 		/* Mapping of IO base pointer,
1663*4882a593Smuzhiyun 		 * door bell read and write pointer
1664*4882a593Smuzhiyun 		 */
1665*4882a593Smuzhiyun 		ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) +
1666*4882a593Smuzhiyun 		    (ha->pdev->devfn * 8);
1667*4882a593Smuzhiyun 	} else {
1668*4882a593Smuzhiyun 		ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ?
1669*4882a593Smuzhiyun 			QLA82XX_CAMRAM_DB1 :
1670*4882a593Smuzhiyun 			QLA82XX_CAMRAM_DB2);
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	ha->max_req_queues = ha->max_rsp_queues = 1;
1674*4882a593Smuzhiyun 	ha->msix_count = ha->max_rsp_queues + 1;
1675*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
1676*4882a593Smuzhiyun 	    "nx_pci_base=%p iobase=%p "
1677*4882a593Smuzhiyun 	    "max_req_queues=%d msix_count=%d.\n",
1678*4882a593Smuzhiyun 	    ha->nx_pcibase, ha->iobase,
1679*4882a593Smuzhiyun 	    ha->max_req_queues, ha->msix_count);
1680*4882a593Smuzhiyun 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
1681*4882a593Smuzhiyun 	    "nx_pci_base=%p iobase=%p "
1682*4882a593Smuzhiyun 	    "max_req_queues=%d msix_count=%d.\n",
1683*4882a593Smuzhiyun 	    ha->nx_pcibase, ha->iobase,
1684*4882a593Smuzhiyun 	    ha->max_req_queues, ha->msix_count);
1685*4882a593Smuzhiyun 	return 0;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun iospace_error_exit:
1688*4882a593Smuzhiyun 	return -ENOMEM;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun /* GS related functions */
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun /* Initialization related functions */
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun /**
1696*4882a593Smuzhiyun  * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
1697*4882a593Smuzhiyun  * @vha: HA context
1698*4882a593Smuzhiyun  *
1699*4882a593Smuzhiyun  * Returns 0 on success.
1700*4882a593Smuzhiyun */
1701*4882a593Smuzhiyun int
qla82xx_pci_config(scsi_qla_host_t * vha)1702*4882a593Smuzhiyun qla82xx_pci_config(scsi_qla_host_t *vha)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1705*4882a593Smuzhiyun 	int ret;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	pci_set_master(ha->pdev);
1708*4882a593Smuzhiyun 	ret = pci_set_mwi(ha->pdev);
1709*4882a593Smuzhiyun 	ha->chip_revision = ha->pdev->revision;
1710*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x0043,
1711*4882a593Smuzhiyun 	    "Chip revision:%d; pci_set_mwi() returned %d.\n",
1712*4882a593Smuzhiyun 	    ha->chip_revision, ret);
1713*4882a593Smuzhiyun 	return 0;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun /**
1717*4882a593Smuzhiyun  * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
1718*4882a593Smuzhiyun  * @vha: HA context
1719*4882a593Smuzhiyun  *
1720*4882a593Smuzhiyun  * Returns 0 on success.
1721*4882a593Smuzhiyun  */
1722*4882a593Smuzhiyun int
qla82xx_reset_chip(scsi_qla_host_t * vha)1723*4882a593Smuzhiyun qla82xx_reset_chip(scsi_qla_host_t *vha)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	ha->isp_ops->disable_intrs(ha);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	return QLA_SUCCESS;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
qla82xx_config_rings(struct scsi_qla_host * vha)1732*4882a593Smuzhiyun void qla82xx_config_rings(struct scsi_qla_host *vha)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1735*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
1736*4882a593Smuzhiyun 	struct init_cb_81xx *icb;
1737*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
1738*4882a593Smuzhiyun 	struct rsp_que *rsp = ha->rsp_q_map[0];
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	/* Setup ring parameters in initialization control block. */
1741*4882a593Smuzhiyun 	icb = (struct init_cb_81xx *)ha->init_cb;
1742*4882a593Smuzhiyun 	icb->request_q_outpointer = cpu_to_le16(0);
1743*4882a593Smuzhiyun 	icb->response_q_inpointer = cpu_to_le16(0);
1744*4882a593Smuzhiyun 	icb->request_q_length = cpu_to_le16(req->length);
1745*4882a593Smuzhiyun 	icb->response_q_length = cpu_to_le16(rsp->length);
1746*4882a593Smuzhiyun 	put_unaligned_le64(req->dma, &icb->request_q_address);
1747*4882a593Smuzhiyun 	put_unaligned_le64(rsp->dma, &icb->response_q_address);
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	wrt_reg_dword(&reg->req_q_out[0], 0);
1750*4882a593Smuzhiyun 	wrt_reg_dword(&reg->rsp_q_in[0], 0);
1751*4882a593Smuzhiyun 	wrt_reg_dword(&reg->rsp_q_out[0], 0);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun static int
qla82xx_fw_load_from_blob(struct qla_hw_data * ha)1755*4882a593Smuzhiyun qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun 	u64 *ptr64;
1758*4882a593Smuzhiyun 	u32 i, flashaddr, size;
1759*4882a593Smuzhiyun 	__le64 data;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	size = (IMAGE_START - BOOTLD_START) / 8;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
1764*4882a593Smuzhiyun 	flashaddr = BOOTLD_START;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1767*4882a593Smuzhiyun 		data = cpu_to_le64(ptr64[i]);
1768*4882a593Smuzhiyun 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
1769*4882a593Smuzhiyun 			return -EIO;
1770*4882a593Smuzhiyun 		flashaddr += 8;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	flashaddr = FLASH_ADDR_START;
1774*4882a593Smuzhiyun 	size = qla82xx_get_fw_size(ha) / 8;
1775*4882a593Smuzhiyun 	ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1778*4882a593Smuzhiyun 		data = cpu_to_le64(ptr64[i]);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
1781*4882a593Smuzhiyun 			return -EIO;
1782*4882a593Smuzhiyun 		flashaddr += 8;
1783*4882a593Smuzhiyun 	}
1784*4882a593Smuzhiyun 	udelay(100);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	/* Write a magic value to CAMRAM register
1787*4882a593Smuzhiyun 	 * at a specified offset to indicate
1788*4882a593Smuzhiyun 	 * that all data is written and
1789*4882a593Smuzhiyun 	 * ready for firmware to initialize.
1790*4882a593Smuzhiyun 	 */
1791*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1794*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1795*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1796*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1797*4882a593Smuzhiyun 	return 0;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun static int
qla82xx_set_product_offset(struct qla_hw_data * ha)1801*4882a593Smuzhiyun qla82xx_set_product_offset(struct qla_hw_data *ha)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	struct qla82xx_uri_table_desc *ptab_desc = NULL;
1804*4882a593Smuzhiyun 	const uint8_t *unirom = ha->hablob->fw->data;
1805*4882a593Smuzhiyun 	uint32_t i;
1806*4882a593Smuzhiyun 	uint32_t entries;
1807*4882a593Smuzhiyun 	uint32_t flags, file_chiprev, offset;
1808*4882a593Smuzhiyun 	uint8_t chiprev = ha->chip_revision;
1809*4882a593Smuzhiyun 	/* Hardcoding mn_present flag for P3P */
1810*4882a593Smuzhiyun 	int mn_present = 0;
1811*4882a593Smuzhiyun 	uint32_t flagbit;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	ptab_desc = qla82xx_get_table_desc(unirom,
1814*4882a593Smuzhiyun 		 QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
1815*4882a593Smuzhiyun 	if (!ptab_desc)
1816*4882a593Smuzhiyun 		return -1;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	entries = le32_to_cpu(ptab_desc->num_entries);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	for (i = 0; i < entries; i++) {
1821*4882a593Smuzhiyun 		offset = le32_to_cpu(ptab_desc->findex) +
1822*4882a593Smuzhiyun 			(i * le32_to_cpu(ptab_desc->entry_size));
1823*4882a593Smuzhiyun 		flags = le32_to_cpu(*((__le32 *)&unirom[offset] +
1824*4882a593Smuzhiyun 			QLA82XX_URI_FLAGS_OFF));
1825*4882a593Smuzhiyun 		file_chiprev = le32_to_cpu(*((__le32 *)&unirom[offset] +
1826*4882a593Smuzhiyun 			QLA82XX_URI_CHIP_REV_OFF));
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 		flagbit = mn_present ? 1 : 2;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 		if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
1831*4882a593Smuzhiyun 			ha->file_prd_off = offset;
1832*4882a593Smuzhiyun 			return 0;
1833*4882a593Smuzhiyun 		}
1834*4882a593Smuzhiyun 	}
1835*4882a593Smuzhiyun 	return -1;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun static int
qla82xx_validate_firmware_blob(scsi_qla_host_t * vha,uint8_t fw_type)1839*4882a593Smuzhiyun qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun 	uint32_t val;
1842*4882a593Smuzhiyun 	uint32_t min_size;
1843*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1844*4882a593Smuzhiyun 	const struct firmware *fw = ha->hablob->fw;
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	ha->fw_type = fw_type;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
1849*4882a593Smuzhiyun 		if (qla82xx_set_product_offset(ha))
1850*4882a593Smuzhiyun 			return -EINVAL;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 		min_size = QLA82XX_URI_FW_MIN_SIZE;
1853*4882a593Smuzhiyun 	} else {
1854*4882a593Smuzhiyun 		val = get_unaligned_le32(&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
1855*4882a593Smuzhiyun 		if (val != QLA82XX_BDINFO_MAGIC)
1856*4882a593Smuzhiyun 			return -EINVAL;
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 		min_size = QLA82XX_FW_MIN_SIZE;
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (fw->size < min_size)
1862*4882a593Smuzhiyun 		return -EINVAL;
1863*4882a593Smuzhiyun 	return 0;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun static int
qla82xx_check_cmdpeg_state(struct qla_hw_data * ha)1867*4882a593Smuzhiyun qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	u32 val = 0;
1870*4882a593Smuzhiyun 	int retries = 60;
1871*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	do {
1874*4882a593Smuzhiyun 		read_lock(&ha->hw_lock);
1875*4882a593Smuzhiyun 		val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
1876*4882a593Smuzhiyun 		read_unlock(&ha->hw_lock);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 		switch (val) {
1879*4882a593Smuzhiyun 		case PHAN_INITIALIZE_COMPLETE:
1880*4882a593Smuzhiyun 		case PHAN_INITIALIZE_ACK:
1881*4882a593Smuzhiyun 			return QLA_SUCCESS;
1882*4882a593Smuzhiyun 		case PHAN_INITIALIZE_FAILED:
1883*4882a593Smuzhiyun 			break;
1884*4882a593Smuzhiyun 		default:
1885*4882a593Smuzhiyun 			break;
1886*4882a593Smuzhiyun 		}
1887*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x00a8,
1888*4882a593Smuzhiyun 		    "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
1889*4882a593Smuzhiyun 		    val, retries);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 		msleep(500);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	} while (--retries);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	ql_log(ql_log_fatal, vha, 0x00a9,
1896*4882a593Smuzhiyun 	    "Cmd Peg initialization failed: 0x%x.\n", val);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1899*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1900*4882a593Smuzhiyun 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
1901*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1902*4882a593Smuzhiyun 	return QLA_FUNCTION_FAILED;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun static int
qla82xx_check_rcvpeg_state(struct qla_hw_data * ha)1906*4882a593Smuzhiyun qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun 	u32 val = 0;
1909*4882a593Smuzhiyun 	int retries = 60;
1910*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	do {
1913*4882a593Smuzhiyun 		read_lock(&ha->hw_lock);
1914*4882a593Smuzhiyun 		val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
1915*4882a593Smuzhiyun 		read_unlock(&ha->hw_lock);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 		switch (val) {
1918*4882a593Smuzhiyun 		case PHAN_INITIALIZE_COMPLETE:
1919*4882a593Smuzhiyun 		case PHAN_INITIALIZE_ACK:
1920*4882a593Smuzhiyun 			return QLA_SUCCESS;
1921*4882a593Smuzhiyun 		case PHAN_INITIALIZE_FAILED:
1922*4882a593Smuzhiyun 			break;
1923*4882a593Smuzhiyun 		default:
1924*4882a593Smuzhiyun 			break;
1925*4882a593Smuzhiyun 		}
1926*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x00ab,
1927*4882a593Smuzhiyun 		    "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
1928*4882a593Smuzhiyun 		    val, retries);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 		msleep(500);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	} while (--retries);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	ql_log(ql_log_fatal, vha, 0x00ac,
1935*4882a593Smuzhiyun 	    "Rcv Peg initialization failed: 0x%x.\n", val);
1936*4882a593Smuzhiyun 	read_lock(&ha->hw_lock);
1937*4882a593Smuzhiyun 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
1938*4882a593Smuzhiyun 	read_unlock(&ha->hw_lock);
1939*4882a593Smuzhiyun 	return QLA_FUNCTION_FAILED;
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun /* ISR related functions */
1943*4882a593Smuzhiyun static struct qla82xx_legacy_intr_set legacy_intr[] =
1944*4882a593Smuzhiyun 	QLA82XX_LEGACY_INTR_CONFIG;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun /*
1947*4882a593Smuzhiyun  * qla82xx_mbx_completion() - Process mailbox command completions.
1948*4882a593Smuzhiyun  * @ha: SCSI driver HA context
1949*4882a593Smuzhiyun  * @mb0: Mailbox0 register
1950*4882a593Smuzhiyun  */
1951*4882a593Smuzhiyun void
qla82xx_mbx_completion(scsi_qla_host_t * vha,uint16_t mb0)1952*4882a593Smuzhiyun qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun 	uint16_t	cnt;
1955*4882a593Smuzhiyun 	__le16 __iomem *wptr;
1956*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
1957*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	wptr = &reg->mailbox_out[1];
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	/* Load return mailbox registers. */
1962*4882a593Smuzhiyun 	ha->flags.mbox_int = 1;
1963*4882a593Smuzhiyun 	ha->mailbox_out[0] = mb0;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	for (cnt = 1; cnt < ha->mbx_count; cnt++) {
1966*4882a593Smuzhiyun 		ha->mailbox_out[cnt] = rd_reg_word(wptr);
1967*4882a593Smuzhiyun 		wptr++;
1968*4882a593Smuzhiyun 	}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	if (!ha->mcp)
1971*4882a593Smuzhiyun 		ql_dbg(ql_dbg_async, vha, 0x5053,
1972*4882a593Smuzhiyun 		    "MBX pointer ERROR.\n");
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun /**
1976*4882a593Smuzhiyun  * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
1977*4882a593Smuzhiyun  * @irq: interrupt number
1978*4882a593Smuzhiyun  * @dev_id: SCSI driver HA context
1979*4882a593Smuzhiyun  *
1980*4882a593Smuzhiyun  * Called by system whenever the host adapter generates an interrupt.
1981*4882a593Smuzhiyun  *
1982*4882a593Smuzhiyun  * Returns handled flag.
1983*4882a593Smuzhiyun  */
1984*4882a593Smuzhiyun irqreturn_t
qla82xx_intr_handler(int irq,void * dev_id)1985*4882a593Smuzhiyun qla82xx_intr_handler(int irq, void *dev_id)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	scsi_qla_host_t	*vha;
1988*4882a593Smuzhiyun 	struct qla_hw_data *ha;
1989*4882a593Smuzhiyun 	struct rsp_que *rsp;
1990*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg;
1991*4882a593Smuzhiyun 	int status = 0, status1 = 0;
1992*4882a593Smuzhiyun 	unsigned long	flags;
1993*4882a593Smuzhiyun 	unsigned long	iter;
1994*4882a593Smuzhiyun 	uint32_t	stat = 0;
1995*4882a593Smuzhiyun 	uint16_t	mb[8];
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	rsp = (struct rsp_que *) dev_id;
1998*4882a593Smuzhiyun 	if (!rsp) {
1999*4882a593Smuzhiyun 		ql_log(ql_log_info, NULL, 0xb053,
2000*4882a593Smuzhiyun 		    "%s: NULL response queue pointer.\n", __func__);
2001*4882a593Smuzhiyun 		return IRQ_NONE;
2002*4882a593Smuzhiyun 	}
2003*4882a593Smuzhiyun 	ha = rsp->hw;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	if (!ha->flags.msi_enabled) {
2006*4882a593Smuzhiyun 		status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
2007*4882a593Smuzhiyun 		if (!(status & ha->nx_legacy_intr.int_vec_bit))
2008*4882a593Smuzhiyun 			return IRQ_NONE;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 		status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
2011*4882a593Smuzhiyun 		if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
2012*4882a593Smuzhiyun 			return IRQ_NONE;
2013*4882a593Smuzhiyun 	}
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	/* clear the interrupt */
2016*4882a593Smuzhiyun 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	/* read twice to ensure write is flushed */
2019*4882a593Smuzhiyun 	qla82xx_rd_32(ha, ISR_INT_VECTOR);
2020*4882a593Smuzhiyun 	qla82xx_rd_32(ha, ISR_INT_VECTOR);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	reg = &ha->iobase->isp82;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
2025*4882a593Smuzhiyun 	vha = pci_get_drvdata(ha->pdev);
2026*4882a593Smuzhiyun 	for (iter = 1; iter--; ) {
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 		if (rd_reg_dword(&reg->host_int)) {
2029*4882a593Smuzhiyun 			stat = rd_reg_dword(&reg->host_status);
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 			switch (stat & 0xff) {
2032*4882a593Smuzhiyun 			case 0x1:
2033*4882a593Smuzhiyun 			case 0x2:
2034*4882a593Smuzhiyun 			case 0x10:
2035*4882a593Smuzhiyun 			case 0x11:
2036*4882a593Smuzhiyun 				qla82xx_mbx_completion(vha, MSW(stat));
2037*4882a593Smuzhiyun 				status |= MBX_INTERRUPT;
2038*4882a593Smuzhiyun 				break;
2039*4882a593Smuzhiyun 			case 0x12:
2040*4882a593Smuzhiyun 				mb[0] = MSW(stat);
2041*4882a593Smuzhiyun 				mb[1] = rd_reg_word(&reg->mailbox_out[1]);
2042*4882a593Smuzhiyun 				mb[2] = rd_reg_word(&reg->mailbox_out[2]);
2043*4882a593Smuzhiyun 				mb[3] = rd_reg_word(&reg->mailbox_out[3]);
2044*4882a593Smuzhiyun 				qla2x00_async_event(vha, rsp, mb);
2045*4882a593Smuzhiyun 				break;
2046*4882a593Smuzhiyun 			case 0x13:
2047*4882a593Smuzhiyun 				qla24xx_process_response_queue(vha, rsp);
2048*4882a593Smuzhiyun 				break;
2049*4882a593Smuzhiyun 			default:
2050*4882a593Smuzhiyun 				ql_dbg(ql_dbg_async, vha, 0x5054,
2051*4882a593Smuzhiyun 				    "Unrecognized interrupt type (%d).\n",
2052*4882a593Smuzhiyun 				    stat & 0xff);
2053*4882a593Smuzhiyun 				break;
2054*4882a593Smuzhiyun 			}
2055*4882a593Smuzhiyun 		}
2056*4882a593Smuzhiyun 		wrt_reg_dword(&reg->host_int, 0);
2057*4882a593Smuzhiyun 	}
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	qla2x00_handle_mbx_completion(ha, status);
2060*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	if (!ha->flags.msi_enabled)
2063*4882a593Smuzhiyun 		qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	return IRQ_HANDLED;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun irqreturn_t
qla82xx_msix_default(int irq,void * dev_id)2069*4882a593Smuzhiyun qla82xx_msix_default(int irq, void *dev_id)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	scsi_qla_host_t	*vha;
2072*4882a593Smuzhiyun 	struct qla_hw_data *ha;
2073*4882a593Smuzhiyun 	struct rsp_que *rsp;
2074*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg;
2075*4882a593Smuzhiyun 	int status = 0;
2076*4882a593Smuzhiyun 	unsigned long flags;
2077*4882a593Smuzhiyun 	uint32_t stat = 0;
2078*4882a593Smuzhiyun 	uint32_t host_int = 0;
2079*4882a593Smuzhiyun 	uint16_t mb[8];
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	rsp = (struct rsp_que *) dev_id;
2082*4882a593Smuzhiyun 	if (!rsp) {
2083*4882a593Smuzhiyun 		printk(KERN_INFO
2084*4882a593Smuzhiyun 			"%s(): NULL response queue pointer.\n", __func__);
2085*4882a593Smuzhiyun 		return IRQ_NONE;
2086*4882a593Smuzhiyun 	}
2087*4882a593Smuzhiyun 	ha = rsp->hw;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	reg = &ha->iobase->isp82;
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
2092*4882a593Smuzhiyun 	vha = pci_get_drvdata(ha->pdev);
2093*4882a593Smuzhiyun 	do {
2094*4882a593Smuzhiyun 		host_int = rd_reg_dword(&reg->host_int);
2095*4882a593Smuzhiyun 		if (qla2x00_check_reg32_for_disconnect(vha, host_int))
2096*4882a593Smuzhiyun 			break;
2097*4882a593Smuzhiyun 		if (host_int) {
2098*4882a593Smuzhiyun 			stat = rd_reg_dword(&reg->host_status);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 			switch (stat & 0xff) {
2101*4882a593Smuzhiyun 			case 0x1:
2102*4882a593Smuzhiyun 			case 0x2:
2103*4882a593Smuzhiyun 			case 0x10:
2104*4882a593Smuzhiyun 			case 0x11:
2105*4882a593Smuzhiyun 				qla82xx_mbx_completion(vha, MSW(stat));
2106*4882a593Smuzhiyun 				status |= MBX_INTERRUPT;
2107*4882a593Smuzhiyun 				break;
2108*4882a593Smuzhiyun 			case 0x12:
2109*4882a593Smuzhiyun 				mb[0] = MSW(stat);
2110*4882a593Smuzhiyun 				mb[1] = rd_reg_word(&reg->mailbox_out[1]);
2111*4882a593Smuzhiyun 				mb[2] = rd_reg_word(&reg->mailbox_out[2]);
2112*4882a593Smuzhiyun 				mb[3] = rd_reg_word(&reg->mailbox_out[3]);
2113*4882a593Smuzhiyun 				qla2x00_async_event(vha, rsp, mb);
2114*4882a593Smuzhiyun 				break;
2115*4882a593Smuzhiyun 			case 0x13:
2116*4882a593Smuzhiyun 				qla24xx_process_response_queue(vha, rsp);
2117*4882a593Smuzhiyun 				break;
2118*4882a593Smuzhiyun 			default:
2119*4882a593Smuzhiyun 				ql_dbg(ql_dbg_async, vha, 0x5041,
2120*4882a593Smuzhiyun 				    "Unrecognized interrupt type (%d).\n",
2121*4882a593Smuzhiyun 				    stat & 0xff);
2122*4882a593Smuzhiyun 				break;
2123*4882a593Smuzhiyun 			}
2124*4882a593Smuzhiyun 		}
2125*4882a593Smuzhiyun 		wrt_reg_dword(&reg->host_int, 0);
2126*4882a593Smuzhiyun 	} while (0);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	qla2x00_handle_mbx_completion(ha, status);
2129*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	return IRQ_HANDLED;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun irqreturn_t
qla82xx_msix_rsp_q(int irq,void * dev_id)2135*4882a593Smuzhiyun qla82xx_msix_rsp_q(int irq, void *dev_id)
2136*4882a593Smuzhiyun {
2137*4882a593Smuzhiyun 	scsi_qla_host_t	*vha;
2138*4882a593Smuzhiyun 	struct qla_hw_data *ha;
2139*4882a593Smuzhiyun 	struct rsp_que *rsp;
2140*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg;
2141*4882a593Smuzhiyun 	unsigned long flags;
2142*4882a593Smuzhiyun 	uint32_t host_int = 0;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	rsp = (struct rsp_que *) dev_id;
2145*4882a593Smuzhiyun 	if (!rsp) {
2146*4882a593Smuzhiyun 		printk(KERN_INFO
2147*4882a593Smuzhiyun 			"%s(): NULL response queue pointer.\n", __func__);
2148*4882a593Smuzhiyun 		return IRQ_NONE;
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	ha = rsp->hw;
2152*4882a593Smuzhiyun 	reg = &ha->iobase->isp82;
2153*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
2154*4882a593Smuzhiyun 	vha = pci_get_drvdata(ha->pdev);
2155*4882a593Smuzhiyun 	host_int = rd_reg_dword(&reg->host_int);
2156*4882a593Smuzhiyun 	if (qla2x00_check_reg32_for_disconnect(vha, host_int))
2157*4882a593Smuzhiyun 		goto out;
2158*4882a593Smuzhiyun 	qla24xx_process_response_queue(vha, rsp);
2159*4882a593Smuzhiyun 	wrt_reg_dword(&reg->host_int, 0);
2160*4882a593Smuzhiyun out:
2161*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2162*4882a593Smuzhiyun 	return IRQ_HANDLED;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun void
qla82xx_poll(int irq,void * dev_id)2166*4882a593Smuzhiyun qla82xx_poll(int irq, void *dev_id)
2167*4882a593Smuzhiyun {
2168*4882a593Smuzhiyun 	scsi_qla_host_t	*vha;
2169*4882a593Smuzhiyun 	struct qla_hw_data *ha;
2170*4882a593Smuzhiyun 	struct rsp_que *rsp;
2171*4882a593Smuzhiyun 	struct device_reg_82xx __iomem *reg;
2172*4882a593Smuzhiyun 	int status = 0;
2173*4882a593Smuzhiyun 	uint32_t stat;
2174*4882a593Smuzhiyun 	uint32_t host_int = 0;
2175*4882a593Smuzhiyun 	uint16_t mb[8];
2176*4882a593Smuzhiyun 	unsigned long flags;
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	rsp = (struct rsp_que *) dev_id;
2179*4882a593Smuzhiyun 	if (!rsp) {
2180*4882a593Smuzhiyun 		printk(KERN_INFO
2181*4882a593Smuzhiyun 			"%s(): NULL response queue pointer.\n", __func__);
2182*4882a593Smuzhiyun 		return;
2183*4882a593Smuzhiyun 	}
2184*4882a593Smuzhiyun 	ha = rsp->hw;
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	reg = &ha->iobase->isp82;
2187*4882a593Smuzhiyun 	spin_lock_irqsave(&ha->hardware_lock, flags);
2188*4882a593Smuzhiyun 	vha = pci_get_drvdata(ha->pdev);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	host_int = rd_reg_dword(&reg->host_int);
2191*4882a593Smuzhiyun 	if (qla2x00_check_reg32_for_disconnect(vha, host_int))
2192*4882a593Smuzhiyun 		goto out;
2193*4882a593Smuzhiyun 	if (host_int) {
2194*4882a593Smuzhiyun 		stat = rd_reg_dword(&reg->host_status);
2195*4882a593Smuzhiyun 		switch (stat & 0xff) {
2196*4882a593Smuzhiyun 		case 0x1:
2197*4882a593Smuzhiyun 		case 0x2:
2198*4882a593Smuzhiyun 		case 0x10:
2199*4882a593Smuzhiyun 		case 0x11:
2200*4882a593Smuzhiyun 			qla82xx_mbx_completion(vha, MSW(stat));
2201*4882a593Smuzhiyun 			status |= MBX_INTERRUPT;
2202*4882a593Smuzhiyun 			break;
2203*4882a593Smuzhiyun 		case 0x12:
2204*4882a593Smuzhiyun 			mb[0] = MSW(stat);
2205*4882a593Smuzhiyun 			mb[1] = rd_reg_word(&reg->mailbox_out[1]);
2206*4882a593Smuzhiyun 			mb[2] = rd_reg_word(&reg->mailbox_out[2]);
2207*4882a593Smuzhiyun 			mb[3] = rd_reg_word(&reg->mailbox_out[3]);
2208*4882a593Smuzhiyun 			qla2x00_async_event(vha, rsp, mb);
2209*4882a593Smuzhiyun 			break;
2210*4882a593Smuzhiyun 		case 0x13:
2211*4882a593Smuzhiyun 			qla24xx_process_response_queue(vha, rsp);
2212*4882a593Smuzhiyun 			break;
2213*4882a593Smuzhiyun 		default:
2214*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb013,
2215*4882a593Smuzhiyun 			    "Unrecognized interrupt type (%d).\n",
2216*4882a593Smuzhiyun 			    stat * 0xff);
2217*4882a593Smuzhiyun 			break;
2218*4882a593Smuzhiyun 		}
2219*4882a593Smuzhiyun 		wrt_reg_dword(&reg->host_int, 0);
2220*4882a593Smuzhiyun 	}
2221*4882a593Smuzhiyun out:
2222*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun void
qla82xx_enable_intrs(struct qla_hw_data * ha)2226*4882a593Smuzhiyun qla82xx_enable_intrs(struct qla_hw_data *ha)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	qla82xx_mbx_intr_enable(vha);
2231*4882a593Smuzhiyun 	spin_lock_irq(&ha->hardware_lock);
2232*4882a593Smuzhiyun 	if (IS_QLA8044(ha))
2233*4882a593Smuzhiyun 		qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0);
2234*4882a593Smuzhiyun 	else
2235*4882a593Smuzhiyun 		qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
2236*4882a593Smuzhiyun 	spin_unlock_irq(&ha->hardware_lock);
2237*4882a593Smuzhiyun 	ha->interrupts_on = 1;
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun void
qla82xx_disable_intrs(struct qla_hw_data * ha)2241*4882a593Smuzhiyun qla82xx_disable_intrs(struct qla_hw_data *ha)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	if (ha->interrupts_on)
2246*4882a593Smuzhiyun 		qla82xx_mbx_intr_disable(vha);
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	spin_lock_irq(&ha->hardware_lock);
2249*4882a593Smuzhiyun 	if (IS_QLA8044(ha))
2250*4882a593Smuzhiyun 		qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1);
2251*4882a593Smuzhiyun 	else
2252*4882a593Smuzhiyun 		qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
2253*4882a593Smuzhiyun 	spin_unlock_irq(&ha->hardware_lock);
2254*4882a593Smuzhiyun 	ha->interrupts_on = 0;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun 
qla82xx_init_flags(struct qla_hw_data * ha)2257*4882a593Smuzhiyun void qla82xx_init_flags(struct qla_hw_data *ha)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun 	struct qla82xx_legacy_intr_set *nx_legacy_intr;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	/* ISP 8021 initializations */
2262*4882a593Smuzhiyun 	rwlock_init(&ha->hw_lock);
2263*4882a593Smuzhiyun 	ha->qdr_sn_window = -1;
2264*4882a593Smuzhiyun 	ha->ddr_mn_window = -1;
2265*4882a593Smuzhiyun 	ha->curr_window = 255;
2266*4882a593Smuzhiyun 	ha->portnum = PCI_FUNC(ha->pdev->devfn);
2267*4882a593Smuzhiyun 	nx_legacy_intr = &legacy_intr[ha->portnum];
2268*4882a593Smuzhiyun 	ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
2269*4882a593Smuzhiyun 	ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
2270*4882a593Smuzhiyun 	ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
2271*4882a593Smuzhiyun 	ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun static inline void
qla82xx_set_idc_version(scsi_qla_host_t * vha)2275*4882a593Smuzhiyun qla82xx_set_idc_version(scsi_qla_host_t *vha)
2276*4882a593Smuzhiyun {
2277*4882a593Smuzhiyun 	int idc_ver;
2278*4882a593Smuzhiyun 	uint32_t drv_active;
2279*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2282*4882a593Smuzhiyun 	if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
2283*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
2284*4882a593Smuzhiyun 		    QLA82XX_IDC_VERSION);
2285*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb082,
2286*4882a593Smuzhiyun 		    "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
2287*4882a593Smuzhiyun 	} else {
2288*4882a593Smuzhiyun 		idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
2289*4882a593Smuzhiyun 		if (idc_ver != QLA82XX_IDC_VERSION)
2290*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0xb083,
2291*4882a593Smuzhiyun 			    "qla2xxx driver IDC version %d is not compatible "
2292*4882a593Smuzhiyun 			    "with IDC version %d of the other drivers\n",
2293*4882a593Smuzhiyun 			    QLA82XX_IDC_VERSION, idc_ver);
2294*4882a593Smuzhiyun 	}
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun inline void
qla82xx_set_drv_active(scsi_qla_host_t * vha)2298*4882a593Smuzhiyun qla82xx_set_drv_active(scsi_qla_host_t *vha)
2299*4882a593Smuzhiyun {
2300*4882a593Smuzhiyun 	uint32_t drv_active;
2301*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	/* If reset value is all FF's, initialize DRV_ACTIVE */
2306*4882a593Smuzhiyun 	if (drv_active == 0xffffffff) {
2307*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
2308*4882a593Smuzhiyun 			QLA82XX_DRV_NOT_ACTIVE);
2309*4882a593Smuzhiyun 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2310*4882a593Smuzhiyun 	}
2311*4882a593Smuzhiyun 	drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
2312*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun inline void
qla82xx_clear_drv_active(struct qla_hw_data * ha)2316*4882a593Smuzhiyun qla82xx_clear_drv_active(struct qla_hw_data *ha)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun 	uint32_t drv_active;
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2321*4882a593Smuzhiyun 	drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
2322*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun static inline int
qla82xx_need_reset(struct qla_hw_data * ha)2326*4882a593Smuzhiyun qla82xx_need_reset(struct qla_hw_data *ha)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun 	uint32_t drv_state;
2329*4882a593Smuzhiyun 	int rval;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	if (ha->flags.nic_core_reset_owner)
2332*4882a593Smuzhiyun 		return 1;
2333*4882a593Smuzhiyun 	else {
2334*4882a593Smuzhiyun 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2335*4882a593Smuzhiyun 		rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
2336*4882a593Smuzhiyun 		return rval;
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun static inline void
qla82xx_set_rst_ready(struct qla_hw_data * ha)2341*4882a593Smuzhiyun qla82xx_set_rst_ready(struct qla_hw_data *ha)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun 	uint32_t drv_state;
2344*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/* If reset value is all FF's, initialize DRV_STATE */
2349*4882a593Smuzhiyun 	if (drv_state == 0xffffffff) {
2350*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
2351*4882a593Smuzhiyun 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2352*4882a593Smuzhiyun 	}
2353*4882a593Smuzhiyun 	drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
2354*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x00bb,
2355*4882a593Smuzhiyun 	    "drv_state = 0x%08x.\n", drv_state);
2356*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
2357*4882a593Smuzhiyun }
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun static inline void
qla82xx_clear_rst_ready(struct qla_hw_data * ha)2360*4882a593Smuzhiyun qla82xx_clear_rst_ready(struct qla_hw_data *ha)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun 	uint32_t drv_state;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2365*4882a593Smuzhiyun 	drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
2366*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun static inline void
qla82xx_set_qsnt_ready(struct qla_hw_data * ha)2370*4882a593Smuzhiyun qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun 	uint32_t qsnt_state;
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2375*4882a593Smuzhiyun 	qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
2376*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun void
qla82xx_clear_qsnt_ready(scsi_qla_host_t * vha)2380*4882a593Smuzhiyun qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
2381*4882a593Smuzhiyun {
2382*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2383*4882a593Smuzhiyun 	uint32_t qsnt_state;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2386*4882a593Smuzhiyun 	qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
2387*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun static int
qla82xx_load_fw(scsi_qla_host_t * vha)2391*4882a593Smuzhiyun qla82xx_load_fw(scsi_qla_host_t *vha)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun 	int rst;
2394*4882a593Smuzhiyun 	struct fw_blob *blob;
2395*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 	if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
2398*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x009f,
2399*4882a593Smuzhiyun 		    "Error during CRB initialization.\n");
2400*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
2401*4882a593Smuzhiyun 	}
2402*4882a593Smuzhiyun 	udelay(500);
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	/* Bring QM and CAMRAM out of reset */
2405*4882a593Smuzhiyun 	rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
2406*4882a593Smuzhiyun 	rst &= ~((1 << 28) | (1 << 24));
2407*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	/*
2410*4882a593Smuzhiyun 	 * FW Load priority:
2411*4882a593Smuzhiyun 	 * 1) Operational firmware residing in flash.
2412*4882a593Smuzhiyun 	 * 2) Firmware via request-firmware interface (.bin file).
2413*4882a593Smuzhiyun 	 */
2414*4882a593Smuzhiyun 	if (ql2xfwloadbin == 2)
2415*4882a593Smuzhiyun 		goto try_blob_fw;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x00a0,
2418*4882a593Smuzhiyun 	    "Attempting to load firmware from flash.\n");
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
2421*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x00a1,
2422*4882a593Smuzhiyun 		    "Firmware loaded successfully from flash.\n");
2423*4882a593Smuzhiyun 		return QLA_SUCCESS;
2424*4882a593Smuzhiyun 	} else {
2425*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x0108,
2426*4882a593Smuzhiyun 		    "Firmware load from flash failed.\n");
2427*4882a593Smuzhiyun 	}
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun try_blob_fw:
2430*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x00a2,
2431*4882a593Smuzhiyun 	    "Attempting to load firmware from blob.\n");
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	/* Load firmware blob. */
2434*4882a593Smuzhiyun 	blob = ha->hablob = qla2x00_request_firmware(vha);
2435*4882a593Smuzhiyun 	if (!blob) {
2436*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x00a3,
2437*4882a593Smuzhiyun 		    "Firmware image not present.\n");
2438*4882a593Smuzhiyun 		goto fw_load_failed;
2439*4882a593Smuzhiyun 	}
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	/* Validating firmware blob */
2442*4882a593Smuzhiyun 	if (qla82xx_validate_firmware_blob(vha,
2443*4882a593Smuzhiyun 		QLA82XX_FLASH_ROMIMAGE)) {
2444*4882a593Smuzhiyun 		/* Fallback to URI format */
2445*4882a593Smuzhiyun 		if (qla82xx_validate_firmware_blob(vha,
2446*4882a593Smuzhiyun 			QLA82XX_UNIFIED_ROMIMAGE)) {
2447*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x00a4,
2448*4882a593Smuzhiyun 			    "No valid firmware image found.\n");
2449*4882a593Smuzhiyun 			return QLA_FUNCTION_FAILED;
2450*4882a593Smuzhiyun 		}
2451*4882a593Smuzhiyun 	}
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
2454*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x00a5,
2455*4882a593Smuzhiyun 		    "Firmware loaded successfully from binary blob.\n");
2456*4882a593Smuzhiyun 		return QLA_SUCCESS;
2457*4882a593Smuzhiyun 	}
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	ql_log(ql_log_fatal, vha, 0x00a6,
2460*4882a593Smuzhiyun 	       "Firmware load failed for binary blob.\n");
2461*4882a593Smuzhiyun 	blob->fw = NULL;
2462*4882a593Smuzhiyun 	blob = NULL;
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun fw_load_failed:
2465*4882a593Smuzhiyun 	return QLA_FUNCTION_FAILED;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun int
qla82xx_start_firmware(scsi_qla_host_t * vha)2469*4882a593Smuzhiyun qla82xx_start_firmware(scsi_qla_host_t *vha)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun 	uint16_t      lnk;
2472*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	/* scrub dma mask expansion register */
2475*4882a593Smuzhiyun 	qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	/* Put both the PEG CMD and RCV PEG to default state
2478*4882a593Smuzhiyun 	 * of 0 before resetting the hardware
2479*4882a593Smuzhiyun 	 */
2480*4882a593Smuzhiyun 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
2481*4882a593Smuzhiyun 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	/* Overwrite stale initialization register values */
2484*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
2485*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
2488*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x00a7,
2489*4882a593Smuzhiyun 		    "Error trying to start fw.\n");
2490*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
2491*4882a593Smuzhiyun 	}
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 	/* Handshake with the card before we register the devices. */
2494*4882a593Smuzhiyun 	if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
2495*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x00aa,
2496*4882a593Smuzhiyun 		    "Error during card handshake.\n");
2497*4882a593Smuzhiyun 		return QLA_FUNCTION_FAILED;
2498*4882a593Smuzhiyun 	}
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun 	/* Negotiated Link width */
2501*4882a593Smuzhiyun 	pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
2502*4882a593Smuzhiyun 	ha->link_width = (lnk >> 4) & 0x3f;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	/* Synchronize with Receive peg */
2505*4882a593Smuzhiyun 	return qla82xx_check_rcvpeg_state(ha);
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun static __le32 *
qla82xx_read_flash_data(scsi_qla_host_t * vha,__le32 * dwptr,uint32_t faddr,uint32_t length)2509*4882a593Smuzhiyun qla82xx_read_flash_data(scsi_qla_host_t *vha, __le32 *dwptr, uint32_t faddr,
2510*4882a593Smuzhiyun 	uint32_t length)
2511*4882a593Smuzhiyun {
2512*4882a593Smuzhiyun 	uint32_t i;
2513*4882a593Smuzhiyun 	uint32_t val;
2514*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	/* Dword reads to flash. */
2517*4882a593Smuzhiyun 	for (i = 0; i < length/4; i++, faddr += 4) {
2518*4882a593Smuzhiyun 		if (qla82xx_rom_fast_read(ha, faddr, &val)) {
2519*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x0106,
2520*4882a593Smuzhiyun 			    "Do ROM fast read failed.\n");
2521*4882a593Smuzhiyun 			goto done_read;
2522*4882a593Smuzhiyun 		}
2523*4882a593Smuzhiyun 		dwptr[i] = cpu_to_le32(val);
2524*4882a593Smuzhiyun 	}
2525*4882a593Smuzhiyun done_read:
2526*4882a593Smuzhiyun 	return dwptr;
2527*4882a593Smuzhiyun }
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun static int
qla82xx_unprotect_flash(struct qla_hw_data * ha)2530*4882a593Smuzhiyun qla82xx_unprotect_flash(struct qla_hw_data *ha)
2531*4882a593Smuzhiyun {
2532*4882a593Smuzhiyun 	int ret;
2533*4882a593Smuzhiyun 	uint32_t val;
2534*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	ret = ql82xx_rom_lock_d(ha);
2537*4882a593Smuzhiyun 	if (ret < 0) {
2538*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb014,
2539*4882a593Smuzhiyun 		    "ROM Lock failed.\n");
2540*4882a593Smuzhiyun 		return ret;
2541*4882a593Smuzhiyun 	}
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	ret = qla82xx_read_status_reg(ha, &val);
2544*4882a593Smuzhiyun 	if (ret < 0)
2545*4882a593Smuzhiyun 		goto done_unprotect;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	val &= ~(BLOCK_PROTECT_BITS << 2);
2548*4882a593Smuzhiyun 	ret = qla82xx_write_status_reg(ha, val);
2549*4882a593Smuzhiyun 	if (ret < 0) {
2550*4882a593Smuzhiyun 		val |= (BLOCK_PROTECT_BITS << 2);
2551*4882a593Smuzhiyun 		qla82xx_write_status_reg(ha, val);
2552*4882a593Smuzhiyun 	}
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	if (qla82xx_write_disable_flash(ha) != 0)
2555*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb015,
2556*4882a593Smuzhiyun 		    "Write disable failed.\n");
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun done_unprotect:
2559*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
2560*4882a593Smuzhiyun 	return ret;
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun static int
qla82xx_protect_flash(struct qla_hw_data * ha)2564*4882a593Smuzhiyun qla82xx_protect_flash(struct qla_hw_data *ha)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun 	int ret;
2567*4882a593Smuzhiyun 	uint32_t val;
2568*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	ret = ql82xx_rom_lock_d(ha);
2571*4882a593Smuzhiyun 	if (ret < 0) {
2572*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb016,
2573*4882a593Smuzhiyun 		    "ROM Lock failed.\n");
2574*4882a593Smuzhiyun 		return ret;
2575*4882a593Smuzhiyun 	}
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	ret = qla82xx_read_status_reg(ha, &val);
2578*4882a593Smuzhiyun 	if (ret < 0)
2579*4882a593Smuzhiyun 		goto done_protect;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	val |= (BLOCK_PROTECT_BITS << 2);
2582*4882a593Smuzhiyun 	/* LOCK all sectors */
2583*4882a593Smuzhiyun 	ret = qla82xx_write_status_reg(ha, val);
2584*4882a593Smuzhiyun 	if (ret < 0)
2585*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb017,
2586*4882a593Smuzhiyun 		    "Write status register failed.\n");
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	if (qla82xx_write_disable_flash(ha) != 0)
2589*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb018,
2590*4882a593Smuzhiyun 		    "Write disable failed.\n");
2591*4882a593Smuzhiyun done_protect:
2592*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
2593*4882a593Smuzhiyun 	return ret;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun static int
qla82xx_erase_sector(struct qla_hw_data * ha,int addr)2597*4882a593Smuzhiyun qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
2598*4882a593Smuzhiyun {
2599*4882a593Smuzhiyun 	int ret = 0;
2600*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	ret = ql82xx_rom_lock_d(ha);
2603*4882a593Smuzhiyun 	if (ret < 0) {
2604*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb019,
2605*4882a593Smuzhiyun 		    "ROM Lock failed.\n");
2606*4882a593Smuzhiyun 		return ret;
2607*4882a593Smuzhiyun 	}
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	qla82xx_flash_set_write_enable(ha);
2610*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
2611*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
2612*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	if (qla82xx_wait_rom_done(ha)) {
2615*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb01a,
2616*4882a593Smuzhiyun 		    "Error waiting for rom done.\n");
2617*4882a593Smuzhiyun 		ret = -1;
2618*4882a593Smuzhiyun 		goto done;
2619*4882a593Smuzhiyun 	}
2620*4882a593Smuzhiyun 	ret = qla82xx_flash_wait_write_finish(ha);
2621*4882a593Smuzhiyun done:
2622*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
2623*4882a593Smuzhiyun 	return ret;
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun /*
2627*4882a593Smuzhiyun  * Address and length are byte address
2628*4882a593Smuzhiyun  */
2629*4882a593Smuzhiyun void *
qla82xx_read_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2630*4882a593Smuzhiyun qla82xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
2631*4882a593Smuzhiyun 	uint32_t offset, uint32_t length)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
2634*4882a593Smuzhiyun 	qla82xx_read_flash_data(vha, buf, offset, length);
2635*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
2636*4882a593Smuzhiyun 	return buf;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun static int
qla82xx_write_flash_data(struct scsi_qla_host * vha,__le32 * dwptr,uint32_t faddr,uint32_t dwords)2640*4882a593Smuzhiyun qla82xx_write_flash_data(struct scsi_qla_host *vha, __le32 *dwptr,
2641*4882a593Smuzhiyun 	uint32_t faddr, uint32_t dwords)
2642*4882a593Smuzhiyun {
2643*4882a593Smuzhiyun 	int ret;
2644*4882a593Smuzhiyun 	uint32_t liter;
2645*4882a593Smuzhiyun 	uint32_t rest_addr;
2646*4882a593Smuzhiyun 	dma_addr_t optrom_dma;
2647*4882a593Smuzhiyun 	void *optrom = NULL;
2648*4882a593Smuzhiyun 	int page_mode = 0;
2649*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	ret = -1;
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	/* Prepare burst-capable write on supported ISPs. */
2654*4882a593Smuzhiyun 	if (page_mode && !(faddr & 0xfff) &&
2655*4882a593Smuzhiyun 	    dwords > OPTROM_BURST_DWORDS) {
2656*4882a593Smuzhiyun 		optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
2657*4882a593Smuzhiyun 		    &optrom_dma, GFP_KERNEL);
2658*4882a593Smuzhiyun 		if (!optrom) {
2659*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb01b,
2660*4882a593Smuzhiyun 			    "Unable to allocate memory "
2661*4882a593Smuzhiyun 			    "for optrom burst write (%x KB).\n",
2662*4882a593Smuzhiyun 			    OPTROM_BURST_SIZE / 1024);
2663*4882a593Smuzhiyun 		}
2664*4882a593Smuzhiyun 	}
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	rest_addr = ha->fdt_block_size - 1;
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	ret = qla82xx_unprotect_flash(ha);
2669*4882a593Smuzhiyun 	if (ret) {
2670*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb01c,
2671*4882a593Smuzhiyun 		    "Unable to unprotect flash for update.\n");
2672*4882a593Smuzhiyun 		goto write_done;
2673*4882a593Smuzhiyun 	}
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
2676*4882a593Smuzhiyun 		/* Are we at the beginning of a sector? */
2677*4882a593Smuzhiyun 		if ((faddr & rest_addr) == 0) {
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 			ret = qla82xx_erase_sector(ha, faddr);
2680*4882a593Smuzhiyun 			if (ret) {
2681*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xb01d,
2682*4882a593Smuzhiyun 				    "Unable to erase sector: address=%x.\n",
2683*4882a593Smuzhiyun 				    faddr);
2684*4882a593Smuzhiyun 				break;
2685*4882a593Smuzhiyun 			}
2686*4882a593Smuzhiyun 		}
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 		/* Go with burst-write. */
2689*4882a593Smuzhiyun 		if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
2690*4882a593Smuzhiyun 			/* Copy data to DMA'ble buffer. */
2691*4882a593Smuzhiyun 			memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 			ret = qla2x00_load_ram(vha, optrom_dma,
2694*4882a593Smuzhiyun 			    (ha->flash_data_off | faddr),
2695*4882a593Smuzhiyun 			    OPTROM_BURST_DWORDS);
2696*4882a593Smuzhiyun 			if (ret != QLA_SUCCESS) {
2697*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xb01e,
2698*4882a593Smuzhiyun 				    "Unable to burst-write optrom segment "
2699*4882a593Smuzhiyun 				    "(%x/%x/%llx).\n", ret,
2700*4882a593Smuzhiyun 				    (ha->flash_data_off | faddr),
2701*4882a593Smuzhiyun 				    (unsigned long long)optrom_dma);
2702*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xb01f,
2703*4882a593Smuzhiyun 				    "Reverting to slow-write.\n");
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 				dma_free_coherent(&ha->pdev->dev,
2706*4882a593Smuzhiyun 				    OPTROM_BURST_SIZE, optrom, optrom_dma);
2707*4882a593Smuzhiyun 				optrom = NULL;
2708*4882a593Smuzhiyun 			} else {
2709*4882a593Smuzhiyun 				liter += OPTROM_BURST_DWORDS - 1;
2710*4882a593Smuzhiyun 				faddr += OPTROM_BURST_DWORDS - 1;
2711*4882a593Smuzhiyun 				dwptr += OPTROM_BURST_DWORDS - 1;
2712*4882a593Smuzhiyun 				continue;
2713*4882a593Smuzhiyun 			}
2714*4882a593Smuzhiyun 		}
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 		ret = qla82xx_write_flash_dword(ha, faddr,
2717*4882a593Smuzhiyun 						le32_to_cpu(*dwptr));
2718*4882a593Smuzhiyun 		if (ret) {
2719*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb020,
2720*4882a593Smuzhiyun 			    "Unable to program flash address=%x data=%x.\n",
2721*4882a593Smuzhiyun 			    faddr, *dwptr);
2722*4882a593Smuzhiyun 			break;
2723*4882a593Smuzhiyun 		}
2724*4882a593Smuzhiyun 	}
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	ret = qla82xx_protect_flash(ha);
2727*4882a593Smuzhiyun 	if (ret)
2728*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb021,
2729*4882a593Smuzhiyun 		    "Unable to protect flash after update.\n");
2730*4882a593Smuzhiyun write_done:
2731*4882a593Smuzhiyun 	if (optrom)
2732*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev,
2733*4882a593Smuzhiyun 		    OPTROM_BURST_SIZE, optrom, optrom_dma);
2734*4882a593Smuzhiyun 	return ret;
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun int
qla82xx_write_optrom_data(struct scsi_qla_host * vha,void * buf,uint32_t offset,uint32_t length)2738*4882a593Smuzhiyun qla82xx_write_optrom_data(struct scsi_qla_host *vha, void *buf,
2739*4882a593Smuzhiyun 	uint32_t offset, uint32_t length)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun 	int rval;
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	/* Suspend HBA. */
2744*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
2745*4882a593Smuzhiyun 	rval = qla82xx_write_flash_data(vha, buf, offset, length >> 2);
2746*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun 	/* Convert return ISP82xx to generic */
2749*4882a593Smuzhiyun 	if (rval)
2750*4882a593Smuzhiyun 		rval = QLA_FUNCTION_FAILED;
2751*4882a593Smuzhiyun 	else
2752*4882a593Smuzhiyun 		rval = QLA_SUCCESS;
2753*4882a593Smuzhiyun 	return rval;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun void
qla82xx_start_iocbs(scsi_qla_host_t * vha)2757*4882a593Smuzhiyun qla82xx_start_iocbs(scsi_qla_host_t *vha)
2758*4882a593Smuzhiyun {
2759*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2760*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
2761*4882a593Smuzhiyun 	uint32_t dbval;
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 	/* Adjust ring index. */
2764*4882a593Smuzhiyun 	req->ring_index++;
2765*4882a593Smuzhiyun 	if (req->ring_index == req->length) {
2766*4882a593Smuzhiyun 		req->ring_index = 0;
2767*4882a593Smuzhiyun 		req->ring_ptr = req->ring;
2768*4882a593Smuzhiyun 	} else
2769*4882a593Smuzhiyun 		req->ring_ptr++;
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	dbval = 0x04 | (ha->portnum << 5);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	dbval = dbval | (req->id << 8) | (req->ring_index << 16);
2774*4882a593Smuzhiyun 	if (ql2xdbwr)
2775*4882a593Smuzhiyun 		qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval);
2776*4882a593Smuzhiyun 	else {
2777*4882a593Smuzhiyun 		wrt_reg_dword(ha->nxdb_wr_ptr, dbval);
2778*4882a593Smuzhiyun 		wmb();
2779*4882a593Smuzhiyun 		while (rd_reg_dword(ha->nxdb_rd_ptr) != dbval) {
2780*4882a593Smuzhiyun 			wrt_reg_dword(ha->nxdb_wr_ptr, dbval);
2781*4882a593Smuzhiyun 			wmb();
2782*4882a593Smuzhiyun 		}
2783*4882a593Smuzhiyun 	}
2784*4882a593Smuzhiyun }
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun static void
qla82xx_rom_lock_recovery(struct qla_hw_data * ha)2787*4882a593Smuzhiyun qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
2788*4882a593Smuzhiyun {
2789*4882a593Smuzhiyun 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2790*4882a593Smuzhiyun 	uint32_t lock_owner = 0;
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun 	if (qla82xx_rom_lock(ha)) {
2793*4882a593Smuzhiyun 		lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
2794*4882a593Smuzhiyun 		/* Someone else is holding the lock. */
2795*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb022,
2796*4882a593Smuzhiyun 		    "Resetting rom_lock, Lock Owner %u.\n", lock_owner);
2797*4882a593Smuzhiyun 	}
2798*4882a593Smuzhiyun 	/*
2799*4882a593Smuzhiyun 	 * Either we got the lock, or someone
2800*4882a593Smuzhiyun 	 * else died while holding it.
2801*4882a593Smuzhiyun 	 * In either case, unlock.
2802*4882a593Smuzhiyun 	 */
2803*4882a593Smuzhiyun 	qla82xx_rom_unlock(ha);
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun /*
2807*4882a593Smuzhiyun  * qla82xx_device_bootstrap
2808*4882a593Smuzhiyun  *    Initialize device, set DEV_READY, start fw
2809*4882a593Smuzhiyun  *
2810*4882a593Smuzhiyun  * Note:
2811*4882a593Smuzhiyun  *      IDC lock must be held upon entry
2812*4882a593Smuzhiyun  *
2813*4882a593Smuzhiyun  * Return:
2814*4882a593Smuzhiyun  *    Success : 0
2815*4882a593Smuzhiyun  *    Failed  : 1
2816*4882a593Smuzhiyun  */
2817*4882a593Smuzhiyun static int
qla82xx_device_bootstrap(scsi_qla_host_t * vha)2818*4882a593Smuzhiyun qla82xx_device_bootstrap(scsi_qla_host_t *vha)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
2821*4882a593Smuzhiyun 	int i;
2822*4882a593Smuzhiyun 	uint32_t old_count, count;
2823*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2824*4882a593Smuzhiyun 	int need_reset = 0;
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	need_reset = qla82xx_need_reset(ha);
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun 	if (need_reset) {
2829*4882a593Smuzhiyun 		/* We are trying to perform a recovery here. */
2830*4882a593Smuzhiyun 		if (ha->flags.isp82xx_fw_hung)
2831*4882a593Smuzhiyun 			qla82xx_rom_lock_recovery(ha);
2832*4882a593Smuzhiyun 	} else  {
2833*4882a593Smuzhiyun 		old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2834*4882a593Smuzhiyun 		for (i = 0; i < 10; i++) {
2835*4882a593Smuzhiyun 			msleep(200);
2836*4882a593Smuzhiyun 			count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2837*4882a593Smuzhiyun 			if (count != old_count) {
2838*4882a593Smuzhiyun 				rval = QLA_SUCCESS;
2839*4882a593Smuzhiyun 				goto dev_ready;
2840*4882a593Smuzhiyun 			}
2841*4882a593Smuzhiyun 		}
2842*4882a593Smuzhiyun 		qla82xx_rom_lock_recovery(ha);
2843*4882a593Smuzhiyun 	}
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	/* set to DEV_INITIALIZING */
2846*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x009e,
2847*4882a593Smuzhiyun 	    "HW State: INITIALIZING.\n");
2848*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
2851*4882a593Smuzhiyun 	rval = qla82xx_start_firmware(vha);
2852*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS) {
2855*4882a593Smuzhiyun 		ql_log(ql_log_fatal, vha, 0x00ad,
2856*4882a593Smuzhiyun 		    "HW State: FAILED.\n");
2857*4882a593Smuzhiyun 		qla82xx_clear_drv_active(ha);
2858*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
2859*4882a593Smuzhiyun 		return rval;
2860*4882a593Smuzhiyun 	}
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun dev_ready:
2863*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x00ae,
2864*4882a593Smuzhiyun 	    "HW State: READY.\n");
2865*4882a593Smuzhiyun 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	return QLA_SUCCESS;
2868*4882a593Smuzhiyun }
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun /*
2871*4882a593Smuzhiyun * qla82xx_need_qsnt_handler
2872*4882a593Smuzhiyun *    Code to start quiescence sequence
2873*4882a593Smuzhiyun *
2874*4882a593Smuzhiyun * Note:
2875*4882a593Smuzhiyun *      IDC lock must be held upon entry
2876*4882a593Smuzhiyun *
2877*4882a593Smuzhiyun * Return: void
2878*4882a593Smuzhiyun */
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun static void
qla82xx_need_qsnt_handler(scsi_qla_host_t * vha)2881*4882a593Smuzhiyun qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
2882*4882a593Smuzhiyun {
2883*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2884*4882a593Smuzhiyun 	uint32_t dev_state, drv_state, drv_active;
2885*4882a593Smuzhiyun 	unsigned long reset_timeout;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	if (vha->flags.online) {
2888*4882a593Smuzhiyun 		/*Block any further I/O and wait for pending cmnds to complete*/
2889*4882a593Smuzhiyun 		qla2x00_quiesce_io(vha);
2890*4882a593Smuzhiyun 	}
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	/* Set the quiescence ready bit */
2893*4882a593Smuzhiyun 	qla82xx_set_qsnt_ready(ha);
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	/*wait for 30 secs for other functions to ack */
2896*4882a593Smuzhiyun 	reset_timeout = jiffies + (30 * HZ);
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2899*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2900*4882a593Smuzhiyun 	/* Its 2 that is written when qsnt is acked, moving one bit */
2901*4882a593Smuzhiyun 	drv_active = drv_active << 0x01;
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	while (drv_state != drv_active) {
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 		if (time_after_eq(jiffies, reset_timeout)) {
2906*4882a593Smuzhiyun 			/* quiescence timeout, other functions didn't ack
2907*4882a593Smuzhiyun 			 * changing the state to DEV_READY
2908*4882a593Smuzhiyun 			 */
2909*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0xb023,
2910*4882a593Smuzhiyun 			    "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
2911*4882a593Smuzhiyun 			    "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
2912*4882a593Smuzhiyun 			    drv_active, drv_state);
2913*4882a593Smuzhiyun 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
2914*4882a593Smuzhiyun 			    QLA8XXX_DEV_READY);
2915*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0xb025,
2916*4882a593Smuzhiyun 			    "HW State: DEV_READY.\n");
2917*4882a593Smuzhiyun 			qla82xx_idc_unlock(ha);
2918*4882a593Smuzhiyun 			qla2x00_perform_loop_resync(vha);
2919*4882a593Smuzhiyun 			qla82xx_idc_lock(ha);
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 			qla82xx_clear_qsnt_ready(vha);
2922*4882a593Smuzhiyun 			return;
2923*4882a593Smuzhiyun 		}
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
2926*4882a593Smuzhiyun 		msleep(1000);
2927*4882a593Smuzhiyun 		qla82xx_idc_lock(ha);
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2930*4882a593Smuzhiyun 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2931*4882a593Smuzhiyun 		drv_active = drv_active << 0x01;
2932*4882a593Smuzhiyun 	}
2933*4882a593Smuzhiyun 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2934*4882a593Smuzhiyun 	/* everyone acked so set the state to DEV_QUIESCENCE */
2935*4882a593Smuzhiyun 	if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
2936*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb026,
2937*4882a593Smuzhiyun 		    "HW State: DEV_QUIESCENT.\n");
2938*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
2939*4882a593Smuzhiyun 	}
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun /*
2943*4882a593Smuzhiyun * qla82xx_wait_for_state_change
2944*4882a593Smuzhiyun *    Wait for device state to change from given current state
2945*4882a593Smuzhiyun *
2946*4882a593Smuzhiyun * Note:
2947*4882a593Smuzhiyun *     IDC lock must not be held upon entry
2948*4882a593Smuzhiyun *
2949*4882a593Smuzhiyun * Return:
2950*4882a593Smuzhiyun *    Changed device state.
2951*4882a593Smuzhiyun */
2952*4882a593Smuzhiyun uint32_t
qla82xx_wait_for_state_change(scsi_qla_host_t * vha,uint32_t curr_state)2953*4882a593Smuzhiyun qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2956*4882a593Smuzhiyun 	uint32_t dev_state;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	do {
2959*4882a593Smuzhiyun 		msleep(1000);
2960*4882a593Smuzhiyun 		qla82xx_idc_lock(ha);
2961*4882a593Smuzhiyun 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2962*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
2963*4882a593Smuzhiyun 	} while (dev_state == curr_state);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	return dev_state;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun void
qla8xxx_dev_failed_handler(scsi_qla_host_t * vha)2969*4882a593Smuzhiyun qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	/* Disable the board */
2974*4882a593Smuzhiyun 	ql_log(ql_log_fatal, vha, 0x00b8,
2975*4882a593Smuzhiyun 	    "Disabling the board.\n");
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	if (IS_QLA82XX(ha)) {
2978*4882a593Smuzhiyun 		qla82xx_clear_drv_active(ha);
2979*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
2980*4882a593Smuzhiyun 	} else if (IS_QLA8044(ha)) {
2981*4882a593Smuzhiyun 		qla8044_clear_drv_active(ha);
2982*4882a593Smuzhiyun 		qla8044_idc_unlock(ha);
2983*4882a593Smuzhiyun 	}
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun 	/* Set DEV_FAILED flag to disable timer */
2986*4882a593Smuzhiyun 	vha->device_flags |= DFLG_DEV_FAILED;
2987*4882a593Smuzhiyun 	qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
2988*4882a593Smuzhiyun 	qla2x00_mark_all_devices_lost(vha);
2989*4882a593Smuzhiyun 	vha->flags.online = 0;
2990*4882a593Smuzhiyun 	vha->flags.init_done = 0;
2991*4882a593Smuzhiyun }
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun /*
2994*4882a593Smuzhiyun  * qla82xx_need_reset_handler
2995*4882a593Smuzhiyun  *    Code to start reset sequence
2996*4882a593Smuzhiyun  *
2997*4882a593Smuzhiyun  * Note:
2998*4882a593Smuzhiyun  *      IDC lock must be held upon entry
2999*4882a593Smuzhiyun  *
3000*4882a593Smuzhiyun  * Return:
3001*4882a593Smuzhiyun  *    Success : 0
3002*4882a593Smuzhiyun  *    Failed  : 1
3003*4882a593Smuzhiyun  */
3004*4882a593Smuzhiyun static void
qla82xx_need_reset_handler(scsi_qla_host_t * vha)3005*4882a593Smuzhiyun qla82xx_need_reset_handler(scsi_qla_host_t *vha)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun 	uint32_t dev_state, drv_state, drv_active;
3008*4882a593Smuzhiyun 	uint32_t active_mask = 0;
3009*4882a593Smuzhiyun 	unsigned long reset_timeout;
3010*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3011*4882a593Smuzhiyun 	struct req_que *req = ha->req_q_map[0];
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 	if (vha->flags.online) {
3014*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
3015*4882a593Smuzhiyun 		qla2x00_abort_isp_cleanup(vha);
3016*4882a593Smuzhiyun 		ha->isp_ops->get_flash_version(vha, req->ring);
3017*4882a593Smuzhiyun 		ha->isp_ops->nvram_config(vha);
3018*4882a593Smuzhiyun 		qla82xx_idc_lock(ha);
3019*4882a593Smuzhiyun 	}
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3022*4882a593Smuzhiyun 	if (!ha->flags.nic_core_reset_owner) {
3023*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb028,
3024*4882a593Smuzhiyun 		    "reset_acknowledged by 0x%x\n", ha->portnum);
3025*4882a593Smuzhiyun 		qla82xx_set_rst_ready(ha);
3026*4882a593Smuzhiyun 	} else {
3027*4882a593Smuzhiyun 		active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
3028*4882a593Smuzhiyun 		drv_active &= active_mask;
3029*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb029,
3030*4882a593Smuzhiyun 		    "active_mask: 0x%08x\n", active_mask);
3031*4882a593Smuzhiyun 	}
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	/* wait for 10 seconds for reset ack from all functions */
3034*4882a593Smuzhiyun 	reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3037*4882a593Smuzhiyun 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3038*4882a593Smuzhiyun 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb02a,
3041*4882a593Smuzhiyun 	    "drv_state: 0x%08x, drv_active: 0x%08x, "
3042*4882a593Smuzhiyun 	    "dev_state: 0x%08x, active_mask: 0x%08x\n",
3043*4882a593Smuzhiyun 	    drv_state, drv_active, dev_state, active_mask);
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	while (drv_state != drv_active &&
3046*4882a593Smuzhiyun 	    dev_state != QLA8XXX_DEV_INITIALIZING) {
3047*4882a593Smuzhiyun 		if (time_after_eq(jiffies, reset_timeout)) {
3048*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x00b5,
3049*4882a593Smuzhiyun 			    "Reset timeout.\n");
3050*4882a593Smuzhiyun 			break;
3051*4882a593Smuzhiyun 		}
3052*4882a593Smuzhiyun 		qla82xx_idc_unlock(ha);
3053*4882a593Smuzhiyun 		msleep(1000);
3054*4882a593Smuzhiyun 		qla82xx_idc_lock(ha);
3055*4882a593Smuzhiyun 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3056*4882a593Smuzhiyun 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3057*4882a593Smuzhiyun 		if (ha->flags.nic_core_reset_owner)
3058*4882a593Smuzhiyun 			drv_active &= active_mask;
3059*4882a593Smuzhiyun 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3060*4882a593Smuzhiyun 	}
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb02b,
3063*4882a593Smuzhiyun 	    "drv_state: 0x%08x, drv_active: 0x%08x, "
3064*4882a593Smuzhiyun 	    "dev_state: 0x%08x, active_mask: 0x%08x\n",
3065*4882a593Smuzhiyun 	    drv_state, drv_active, dev_state, active_mask);
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x00b6,
3068*4882a593Smuzhiyun 	    "Device state is 0x%x = %s.\n",
3069*4882a593Smuzhiyun 	    dev_state,
3070*4882a593Smuzhiyun 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
3071*4882a593Smuzhiyun 
3072*4882a593Smuzhiyun 	/* Force to DEV_COLD unless someone else is starting a reset */
3073*4882a593Smuzhiyun 	if (dev_state != QLA8XXX_DEV_INITIALIZING &&
3074*4882a593Smuzhiyun 	    dev_state != QLA8XXX_DEV_COLD) {
3075*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0x00b7,
3076*4882a593Smuzhiyun 		    "HW State: COLD/RE-INIT.\n");
3077*4882a593Smuzhiyun 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
3078*4882a593Smuzhiyun 		qla82xx_set_rst_ready(ha);
3079*4882a593Smuzhiyun 		if (ql2xmdenable) {
3080*4882a593Smuzhiyun 			if (qla82xx_md_collect(vha))
3081*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0xb02c,
3082*4882a593Smuzhiyun 				    "Minidump not collected.\n");
3083*4882a593Smuzhiyun 		} else
3084*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb04f,
3085*4882a593Smuzhiyun 			    "Minidump disabled.\n");
3086*4882a593Smuzhiyun 	}
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun int
qla82xx_check_md_needed(scsi_qla_host_t * vha)3090*4882a593Smuzhiyun qla82xx_check_md_needed(scsi_qla_host_t *vha)
3091*4882a593Smuzhiyun {
3092*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3093*4882a593Smuzhiyun 	uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
3094*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 	fw_major_version = ha->fw_major_version;
3097*4882a593Smuzhiyun 	fw_minor_version = ha->fw_minor_version;
3098*4882a593Smuzhiyun 	fw_subminor_version = ha->fw_subminor_version;
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 	rval = qla2x00_get_fw_version(vha);
3101*4882a593Smuzhiyun 	if (rval != QLA_SUCCESS)
3102*4882a593Smuzhiyun 		return rval;
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	if (ql2xmdenable) {
3105*4882a593Smuzhiyun 		if (!ha->fw_dumped) {
3106*4882a593Smuzhiyun 			if ((fw_major_version != ha->fw_major_version ||
3107*4882a593Smuzhiyun 			    fw_minor_version != ha->fw_minor_version ||
3108*4882a593Smuzhiyun 			    fw_subminor_version != ha->fw_subminor_version) ||
3109*4882a593Smuzhiyun 			    (ha->prev_minidump_failed)) {
3110*4882a593Smuzhiyun 				ql_dbg(ql_dbg_p3p, vha, 0xb02d,
3111*4882a593Smuzhiyun 				    "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n",
3112*4882a593Smuzhiyun 				    fw_major_version, fw_minor_version,
3113*4882a593Smuzhiyun 				    fw_subminor_version,
3114*4882a593Smuzhiyun 				    ha->fw_major_version,
3115*4882a593Smuzhiyun 				    ha->fw_minor_version,
3116*4882a593Smuzhiyun 				    ha->fw_subminor_version,
3117*4882a593Smuzhiyun 				    ha->prev_minidump_failed);
3118*4882a593Smuzhiyun 				/* Release MiniDump resources */
3119*4882a593Smuzhiyun 				qla82xx_md_free(vha);
3120*4882a593Smuzhiyun 				/* ALlocate MiniDump resources */
3121*4882a593Smuzhiyun 				qla82xx_md_prep(vha);
3122*4882a593Smuzhiyun 			}
3123*4882a593Smuzhiyun 		} else
3124*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0xb02e,
3125*4882a593Smuzhiyun 			    "Firmware dump available to retrieve\n");
3126*4882a593Smuzhiyun 	}
3127*4882a593Smuzhiyun 	return rval;
3128*4882a593Smuzhiyun }
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun static int
qla82xx_check_fw_alive(scsi_qla_host_t * vha)3132*4882a593Smuzhiyun qla82xx_check_fw_alive(scsi_qla_host_t *vha)
3133*4882a593Smuzhiyun {
3134*4882a593Smuzhiyun 	uint32_t fw_heartbeat_counter;
3135*4882a593Smuzhiyun 	int status = 0;
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
3138*4882a593Smuzhiyun 		QLA82XX_PEG_ALIVE_COUNTER);
3139*4882a593Smuzhiyun 	/* all 0xff, assume AER/EEH in progress, ignore */
3140*4882a593Smuzhiyun 	if (fw_heartbeat_counter == 0xffffffff) {
3141*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x6003,
3142*4882a593Smuzhiyun 		    "FW heartbeat counter is 0xffffffff, "
3143*4882a593Smuzhiyun 		    "returning status=%d.\n", status);
3144*4882a593Smuzhiyun 		return status;
3145*4882a593Smuzhiyun 	}
3146*4882a593Smuzhiyun 	if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
3147*4882a593Smuzhiyun 		vha->seconds_since_last_heartbeat++;
3148*4882a593Smuzhiyun 		/* FW not alive after 2 seconds */
3149*4882a593Smuzhiyun 		if (vha->seconds_since_last_heartbeat == 2) {
3150*4882a593Smuzhiyun 			vha->seconds_since_last_heartbeat = 0;
3151*4882a593Smuzhiyun 			status = 1;
3152*4882a593Smuzhiyun 		}
3153*4882a593Smuzhiyun 	} else
3154*4882a593Smuzhiyun 		vha->seconds_since_last_heartbeat = 0;
3155*4882a593Smuzhiyun 	vha->fw_heartbeat_counter = fw_heartbeat_counter;
3156*4882a593Smuzhiyun 	if (status)
3157*4882a593Smuzhiyun 		ql_dbg(ql_dbg_timer, vha, 0x6004,
3158*4882a593Smuzhiyun 		    "Returning status=%d.\n", status);
3159*4882a593Smuzhiyun 	return status;
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun /*
3163*4882a593Smuzhiyun  * qla82xx_device_state_handler
3164*4882a593Smuzhiyun  *	Main state handler
3165*4882a593Smuzhiyun  *
3166*4882a593Smuzhiyun  * Note:
3167*4882a593Smuzhiyun  *      IDC lock must be held upon entry
3168*4882a593Smuzhiyun  *
3169*4882a593Smuzhiyun  * Return:
3170*4882a593Smuzhiyun  *    Success : 0
3171*4882a593Smuzhiyun  *    Failed  : 1
3172*4882a593Smuzhiyun  */
3173*4882a593Smuzhiyun int
qla82xx_device_state_handler(scsi_qla_host_t * vha)3174*4882a593Smuzhiyun qla82xx_device_state_handler(scsi_qla_host_t *vha)
3175*4882a593Smuzhiyun {
3176*4882a593Smuzhiyun 	uint32_t dev_state;
3177*4882a593Smuzhiyun 	uint32_t old_dev_state;
3178*4882a593Smuzhiyun 	int rval = QLA_SUCCESS;
3179*4882a593Smuzhiyun 	unsigned long dev_init_timeout;
3180*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3181*4882a593Smuzhiyun 	int loopcount = 0;
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
3184*4882a593Smuzhiyun 	if (!vha->flags.init_done) {
3185*4882a593Smuzhiyun 		qla82xx_set_drv_active(vha);
3186*4882a593Smuzhiyun 		qla82xx_set_idc_version(vha);
3187*4882a593Smuzhiyun 	}
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3190*4882a593Smuzhiyun 	old_dev_state = dev_state;
3191*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0x009b,
3192*4882a593Smuzhiyun 	    "Device state is 0x%x = %s.\n",
3193*4882a593Smuzhiyun 	    dev_state,
3194*4882a593Smuzhiyun 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	/* wait for 30 seconds for device to go ready */
3197*4882a593Smuzhiyun 	dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	while (1) {
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 		if (time_after_eq(jiffies, dev_init_timeout)) {
3202*4882a593Smuzhiyun 			ql_log(ql_log_fatal, vha, 0x009c,
3203*4882a593Smuzhiyun 			    "Device init failed.\n");
3204*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
3205*4882a593Smuzhiyun 			break;
3206*4882a593Smuzhiyun 		}
3207*4882a593Smuzhiyun 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3208*4882a593Smuzhiyun 		if (old_dev_state != dev_state) {
3209*4882a593Smuzhiyun 			loopcount = 0;
3210*4882a593Smuzhiyun 			old_dev_state = dev_state;
3211*4882a593Smuzhiyun 		}
3212*4882a593Smuzhiyun 		if (loopcount < 5) {
3213*4882a593Smuzhiyun 			ql_log(ql_log_info, vha, 0x009d,
3214*4882a593Smuzhiyun 			    "Device state is 0x%x = %s.\n",
3215*4882a593Smuzhiyun 			    dev_state,
3216*4882a593Smuzhiyun 			    dev_state < MAX_STATES ? qdev_state(dev_state) :
3217*4882a593Smuzhiyun 			    "Unknown");
3218*4882a593Smuzhiyun 		}
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 		switch (dev_state) {
3221*4882a593Smuzhiyun 		case QLA8XXX_DEV_READY:
3222*4882a593Smuzhiyun 			ha->flags.nic_core_reset_owner = 0;
3223*4882a593Smuzhiyun 			goto rel_lock;
3224*4882a593Smuzhiyun 		case QLA8XXX_DEV_COLD:
3225*4882a593Smuzhiyun 			rval = qla82xx_device_bootstrap(vha);
3226*4882a593Smuzhiyun 			break;
3227*4882a593Smuzhiyun 		case QLA8XXX_DEV_INITIALIZING:
3228*4882a593Smuzhiyun 			qla82xx_idc_unlock(ha);
3229*4882a593Smuzhiyun 			msleep(1000);
3230*4882a593Smuzhiyun 			qla82xx_idc_lock(ha);
3231*4882a593Smuzhiyun 			break;
3232*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_RESET:
3233*4882a593Smuzhiyun 			if (!ql2xdontresethba)
3234*4882a593Smuzhiyun 				qla82xx_need_reset_handler(vha);
3235*4882a593Smuzhiyun 			else {
3236*4882a593Smuzhiyun 				qla82xx_idc_unlock(ha);
3237*4882a593Smuzhiyun 				msleep(1000);
3238*4882a593Smuzhiyun 				qla82xx_idc_lock(ha);
3239*4882a593Smuzhiyun 			}
3240*4882a593Smuzhiyun 			dev_init_timeout = jiffies +
3241*4882a593Smuzhiyun 			    (ha->fcoe_dev_init_timeout * HZ);
3242*4882a593Smuzhiyun 			break;
3243*4882a593Smuzhiyun 		case QLA8XXX_DEV_NEED_QUIESCENT:
3244*4882a593Smuzhiyun 			qla82xx_need_qsnt_handler(vha);
3245*4882a593Smuzhiyun 			/* Reset timeout value after quiescence handler */
3246*4882a593Smuzhiyun 			dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout
3247*4882a593Smuzhiyun 							 * HZ);
3248*4882a593Smuzhiyun 			break;
3249*4882a593Smuzhiyun 		case QLA8XXX_DEV_QUIESCENT:
3250*4882a593Smuzhiyun 			/* Owner will exit and other will wait for the state
3251*4882a593Smuzhiyun 			 * to get changed
3252*4882a593Smuzhiyun 			 */
3253*4882a593Smuzhiyun 			if (ha->flags.quiesce_owner)
3254*4882a593Smuzhiyun 				goto rel_lock;
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 			qla82xx_idc_unlock(ha);
3257*4882a593Smuzhiyun 			msleep(1000);
3258*4882a593Smuzhiyun 			qla82xx_idc_lock(ha);
3259*4882a593Smuzhiyun 
3260*4882a593Smuzhiyun 			/* Reset timeout value after quiescence handler */
3261*4882a593Smuzhiyun 			dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout
3262*4882a593Smuzhiyun 							 * HZ);
3263*4882a593Smuzhiyun 			break;
3264*4882a593Smuzhiyun 		case QLA8XXX_DEV_FAILED:
3265*4882a593Smuzhiyun 			qla8xxx_dev_failed_handler(vha);
3266*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
3267*4882a593Smuzhiyun 			goto exit;
3268*4882a593Smuzhiyun 		default:
3269*4882a593Smuzhiyun 			qla82xx_idc_unlock(ha);
3270*4882a593Smuzhiyun 			msleep(1000);
3271*4882a593Smuzhiyun 			qla82xx_idc_lock(ha);
3272*4882a593Smuzhiyun 		}
3273*4882a593Smuzhiyun 		loopcount++;
3274*4882a593Smuzhiyun 	}
3275*4882a593Smuzhiyun rel_lock:
3276*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
3277*4882a593Smuzhiyun exit:
3278*4882a593Smuzhiyun 	return rval;
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun 
qla82xx_check_temp(scsi_qla_host_t * vha)3281*4882a593Smuzhiyun static int qla82xx_check_temp(scsi_qla_host_t *vha)
3282*4882a593Smuzhiyun {
3283*4882a593Smuzhiyun 	uint32_t temp, temp_state, temp_val;
3284*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun 	temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
3287*4882a593Smuzhiyun 	temp_state = qla82xx_get_temp_state(temp);
3288*4882a593Smuzhiyun 	temp_val = qla82xx_get_temp_val(temp);
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun 	if (temp_state == QLA82XX_TEMP_PANIC) {
3291*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x600e,
3292*4882a593Smuzhiyun 		    "Device temperature %d degrees C exceeds "
3293*4882a593Smuzhiyun 		    " maximum allowed. Hardware has been shut down.\n",
3294*4882a593Smuzhiyun 		    temp_val);
3295*4882a593Smuzhiyun 		return 1;
3296*4882a593Smuzhiyun 	} else if (temp_state == QLA82XX_TEMP_WARN) {
3297*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x600f,
3298*4882a593Smuzhiyun 		    "Device temperature %d degrees C exceeds "
3299*4882a593Smuzhiyun 		    "operating range. Immediate action needed.\n",
3300*4882a593Smuzhiyun 		    temp_val);
3301*4882a593Smuzhiyun 	}
3302*4882a593Smuzhiyun 	return 0;
3303*4882a593Smuzhiyun }
3304*4882a593Smuzhiyun 
qla82xx_read_temperature(scsi_qla_host_t * vha)3305*4882a593Smuzhiyun int qla82xx_read_temperature(scsi_qla_host_t *vha)
3306*4882a593Smuzhiyun {
3307*4882a593Smuzhiyun 	uint32_t temp;
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE);
3310*4882a593Smuzhiyun 	return qla82xx_get_temp_val(temp);
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun 
qla82xx_clear_pending_mbx(scsi_qla_host_t * vha)3313*4882a593Smuzhiyun void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun 	if (ha->flags.mbox_busy) {
3318*4882a593Smuzhiyun 		ha->flags.mbox_int = 1;
3319*4882a593Smuzhiyun 		ha->flags.mbox_busy = 0;
3320*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x6010,
3321*4882a593Smuzhiyun 		    "Doing premature completion of mbx command.\n");
3322*4882a593Smuzhiyun 		if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
3323*4882a593Smuzhiyun 			complete(&ha->mbx_intr_comp);
3324*4882a593Smuzhiyun 	}
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun 
qla82xx_watchdog(scsi_qla_host_t * vha)3327*4882a593Smuzhiyun void qla82xx_watchdog(scsi_qla_host_t *vha)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun 	uint32_t dev_state, halt_status;
3330*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun 	/* don't poll if reset is going on */
3333*4882a593Smuzhiyun 	if (!ha->flags.nic_core_reset_hdlr_active) {
3334*4882a593Smuzhiyun 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3335*4882a593Smuzhiyun 		if (qla82xx_check_temp(vha)) {
3336*4882a593Smuzhiyun 			set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
3337*4882a593Smuzhiyun 			ha->flags.isp82xx_fw_hung = 1;
3338*4882a593Smuzhiyun 			qla82xx_clear_pending_mbx(vha);
3339*4882a593Smuzhiyun 		} else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
3340*4882a593Smuzhiyun 		    !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
3341*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x6001,
3342*4882a593Smuzhiyun 			    "Adapter reset needed.\n");
3343*4882a593Smuzhiyun 			set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
3344*4882a593Smuzhiyun 		} else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
3345*4882a593Smuzhiyun 			!test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
3346*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0x6002,
3347*4882a593Smuzhiyun 			    "Quiescent needed.\n");
3348*4882a593Smuzhiyun 			set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
3349*4882a593Smuzhiyun 		} else if (dev_state == QLA8XXX_DEV_FAILED &&
3350*4882a593Smuzhiyun 			!test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
3351*4882a593Smuzhiyun 			vha->flags.online == 1) {
3352*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb055,
3353*4882a593Smuzhiyun 			    "Adapter state is failed. Offlining.\n");
3354*4882a593Smuzhiyun 			set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
3355*4882a593Smuzhiyun 			ha->flags.isp82xx_fw_hung = 1;
3356*4882a593Smuzhiyun 			qla82xx_clear_pending_mbx(vha);
3357*4882a593Smuzhiyun 		} else {
3358*4882a593Smuzhiyun 			if (qla82xx_check_fw_alive(vha)) {
3359*4882a593Smuzhiyun 				ql_dbg(ql_dbg_timer, vha, 0x6011,
3360*4882a593Smuzhiyun 				    "disabling pause transmit on port 0 & 1.\n");
3361*4882a593Smuzhiyun 				qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
3362*4882a593Smuzhiyun 				    CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
3363*4882a593Smuzhiyun 				halt_status = qla82xx_rd_32(ha,
3364*4882a593Smuzhiyun 				    QLA82XX_PEG_HALT_STATUS1);
3365*4882a593Smuzhiyun 				ql_log(ql_log_info, vha, 0x6005,
3366*4882a593Smuzhiyun 				    "dumping hw/fw registers:.\n "
3367*4882a593Smuzhiyun 				    " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
3368*4882a593Smuzhiyun 				    " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
3369*4882a593Smuzhiyun 				    " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
3370*4882a593Smuzhiyun 				    " PEG_NET_4_PC: 0x%x.\n", halt_status,
3371*4882a593Smuzhiyun 				    qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
3372*4882a593Smuzhiyun 				    qla82xx_rd_32(ha,
3373*4882a593Smuzhiyun 					    QLA82XX_CRB_PEG_NET_0 + 0x3c),
3374*4882a593Smuzhiyun 				    qla82xx_rd_32(ha,
3375*4882a593Smuzhiyun 					    QLA82XX_CRB_PEG_NET_1 + 0x3c),
3376*4882a593Smuzhiyun 				    qla82xx_rd_32(ha,
3377*4882a593Smuzhiyun 					    QLA82XX_CRB_PEG_NET_2 + 0x3c),
3378*4882a593Smuzhiyun 				    qla82xx_rd_32(ha,
3379*4882a593Smuzhiyun 					    QLA82XX_CRB_PEG_NET_3 + 0x3c),
3380*4882a593Smuzhiyun 				    qla82xx_rd_32(ha,
3381*4882a593Smuzhiyun 					    QLA82XX_CRB_PEG_NET_4 + 0x3c));
3382*4882a593Smuzhiyun 				if (((halt_status & 0x1fffff00) >> 8) == 0x67)
3383*4882a593Smuzhiyun 					ql_log(ql_log_warn, vha, 0xb052,
3384*4882a593Smuzhiyun 					    "Firmware aborted with "
3385*4882a593Smuzhiyun 					    "error code 0x00006700. Device is "
3386*4882a593Smuzhiyun 					    "being reset.\n");
3387*4882a593Smuzhiyun 				if (halt_status & HALT_STATUS_UNRECOVERABLE) {
3388*4882a593Smuzhiyun 					set_bit(ISP_UNRECOVERABLE,
3389*4882a593Smuzhiyun 					    &vha->dpc_flags);
3390*4882a593Smuzhiyun 				} else {
3391*4882a593Smuzhiyun 					ql_log(ql_log_info, vha, 0x6006,
3392*4882a593Smuzhiyun 					    "Detect abort  needed.\n");
3393*4882a593Smuzhiyun 					set_bit(ISP_ABORT_NEEDED,
3394*4882a593Smuzhiyun 					    &vha->dpc_flags);
3395*4882a593Smuzhiyun 				}
3396*4882a593Smuzhiyun 				ha->flags.isp82xx_fw_hung = 1;
3397*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
3398*4882a593Smuzhiyun 				qla82xx_clear_pending_mbx(vha);
3399*4882a593Smuzhiyun 			}
3400*4882a593Smuzhiyun 		}
3401*4882a593Smuzhiyun 	}
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun 
qla82xx_load_risc(scsi_qla_host_t * vha,uint32_t * srisc_addr)3404*4882a593Smuzhiyun int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
3405*4882a593Smuzhiyun {
3406*4882a593Smuzhiyun 	int rval = -1;
3407*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	if (IS_QLA82XX(ha))
3410*4882a593Smuzhiyun 		rval = qla82xx_device_state_handler(vha);
3411*4882a593Smuzhiyun 	else if (IS_QLA8044(ha)) {
3412*4882a593Smuzhiyun 		qla8044_idc_lock(ha);
3413*4882a593Smuzhiyun 		/* Decide the reset ownership */
3414*4882a593Smuzhiyun 		qla83xx_reset_ownership(vha);
3415*4882a593Smuzhiyun 		qla8044_idc_unlock(ha);
3416*4882a593Smuzhiyun 		rval = qla8044_device_state_handler(vha);
3417*4882a593Smuzhiyun 	}
3418*4882a593Smuzhiyun 	return rval;
3419*4882a593Smuzhiyun }
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun void
qla82xx_set_reset_owner(scsi_qla_host_t * vha)3422*4882a593Smuzhiyun qla82xx_set_reset_owner(scsi_qla_host_t *vha)
3423*4882a593Smuzhiyun {
3424*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3425*4882a593Smuzhiyun 	uint32_t dev_state = 0;
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun 	if (IS_QLA82XX(ha))
3428*4882a593Smuzhiyun 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3429*4882a593Smuzhiyun 	else if (IS_QLA8044(ha))
3430*4882a593Smuzhiyun 		dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	if (dev_state == QLA8XXX_DEV_READY) {
3433*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb02f,
3434*4882a593Smuzhiyun 		    "HW State: NEED RESET\n");
3435*4882a593Smuzhiyun 		if (IS_QLA82XX(ha)) {
3436*4882a593Smuzhiyun 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
3437*4882a593Smuzhiyun 			    QLA8XXX_DEV_NEED_RESET);
3438*4882a593Smuzhiyun 			ha->flags.nic_core_reset_owner = 1;
3439*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb030,
3440*4882a593Smuzhiyun 			    "reset_owner is 0x%x\n", ha->portnum);
3441*4882a593Smuzhiyun 		} else if (IS_QLA8044(ha))
3442*4882a593Smuzhiyun 			qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
3443*4882a593Smuzhiyun 			    QLA8XXX_DEV_NEED_RESET);
3444*4882a593Smuzhiyun 	} else
3445*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb031,
3446*4882a593Smuzhiyun 		    "Device state is 0x%x = %s.\n",
3447*4882a593Smuzhiyun 		    dev_state,
3448*4882a593Smuzhiyun 		    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
3449*4882a593Smuzhiyun }
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun /*
3452*4882a593Smuzhiyun  *  qla82xx_abort_isp
3453*4882a593Smuzhiyun  *      Resets ISP and aborts all outstanding commands.
3454*4882a593Smuzhiyun  *
3455*4882a593Smuzhiyun  * Input:
3456*4882a593Smuzhiyun  *      ha           = adapter block pointer.
3457*4882a593Smuzhiyun  *
3458*4882a593Smuzhiyun  * Returns:
3459*4882a593Smuzhiyun  *      0 = success
3460*4882a593Smuzhiyun  */
3461*4882a593Smuzhiyun int
qla82xx_abort_isp(scsi_qla_host_t * vha)3462*4882a593Smuzhiyun qla82xx_abort_isp(scsi_qla_host_t *vha)
3463*4882a593Smuzhiyun {
3464*4882a593Smuzhiyun 	int rval = -1;
3465*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	if (vha->device_flags & DFLG_DEV_FAILED) {
3468*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0x8024,
3469*4882a593Smuzhiyun 		    "Device in failed state, exiting.\n");
3470*4882a593Smuzhiyun 		return QLA_SUCCESS;
3471*4882a593Smuzhiyun 	}
3472*4882a593Smuzhiyun 	ha->flags.nic_core_reset_hdlr_active = 1;
3473*4882a593Smuzhiyun 
3474*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
3475*4882a593Smuzhiyun 	qla82xx_set_reset_owner(vha);
3476*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
3477*4882a593Smuzhiyun 
3478*4882a593Smuzhiyun 	if (IS_QLA82XX(ha))
3479*4882a593Smuzhiyun 		rval = qla82xx_device_state_handler(vha);
3480*4882a593Smuzhiyun 	else if (IS_QLA8044(ha)) {
3481*4882a593Smuzhiyun 		qla8044_idc_lock(ha);
3482*4882a593Smuzhiyun 		/* Decide the reset ownership */
3483*4882a593Smuzhiyun 		qla83xx_reset_ownership(vha);
3484*4882a593Smuzhiyun 		qla8044_idc_unlock(ha);
3485*4882a593Smuzhiyun 		rval = qla8044_device_state_handler(vha);
3486*4882a593Smuzhiyun 	}
3487*4882a593Smuzhiyun 
3488*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
3489*4882a593Smuzhiyun 	qla82xx_clear_rst_ready(ha);
3490*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
3491*4882a593Smuzhiyun 
3492*4882a593Smuzhiyun 	if (rval == QLA_SUCCESS) {
3493*4882a593Smuzhiyun 		ha->flags.isp82xx_fw_hung = 0;
3494*4882a593Smuzhiyun 		ha->flags.nic_core_reset_hdlr_active = 0;
3495*4882a593Smuzhiyun 		qla82xx_restart_isp(vha);
3496*4882a593Smuzhiyun 	}
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	if (rval) {
3499*4882a593Smuzhiyun 		vha->flags.online = 1;
3500*4882a593Smuzhiyun 		if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
3501*4882a593Smuzhiyun 			if (ha->isp_abort_cnt == 0) {
3502*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x8027,
3503*4882a593Smuzhiyun 				    "ISP error recover failed - board "
3504*4882a593Smuzhiyun 				    "disabled.\n");
3505*4882a593Smuzhiyun 				/*
3506*4882a593Smuzhiyun 				 * The next call disables the board
3507*4882a593Smuzhiyun 				 * completely.
3508*4882a593Smuzhiyun 				 */
3509*4882a593Smuzhiyun 				ha->isp_ops->reset_adapter(vha);
3510*4882a593Smuzhiyun 				vha->flags.online = 0;
3511*4882a593Smuzhiyun 				clear_bit(ISP_ABORT_RETRY,
3512*4882a593Smuzhiyun 				    &vha->dpc_flags);
3513*4882a593Smuzhiyun 				rval = QLA_SUCCESS;
3514*4882a593Smuzhiyun 			} else { /* schedule another ISP abort */
3515*4882a593Smuzhiyun 				ha->isp_abort_cnt--;
3516*4882a593Smuzhiyun 				ql_log(ql_log_warn, vha, 0x8036,
3517*4882a593Smuzhiyun 				    "ISP abort - retry remaining %d.\n",
3518*4882a593Smuzhiyun 				    ha->isp_abort_cnt);
3519*4882a593Smuzhiyun 				rval = QLA_FUNCTION_FAILED;
3520*4882a593Smuzhiyun 			}
3521*4882a593Smuzhiyun 		} else {
3522*4882a593Smuzhiyun 			ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
3523*4882a593Smuzhiyun 			ql_dbg(ql_dbg_taskm, vha, 0x8029,
3524*4882a593Smuzhiyun 			    "ISP error recovery - retrying (%d) more times.\n",
3525*4882a593Smuzhiyun 			    ha->isp_abort_cnt);
3526*4882a593Smuzhiyun 			set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
3527*4882a593Smuzhiyun 			rval = QLA_FUNCTION_FAILED;
3528*4882a593Smuzhiyun 		}
3529*4882a593Smuzhiyun 	}
3530*4882a593Smuzhiyun 	return rval;
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun /*
3534*4882a593Smuzhiyun  *  qla82xx_fcoe_ctx_reset
3535*4882a593Smuzhiyun  *      Perform a quick reset and aborts all outstanding commands.
3536*4882a593Smuzhiyun  *      This will only perform an FCoE context reset and avoids a full blown
3537*4882a593Smuzhiyun  *      chip reset.
3538*4882a593Smuzhiyun  *
3539*4882a593Smuzhiyun  * Input:
3540*4882a593Smuzhiyun  *      ha = adapter block pointer.
3541*4882a593Smuzhiyun  *      is_reset_path = flag for identifying the reset path.
3542*4882a593Smuzhiyun  *
3543*4882a593Smuzhiyun  * Returns:
3544*4882a593Smuzhiyun  *      0 = success
3545*4882a593Smuzhiyun  */
qla82xx_fcoe_ctx_reset(scsi_qla_host_t * vha)3546*4882a593Smuzhiyun int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
3547*4882a593Smuzhiyun {
3548*4882a593Smuzhiyun 	int rval = QLA_FUNCTION_FAILED;
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	if (vha->flags.online) {
3551*4882a593Smuzhiyun 		/* Abort all outstanding commands, so as to be requeued later */
3552*4882a593Smuzhiyun 		qla2x00_abort_isp_cleanup(vha);
3553*4882a593Smuzhiyun 	}
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	/* Stop currently executing firmware.
3556*4882a593Smuzhiyun 	 * This will destroy existing FCoE context at the F/W end.
3557*4882a593Smuzhiyun 	 */
3558*4882a593Smuzhiyun 	qla2x00_try_to_stop_firmware(vha);
3559*4882a593Smuzhiyun 
3560*4882a593Smuzhiyun 	/* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
3561*4882a593Smuzhiyun 	rval = qla82xx_restart_isp(vha);
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 	return rval;
3564*4882a593Smuzhiyun }
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun /*
3567*4882a593Smuzhiyun  * qla2x00_wait_for_fcoe_ctx_reset
3568*4882a593Smuzhiyun  *    Wait till the FCoE context is reset.
3569*4882a593Smuzhiyun  *
3570*4882a593Smuzhiyun  * Note:
3571*4882a593Smuzhiyun  *    Does context switching here.
3572*4882a593Smuzhiyun  *    Release SPIN_LOCK (if any) before calling this routine.
3573*4882a593Smuzhiyun  *
3574*4882a593Smuzhiyun  * Return:
3575*4882a593Smuzhiyun  *    Success (fcoe_ctx reset is done) : 0
3576*4882a593Smuzhiyun  *    Failed  (fcoe_ctx reset not completed within max loop timout ) : 1
3577*4882a593Smuzhiyun  */
qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t * vha)3578*4882a593Smuzhiyun int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
3579*4882a593Smuzhiyun {
3580*4882a593Smuzhiyun 	int status = QLA_FUNCTION_FAILED;
3581*4882a593Smuzhiyun 	unsigned long wait_reset;
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
3584*4882a593Smuzhiyun 	while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
3585*4882a593Smuzhiyun 	    test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
3586*4882a593Smuzhiyun 	    && time_before(jiffies, wait_reset)) {
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 		set_current_state(TASK_UNINTERRUPTIBLE);
3589*4882a593Smuzhiyun 		schedule_timeout(HZ);
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun 		if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
3592*4882a593Smuzhiyun 		    !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
3593*4882a593Smuzhiyun 			status = QLA_SUCCESS;
3594*4882a593Smuzhiyun 			break;
3595*4882a593Smuzhiyun 		}
3596*4882a593Smuzhiyun 	}
3597*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb027,
3598*4882a593Smuzhiyun 	       "%s: status=%d.\n", __func__, status);
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 	return status;
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun void
qla82xx_chip_reset_cleanup(scsi_qla_host_t * vha)3604*4882a593Smuzhiyun qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
3605*4882a593Smuzhiyun {
3606*4882a593Smuzhiyun 	int i, fw_state = 0;
3607*4882a593Smuzhiyun 	unsigned long flags;
3608*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun 	/* Check if 82XX firmware is alive or not
3611*4882a593Smuzhiyun 	 * We may have arrived here from NEED_RESET
3612*4882a593Smuzhiyun 	 * detection only
3613*4882a593Smuzhiyun 	 */
3614*4882a593Smuzhiyun 	if (!ha->flags.isp82xx_fw_hung) {
3615*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
3616*4882a593Smuzhiyun 			msleep(1000);
3617*4882a593Smuzhiyun 			if (IS_QLA82XX(ha))
3618*4882a593Smuzhiyun 				fw_state = qla82xx_check_fw_alive(vha);
3619*4882a593Smuzhiyun 			else if (IS_QLA8044(ha))
3620*4882a593Smuzhiyun 				fw_state = qla8044_check_fw_alive(vha);
3621*4882a593Smuzhiyun 			if (fw_state) {
3622*4882a593Smuzhiyun 				ha->flags.isp82xx_fw_hung = 1;
3623*4882a593Smuzhiyun 				qla82xx_clear_pending_mbx(vha);
3624*4882a593Smuzhiyun 				break;
3625*4882a593Smuzhiyun 			}
3626*4882a593Smuzhiyun 		}
3627*4882a593Smuzhiyun 	}
3628*4882a593Smuzhiyun 	ql_dbg(ql_dbg_init, vha, 0x00b0,
3629*4882a593Smuzhiyun 	    "Entered %s fw_hung=%d.\n",
3630*4882a593Smuzhiyun 	    __func__, ha->flags.isp82xx_fw_hung);
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun 	/* Abort all commands gracefully if fw NOT hung */
3633*4882a593Smuzhiyun 	if (!ha->flags.isp82xx_fw_hung) {
3634*4882a593Smuzhiyun 		int cnt, que;
3635*4882a593Smuzhiyun 		srb_t *sp;
3636*4882a593Smuzhiyun 		struct req_que *req;
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 		spin_lock_irqsave(&ha->hardware_lock, flags);
3639*4882a593Smuzhiyun 		for (que = 0; que < ha->max_req_queues; que++) {
3640*4882a593Smuzhiyun 			req = ha->req_q_map[que];
3641*4882a593Smuzhiyun 			if (!req)
3642*4882a593Smuzhiyun 				continue;
3643*4882a593Smuzhiyun 			for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
3644*4882a593Smuzhiyun 				sp = req->outstanding_cmds[cnt];
3645*4882a593Smuzhiyun 				if (sp) {
3646*4882a593Smuzhiyun 					if ((!sp->u.scmd.crc_ctx ||
3647*4882a593Smuzhiyun 					    (sp->flags &
3648*4882a593Smuzhiyun 						SRB_FCP_CMND_DMA_VALID)) &&
3649*4882a593Smuzhiyun 						!ha->flags.isp82xx_fw_hung) {
3650*4882a593Smuzhiyun 						spin_unlock_irqrestore(
3651*4882a593Smuzhiyun 						    &ha->hardware_lock, flags);
3652*4882a593Smuzhiyun 						if (ha->isp_ops->abort_command(sp)) {
3653*4882a593Smuzhiyun 							ql_log(ql_log_info, vha,
3654*4882a593Smuzhiyun 							    0x00b1,
3655*4882a593Smuzhiyun 							    "mbx abort failed.\n");
3656*4882a593Smuzhiyun 						} else {
3657*4882a593Smuzhiyun 							ql_log(ql_log_info, vha,
3658*4882a593Smuzhiyun 							    0x00b2,
3659*4882a593Smuzhiyun 							    "mbx abort success.\n");
3660*4882a593Smuzhiyun 						}
3661*4882a593Smuzhiyun 						spin_lock_irqsave(&ha->hardware_lock, flags);
3662*4882a593Smuzhiyun 					}
3663*4882a593Smuzhiyun 				}
3664*4882a593Smuzhiyun 			}
3665*4882a593Smuzhiyun 		}
3666*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun 		/* Wait for pending cmds (physical and virtual) to complete */
3669*4882a593Smuzhiyun 		if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
3670*4882a593Smuzhiyun 		    WAIT_HOST) == QLA_SUCCESS) {
3671*4882a593Smuzhiyun 			ql_dbg(ql_dbg_init, vha, 0x00b3,
3672*4882a593Smuzhiyun 			    "Done wait for "
3673*4882a593Smuzhiyun 			    "pending commands.\n");
3674*4882a593Smuzhiyun 		} else {
3675*4882a593Smuzhiyun 			WARN_ON_ONCE(true);
3676*4882a593Smuzhiyun 		}
3677*4882a593Smuzhiyun 	}
3678*4882a593Smuzhiyun }
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun /* Minidump related functions */
3681*4882a593Smuzhiyun static int
qla82xx_minidump_process_control(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3682*4882a593Smuzhiyun qla82xx_minidump_process_control(scsi_qla_host_t *vha,
3683*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3684*4882a593Smuzhiyun {
3685*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3686*4882a593Smuzhiyun 	struct qla82xx_md_entry_crb *crb_entry;
3687*4882a593Smuzhiyun 	uint32_t read_value, opcode, poll_time;
3688*4882a593Smuzhiyun 	uint32_t addr, index, crb_addr;
3689*4882a593Smuzhiyun 	unsigned long wtime;
3690*4882a593Smuzhiyun 	struct qla82xx_md_template_hdr *tmplt_hdr;
3691*4882a593Smuzhiyun 	uint32_t rval = QLA_SUCCESS;
3692*4882a593Smuzhiyun 	int i;
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
3695*4882a593Smuzhiyun 	crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
3696*4882a593Smuzhiyun 	crb_addr = crb_entry->addr;
3697*4882a593Smuzhiyun 
3698*4882a593Smuzhiyun 	for (i = 0; i < crb_entry->op_count; i++) {
3699*4882a593Smuzhiyun 		opcode = crb_entry->crb_ctrl.opcode;
3700*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_WR) {
3701*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, crb_addr,
3702*4882a593Smuzhiyun 			    crb_entry->value_1, 1);
3703*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_WR;
3704*4882a593Smuzhiyun 		}
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_RW) {
3707*4882a593Smuzhiyun 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
3708*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
3709*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_RW;
3710*4882a593Smuzhiyun 		}
3711*4882a593Smuzhiyun 
3712*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_AND) {
3713*4882a593Smuzhiyun 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
3714*4882a593Smuzhiyun 			read_value &= crb_entry->value_2;
3715*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_AND;
3716*4882a593Smuzhiyun 			if (opcode & QLA82XX_DBG_OPCODE_OR) {
3717*4882a593Smuzhiyun 				read_value |= crb_entry->value_3;
3718*4882a593Smuzhiyun 				opcode &= ~QLA82XX_DBG_OPCODE_OR;
3719*4882a593Smuzhiyun 			}
3720*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
3721*4882a593Smuzhiyun 		}
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_OR) {
3724*4882a593Smuzhiyun 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
3725*4882a593Smuzhiyun 			read_value |= crb_entry->value_3;
3726*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
3727*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_OR;
3728*4882a593Smuzhiyun 		}
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_POLL) {
3731*4882a593Smuzhiyun 			poll_time = crb_entry->crb_strd.poll_timeout;
3732*4882a593Smuzhiyun 			wtime = jiffies + poll_time;
3733*4882a593Smuzhiyun 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun 			do {
3736*4882a593Smuzhiyun 				if ((read_value & crb_entry->value_2)
3737*4882a593Smuzhiyun 				    == crb_entry->value_1)
3738*4882a593Smuzhiyun 					break;
3739*4882a593Smuzhiyun 				else if (time_after_eq(jiffies, wtime)) {
3740*4882a593Smuzhiyun 					/* capturing dump failed */
3741*4882a593Smuzhiyun 					rval = QLA_FUNCTION_FAILED;
3742*4882a593Smuzhiyun 					break;
3743*4882a593Smuzhiyun 				} else
3744*4882a593Smuzhiyun 					read_value = qla82xx_md_rw_32(ha,
3745*4882a593Smuzhiyun 					    crb_addr, 0, 0);
3746*4882a593Smuzhiyun 			} while (1);
3747*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_POLL;
3748*4882a593Smuzhiyun 		}
3749*4882a593Smuzhiyun 
3750*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
3751*4882a593Smuzhiyun 			if (crb_entry->crb_strd.state_index_a) {
3752*4882a593Smuzhiyun 				index = crb_entry->crb_strd.state_index_a;
3753*4882a593Smuzhiyun 				addr = tmplt_hdr->saved_state_array[index];
3754*4882a593Smuzhiyun 			} else
3755*4882a593Smuzhiyun 				addr = crb_addr;
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 			read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
3758*4882a593Smuzhiyun 			index = crb_entry->crb_ctrl.state_index_v;
3759*4882a593Smuzhiyun 			tmplt_hdr->saved_state_array[index] = read_value;
3760*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
3761*4882a593Smuzhiyun 		}
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
3764*4882a593Smuzhiyun 			if (crb_entry->crb_strd.state_index_a) {
3765*4882a593Smuzhiyun 				index = crb_entry->crb_strd.state_index_a;
3766*4882a593Smuzhiyun 				addr = tmplt_hdr->saved_state_array[index];
3767*4882a593Smuzhiyun 			} else
3768*4882a593Smuzhiyun 				addr = crb_addr;
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 			if (crb_entry->crb_ctrl.state_index_v) {
3771*4882a593Smuzhiyun 				index = crb_entry->crb_ctrl.state_index_v;
3772*4882a593Smuzhiyun 				read_value =
3773*4882a593Smuzhiyun 				    tmplt_hdr->saved_state_array[index];
3774*4882a593Smuzhiyun 			} else
3775*4882a593Smuzhiyun 				read_value = crb_entry->value_1;
3776*4882a593Smuzhiyun 
3777*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, addr, read_value, 1);
3778*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
3779*4882a593Smuzhiyun 		}
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 		if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
3782*4882a593Smuzhiyun 			index = crb_entry->crb_ctrl.state_index_v;
3783*4882a593Smuzhiyun 			read_value = tmplt_hdr->saved_state_array[index];
3784*4882a593Smuzhiyun 			read_value <<= crb_entry->crb_ctrl.shl;
3785*4882a593Smuzhiyun 			read_value >>= crb_entry->crb_ctrl.shr;
3786*4882a593Smuzhiyun 			if (crb_entry->value_2)
3787*4882a593Smuzhiyun 				read_value &= crb_entry->value_2;
3788*4882a593Smuzhiyun 			read_value |= crb_entry->value_3;
3789*4882a593Smuzhiyun 			read_value += crb_entry->value_1;
3790*4882a593Smuzhiyun 			tmplt_hdr->saved_state_array[index] = read_value;
3791*4882a593Smuzhiyun 			opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
3792*4882a593Smuzhiyun 		}
3793*4882a593Smuzhiyun 		crb_addr += crb_entry->crb_strd.addr_stride;
3794*4882a593Smuzhiyun 	}
3795*4882a593Smuzhiyun 	return rval;
3796*4882a593Smuzhiyun }
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun static void
qla82xx_minidump_process_rdocm(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3799*4882a593Smuzhiyun qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
3800*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3801*4882a593Smuzhiyun {
3802*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3803*4882a593Smuzhiyun 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
3804*4882a593Smuzhiyun 	struct qla82xx_md_entry_rdocm *ocm_hdr;
3805*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
3808*4882a593Smuzhiyun 	r_addr = ocm_hdr->read_addr;
3809*4882a593Smuzhiyun 	r_stride = ocm_hdr->read_addr_stride;
3810*4882a593Smuzhiyun 	loop_cnt = ocm_hdr->op_count;
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
3813*4882a593Smuzhiyun 		r_value = rd_reg_dword(r_addr + ha->nx_pcibase);
3814*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
3815*4882a593Smuzhiyun 		r_addr += r_stride;
3816*4882a593Smuzhiyun 	}
3817*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3818*4882a593Smuzhiyun }
3819*4882a593Smuzhiyun 
3820*4882a593Smuzhiyun static void
qla82xx_minidump_process_rdmux(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3821*4882a593Smuzhiyun qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
3822*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3823*4882a593Smuzhiyun {
3824*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3825*4882a593Smuzhiyun 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
3826*4882a593Smuzhiyun 	struct qla82xx_md_entry_mux *mux_hdr;
3827*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 	mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
3830*4882a593Smuzhiyun 	r_addr = mux_hdr->read_addr;
3831*4882a593Smuzhiyun 	s_addr = mux_hdr->select_addr;
3832*4882a593Smuzhiyun 	s_stride = mux_hdr->select_value_stride;
3833*4882a593Smuzhiyun 	s_value = mux_hdr->select_value;
3834*4882a593Smuzhiyun 	loop_cnt = mux_hdr->op_count;
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
3837*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, s_addr, s_value, 1);
3838*4882a593Smuzhiyun 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
3839*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(s_value);
3840*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
3841*4882a593Smuzhiyun 		s_value += s_stride;
3842*4882a593Smuzhiyun 	}
3843*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3844*4882a593Smuzhiyun }
3845*4882a593Smuzhiyun 
3846*4882a593Smuzhiyun static void
qla82xx_minidump_process_rdcrb(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3847*4882a593Smuzhiyun qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
3848*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3849*4882a593Smuzhiyun {
3850*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3851*4882a593Smuzhiyun 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
3852*4882a593Smuzhiyun 	struct qla82xx_md_entry_crb *crb_hdr;
3853*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3854*4882a593Smuzhiyun 
3855*4882a593Smuzhiyun 	crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
3856*4882a593Smuzhiyun 	r_addr = crb_hdr->addr;
3857*4882a593Smuzhiyun 	r_stride = crb_hdr->crb_strd.addr_stride;
3858*4882a593Smuzhiyun 	loop_cnt = crb_hdr->op_count;
3859*4882a593Smuzhiyun 
3860*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
3861*4882a593Smuzhiyun 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
3862*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_addr);
3863*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
3864*4882a593Smuzhiyun 		r_addr += r_stride;
3865*4882a593Smuzhiyun 	}
3866*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3867*4882a593Smuzhiyun }
3868*4882a593Smuzhiyun 
3869*4882a593Smuzhiyun static int
qla82xx_minidump_process_l2tag(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3870*4882a593Smuzhiyun qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
3871*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3872*4882a593Smuzhiyun {
3873*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3874*4882a593Smuzhiyun 	uint32_t addr, r_addr, c_addr, t_r_addr;
3875*4882a593Smuzhiyun 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
3876*4882a593Smuzhiyun 	unsigned long p_wait, w_time, p_mask;
3877*4882a593Smuzhiyun 	uint32_t c_value_w, c_value_r;
3878*4882a593Smuzhiyun 	struct qla82xx_md_entry_cache *cache_hdr;
3879*4882a593Smuzhiyun 	int rval = QLA_FUNCTION_FAILED;
3880*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
3883*4882a593Smuzhiyun 	loop_count = cache_hdr->op_count;
3884*4882a593Smuzhiyun 	r_addr = cache_hdr->read_addr;
3885*4882a593Smuzhiyun 	c_addr = cache_hdr->control_addr;
3886*4882a593Smuzhiyun 	c_value_w = cache_hdr->cache_ctrl.write_value;
3887*4882a593Smuzhiyun 
3888*4882a593Smuzhiyun 	t_r_addr = cache_hdr->tag_reg_addr;
3889*4882a593Smuzhiyun 	t_value = cache_hdr->addr_ctrl.init_tag_value;
3890*4882a593Smuzhiyun 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
3891*4882a593Smuzhiyun 	p_wait = cache_hdr->cache_ctrl.poll_wait;
3892*4882a593Smuzhiyun 	p_mask = cache_hdr->cache_ctrl.poll_mask;
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 	for (i = 0; i < loop_count; i++) {
3895*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
3896*4882a593Smuzhiyun 		if (c_value_w)
3897*4882a593Smuzhiyun 			qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 		if (p_mask) {
3900*4882a593Smuzhiyun 			w_time = jiffies + p_wait;
3901*4882a593Smuzhiyun 			do {
3902*4882a593Smuzhiyun 				c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
3903*4882a593Smuzhiyun 				if ((c_value_r & p_mask) == 0)
3904*4882a593Smuzhiyun 					break;
3905*4882a593Smuzhiyun 				else if (time_after_eq(jiffies, w_time)) {
3906*4882a593Smuzhiyun 					/* capturing dump failed */
3907*4882a593Smuzhiyun 					ql_dbg(ql_dbg_p3p, vha, 0xb032,
3908*4882a593Smuzhiyun 					    "c_value_r: 0x%x, poll_mask: 0x%lx, "
3909*4882a593Smuzhiyun 					    "w_time: 0x%lx\n",
3910*4882a593Smuzhiyun 					    c_value_r, p_mask, w_time);
3911*4882a593Smuzhiyun 					return rval;
3912*4882a593Smuzhiyun 				}
3913*4882a593Smuzhiyun 			} while (1);
3914*4882a593Smuzhiyun 		}
3915*4882a593Smuzhiyun 
3916*4882a593Smuzhiyun 		addr = r_addr;
3917*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
3918*4882a593Smuzhiyun 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
3919*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
3920*4882a593Smuzhiyun 			addr += cache_hdr->read_ctrl.read_addr_stride;
3921*4882a593Smuzhiyun 		}
3922*4882a593Smuzhiyun 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
3923*4882a593Smuzhiyun 	}
3924*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3925*4882a593Smuzhiyun 	return QLA_SUCCESS;
3926*4882a593Smuzhiyun }
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun static void
qla82xx_minidump_process_l1cache(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3929*4882a593Smuzhiyun qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
3930*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3931*4882a593Smuzhiyun {
3932*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3933*4882a593Smuzhiyun 	uint32_t addr, r_addr, c_addr, t_r_addr;
3934*4882a593Smuzhiyun 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
3935*4882a593Smuzhiyun 	uint32_t c_value_w;
3936*4882a593Smuzhiyun 	struct qla82xx_md_entry_cache *cache_hdr;
3937*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3938*4882a593Smuzhiyun 
3939*4882a593Smuzhiyun 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
3940*4882a593Smuzhiyun 	loop_count = cache_hdr->op_count;
3941*4882a593Smuzhiyun 	r_addr = cache_hdr->read_addr;
3942*4882a593Smuzhiyun 	c_addr = cache_hdr->control_addr;
3943*4882a593Smuzhiyun 	c_value_w = cache_hdr->cache_ctrl.write_value;
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun 	t_r_addr = cache_hdr->tag_reg_addr;
3946*4882a593Smuzhiyun 	t_value = cache_hdr->addr_ctrl.init_tag_value;
3947*4882a593Smuzhiyun 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun 	for (i = 0; i < loop_count; i++) {
3950*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
3951*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
3952*4882a593Smuzhiyun 		addr = r_addr;
3953*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
3954*4882a593Smuzhiyun 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
3955*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
3956*4882a593Smuzhiyun 			addr += cache_hdr->read_ctrl.read_addr_stride;
3957*4882a593Smuzhiyun 		}
3958*4882a593Smuzhiyun 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
3959*4882a593Smuzhiyun 	}
3960*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3961*4882a593Smuzhiyun }
3962*4882a593Smuzhiyun 
3963*4882a593Smuzhiyun static void
qla82xx_minidump_process_queue(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3964*4882a593Smuzhiyun qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
3965*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3966*4882a593Smuzhiyun {
3967*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3968*4882a593Smuzhiyun 	uint32_t s_addr, r_addr;
3969*4882a593Smuzhiyun 	uint32_t r_stride, r_value, r_cnt, qid = 0;
3970*4882a593Smuzhiyun 	uint32_t i, k, loop_cnt;
3971*4882a593Smuzhiyun 	struct qla82xx_md_entry_queue *q_hdr;
3972*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun 	q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
3975*4882a593Smuzhiyun 	s_addr = q_hdr->select_addr;
3976*4882a593Smuzhiyun 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
3977*4882a593Smuzhiyun 	r_stride = q_hdr->rd_strd.read_addr_stride;
3978*4882a593Smuzhiyun 	loop_cnt = q_hdr->op_count;
3979*4882a593Smuzhiyun 
3980*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
3981*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, s_addr, qid, 1);
3982*4882a593Smuzhiyun 		r_addr = q_hdr->read_addr;
3983*4882a593Smuzhiyun 		for (k = 0; k < r_cnt; k++) {
3984*4882a593Smuzhiyun 			r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
3985*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_value);
3986*4882a593Smuzhiyun 			r_addr += r_stride;
3987*4882a593Smuzhiyun 		}
3988*4882a593Smuzhiyun 		qid += q_hdr->q_strd.queue_id_stride;
3989*4882a593Smuzhiyun 	}
3990*4882a593Smuzhiyun 	*d_ptr = data_ptr;
3991*4882a593Smuzhiyun }
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun static void
qla82xx_minidump_process_rdrom(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)3994*4882a593Smuzhiyun qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
3995*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
3996*4882a593Smuzhiyun {
3997*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
3998*4882a593Smuzhiyun 	uint32_t r_addr, r_value;
3999*4882a593Smuzhiyun 	uint32_t i, loop_cnt;
4000*4882a593Smuzhiyun 	struct qla82xx_md_entry_rdrom *rom_hdr;
4001*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
4002*4882a593Smuzhiyun 
4003*4882a593Smuzhiyun 	rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
4004*4882a593Smuzhiyun 	r_addr = rom_hdr->read_addr;
4005*4882a593Smuzhiyun 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
4008*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
4009*4882a593Smuzhiyun 		    (r_addr & 0xFFFF0000), 1);
4010*4882a593Smuzhiyun 		r_value = qla82xx_md_rw_32(ha,
4011*4882a593Smuzhiyun 		    MD_DIRECT_ROM_READ_BASE +
4012*4882a593Smuzhiyun 		    (r_addr & 0x0000FFFF), 0, 0);
4013*4882a593Smuzhiyun 		*data_ptr++ = cpu_to_le32(r_value);
4014*4882a593Smuzhiyun 		r_addr += sizeof(uint32_t);
4015*4882a593Smuzhiyun 	}
4016*4882a593Smuzhiyun 	*d_ptr = data_ptr;
4017*4882a593Smuzhiyun }
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun static int
qla82xx_minidump_process_rdmem(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,__le32 ** d_ptr)4020*4882a593Smuzhiyun qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
4021*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr)
4022*4882a593Smuzhiyun {
4023*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4024*4882a593Smuzhiyun 	uint32_t r_addr, r_value, r_data;
4025*4882a593Smuzhiyun 	uint32_t i, j, loop_cnt;
4026*4882a593Smuzhiyun 	struct qla82xx_md_entry_rdmem *m_hdr;
4027*4882a593Smuzhiyun 	unsigned long flags;
4028*4882a593Smuzhiyun 	int rval = QLA_FUNCTION_FAILED;
4029*4882a593Smuzhiyun 	__le32 *data_ptr = *d_ptr;
4030*4882a593Smuzhiyun 
4031*4882a593Smuzhiyun 	m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
4032*4882a593Smuzhiyun 	r_addr = m_hdr->read_addr;
4033*4882a593Smuzhiyun 	loop_cnt = m_hdr->read_data_size/16;
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun 	if (r_addr & 0xf) {
4036*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb033,
4037*4882a593Smuzhiyun 		    "Read addr 0x%x not 16 bytes aligned\n", r_addr);
4038*4882a593Smuzhiyun 		return rval;
4039*4882a593Smuzhiyun 	}
4040*4882a593Smuzhiyun 
4041*4882a593Smuzhiyun 	if (m_hdr->read_data_size % 16) {
4042*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb034,
4043*4882a593Smuzhiyun 		    "Read data[0x%x] not multiple of 16 bytes\n",
4044*4882a593Smuzhiyun 		    m_hdr->read_data_size);
4045*4882a593Smuzhiyun 		return rval;
4046*4882a593Smuzhiyun 	}
4047*4882a593Smuzhiyun 
4048*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb035,
4049*4882a593Smuzhiyun 	    "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
4050*4882a593Smuzhiyun 	    __func__, r_addr, m_hdr->read_data_size, loop_cnt);
4051*4882a593Smuzhiyun 
4052*4882a593Smuzhiyun 	write_lock_irqsave(&ha->hw_lock, flags);
4053*4882a593Smuzhiyun 	for (i = 0; i < loop_cnt; i++) {
4054*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
4055*4882a593Smuzhiyun 		r_value = 0;
4056*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
4057*4882a593Smuzhiyun 		r_value = MIU_TA_CTL_ENABLE;
4058*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
4059*4882a593Smuzhiyun 		r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
4060*4882a593Smuzhiyun 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
4061*4882a593Smuzhiyun 
4062*4882a593Smuzhiyun 		for (j = 0; j < MAX_CTL_CHECK; j++) {
4063*4882a593Smuzhiyun 			r_value = qla82xx_md_rw_32(ha,
4064*4882a593Smuzhiyun 			    MD_MIU_TEST_AGT_CTRL, 0, 0);
4065*4882a593Smuzhiyun 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
4066*4882a593Smuzhiyun 				break;
4067*4882a593Smuzhiyun 		}
4068*4882a593Smuzhiyun 
4069*4882a593Smuzhiyun 		if (j >= MAX_CTL_CHECK) {
4070*4882a593Smuzhiyun 			printk_ratelimited(KERN_ERR
4071*4882a593Smuzhiyun 			    "failed to read through agent\n");
4072*4882a593Smuzhiyun 			write_unlock_irqrestore(&ha->hw_lock, flags);
4073*4882a593Smuzhiyun 			return rval;
4074*4882a593Smuzhiyun 		}
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
4077*4882a593Smuzhiyun 			r_data = qla82xx_md_rw_32(ha,
4078*4882a593Smuzhiyun 			    MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
4079*4882a593Smuzhiyun 			*data_ptr++ = cpu_to_le32(r_data);
4080*4882a593Smuzhiyun 		}
4081*4882a593Smuzhiyun 		r_addr += 16;
4082*4882a593Smuzhiyun 	}
4083*4882a593Smuzhiyun 	write_unlock_irqrestore(&ha->hw_lock, flags);
4084*4882a593Smuzhiyun 	*d_ptr = data_ptr;
4085*4882a593Smuzhiyun 	return QLA_SUCCESS;
4086*4882a593Smuzhiyun }
4087*4882a593Smuzhiyun 
4088*4882a593Smuzhiyun int
qla82xx_validate_template_chksum(scsi_qla_host_t * vha)4089*4882a593Smuzhiyun qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
4090*4882a593Smuzhiyun {
4091*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4092*4882a593Smuzhiyun 	uint64_t chksum = 0;
4093*4882a593Smuzhiyun 	uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
4094*4882a593Smuzhiyun 	int count = ha->md_template_size/sizeof(uint32_t);
4095*4882a593Smuzhiyun 
4096*4882a593Smuzhiyun 	while (count-- > 0)
4097*4882a593Smuzhiyun 		chksum += *d_ptr++;
4098*4882a593Smuzhiyun 	while (chksum >> 32)
4099*4882a593Smuzhiyun 		chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
4100*4882a593Smuzhiyun 	return ~chksum;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun static void
qla82xx_mark_entry_skipped(scsi_qla_host_t * vha,qla82xx_md_entry_hdr_t * entry_hdr,int index)4104*4882a593Smuzhiyun qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
4105*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr, int index)
4106*4882a593Smuzhiyun {
4107*4882a593Smuzhiyun 	entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
4108*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb036,
4109*4882a593Smuzhiyun 	    "Skipping entry[%d]: "
4110*4882a593Smuzhiyun 	    "ETYPE[0x%x]-ELEVEL[0x%x]\n",
4111*4882a593Smuzhiyun 	    index, entry_hdr->entry_type,
4112*4882a593Smuzhiyun 	    entry_hdr->d_ctrl.entry_capture_mask);
4113*4882a593Smuzhiyun }
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun int
qla82xx_md_collect(scsi_qla_host_t * vha)4116*4882a593Smuzhiyun qla82xx_md_collect(scsi_qla_host_t *vha)
4117*4882a593Smuzhiyun {
4118*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4119*4882a593Smuzhiyun 	int no_entry_hdr = 0;
4120*4882a593Smuzhiyun 	qla82xx_md_entry_hdr_t *entry_hdr;
4121*4882a593Smuzhiyun 	struct qla82xx_md_template_hdr *tmplt_hdr;
4122*4882a593Smuzhiyun 	__le32 *data_ptr;
4123*4882a593Smuzhiyun 	uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
4124*4882a593Smuzhiyun 	int i = 0, rval = QLA_FUNCTION_FAILED;
4125*4882a593Smuzhiyun 
4126*4882a593Smuzhiyun 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
4127*4882a593Smuzhiyun 	data_ptr = ha->md_dump;
4128*4882a593Smuzhiyun 
4129*4882a593Smuzhiyun 	if (ha->fw_dumped) {
4130*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb037,
4131*4882a593Smuzhiyun 		    "Firmware has been previously dumped (%p) "
4132*4882a593Smuzhiyun 		    "-- ignoring request.\n", ha->fw_dump);
4133*4882a593Smuzhiyun 		goto md_failed;
4134*4882a593Smuzhiyun 	}
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun 	ha->fw_dumped = false;
4137*4882a593Smuzhiyun 
4138*4882a593Smuzhiyun 	if (!ha->md_tmplt_hdr || !ha->md_dump) {
4139*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb038,
4140*4882a593Smuzhiyun 		    "Memory not allocated for minidump capture\n");
4141*4882a593Smuzhiyun 		goto md_failed;
4142*4882a593Smuzhiyun 	}
4143*4882a593Smuzhiyun 
4144*4882a593Smuzhiyun 	if (ha->flags.isp82xx_no_md_cap) {
4145*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb054,
4146*4882a593Smuzhiyun 		    "Forced reset from application, "
4147*4882a593Smuzhiyun 		    "ignore minidump capture\n");
4148*4882a593Smuzhiyun 		ha->flags.isp82xx_no_md_cap = 0;
4149*4882a593Smuzhiyun 		goto md_failed;
4150*4882a593Smuzhiyun 	}
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun 	if (qla82xx_validate_template_chksum(vha)) {
4153*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb039,
4154*4882a593Smuzhiyun 		    "Template checksum validation error\n");
4155*4882a593Smuzhiyun 		goto md_failed;
4156*4882a593Smuzhiyun 	}
4157*4882a593Smuzhiyun 
4158*4882a593Smuzhiyun 	no_entry_hdr = tmplt_hdr->num_of_entries;
4159*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb03a,
4160*4882a593Smuzhiyun 	    "No of entry headers in Template: 0x%x\n", no_entry_hdr);
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb03b,
4163*4882a593Smuzhiyun 	    "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun 	f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
4166*4882a593Smuzhiyun 
4167*4882a593Smuzhiyun 	/* Validate whether required debug level is set */
4168*4882a593Smuzhiyun 	if ((f_capture_mask & 0x3) != 0x3) {
4169*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb03c,
4170*4882a593Smuzhiyun 		    "Minimum required capture mask[0x%x] level not set\n",
4171*4882a593Smuzhiyun 		    f_capture_mask);
4172*4882a593Smuzhiyun 		goto md_failed;
4173*4882a593Smuzhiyun 	}
4174*4882a593Smuzhiyun 	tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
4175*4882a593Smuzhiyun 
4176*4882a593Smuzhiyun 	tmplt_hdr->driver_info[0] = vha->host_no;
4177*4882a593Smuzhiyun 	tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
4178*4882a593Smuzhiyun 	    (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
4179*4882a593Smuzhiyun 	    QLA_DRIVER_BETA_VER;
4180*4882a593Smuzhiyun 
4181*4882a593Smuzhiyun 	total_data_size = ha->md_dump_size;
4182*4882a593Smuzhiyun 
4183*4882a593Smuzhiyun 	ql_dbg(ql_dbg_p3p, vha, 0xb03d,
4184*4882a593Smuzhiyun 	    "Total minidump data_size 0x%x to be captured\n", total_data_size);
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	/* Check whether template obtained is valid */
4187*4882a593Smuzhiyun 	if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
4188*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb04e,
4189*4882a593Smuzhiyun 		    "Bad template header entry type: 0x%x obtained\n",
4190*4882a593Smuzhiyun 		    tmplt_hdr->entry_type);
4191*4882a593Smuzhiyun 		goto md_failed;
4192*4882a593Smuzhiyun 	}
4193*4882a593Smuzhiyun 
4194*4882a593Smuzhiyun 	entry_hdr = (qla82xx_md_entry_hdr_t *)
4195*4882a593Smuzhiyun 	    (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
4196*4882a593Smuzhiyun 
4197*4882a593Smuzhiyun 	/* Walk through the entry headers */
4198*4882a593Smuzhiyun 	for (i = 0; i < no_entry_hdr; i++) {
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 		if (data_collected > total_data_size) {
4201*4882a593Smuzhiyun 			ql_log(ql_log_warn, vha, 0xb03e,
4202*4882a593Smuzhiyun 			    "More MiniDump data collected: [0x%x]\n",
4203*4882a593Smuzhiyun 			    data_collected);
4204*4882a593Smuzhiyun 			goto md_failed;
4205*4882a593Smuzhiyun 		}
4206*4882a593Smuzhiyun 
4207*4882a593Smuzhiyun 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
4208*4882a593Smuzhiyun 		    ql2xmdcapmask)) {
4209*4882a593Smuzhiyun 			entry_hdr->d_ctrl.driver_flags |=
4210*4882a593Smuzhiyun 			    QLA82XX_DBG_SKIPPED_FLAG;
4211*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb03f,
4212*4882a593Smuzhiyun 			    "Skipping entry[%d]: "
4213*4882a593Smuzhiyun 			    "ETYPE[0x%x]-ELEVEL[0x%x]\n",
4214*4882a593Smuzhiyun 			    i, entry_hdr->entry_type,
4215*4882a593Smuzhiyun 			    entry_hdr->d_ctrl.entry_capture_mask);
4216*4882a593Smuzhiyun 			goto skip_nxt_entry;
4217*4882a593Smuzhiyun 		}
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb040,
4220*4882a593Smuzhiyun 		    "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
4221*4882a593Smuzhiyun 		    "entry_type: 0x%x, capture_mask: 0x%x\n",
4222*4882a593Smuzhiyun 		    __func__, i, data_ptr, entry_hdr,
4223*4882a593Smuzhiyun 		    entry_hdr->entry_type,
4224*4882a593Smuzhiyun 		    entry_hdr->d_ctrl.entry_capture_mask);
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb041,
4227*4882a593Smuzhiyun 		    "Data collected: [0x%x], Dump size left:[0x%x]\n",
4228*4882a593Smuzhiyun 		    data_collected, (ha->md_dump_size - data_collected));
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun 		/* Decode the entry type and take
4231*4882a593Smuzhiyun 		 * required action to capture debug data */
4232*4882a593Smuzhiyun 		switch (entry_hdr->entry_type) {
4233*4882a593Smuzhiyun 		case QLA82XX_RDEND:
4234*4882a593Smuzhiyun 			qla82xx_mark_entry_skipped(vha, entry_hdr, i);
4235*4882a593Smuzhiyun 			break;
4236*4882a593Smuzhiyun 		case QLA82XX_CNTRL:
4237*4882a593Smuzhiyun 			rval = qla82xx_minidump_process_control(vha,
4238*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4239*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
4240*4882a593Smuzhiyun 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
4241*4882a593Smuzhiyun 				goto md_failed;
4242*4882a593Smuzhiyun 			}
4243*4882a593Smuzhiyun 			break;
4244*4882a593Smuzhiyun 		case QLA82XX_RDCRB:
4245*4882a593Smuzhiyun 			qla82xx_minidump_process_rdcrb(vha,
4246*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4247*4882a593Smuzhiyun 			break;
4248*4882a593Smuzhiyun 		case QLA82XX_RDMEM:
4249*4882a593Smuzhiyun 			rval = qla82xx_minidump_process_rdmem(vha,
4250*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4251*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
4252*4882a593Smuzhiyun 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
4253*4882a593Smuzhiyun 				goto md_failed;
4254*4882a593Smuzhiyun 			}
4255*4882a593Smuzhiyun 			break;
4256*4882a593Smuzhiyun 		case QLA82XX_BOARD:
4257*4882a593Smuzhiyun 		case QLA82XX_RDROM:
4258*4882a593Smuzhiyun 			qla82xx_minidump_process_rdrom(vha,
4259*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4260*4882a593Smuzhiyun 			break;
4261*4882a593Smuzhiyun 		case QLA82XX_L2DTG:
4262*4882a593Smuzhiyun 		case QLA82XX_L2ITG:
4263*4882a593Smuzhiyun 		case QLA82XX_L2DAT:
4264*4882a593Smuzhiyun 		case QLA82XX_L2INS:
4265*4882a593Smuzhiyun 			rval = qla82xx_minidump_process_l2tag(vha,
4266*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4267*4882a593Smuzhiyun 			if (rval != QLA_SUCCESS) {
4268*4882a593Smuzhiyun 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
4269*4882a593Smuzhiyun 				goto md_failed;
4270*4882a593Smuzhiyun 			}
4271*4882a593Smuzhiyun 			break;
4272*4882a593Smuzhiyun 		case QLA82XX_L1DAT:
4273*4882a593Smuzhiyun 		case QLA82XX_L1INS:
4274*4882a593Smuzhiyun 			qla82xx_minidump_process_l1cache(vha,
4275*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4276*4882a593Smuzhiyun 			break;
4277*4882a593Smuzhiyun 		case QLA82XX_RDOCM:
4278*4882a593Smuzhiyun 			qla82xx_minidump_process_rdocm(vha,
4279*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4280*4882a593Smuzhiyun 			break;
4281*4882a593Smuzhiyun 		case QLA82XX_RDMUX:
4282*4882a593Smuzhiyun 			qla82xx_minidump_process_rdmux(vha,
4283*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4284*4882a593Smuzhiyun 			break;
4285*4882a593Smuzhiyun 		case QLA82XX_QUEUE:
4286*4882a593Smuzhiyun 			qla82xx_minidump_process_queue(vha,
4287*4882a593Smuzhiyun 			    entry_hdr, &data_ptr);
4288*4882a593Smuzhiyun 			break;
4289*4882a593Smuzhiyun 		case QLA82XX_RDNOP:
4290*4882a593Smuzhiyun 		default:
4291*4882a593Smuzhiyun 			qla82xx_mark_entry_skipped(vha, entry_hdr, i);
4292*4882a593Smuzhiyun 			break;
4293*4882a593Smuzhiyun 		}
4294*4882a593Smuzhiyun 
4295*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb042,
4296*4882a593Smuzhiyun 		    "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
4297*4882a593Smuzhiyun 
4298*4882a593Smuzhiyun 		data_collected = (uint8_t *)data_ptr -
4299*4882a593Smuzhiyun 		    (uint8_t *)ha->md_dump;
4300*4882a593Smuzhiyun skip_nxt_entry:
4301*4882a593Smuzhiyun 		entry_hdr = (qla82xx_md_entry_hdr_t *)
4302*4882a593Smuzhiyun 		    (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
4303*4882a593Smuzhiyun 	}
4304*4882a593Smuzhiyun 
4305*4882a593Smuzhiyun 	if (data_collected != total_data_size) {
4306*4882a593Smuzhiyun 		ql_dbg(ql_dbg_p3p, vha, 0xb043,
4307*4882a593Smuzhiyun 		    "MiniDump data mismatch: Data collected: [0x%x],"
4308*4882a593Smuzhiyun 		    "total_data_size:[0x%x]\n",
4309*4882a593Smuzhiyun 		    data_collected, total_data_size);
4310*4882a593Smuzhiyun 		goto md_failed;
4311*4882a593Smuzhiyun 	}
4312*4882a593Smuzhiyun 
4313*4882a593Smuzhiyun 	ql_log(ql_log_info, vha, 0xb044,
4314*4882a593Smuzhiyun 	    "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
4315*4882a593Smuzhiyun 	    vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
4316*4882a593Smuzhiyun 	ha->fw_dumped = true;
4317*4882a593Smuzhiyun 	qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun md_failed:
4320*4882a593Smuzhiyun 	return rval;
4321*4882a593Smuzhiyun }
4322*4882a593Smuzhiyun 
4323*4882a593Smuzhiyun int
qla82xx_md_alloc(scsi_qla_host_t * vha)4324*4882a593Smuzhiyun qla82xx_md_alloc(scsi_qla_host_t *vha)
4325*4882a593Smuzhiyun {
4326*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4327*4882a593Smuzhiyun 	int i, k;
4328*4882a593Smuzhiyun 	struct qla82xx_md_template_hdr *tmplt_hdr;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
4333*4882a593Smuzhiyun 		ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
4334*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb045,
4335*4882a593Smuzhiyun 		    "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
4336*4882a593Smuzhiyun 		    ql2xmdcapmask);
4337*4882a593Smuzhiyun 	}
4338*4882a593Smuzhiyun 
4339*4882a593Smuzhiyun 	for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
4340*4882a593Smuzhiyun 		if (i & ql2xmdcapmask)
4341*4882a593Smuzhiyun 			ha->md_dump_size += tmplt_hdr->capture_size_array[k];
4342*4882a593Smuzhiyun 	}
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	if (ha->md_dump) {
4345*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb046,
4346*4882a593Smuzhiyun 		    "Firmware dump previously allocated.\n");
4347*4882a593Smuzhiyun 		return 1;
4348*4882a593Smuzhiyun 	}
4349*4882a593Smuzhiyun 
4350*4882a593Smuzhiyun 	ha->md_dump = vmalloc(ha->md_dump_size);
4351*4882a593Smuzhiyun 	if (ha->md_dump == NULL) {
4352*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb047,
4353*4882a593Smuzhiyun 		    "Unable to allocate memory for Minidump size "
4354*4882a593Smuzhiyun 		    "(0x%x).\n", ha->md_dump_size);
4355*4882a593Smuzhiyun 		return 1;
4356*4882a593Smuzhiyun 	}
4357*4882a593Smuzhiyun 	return 0;
4358*4882a593Smuzhiyun }
4359*4882a593Smuzhiyun 
4360*4882a593Smuzhiyun void
qla82xx_md_free(scsi_qla_host_t * vha)4361*4882a593Smuzhiyun qla82xx_md_free(scsi_qla_host_t *vha)
4362*4882a593Smuzhiyun {
4363*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4364*4882a593Smuzhiyun 
4365*4882a593Smuzhiyun 	/* Release the template header allocated */
4366*4882a593Smuzhiyun 	if (ha->md_tmplt_hdr) {
4367*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb048,
4368*4882a593Smuzhiyun 		    "Free MiniDump template: %p, size (%d KB)\n",
4369*4882a593Smuzhiyun 		    ha->md_tmplt_hdr, ha->md_template_size / 1024);
4370*4882a593Smuzhiyun 		dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
4371*4882a593Smuzhiyun 		    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
4372*4882a593Smuzhiyun 		ha->md_tmplt_hdr = NULL;
4373*4882a593Smuzhiyun 	}
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun 	/* Release the template data buffer allocated */
4376*4882a593Smuzhiyun 	if (ha->md_dump) {
4377*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb049,
4378*4882a593Smuzhiyun 		    "Free MiniDump memory: %p, size (%d KB)\n",
4379*4882a593Smuzhiyun 		    ha->md_dump, ha->md_dump_size / 1024);
4380*4882a593Smuzhiyun 		vfree(ha->md_dump);
4381*4882a593Smuzhiyun 		ha->md_dump_size = 0;
4382*4882a593Smuzhiyun 		ha->md_dump = NULL;
4383*4882a593Smuzhiyun 	}
4384*4882a593Smuzhiyun }
4385*4882a593Smuzhiyun 
4386*4882a593Smuzhiyun void
qla82xx_md_prep(scsi_qla_host_t * vha)4387*4882a593Smuzhiyun qla82xx_md_prep(scsi_qla_host_t *vha)
4388*4882a593Smuzhiyun {
4389*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4390*4882a593Smuzhiyun 	int rval;
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun 	/* Get Minidump template size */
4393*4882a593Smuzhiyun 	rval = qla82xx_md_get_template_size(vha);
4394*4882a593Smuzhiyun 	if (rval == QLA_SUCCESS) {
4395*4882a593Smuzhiyun 		ql_log(ql_log_info, vha, 0xb04a,
4396*4882a593Smuzhiyun 		    "MiniDump Template size obtained (%d KB)\n",
4397*4882a593Smuzhiyun 		    ha->md_template_size / 1024);
4398*4882a593Smuzhiyun 
4399*4882a593Smuzhiyun 		/* Get Minidump template */
4400*4882a593Smuzhiyun 		if (IS_QLA8044(ha))
4401*4882a593Smuzhiyun 			rval = qla8044_md_get_template(vha);
4402*4882a593Smuzhiyun 		else
4403*4882a593Smuzhiyun 			rval = qla82xx_md_get_template(vha);
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun 		if (rval == QLA_SUCCESS) {
4406*4882a593Smuzhiyun 			ql_dbg(ql_dbg_p3p, vha, 0xb04b,
4407*4882a593Smuzhiyun 			    "MiniDump Template obtained\n");
4408*4882a593Smuzhiyun 
4409*4882a593Smuzhiyun 			/* Allocate memory for minidump */
4410*4882a593Smuzhiyun 			rval = qla82xx_md_alloc(vha);
4411*4882a593Smuzhiyun 			if (rval == QLA_SUCCESS)
4412*4882a593Smuzhiyun 				ql_log(ql_log_info, vha, 0xb04c,
4413*4882a593Smuzhiyun 				    "MiniDump memory allocated (%d KB)\n",
4414*4882a593Smuzhiyun 				    ha->md_dump_size / 1024);
4415*4882a593Smuzhiyun 			else {
4416*4882a593Smuzhiyun 				ql_log(ql_log_info, vha, 0xb04d,
4417*4882a593Smuzhiyun 				    "Free MiniDump template: %p, size: (%d KB)\n",
4418*4882a593Smuzhiyun 				    ha->md_tmplt_hdr,
4419*4882a593Smuzhiyun 				    ha->md_template_size / 1024);
4420*4882a593Smuzhiyun 				dma_free_coherent(&ha->pdev->dev,
4421*4882a593Smuzhiyun 				    ha->md_template_size,
4422*4882a593Smuzhiyun 				    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
4423*4882a593Smuzhiyun 				ha->md_tmplt_hdr = NULL;
4424*4882a593Smuzhiyun 			}
4425*4882a593Smuzhiyun 
4426*4882a593Smuzhiyun 		}
4427*4882a593Smuzhiyun 	}
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun int
qla82xx_beacon_on(struct scsi_qla_host * vha)4431*4882a593Smuzhiyun qla82xx_beacon_on(struct scsi_qla_host *vha)
4432*4882a593Smuzhiyun {
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun 	int rval;
4435*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4436*4882a593Smuzhiyun 
4437*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
4438*4882a593Smuzhiyun 	rval = qla82xx_mbx_beacon_ctl(vha, 1);
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun 	if (rval) {
4441*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb050,
4442*4882a593Smuzhiyun 		    "mbx set led config failed in %s\n", __func__);
4443*4882a593Smuzhiyun 		goto exit;
4444*4882a593Smuzhiyun 	}
4445*4882a593Smuzhiyun 	ha->beacon_blink_led = 1;
4446*4882a593Smuzhiyun exit:
4447*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
4448*4882a593Smuzhiyun 	return rval;
4449*4882a593Smuzhiyun }
4450*4882a593Smuzhiyun 
4451*4882a593Smuzhiyun int
qla82xx_beacon_off(struct scsi_qla_host * vha)4452*4882a593Smuzhiyun qla82xx_beacon_off(struct scsi_qla_host *vha)
4453*4882a593Smuzhiyun {
4454*4882a593Smuzhiyun 
4455*4882a593Smuzhiyun 	int rval;
4456*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4457*4882a593Smuzhiyun 
4458*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
4459*4882a593Smuzhiyun 	rval = qla82xx_mbx_beacon_ctl(vha, 0);
4460*4882a593Smuzhiyun 
4461*4882a593Smuzhiyun 	if (rval) {
4462*4882a593Smuzhiyun 		ql_log(ql_log_warn, vha, 0xb051,
4463*4882a593Smuzhiyun 		    "mbx set led config failed in %s\n", __func__);
4464*4882a593Smuzhiyun 		goto exit;
4465*4882a593Smuzhiyun 	}
4466*4882a593Smuzhiyun 	ha->beacon_blink_led = 0;
4467*4882a593Smuzhiyun exit:
4468*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
4469*4882a593Smuzhiyun 	return rval;
4470*4882a593Smuzhiyun }
4471*4882a593Smuzhiyun 
4472*4882a593Smuzhiyun void
qla82xx_fw_dump(scsi_qla_host_t * vha)4473*4882a593Smuzhiyun qla82xx_fw_dump(scsi_qla_host_t *vha)
4474*4882a593Smuzhiyun {
4475*4882a593Smuzhiyun 	struct qla_hw_data *ha = vha->hw;
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun 	if (!ha->allow_cna_fw_dump)
4478*4882a593Smuzhiyun 		return;
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun 	scsi_block_requests(vha->host);
4481*4882a593Smuzhiyun 	ha->flags.isp82xx_no_md_cap = 1;
4482*4882a593Smuzhiyun 	qla82xx_idc_lock(ha);
4483*4882a593Smuzhiyun 	qla82xx_set_reset_owner(vha);
4484*4882a593Smuzhiyun 	qla82xx_idc_unlock(ha);
4485*4882a593Smuzhiyun 	qla2x00_wait_for_chip_reset(vha);
4486*4882a593Smuzhiyun 	scsi_unblock_requests(vha->host);
4487*4882a593Smuzhiyun }
4488