xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla2xxx/qla_fw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2014 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef __QLA_FW_H
7*4882a593Smuzhiyun #define __QLA_FW_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/nvme.h>
10*4882a593Smuzhiyun #include <linux/nvme-fc.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "qla_dsd.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MBS_CHECKSUM_ERROR	0x4010
15*4882a593Smuzhiyun #define MBS_INVALID_PRODUCT_KEY	0x4020
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Firmware Options.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #define FO1_ENABLE_PUREX	BIT_10
21*4882a593Smuzhiyun #define FO1_DISABLE_LED_CTRL	BIT_6
22*4882a593Smuzhiyun #define FO1_ENABLE_8016		BIT_0
23*4882a593Smuzhiyun #define FO2_ENABLE_SEL_CLASS2	BIT_5
24*4882a593Smuzhiyun #define FO3_NO_ABTS_ON_LINKDOWN	BIT_14
25*4882a593Smuzhiyun #define FO3_HOLD_STS_IOCB	BIT_12
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Port Database structure definition for ISP 24xx.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define PDO_FORCE_ADISC		BIT_1
31*4882a593Smuzhiyun #define PDO_FORCE_PLOGI		BIT_0
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct buffer_credit_24xx {
34*4882a593Smuzhiyun 	u32 parameter[28];
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define	PORT_DATABASE_24XX_SIZE		64
38*4882a593Smuzhiyun struct port_database_24xx {
39*4882a593Smuzhiyun 	uint16_t flags;
40*4882a593Smuzhiyun #define PDF_TASK_RETRY_ID	BIT_14
41*4882a593Smuzhiyun #define PDF_FC_TAPE		BIT_7
42*4882a593Smuzhiyun #define PDF_ACK0_CAPABLE	BIT_6
43*4882a593Smuzhiyun #define PDF_FCP2_CONF		BIT_5
44*4882a593Smuzhiyun #define PDF_CLASS_2		BIT_4
45*4882a593Smuzhiyun #define PDF_HARD_ADDR		BIT_1
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/*
48*4882a593Smuzhiyun 	 * for NVMe, the login_state field has been
49*4882a593Smuzhiyun 	 * split into nibbles.
50*4882a593Smuzhiyun 	 * The lower nibble is for FCP.
51*4882a593Smuzhiyun 	 * The upper nibble is for NVMe.
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun 	uint8_t current_login_state;
54*4882a593Smuzhiyun 	uint8_t last_login_state;
55*4882a593Smuzhiyun #define PDS_PLOGI_PENDING	0x03
56*4882a593Smuzhiyun #define PDS_PLOGI_COMPLETE	0x04
57*4882a593Smuzhiyun #define PDS_PRLI_PENDING	0x05
58*4882a593Smuzhiyun #define PDS_PRLI_COMPLETE	0x06
59*4882a593Smuzhiyun #define PDS_PORT_UNAVAILABLE	0x07
60*4882a593Smuzhiyun #define PDS_PRLO_PENDING	0x09
61*4882a593Smuzhiyun #define PDS_LOGO_PENDING	0x11
62*4882a593Smuzhiyun #define PDS_PRLI2_PENDING	0x12
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	uint8_t hard_address[3];
65*4882a593Smuzhiyun 	uint8_t reserved_1;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	uint8_t port_id[3];
68*4882a593Smuzhiyun 	uint8_t sequence_id;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	uint16_t port_timer;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	uint16_t nport_handle;			/* N_PORT handle. */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	uint16_t receive_data_size;
75*4882a593Smuzhiyun 	uint16_t reserved_2;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	uint8_t prli_svc_param_word_0[2];	/* Big endian */
78*4882a593Smuzhiyun 						/* Bits 15-0 of word 0 */
79*4882a593Smuzhiyun 	uint8_t prli_svc_param_word_3[2];	/* Big endian */
80*4882a593Smuzhiyun 						/* Bits 15-0 of word 3 */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
83*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	uint8_t reserved_3[4];
86*4882a593Smuzhiyun 	uint16_t prli_nvme_svc_param_word_0;	/* Bits 15-0 of word 0 */
87*4882a593Smuzhiyun 	uint16_t prli_nvme_svc_param_word_3;	/* Bits 15-0 of word 3 */
88*4882a593Smuzhiyun 	uint16_t nvme_first_burst_size;
89*4882a593Smuzhiyun 	uint8_t reserved_4[14];
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * MB 75h returns a list of DB entries similar to port_database_24xx(64B).
94*4882a593Smuzhiyun  * However, in this case it returns 1st 40 bytes.
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun struct get_name_list_extended {
97*4882a593Smuzhiyun 	__le16 flags;
98*4882a593Smuzhiyun 	u8 current_login_state;
99*4882a593Smuzhiyun 	u8 last_login_state;
100*4882a593Smuzhiyun 	u8 hard_address[3];
101*4882a593Smuzhiyun 	u8 reserved_1;
102*4882a593Smuzhiyun 	u8 port_id[3];
103*4882a593Smuzhiyun 	u8 sequence_id;
104*4882a593Smuzhiyun 	__le16 port_timer;
105*4882a593Smuzhiyun 	__le16 nport_handle;			/* N_PORT handle. */
106*4882a593Smuzhiyun 	__le16 receive_data_size;
107*4882a593Smuzhiyun 	__le16 reserved_2;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* PRLI SVC Param are Big endian */
110*4882a593Smuzhiyun 	u8 prli_svc_param_word_0[2]; /* Bits 15-0 of word 0 */
111*4882a593Smuzhiyun 	u8 prli_svc_param_word_3[2]; /* Bits 15-0 of word 3 */
112*4882a593Smuzhiyun 	u8 port_name[WWN_SIZE];
113*4882a593Smuzhiyun 	u8 node_name[WWN_SIZE];
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* MB 75h: This is the short version of the database */
117*4882a593Smuzhiyun struct get_name_list {
118*4882a593Smuzhiyun 	u8 port_node_name[WWN_SIZE]; /* B7 most sig, B0 least sig */
119*4882a593Smuzhiyun 	__le16 nport_handle;
120*4882a593Smuzhiyun 	u8 reserved;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct vp_database_24xx {
124*4882a593Smuzhiyun 	uint16_t vp_status;
125*4882a593Smuzhiyun 	uint8_t  options;
126*4882a593Smuzhiyun 	uint8_t  id;
127*4882a593Smuzhiyun 	uint8_t  port_name[WWN_SIZE];
128*4882a593Smuzhiyun 	uint8_t  node_name[WWN_SIZE];
129*4882a593Smuzhiyun 	uint16_t port_id_low;
130*4882a593Smuzhiyun 	uint16_t port_id_high;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct nvram_24xx {
134*4882a593Smuzhiyun 	/* NVRAM header. */
135*4882a593Smuzhiyun 	uint8_t id[4];
136*4882a593Smuzhiyun 	__le16	nvram_version;
137*4882a593Smuzhiyun 	uint16_t reserved_0;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Firmware Initialization Control Block. */
140*4882a593Smuzhiyun 	__le16	version;
141*4882a593Smuzhiyun 	uint16_t reserved_1;
142*4882a593Smuzhiyun 	__le16	frame_payload_size;
143*4882a593Smuzhiyun 	__le16	execution_throttle;
144*4882a593Smuzhiyun 	__le16	exchange_count;
145*4882a593Smuzhiyun 	__le16	hard_address;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
148*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	__le16	login_retry_count;
151*4882a593Smuzhiyun 	__le16	link_down_on_nos;
152*4882a593Smuzhiyun 	__le16	interrupt_delay_timer;
153*4882a593Smuzhiyun 	__le16	login_timeout;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	__le32	firmware_options_1;
156*4882a593Smuzhiyun 	__le32	firmware_options_2;
157*4882a593Smuzhiyun 	__le32	firmware_options_3;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Offset 56. */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/*
162*4882a593Smuzhiyun 	 * BIT 0     = Control Enable
163*4882a593Smuzhiyun 	 * BIT 1-15  =
164*4882a593Smuzhiyun 	 *
165*4882a593Smuzhiyun 	 * BIT 0-7   = Reserved
166*4882a593Smuzhiyun 	 * BIT 8-10  = Output Swing 1G
167*4882a593Smuzhiyun 	 * BIT 11-13 = Output Emphasis 1G
168*4882a593Smuzhiyun 	 * BIT 14-15 = Reserved
169*4882a593Smuzhiyun 	 *
170*4882a593Smuzhiyun 	 * BIT 0-7   = Reserved
171*4882a593Smuzhiyun 	 * BIT 8-10  = Output Swing 2G
172*4882a593Smuzhiyun 	 * BIT 11-13 = Output Emphasis 2G
173*4882a593Smuzhiyun 	 * BIT 14-15 = Reserved
174*4882a593Smuzhiyun 	 *
175*4882a593Smuzhiyun 	 * BIT 0-7   = Reserved
176*4882a593Smuzhiyun 	 * BIT 8-10  = Output Swing 4G
177*4882a593Smuzhiyun 	 * BIT 11-13 = Output Emphasis 4G
178*4882a593Smuzhiyun 	 * BIT 14-15 = Reserved
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	__le16	seriallink_options[4];
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	uint16_t reserved_2[16];
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* Offset 96. */
185*4882a593Smuzhiyun 	uint16_t reserved_3[16];
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* PCIe table entries. */
188*4882a593Smuzhiyun 	uint16_t reserved_4[16];
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Offset 160. */
191*4882a593Smuzhiyun 	uint16_t reserved_5[16];
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Offset 192. */
194*4882a593Smuzhiyun 	uint16_t reserved_6[16];
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Offset 224. */
197*4882a593Smuzhiyun 	uint16_t reserved_7[16];
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/*
200*4882a593Smuzhiyun 	 * BIT 0  = Enable spinup delay
201*4882a593Smuzhiyun 	 * BIT 1  = Disable BIOS
202*4882a593Smuzhiyun 	 * BIT 2  = Enable Memory Map BIOS
203*4882a593Smuzhiyun 	 * BIT 3  = Enable Selectable Boot
204*4882a593Smuzhiyun 	 * BIT 4  = Disable RISC code load
205*4882a593Smuzhiyun 	 * BIT 5  = Disable Serdes
206*4882a593Smuzhiyun 	 * BIT 6  =
207*4882a593Smuzhiyun 	 * BIT 7  =
208*4882a593Smuzhiyun 	 *
209*4882a593Smuzhiyun 	 * BIT 8  =
210*4882a593Smuzhiyun 	 * BIT 9  =
211*4882a593Smuzhiyun 	 * BIT 10 = Enable lip full login
212*4882a593Smuzhiyun 	 * BIT 11 = Enable target reset
213*4882a593Smuzhiyun 	 * BIT 12 =
214*4882a593Smuzhiyun 	 * BIT 13 =
215*4882a593Smuzhiyun 	 * BIT 14 =
216*4882a593Smuzhiyun 	 * BIT 15 = Enable alternate WWN
217*4882a593Smuzhiyun 	 *
218*4882a593Smuzhiyun 	 * BIT 16-31 =
219*4882a593Smuzhiyun 	 */
220*4882a593Smuzhiyun 	__le32	host_p;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	uint8_t alternate_port_name[WWN_SIZE];
223*4882a593Smuzhiyun 	uint8_t alternate_node_name[WWN_SIZE];
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	uint8_t boot_port_name[WWN_SIZE];
226*4882a593Smuzhiyun 	__le16	boot_lun_number;
227*4882a593Smuzhiyun 	uint16_t reserved_8;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	uint8_t alt1_boot_port_name[WWN_SIZE];
230*4882a593Smuzhiyun 	__le16	alt1_boot_lun_number;
231*4882a593Smuzhiyun 	uint16_t reserved_9;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	uint8_t alt2_boot_port_name[WWN_SIZE];
234*4882a593Smuzhiyun 	__le16	alt2_boot_lun_number;
235*4882a593Smuzhiyun 	uint16_t reserved_10;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	uint8_t alt3_boot_port_name[WWN_SIZE];
238*4882a593Smuzhiyun 	__le16	alt3_boot_lun_number;
239*4882a593Smuzhiyun 	uint16_t reserved_11;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/*
242*4882a593Smuzhiyun 	 * BIT 0 = Selective Login
243*4882a593Smuzhiyun 	 * BIT 1 = Alt-Boot Enable
244*4882a593Smuzhiyun 	 * BIT 2 = Reserved
245*4882a593Smuzhiyun 	 * BIT 3 = Boot Order List
246*4882a593Smuzhiyun 	 * BIT 4 = Reserved
247*4882a593Smuzhiyun 	 * BIT 5 = Selective LUN
248*4882a593Smuzhiyun 	 * BIT 6 = Reserved
249*4882a593Smuzhiyun 	 * BIT 7-31 =
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	__le32	efi_parameters;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	uint8_t reset_delay;
254*4882a593Smuzhiyun 	uint8_t reserved_12;
255*4882a593Smuzhiyun 	uint16_t reserved_13;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	__le16	boot_id_number;
258*4882a593Smuzhiyun 	uint16_t reserved_14;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	__le16	max_luns_per_target;
261*4882a593Smuzhiyun 	uint16_t reserved_15;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	__le16	port_down_retry_count;
264*4882a593Smuzhiyun 	__le16	link_down_timeout;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* FCode parameters. */
267*4882a593Smuzhiyun 	__le16	fcode_parameter;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	uint16_t reserved_16[3];
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Offset 352. */
272*4882a593Smuzhiyun 	uint8_t prev_drv_ver_major;
273*4882a593Smuzhiyun 	uint8_t prev_drv_ver_submajob;
274*4882a593Smuzhiyun 	uint8_t prev_drv_ver_minor;
275*4882a593Smuzhiyun 	uint8_t prev_drv_ver_subminor;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	__le16	prev_bios_ver_major;
278*4882a593Smuzhiyun 	__le16	prev_bios_ver_minor;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	__le16	prev_efi_ver_major;
281*4882a593Smuzhiyun 	__le16	prev_efi_ver_minor;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	__le16	prev_fw_ver_major;
284*4882a593Smuzhiyun 	uint8_t prev_fw_ver_minor;
285*4882a593Smuzhiyun 	uint8_t prev_fw_ver_subminor;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	uint16_t reserved_17[8];
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* Offset 384. */
290*4882a593Smuzhiyun 	uint16_t reserved_18[16];
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Offset 416. */
293*4882a593Smuzhiyun 	uint16_t reserved_19[16];
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Offset 448. */
296*4882a593Smuzhiyun 	uint16_t reserved_20[16];
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Offset 480. */
299*4882a593Smuzhiyun 	uint8_t model_name[16];
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	uint16_t reserved_21[2];
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* Offset 500. */
304*4882a593Smuzhiyun 	/* HW Parameter Block. */
305*4882a593Smuzhiyun 	uint16_t pcie_table_sig;
306*4882a593Smuzhiyun 	uint16_t pcie_table_offset;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	uint16_t subsystem_vendor_id;
309*4882a593Smuzhiyun 	uint16_t subsystem_device_id;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	__le32	checksum;
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun  * ISP Initialization Control Block.
316*4882a593Smuzhiyun  * Little endian except where noted.
317*4882a593Smuzhiyun  */
318*4882a593Smuzhiyun #define	ICB_VERSION 1
319*4882a593Smuzhiyun struct init_cb_24xx {
320*4882a593Smuzhiyun 	__le16	version;
321*4882a593Smuzhiyun 	uint16_t reserved_1;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	__le16	frame_payload_size;
324*4882a593Smuzhiyun 	__le16	execution_throttle;
325*4882a593Smuzhiyun 	__le16	exchange_count;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	__le16	hard_address;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];		/* Big endian. */
330*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];		/* Big endian. */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	__le16	response_q_inpointer;
333*4882a593Smuzhiyun 	__le16	request_q_outpointer;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	__le16	login_retry_count;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	__le16	prio_request_q_outpointer;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	__le16	response_q_length;
340*4882a593Smuzhiyun 	__le16	request_q_length;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	__le16	link_down_on_nos;		/* Milliseconds. */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	__le16	prio_request_q_length;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	__le64	 request_q_address __packed;
347*4882a593Smuzhiyun 	__le64	 response_q_address __packed;
348*4882a593Smuzhiyun 	__le64	 prio_request_q_address __packed;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	__le16	msix;
351*4882a593Smuzhiyun 	__le16	msix_atio;
352*4882a593Smuzhiyun 	uint8_t reserved_2[4];
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	__le16	atio_q_inpointer;
355*4882a593Smuzhiyun 	__le16	atio_q_length;
356*4882a593Smuzhiyun 	__le64	atio_q_address __packed;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	__le16	interrupt_delay_timer;		/* 100us increments. */
359*4882a593Smuzhiyun 	__le16	login_timeout;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/*
362*4882a593Smuzhiyun 	 * BIT 0  = Enable Hard Loop Id
363*4882a593Smuzhiyun 	 * BIT 1  = Enable Fairness
364*4882a593Smuzhiyun 	 * BIT 2  = Enable Full-Duplex
365*4882a593Smuzhiyun 	 * BIT 3  = Reserved
366*4882a593Smuzhiyun 	 * BIT 4  = Enable Target Mode
367*4882a593Smuzhiyun 	 * BIT 5  = Disable Initiator Mode
368*4882a593Smuzhiyun 	 * BIT 6  = Acquire FA-WWN
369*4882a593Smuzhiyun 	 * BIT 7  = Enable D-port Diagnostics
370*4882a593Smuzhiyun 	 *
371*4882a593Smuzhiyun 	 * BIT 8  = Reserved
372*4882a593Smuzhiyun 	 * BIT 9  = Non Participating LIP
373*4882a593Smuzhiyun 	 * BIT 10 = Descending Loop ID Search
374*4882a593Smuzhiyun 	 * BIT 11 = Acquire Loop ID in LIPA
375*4882a593Smuzhiyun 	 * BIT 12 = Reserved
376*4882a593Smuzhiyun 	 * BIT 13 = Full Login after LIP
377*4882a593Smuzhiyun 	 * BIT 14 = Node Name Option
378*4882a593Smuzhiyun 	 * BIT 15-31 = Reserved
379*4882a593Smuzhiyun 	 */
380*4882a593Smuzhiyun 	__le32	firmware_options_1;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/*
383*4882a593Smuzhiyun 	 * BIT 0  = Operation Mode bit 0
384*4882a593Smuzhiyun 	 * BIT 1  = Operation Mode bit 1
385*4882a593Smuzhiyun 	 * BIT 2  = Operation Mode bit 2
386*4882a593Smuzhiyun 	 * BIT 3  = Operation Mode bit 3
387*4882a593Smuzhiyun 	 * BIT 4  = Connection Options bit 0
388*4882a593Smuzhiyun 	 * BIT 5  = Connection Options bit 1
389*4882a593Smuzhiyun 	 * BIT 6  = Connection Options bit 2
390*4882a593Smuzhiyun 	 * BIT 7  = Enable Non part on LIHA failure
391*4882a593Smuzhiyun 	 *
392*4882a593Smuzhiyun 	 * BIT 8  = Enable Class 2
393*4882a593Smuzhiyun 	 * BIT 9  = Enable ACK0
394*4882a593Smuzhiyun 	 * BIT 10 = Reserved
395*4882a593Smuzhiyun 	 * BIT 11 = Enable FC-SP Security
396*4882a593Smuzhiyun 	 * BIT 12 = FC Tape Enable
397*4882a593Smuzhiyun 	 * BIT 13 = Reserved
398*4882a593Smuzhiyun 	 * BIT 14 = Enable Target PRLI Control
399*4882a593Smuzhiyun 	 * BIT 15-31 = Reserved
400*4882a593Smuzhiyun 	 */
401*4882a593Smuzhiyun 	__le32	firmware_options_2;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/*
404*4882a593Smuzhiyun 	 * BIT 0  = Reserved
405*4882a593Smuzhiyun 	 * BIT 1  = Soft ID only
406*4882a593Smuzhiyun 	 * BIT 2  = Reserved
407*4882a593Smuzhiyun 	 * BIT 3  = Reserved
408*4882a593Smuzhiyun 	 * BIT 4  = FCP RSP Payload bit 0
409*4882a593Smuzhiyun 	 * BIT 5  = FCP RSP Payload bit 1
410*4882a593Smuzhiyun 	 * BIT 6  = Enable Receive Out-of-Order data frame handling
411*4882a593Smuzhiyun 	 * BIT 7  = Disable Automatic PLOGI on Local Loop
412*4882a593Smuzhiyun 	 *
413*4882a593Smuzhiyun 	 * BIT 8  = Reserved
414*4882a593Smuzhiyun 	 * BIT 9  = Enable Out-of-Order FCP_XFER_RDY relative offset handling
415*4882a593Smuzhiyun 	 * BIT 10 = Reserved
416*4882a593Smuzhiyun 	 * BIT 11 = Reserved
417*4882a593Smuzhiyun 	 * BIT 12 = Reserved
418*4882a593Smuzhiyun 	 * BIT 13 = Data Rate bit 0
419*4882a593Smuzhiyun 	 * BIT 14 = Data Rate bit 1
420*4882a593Smuzhiyun 	 * BIT 15 = Data Rate bit 2
421*4882a593Smuzhiyun 	 * BIT 16 = Enable 75 ohm Termination Select
422*4882a593Smuzhiyun 	 * BIT 17-28 = Reserved
423*4882a593Smuzhiyun 	 * BIT 29 = Enable response queue 0 in index shadowing
424*4882a593Smuzhiyun 	 * BIT 30 = Enable request queue 0 out index shadowing
425*4882a593Smuzhiyun 	 * BIT 31 = Reserved
426*4882a593Smuzhiyun 	 */
427*4882a593Smuzhiyun 	__le32	firmware_options_3;
428*4882a593Smuzhiyun 	__le16	 qos;
429*4882a593Smuzhiyun 	__le16	 rid;
430*4882a593Smuzhiyun 	uint8_t  reserved_3[20];
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun  * ISP queue - command entry structure definition.
435*4882a593Smuzhiyun  */
436*4882a593Smuzhiyun #define COMMAND_BIDIRECTIONAL 0x75
437*4882a593Smuzhiyun struct cmd_bidir {
438*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
439*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
440*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined */
441*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry status. */
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	__le16	wr_dseg_count;		/* Write Data segment count. */
450*4882a593Smuzhiyun 	__le16	rd_dseg_count;		/* Read Data segment count. */
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	struct scsi_lun lun;		/* FCP LUN (BE). */
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
455*4882a593Smuzhiyun #define BD_WRAP_BACK			BIT_3
456*4882a593Smuzhiyun #define BD_READ_DATA			BIT_1
457*4882a593Smuzhiyun #define BD_WRITE_DATA			BIT_0
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	__le16	fcp_cmnd_dseg_len;		/* Data segment length. */
460*4882a593Smuzhiyun 	__le64	 fcp_cmnd_dseg_address __packed;/* Data segment address. */
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	uint16_t reserved[2];			/* Reserved */
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	__le32	rd_byte_count;			/* Total Byte count Read. */
465*4882a593Smuzhiyun 	__le32	wr_byte_count;			/* Total Byte count write. */
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	uint8_t port_id[3];			/* PortID of destination port.*/
468*4882a593Smuzhiyun 	uint8_t vp_index;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	struct dsd64 fcp_dsd;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define COMMAND_TYPE_6	0x48		/* Command Type 6 entry */
474*4882a593Smuzhiyun struct cmd_type_6 {
475*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
476*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
477*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
478*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
483*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	__le16	dseg_count;		/* Data segment count. */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	__le16	fcp_rsp_dsd_len;	/* FCP_RSP DSD length. */
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	struct scsi_lun lun;		/* FCP LUN (BE). */
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
492*4882a593Smuzhiyun #define CF_DIF_SEG_DESCR_ENABLE		BIT_3
493*4882a593Smuzhiyun #define CF_DATA_SEG_DESCR_ENABLE	BIT_2
494*4882a593Smuzhiyun #define CF_READ_DATA			BIT_1
495*4882a593Smuzhiyun #define CF_WRITE_DATA			BIT_0
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	__le16	fcp_cmnd_dseg_len;	/* Data segment length. */
498*4882a593Smuzhiyun 					/* Data segment address. */
499*4882a593Smuzhiyun 	__le64	 fcp_cmnd_dseg_address __packed;
500*4882a593Smuzhiyun 					/* Data segment address. */
501*4882a593Smuzhiyun 	__le64	 fcp_rsp_dseg_address __packed;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	__le32	byte_count;		/* Total byte count. */
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
506*4882a593Smuzhiyun 	uint8_t vp_index;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	struct dsd64 fcp_dsd;
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #define COMMAND_TYPE_7	0x18		/* Command Type 7 entry */
512*4882a593Smuzhiyun struct cmd_type_7 {
513*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
514*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
515*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
516*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
521*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
522*4882a593Smuzhiyun #define FW_MAX_TIMEOUT		0x1999
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	__le16	dseg_count;		/* Data segment count. */
525*4882a593Smuzhiyun 	uint16_t reserved_1;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	struct scsi_lun lun;		/* FCP LUN (BE). */
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	__le16	task_mgmt_flags;	/* Task management flags. */
530*4882a593Smuzhiyun #define TMF_CLEAR_ACA		BIT_14
531*4882a593Smuzhiyun #define TMF_TARGET_RESET	BIT_13
532*4882a593Smuzhiyun #define TMF_LUN_RESET		BIT_12
533*4882a593Smuzhiyun #define TMF_CLEAR_TASK_SET	BIT_10
534*4882a593Smuzhiyun #define TMF_ABORT_TASK_SET	BIT_9
535*4882a593Smuzhiyun #define TMF_DSD_LIST_ENABLE	BIT_2
536*4882a593Smuzhiyun #define TMF_READ_DATA		BIT_1
537*4882a593Smuzhiyun #define TMF_WRITE_DATA		BIT_0
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	uint8_t task;
540*4882a593Smuzhiyun #define TSK_SIMPLE		0
541*4882a593Smuzhiyun #define TSK_HEAD_OF_QUEUE	1
542*4882a593Smuzhiyun #define TSK_ORDERED		2
543*4882a593Smuzhiyun #define TSK_ACA			4
544*4882a593Smuzhiyun #define TSK_UNTAGGED		5
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	uint8_t crn;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	uint8_t fcp_cdb[MAX_CMDSZ]; 	/* SCSI command words. */
549*4882a593Smuzhiyun 	__le32	byte_count;		/* Total byte count. */
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
552*4882a593Smuzhiyun 	uint8_t vp_index;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	struct dsd64 dsd;
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define COMMAND_TYPE_CRC_2	0x6A	/* Command Type CRC_2 (Type 6)
558*4882a593Smuzhiyun 					 * (T10-DIF) */
559*4882a593Smuzhiyun struct cmd_type_crc_2 {
560*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
561*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
562*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
563*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
568*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	__le16	dseg_count;		/* Data segment count. */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	__le16	fcp_rsp_dseg_len;	/* FCP_RSP DSD length. */
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	struct scsi_lun lun;		/* FCP LUN (BE). */
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	__le16	fcp_cmnd_dseg_len;	/* Data segment length. */
579*4882a593Smuzhiyun 	__le64	 fcp_cmnd_dseg_address __packed;
580*4882a593Smuzhiyun 					/* Data segment address. */
581*4882a593Smuzhiyun 	__le64	 fcp_rsp_dseg_address __packed;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	__le32	byte_count;		/* Total byte count. */
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
586*4882a593Smuzhiyun 	uint8_t vp_index;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	__le64	 crc_context_address __packed;	/* Data segment address. */
589*4882a593Smuzhiyun 	__le16	crc_context_len;		/* Data segment length. */
590*4882a593Smuzhiyun 	uint16_t reserved_1;			/* MUST be set to 0. */
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun  * ISP queue - status entry structure definition.
596*4882a593Smuzhiyun  */
597*4882a593Smuzhiyun #define	STATUS_TYPE	0x03		/* Status entry. */
598*4882a593Smuzhiyun struct sts_entry_24xx {
599*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
600*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
601*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
602*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
607*4882a593Smuzhiyun 	__le16	ox_id;			/* OX_ID used by the firmware. */
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	__le32	residual_len;		/* FW calc residual transfer length. */
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	union {
612*4882a593Smuzhiyun 		__le16 reserved_1;
613*4882a593Smuzhiyun 		__le16	nvme_rsp_pyld_len;
614*4882a593Smuzhiyun 	};
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	__le16	state_flags;		/* State flags. */
617*4882a593Smuzhiyun #define SF_TRANSFERRED_DATA	BIT_11
618*4882a593Smuzhiyun #define SF_NVME_ERSP            BIT_6
619*4882a593Smuzhiyun #define SF_FCP_RSP_DMA		BIT_0
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	__le16	status_qualifier;
622*4882a593Smuzhiyun 	__le16	scsi_status;		/* SCSI status. */
623*4882a593Smuzhiyun #define SS_CONFIRMATION_REQ		BIT_12
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	__le32	rsp_residual_count;	/* FCP RSP residual count. */
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	__le32	sense_len;		/* FCP SENSE length. */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	union {
630*4882a593Smuzhiyun 		struct {
631*4882a593Smuzhiyun 			__le32	rsp_data_len;	/* FCP response data length  */
632*4882a593Smuzhiyun 			uint8_t data[28];	/* FCP rsp/sense information */
633*4882a593Smuzhiyun 		};
634*4882a593Smuzhiyun 		struct nvme_fc_ersp_iu nvme_ersp;
635*4882a593Smuzhiyun 		uint8_t nvme_ersp_data[32];
636*4882a593Smuzhiyun 	};
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/*
639*4882a593Smuzhiyun 	 * If DIF Error is set in comp_status, these additional fields are
640*4882a593Smuzhiyun 	 * defined:
641*4882a593Smuzhiyun 	 *
642*4882a593Smuzhiyun 	 * !!! NOTE: Firmware sends expected/actual DIF data in big endian
643*4882a593Smuzhiyun 	 * format; but all of the "data" field gets swab32-d in the beginning
644*4882a593Smuzhiyun 	 * of qla2x00_status_entry().
645*4882a593Smuzhiyun 	 *
646*4882a593Smuzhiyun 	 * &data[10] : uint8_t report_runt_bg[2];	- computed guard
647*4882a593Smuzhiyun 	 * &data[12] : uint8_t actual_dif[8];		- DIF Data received
648*4882a593Smuzhiyun 	 * &data[20] : uint8_t expected_dif[8];		- DIF Data computed
649*4882a593Smuzhiyun 	*/
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun  * Status entry completion status
655*4882a593Smuzhiyun  */
656*4882a593Smuzhiyun #define CS_DATA_REASSEMBLY_ERROR 0x11	/* Data Reassembly Error.. */
657*4882a593Smuzhiyun #define CS_ABTS_BY_TARGET	0x13	/* Target send ABTS to abort IOCB. */
658*4882a593Smuzhiyun #define CS_FW_RESOURCE		0x2C	/* Firmware Resource Unavailable. */
659*4882a593Smuzhiyun #define CS_TASK_MGMT_OVERRUN	0x30	/* Task management overrun (8+). */
660*4882a593Smuzhiyun #define CS_ABORT_BY_TARGET	0x47	/* Abort By Target. */
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun  * ISP queue - marker entry structure definition.
664*4882a593Smuzhiyun  */
665*4882a593Smuzhiyun #define MARKER_TYPE	0x04		/* Marker entry. */
666*4882a593Smuzhiyun struct mrk_entry_24xx {
667*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
668*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
669*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
670*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	uint8_t modifier;		/* Modifier (7-0). */
677*4882a593Smuzhiyun #define MK_SYNC_ID_LUN	0		/* Synchronize ID/LUN */
678*4882a593Smuzhiyun #define MK_SYNC_ID	1		/* Synchronize ID */
679*4882a593Smuzhiyun #define MK_SYNC_ALL	2		/* Synchronize all ID/LUN */
680*4882a593Smuzhiyun 	uint8_t reserved_1;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	uint8_t reserved_2;
683*4882a593Smuzhiyun 	uint8_t vp_index;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	uint16_t reserved_3;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	uint8_t lun[8];			/* FCP LUN (BE). */
688*4882a593Smuzhiyun 	uint8_t reserved_4[40];
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun  * ISP queue - CT Pass-Through entry structure definition.
693*4882a593Smuzhiyun  */
694*4882a593Smuzhiyun #define CT_IOCB_TYPE		0x29	/* CT Pass-Through IOCB entry */
695*4882a593Smuzhiyun struct ct_entry_24xx {
696*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
697*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
698*4882a593Smuzhiyun 	uint8_t sys_define;		/* System Defined. */
699*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	__le16	cmd_dsd_count;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	uint8_t vp_index;
710*4882a593Smuzhiyun 	uint8_t reserved_1;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
713*4882a593Smuzhiyun 	uint16_t reserved_2;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	__le16	rsp_dsd_count;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	uint8_t reserved_3[10];
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	__le32	rsp_byte_count;
720*4882a593Smuzhiyun 	__le32	cmd_byte_count;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	struct dsd64 dsd[2];
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun #define PURX_ELS_HEADER_SIZE	0x18
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * ISP queue - PUREX IOCB entry structure definition
729*4882a593Smuzhiyun  */
730*4882a593Smuzhiyun #define PUREX_IOCB_TYPE		0x51	/* CT Pass Through IOCB entry */
731*4882a593Smuzhiyun struct purex_entry_24xx {
732*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
733*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
734*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
735*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	__le16	reserved1;
738*4882a593Smuzhiyun 	uint8_t vp_idx;
739*4882a593Smuzhiyun 	uint8_t reserved2;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	__le16	status_flags;
742*4882a593Smuzhiyun 	__le16	nport_handle;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	__le16	frame_size;
745*4882a593Smuzhiyun 	__le16	trunc_frame_size;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	__le32	rx_xchg_addr;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	uint8_t d_id[3];
750*4882a593Smuzhiyun 	uint8_t r_ctl;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	uint8_t s_id[3];
753*4882a593Smuzhiyun 	uint8_t cs_ctl;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	uint8_t f_ctl[3];
756*4882a593Smuzhiyun 	uint8_t type;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	__le16	seq_cnt;
759*4882a593Smuzhiyun 	uint8_t df_ctl;
760*4882a593Smuzhiyun 	uint8_t seq_id;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	__le16	rx_id;
763*4882a593Smuzhiyun 	__le16	ox_id;
764*4882a593Smuzhiyun 	__le32	param;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	uint8_t els_frame_payload[20];
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun /*
770*4882a593Smuzhiyun  * ISP queue - ELS Pass-Through entry structure definition.
771*4882a593Smuzhiyun  */
772*4882a593Smuzhiyun #define ELS_IOCB_TYPE		0x53	/* ELS Pass-Through IOCB entry */
773*4882a593Smuzhiyun struct els_entry_24xx {
774*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
775*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
776*4882a593Smuzhiyun 	uint8_t sys_define;		/* System Defined. */
777*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	__le16	comp_status;		/* response only */
782*4882a593Smuzhiyun 	__le16	nport_handle;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	__le16	tx_dsd_count;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	uint8_t vp_index;
787*4882a593Smuzhiyun 	uint8_t sof_type;
788*4882a593Smuzhiyun #define EST_SOFI3		(1 << 4)
789*4882a593Smuzhiyun #define EST_SOFI2		(3 << 4)
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	__le32	rx_xchg_address;	/* Receive exchange address. */
792*4882a593Smuzhiyun 	__le16	rx_dsd_count;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	uint8_t opcode;
795*4882a593Smuzhiyun 	uint8_t reserved_2;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	uint8_t d_id[3];
798*4882a593Smuzhiyun 	uint8_t s_id[3];
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
801*4882a593Smuzhiyun #define ECF_PAYLOAD_DESCR_MASK	(BIT_15|BIT_14|BIT_13)
802*4882a593Smuzhiyun #define EPD_ELS_COMMAND		(0 << 13)
803*4882a593Smuzhiyun #define EPD_ELS_ACC		(1 << 13)
804*4882a593Smuzhiyun #define EPD_ELS_RJT		(2 << 13)
805*4882a593Smuzhiyun #define EPD_RX_XCHG		(3 << 13)
806*4882a593Smuzhiyun #define ECF_CLR_PASSTHRU_PEND	BIT_12
807*4882a593Smuzhiyun #define ECF_INCL_FRAME_HDR	BIT_11
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	union {
810*4882a593Smuzhiyun 		struct {
811*4882a593Smuzhiyun 			__le32	 rx_byte_count;
812*4882a593Smuzhiyun 			__le32	 tx_byte_count;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 			__le64	 tx_address __packed;	/* DSD 0 address. */
815*4882a593Smuzhiyun 			__le32	 tx_len;		/* DSD 0 length. */
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 			__le64	 rx_address __packed;	/* DSD 1 address. */
818*4882a593Smuzhiyun 			__le32	 rx_len;		/* DSD 1 length. */
819*4882a593Smuzhiyun 		};
820*4882a593Smuzhiyun 		struct {
821*4882a593Smuzhiyun 			__le32	total_byte_count;
822*4882a593Smuzhiyun 			__le32	error_subcode_1;
823*4882a593Smuzhiyun 			__le32	error_subcode_2;
824*4882a593Smuzhiyun 			__le32	error_subcode_3;
825*4882a593Smuzhiyun 		};
826*4882a593Smuzhiyun 	};
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun struct els_sts_entry_24xx {
830*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
831*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
832*4882a593Smuzhiyun 	uint8_t sys_define;		/* System Defined. */
833*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	__le32	handle;		/* System handle. */
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	__le16	comp_status;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	__le16	reserved_1;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	uint8_t vp_index;
844*4882a593Smuzhiyun 	uint8_t sof_type;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	__le32	rx_xchg_address;	/* Receive exchange address. */
847*4882a593Smuzhiyun 	__le16	reserved_2;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	uint8_t opcode;
850*4882a593Smuzhiyun 	uint8_t reserved_3;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	uint8_t d_id[3];
853*4882a593Smuzhiyun 	uint8_t s_id[3];
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
856*4882a593Smuzhiyun 	__le32	total_byte_count;
857*4882a593Smuzhiyun 	__le32	error_subcode_1;
858*4882a593Smuzhiyun 	__le32	error_subcode_2;
859*4882a593Smuzhiyun 	__le32	error_subcode_3;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	__le32	reserved_4[4];
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun  * ISP queue - Mailbox Command entry structure definition.
865*4882a593Smuzhiyun  */
866*4882a593Smuzhiyun #define MBX_IOCB_TYPE	0x39
867*4882a593Smuzhiyun struct mbx_entry_24xx {
868*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
869*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
870*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
871*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	uint16_t mbx[28];
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define LOGINOUT_PORT_IOCB_TYPE	0x52	/* Login/Logout Port entry. */
880*4882a593Smuzhiyun struct logio_entry_24xx {
881*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
882*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
883*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
884*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
889*4882a593Smuzhiyun #define CS_LOGIO_ERROR		0x31	/* Login/Logout IOCB error. */
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
894*4882a593Smuzhiyun 					/* Modifiers. */
895*4882a593Smuzhiyun #define LCF_INCLUDE_SNS		BIT_10	/* Include SNS (FFFFFC) during LOGO. */
896*4882a593Smuzhiyun #define LCF_FCP2_OVERRIDE	BIT_9	/* Set/Reset word 3 of PRLI. */
897*4882a593Smuzhiyun #define LCF_CLASS_2		BIT_8	/* Enable class 2 during PLOGI. */
898*4882a593Smuzhiyun #define LCF_FREE_NPORT		BIT_7	/* Release NPORT handle after LOGO. */
899*4882a593Smuzhiyun #define LCF_EXPL_LOGO		BIT_6	/* Perform an explicit LOGO. */
900*4882a593Smuzhiyun #define LCF_NVME_PRLI		BIT_6   /* Perform NVME FC4 PRLI */
901*4882a593Smuzhiyun #define LCF_SKIP_PRLI		BIT_5	/* Skip PRLI after PLOGI. */
902*4882a593Smuzhiyun #define LCF_IMPL_LOGO_ALL	BIT_5	/* Implicit LOGO to all ports. */
903*4882a593Smuzhiyun #define LCF_COND_PLOGI		BIT_4	/* PLOGI only if not logged-in. */
904*4882a593Smuzhiyun #define LCF_IMPL_LOGO		BIT_4	/* Perform an implicit LOGO. */
905*4882a593Smuzhiyun #define LCF_IMPL_PRLO		BIT_4	/* Perform an implicit PRLO. */
906*4882a593Smuzhiyun 					/* Commands. */
907*4882a593Smuzhiyun #define LCF_COMMAND_PLOGI	0x00	/* PLOGI. */
908*4882a593Smuzhiyun #define LCF_COMMAND_PRLI	0x01	/* PRLI. */
909*4882a593Smuzhiyun #define LCF_COMMAND_PDISC	0x02	/* PDISC. */
910*4882a593Smuzhiyun #define LCF_COMMAND_ADISC	0x03	/* ADISC. */
911*4882a593Smuzhiyun #define LCF_COMMAND_LOGO	0x08	/* LOGO. */
912*4882a593Smuzhiyun #define LCF_COMMAND_PRLO	0x09	/* PRLO. */
913*4882a593Smuzhiyun #define LCF_COMMAND_TPRLO	0x0A	/* TPRLO. */
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	uint8_t vp_index;
916*4882a593Smuzhiyun 	uint8_t reserved_1;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	uint8_t rsp_size;		/* Response size in 32bit words. */
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	__le32	io_parameter[11];	/* General I/O parameters. */
923*4882a593Smuzhiyun #define LSC_SCODE_NOLINK	0x01
924*4882a593Smuzhiyun #define LSC_SCODE_NOIOCB	0x02
925*4882a593Smuzhiyun #define LSC_SCODE_NOXCB		0x03
926*4882a593Smuzhiyun #define LSC_SCODE_CMD_FAILED	0x04
927*4882a593Smuzhiyun #define LSC_SCODE_NOFABRIC	0x05
928*4882a593Smuzhiyun #define LSC_SCODE_FW_NOT_READY	0x07
929*4882a593Smuzhiyun #define LSC_SCODE_NOT_LOGGED_IN	0x09
930*4882a593Smuzhiyun #define LSC_SCODE_NOPCB		0x0A
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun #define LSC_SCODE_ELS_REJECT	0x18
933*4882a593Smuzhiyun #define LSC_SCODE_CMD_PARAM_ERR	0x19
934*4882a593Smuzhiyun #define LSC_SCODE_PORTID_USED	0x1A
935*4882a593Smuzhiyun #define LSC_SCODE_NPORT_USED	0x1B
936*4882a593Smuzhiyun #define LSC_SCODE_NONPORT	0x1C
937*4882a593Smuzhiyun #define LSC_SCODE_LOGGED_IN	0x1D
938*4882a593Smuzhiyun #define LSC_SCODE_NOFLOGI_ACC	0x1F
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun #define TSK_MGMT_IOCB_TYPE	0x14
942*4882a593Smuzhiyun struct tsk_mgmt_entry {
943*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
944*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
945*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
946*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	uint16_t reserved_1;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	__le16	delay;			/* Activity delay in seconds. */
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	struct scsi_lun lun;		/* FCP LUN (BE). */
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	__le32	control_flags;		/* Control Flags. */
961*4882a593Smuzhiyun #define TCF_NOTMCMD_TO_TARGET	BIT_31
962*4882a593Smuzhiyun #define TCF_LUN_RESET		BIT_4
963*4882a593Smuzhiyun #define TCF_ABORT_TASK_SET	BIT_3
964*4882a593Smuzhiyun #define TCF_CLEAR_TASK_SET	BIT_2
965*4882a593Smuzhiyun #define TCF_TARGET_RESET	BIT_1
966*4882a593Smuzhiyun #define TCF_CLEAR_ACA		BIT_0
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	uint8_t reserved_2[20];
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
971*4882a593Smuzhiyun 	uint8_t vp_index;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	uint8_t reserved_3[12];
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun #define ABORT_IOCB_TYPE	0x33
977*4882a593Smuzhiyun struct abort_entry_24xx {
978*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
979*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
980*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
981*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	__le16	nport_handle;		/* N_PORT handle. */
986*4882a593Smuzhiyun 					/* or Completion status. */
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	__le16	options;		/* Options. */
989*4882a593Smuzhiyun #define AOF_NO_ABTS		BIT_0	/* Do not send any ABTS. */
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	uint32_t handle_to_abort;	/* System handle to abort. */
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	__le16	req_que_no;
994*4882a593Smuzhiyun 	uint8_t reserved_1[30];
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	uint8_t port_id[3];		/* PortID of destination port. */
997*4882a593Smuzhiyun 	uint8_t vp_index;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	uint8_t reserved_2[12];
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #define ABTS_RCV_TYPE		0x54
1003*4882a593Smuzhiyun #define ABTS_RSP_TYPE		0x55
1004*4882a593Smuzhiyun struct abts_entry_24xx {
1005*4882a593Smuzhiyun 	uint8_t entry_type;
1006*4882a593Smuzhiyun 	uint8_t entry_count;
1007*4882a593Smuzhiyun 	uint8_t handle_count;
1008*4882a593Smuzhiyun 	uint8_t entry_status;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	__le32	handle;		/* type 0x55 only */
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	__le16	comp_status;		/* type 0x55 only */
1013*4882a593Smuzhiyun 	__le16	nport_handle;		/* type 0x54 only */
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	__le16	control_flags;		/* type 0x55 only */
1016*4882a593Smuzhiyun 	uint8_t vp_idx;
1017*4882a593Smuzhiyun 	uint8_t sof_type;		/* sof_type is upper nibble */
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	__le32	rx_xch_addr;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	uint8_t d_id[3];
1022*4882a593Smuzhiyun 	uint8_t r_ctl;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	uint8_t s_id[3];
1025*4882a593Smuzhiyun 	uint8_t cs_ctl;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	uint8_t f_ctl[3];
1028*4882a593Smuzhiyun 	uint8_t type;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	__le16	seq_cnt;
1031*4882a593Smuzhiyun 	uint8_t df_ctl;
1032*4882a593Smuzhiyun 	uint8_t seq_id;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	__le16	rx_id;
1035*4882a593Smuzhiyun 	__le16	ox_id;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	__le32	param;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	union {
1040*4882a593Smuzhiyun 		struct {
1041*4882a593Smuzhiyun 			__le32	subcode3;
1042*4882a593Smuzhiyun 			__le32	rsvd;
1043*4882a593Smuzhiyun 			__le32	subcode1;
1044*4882a593Smuzhiyun 			__le32	subcode2;
1045*4882a593Smuzhiyun 		} error;
1046*4882a593Smuzhiyun 		struct {
1047*4882a593Smuzhiyun 			__le16	rsrvd1;
1048*4882a593Smuzhiyun 			uint8_t last_seq_id;
1049*4882a593Smuzhiyun 			uint8_t seq_id_valid;
1050*4882a593Smuzhiyun 			__le16	aborted_rx_id;
1051*4882a593Smuzhiyun 			__le16	aborted_ox_id;
1052*4882a593Smuzhiyun 			__le16	high_seq_cnt;
1053*4882a593Smuzhiyun 			__le16	low_seq_cnt;
1054*4882a593Smuzhiyun 		} ba_acc;
1055*4882a593Smuzhiyun 		struct {
1056*4882a593Smuzhiyun 			uint8_t vendor_unique;
1057*4882a593Smuzhiyun 			uint8_t explanation;
1058*4882a593Smuzhiyun 			uint8_t reason;
1059*4882a593Smuzhiyun 		} ba_rjt;
1060*4882a593Smuzhiyun 	} payload;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	__le32	rx_xch_addr_to_abort;
1063*4882a593Smuzhiyun } __packed;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun /* ABTS payload explanation values */
1066*4882a593Smuzhiyun #define BA_RJT_EXP_NO_ADDITIONAL	0
1067*4882a593Smuzhiyun #define BA_RJT_EXP_INV_OX_RX_ID		3
1068*4882a593Smuzhiyun #define BA_RJT_EXP_SEQ_ABORTED		5
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun /* ABTS payload reason values */
1071*4882a593Smuzhiyun #define BA_RJT_RSN_INV_CMD_CODE		1
1072*4882a593Smuzhiyun #define BA_RJT_RSN_LOGICAL_ERROR	3
1073*4882a593Smuzhiyun #define BA_RJT_RSN_LOGICAL_BUSY		5
1074*4882a593Smuzhiyun #define BA_RJT_RSN_PROTOCOL_ERROR	7
1075*4882a593Smuzhiyun #define BA_RJT_RSN_UNABLE_TO_PERFORM	9
1076*4882a593Smuzhiyun #define BA_RJT_RSN_VENDOR_SPECIFIC	0xff
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun /* FC_F values */
1079*4882a593Smuzhiyun #define FC_TYPE_BLD		0x000		/* Basic link data */
1080*4882a593Smuzhiyun #define FC_F_CTL_RSP_CNTXT	0x800000	/* Responder of exchange */
1081*4882a593Smuzhiyun #define FC_F_CTL_LAST_SEQ	0x100000	/* Last sequence */
1082*4882a593Smuzhiyun #define FC_F_CTL_END_SEQ	0x80000		/* Last sequence */
1083*4882a593Smuzhiyun #define FC_F_CTL_SEQ_INIT	0x010000	/* Sequence initiative */
1084*4882a593Smuzhiyun #define FC_ROUTING_BLD		0x80		/* Basic link data frame */
1085*4882a593Smuzhiyun #define FC_R_CTL_BLD_BA_ACC	0x04		/* BA_ACC (basic accept) */
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun  * ISP I/O Register Set structure definitions.
1089*4882a593Smuzhiyun  */
1090*4882a593Smuzhiyun struct device_reg_24xx {
1091*4882a593Smuzhiyun 	__le32	flash_addr;		/* Flash/NVRAM BIOS address. */
1092*4882a593Smuzhiyun #define FARX_DATA_FLAG	BIT_31
1093*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_CONF	0x7FFD0000
1094*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_DATA	0x7FF00000
1095*4882a593Smuzhiyun #define FARX_ACCESS_NVRAM_CONF	0x7FFF0000
1096*4882a593Smuzhiyun #define FARX_ACCESS_NVRAM_DATA	0x7FFE0000
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun #define FA_NVRAM_FUNC0_ADDR	0x80
1099*4882a593Smuzhiyun #define FA_NVRAM_FUNC1_ADDR	0x180
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun #define FA_NVRAM_VPD_SIZE	0x200
1102*4882a593Smuzhiyun #define FA_NVRAM_VPD0_ADDR	0x00
1103*4882a593Smuzhiyun #define FA_NVRAM_VPD1_ADDR	0x100
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun #define FA_BOOT_CODE_ADDR	0x00000
1106*4882a593Smuzhiyun 					/*
1107*4882a593Smuzhiyun 					 * RISC code begins at offset 512KB
1108*4882a593Smuzhiyun 					 * within flash. Consisting of two
1109*4882a593Smuzhiyun 					 * contiguous RISC code segments.
1110*4882a593Smuzhiyun 					 */
1111*4882a593Smuzhiyun #define FA_RISC_CODE_ADDR	0x20000
1112*4882a593Smuzhiyun #define FA_RISC_CODE_SEGMENTS	2
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun #define FA_FLASH_DESCR_ADDR_24	0x11000
1115*4882a593Smuzhiyun #define FA_FLASH_LAYOUT_ADDR_24	0x11400
1116*4882a593Smuzhiyun #define FA_NPIV_CONF0_ADDR_24	0x16000
1117*4882a593Smuzhiyun #define FA_NPIV_CONF1_ADDR_24	0x17000
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun #define FA_FW_AREA_ADDR		0x40000
1120*4882a593Smuzhiyun #define FA_VPD_NVRAM_ADDR	0x48000
1121*4882a593Smuzhiyun #define FA_FEATURE_ADDR		0x4C000
1122*4882a593Smuzhiyun #define FA_FLASH_DESCR_ADDR	0x50000
1123*4882a593Smuzhiyun #define FA_FLASH_LAYOUT_ADDR	0x50400
1124*4882a593Smuzhiyun #define FA_HW_EVENT0_ADDR	0x54000
1125*4882a593Smuzhiyun #define FA_HW_EVENT1_ADDR	0x54400
1126*4882a593Smuzhiyun #define FA_HW_EVENT_SIZE	0x200
1127*4882a593Smuzhiyun #define FA_HW_EVENT_ENTRY_SIZE	4
1128*4882a593Smuzhiyun #define FA_NPIV_CONF0_ADDR	0x5C000
1129*4882a593Smuzhiyun #define FA_NPIV_CONF1_ADDR	0x5D000
1130*4882a593Smuzhiyun #define FA_FCP_PRIO0_ADDR	0x10000
1131*4882a593Smuzhiyun #define FA_FCP_PRIO1_ADDR	0x12000
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun  * Flash Error Log Event Codes.
1135*4882a593Smuzhiyun  */
1136*4882a593Smuzhiyun #define HW_EVENT_RESET_ERR	0xF00B
1137*4882a593Smuzhiyun #define HW_EVENT_ISP_ERR	0xF020
1138*4882a593Smuzhiyun #define HW_EVENT_PARITY_ERR	0xF022
1139*4882a593Smuzhiyun #define HW_EVENT_NVRAM_CHKSUM_ERR	0xF023
1140*4882a593Smuzhiyun #define HW_EVENT_FLASH_FW_ERR	0xF024
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	__le32	flash_data;		/* Flash/NVRAM BIOS data. */
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	__le32	ctrl_status;		/* Control/Status. */
1145*4882a593Smuzhiyun #define CSRX_FLASH_ACCESS_ERROR	BIT_18	/* Flash/NVRAM Access Error. */
1146*4882a593Smuzhiyun #define CSRX_DMA_ACTIVE		BIT_17	/* DMA Active status. */
1147*4882a593Smuzhiyun #define CSRX_DMA_SHUTDOWN	BIT_16	/* DMA Shutdown control status. */
1148*4882a593Smuzhiyun #define CSRX_FUNCTION		BIT_15	/* Function number. */
1149*4882a593Smuzhiyun 					/* PCI-X Bus Mode. */
1150*4882a593Smuzhiyun #define CSRX_PCIX_BUS_MODE_MASK	(BIT_11|BIT_10|BIT_9|BIT_8)
1151*4882a593Smuzhiyun #define PBM_PCI_33MHZ		(0 << 8)
1152*4882a593Smuzhiyun #define PBM_PCIX_M1_66MHZ	(1 << 8)
1153*4882a593Smuzhiyun #define PBM_PCIX_M1_100MHZ	(2 << 8)
1154*4882a593Smuzhiyun #define PBM_PCIX_M1_133MHZ	(3 << 8)
1155*4882a593Smuzhiyun #define PBM_PCIX_M2_66MHZ	(5 << 8)
1156*4882a593Smuzhiyun #define PBM_PCIX_M2_100MHZ	(6 << 8)
1157*4882a593Smuzhiyun #define PBM_PCIX_M2_133MHZ	(7 << 8)
1158*4882a593Smuzhiyun #define PBM_PCI_66MHZ		(8 << 8)
1159*4882a593Smuzhiyun 					/* Max Write Burst byte count. */
1160*4882a593Smuzhiyun #define CSRX_MAX_WRT_BURST_MASK	(BIT_5|BIT_4)
1161*4882a593Smuzhiyun #define MWB_512_BYTES		(0 << 4)
1162*4882a593Smuzhiyun #define MWB_1024_BYTES		(1 << 4)
1163*4882a593Smuzhiyun #define MWB_2048_BYTES		(2 << 4)
1164*4882a593Smuzhiyun #define MWB_4096_BYTES		(3 << 4)
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #define CSRX_64BIT_SLOT		BIT_2	/* PCI 64-Bit Bus Slot. */
1167*4882a593Smuzhiyun #define CSRX_FLASH_ENABLE	BIT_1	/* Flash BIOS Read/Write enable. */
1168*4882a593Smuzhiyun #define CSRX_ISP_SOFT_RESET	BIT_0	/* ISP soft reset. */
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	__le32	ictrl;			/* Interrupt control. */
1171*4882a593Smuzhiyun #define ICRX_EN_RISC_INT	BIT_3	/* Enable RISC interrupts on PCI. */
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	__le32	istatus;		/* Interrupt status. */
1174*4882a593Smuzhiyun #define ISRX_RISC_INT		BIT_3	/* RISC interrupt. */
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	__le32	unused_1[2];		/* Gap. */
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 					/* Request Queue. */
1179*4882a593Smuzhiyun 	__le32	req_q_in;		/*  In-Pointer. */
1180*4882a593Smuzhiyun 	__le32	req_q_out;		/*  Out-Pointer. */
1181*4882a593Smuzhiyun 					/* Response Queue. */
1182*4882a593Smuzhiyun 	__le32	rsp_q_in;		/*  In-Pointer. */
1183*4882a593Smuzhiyun 	__le32	rsp_q_out;		/*  Out-Pointer. */
1184*4882a593Smuzhiyun 					/* Priority Request Queue. */
1185*4882a593Smuzhiyun 	__le32	preq_q_in;		/*  In-Pointer. */
1186*4882a593Smuzhiyun 	__le32	preq_q_out;		/*  Out-Pointer. */
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	__le32	unused_2[2];		/* Gap. */
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 					/* ATIO Queue. */
1191*4882a593Smuzhiyun 	__le32	atio_q_in;		/*  In-Pointer. */
1192*4882a593Smuzhiyun 	__le32	atio_q_out;		/*  Out-Pointer. */
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	__le32	host_status;
1195*4882a593Smuzhiyun #define HSRX_RISC_INT		BIT_15	/* RISC to Host interrupt. */
1196*4882a593Smuzhiyun #define HSRX_RISC_PAUSED	BIT_8	/* RISC Paused. */
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	__le32	hccr;			/* Host command & control register. */
1199*4882a593Smuzhiyun 					/* HCCR statuses. */
1200*4882a593Smuzhiyun #define HCCRX_HOST_INT		BIT_6	/* Host to RISC interrupt bit. */
1201*4882a593Smuzhiyun #define HCCRX_RISC_RESET	BIT_5	/* RISC Reset mode bit. */
1202*4882a593Smuzhiyun 					/* HCCR commands. */
1203*4882a593Smuzhiyun 					/* NOOP. */
1204*4882a593Smuzhiyun #define HCCRX_NOOP		0x00000000
1205*4882a593Smuzhiyun 					/* Set RISC Reset. */
1206*4882a593Smuzhiyun #define HCCRX_SET_RISC_RESET	0x10000000
1207*4882a593Smuzhiyun 					/* Clear RISC Reset. */
1208*4882a593Smuzhiyun #define HCCRX_CLR_RISC_RESET	0x20000000
1209*4882a593Smuzhiyun 					/* Set RISC Pause. */
1210*4882a593Smuzhiyun #define HCCRX_SET_RISC_PAUSE	0x30000000
1211*4882a593Smuzhiyun 					/* Releases RISC Pause. */
1212*4882a593Smuzhiyun #define HCCRX_REL_RISC_PAUSE	0x40000000
1213*4882a593Smuzhiyun 					/* Set HOST to RISC interrupt. */
1214*4882a593Smuzhiyun #define HCCRX_SET_HOST_INT	0x50000000
1215*4882a593Smuzhiyun 					/* Clear HOST to RISC interrupt. */
1216*4882a593Smuzhiyun #define HCCRX_CLR_HOST_INT	0x60000000
1217*4882a593Smuzhiyun 					/* Clear RISC to PCI interrupt. */
1218*4882a593Smuzhiyun #define HCCRX_CLR_RISC_INT	0xA0000000
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	__le32	gpiod;			/* GPIO Data register. */
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 					/* LED update mask. */
1223*4882a593Smuzhiyun #define GPDX_LED_UPDATE_MASK	(BIT_20|BIT_19|BIT_18)
1224*4882a593Smuzhiyun 					/* Data update mask. */
1225*4882a593Smuzhiyun #define GPDX_DATA_UPDATE_MASK	(BIT_17|BIT_16)
1226*4882a593Smuzhiyun 					/* Data update mask. */
1227*4882a593Smuzhiyun #define GPDX_DATA_UPDATE_2_MASK	(BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
1228*4882a593Smuzhiyun 					/* LED control mask. */
1229*4882a593Smuzhiyun #define GPDX_LED_COLOR_MASK	(BIT_4|BIT_3|BIT_2)
1230*4882a593Smuzhiyun 					/* LED bit values. Color names as
1231*4882a593Smuzhiyun 					 * referenced in fw spec.
1232*4882a593Smuzhiyun 					 */
1233*4882a593Smuzhiyun #define GPDX_LED_YELLOW_ON	BIT_2
1234*4882a593Smuzhiyun #define GPDX_LED_GREEN_ON	BIT_3
1235*4882a593Smuzhiyun #define GPDX_LED_AMBER_ON	BIT_4
1236*4882a593Smuzhiyun 					/* Data in/out. */
1237*4882a593Smuzhiyun #define GPDX_DATA_INOUT		(BIT_1|BIT_0)
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	__le32	gpioe;			/* GPIO Enable register. */
1240*4882a593Smuzhiyun 					/* Enable update mask. */
1241*4882a593Smuzhiyun #define GPEX_ENABLE_UPDATE_MASK	(BIT_17|BIT_16)
1242*4882a593Smuzhiyun 					/* Enable update mask. */
1243*4882a593Smuzhiyun #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
1244*4882a593Smuzhiyun 					/* Enable. */
1245*4882a593Smuzhiyun #define GPEX_ENABLE		(BIT_1|BIT_0)
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	__le32	iobase_addr;		/* I/O Bus Base Address register. */
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	__le32	unused_3[10];		/* Gap. */
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	__le16	mailbox0;
1252*4882a593Smuzhiyun 	__le16	mailbox1;
1253*4882a593Smuzhiyun 	__le16	mailbox2;
1254*4882a593Smuzhiyun 	__le16	mailbox3;
1255*4882a593Smuzhiyun 	__le16	mailbox4;
1256*4882a593Smuzhiyun 	__le16	mailbox5;
1257*4882a593Smuzhiyun 	__le16	mailbox6;
1258*4882a593Smuzhiyun 	__le16	mailbox7;
1259*4882a593Smuzhiyun 	__le16	mailbox8;
1260*4882a593Smuzhiyun 	__le16	mailbox9;
1261*4882a593Smuzhiyun 	__le16	mailbox10;
1262*4882a593Smuzhiyun 	__le16	mailbox11;
1263*4882a593Smuzhiyun 	__le16	mailbox12;
1264*4882a593Smuzhiyun 	__le16	mailbox13;
1265*4882a593Smuzhiyun 	__le16	mailbox14;
1266*4882a593Smuzhiyun 	__le16	mailbox15;
1267*4882a593Smuzhiyun 	__le16	mailbox16;
1268*4882a593Smuzhiyun 	__le16	mailbox17;
1269*4882a593Smuzhiyun 	__le16	mailbox18;
1270*4882a593Smuzhiyun 	__le16	mailbox19;
1271*4882a593Smuzhiyun 	__le16	mailbox20;
1272*4882a593Smuzhiyun 	__le16	mailbox21;
1273*4882a593Smuzhiyun 	__le16	mailbox22;
1274*4882a593Smuzhiyun 	__le16	mailbox23;
1275*4882a593Smuzhiyun 	__le16	mailbox24;
1276*4882a593Smuzhiyun 	__le16	mailbox25;
1277*4882a593Smuzhiyun 	__le16	mailbox26;
1278*4882a593Smuzhiyun 	__le16	mailbox27;
1279*4882a593Smuzhiyun 	__le16	mailbox28;
1280*4882a593Smuzhiyun 	__le16	mailbox29;
1281*4882a593Smuzhiyun 	__le16	mailbox30;
1282*4882a593Smuzhiyun 	__le16	mailbox31;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	__le32	iobase_window;
1285*4882a593Smuzhiyun 	__le32	iobase_c4;
1286*4882a593Smuzhiyun 	__le32	iobase_c8;
1287*4882a593Smuzhiyun 	__le32	unused_4_1[6];		/* Gap. */
1288*4882a593Smuzhiyun 	__le32	iobase_q;
1289*4882a593Smuzhiyun 	__le32	unused_5[2];		/* Gap. */
1290*4882a593Smuzhiyun 	__le32	iobase_select;
1291*4882a593Smuzhiyun 	__le32	unused_6[2];		/* Gap. */
1292*4882a593Smuzhiyun 	__le32	iobase_sdata;
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun /* RISC-RISC semaphore register PCI offet */
1295*4882a593Smuzhiyun #define RISC_REGISTER_BASE_OFFSET	0x7010
1296*4882a593Smuzhiyun #define RISC_REGISTER_WINDOW_OFFSET	0x6
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun /* RISC-RISC semaphore/flag register (risc address 0x7016) */
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun #define RISC_SEMAPHORE		0x1UL
1301*4882a593Smuzhiyun #define RISC_SEMAPHORE_WE	(RISC_SEMAPHORE << 16)
1302*4882a593Smuzhiyun #define RISC_SEMAPHORE_CLR	(RISC_SEMAPHORE_WE | 0x0UL)
1303*4882a593Smuzhiyun #define RISC_SEMAPHORE_SET	(RISC_SEMAPHORE_WE | RISC_SEMAPHORE)
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun #define RISC_SEMAPHORE_FORCE		0x8000UL
1306*4882a593Smuzhiyun #define RISC_SEMAPHORE_FORCE_WE		(RISC_SEMAPHORE_FORCE << 16)
1307*4882a593Smuzhiyun #define RISC_SEMAPHORE_FORCE_CLR	(RISC_SEMAPHORE_FORCE_WE | 0x0UL)
1308*4882a593Smuzhiyun #define RISC_SEMAPHORE_FORCE_SET	\
1309*4882a593Smuzhiyun 		(RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE)
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun /* RISC semaphore timeouts (ms) */
1312*4882a593Smuzhiyun #define TIMEOUT_SEMAPHORE		2500
1313*4882a593Smuzhiyun #define TIMEOUT_SEMAPHORE_FORCE		2000
1314*4882a593Smuzhiyun #define TIMEOUT_TOTAL_ELAPSED		4500
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun /* Trace Control *************************************************************/
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun #define TC_AEN_DISABLE		0
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun #define TC_EFT_ENABLE		4
1321*4882a593Smuzhiyun #define TC_EFT_DISABLE		5
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun #define TC_FCE_ENABLE		8
1324*4882a593Smuzhiyun #define TC_FCE_OPTIONS		0
1325*4882a593Smuzhiyun #define TC_FCE_DEFAULT_RX_SIZE	2112
1326*4882a593Smuzhiyun #define TC_FCE_DEFAULT_TX_SIZE	2112
1327*4882a593Smuzhiyun #define TC_FCE_DISABLE		9
1328*4882a593Smuzhiyun #define TC_FCE_DISABLE_TRACE	BIT_0
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun /* MID Support ***************************************************************/
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun #define MIN_MULTI_ID_FABRIC	64	/* Must be power-of-2. */
1333*4882a593Smuzhiyun #define MAX_MULTI_ID_FABRIC	256	/* ... */
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun struct mid_conf_entry_24xx {
1336*4882a593Smuzhiyun 	uint16_t reserved_1;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/*
1339*4882a593Smuzhiyun 	 * BIT 0  = Enable Hard Loop Id
1340*4882a593Smuzhiyun 	 * BIT 1  = Acquire Loop ID in LIPA
1341*4882a593Smuzhiyun 	 * BIT 2  = ID not Acquired
1342*4882a593Smuzhiyun 	 * BIT 3  = Enable VP
1343*4882a593Smuzhiyun 	 * BIT 4  = Enable Initiator Mode
1344*4882a593Smuzhiyun 	 * BIT 5  = Disable Target Mode
1345*4882a593Smuzhiyun 	 * BIT 6-7 = Reserved
1346*4882a593Smuzhiyun 	 */
1347*4882a593Smuzhiyun 	uint8_t options;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	uint8_t hard_address;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
1352*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun struct mid_init_cb_24xx {
1356*4882a593Smuzhiyun 	struct init_cb_24xx init_cb;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	__le16	count;
1359*4882a593Smuzhiyun 	__le16	options;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun struct mid_db_entry_24xx {
1366*4882a593Smuzhiyun 	uint16_t status;
1367*4882a593Smuzhiyun #define MDBS_NON_PARTIC		BIT_3
1368*4882a593Smuzhiyun #define MDBS_ID_ACQUIRED	BIT_1
1369*4882a593Smuzhiyun #define MDBS_ENABLED		BIT_0
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	uint8_t options;
1372*4882a593Smuzhiyun 	uint8_t hard_address;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
1375*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	uint8_t port_id[3];
1378*4882a593Smuzhiyun 	uint8_t reserved_1;
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun /*
1382*4882a593Smuzhiyun  * Virtual Port Control IOCB
1383*4882a593Smuzhiyun  */
1384*4882a593Smuzhiyun #define VP_CTRL_IOCB_TYPE	0x30	/* Virtual Port Control entry. */
1385*4882a593Smuzhiyun struct vp_ctrl_entry_24xx {
1386*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1387*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1388*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1389*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	__le16	vp_idx_failed;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
1396*4882a593Smuzhiyun #define CS_VCE_IOCB_ERROR       0x01    /* Error processing IOCB */
1397*4882a593Smuzhiyun #define CS_VCE_ACQ_ID_ERROR	0x02	/* Error while acquireing ID. */
1398*4882a593Smuzhiyun #define CS_VCE_BUSY		0x05	/* Firmware not ready to accept cmd. */
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	__le16	command;
1401*4882a593Smuzhiyun #define VCE_COMMAND_ENABLE_VPS	0x00	/* Enable VPs. */
1402*4882a593Smuzhiyun #define VCE_COMMAND_DISABLE_VPS	0x08	/* Disable VPs. */
1403*4882a593Smuzhiyun #define VCE_COMMAND_DISABLE_VPS_REINIT	0x09 /* Disable VPs and reinit link. */
1404*4882a593Smuzhiyun #define VCE_COMMAND_DISABLE_VPS_LOGO	0x0a /* Disable VPs and LOGO ports. */
1405*4882a593Smuzhiyun #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL        0x0b /* Disable VPs and LOGO ports. */
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	__le16	vp_count;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	uint8_t vp_idx_map[16];
1410*4882a593Smuzhiyun 	__le16	flags;
1411*4882a593Smuzhiyun 	__le16	id;
1412*4882a593Smuzhiyun 	uint16_t reserved_4;
1413*4882a593Smuzhiyun 	__le16	hopct;
1414*4882a593Smuzhiyun 	uint8_t reserved_5[24];
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun /*
1418*4882a593Smuzhiyun  * Modify Virtual Port Configuration IOCB
1419*4882a593Smuzhiyun  */
1420*4882a593Smuzhiyun #define VP_CONFIG_IOCB_TYPE	0x31	/* Virtual Port Config entry. */
1421*4882a593Smuzhiyun struct vp_config_entry_24xx {
1422*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1423*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1424*4882a593Smuzhiyun 	uint8_t handle_count;
1425*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	__le16	flags;
1430*4882a593Smuzhiyun #define CS_VF_BIND_VPORTS_TO_VF         BIT_0
1431*4882a593Smuzhiyun #define CS_VF_SET_QOS_OF_VPORTS         BIT_1
1432*4882a593Smuzhiyun #define CS_VF_SET_HOPS_OF_VPORTS        BIT_2
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
1435*4882a593Smuzhiyun #define CS_VCT_STS_ERROR	0x01	/* Specified VPs were not disabled. */
1436*4882a593Smuzhiyun #define CS_VCT_CNT_ERROR	0x02	/* Invalid VP count. */
1437*4882a593Smuzhiyun #define CS_VCT_ERROR		0x03	/* Unknown error. */
1438*4882a593Smuzhiyun #define CS_VCT_IDX_ERROR	0x02	/* Invalid VP index. */
1439*4882a593Smuzhiyun #define CS_VCT_BUSY		0x05	/* Firmware not ready to accept cmd. */
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	uint8_t command;
1442*4882a593Smuzhiyun #define VCT_COMMAND_MOD_VPS     0x00    /* Modify VP configurations. */
1443*4882a593Smuzhiyun #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	uint8_t vp_count;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	uint8_t vp_index1;
1448*4882a593Smuzhiyun 	uint8_t vp_index2;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	uint8_t options_idx1;
1451*4882a593Smuzhiyun 	uint8_t hard_address_idx1;
1452*4882a593Smuzhiyun 	uint16_t reserved_vp1;
1453*4882a593Smuzhiyun 	uint8_t port_name_idx1[WWN_SIZE];
1454*4882a593Smuzhiyun 	uint8_t node_name_idx1[WWN_SIZE];
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	uint8_t options_idx2;
1457*4882a593Smuzhiyun 	uint8_t hard_address_idx2;
1458*4882a593Smuzhiyun 	uint16_t reserved_vp2;
1459*4882a593Smuzhiyun 	uint8_t port_name_idx2[WWN_SIZE];
1460*4882a593Smuzhiyun 	uint8_t node_name_idx2[WWN_SIZE];
1461*4882a593Smuzhiyun 	__le16	id;
1462*4882a593Smuzhiyun 	uint16_t reserved_4;
1463*4882a593Smuzhiyun 	__le16	hopct;
1464*4882a593Smuzhiyun 	uint8_t reserved_5[2];
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun #define VP_RPT_ID_IOCB_TYPE	0x32	/* Report ID Acquisition entry. */
1468*4882a593Smuzhiyun enum VP_STATUS {
1469*4882a593Smuzhiyun 	VP_STAT_COMPL,
1470*4882a593Smuzhiyun 	VP_STAT_FAIL,
1471*4882a593Smuzhiyun 	VP_STAT_ID_CHG,
1472*4882a593Smuzhiyun 	VP_STAT_SNS_TO,				/* timeout */
1473*4882a593Smuzhiyun 	VP_STAT_SNS_RJT,
1474*4882a593Smuzhiyun 	VP_STAT_SCR_TO,				/* timeout */
1475*4882a593Smuzhiyun 	VP_STAT_SCR_RJT,
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun enum VP_FLAGS {
1479*4882a593Smuzhiyun 	VP_FLAGS_CON_FLOOP = 1,
1480*4882a593Smuzhiyun 	VP_FLAGS_CON_P2P = 2,
1481*4882a593Smuzhiyun 	VP_FLAGS_CON_FABRIC = 3,
1482*4882a593Smuzhiyun 	VP_FLAGS_NAME_VALID = BIT_5,
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun struct vp_rpt_id_entry_24xx {
1486*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1487*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1488*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1489*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1490*4882a593Smuzhiyun 	__le32 resv1;
1491*4882a593Smuzhiyun 	uint8_t vp_acquired;
1492*4882a593Smuzhiyun 	uint8_t vp_setup;
1493*4882a593Smuzhiyun 	uint8_t vp_idx;		/* Format 0=reserved */
1494*4882a593Smuzhiyun 	uint8_t vp_status;	/* Format 0=reserved */
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	uint8_t port_id[3];
1497*4882a593Smuzhiyun 	uint8_t format;
1498*4882a593Smuzhiyun 	union {
1499*4882a593Smuzhiyun 		struct _f0 {
1500*4882a593Smuzhiyun 			/* format 0 loop */
1501*4882a593Smuzhiyun 			uint8_t vp_idx_map[16];
1502*4882a593Smuzhiyun 			uint8_t reserved_4[32];
1503*4882a593Smuzhiyun 		} f0;
1504*4882a593Smuzhiyun 		struct _f1 {
1505*4882a593Smuzhiyun 			/* format 1 fabric */
1506*4882a593Smuzhiyun 			uint8_t vpstat1_subcode; /* vp_status=1 subcode */
1507*4882a593Smuzhiyun 			uint8_t flags;
1508*4882a593Smuzhiyun #define TOPO_MASK  0xE
1509*4882a593Smuzhiyun #define TOPO_FL    0x2
1510*4882a593Smuzhiyun #define TOPO_N2N   0x4
1511*4882a593Smuzhiyun #define TOPO_F     0x6
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 			uint16_t fip_flags;
1514*4882a593Smuzhiyun 			uint8_t rsv2[12];
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 			uint8_t ls_rjt_vendor;
1517*4882a593Smuzhiyun 			uint8_t ls_rjt_explanation;
1518*4882a593Smuzhiyun 			uint8_t ls_rjt_reason;
1519*4882a593Smuzhiyun 			uint8_t rsv3[5];
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 			uint8_t port_name[8];
1522*4882a593Smuzhiyun 			uint8_t node_name[8];
1523*4882a593Smuzhiyun 			uint16_t bbcr;
1524*4882a593Smuzhiyun 			uint8_t reserved_5[6];
1525*4882a593Smuzhiyun 		} f1;
1526*4882a593Smuzhiyun 		struct _f2 { /* format 2: N2N direct connect */
1527*4882a593Smuzhiyun 			uint8_t vpstat1_subcode;
1528*4882a593Smuzhiyun 			uint8_t flags;
1529*4882a593Smuzhiyun 			uint16_t fip_flags;
1530*4882a593Smuzhiyun 			uint8_t rsv2[12];
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 			uint8_t ls_rjt_vendor;
1533*4882a593Smuzhiyun 			uint8_t ls_rjt_explanation;
1534*4882a593Smuzhiyun 			uint8_t ls_rjt_reason;
1535*4882a593Smuzhiyun 			uint8_t rsv3[5];
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 			uint8_t port_name[8];
1538*4882a593Smuzhiyun 			uint8_t node_name[8];
1539*4882a593Smuzhiyun 			uint16_t bbcr;
1540*4882a593Smuzhiyun 			uint8_t reserved_5[2];
1541*4882a593Smuzhiyun 			uint8_t remote_nport_id[4];
1542*4882a593Smuzhiyun 		} f2;
1543*4882a593Smuzhiyun 	} u;
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun #define VF_EVFP_IOCB_TYPE       0x26    /* Exchange Virtual Fabric Parameters entry. */
1547*4882a593Smuzhiyun struct vf_evfp_entry_24xx {
1548*4882a593Smuzhiyun         uint8_t entry_type;             /* Entry type. */
1549*4882a593Smuzhiyun         uint8_t entry_count;            /* Entry count. */
1550*4882a593Smuzhiyun         uint8_t sys_define;             /* System defined. */
1551*4882a593Smuzhiyun         uint8_t entry_status;           /* Entry Status. */
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun         uint32_t handle;                /* System handle. */
1554*4882a593Smuzhiyun         __le16	comp_status;           /* Completion status. */
1555*4882a593Smuzhiyun         __le16	timeout;               /* timeout */
1556*4882a593Smuzhiyun         __le16	adim_tagging_mode;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun         __le16	vfport_id;
1559*4882a593Smuzhiyun         uint32_t exch_addr;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun         __le16	nport_handle;          /* N_PORT handle. */
1562*4882a593Smuzhiyun         __le16	control_flags;
1563*4882a593Smuzhiyun         uint32_t io_parameter_0;
1564*4882a593Smuzhiyun         uint32_t io_parameter_1;
1565*4882a593Smuzhiyun 	__le64	 tx_address __packed;	/* Data segment 0 address. */
1566*4882a593Smuzhiyun         uint32_t tx_len;                /* Data segment 0 length. */
1567*4882a593Smuzhiyun 	__le64	 rx_address __packed;	/* Data segment 1 address. */
1568*4882a593Smuzhiyun         uint32_t rx_len;                /* Data segment 1 length. */
1569*4882a593Smuzhiyun };
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun /* END MID Support ***********************************************************/
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun /* Flash Description Table ***************************************************/
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun struct qla_fdt_layout {
1576*4882a593Smuzhiyun 	uint8_t sig[4];
1577*4882a593Smuzhiyun 	__le16	version;
1578*4882a593Smuzhiyun 	__le16	len;
1579*4882a593Smuzhiyun 	__le16	checksum;
1580*4882a593Smuzhiyun 	uint8_t unused1[2];
1581*4882a593Smuzhiyun 	uint8_t model[16];
1582*4882a593Smuzhiyun 	__le16	man_id;
1583*4882a593Smuzhiyun 	__le16	id;
1584*4882a593Smuzhiyun 	uint8_t flags;
1585*4882a593Smuzhiyun 	uint8_t erase_cmd;
1586*4882a593Smuzhiyun 	uint8_t alt_erase_cmd;
1587*4882a593Smuzhiyun 	uint8_t wrt_enable_cmd;
1588*4882a593Smuzhiyun 	uint8_t wrt_enable_bits;
1589*4882a593Smuzhiyun 	uint8_t wrt_sts_reg_cmd;
1590*4882a593Smuzhiyun 	uint8_t unprotect_sec_cmd;
1591*4882a593Smuzhiyun 	uint8_t read_man_id_cmd;
1592*4882a593Smuzhiyun 	__le32 block_size;
1593*4882a593Smuzhiyun 	__le32 alt_block_size;
1594*4882a593Smuzhiyun 	__le32 flash_size;
1595*4882a593Smuzhiyun 	__le32 wrt_enable_data;
1596*4882a593Smuzhiyun 	uint8_t read_id_addr_len;
1597*4882a593Smuzhiyun 	uint8_t wrt_disable_bits;
1598*4882a593Smuzhiyun 	uint8_t read_dev_id_len;
1599*4882a593Smuzhiyun 	uint8_t chip_erase_cmd;
1600*4882a593Smuzhiyun 	__le16	read_timeout;
1601*4882a593Smuzhiyun 	uint8_t protect_sec_cmd;
1602*4882a593Smuzhiyun 	uint8_t unused2[65];
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun /* Flash Layout Table ********************************************************/
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun struct qla_flt_location {
1608*4882a593Smuzhiyun 	uint8_t sig[4];
1609*4882a593Smuzhiyun 	__le16	start_lo;
1610*4882a593Smuzhiyun 	__le16	start_hi;
1611*4882a593Smuzhiyun 	uint8_t version;
1612*4882a593Smuzhiyun 	uint8_t unused[5];
1613*4882a593Smuzhiyun 	__le16	checksum;
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun #define FLT_REG_FW		0x01
1617*4882a593Smuzhiyun #define FLT_REG_BOOT_CODE	0x07
1618*4882a593Smuzhiyun #define FLT_REG_VPD_0		0x14
1619*4882a593Smuzhiyun #define FLT_REG_NVRAM_0		0x15
1620*4882a593Smuzhiyun #define FLT_REG_VPD_1		0x16
1621*4882a593Smuzhiyun #define FLT_REG_NVRAM_1		0x17
1622*4882a593Smuzhiyun #define FLT_REG_VPD_2		0xD4
1623*4882a593Smuzhiyun #define FLT_REG_NVRAM_2		0xD5
1624*4882a593Smuzhiyun #define FLT_REG_VPD_3		0xD6
1625*4882a593Smuzhiyun #define FLT_REG_NVRAM_3		0xD7
1626*4882a593Smuzhiyun #define FLT_REG_FDT		0x1a
1627*4882a593Smuzhiyun #define FLT_REG_FLT		0x1c
1628*4882a593Smuzhiyun #define FLT_REG_HW_EVENT_0	0x1d
1629*4882a593Smuzhiyun #define FLT_REG_HW_EVENT_1	0x1f
1630*4882a593Smuzhiyun #define FLT_REG_NPIV_CONF_0	0x29
1631*4882a593Smuzhiyun #define FLT_REG_NPIV_CONF_1	0x2a
1632*4882a593Smuzhiyun #define FLT_REG_GOLD_FW		0x2f
1633*4882a593Smuzhiyun #define FLT_REG_FCP_PRIO_0	0x87
1634*4882a593Smuzhiyun #define FLT_REG_FCP_PRIO_1	0x88
1635*4882a593Smuzhiyun #define FLT_REG_CNA_FW		0x97
1636*4882a593Smuzhiyun #define FLT_REG_BOOT_CODE_8044	0xA2
1637*4882a593Smuzhiyun #define FLT_REG_FCOE_FW		0xA4
1638*4882a593Smuzhiyun #define FLT_REG_FCOE_NVRAM_0	0xAA
1639*4882a593Smuzhiyun #define FLT_REG_FCOE_NVRAM_1	0xAC
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun /* 27xx */
1642*4882a593Smuzhiyun #define FLT_REG_IMG_PRI_27XX	0x95
1643*4882a593Smuzhiyun #define FLT_REG_IMG_SEC_27XX	0x96
1644*4882a593Smuzhiyun #define FLT_REG_FW_SEC_27XX	0x02
1645*4882a593Smuzhiyun #define FLT_REG_BOOTLOAD_SEC_27XX	0x9
1646*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_27XX_0	0x50
1647*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_27XX_1	0x52
1648*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_27XX_2	0xD8
1649*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_27XX_3	0xDA
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun /* 28xx */
1652*4882a593Smuzhiyun #define FLT_REG_AUX_IMG_PRI_28XX	0x125
1653*4882a593Smuzhiyun #define FLT_REG_AUX_IMG_SEC_28XX	0x126
1654*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_28XX_0		0x10C
1655*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_28XX_1		0x10E
1656*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_28XX_2		0x110
1657*4882a593Smuzhiyun #define FLT_REG_VPD_SEC_28XX_3		0x112
1658*4882a593Smuzhiyun #define FLT_REG_NVRAM_SEC_28XX_0	0x10D
1659*4882a593Smuzhiyun #define FLT_REG_NVRAM_SEC_28XX_1	0x10F
1660*4882a593Smuzhiyun #define FLT_REG_NVRAM_SEC_28XX_2	0x111
1661*4882a593Smuzhiyun #define FLT_REG_NVRAM_SEC_28XX_3	0x113
1662*4882a593Smuzhiyun #define FLT_REG_MPI_PRI_28XX		0xD3
1663*4882a593Smuzhiyun #define FLT_REG_MPI_SEC_28XX		0xF0
1664*4882a593Smuzhiyun #define FLT_REG_PEP_PRI_28XX		0xD1
1665*4882a593Smuzhiyun #define FLT_REG_PEP_SEC_28XX		0xF1
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun struct qla_flt_region {
1668*4882a593Smuzhiyun 	__le16	code;
1669*4882a593Smuzhiyun 	uint8_t attribute;
1670*4882a593Smuzhiyun 	uint8_t reserved;
1671*4882a593Smuzhiyun 	__le32 size;
1672*4882a593Smuzhiyun 	__le32 start;
1673*4882a593Smuzhiyun 	__le32 end;
1674*4882a593Smuzhiyun };
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun struct qla_flt_header {
1677*4882a593Smuzhiyun 	__le16	version;
1678*4882a593Smuzhiyun 	__le16	length;
1679*4882a593Smuzhiyun 	__le16	checksum;
1680*4882a593Smuzhiyun 	__le16	unused;
1681*4882a593Smuzhiyun 	struct qla_flt_region region[0];
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun #define FLT_REGION_SIZE		16
1685*4882a593Smuzhiyun #define FLT_MAX_REGIONS		0xFF
1686*4882a593Smuzhiyun #define FLT_REGIONS_SIZE	(FLT_REGION_SIZE * FLT_MAX_REGIONS)
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun /* Flash NPIV Configuration Table ********************************************/
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun struct qla_npiv_header {
1691*4882a593Smuzhiyun 	uint8_t sig[2];
1692*4882a593Smuzhiyun 	__le16	version;
1693*4882a593Smuzhiyun 	__le16	entries;
1694*4882a593Smuzhiyun 	__le16	unused[4];
1695*4882a593Smuzhiyun 	__le16	checksum;
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun struct qla_npiv_entry {
1699*4882a593Smuzhiyun 	__le16	flags;
1700*4882a593Smuzhiyun 	__le16	vf_id;
1701*4882a593Smuzhiyun 	uint8_t q_qos;
1702*4882a593Smuzhiyun 	uint8_t f_qos;
1703*4882a593Smuzhiyun 	__le16	unused1;
1704*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
1705*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun /* 84XX Support **************************************************************/
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun #define MBA_ISP84XX_ALERT	0x800f  /* Alert Notification. */
1711*4882a593Smuzhiyun #define A84_PANIC_RECOVERY	0x1
1712*4882a593Smuzhiyun #define A84_OP_LOGIN_COMPLETE	0x2
1713*4882a593Smuzhiyun #define A84_DIAG_LOGIN_COMPLETE	0x3
1714*4882a593Smuzhiyun #define A84_GOLD_LOGIN_COMPLETE	0x4
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun #define MBC_ISP84XX_RESET	0x3a    /* Reset. */
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun #define FSTATE_REMOTE_FC_DOWN	BIT_0
1719*4882a593Smuzhiyun #define FSTATE_NSL_LINK_DOWN	BIT_1
1720*4882a593Smuzhiyun #define FSTATE_IS_DIAG_FW	BIT_2
1721*4882a593Smuzhiyun #define FSTATE_LOGGED_IN	BIT_3
1722*4882a593Smuzhiyun #define FSTATE_WAITING_FOR_VERIFY	BIT_4
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun #define VERIFY_CHIP_IOCB_TYPE	0x1B
1725*4882a593Smuzhiyun struct verify_chip_entry_84xx {
1726*4882a593Smuzhiyun 	uint8_t entry_type;
1727*4882a593Smuzhiyun 	uint8_t entry_count;
1728*4882a593Smuzhiyun 	uint8_t sys_defined;
1729*4882a593Smuzhiyun 	uint8_t entry_status;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	uint32_t handle;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	__le16	options;
1734*4882a593Smuzhiyun #define VCO_DONT_UPDATE_FW	BIT_0
1735*4882a593Smuzhiyun #define VCO_FORCE_UPDATE	BIT_1
1736*4882a593Smuzhiyun #define VCO_DONT_RESET_UPDATE	BIT_2
1737*4882a593Smuzhiyun #define VCO_DIAG_FW		BIT_3
1738*4882a593Smuzhiyun #define VCO_END_OF_DATA		BIT_14
1739*4882a593Smuzhiyun #define VCO_ENABLE_DSD		BIT_15
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	__le16	reserved_1;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	__le16	data_seg_cnt;
1744*4882a593Smuzhiyun 	__le16	reserved_2[3];
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	__le32	fw_ver;
1747*4882a593Smuzhiyun 	__le32	exchange_address;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	__le32 reserved_3[3];
1750*4882a593Smuzhiyun 	__le32	fw_size;
1751*4882a593Smuzhiyun 	__le32	fw_seq_size;
1752*4882a593Smuzhiyun 	__le32	relative_offset;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	struct dsd64 dsd;
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun struct verify_chip_rsp_84xx {
1758*4882a593Smuzhiyun 	uint8_t entry_type;
1759*4882a593Smuzhiyun 	uint8_t entry_count;
1760*4882a593Smuzhiyun 	uint8_t sys_defined;
1761*4882a593Smuzhiyun 	uint8_t entry_status;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	uint32_t handle;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	__le16	comp_status;
1766*4882a593Smuzhiyun #define CS_VCS_CHIP_FAILURE	0x3
1767*4882a593Smuzhiyun #define CS_VCS_BAD_EXCHANGE	0x8
1768*4882a593Smuzhiyun #define CS_VCS_SEQ_COMPLETEi	0x40
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	__le16	failure_code;
1771*4882a593Smuzhiyun #define VFC_CHECKSUM_ERROR	0x1
1772*4882a593Smuzhiyun #define VFC_INVALID_LEN		0x2
1773*4882a593Smuzhiyun #define VFC_ALREADY_IN_PROGRESS	0x8
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	__le16	reserved_1[4];
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	__le32	fw_ver;
1778*4882a593Smuzhiyun 	__le32	exchange_address;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	__le32 reserved_2[6];
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun #define ACCESS_CHIP_IOCB_TYPE	0x2B
1784*4882a593Smuzhiyun struct access_chip_84xx {
1785*4882a593Smuzhiyun 	uint8_t entry_type;
1786*4882a593Smuzhiyun 	uint8_t entry_count;
1787*4882a593Smuzhiyun 	uint8_t sys_defined;
1788*4882a593Smuzhiyun 	uint8_t entry_status;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	uint32_t handle;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	__le16	options;
1793*4882a593Smuzhiyun #define ACO_DUMP_MEMORY		0x0
1794*4882a593Smuzhiyun #define ACO_LOAD_MEMORY		0x1
1795*4882a593Smuzhiyun #define ACO_CHANGE_CONFIG_PARAM	0x2
1796*4882a593Smuzhiyun #define ACO_REQUEST_INFO	0x3
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	__le16	reserved1;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	__le16	dseg_count;
1801*4882a593Smuzhiyun 	__le16	reserved2[3];
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	__le32	parameter1;
1804*4882a593Smuzhiyun 	__le32	parameter2;
1805*4882a593Smuzhiyun 	__le32	parameter3;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	__le32	reserved3[3];
1808*4882a593Smuzhiyun 	__le32	total_byte_cnt;
1809*4882a593Smuzhiyun 	__le32	reserved4;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	struct dsd64 dsd;
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun struct access_chip_rsp_84xx {
1815*4882a593Smuzhiyun 	uint8_t entry_type;
1816*4882a593Smuzhiyun 	uint8_t entry_count;
1817*4882a593Smuzhiyun 	uint8_t sys_defined;
1818*4882a593Smuzhiyun 	uint8_t entry_status;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	uint32_t handle;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	__le16	comp_status;
1823*4882a593Smuzhiyun 	__le16	failure_code;
1824*4882a593Smuzhiyun 	__le32	residual_count;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	__le32	reserved[12];
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun /* 81XX Support **************************************************************/
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun #define MBA_DCBX_START		0x8016
1832*4882a593Smuzhiyun #define MBA_DCBX_COMPLETE	0x8030
1833*4882a593Smuzhiyun #define MBA_FCF_CONF_ERR	0x8031
1834*4882a593Smuzhiyun #define MBA_DCBX_PARAM_UPDATE	0x8032
1835*4882a593Smuzhiyun #define MBA_IDC_COMPLETE	0x8100
1836*4882a593Smuzhiyun #define MBA_IDC_NOTIFY		0x8101
1837*4882a593Smuzhiyun #define MBA_IDC_TIME_EXT	0x8102
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun #define MBC_IDC_ACK		0x101
1840*4882a593Smuzhiyun #define MBC_RESTART_MPI_FW	0x3d
1841*4882a593Smuzhiyun #define MBC_FLASH_ACCESS_CTRL	0x3e	/* Control flash access. */
1842*4882a593Smuzhiyun #define MBC_GET_XGMAC_STATS	0x7a
1843*4882a593Smuzhiyun #define MBC_GET_DCBX_PARAMS	0x51
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun /*
1846*4882a593Smuzhiyun  * ISP83xx mailbox commands
1847*4882a593Smuzhiyun  */
1848*4882a593Smuzhiyun #define MBC_WRITE_REMOTE_REG		0x0001 /* Write remote register */
1849*4882a593Smuzhiyun #define MBC_READ_REMOTE_REG		0x0009 /* Read remote register */
1850*4882a593Smuzhiyun #define MBC_RESTART_NIC_FIRMWARE	0x003d /* Restart NIC firmware */
1851*4882a593Smuzhiyun #define MBC_SET_ACCESS_CONTROL		0x003e /* Access control command */
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun /* Flash access control option field bit definitions */
1854*4882a593Smuzhiyun #define FAC_OPT_FORCE_SEMAPHORE		BIT_15
1855*4882a593Smuzhiyun #define FAC_OPT_REQUESTOR_ID		BIT_14
1856*4882a593Smuzhiyun #define FAC_OPT_CMD_SUBCODE		0xff
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun /* Flash access control command subcodes */
1859*4882a593Smuzhiyun #define FAC_OPT_CMD_WRITE_PROTECT	0x00
1860*4882a593Smuzhiyun #define FAC_OPT_CMD_WRITE_ENABLE	0x01
1861*4882a593Smuzhiyun #define FAC_OPT_CMD_ERASE_SECTOR	0x02
1862*4882a593Smuzhiyun #define FAC_OPT_CMD_LOCK_SEMAPHORE	0x03
1863*4882a593Smuzhiyun #define FAC_OPT_CMD_UNLOCK_SEMAPHORE	0x04
1864*4882a593Smuzhiyun #define FAC_OPT_CMD_GET_SECTOR_SIZE	0x05
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun /* enhanced features bit definitions */
1867*4882a593Smuzhiyun #define NEF_LR_DIST_ENABLE	BIT_0
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun /* LR Distance bit positions */
1870*4882a593Smuzhiyun #define LR_DIST_NV_POS		2
1871*4882a593Smuzhiyun #define LR_DIST_NV_MASK		0xf
1872*4882a593Smuzhiyun #define LR_DIST_FW_POS		12
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun /* FAC semaphore defines */
1875*4882a593Smuzhiyun #define FAC_SEMAPHORE_UNLOCK    0
1876*4882a593Smuzhiyun #define FAC_SEMAPHORE_LOCK      1
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun struct nvram_81xx {
1879*4882a593Smuzhiyun 	/* NVRAM header. */
1880*4882a593Smuzhiyun 	uint8_t id[4];
1881*4882a593Smuzhiyun 	__le16	nvram_version;
1882*4882a593Smuzhiyun 	__le16	reserved_0;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	/* Firmware Initialization Control Block. */
1885*4882a593Smuzhiyun 	__le16	version;
1886*4882a593Smuzhiyun 	__le16	reserved_1;
1887*4882a593Smuzhiyun 	__le16	frame_payload_size;
1888*4882a593Smuzhiyun 	__le16	execution_throttle;
1889*4882a593Smuzhiyun 	__le16	exchange_count;
1890*4882a593Smuzhiyun 	__le16	reserved_2;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
1893*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	__le16	login_retry_count;
1896*4882a593Smuzhiyun 	__le16	reserved_3;
1897*4882a593Smuzhiyun 	__le16	interrupt_delay_timer;
1898*4882a593Smuzhiyun 	__le16	login_timeout;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	__le32	firmware_options_1;
1901*4882a593Smuzhiyun 	__le32	firmware_options_2;
1902*4882a593Smuzhiyun 	__le32	firmware_options_3;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	__le16	reserved_4[4];
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/* Offset 64. */
1907*4882a593Smuzhiyun 	uint8_t enode_mac[6];
1908*4882a593Smuzhiyun 	__le16	reserved_5[5];
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	/* Offset 80. */
1911*4882a593Smuzhiyun 	__le16	reserved_6[24];
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	/* Offset 128. */
1914*4882a593Smuzhiyun 	__le16	ex_version;
1915*4882a593Smuzhiyun 	uint8_t prio_fcf_matching_flags;
1916*4882a593Smuzhiyun 	uint8_t reserved_6_1[3];
1917*4882a593Smuzhiyun 	__le16	pri_fcf_vlan_id;
1918*4882a593Smuzhiyun 	uint8_t pri_fcf_fabric_name[8];
1919*4882a593Smuzhiyun 	__le16	reserved_6_2[7];
1920*4882a593Smuzhiyun 	uint8_t spma_mac_addr[6];
1921*4882a593Smuzhiyun 	__le16	reserved_6_3[14];
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	/* Offset 192. */
1924*4882a593Smuzhiyun 	uint8_t min_supported_speed;
1925*4882a593Smuzhiyun 	uint8_t reserved_7_0;
1926*4882a593Smuzhiyun 	__le16	reserved_7[31];
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	/*
1929*4882a593Smuzhiyun 	 * BIT 0  = Enable spinup delay
1930*4882a593Smuzhiyun 	 * BIT 1  = Disable BIOS
1931*4882a593Smuzhiyun 	 * BIT 2  = Enable Memory Map BIOS
1932*4882a593Smuzhiyun 	 * BIT 3  = Enable Selectable Boot
1933*4882a593Smuzhiyun 	 * BIT 4  = Disable RISC code load
1934*4882a593Smuzhiyun 	 * BIT 5  = Disable Serdes
1935*4882a593Smuzhiyun 	 * BIT 6  = Opt boot mode
1936*4882a593Smuzhiyun 	 * BIT 7  = Interrupt enable
1937*4882a593Smuzhiyun 	 *
1938*4882a593Smuzhiyun 	 * BIT 8  = EV Control enable
1939*4882a593Smuzhiyun 	 * BIT 9  = Enable lip reset
1940*4882a593Smuzhiyun 	 * BIT 10 = Enable lip full login
1941*4882a593Smuzhiyun 	 * BIT 11 = Enable target reset
1942*4882a593Smuzhiyun 	 * BIT 12 = Stop firmware
1943*4882a593Smuzhiyun 	 * BIT 13 = Enable nodename option
1944*4882a593Smuzhiyun 	 * BIT 14 = Default WWPN valid
1945*4882a593Smuzhiyun 	 * BIT 15 = Enable alternate WWN
1946*4882a593Smuzhiyun 	 *
1947*4882a593Smuzhiyun 	 * BIT 16 = CLP LUN string
1948*4882a593Smuzhiyun 	 * BIT 17 = CLP Target string
1949*4882a593Smuzhiyun 	 * BIT 18 = CLP BIOS enable string
1950*4882a593Smuzhiyun 	 * BIT 19 = CLP Serdes string
1951*4882a593Smuzhiyun 	 * BIT 20 = CLP WWPN string
1952*4882a593Smuzhiyun 	 * BIT 21 = CLP WWNN string
1953*4882a593Smuzhiyun 	 * BIT 22 =
1954*4882a593Smuzhiyun 	 * BIT 23 =
1955*4882a593Smuzhiyun 	 * BIT 24 = Keep WWPN
1956*4882a593Smuzhiyun 	 * BIT 25 = Temp WWPN
1957*4882a593Smuzhiyun 	 * BIT 26-31 =
1958*4882a593Smuzhiyun 	 */
1959*4882a593Smuzhiyun 	__le32	host_p;
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	uint8_t alternate_port_name[WWN_SIZE];
1962*4882a593Smuzhiyun 	uint8_t alternate_node_name[WWN_SIZE];
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	uint8_t boot_port_name[WWN_SIZE];
1965*4882a593Smuzhiyun 	__le16	boot_lun_number;
1966*4882a593Smuzhiyun 	__le16	reserved_8;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	uint8_t alt1_boot_port_name[WWN_SIZE];
1969*4882a593Smuzhiyun 	__le16	alt1_boot_lun_number;
1970*4882a593Smuzhiyun 	__le16	reserved_9;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	uint8_t alt2_boot_port_name[WWN_SIZE];
1973*4882a593Smuzhiyun 	__le16	alt2_boot_lun_number;
1974*4882a593Smuzhiyun 	__le16	reserved_10;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	uint8_t alt3_boot_port_name[WWN_SIZE];
1977*4882a593Smuzhiyun 	__le16	alt3_boot_lun_number;
1978*4882a593Smuzhiyun 	__le16	reserved_11;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	/*
1981*4882a593Smuzhiyun 	 * BIT 0 = Selective Login
1982*4882a593Smuzhiyun 	 * BIT 1 = Alt-Boot Enable
1983*4882a593Smuzhiyun 	 * BIT 2 = Reserved
1984*4882a593Smuzhiyun 	 * BIT 3 = Boot Order List
1985*4882a593Smuzhiyun 	 * BIT 4 = Reserved
1986*4882a593Smuzhiyun 	 * BIT 5 = Selective LUN
1987*4882a593Smuzhiyun 	 * BIT 6 = Reserved
1988*4882a593Smuzhiyun 	 * BIT 7-31 =
1989*4882a593Smuzhiyun 	 */
1990*4882a593Smuzhiyun 	__le32	efi_parameters;
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	uint8_t reset_delay;
1993*4882a593Smuzhiyun 	uint8_t reserved_12;
1994*4882a593Smuzhiyun 	__le16	reserved_13;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	__le16	boot_id_number;
1997*4882a593Smuzhiyun 	__le16	reserved_14;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	__le16	max_luns_per_target;
2000*4882a593Smuzhiyun 	__le16	reserved_15;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	__le16	port_down_retry_count;
2003*4882a593Smuzhiyun 	__le16	link_down_timeout;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	/* FCode parameters. */
2006*4882a593Smuzhiyun 	__le16	fcode_parameter;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	__le16	reserved_16[3];
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	/* Offset 352. */
2011*4882a593Smuzhiyun 	uint8_t reserved_17[4];
2012*4882a593Smuzhiyun 	__le16	reserved_18[5];
2013*4882a593Smuzhiyun 	uint8_t reserved_19[2];
2014*4882a593Smuzhiyun 	__le16	reserved_20[8];
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	/* Offset 384. */
2017*4882a593Smuzhiyun 	uint8_t reserved_21[16];
2018*4882a593Smuzhiyun 	__le16	reserved_22[3];
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	/* Offset 406 (0x196) Enhanced Features
2021*4882a593Smuzhiyun 	 * BIT 0    = Extended BB credits for LR
2022*4882a593Smuzhiyun 	 * BIT 1    = Virtual Fabric Enable
2023*4882a593Smuzhiyun 	 * BIT 2-5  = Distance Support if BIT 0 is on
2024*4882a593Smuzhiyun 	 * BIT 6    = Prefer FCP
2025*4882a593Smuzhiyun 	 * BIT 7    = SCM Disabled if BIT is set (1)
2026*4882a593Smuzhiyun 	 * BIT 8-15 = Unused
2027*4882a593Smuzhiyun 	 */
2028*4882a593Smuzhiyun 	uint16_t enhanced_features;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	uint16_t reserved_24[4];
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	/* Offset 416. */
2033*4882a593Smuzhiyun 	__le16	reserved_25[32];
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	/* Offset 480. */
2036*4882a593Smuzhiyun 	uint8_t model_name[16];
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	/* Offset 496. */
2039*4882a593Smuzhiyun 	__le16	feature_mask_l;
2040*4882a593Smuzhiyun 	__le16	feature_mask_h;
2041*4882a593Smuzhiyun 	__le16	reserved_26[2];
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	__le16	subsystem_vendor_id;
2044*4882a593Smuzhiyun 	__le16	subsystem_device_id;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	__le32	checksum;
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun /*
2050*4882a593Smuzhiyun  * ISP Initialization Control Block.
2051*4882a593Smuzhiyun  * Little endian except where noted.
2052*4882a593Smuzhiyun  */
2053*4882a593Smuzhiyun #define	ICB_VERSION 1
2054*4882a593Smuzhiyun struct init_cb_81xx {
2055*4882a593Smuzhiyun 	__le16	version;
2056*4882a593Smuzhiyun 	__le16	reserved_1;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	__le16	frame_payload_size;
2059*4882a593Smuzhiyun 	__le16	execution_throttle;
2060*4882a593Smuzhiyun 	__le16	exchange_count;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	__le16	reserved_2;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];		/* Big endian. */
2065*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];		/* Big endian. */
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	__le16	response_q_inpointer;
2068*4882a593Smuzhiyun 	__le16	request_q_outpointer;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	__le16	login_retry_count;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	__le16	prio_request_q_outpointer;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	__le16	response_q_length;
2075*4882a593Smuzhiyun 	__le16	request_q_length;
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	__le16	reserved_3;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	__le16	prio_request_q_length;
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	__le64	 request_q_address __packed;
2082*4882a593Smuzhiyun 	__le64	 response_q_address __packed;
2083*4882a593Smuzhiyun 	__le64	 prio_request_q_address __packed;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	uint8_t reserved_4[8];
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	__le16	atio_q_inpointer;
2088*4882a593Smuzhiyun 	__le16	atio_q_length;
2089*4882a593Smuzhiyun 	__le64	 atio_q_address __packed;
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	__le16	interrupt_delay_timer;		/* 100us increments. */
2092*4882a593Smuzhiyun 	__le16	login_timeout;
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	/*
2095*4882a593Smuzhiyun 	 * BIT 0-3 = Reserved
2096*4882a593Smuzhiyun 	 * BIT 4  = Enable Target Mode
2097*4882a593Smuzhiyun 	 * BIT 5  = Disable Initiator Mode
2098*4882a593Smuzhiyun 	 * BIT 6  = Reserved
2099*4882a593Smuzhiyun 	 * BIT 7  = Reserved
2100*4882a593Smuzhiyun 	 *
2101*4882a593Smuzhiyun 	 * BIT 8-13 = Reserved
2102*4882a593Smuzhiyun 	 * BIT 14 = Node Name Option
2103*4882a593Smuzhiyun 	 * BIT 15-31 = Reserved
2104*4882a593Smuzhiyun 	 */
2105*4882a593Smuzhiyun 	__le32	firmware_options_1;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	/*
2108*4882a593Smuzhiyun 	 * BIT 0  = Operation Mode bit 0
2109*4882a593Smuzhiyun 	 * BIT 1  = Operation Mode bit 1
2110*4882a593Smuzhiyun 	 * BIT 2  = Operation Mode bit 2
2111*4882a593Smuzhiyun 	 * BIT 3  = Operation Mode bit 3
2112*4882a593Smuzhiyun 	 * BIT 4-7 = Reserved
2113*4882a593Smuzhiyun 	 *
2114*4882a593Smuzhiyun 	 * BIT 8  = Enable Class 2
2115*4882a593Smuzhiyun 	 * BIT 9  = Enable ACK0
2116*4882a593Smuzhiyun 	 * BIT 10 = Reserved
2117*4882a593Smuzhiyun 	 * BIT 11 = Enable FC-SP Security
2118*4882a593Smuzhiyun 	 * BIT 12 = FC Tape Enable
2119*4882a593Smuzhiyun 	 * BIT 13 = Reserved
2120*4882a593Smuzhiyun 	 * BIT 14 = Enable Target PRLI Control
2121*4882a593Smuzhiyun 	 * BIT 15-31 = Reserved
2122*4882a593Smuzhiyun 	 */
2123*4882a593Smuzhiyun 	__le32	firmware_options_2;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	/*
2126*4882a593Smuzhiyun 	 * BIT 0-3 = Reserved
2127*4882a593Smuzhiyun 	 * BIT 4  = FCP RSP Payload bit 0
2128*4882a593Smuzhiyun 	 * BIT 5  = FCP RSP Payload bit 1
2129*4882a593Smuzhiyun 	 * BIT 6  = Enable Receive Out-of-Order data frame handling
2130*4882a593Smuzhiyun 	 * BIT 7  = Reserved
2131*4882a593Smuzhiyun 	 *
2132*4882a593Smuzhiyun 	 * BIT 8  = Reserved
2133*4882a593Smuzhiyun 	 * BIT 9  = Enable Out-of-Order FCP_XFER_RDY relative offset handling
2134*4882a593Smuzhiyun 	 * BIT 10-16 = Reserved
2135*4882a593Smuzhiyun 	 * BIT 17 = Enable multiple FCFs
2136*4882a593Smuzhiyun 	 * BIT 18-20 = MAC addressing mode
2137*4882a593Smuzhiyun 	 * BIT 21-25 = Ethernet data rate
2138*4882a593Smuzhiyun 	 * BIT 26 = Enable ethernet header rx IOCB for ATIO q
2139*4882a593Smuzhiyun 	 * BIT 27 = Enable ethernet header rx IOCB for response q
2140*4882a593Smuzhiyun 	 * BIT 28 = SPMA selection bit 0
2141*4882a593Smuzhiyun 	 * BIT 28 = SPMA selection bit 1
2142*4882a593Smuzhiyun 	 * BIT 30-31 = Reserved
2143*4882a593Smuzhiyun 	 */
2144*4882a593Smuzhiyun 	__le32	firmware_options_3;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	uint8_t  reserved_5[8];
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	uint8_t enode_mac[6];
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	uint8_t reserved_6[10];
2151*4882a593Smuzhiyun };
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun struct mid_init_cb_81xx {
2154*4882a593Smuzhiyun 	struct init_cb_81xx init_cb;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	uint16_t count;
2157*4882a593Smuzhiyun 	uint16_t options;
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
2160*4882a593Smuzhiyun };
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun struct ex_init_cb_81xx {
2163*4882a593Smuzhiyun 	uint16_t ex_version;
2164*4882a593Smuzhiyun 	uint8_t prio_fcf_matching_flags;
2165*4882a593Smuzhiyun 	uint8_t reserved_1[3];
2166*4882a593Smuzhiyun 	uint16_t pri_fcf_vlan_id;
2167*4882a593Smuzhiyun 	uint8_t pri_fcf_fabric_name[8];
2168*4882a593Smuzhiyun 	uint16_t reserved_2[7];
2169*4882a593Smuzhiyun 	uint8_t spma_mac_addr[6];
2170*4882a593Smuzhiyun 	uint16_t reserved_3[14];
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_CONF_81XX	0x7FFD0000
2174*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_DATA_81XX	0x7F800000
2175*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_CONF_28XX	0x7FFD0000
2176*4882a593Smuzhiyun #define FARX_ACCESS_FLASH_DATA_28XX	0x7F7D0000
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun /* FCP priority config defines *************************************/
2179*4882a593Smuzhiyun /* operations */
2180*4882a593Smuzhiyun #define QLFC_FCP_PRIO_DISABLE           0x0
2181*4882a593Smuzhiyun #define QLFC_FCP_PRIO_ENABLE            0x1
2182*4882a593Smuzhiyun #define QLFC_FCP_PRIO_GET_CONFIG        0x2
2183*4882a593Smuzhiyun #define QLFC_FCP_PRIO_SET_CONFIG        0x3
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun struct qla_fcp_prio_entry {
2186*4882a593Smuzhiyun 	uint16_t flags;         /* Describes parameter(s) in FCP        */
2187*4882a593Smuzhiyun 	/* priority entry that are valid        */
2188*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_VALID            0x1
2189*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_TAG_VALID        0x2
2190*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_SPID_VALID       0x4
2191*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_DPID_VALID       0x8
2192*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_LUNB_VALID       0x10
2193*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_LUNE_VALID       0x20
2194*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_SWWN_VALID       0x40
2195*4882a593Smuzhiyun #define FCP_PRIO_ENTRY_DWWN_VALID       0x80
2196*4882a593Smuzhiyun 	uint8_t  tag;           /* Priority value                   */
2197*4882a593Smuzhiyun 	uint8_t  reserved;      /* Reserved for future use          */
2198*4882a593Smuzhiyun 	uint32_t src_pid;       /* Src port id. high order byte     */
2199*4882a593Smuzhiyun 				/* unused; -1 (wild card)           */
2200*4882a593Smuzhiyun 	uint32_t dst_pid;       /* Src port id. high order byte     */
2201*4882a593Smuzhiyun 	/* unused; -1 (wild card)           */
2202*4882a593Smuzhiyun 	uint16_t lun_beg;       /* 1st lun num of lun range.        */
2203*4882a593Smuzhiyun 				/* -1 (wild card)                   */
2204*4882a593Smuzhiyun 	uint16_t lun_end;       /* 2nd lun num of lun range.        */
2205*4882a593Smuzhiyun 				/* -1 (wild card)                   */
2206*4882a593Smuzhiyun 	uint8_t  src_wwpn[8];   /* Source WWPN: -1 (wild card)      */
2207*4882a593Smuzhiyun 	uint8_t  dst_wwpn[8];   /* Destination WWPN: -1 (wild card) */
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun struct qla_fcp_prio_cfg {
2211*4882a593Smuzhiyun 	uint8_t  signature[4];  /* "HQOS" signature of config data  */
2212*4882a593Smuzhiyun 	uint16_t version;       /* 1: Initial version               */
2213*4882a593Smuzhiyun 	uint16_t length;        /* config data size in num bytes    */
2214*4882a593Smuzhiyun 	uint16_t checksum;      /* config data bytes checksum       */
2215*4882a593Smuzhiyun 	uint16_t num_entries;   /* Number of entries                */
2216*4882a593Smuzhiyun 	uint16_t size_of_entry; /* Size of each entry in num bytes  */
2217*4882a593Smuzhiyun 	uint8_t  attributes;    /* enable/disable, persistence      */
2218*4882a593Smuzhiyun #define FCP_PRIO_ATTR_DISABLE   0x0
2219*4882a593Smuzhiyun #define FCP_PRIO_ATTR_ENABLE    0x1
2220*4882a593Smuzhiyun #define FCP_PRIO_ATTR_PERSIST   0x2
2221*4882a593Smuzhiyun 	uint8_t  reserved;      /* Reserved for future use          */
2222*4882a593Smuzhiyun #define FCP_PRIO_CFG_HDR_SIZE   offsetof(struct qla_fcp_prio_cfg, entry)
2223*4882a593Smuzhiyun 	struct qla_fcp_prio_entry entry[1023]; /* fcp priority entries  */
2224*4882a593Smuzhiyun 	uint8_t  reserved2[16];
2225*4882a593Smuzhiyun };
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun #define FCP_PRIO_CFG_SIZE       (32*1024) /* fcp prio data per port*/
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun /* 25XX Support ****************************************************/
2230*4882a593Smuzhiyun #define FA_FCP_PRIO0_ADDR_25	0x3C000
2231*4882a593Smuzhiyun #define FA_FCP_PRIO1_ADDR_25	0x3E000
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun /* 81XX Flash locations -- occupies second 2MB region. */
2234*4882a593Smuzhiyun #define FA_BOOT_CODE_ADDR_81	0x80000
2235*4882a593Smuzhiyun #define FA_RISC_CODE_ADDR_81	0xA0000
2236*4882a593Smuzhiyun #define FA_FW_AREA_ADDR_81	0xC0000
2237*4882a593Smuzhiyun #define FA_VPD_NVRAM_ADDR_81	0xD0000
2238*4882a593Smuzhiyun #define FA_VPD0_ADDR_81		0xD0000
2239*4882a593Smuzhiyun #define FA_VPD1_ADDR_81		0xD0400
2240*4882a593Smuzhiyun #define FA_NVRAM0_ADDR_81	0xD0080
2241*4882a593Smuzhiyun #define FA_NVRAM1_ADDR_81	0xD0180
2242*4882a593Smuzhiyun #define FA_FEATURE_ADDR_81	0xD4000
2243*4882a593Smuzhiyun #define FA_FLASH_DESCR_ADDR_81	0xD8000
2244*4882a593Smuzhiyun #define FA_FLASH_LAYOUT_ADDR_81	0xD8400
2245*4882a593Smuzhiyun #define FA_HW_EVENT0_ADDR_81	0xDC000
2246*4882a593Smuzhiyun #define FA_HW_EVENT1_ADDR_81	0xDC400
2247*4882a593Smuzhiyun #define FA_NPIV_CONF0_ADDR_81	0xD1000
2248*4882a593Smuzhiyun #define FA_NPIV_CONF1_ADDR_81	0xD2000
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun /* 83XX Flash locations -- occupies second 8MB region. */
2251*4882a593Smuzhiyun #define FA_FLASH_LAYOUT_ADDR_83	(0x3F1000/4)
2252*4882a593Smuzhiyun #define FA_FLASH_LAYOUT_ADDR_28	(0x11000/4)
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun #define NVRAM_DUAL_FCP_NVME_FLAG_OFFSET	0x196
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun #endif
2257