xref: /OK3568_Linux_fs/kernel/drivers/scsi/qla2xxx/qla_def.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic Fibre Channel HBA Driver
4*4882a593Smuzhiyun  * Copyright (c)  2003-2014 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef __QLA_DEF_H
7*4882a593Smuzhiyun #define __QLA_DEF_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/sched.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/dmapool.h>
19*4882a593Smuzhiyun #include <linux/mempool.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/completion.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/workqueue.h>
24*4882a593Smuzhiyun #include <linux/firmware.h>
25*4882a593Smuzhiyun #include <linux/aer.h>
26*4882a593Smuzhiyun #include <linux/mutex.h>
27*4882a593Smuzhiyun #include <linux/btree.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <scsi/scsi.h>
30*4882a593Smuzhiyun #include <scsi/scsi_host.h>
31*4882a593Smuzhiyun #include <scsi/scsi_device.h>
32*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
33*4882a593Smuzhiyun #include <scsi/scsi_transport_fc.h>
34*4882a593Smuzhiyun #include <scsi/scsi_bsg_fc.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <uapi/scsi/fc/fc_els.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Big endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
39*4882a593Smuzhiyun typedef struct {
40*4882a593Smuzhiyun 	uint8_t domain;
41*4882a593Smuzhiyun 	uint8_t area;
42*4882a593Smuzhiyun 	uint8_t al_pa;
43*4882a593Smuzhiyun } be_id_t;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Little endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
46*4882a593Smuzhiyun typedef struct {
47*4882a593Smuzhiyun 	uint8_t al_pa;
48*4882a593Smuzhiyun 	uint8_t area;
49*4882a593Smuzhiyun 	uint8_t domain;
50*4882a593Smuzhiyun } le_id_t;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include "qla_bsg.h"
53*4882a593Smuzhiyun #include "qla_dsd.h"
54*4882a593Smuzhiyun #include "qla_nx.h"
55*4882a593Smuzhiyun #include "qla_nx2.h"
56*4882a593Smuzhiyun #include "qla_nvme.h"
57*4882a593Smuzhiyun #define QLA2XXX_DRIVER_NAME	"qla2xxx"
58*4882a593Smuzhiyun #define QLA2XXX_APIDEV		"ql2xapidev"
59*4882a593Smuzhiyun #define QLA2XXX_MANUFACTURER	"QLogic Corporation"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
63*4882a593Smuzhiyun  * but that's fine as we don't look at the last 24 ones for
64*4882a593Smuzhiyun  * ISP2100 HBAs.
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun #define MAILBOX_REGISTER_COUNT_2100	8
67*4882a593Smuzhiyun #define MAILBOX_REGISTER_COUNT_2200	24
68*4882a593Smuzhiyun #define MAILBOX_REGISTER_COUNT		32
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define QLA2200A_RISC_ROM_VER	4
71*4882a593Smuzhiyun #define FPM_2300		6
72*4882a593Smuzhiyun #define FPM_2310		7
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #include "qla_settings.h"
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Data bit definitions
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define BIT_0	0x1
82*4882a593Smuzhiyun #define BIT_1	0x2
83*4882a593Smuzhiyun #define BIT_2	0x4
84*4882a593Smuzhiyun #define BIT_3	0x8
85*4882a593Smuzhiyun #define BIT_4	0x10
86*4882a593Smuzhiyun #define BIT_5	0x20
87*4882a593Smuzhiyun #define BIT_6	0x40
88*4882a593Smuzhiyun #define BIT_7	0x80
89*4882a593Smuzhiyun #define BIT_8	0x100
90*4882a593Smuzhiyun #define BIT_9	0x200
91*4882a593Smuzhiyun #define BIT_10	0x400
92*4882a593Smuzhiyun #define BIT_11	0x800
93*4882a593Smuzhiyun #define BIT_12	0x1000
94*4882a593Smuzhiyun #define BIT_13	0x2000
95*4882a593Smuzhiyun #define BIT_14	0x4000
96*4882a593Smuzhiyun #define BIT_15	0x8000
97*4882a593Smuzhiyun #define BIT_16	0x10000
98*4882a593Smuzhiyun #define BIT_17	0x20000
99*4882a593Smuzhiyun #define BIT_18	0x40000
100*4882a593Smuzhiyun #define BIT_19	0x80000
101*4882a593Smuzhiyun #define BIT_20	0x100000
102*4882a593Smuzhiyun #define BIT_21	0x200000
103*4882a593Smuzhiyun #define BIT_22	0x400000
104*4882a593Smuzhiyun #define BIT_23	0x800000
105*4882a593Smuzhiyun #define BIT_24	0x1000000
106*4882a593Smuzhiyun #define BIT_25	0x2000000
107*4882a593Smuzhiyun #define BIT_26	0x4000000
108*4882a593Smuzhiyun #define BIT_27	0x8000000
109*4882a593Smuzhiyun #define BIT_28	0x10000000
110*4882a593Smuzhiyun #define BIT_29	0x20000000
111*4882a593Smuzhiyun #define BIT_30	0x40000000
112*4882a593Smuzhiyun #define BIT_31	0x80000000
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define LSB(x)	((uint8_t)(x))
115*4882a593Smuzhiyun #define MSB(x)	((uint8_t)((uint16_t)(x) >> 8))
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define LSW(x)	((uint16_t)(x))
118*4882a593Smuzhiyun #define MSW(x)	((uint16_t)((uint32_t)(x) >> 16))
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define LSD(x)	((uint32_t)((uint64_t)(x)))
121*4882a593Smuzhiyun #define MSD(x)	((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
122*4882a593Smuzhiyun 
make_handle(uint16_t x,uint16_t y)123*4882a593Smuzhiyun static inline uint32_t make_handle(uint16_t x, uint16_t y)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	return ((uint32_t)x << 16) | y;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * I/O register
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun 
rd_reg_byte(const volatile u8 __iomem * addr)132*4882a593Smuzhiyun static inline u8 rd_reg_byte(const volatile u8 __iomem *addr)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	return readb(addr);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
rd_reg_word(const volatile __le16 __iomem * addr)137*4882a593Smuzhiyun static inline u16 rd_reg_word(const volatile __le16 __iomem *addr)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	return readw(addr);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
rd_reg_dword(const volatile __le32 __iomem * addr)142*4882a593Smuzhiyun static inline u32 rd_reg_dword(const volatile __le32 __iomem *addr)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	return readl(addr);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
rd_reg_byte_relaxed(const volatile u8 __iomem * addr)147*4882a593Smuzhiyun static inline u8 rd_reg_byte_relaxed(const volatile u8 __iomem *addr)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	return readb_relaxed(addr);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
rd_reg_word_relaxed(const volatile __le16 __iomem * addr)152*4882a593Smuzhiyun static inline u16 rd_reg_word_relaxed(const volatile __le16 __iomem *addr)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	return readw_relaxed(addr);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
rd_reg_dword_relaxed(const volatile __le32 __iomem * addr)157*4882a593Smuzhiyun static inline u32 rd_reg_dword_relaxed(const volatile __le32 __iomem *addr)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	return readl_relaxed(addr);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
wrt_reg_byte(volatile u8 __iomem * addr,u8 data)162*4882a593Smuzhiyun static inline void wrt_reg_byte(volatile u8 __iomem *addr, u8 data)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	return writeb(data, addr);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
wrt_reg_word(volatile __le16 __iomem * addr,u16 data)167*4882a593Smuzhiyun static inline void wrt_reg_word(volatile __le16 __iomem *addr, u16 data)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	return writew(data, addr);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
wrt_reg_dword(volatile __le32 __iomem * addr,u32 data)172*4882a593Smuzhiyun static inline void wrt_reg_dword(volatile __le32 __iomem *addr, u32 data)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	return writel(data, addr);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * ISP83XX specific remote register addresses
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun #define QLA83XX_LED_PORT0			0x00201320
181*4882a593Smuzhiyun #define QLA83XX_LED_PORT1			0x00201328
182*4882a593Smuzhiyun #define QLA83XX_IDC_DEV_STATE		0x22102384
183*4882a593Smuzhiyun #define QLA83XX_IDC_MAJOR_VERSION	0x22102380
184*4882a593Smuzhiyun #define QLA83XX_IDC_MINOR_VERSION	0x22102398
185*4882a593Smuzhiyun #define QLA83XX_IDC_DRV_PRESENCE	0x22102388
186*4882a593Smuzhiyun #define QLA83XX_IDC_DRIVER_ACK		0x2210238c
187*4882a593Smuzhiyun #define QLA83XX_IDC_CONTROL			0x22102390
188*4882a593Smuzhiyun #define QLA83XX_IDC_AUDIT			0x22102394
189*4882a593Smuzhiyun #define QLA83XX_IDC_LOCK_RECOVERY	0x2210239c
190*4882a593Smuzhiyun #define QLA83XX_DRIVER_LOCKID		0x22102104
191*4882a593Smuzhiyun #define QLA83XX_DRIVER_LOCK			0x8111c028
192*4882a593Smuzhiyun #define QLA83XX_DRIVER_UNLOCK		0x8111c02c
193*4882a593Smuzhiyun #define QLA83XX_FLASH_LOCKID		0x22102100
194*4882a593Smuzhiyun #define QLA83XX_FLASH_LOCK			0x8111c010
195*4882a593Smuzhiyun #define QLA83XX_FLASH_UNLOCK		0x8111c014
196*4882a593Smuzhiyun #define QLA83XX_DEV_PARTINFO1		0x221023e0
197*4882a593Smuzhiyun #define QLA83XX_DEV_PARTINFO2		0x221023e4
198*4882a593Smuzhiyun #define QLA83XX_FW_HEARTBEAT		0x221020b0
199*4882a593Smuzhiyun #define QLA83XX_PEG_HALT_STATUS1	0x221020a8
200*4882a593Smuzhiyun #define QLA83XX_PEG_HALT_STATUS2	0x221020ac
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* 83XX: Macros defining 8200 AEN Reason codes */
203*4882a593Smuzhiyun #define IDC_DEVICE_STATE_CHANGE BIT_0
204*4882a593Smuzhiyun #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
205*4882a593Smuzhiyun #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
206*4882a593Smuzhiyun #define IDC_HEARTBEAT_FAILURE BIT_3
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* 83XX: Macros defining 8200 AEN Error-levels */
209*4882a593Smuzhiyun #define ERR_LEVEL_NON_FATAL 0x1
210*4882a593Smuzhiyun #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
211*4882a593Smuzhiyun #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* 83XX: Macros for IDC Version */
214*4882a593Smuzhiyun #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
215*4882a593Smuzhiyun #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* 83XX: Macros for scheduling dpc tasks */
218*4882a593Smuzhiyun #define QLA83XX_NIC_CORE_RESET 0x1
219*4882a593Smuzhiyun #define QLA83XX_IDC_STATE_HANDLER 0x2
220*4882a593Smuzhiyun #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* 83XX: Macros for defining IDC-Control bits */
223*4882a593Smuzhiyun #define QLA83XX_IDC_RESET_DISABLED BIT_0
224*4882a593Smuzhiyun #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* 83XX: Macros for different timeouts */
227*4882a593Smuzhiyun #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
228*4882a593Smuzhiyun #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
229*4882a593Smuzhiyun #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* 83XX: Macros for defining class in DEV-Partition Info register */
232*4882a593Smuzhiyun #define QLA83XX_CLASS_TYPE_NONE		0x0
233*4882a593Smuzhiyun #define QLA83XX_CLASS_TYPE_NIC		0x1
234*4882a593Smuzhiyun #define QLA83XX_CLASS_TYPE_FCOE		0x2
235*4882a593Smuzhiyun #define QLA83XX_CLASS_TYPE_ISCSI	0x3
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* 83XX: Macros for IDC Lock-Recovery stages */
238*4882a593Smuzhiyun #define IDC_LOCK_RECOVERY_STAGE1	0x1 /* Stage1: Intent for
239*4882a593Smuzhiyun 					     * lock-recovery
240*4882a593Smuzhiyun 					     */
241*4882a593Smuzhiyun #define IDC_LOCK_RECOVERY_STAGE2	0x2 /* Stage2: Perform lock-recovery */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* 83XX: Macros for IDC Audit type */
244*4882a593Smuzhiyun #define IDC_AUDIT_TIMESTAMP		0x0 /* IDC-AUDIT: Record timestamp of
245*4882a593Smuzhiyun 					     * dev-state change to NEED-RESET
246*4882a593Smuzhiyun 					     * or NEED-QUIESCENT
247*4882a593Smuzhiyun 					     */
248*4882a593Smuzhiyun #define IDC_AUDIT_COMPLETION		0x1 /* IDC-AUDIT: Record duration of
249*4882a593Smuzhiyun 					     * reset-recovery completion is
250*4882a593Smuzhiyun 					     * second
251*4882a593Smuzhiyun 					     */
252*4882a593Smuzhiyun /* ISP2031: Values for laser on/off */
253*4882a593Smuzhiyun #define PORT_0_2031	0x00201340
254*4882a593Smuzhiyun #define PORT_1_2031	0x00201350
255*4882a593Smuzhiyun #define LASER_ON_2031	0x01800100
256*4882a593Smuzhiyun #define LASER_OFF_2031	0x01800180
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun  * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
260*4882a593Smuzhiyun  * 133Mhz slot.
261*4882a593Smuzhiyun  */
262*4882a593Smuzhiyun #define RD_REG_WORD_PIO(addr)		(inw((unsigned long)addr))
263*4882a593Smuzhiyun #define WRT_REG_WORD_PIO(addr, data)	(outw(data, (unsigned long)addr))
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * Fibre Channel device definitions.
267*4882a593Smuzhiyun  */
268*4882a593Smuzhiyun #define WWN_SIZE		8	/* Size of WWPN, WWN & WWNN */
269*4882a593Smuzhiyun #define MAX_FIBRE_DEVICES_2100	512
270*4882a593Smuzhiyun #define MAX_FIBRE_DEVICES_2400	2048
271*4882a593Smuzhiyun #define MAX_FIBRE_DEVICES_LOOP	128
272*4882a593Smuzhiyun #define MAX_FIBRE_DEVICES_MAX	MAX_FIBRE_DEVICES_2400
273*4882a593Smuzhiyun #define LOOPID_MAP_SIZE		(ha->max_fibre_devices)
274*4882a593Smuzhiyun #define MAX_FIBRE_LUNS  	0xFFFF
275*4882a593Smuzhiyun #define	MAX_HOST_COUNT		16
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * Host adapter default definitions.
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun #define MAX_BUSES		1  /* We only have one bus today */
281*4882a593Smuzhiyun #define MIN_LUNS		8
282*4882a593Smuzhiyun #define MAX_LUNS		MAX_FIBRE_LUNS
283*4882a593Smuzhiyun #define MAX_CMDS_PER_LUN	255
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun  * Fibre Channel device definitions.
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun #define SNS_LAST_LOOP_ID_2100	0xfe
289*4882a593Smuzhiyun #define SNS_LAST_LOOP_ID_2300	0x7ff
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define LAST_LOCAL_LOOP_ID	0x7d
292*4882a593Smuzhiyun #define SNS_FL_PORT		0x7e
293*4882a593Smuzhiyun #define FABRIC_CONTROLLER	0x7f
294*4882a593Smuzhiyun #define SIMPLE_NAME_SERVER	0x80
295*4882a593Smuzhiyun #define SNS_FIRST_LOOP_ID	0x81
296*4882a593Smuzhiyun #define MANAGEMENT_SERVER	0xfe
297*4882a593Smuzhiyun #define BROADCAST		0xff
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun  * There is no correspondence between an N-PORT id and an AL_PA.  Therefore the
301*4882a593Smuzhiyun  * valid range of an N-PORT id is 0 through 0x7ef.
302*4882a593Smuzhiyun  */
303*4882a593Smuzhiyun #define NPH_LAST_HANDLE		0x7ee
304*4882a593Smuzhiyun #define NPH_MGMT_SERVER		0x7ef		/*  FFFFEF */
305*4882a593Smuzhiyun #define NPH_SNS			0x7fc		/*  FFFFFC */
306*4882a593Smuzhiyun #define NPH_FABRIC_CONTROLLER	0x7fd		/*  FFFFFD */
307*4882a593Smuzhiyun #define NPH_F_PORT		0x7fe		/*  FFFFFE */
308*4882a593Smuzhiyun #define NPH_IP_BROADCAST	0x7ff		/*  FFFFFF */
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define NPH_SNS_LID(ha)	(IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define MAX_CMDSZ	16		/* SCSI maximum CDB size. */
313*4882a593Smuzhiyun #include "qla_fw.h"
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct name_list_extended {
316*4882a593Smuzhiyun 	struct get_name_list_extended *l;
317*4882a593Smuzhiyun 	dma_addr_t		ldma;
318*4882a593Smuzhiyun 	struct list_head	fcports;
319*4882a593Smuzhiyun 	u32			size;
320*4882a593Smuzhiyun 	u8			sent;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun  * Timeout timer counts in seconds
324*4882a593Smuzhiyun  */
325*4882a593Smuzhiyun #define PORT_RETRY_TIME			1
326*4882a593Smuzhiyun #define LOOP_DOWN_TIMEOUT		60
327*4882a593Smuzhiyun #define LOOP_DOWN_TIME			255	/* 240 */
328*4882a593Smuzhiyun #define	LOOP_DOWN_RESET			(LOOP_DOWN_TIME - 30)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define DEFAULT_OUTSTANDING_COMMANDS	4096
331*4882a593Smuzhiyun #define MIN_OUTSTANDING_COMMANDS	128
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* ISP request and response entry counts (37-65535) */
334*4882a593Smuzhiyun #define REQUEST_ENTRY_CNT_2100		128	/* Number of request entries. */
335*4882a593Smuzhiyun #define REQUEST_ENTRY_CNT_2200		2048	/* Number of request entries. */
336*4882a593Smuzhiyun #define REQUEST_ENTRY_CNT_24XX		2048	/* Number of request entries. */
337*4882a593Smuzhiyun #define REQUEST_ENTRY_CNT_83XX		8192	/* Number of request entries. */
338*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT_83XX		4096	/* Number of response entries.*/
339*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT_2100		64	/* Number of response entries.*/
340*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT_2300		512	/* Number of response entries.*/
341*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT_MQ		128	/* Number of response entries.*/
342*4882a593Smuzhiyun #define ATIO_ENTRY_CNT_24XX		4096	/* Number of ATIO entries. */
343*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT_FX00		256     /* Number of response entries.*/
344*4882a593Smuzhiyun #define FW_DEF_EXCHANGES_CNT 2048
345*4882a593Smuzhiyun #define FW_MAX_EXCHANGES_CNT (32 * 1024)
346*4882a593Smuzhiyun #define REDUCE_EXCHANGES_CNT  (8 * 1024)
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun struct req_que;
349*4882a593Smuzhiyun struct qla_tgt_sess;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun  * SCSI Request Block
353*4882a593Smuzhiyun  */
354*4882a593Smuzhiyun struct srb_cmd {
355*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;		/* Linux SCSI command pkt */
356*4882a593Smuzhiyun 	uint32_t request_sense_length;
357*4882a593Smuzhiyun 	uint32_t fw_sense_length;
358*4882a593Smuzhiyun 	uint8_t *request_sense_ptr;
359*4882a593Smuzhiyun 	struct ct6_dsd *ct6_ctx;
360*4882a593Smuzhiyun 	struct crc_context *crc_ctx;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun  * SRB flag definitions
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun #define SRB_DMA_VALID			BIT_0	/* Command sent to ISP */
367*4882a593Smuzhiyun #define SRB_FCP_CMND_DMA_VALID		BIT_12	/* DIF: DSD List valid */
368*4882a593Smuzhiyun #define SRB_CRC_CTX_DMA_VALID		BIT_2	/* DIF: context DMA valid */
369*4882a593Smuzhiyun #define SRB_CRC_PROT_DMA_VALID		BIT_4	/* DIF: prot DMA valid */
370*4882a593Smuzhiyun #define SRB_CRC_CTX_DSD_VALID		BIT_5	/* DIF: dsd_list valid */
371*4882a593Smuzhiyun #define SRB_WAKEUP_ON_COMP		BIT_6
372*4882a593Smuzhiyun #define SRB_DIF_BUNDL_DMA_VALID		BIT_7   /* DIF: DMA list valid */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
375*4882a593Smuzhiyun #define IS_PROT_IO(sp)	(sp->flags & SRB_CRC_CTX_DSD_VALID)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun  * 24 bit port ID type definition.
379*4882a593Smuzhiyun  */
380*4882a593Smuzhiyun typedef union {
381*4882a593Smuzhiyun 	uint32_t b24 : 24;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	struct {
384*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
385*4882a593Smuzhiyun 		uint8_t domain;
386*4882a593Smuzhiyun 		uint8_t area;
387*4882a593Smuzhiyun 		uint8_t al_pa;
388*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN)
389*4882a593Smuzhiyun 		uint8_t al_pa;
390*4882a593Smuzhiyun 		uint8_t area;
391*4882a593Smuzhiyun 		uint8_t domain;
392*4882a593Smuzhiyun #else
393*4882a593Smuzhiyun #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 		uint8_t rsvd_1;
396*4882a593Smuzhiyun 	} b;
397*4882a593Smuzhiyun } port_id_t;
398*4882a593Smuzhiyun #define INVALID_PORT_ID	0xFFFFFF
399*4882a593Smuzhiyun 
be_id_to_le(be_id_t id)400*4882a593Smuzhiyun static inline le_id_t be_id_to_le(be_id_t id)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	le_id_t res;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	res.domain = id.domain;
405*4882a593Smuzhiyun 	res.area   = id.area;
406*4882a593Smuzhiyun 	res.al_pa  = id.al_pa;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return res;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
le_id_to_be(le_id_t id)411*4882a593Smuzhiyun static inline be_id_t le_id_to_be(le_id_t id)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	be_id_t res;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	res.domain = id.domain;
416*4882a593Smuzhiyun 	res.area   = id.area;
417*4882a593Smuzhiyun 	res.al_pa  = id.al_pa;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return res;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
be_to_port_id(be_id_t id)422*4882a593Smuzhiyun static inline port_id_t be_to_port_id(be_id_t id)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	port_id_t res;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	res.b.domain = id.domain;
427*4882a593Smuzhiyun 	res.b.area   = id.area;
428*4882a593Smuzhiyun 	res.b.al_pa  = id.al_pa;
429*4882a593Smuzhiyun 	res.b.rsvd_1 = 0;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return res;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
port_id_to_be_id(port_id_t port_id)434*4882a593Smuzhiyun static inline be_id_t port_id_to_be_id(port_id_t port_id)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	be_id_t res;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	res.domain = port_id.b.domain;
439*4882a593Smuzhiyun 	res.area   = port_id.b.area;
440*4882a593Smuzhiyun 	res.al_pa  = port_id.b.al_pa;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return res;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun struct els_logo_payload {
446*4882a593Smuzhiyun 	uint8_t opcode;
447*4882a593Smuzhiyun 	uint8_t rsvd[3];
448*4882a593Smuzhiyun 	uint8_t s_id[3];
449*4882a593Smuzhiyun 	uint8_t rsvd1[1];
450*4882a593Smuzhiyun 	uint8_t wwpn[WWN_SIZE];
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun struct els_plogi_payload {
454*4882a593Smuzhiyun 	uint8_t opcode;
455*4882a593Smuzhiyun 	uint8_t rsvd[3];
456*4882a593Smuzhiyun 	__be32	data[112 / 4];
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct ct_arg {
460*4882a593Smuzhiyun 	void		*iocb;
461*4882a593Smuzhiyun 	u16		nport_handle;
462*4882a593Smuzhiyun 	dma_addr_t	req_dma;
463*4882a593Smuzhiyun 	dma_addr_t	rsp_dma;
464*4882a593Smuzhiyun 	u32		req_size;
465*4882a593Smuzhiyun 	u32		rsp_size;
466*4882a593Smuzhiyun 	u32		req_allocated_size;
467*4882a593Smuzhiyun 	u32		rsp_allocated_size;
468*4882a593Smuzhiyun 	void		*req;
469*4882a593Smuzhiyun 	void		*rsp;
470*4882a593Smuzhiyun 	port_id_t	id;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun  * SRB extensions.
475*4882a593Smuzhiyun  */
476*4882a593Smuzhiyun struct srb_iocb {
477*4882a593Smuzhiyun 	union {
478*4882a593Smuzhiyun 		struct {
479*4882a593Smuzhiyun 			uint16_t flags;
480*4882a593Smuzhiyun #define SRB_LOGIN_RETRIED	BIT_0
481*4882a593Smuzhiyun #define SRB_LOGIN_COND_PLOGI	BIT_1
482*4882a593Smuzhiyun #define SRB_LOGIN_SKIP_PRLI	BIT_2
483*4882a593Smuzhiyun #define SRB_LOGIN_NVME_PRLI	BIT_3
484*4882a593Smuzhiyun #define SRB_LOGIN_PRLI_ONLY	BIT_4
485*4882a593Smuzhiyun 			uint16_t data[2];
486*4882a593Smuzhiyun 			u32 iop[2];
487*4882a593Smuzhiyun 		} logio;
488*4882a593Smuzhiyun 		struct {
489*4882a593Smuzhiyun #define ELS_DCMD_TIMEOUT 20
490*4882a593Smuzhiyun #define ELS_DCMD_LOGO 0x5
491*4882a593Smuzhiyun 			uint32_t flags;
492*4882a593Smuzhiyun 			uint32_t els_cmd;
493*4882a593Smuzhiyun 			struct completion comp;
494*4882a593Smuzhiyun 			struct els_logo_payload *els_logo_pyld;
495*4882a593Smuzhiyun 			dma_addr_t els_logo_pyld_dma;
496*4882a593Smuzhiyun 		} els_logo;
497*4882a593Smuzhiyun 		struct els_plogi {
498*4882a593Smuzhiyun #define ELS_DCMD_PLOGI 0x3
499*4882a593Smuzhiyun 			uint32_t flags;
500*4882a593Smuzhiyun 			uint32_t els_cmd;
501*4882a593Smuzhiyun 			struct completion comp;
502*4882a593Smuzhiyun 			struct els_plogi_payload *els_plogi_pyld;
503*4882a593Smuzhiyun 			struct els_plogi_payload *els_resp_pyld;
504*4882a593Smuzhiyun 			u32 tx_size;
505*4882a593Smuzhiyun 			u32 rx_size;
506*4882a593Smuzhiyun 			dma_addr_t els_plogi_pyld_dma;
507*4882a593Smuzhiyun 			dma_addr_t els_resp_pyld_dma;
508*4882a593Smuzhiyun 			__le32	fw_status[3];
509*4882a593Smuzhiyun 			__le16	comp_status;
510*4882a593Smuzhiyun 			__le16	len;
511*4882a593Smuzhiyun 		} els_plogi;
512*4882a593Smuzhiyun 		struct {
513*4882a593Smuzhiyun 			/*
514*4882a593Smuzhiyun 			 * Values for flags field below are as
515*4882a593Smuzhiyun 			 * defined in tsk_mgmt_entry struct
516*4882a593Smuzhiyun 			 * for control_flags field in qla_fw.h.
517*4882a593Smuzhiyun 			 */
518*4882a593Smuzhiyun 			uint64_t lun;
519*4882a593Smuzhiyun 			uint32_t flags;
520*4882a593Smuzhiyun 			uint32_t data;
521*4882a593Smuzhiyun 			struct completion comp;
522*4882a593Smuzhiyun 			__le16 comp_status;
523*4882a593Smuzhiyun 		} tmf;
524*4882a593Smuzhiyun 		struct {
525*4882a593Smuzhiyun #define SRB_FXDISC_REQ_DMA_VALID	BIT_0
526*4882a593Smuzhiyun #define SRB_FXDISC_RESP_DMA_VALID	BIT_1
527*4882a593Smuzhiyun #define SRB_FXDISC_REQ_DWRD_VALID	BIT_2
528*4882a593Smuzhiyun #define SRB_FXDISC_RSP_DWRD_VALID	BIT_3
529*4882a593Smuzhiyun #define FXDISC_TIMEOUT 20
530*4882a593Smuzhiyun 			uint8_t flags;
531*4882a593Smuzhiyun 			uint32_t req_len;
532*4882a593Smuzhiyun 			uint32_t rsp_len;
533*4882a593Smuzhiyun 			void *req_addr;
534*4882a593Smuzhiyun 			void *rsp_addr;
535*4882a593Smuzhiyun 			dma_addr_t req_dma_handle;
536*4882a593Smuzhiyun 			dma_addr_t rsp_dma_handle;
537*4882a593Smuzhiyun 			__le32 adapter_id;
538*4882a593Smuzhiyun 			__le32 adapter_id_hi;
539*4882a593Smuzhiyun 			__le16 req_func_type;
540*4882a593Smuzhiyun 			__le32 req_data;
541*4882a593Smuzhiyun 			__le32 req_data_extra;
542*4882a593Smuzhiyun 			__le32 result;
543*4882a593Smuzhiyun 			__le32 seq_number;
544*4882a593Smuzhiyun 			__le16 fw_flags;
545*4882a593Smuzhiyun 			struct completion fxiocb_comp;
546*4882a593Smuzhiyun 			__le32 reserved_0;
547*4882a593Smuzhiyun 			uint8_t reserved_1;
548*4882a593Smuzhiyun 		} fxiocb;
549*4882a593Smuzhiyun 		struct {
550*4882a593Smuzhiyun 			uint32_t cmd_hndl;
551*4882a593Smuzhiyun 			__le16 comp_status;
552*4882a593Smuzhiyun 			__le16 req_que_no;
553*4882a593Smuzhiyun 			struct completion comp;
554*4882a593Smuzhiyun 		} abt;
555*4882a593Smuzhiyun 		struct ct_arg ctarg;
556*4882a593Smuzhiyun #define MAX_IOCB_MB_REG 28
557*4882a593Smuzhiyun #define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
558*4882a593Smuzhiyun 		struct {
559*4882a593Smuzhiyun 			u16 in_mb[MAX_IOCB_MB_REG];	/* from FW */
560*4882a593Smuzhiyun 			u16 out_mb[MAX_IOCB_MB_REG];	/* to FW */
561*4882a593Smuzhiyun 			void *out, *in;
562*4882a593Smuzhiyun 			dma_addr_t out_dma, in_dma;
563*4882a593Smuzhiyun 			struct completion comp;
564*4882a593Smuzhiyun 			int rc;
565*4882a593Smuzhiyun 		} mbx;
566*4882a593Smuzhiyun 		struct {
567*4882a593Smuzhiyun 			struct imm_ntfy_from_isp *ntfy;
568*4882a593Smuzhiyun 		} nack;
569*4882a593Smuzhiyun 		struct {
570*4882a593Smuzhiyun 			__le16 comp_status;
571*4882a593Smuzhiyun 			__le16 rsp_pyld_len;
572*4882a593Smuzhiyun 			uint8_t	aen_op;
573*4882a593Smuzhiyun 			void *desc;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 			/* These are only used with ls4 requests */
576*4882a593Smuzhiyun 			int cmd_len;
577*4882a593Smuzhiyun 			int rsp_len;
578*4882a593Smuzhiyun 			dma_addr_t cmd_dma;
579*4882a593Smuzhiyun 			dma_addr_t rsp_dma;
580*4882a593Smuzhiyun 			enum nvmefc_fcp_datadir dir;
581*4882a593Smuzhiyun 			uint32_t dl;
582*4882a593Smuzhiyun 			uint32_t timeout_sec;
583*4882a593Smuzhiyun 			struct	list_head   entry;
584*4882a593Smuzhiyun 		} nvme;
585*4882a593Smuzhiyun 		struct {
586*4882a593Smuzhiyun 			u16 cmd;
587*4882a593Smuzhiyun 			u16 vp_index;
588*4882a593Smuzhiyun 		} ctrlvp;
589*4882a593Smuzhiyun 	} u;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	struct timer_list timer;
592*4882a593Smuzhiyun 	void (*timeout)(void *);
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun /* Values for srb_ctx type */
596*4882a593Smuzhiyun #define SRB_LOGIN_CMD	1
597*4882a593Smuzhiyun #define SRB_LOGOUT_CMD	2
598*4882a593Smuzhiyun #define SRB_ELS_CMD_RPT 3
599*4882a593Smuzhiyun #define SRB_ELS_CMD_HST 4
600*4882a593Smuzhiyun #define SRB_CT_CMD	5
601*4882a593Smuzhiyun #define SRB_ADISC_CMD	6
602*4882a593Smuzhiyun #define SRB_TM_CMD	7
603*4882a593Smuzhiyun #define SRB_SCSI_CMD	8
604*4882a593Smuzhiyun #define SRB_BIDI_CMD	9
605*4882a593Smuzhiyun #define SRB_FXIOCB_DCMD	10
606*4882a593Smuzhiyun #define SRB_FXIOCB_BCMD	11
607*4882a593Smuzhiyun #define SRB_ABT_CMD	12
608*4882a593Smuzhiyun #define SRB_ELS_DCMD	13
609*4882a593Smuzhiyun #define SRB_MB_IOCB	14
610*4882a593Smuzhiyun #define SRB_CT_PTHRU_CMD 15
611*4882a593Smuzhiyun #define SRB_NACK_PLOGI	16
612*4882a593Smuzhiyun #define SRB_NACK_PRLI	17
613*4882a593Smuzhiyun #define SRB_NACK_LOGO	18
614*4882a593Smuzhiyun #define SRB_NVME_CMD	19
615*4882a593Smuzhiyun #define SRB_NVME_LS	20
616*4882a593Smuzhiyun #define SRB_PRLI_CMD	21
617*4882a593Smuzhiyun #define SRB_CTRL_VP	22
618*4882a593Smuzhiyun #define SRB_PRLO_CMD	23
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun enum {
621*4882a593Smuzhiyun 	TYPE_SRB,
622*4882a593Smuzhiyun 	TYPE_TGT_CMD,
623*4882a593Smuzhiyun 	TYPE_TGT_TMCMD,		/* task management */
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun struct iocb_resource {
627*4882a593Smuzhiyun 	u8 res_type;
628*4882a593Smuzhiyun 	u8 pad;
629*4882a593Smuzhiyun 	u16 iocb_cnt;
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun typedef struct srb {
633*4882a593Smuzhiyun 	/*
634*4882a593Smuzhiyun 	 * Do not move cmd_type field, it needs to
635*4882a593Smuzhiyun 	 * line up with qla_tgt_cmd->cmd_type
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	uint8_t cmd_type;
638*4882a593Smuzhiyun 	uint8_t pad[3];
639*4882a593Smuzhiyun 	struct iocb_resource iores;
640*4882a593Smuzhiyun 	struct kref cmd_kref;	/* need to migrate ref_count over to this */
641*4882a593Smuzhiyun 	void *priv;
642*4882a593Smuzhiyun 	wait_queue_head_t nvme_ls_waitq;
643*4882a593Smuzhiyun 	struct fc_port *fcport;
644*4882a593Smuzhiyun 	struct scsi_qla_host *vha;
645*4882a593Smuzhiyun 	unsigned int start_timer:1;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	uint32_t handle;
648*4882a593Smuzhiyun 	uint16_t flags;
649*4882a593Smuzhiyun 	uint16_t type;
650*4882a593Smuzhiyun 	const char *name;
651*4882a593Smuzhiyun 	int iocbs;
652*4882a593Smuzhiyun 	struct qla_qpair *qpair;
653*4882a593Smuzhiyun 	struct srb *cmd_sp;
654*4882a593Smuzhiyun 	struct list_head elem;
655*4882a593Smuzhiyun 	u32 gen1;	/* scratch */
656*4882a593Smuzhiyun 	u32 gen2;	/* scratch */
657*4882a593Smuzhiyun 	int rc;
658*4882a593Smuzhiyun 	int retry_count;
659*4882a593Smuzhiyun 	struct completion *comp;
660*4882a593Smuzhiyun 	union {
661*4882a593Smuzhiyun 		struct srb_iocb iocb_cmd;
662*4882a593Smuzhiyun 		struct bsg_job *bsg_job;
663*4882a593Smuzhiyun 		struct srb_cmd scmd;
664*4882a593Smuzhiyun 	} u;
665*4882a593Smuzhiyun 	/*
666*4882a593Smuzhiyun 	 * Report completion status @res and call sp_put(@sp). @res is
667*4882a593Smuzhiyun 	 * an NVMe status code, a SCSI result (e.g. DID_OK << 16) or a
668*4882a593Smuzhiyun 	 * QLA_* status value.
669*4882a593Smuzhiyun 	 */
670*4882a593Smuzhiyun 	void (*done)(struct srb *sp, int res);
671*4882a593Smuzhiyun 	/* Stop the timer and free @sp. Only used by the FCP code. */
672*4882a593Smuzhiyun 	void (*free)(struct srb *sp);
673*4882a593Smuzhiyun 	/*
674*4882a593Smuzhiyun 	 * Call nvme_private->fd->done() and free @sp. Only used by the NVMe
675*4882a593Smuzhiyun 	 * code.
676*4882a593Smuzhiyun 	 */
677*4882a593Smuzhiyun 	void (*put_fn)(struct kref *kref);
678*4882a593Smuzhiyun } srb_t;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define GET_CMD_SENSE_LEN(sp) \
683*4882a593Smuzhiyun 	(sp->u.scmd.request_sense_length)
684*4882a593Smuzhiyun #define SET_CMD_SENSE_LEN(sp, len) \
685*4882a593Smuzhiyun 	(sp->u.scmd.request_sense_length = len)
686*4882a593Smuzhiyun #define GET_CMD_SENSE_PTR(sp) \
687*4882a593Smuzhiyun 	(sp->u.scmd.request_sense_ptr)
688*4882a593Smuzhiyun #define SET_CMD_SENSE_PTR(sp, ptr) \
689*4882a593Smuzhiyun 	(sp->u.scmd.request_sense_ptr = ptr)
690*4882a593Smuzhiyun #define GET_FW_SENSE_LEN(sp) \
691*4882a593Smuzhiyun 	(sp->u.scmd.fw_sense_length)
692*4882a593Smuzhiyun #define SET_FW_SENSE_LEN(sp, len) \
693*4882a593Smuzhiyun 	(sp->u.scmd.fw_sense_length = len)
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun struct msg_echo_lb {
696*4882a593Smuzhiyun 	dma_addr_t send_dma;
697*4882a593Smuzhiyun 	dma_addr_t rcv_dma;
698*4882a593Smuzhiyun 	uint16_t req_sg_cnt;
699*4882a593Smuzhiyun 	uint16_t rsp_sg_cnt;
700*4882a593Smuzhiyun 	uint16_t options;
701*4882a593Smuzhiyun 	uint32_t transfer_size;
702*4882a593Smuzhiyun 	uint32_t iteration_count;
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun  * ISP I/O Register Set structure definitions.
707*4882a593Smuzhiyun  */
708*4882a593Smuzhiyun struct device_reg_2xxx {
709*4882a593Smuzhiyun 	__le16	flash_address; 	/* Flash BIOS address */
710*4882a593Smuzhiyun 	__le16	flash_data;		/* Flash BIOS data */
711*4882a593Smuzhiyun 	__le16	unused_1[1];		/* Gap */
712*4882a593Smuzhiyun 	__le16	ctrl_status;		/* Control/Status */
713*4882a593Smuzhiyun #define CSR_FLASH_64K_BANK	BIT_3	/* Flash upper 64K bank select */
714*4882a593Smuzhiyun #define CSR_FLASH_ENABLE	BIT_1	/* Flash BIOS Read/Write enable */
715*4882a593Smuzhiyun #define CSR_ISP_SOFT_RESET	BIT_0	/* ISP soft reset */
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	__le16	ictrl;			/* Interrupt control */
718*4882a593Smuzhiyun #define ICR_EN_INT		BIT_15	/* ISP enable interrupts. */
719*4882a593Smuzhiyun #define ICR_EN_RISC		BIT_3	/* ISP enable RISC interrupts. */
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	__le16	istatus;		/* Interrupt status */
722*4882a593Smuzhiyun #define ISR_RISC_INT		BIT_3	/* RISC interrupt */
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	__le16	semaphore;		/* Semaphore */
725*4882a593Smuzhiyun 	__le16	nvram;			/* NVRAM register. */
726*4882a593Smuzhiyun #define NVR_DESELECT		0
727*4882a593Smuzhiyun #define NVR_BUSY		BIT_15
728*4882a593Smuzhiyun #define NVR_WRT_ENABLE		BIT_14	/* Write enable */
729*4882a593Smuzhiyun #define NVR_PR_ENABLE		BIT_13	/* Protection register enable */
730*4882a593Smuzhiyun #define NVR_DATA_IN		BIT_3
731*4882a593Smuzhiyun #define NVR_DATA_OUT		BIT_2
732*4882a593Smuzhiyun #define NVR_SELECT		BIT_1
733*4882a593Smuzhiyun #define NVR_CLOCK		BIT_0
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun #define NVR_WAIT_CNT		20000
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	union {
738*4882a593Smuzhiyun 		struct {
739*4882a593Smuzhiyun 			__le16	mailbox0;
740*4882a593Smuzhiyun 			__le16	mailbox1;
741*4882a593Smuzhiyun 			__le16	mailbox2;
742*4882a593Smuzhiyun 			__le16	mailbox3;
743*4882a593Smuzhiyun 			__le16	mailbox4;
744*4882a593Smuzhiyun 			__le16	mailbox5;
745*4882a593Smuzhiyun 			__le16	mailbox6;
746*4882a593Smuzhiyun 			__le16	mailbox7;
747*4882a593Smuzhiyun 			__le16	unused_2[59];	/* Gap */
748*4882a593Smuzhiyun 		} __attribute__((packed)) isp2100;
749*4882a593Smuzhiyun 		struct {
750*4882a593Smuzhiyun 						/* Request Queue */
751*4882a593Smuzhiyun 			__le16	req_q_in;	/*  In-Pointer */
752*4882a593Smuzhiyun 			__le16	req_q_out;	/*  Out-Pointer */
753*4882a593Smuzhiyun 						/* Response Queue */
754*4882a593Smuzhiyun 			__le16	rsp_q_in;	/*  In-Pointer */
755*4882a593Smuzhiyun 			__le16	rsp_q_out;	/*  Out-Pointer */
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 						/* RISC to Host Status */
758*4882a593Smuzhiyun 			__le32	host_status;
759*4882a593Smuzhiyun #define HSR_RISC_INT		BIT_15	/* RISC interrupt */
760*4882a593Smuzhiyun #define HSR_RISC_PAUSED		BIT_8	/* RISC Paused */
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 					/* Host to Host Semaphore */
763*4882a593Smuzhiyun 			__le16	host_semaphore;
764*4882a593Smuzhiyun 			__le16	unused_3[17];	/* Gap */
765*4882a593Smuzhiyun 			__le16	mailbox0;
766*4882a593Smuzhiyun 			__le16	mailbox1;
767*4882a593Smuzhiyun 			__le16	mailbox2;
768*4882a593Smuzhiyun 			__le16	mailbox3;
769*4882a593Smuzhiyun 			__le16	mailbox4;
770*4882a593Smuzhiyun 			__le16	mailbox5;
771*4882a593Smuzhiyun 			__le16	mailbox6;
772*4882a593Smuzhiyun 			__le16	mailbox7;
773*4882a593Smuzhiyun 			__le16	mailbox8;
774*4882a593Smuzhiyun 			__le16	mailbox9;
775*4882a593Smuzhiyun 			__le16	mailbox10;
776*4882a593Smuzhiyun 			__le16	mailbox11;
777*4882a593Smuzhiyun 			__le16	mailbox12;
778*4882a593Smuzhiyun 			__le16	mailbox13;
779*4882a593Smuzhiyun 			__le16	mailbox14;
780*4882a593Smuzhiyun 			__le16	mailbox15;
781*4882a593Smuzhiyun 			__le16	mailbox16;
782*4882a593Smuzhiyun 			__le16	mailbox17;
783*4882a593Smuzhiyun 			__le16	mailbox18;
784*4882a593Smuzhiyun 			__le16	mailbox19;
785*4882a593Smuzhiyun 			__le16	mailbox20;
786*4882a593Smuzhiyun 			__le16	mailbox21;
787*4882a593Smuzhiyun 			__le16	mailbox22;
788*4882a593Smuzhiyun 			__le16	mailbox23;
789*4882a593Smuzhiyun 			__le16	mailbox24;
790*4882a593Smuzhiyun 			__le16	mailbox25;
791*4882a593Smuzhiyun 			__le16	mailbox26;
792*4882a593Smuzhiyun 			__le16	mailbox27;
793*4882a593Smuzhiyun 			__le16	mailbox28;
794*4882a593Smuzhiyun 			__le16	mailbox29;
795*4882a593Smuzhiyun 			__le16	mailbox30;
796*4882a593Smuzhiyun 			__le16	mailbox31;
797*4882a593Smuzhiyun 			__le16	fb_cmd;
798*4882a593Smuzhiyun 			__le16	unused_4[10];	/* Gap */
799*4882a593Smuzhiyun 		} __attribute__((packed)) isp2300;
800*4882a593Smuzhiyun 	} u;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	__le16	fpm_diag_config;
803*4882a593Smuzhiyun 	__le16	unused_5[0x4];		/* Gap */
804*4882a593Smuzhiyun 	__le16	risc_hw;
805*4882a593Smuzhiyun 	__le16	unused_5_1;		/* Gap */
806*4882a593Smuzhiyun 	__le16	pcr;			/* Processor Control Register. */
807*4882a593Smuzhiyun 	__le16	unused_6[0x5];		/* Gap */
808*4882a593Smuzhiyun 	__le16	mctr;			/* Memory Configuration and Timing. */
809*4882a593Smuzhiyun 	__le16	unused_7[0x3];		/* Gap */
810*4882a593Smuzhiyun 	__le16	fb_cmd_2100;		/* Unused on 23XX */
811*4882a593Smuzhiyun 	__le16	unused_8[0x3];		/* Gap */
812*4882a593Smuzhiyun 	__le16	hccr;			/* Host command & control register. */
813*4882a593Smuzhiyun #define HCCR_HOST_INT		BIT_7	/* Host interrupt bit */
814*4882a593Smuzhiyun #define HCCR_RISC_PAUSE		BIT_5	/* Pause mode bit */
815*4882a593Smuzhiyun 					/* HCCR commands */
816*4882a593Smuzhiyun #define HCCR_RESET_RISC		0x1000	/* Reset RISC */
817*4882a593Smuzhiyun #define HCCR_PAUSE_RISC		0x2000	/* Pause RISC */
818*4882a593Smuzhiyun #define HCCR_RELEASE_RISC	0x3000	/* Release RISC from reset. */
819*4882a593Smuzhiyun #define HCCR_SET_HOST_INT	0x5000	/* Set host interrupt */
820*4882a593Smuzhiyun #define HCCR_CLR_HOST_INT	0x6000	/* Clear HOST interrupt */
821*4882a593Smuzhiyun #define HCCR_CLR_RISC_INT	0x7000	/* Clear RISC interrupt */
822*4882a593Smuzhiyun #define	HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
823*4882a593Smuzhiyun #define HCCR_ENABLE_PARITY	0xA000	/* Enable PARITY interrupt */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	__le16	unused_9[5];		/* Gap */
826*4882a593Smuzhiyun 	__le16	gpiod;			/* GPIO Data register. */
827*4882a593Smuzhiyun 	__le16	gpioe;			/* GPIO Enable register. */
828*4882a593Smuzhiyun #define GPIO_LED_MASK			0x00C0
829*4882a593Smuzhiyun #define GPIO_LED_GREEN_OFF_AMBER_OFF	0x0000
830*4882a593Smuzhiyun #define GPIO_LED_GREEN_ON_AMBER_OFF	0x0040
831*4882a593Smuzhiyun #define GPIO_LED_GREEN_OFF_AMBER_ON	0x0080
832*4882a593Smuzhiyun #define GPIO_LED_GREEN_ON_AMBER_ON	0x00C0
833*4882a593Smuzhiyun #define GPIO_LED_ALL_OFF		0x0000
834*4882a593Smuzhiyun #define GPIO_LED_RED_ON_OTHER_OFF	0x0001	/* isp2322 */
835*4882a593Smuzhiyun #define GPIO_LED_RGA_ON			0x00C1	/* isp2322: red green amber */
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	union {
838*4882a593Smuzhiyun 		struct {
839*4882a593Smuzhiyun 			__le16	unused_10[8];	/* Gap */
840*4882a593Smuzhiyun 			__le16	mailbox8;
841*4882a593Smuzhiyun 			__le16	mailbox9;
842*4882a593Smuzhiyun 			__le16	mailbox10;
843*4882a593Smuzhiyun 			__le16	mailbox11;
844*4882a593Smuzhiyun 			__le16	mailbox12;
845*4882a593Smuzhiyun 			__le16	mailbox13;
846*4882a593Smuzhiyun 			__le16	mailbox14;
847*4882a593Smuzhiyun 			__le16	mailbox15;
848*4882a593Smuzhiyun 			__le16	mailbox16;
849*4882a593Smuzhiyun 			__le16	mailbox17;
850*4882a593Smuzhiyun 			__le16	mailbox18;
851*4882a593Smuzhiyun 			__le16	mailbox19;
852*4882a593Smuzhiyun 			__le16	mailbox20;
853*4882a593Smuzhiyun 			__le16	mailbox21;
854*4882a593Smuzhiyun 			__le16	mailbox22;
855*4882a593Smuzhiyun 			__le16	mailbox23;	/* Also probe reg. */
856*4882a593Smuzhiyun 		} __attribute__((packed)) isp2200;
857*4882a593Smuzhiyun 	} u_end;
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun struct device_reg_25xxmq {
861*4882a593Smuzhiyun 	__le32	req_q_in;
862*4882a593Smuzhiyun 	__le32	req_q_out;
863*4882a593Smuzhiyun 	__le32	rsp_q_in;
864*4882a593Smuzhiyun 	__le32	rsp_q_out;
865*4882a593Smuzhiyun 	__le32	atio_q_in;
866*4882a593Smuzhiyun 	__le32	atio_q_out;
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun struct device_reg_fx00 {
871*4882a593Smuzhiyun 	__le32	mailbox0;		/* 00 */
872*4882a593Smuzhiyun 	__le32	mailbox1;		/* 04 */
873*4882a593Smuzhiyun 	__le32	mailbox2;		/* 08 */
874*4882a593Smuzhiyun 	__le32	mailbox3;		/* 0C */
875*4882a593Smuzhiyun 	__le32	mailbox4;		/* 10 */
876*4882a593Smuzhiyun 	__le32	mailbox5;		/* 14 */
877*4882a593Smuzhiyun 	__le32	mailbox6;		/* 18 */
878*4882a593Smuzhiyun 	__le32	mailbox7;		/* 1C */
879*4882a593Smuzhiyun 	__le32	mailbox8;		/* 20 */
880*4882a593Smuzhiyun 	__le32	mailbox9;		/* 24 */
881*4882a593Smuzhiyun 	__le32	mailbox10;		/* 28 */
882*4882a593Smuzhiyun 	__le32	mailbox11;
883*4882a593Smuzhiyun 	__le32	mailbox12;
884*4882a593Smuzhiyun 	__le32	mailbox13;
885*4882a593Smuzhiyun 	__le32	mailbox14;
886*4882a593Smuzhiyun 	__le32	mailbox15;
887*4882a593Smuzhiyun 	__le32	mailbox16;
888*4882a593Smuzhiyun 	__le32	mailbox17;
889*4882a593Smuzhiyun 	__le32	mailbox18;
890*4882a593Smuzhiyun 	__le32	mailbox19;
891*4882a593Smuzhiyun 	__le32	mailbox20;
892*4882a593Smuzhiyun 	__le32	mailbox21;
893*4882a593Smuzhiyun 	__le32	mailbox22;
894*4882a593Smuzhiyun 	__le32	mailbox23;
895*4882a593Smuzhiyun 	__le32	mailbox24;
896*4882a593Smuzhiyun 	__le32	mailbox25;
897*4882a593Smuzhiyun 	__le32	mailbox26;
898*4882a593Smuzhiyun 	__le32	mailbox27;
899*4882a593Smuzhiyun 	__le32	mailbox28;
900*4882a593Smuzhiyun 	__le32	mailbox29;
901*4882a593Smuzhiyun 	__le32	mailbox30;
902*4882a593Smuzhiyun 	__le32	mailbox31;
903*4882a593Smuzhiyun 	__le32	aenmailbox0;
904*4882a593Smuzhiyun 	__le32	aenmailbox1;
905*4882a593Smuzhiyun 	__le32	aenmailbox2;
906*4882a593Smuzhiyun 	__le32	aenmailbox3;
907*4882a593Smuzhiyun 	__le32	aenmailbox4;
908*4882a593Smuzhiyun 	__le32	aenmailbox5;
909*4882a593Smuzhiyun 	__le32	aenmailbox6;
910*4882a593Smuzhiyun 	__le32	aenmailbox7;
911*4882a593Smuzhiyun 	/* Request Queue. */
912*4882a593Smuzhiyun 	__le32	req_q_in;		/* A0 - Request Queue In-Pointer */
913*4882a593Smuzhiyun 	__le32	req_q_out;		/* A4 - Request Queue Out-Pointer */
914*4882a593Smuzhiyun 	/* Response Queue. */
915*4882a593Smuzhiyun 	__le32	rsp_q_in;		/* A8 - Response Queue In-Pointer */
916*4882a593Smuzhiyun 	__le32	rsp_q_out;		/* AC - Response Queue Out-Pointer */
917*4882a593Smuzhiyun 	/* Init values shadowed on FW Up Event */
918*4882a593Smuzhiyun 	__le32	initval0;		/* B0 */
919*4882a593Smuzhiyun 	__le32	initval1;		/* B4 */
920*4882a593Smuzhiyun 	__le32	initval2;		/* B8 */
921*4882a593Smuzhiyun 	__le32	initval3;		/* BC */
922*4882a593Smuzhiyun 	__le32	initval4;		/* C0 */
923*4882a593Smuzhiyun 	__le32	initval5;		/* C4 */
924*4882a593Smuzhiyun 	__le32	initval6;		/* C8 */
925*4882a593Smuzhiyun 	__le32	initval7;		/* CC */
926*4882a593Smuzhiyun 	__le32	fwheartbeat;		/* D0 */
927*4882a593Smuzhiyun 	__le32	pseudoaen;		/* D4 */
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun typedef union {
933*4882a593Smuzhiyun 		struct device_reg_2xxx isp;
934*4882a593Smuzhiyun 		struct device_reg_24xx isp24;
935*4882a593Smuzhiyun 		struct device_reg_25xxmq isp25mq;
936*4882a593Smuzhiyun 		struct device_reg_82xx isp82;
937*4882a593Smuzhiyun 		struct device_reg_fx00 ispfx00;
938*4882a593Smuzhiyun } __iomem device_reg_t;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun #define ISP_REQ_Q_IN(ha, reg) \
941*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
942*4882a593Smuzhiyun 	 &(reg)->u.isp2100.mailbox4 : \
943*4882a593Smuzhiyun 	 &(reg)->u.isp2300.req_q_in)
944*4882a593Smuzhiyun #define ISP_REQ_Q_OUT(ha, reg) \
945*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
946*4882a593Smuzhiyun 	 &(reg)->u.isp2100.mailbox4 : \
947*4882a593Smuzhiyun 	 &(reg)->u.isp2300.req_q_out)
948*4882a593Smuzhiyun #define ISP_RSP_Q_IN(ha, reg) \
949*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
950*4882a593Smuzhiyun 	 &(reg)->u.isp2100.mailbox5 : \
951*4882a593Smuzhiyun 	 &(reg)->u.isp2300.rsp_q_in)
952*4882a593Smuzhiyun #define ISP_RSP_Q_OUT(ha, reg) \
953*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
954*4882a593Smuzhiyun 	 &(reg)->u.isp2100.mailbox5 : \
955*4882a593Smuzhiyun 	 &(reg)->u.isp2300.rsp_q_out)
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
958*4882a593Smuzhiyun #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun #define MAILBOX_REG(ha, reg, num) \
961*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
962*4882a593Smuzhiyun 	 (num < 8 ? \
963*4882a593Smuzhiyun 	  &(reg)->u.isp2100.mailbox0 + (num) : \
964*4882a593Smuzhiyun 	  &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
965*4882a593Smuzhiyun 	 &(reg)->u.isp2300.mailbox0 + (num))
966*4882a593Smuzhiyun #define RD_MAILBOX_REG(ha, reg, num) \
967*4882a593Smuzhiyun 	rd_reg_word(MAILBOX_REG(ha, reg, num))
968*4882a593Smuzhiyun #define WRT_MAILBOX_REG(ha, reg, num, data) \
969*4882a593Smuzhiyun 	wrt_reg_word(MAILBOX_REG(ha, reg, num), data)
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun #define FB_CMD_REG(ha, reg) \
972*4882a593Smuzhiyun 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
973*4882a593Smuzhiyun 	 &(reg)->fb_cmd_2100 : \
974*4882a593Smuzhiyun 	 &(reg)->u.isp2300.fb_cmd)
975*4882a593Smuzhiyun #define RD_FB_CMD_REG(ha, reg) \
976*4882a593Smuzhiyun 	rd_reg_word(FB_CMD_REG(ha, reg))
977*4882a593Smuzhiyun #define WRT_FB_CMD_REG(ha, reg, data) \
978*4882a593Smuzhiyun 	wrt_reg_word(FB_CMD_REG(ha, reg), data)
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun typedef struct {
981*4882a593Smuzhiyun 	uint32_t	out_mb;		/* outbound from driver */
982*4882a593Smuzhiyun 	uint32_t	in_mb;			/* Incoming from RISC */
983*4882a593Smuzhiyun 	uint16_t	mb[MAILBOX_REGISTER_COUNT];
984*4882a593Smuzhiyun 	long		buf_size;
985*4882a593Smuzhiyun 	void		*bufp;
986*4882a593Smuzhiyun 	uint32_t	tov;
987*4882a593Smuzhiyun 	uint8_t		flags;
988*4882a593Smuzhiyun #define MBX_DMA_IN	BIT_0
989*4882a593Smuzhiyun #define	MBX_DMA_OUT	BIT_1
990*4882a593Smuzhiyun #define IOCTL_CMD	BIT_2
991*4882a593Smuzhiyun } mbx_cmd_t;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun struct mbx_cmd_32 {
994*4882a593Smuzhiyun 	uint32_t	out_mb;		/* outbound from driver */
995*4882a593Smuzhiyun 	uint32_t	in_mb;			/* Incoming from RISC */
996*4882a593Smuzhiyun 	uint32_t	mb[MAILBOX_REGISTER_COUNT];
997*4882a593Smuzhiyun 	long		buf_size;
998*4882a593Smuzhiyun 	void		*bufp;
999*4882a593Smuzhiyun 	uint32_t	tov;
1000*4882a593Smuzhiyun 	uint8_t		flags;
1001*4882a593Smuzhiyun #define MBX_DMA_IN	BIT_0
1002*4882a593Smuzhiyun #define	MBX_DMA_OUT	BIT_1
1003*4882a593Smuzhiyun #define IOCTL_CMD	BIT_2
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun #define	MBX_TOV_SECONDS	30
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun  *  ISP product identification definitions in mailboxes after reset.
1011*4882a593Smuzhiyun  */
1012*4882a593Smuzhiyun #define PROD_ID_1		0x4953
1013*4882a593Smuzhiyun #define PROD_ID_2		0x0000
1014*4882a593Smuzhiyun #define PROD_ID_2a		0x5020
1015*4882a593Smuzhiyun #define PROD_ID_3		0x2020
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun /*
1018*4882a593Smuzhiyun  * ISP mailbox Self-Test status codes
1019*4882a593Smuzhiyun  */
1020*4882a593Smuzhiyun #define MBS_FRM_ALIVE		0	/* Firmware Alive. */
1021*4882a593Smuzhiyun #define MBS_CHKSUM_ERR		1	/* Checksum Error. */
1022*4882a593Smuzhiyun #define MBS_BUSY		4	/* Busy. */
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /*
1025*4882a593Smuzhiyun  * ISP mailbox command complete status codes
1026*4882a593Smuzhiyun  */
1027*4882a593Smuzhiyun #define MBS_COMMAND_COMPLETE		0x4000
1028*4882a593Smuzhiyun #define MBS_INVALID_COMMAND		0x4001
1029*4882a593Smuzhiyun #define MBS_HOST_INTERFACE_ERROR	0x4002
1030*4882a593Smuzhiyun #define MBS_TEST_FAILED			0x4003
1031*4882a593Smuzhiyun #define MBS_COMMAND_ERROR		0x4005
1032*4882a593Smuzhiyun #define MBS_COMMAND_PARAMETER_ERROR	0x4006
1033*4882a593Smuzhiyun #define MBS_PORT_ID_USED		0x4007
1034*4882a593Smuzhiyun #define MBS_LOOP_ID_USED		0x4008
1035*4882a593Smuzhiyun #define MBS_ALL_IDS_IN_USE		0x4009
1036*4882a593Smuzhiyun #define MBS_NOT_LOGGED_IN		0x400A
1037*4882a593Smuzhiyun #define MBS_LINK_DOWN_ERROR		0x400B
1038*4882a593Smuzhiyun #define MBS_DIAG_ECHO_TEST_ERROR	0x400C
1039*4882a593Smuzhiyun 
qla2xxx_is_valid_mbs(unsigned int mbs)1040*4882a593Smuzhiyun static inline bool qla2xxx_is_valid_mbs(unsigned int mbs)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	return MBS_COMMAND_COMPLETE <= mbs && mbs <= MBS_DIAG_ECHO_TEST_ERROR;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun /*
1046*4882a593Smuzhiyun  * ISP mailbox asynchronous event status codes
1047*4882a593Smuzhiyun  */
1048*4882a593Smuzhiyun #define MBA_ASYNC_EVENT		0x8000	/* Asynchronous event. */
1049*4882a593Smuzhiyun #define MBA_RESET		0x8001	/* Reset Detected. */
1050*4882a593Smuzhiyun #define MBA_SYSTEM_ERR		0x8002	/* System Error. */
1051*4882a593Smuzhiyun #define MBA_REQ_TRANSFER_ERR	0x8003	/* Request Transfer Error. */
1052*4882a593Smuzhiyun #define MBA_RSP_TRANSFER_ERR	0x8004	/* Response Transfer Error. */
1053*4882a593Smuzhiyun #define MBA_WAKEUP_THRES	0x8005	/* Request Queue Wake-up. */
1054*4882a593Smuzhiyun #define MBA_LIP_OCCURRED	0x8010	/* Loop Initialization Procedure */
1055*4882a593Smuzhiyun 					/* occurred. */
1056*4882a593Smuzhiyun #define MBA_LOOP_UP		0x8011	/* FC Loop UP. */
1057*4882a593Smuzhiyun #define MBA_LOOP_DOWN		0x8012	/* FC Loop Down. */
1058*4882a593Smuzhiyun #define MBA_LIP_RESET		0x8013	/* LIP reset occurred. */
1059*4882a593Smuzhiyun #define MBA_PORT_UPDATE		0x8014	/* Port Database update. */
1060*4882a593Smuzhiyun #define MBA_RSCN_UPDATE		0x8015	/* Register State Chg Notification. */
1061*4882a593Smuzhiyun #define MBA_LIP_F8		0x8016	/* Received a LIP F8. */
1062*4882a593Smuzhiyun #define MBA_LOOP_INIT_ERR	0x8017	/* Loop Initialization Error. */
1063*4882a593Smuzhiyun #define MBA_FABRIC_AUTH_REQ	0x801b	/* Fabric Authentication Required. */
1064*4882a593Smuzhiyun #define MBA_CONGN_NOTI_RECV	0x801e	/* Congestion Notification Received */
1065*4882a593Smuzhiyun #define MBA_SCSI_COMPLETION	0x8020	/* SCSI Command Complete. */
1066*4882a593Smuzhiyun #define MBA_CTIO_COMPLETION	0x8021	/* CTIO Complete. */
1067*4882a593Smuzhiyun #define MBA_IP_COMPLETION	0x8022	/* IP Transmit Command Complete. */
1068*4882a593Smuzhiyun #define MBA_IP_RECEIVE		0x8023	/* IP Received. */
1069*4882a593Smuzhiyun #define MBA_IP_BROADCAST	0x8024	/* IP Broadcast Received. */
1070*4882a593Smuzhiyun #define MBA_IP_LOW_WATER_MARK	0x8025	/* IP Low Water Mark reached. */
1071*4882a593Smuzhiyun #define MBA_IP_RCV_BUFFER_EMPTY 0x8026	/* IP receive buffer queue empty. */
1072*4882a593Smuzhiyun #define MBA_IP_HDR_DATA_SPLIT	0x8027	/* IP header/data splitting feature */
1073*4882a593Smuzhiyun 					/* used. */
1074*4882a593Smuzhiyun #define MBA_TRACE_NOTIFICATION	0x8028	/* Trace/Diagnostic notification. */
1075*4882a593Smuzhiyun #define MBA_POINT_TO_POINT	0x8030	/* Point to point mode. */
1076*4882a593Smuzhiyun #define MBA_CMPLT_1_16BIT	0x8031	/* Completion 1 16bit IOSB. */
1077*4882a593Smuzhiyun #define MBA_CMPLT_2_16BIT	0x8032	/* Completion 2 16bit IOSB. */
1078*4882a593Smuzhiyun #define MBA_CMPLT_3_16BIT	0x8033	/* Completion 3 16bit IOSB. */
1079*4882a593Smuzhiyun #define MBA_CMPLT_4_16BIT	0x8034	/* Completion 4 16bit IOSB. */
1080*4882a593Smuzhiyun #define MBA_CMPLT_5_16BIT	0x8035	/* Completion 5 16bit IOSB. */
1081*4882a593Smuzhiyun #define MBA_CHG_IN_CONNECTION	0x8036	/* Change in connection mode. */
1082*4882a593Smuzhiyun #define MBA_RIO_RESPONSE	0x8040	/* RIO response queue update. */
1083*4882a593Smuzhiyun #define MBA_ZIO_RESPONSE	0x8040	/* ZIO response queue update. */
1084*4882a593Smuzhiyun #define MBA_CMPLT_2_32BIT	0x8042	/* Completion 2 32bit IOSB. */
1085*4882a593Smuzhiyun #define MBA_BYPASS_NOTIFICATION	0x8043	/* Auto bypass notification. */
1086*4882a593Smuzhiyun #define MBA_DISCARD_RND_FRAME	0x8048	/* discard RND frame due to error. */
1087*4882a593Smuzhiyun #define MBA_REJECTED_FCP_CMD	0x8049	/* rejected FCP_CMD. */
1088*4882a593Smuzhiyun #define MBA_FW_NOT_STARTED	0x8050	/* Firmware not started */
1089*4882a593Smuzhiyun #define MBA_FW_STARTING		0x8051	/* Firmware starting */
1090*4882a593Smuzhiyun #define MBA_FW_RESTART_CMPLT	0x8060	/* Firmware restart complete */
1091*4882a593Smuzhiyun #define MBA_INIT_REQUIRED	0x8061	/* Initialization required */
1092*4882a593Smuzhiyun #define MBA_SHUTDOWN_REQUESTED	0x8062	/* Shutdown Requested */
1093*4882a593Smuzhiyun #define MBA_TEMPERATURE_ALERT	0x8070	/* Temperature Alert */
1094*4882a593Smuzhiyun #define MBA_DPORT_DIAGNOSTICS	0x8080	/* D-port Diagnostics */
1095*4882a593Smuzhiyun #define MBA_TRANS_INSERT	0x8130	/* Transceiver Insertion */
1096*4882a593Smuzhiyun #define MBA_TRANS_REMOVE	0x8131	/* Transceiver Removal */
1097*4882a593Smuzhiyun #define MBA_FW_INIT_FAILURE	0x8401	/* Firmware initialization failure */
1098*4882a593Smuzhiyun #define MBA_MIRROR_LUN_CHANGE	0x8402	/* Mirror LUN State Change
1099*4882a593Smuzhiyun 					   Notification */
1100*4882a593Smuzhiyun #define MBA_FW_POLL_STATE	0x8600  /* Firmware in poll diagnostic state */
1101*4882a593Smuzhiyun #define MBA_FW_RESET_FCT	0x8502	/* Firmware reset factory defaults */
1102*4882a593Smuzhiyun #define MBA_FW_INIT_INPROGRESS	0x8500	/* Firmware boot in progress */
1103*4882a593Smuzhiyun /* 83XX FCoE specific */
1104*4882a593Smuzhiyun #define MBA_IDC_AEN		0x8200  /* FCoE: NIC Core state change AEN */
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun /* Interrupt type codes */
1107*4882a593Smuzhiyun #define INTR_ROM_MB_SUCCESS		0x1
1108*4882a593Smuzhiyun #define INTR_ROM_MB_FAILED		0x2
1109*4882a593Smuzhiyun #define INTR_MB_SUCCESS			0x10
1110*4882a593Smuzhiyun #define INTR_MB_FAILED			0x11
1111*4882a593Smuzhiyun #define INTR_ASYNC_EVENT		0x12
1112*4882a593Smuzhiyun #define INTR_RSP_QUE_UPDATE		0x13
1113*4882a593Smuzhiyun #define INTR_RSP_QUE_UPDATE_83XX	0x14
1114*4882a593Smuzhiyun #define INTR_ATIO_QUE_UPDATE		0x1C
1115*4882a593Smuzhiyun #define INTR_ATIO_RSP_QUE_UPDATE	0x1D
1116*4882a593Smuzhiyun #define INTR_ATIO_QUE_UPDATE_27XX	0x1E
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun /* ISP mailbox loopback echo diagnostic error code */
1119*4882a593Smuzhiyun #define MBS_LB_RESET	0x17
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun  * Firmware options 1, 2, 3.
1122*4882a593Smuzhiyun  */
1123*4882a593Smuzhiyun #define FO1_AE_ON_LIPF8			BIT_0
1124*4882a593Smuzhiyun #define FO1_AE_ALL_LIP_RESET		BIT_1
1125*4882a593Smuzhiyun #define FO1_CTIO_RETRY			BIT_3
1126*4882a593Smuzhiyun #define FO1_DISABLE_LIP_F7_SW		BIT_4
1127*4882a593Smuzhiyun #define FO1_DISABLE_100MS_LOS_WAIT	BIT_5
1128*4882a593Smuzhiyun #define FO1_DISABLE_GPIO6_7		BIT_6	/* LED bits */
1129*4882a593Smuzhiyun #define FO1_AE_ON_LOOP_INIT_ERR		BIT_7
1130*4882a593Smuzhiyun #define FO1_SET_EMPHASIS_SWING		BIT_8
1131*4882a593Smuzhiyun #define FO1_AE_AUTO_BYPASS		BIT_9
1132*4882a593Smuzhiyun #define FO1_ENABLE_PURE_IOCB		BIT_10
1133*4882a593Smuzhiyun #define FO1_AE_PLOGI_RJT		BIT_11
1134*4882a593Smuzhiyun #define FO1_ENABLE_ABORT_SEQUENCE	BIT_12
1135*4882a593Smuzhiyun #define FO1_AE_QUEUE_FULL		BIT_13
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun #define FO2_ENABLE_ATIO_TYPE_3		BIT_0
1138*4882a593Smuzhiyun #define FO2_REV_LOOPBACK		BIT_1
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun #define FO3_ENABLE_EMERG_IOCB		BIT_0
1141*4882a593Smuzhiyun #define FO3_AE_RND_ERROR		BIT_1
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun /* 24XX additional firmware options */
1144*4882a593Smuzhiyun #define ADD_FO_COUNT			3
1145*4882a593Smuzhiyun #define ADD_FO1_DISABLE_GPIO_LED_CTRL	BIT_6	/* LED bits */
1146*4882a593Smuzhiyun #define ADD_FO1_ENABLE_PUREX_IOCB	BIT_10
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #define ADD_FO2_ENABLE_SEL_CLS2		BIT_5
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun #define ADD_FO3_NO_ABT_ON_LINK_DOWN	BIT_14
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun /*
1153*4882a593Smuzhiyun  * ISP mailbox commands
1154*4882a593Smuzhiyun  */
1155*4882a593Smuzhiyun #define MBC_LOAD_RAM			1	/* Load RAM. */
1156*4882a593Smuzhiyun #define MBC_EXECUTE_FIRMWARE		2	/* Execute firmware. */
1157*4882a593Smuzhiyun #define MBC_READ_RAM_WORD		5	/* Read RAM word. */
1158*4882a593Smuzhiyun #define MBC_MAILBOX_REGISTER_TEST	6	/* Wrap incoming mailboxes */
1159*4882a593Smuzhiyun #define MBC_VERIFY_CHECKSUM		7	/* Verify checksum. */
1160*4882a593Smuzhiyun #define MBC_GET_FIRMWARE_VERSION	8	/* Get firmware revision. */
1161*4882a593Smuzhiyun #define MBC_LOAD_RISC_RAM		9	/* Load RAM command. */
1162*4882a593Smuzhiyun #define MBC_DUMP_RISC_RAM		0xa	/* Dump RAM command. */
1163*4882a593Smuzhiyun #define MBC_SECURE_FLASH_UPDATE		0xa	/* Secure Flash Update(28xx) */
1164*4882a593Smuzhiyun #define MBC_LOAD_RISC_RAM_EXTENDED	0xb	/* Load RAM extended. */
1165*4882a593Smuzhiyun #define MBC_DUMP_RISC_RAM_EXTENDED	0xc	/* Dump RAM extended. */
1166*4882a593Smuzhiyun #define MBC_WRITE_RAM_WORD_EXTENDED	0xd	/* Write RAM word extended */
1167*4882a593Smuzhiyun #define MBC_READ_RAM_EXTENDED		0xf	/* Read RAM extended. */
1168*4882a593Smuzhiyun #define MBC_IOCB_COMMAND		0x12	/* Execute IOCB command. */
1169*4882a593Smuzhiyun #define MBC_STOP_FIRMWARE		0x14	/* Stop firmware. */
1170*4882a593Smuzhiyun #define MBC_ABORT_COMMAND		0x15	/* Abort IOCB command. */
1171*4882a593Smuzhiyun #define MBC_ABORT_DEVICE		0x16	/* Abort device (ID/LUN). */
1172*4882a593Smuzhiyun #define MBC_ABORT_TARGET		0x17	/* Abort target (ID). */
1173*4882a593Smuzhiyun #define MBC_RESET			0x18	/* Reset. */
1174*4882a593Smuzhiyun #define MBC_GET_ADAPTER_LOOP_ID		0x20	/* Get loop id of ISP2200. */
1175*4882a593Smuzhiyun #define MBC_GET_SET_ZIO_THRESHOLD	0x21	/* Get/SET ZIO THRESHOLD. */
1176*4882a593Smuzhiyun #define MBC_GET_RETRY_COUNT		0x22	/* Get f/w retry cnt/delay. */
1177*4882a593Smuzhiyun #define MBC_DISABLE_VI			0x24	/* Disable VI operation. */
1178*4882a593Smuzhiyun #define MBC_ENABLE_VI			0x25	/* Enable VI operation. */
1179*4882a593Smuzhiyun #define MBC_GET_FIRMWARE_OPTION		0x28	/* Get Firmware Options. */
1180*4882a593Smuzhiyun #define MBC_GET_MEM_OFFLOAD_CNTRL_STAT	0x34	/* Memory Offload ctrl/Stat*/
1181*4882a593Smuzhiyun #define MBC_SET_FIRMWARE_OPTION		0x38	/* Set Firmware Options. */
1182*4882a593Smuzhiyun #define MBC_SET_GET_FC_LED_CONFIG	0x3b	/* Set/Get FC LED config */
1183*4882a593Smuzhiyun #define MBC_LOOP_PORT_BYPASS		0x40	/* Loop Port Bypass. */
1184*4882a593Smuzhiyun #define MBC_LOOP_PORT_ENABLE		0x41	/* Loop Port Enable. */
1185*4882a593Smuzhiyun #define MBC_GET_RESOURCE_COUNTS		0x42	/* Get Resource Counts. */
1186*4882a593Smuzhiyun #define MBC_NON_PARTICIPATE		0x43	/* Non-Participating Mode. */
1187*4882a593Smuzhiyun #define MBC_DIAGNOSTIC_ECHO		0x44	/* Diagnostic echo. */
1188*4882a593Smuzhiyun #define MBC_DIAGNOSTIC_LOOP_BACK	0x45	/* Diagnostic loop back. */
1189*4882a593Smuzhiyun #define MBC_ONLINE_SELF_TEST		0x46	/* Online self-test. */
1190*4882a593Smuzhiyun #define MBC_ENHANCED_GET_PORT_DATABASE	0x47	/* Get port database + login */
1191*4882a593Smuzhiyun #define MBC_CONFIGURE_VF		0x4b	/* Configure VFs */
1192*4882a593Smuzhiyun #define MBC_RESET_LINK_STATUS		0x52	/* Reset Link Error Status */
1193*4882a593Smuzhiyun #define MBC_IOCB_COMMAND_A64		0x54	/* Execute IOCB command (64) */
1194*4882a593Smuzhiyun #define MBC_PORT_LOGOUT			0x56	/* Port Logout request */
1195*4882a593Smuzhiyun #define MBC_SEND_RNID_ELS		0x57	/* Send RNID ELS request */
1196*4882a593Smuzhiyun #define MBC_SET_RNID_PARAMS		0x59	/* Set RNID parameters */
1197*4882a593Smuzhiyun #define MBC_GET_RNID_PARAMS		0x5a	/* Get RNID parameters */
1198*4882a593Smuzhiyun #define MBC_DATA_RATE			0x5d	/* Data Rate */
1199*4882a593Smuzhiyun #define MBC_INITIALIZE_FIRMWARE		0x60	/* Initialize firmware */
1200*4882a593Smuzhiyun #define MBC_INITIATE_LIP		0x62	/* Initiate Loop */
1201*4882a593Smuzhiyun 						/* Initialization Procedure */
1202*4882a593Smuzhiyun #define MBC_GET_FC_AL_POSITION_MAP	0x63	/* Get FC_AL Position Map. */
1203*4882a593Smuzhiyun #define MBC_GET_PORT_DATABASE		0x64	/* Get Port Database. */
1204*4882a593Smuzhiyun #define MBC_CLEAR_ACA			0x65	/* Clear ACA. */
1205*4882a593Smuzhiyun #define MBC_TARGET_RESET		0x66	/* Target Reset. */
1206*4882a593Smuzhiyun #define MBC_CLEAR_TASK_SET		0x67	/* Clear Task Set. */
1207*4882a593Smuzhiyun #define MBC_ABORT_TASK_SET		0x68	/* Abort Task Set. */
1208*4882a593Smuzhiyun #define MBC_GET_FIRMWARE_STATE		0x69	/* Get firmware state. */
1209*4882a593Smuzhiyun #define MBC_GET_PORT_NAME		0x6a	/* Get port name. */
1210*4882a593Smuzhiyun #define MBC_GET_LINK_STATUS		0x6b	/* Get port link status. */
1211*4882a593Smuzhiyun #define MBC_LIP_RESET			0x6c	/* LIP reset. */
1212*4882a593Smuzhiyun #define MBC_SEND_SNS_COMMAND		0x6e	/* Send Simple Name Server */
1213*4882a593Smuzhiyun 						/* commandd. */
1214*4882a593Smuzhiyun #define MBC_LOGIN_FABRIC_PORT		0x6f	/* Login fabric port. */
1215*4882a593Smuzhiyun #define MBC_SEND_CHANGE_REQUEST		0x70	/* Send Change Request. */
1216*4882a593Smuzhiyun #define MBC_LOGOUT_FABRIC_PORT		0x71	/* Logout fabric port. */
1217*4882a593Smuzhiyun #define MBC_LIP_FULL_LOGIN		0x72	/* Full login LIP. */
1218*4882a593Smuzhiyun #define MBC_LOGIN_LOOP_PORT		0x74	/* Login Loop Port. */
1219*4882a593Smuzhiyun #define MBC_PORT_NODE_NAME_LIST		0x75	/* Get port/node name list. */
1220*4882a593Smuzhiyun #define MBC_INITIALIZE_RECEIVE_QUEUE	0x77	/* Initialize receive queue */
1221*4882a593Smuzhiyun #define MBC_UNLOAD_IP			0x79	/* Shutdown IP */
1222*4882a593Smuzhiyun #define MBC_GET_ID_LIST			0x7C	/* Get Port ID list. */
1223*4882a593Smuzhiyun #define MBC_SEND_LFA_COMMAND		0x7D	/* Send Loop Fabric Address */
1224*4882a593Smuzhiyun #define MBC_LUN_RESET			0x7E	/* Send LUN reset */
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /*
1227*4882a593Smuzhiyun  * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1228*4882a593Smuzhiyun  * should be defined with MBC_MR_*
1229*4882a593Smuzhiyun  */
1230*4882a593Smuzhiyun #define MBC_MR_DRV_SHUTDOWN		0x6A
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun /*
1233*4882a593Smuzhiyun  * ISP24xx mailbox commands
1234*4882a593Smuzhiyun  */
1235*4882a593Smuzhiyun #define MBC_WRITE_SERDES		0x3	/* Write serdes word. */
1236*4882a593Smuzhiyun #define MBC_READ_SERDES			0x4	/* Read serdes word. */
1237*4882a593Smuzhiyun #define MBC_LOAD_DUMP_MPI_RAM		0x5	/* Load/Dump MPI RAM. */
1238*4882a593Smuzhiyun #define MBC_SERDES_PARAMS		0x10	/* Serdes Tx Parameters. */
1239*4882a593Smuzhiyun #define MBC_GET_IOCB_STATUS		0x12	/* Get IOCB status command. */
1240*4882a593Smuzhiyun #define MBC_PORT_PARAMS			0x1A	/* Port iDMA Parameters. */
1241*4882a593Smuzhiyun #define MBC_GET_TIMEOUT_PARAMS		0x22	/* Get FW timeouts. */
1242*4882a593Smuzhiyun #define MBC_TRACE_CONTROL		0x27	/* Trace control command. */
1243*4882a593Smuzhiyun #define MBC_GEN_SYSTEM_ERROR		0x2a	/* Generate System Error. */
1244*4882a593Smuzhiyun #define MBC_WRITE_SFP			0x30	/* Write SFP Data. */
1245*4882a593Smuzhiyun #define MBC_READ_SFP			0x31	/* Read SFP Data. */
1246*4882a593Smuzhiyun #define MBC_SET_TIMEOUT_PARAMS		0x32	/* Set FW timeouts. */
1247*4882a593Smuzhiyun #define MBC_DPORT_DIAGNOSTICS		0x47	/* D-Port Diagnostics */
1248*4882a593Smuzhiyun #define MBC_MID_INITIALIZE_FIRMWARE	0x48	/* MID Initialize firmware. */
1249*4882a593Smuzhiyun #define MBC_MID_GET_VP_DATABASE		0x49	/* MID Get VP Database. */
1250*4882a593Smuzhiyun #define MBC_MID_GET_VP_ENTRY		0x4a	/* MID Get VP Entry. */
1251*4882a593Smuzhiyun #define MBC_HOST_MEMORY_COPY		0x53	/* Host Memory Copy. */
1252*4882a593Smuzhiyun #define MBC_SEND_RNFT_ELS		0x5e	/* Send RNFT ELS request */
1253*4882a593Smuzhiyun #define MBC_GET_LINK_PRIV_STATS		0x6d	/* Get link & private data. */
1254*4882a593Smuzhiyun #define MBC_LINK_INITIALIZATION		0x72	/* Do link initialization. */
1255*4882a593Smuzhiyun #define MBC_SET_VENDOR_ID		0x76	/* Set Vendor ID. */
1256*4882a593Smuzhiyun #define MBC_PORT_RESET			0x120	/* Port Reset */
1257*4882a593Smuzhiyun #define MBC_SET_PORT_CONFIG		0x122	/* Set port configuration */
1258*4882a593Smuzhiyun #define MBC_GET_PORT_CONFIG		0x123	/* Get port configuration */
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /*
1261*4882a593Smuzhiyun  * ISP81xx mailbox commands
1262*4882a593Smuzhiyun  */
1263*4882a593Smuzhiyun #define MBC_WRITE_MPI_REGISTER		0x01    /* Write MPI Register. */
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun /*
1266*4882a593Smuzhiyun  * ISP8044 mailbox commands
1267*4882a593Smuzhiyun  */
1268*4882a593Smuzhiyun #define MBC_SET_GET_ETH_SERDES_REG	0x150
1269*4882a593Smuzhiyun #define HCS_WRITE_SERDES		0x3
1270*4882a593Smuzhiyun #define HCS_READ_SERDES			0x4
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun /* Firmware return data sizes */
1273*4882a593Smuzhiyun #define FCAL_MAP_SIZE	128
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun /* Mailbox bit definitions for out_mb and in_mb */
1276*4882a593Smuzhiyun #define	MBX_31		BIT_31
1277*4882a593Smuzhiyun #define	MBX_30		BIT_30
1278*4882a593Smuzhiyun #define	MBX_29		BIT_29
1279*4882a593Smuzhiyun #define	MBX_28		BIT_28
1280*4882a593Smuzhiyun #define	MBX_27		BIT_27
1281*4882a593Smuzhiyun #define	MBX_26		BIT_26
1282*4882a593Smuzhiyun #define	MBX_25		BIT_25
1283*4882a593Smuzhiyun #define	MBX_24		BIT_24
1284*4882a593Smuzhiyun #define	MBX_23		BIT_23
1285*4882a593Smuzhiyun #define	MBX_22		BIT_22
1286*4882a593Smuzhiyun #define	MBX_21		BIT_21
1287*4882a593Smuzhiyun #define	MBX_20		BIT_20
1288*4882a593Smuzhiyun #define	MBX_19		BIT_19
1289*4882a593Smuzhiyun #define	MBX_18		BIT_18
1290*4882a593Smuzhiyun #define	MBX_17		BIT_17
1291*4882a593Smuzhiyun #define	MBX_16		BIT_16
1292*4882a593Smuzhiyun #define	MBX_15		BIT_15
1293*4882a593Smuzhiyun #define	MBX_14		BIT_14
1294*4882a593Smuzhiyun #define	MBX_13		BIT_13
1295*4882a593Smuzhiyun #define	MBX_12		BIT_12
1296*4882a593Smuzhiyun #define	MBX_11		BIT_11
1297*4882a593Smuzhiyun #define	MBX_10		BIT_10
1298*4882a593Smuzhiyun #define	MBX_9		BIT_9
1299*4882a593Smuzhiyun #define	MBX_8		BIT_8
1300*4882a593Smuzhiyun #define	MBX_7		BIT_7
1301*4882a593Smuzhiyun #define	MBX_6		BIT_6
1302*4882a593Smuzhiyun #define	MBX_5		BIT_5
1303*4882a593Smuzhiyun #define	MBX_4		BIT_4
1304*4882a593Smuzhiyun #define	MBX_3		BIT_3
1305*4882a593Smuzhiyun #define	MBX_2		BIT_2
1306*4882a593Smuzhiyun #define	MBX_1		BIT_1
1307*4882a593Smuzhiyun #define	MBX_0		BIT_0
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun #define RNID_TYPE_ELS_CMD	0x5
1310*4882a593Smuzhiyun #define RNID_TYPE_PORT_LOGIN	0x7
1311*4882a593Smuzhiyun #define RNID_BUFFER_CREDITS	0x8
1312*4882a593Smuzhiyun #define RNID_TYPE_SET_VERSION	0x9
1313*4882a593Smuzhiyun #define RNID_TYPE_ASIC_TEMP	0xC
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun #define ELS_CMD_MAP_SIZE	32
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun /*
1318*4882a593Smuzhiyun  * Firmware state codes from get firmware state mailbox command
1319*4882a593Smuzhiyun  */
1320*4882a593Smuzhiyun #define FSTATE_CONFIG_WAIT      0
1321*4882a593Smuzhiyun #define FSTATE_WAIT_AL_PA       1
1322*4882a593Smuzhiyun #define FSTATE_WAIT_LOGIN       2
1323*4882a593Smuzhiyun #define FSTATE_READY            3
1324*4882a593Smuzhiyun #define FSTATE_LOSS_OF_SYNC     4
1325*4882a593Smuzhiyun #define FSTATE_ERROR            5
1326*4882a593Smuzhiyun #define FSTATE_REINIT           6
1327*4882a593Smuzhiyun #define FSTATE_NON_PART         7
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun #define FSTATE_CONFIG_CORRECT      0
1330*4882a593Smuzhiyun #define FSTATE_P2P_RCV_LIP         1
1331*4882a593Smuzhiyun #define FSTATE_P2P_CHOOSE_LOOP     2
1332*4882a593Smuzhiyun #define FSTATE_P2P_RCV_UNIDEN_LIP  3
1333*4882a593Smuzhiyun #define FSTATE_FATAL_ERROR         4
1334*4882a593Smuzhiyun #define FSTATE_LOOP_BACK_CONN      5
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun #define QLA27XX_IMG_STATUS_VER_MAJOR   0x01
1337*4882a593Smuzhiyun #define QLA27XX_IMG_STATUS_VER_MINOR    0x00
1338*4882a593Smuzhiyun #define QLA27XX_IMG_STATUS_SIGN   0xFACEFADE
1339*4882a593Smuzhiyun #define QLA28XX_IMG_STATUS_SIGN    0xFACEFADF
1340*4882a593Smuzhiyun #define QLA28XX_IMG_STATUS_SIGN		0xFACEFADF
1341*4882a593Smuzhiyun #define QLA28XX_AUX_IMG_STATUS_SIGN	0xFACEFAED
1342*4882a593Smuzhiyun #define QLA27XX_DEFAULT_IMAGE		0
1343*4882a593Smuzhiyun #define QLA27XX_PRIMARY_IMAGE  1
1344*4882a593Smuzhiyun #define QLA27XX_SECONDARY_IMAGE    2
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun /*
1347*4882a593Smuzhiyun  * Port Database structure definition
1348*4882a593Smuzhiyun  * Little endian except where noted.
1349*4882a593Smuzhiyun  */
1350*4882a593Smuzhiyun #define	PORT_DATABASE_SIZE	128	/* bytes */
1351*4882a593Smuzhiyun typedef struct {
1352*4882a593Smuzhiyun 	uint8_t options;
1353*4882a593Smuzhiyun 	uint8_t control;
1354*4882a593Smuzhiyun 	uint8_t master_state;
1355*4882a593Smuzhiyun 	uint8_t slave_state;
1356*4882a593Smuzhiyun 	uint8_t reserved[2];
1357*4882a593Smuzhiyun 	uint8_t hard_address;
1358*4882a593Smuzhiyun 	uint8_t reserved_1;
1359*4882a593Smuzhiyun 	uint8_t port_id[4];
1360*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
1361*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
1362*4882a593Smuzhiyun 	__le16	execution_throttle;
1363*4882a593Smuzhiyun 	uint16_t execution_count;
1364*4882a593Smuzhiyun 	uint8_t reset_count;
1365*4882a593Smuzhiyun 	uint8_t reserved_2;
1366*4882a593Smuzhiyun 	uint16_t resource_allocation;
1367*4882a593Smuzhiyun 	uint16_t current_allocation;
1368*4882a593Smuzhiyun 	uint16_t queue_head;
1369*4882a593Smuzhiyun 	uint16_t queue_tail;
1370*4882a593Smuzhiyun 	uint16_t transmit_execution_list_next;
1371*4882a593Smuzhiyun 	uint16_t transmit_execution_list_previous;
1372*4882a593Smuzhiyun 	uint16_t common_features;
1373*4882a593Smuzhiyun 	uint16_t total_concurrent_sequences;
1374*4882a593Smuzhiyun 	uint16_t RO_by_information_category;
1375*4882a593Smuzhiyun 	uint8_t recipient;
1376*4882a593Smuzhiyun 	uint8_t initiator;
1377*4882a593Smuzhiyun 	uint16_t receive_data_size;
1378*4882a593Smuzhiyun 	uint16_t concurrent_sequences;
1379*4882a593Smuzhiyun 	uint16_t open_sequences_per_exchange;
1380*4882a593Smuzhiyun 	uint16_t lun_abort_flags;
1381*4882a593Smuzhiyun 	uint16_t lun_stop_flags;
1382*4882a593Smuzhiyun 	uint16_t stop_queue_head;
1383*4882a593Smuzhiyun 	uint16_t stop_queue_tail;
1384*4882a593Smuzhiyun 	uint16_t port_retry_timer;
1385*4882a593Smuzhiyun 	uint16_t next_sequence_id;
1386*4882a593Smuzhiyun 	uint16_t frame_count;
1387*4882a593Smuzhiyun 	uint16_t PRLI_payload_length;
1388*4882a593Smuzhiyun 	uint8_t prli_svc_param_word_0[2];	/* Big endian */
1389*4882a593Smuzhiyun 						/* Bits 15-0 of word 0 */
1390*4882a593Smuzhiyun 	uint8_t prli_svc_param_word_3[2];	/* Big endian */
1391*4882a593Smuzhiyun 						/* Bits 15-0 of word 3 */
1392*4882a593Smuzhiyun 	uint16_t loop_id;
1393*4882a593Smuzhiyun 	uint16_t extended_lun_info_list_pointer;
1394*4882a593Smuzhiyun 	uint16_t extended_lun_stop_list_pointer;
1395*4882a593Smuzhiyun } port_database_t;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /*
1398*4882a593Smuzhiyun  * Port database slave/master states
1399*4882a593Smuzhiyun  */
1400*4882a593Smuzhiyun #define PD_STATE_DISCOVERY			0
1401*4882a593Smuzhiyun #define PD_STATE_WAIT_DISCOVERY_ACK		1
1402*4882a593Smuzhiyun #define PD_STATE_PORT_LOGIN			2
1403*4882a593Smuzhiyun #define PD_STATE_WAIT_PORT_LOGIN_ACK		3
1404*4882a593Smuzhiyun #define PD_STATE_PROCESS_LOGIN			4
1405*4882a593Smuzhiyun #define PD_STATE_WAIT_PROCESS_LOGIN_ACK		5
1406*4882a593Smuzhiyun #define PD_STATE_PORT_LOGGED_IN			6
1407*4882a593Smuzhiyun #define PD_STATE_PORT_UNAVAILABLE		7
1408*4882a593Smuzhiyun #define PD_STATE_PROCESS_LOGOUT			8
1409*4882a593Smuzhiyun #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK	9
1410*4882a593Smuzhiyun #define PD_STATE_PORT_LOGOUT			10
1411*4882a593Smuzhiyun #define PD_STATE_WAIT_PORT_LOGOUT_ACK		11
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun #define QLA_ZIO_MODE_6		(BIT_2 | BIT_1)
1415*4882a593Smuzhiyun #define QLA_ZIO_DISABLED	0
1416*4882a593Smuzhiyun #define QLA_ZIO_DEFAULT_TIMER	2
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun /*
1419*4882a593Smuzhiyun  * ISP Initialization Control Block.
1420*4882a593Smuzhiyun  * Little endian except where noted.
1421*4882a593Smuzhiyun  */
1422*4882a593Smuzhiyun #define	ICB_VERSION 1
1423*4882a593Smuzhiyun typedef struct {
1424*4882a593Smuzhiyun 	uint8_t  version;
1425*4882a593Smuzhiyun 	uint8_t  reserved_1;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/*
1428*4882a593Smuzhiyun 	 * LSB BIT 0  = Enable Hard Loop Id
1429*4882a593Smuzhiyun 	 * LSB BIT 1  = Enable Fairness
1430*4882a593Smuzhiyun 	 * LSB BIT 2  = Enable Full-Duplex
1431*4882a593Smuzhiyun 	 * LSB BIT 3  = Enable Fast Posting
1432*4882a593Smuzhiyun 	 * LSB BIT 4  = Enable Target Mode
1433*4882a593Smuzhiyun 	 * LSB BIT 5  = Disable Initiator Mode
1434*4882a593Smuzhiyun 	 * LSB BIT 6  = Enable ADISC
1435*4882a593Smuzhiyun 	 * LSB BIT 7  = Enable Target Inquiry Data
1436*4882a593Smuzhiyun 	 *
1437*4882a593Smuzhiyun 	 * MSB BIT 0  = Enable PDBC Notify
1438*4882a593Smuzhiyun 	 * MSB BIT 1  = Non Participating LIP
1439*4882a593Smuzhiyun 	 * MSB BIT 2  = Descending Loop ID Search
1440*4882a593Smuzhiyun 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1441*4882a593Smuzhiyun 	 * MSB BIT 4  = Stop PortQ on Full Status
1442*4882a593Smuzhiyun 	 * MSB BIT 5  = Full Login after LIP
1443*4882a593Smuzhiyun 	 * MSB BIT 6  = Node Name Option
1444*4882a593Smuzhiyun 	 * MSB BIT 7  = Ext IFWCB enable bit
1445*4882a593Smuzhiyun 	 */
1446*4882a593Smuzhiyun 	uint8_t  firmware_options[2];
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	__le16	frame_payload_size;
1449*4882a593Smuzhiyun 	__le16	max_iocb_allocation;
1450*4882a593Smuzhiyun 	__le16	execution_throttle;
1451*4882a593Smuzhiyun 	uint8_t  retry_count;
1452*4882a593Smuzhiyun 	uint8_t	 retry_delay;			/* unused */
1453*4882a593Smuzhiyun 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1454*4882a593Smuzhiyun 	uint16_t hard_address;
1455*4882a593Smuzhiyun 	uint8_t	 inquiry_data;
1456*4882a593Smuzhiyun 	uint8_t	 login_timeout;
1457*4882a593Smuzhiyun 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	__le16	request_q_outpointer;
1460*4882a593Smuzhiyun 	__le16	response_q_inpointer;
1461*4882a593Smuzhiyun 	__le16	request_q_length;
1462*4882a593Smuzhiyun 	__le16	response_q_length;
1463*4882a593Smuzhiyun 	__le64  request_q_address __packed;
1464*4882a593Smuzhiyun 	__le64  response_q_address __packed;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	__le16	lun_enables;
1467*4882a593Smuzhiyun 	uint8_t  command_resource_count;
1468*4882a593Smuzhiyun 	uint8_t  immediate_notify_resource_count;
1469*4882a593Smuzhiyun 	__le16	timeout;
1470*4882a593Smuzhiyun 	uint8_t  reserved_2[2];
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/*
1473*4882a593Smuzhiyun 	 * LSB BIT 0 = Timer Operation mode bit 0
1474*4882a593Smuzhiyun 	 * LSB BIT 1 = Timer Operation mode bit 1
1475*4882a593Smuzhiyun 	 * LSB BIT 2 = Timer Operation mode bit 2
1476*4882a593Smuzhiyun 	 * LSB BIT 3 = Timer Operation mode bit 3
1477*4882a593Smuzhiyun 	 * LSB BIT 4 = Init Config Mode bit 0
1478*4882a593Smuzhiyun 	 * LSB BIT 5 = Init Config Mode bit 1
1479*4882a593Smuzhiyun 	 * LSB BIT 6 = Init Config Mode bit 2
1480*4882a593Smuzhiyun 	 * LSB BIT 7 = Enable Non part on LIHA failure
1481*4882a593Smuzhiyun 	 *
1482*4882a593Smuzhiyun 	 * MSB BIT 0 = Enable class 2
1483*4882a593Smuzhiyun 	 * MSB BIT 1 = Enable ACK0
1484*4882a593Smuzhiyun 	 * MSB BIT 2 =
1485*4882a593Smuzhiyun 	 * MSB BIT 3 =
1486*4882a593Smuzhiyun 	 * MSB BIT 4 = FC Tape Enable
1487*4882a593Smuzhiyun 	 * MSB BIT 5 = Enable FC Confirm
1488*4882a593Smuzhiyun 	 * MSB BIT 6 = Enable command queuing in target mode
1489*4882a593Smuzhiyun 	 * MSB BIT 7 = No Logo On Link Down
1490*4882a593Smuzhiyun 	 */
1491*4882a593Smuzhiyun 	uint8_t	 add_firmware_options[2];
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	uint8_t	 response_accumulation_timer;
1494*4882a593Smuzhiyun 	uint8_t	 interrupt_delay_timer;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/*
1497*4882a593Smuzhiyun 	 * LSB BIT 0 = Enable Read xfr_rdy
1498*4882a593Smuzhiyun 	 * LSB BIT 1 = Soft ID only
1499*4882a593Smuzhiyun 	 * LSB BIT 2 =
1500*4882a593Smuzhiyun 	 * LSB BIT 3 =
1501*4882a593Smuzhiyun 	 * LSB BIT 4 = FCP RSP Payload [0]
1502*4882a593Smuzhiyun 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1503*4882a593Smuzhiyun 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1504*4882a593Smuzhiyun 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1505*4882a593Smuzhiyun 	 *
1506*4882a593Smuzhiyun 	 * MSB BIT 0 = Sbus enable - 2300
1507*4882a593Smuzhiyun 	 * MSB BIT 1 =
1508*4882a593Smuzhiyun 	 * MSB BIT 2 =
1509*4882a593Smuzhiyun 	 * MSB BIT 3 =
1510*4882a593Smuzhiyun 	 * MSB BIT 4 = LED mode
1511*4882a593Smuzhiyun 	 * MSB BIT 5 = enable 50 ohm termination
1512*4882a593Smuzhiyun 	 * MSB BIT 6 = Data Rate (2300 only)
1513*4882a593Smuzhiyun 	 * MSB BIT 7 = Data Rate (2300 only)
1514*4882a593Smuzhiyun 	 */
1515*4882a593Smuzhiyun 	uint8_t	 special_options[2];
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	uint8_t  reserved_3[26];
1518*4882a593Smuzhiyun } init_cb_t;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun /* Special Features Control Block */
1521*4882a593Smuzhiyun struct init_sf_cb {
1522*4882a593Smuzhiyun 	uint8_t	format;
1523*4882a593Smuzhiyun 	uint8_t	reserved0;
1524*4882a593Smuzhiyun 	/*
1525*4882a593Smuzhiyun 	 * BIT 15-14 = Reserved
1526*4882a593Smuzhiyun 	 * BIT_13 = SAN Congestion Management (1 - Enabled, 0 - Disabled)
1527*4882a593Smuzhiyun 	 * BIT_12 = Remote Write Optimization (1 - Enabled, 0 - Disabled)
1528*4882a593Smuzhiyun 	 * BIT 11-0 = Reserved
1529*4882a593Smuzhiyun 	 */
1530*4882a593Smuzhiyun 	uint16_t flags;
1531*4882a593Smuzhiyun 	uint8_t	reserved1[32];
1532*4882a593Smuzhiyun 	uint16_t discard_OHRB_timeout_value;
1533*4882a593Smuzhiyun 	uint16_t remote_write_opt_queue_num;
1534*4882a593Smuzhiyun 	uint8_t	reserved2[40];
1535*4882a593Smuzhiyun 	uint8_t scm_related_parameter[16];
1536*4882a593Smuzhiyun 	uint8_t reserved3[32];
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun /*
1540*4882a593Smuzhiyun  * Get Link Status mailbox command return buffer.
1541*4882a593Smuzhiyun  */
1542*4882a593Smuzhiyun #define GLSO_SEND_RPS	BIT_0
1543*4882a593Smuzhiyun #define GLSO_USE_DID	BIT_3
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun struct link_statistics {
1546*4882a593Smuzhiyun 	__le32 link_fail_cnt;
1547*4882a593Smuzhiyun 	__le32 loss_sync_cnt;
1548*4882a593Smuzhiyun 	__le32 loss_sig_cnt;
1549*4882a593Smuzhiyun 	__le32 prim_seq_err_cnt;
1550*4882a593Smuzhiyun 	__le32 inval_xmit_word_cnt;
1551*4882a593Smuzhiyun 	__le32 inval_crc_cnt;
1552*4882a593Smuzhiyun 	__le32 lip_cnt;
1553*4882a593Smuzhiyun 	__le32 link_up_cnt;
1554*4882a593Smuzhiyun 	__le32 link_down_loop_init_tmo;
1555*4882a593Smuzhiyun 	__le32 link_down_los;
1556*4882a593Smuzhiyun 	__le32 link_down_loss_rcv_clk;
1557*4882a593Smuzhiyun 	uint32_t reserved0[5];
1558*4882a593Smuzhiyun 	__le32 port_cfg_chg;
1559*4882a593Smuzhiyun 	uint32_t reserved1[11];
1560*4882a593Smuzhiyun 	__le32 rsp_q_full;
1561*4882a593Smuzhiyun 	__le32 atio_q_full;
1562*4882a593Smuzhiyun 	__le32 drop_ae;
1563*4882a593Smuzhiyun 	__le32 els_proto_err;
1564*4882a593Smuzhiyun 	__le32 reserved2;
1565*4882a593Smuzhiyun 	__le32 tx_frames;
1566*4882a593Smuzhiyun 	__le32 rx_frames;
1567*4882a593Smuzhiyun 	__le32 discarded_frames;
1568*4882a593Smuzhiyun 	__le32 dropped_frames;
1569*4882a593Smuzhiyun 	uint32_t reserved3;
1570*4882a593Smuzhiyun 	__le32 nos_rcvd;
1571*4882a593Smuzhiyun 	uint32_t reserved4[4];
1572*4882a593Smuzhiyun 	__le32 tx_prjt;
1573*4882a593Smuzhiyun 	__le32 rcv_exfail;
1574*4882a593Smuzhiyun 	__le32 rcv_abts;
1575*4882a593Smuzhiyun 	__le32 seq_frm_miss;
1576*4882a593Smuzhiyun 	__le32 corr_err;
1577*4882a593Smuzhiyun 	__le32 mb_rqst;
1578*4882a593Smuzhiyun 	__le32 nport_full;
1579*4882a593Smuzhiyun 	__le32 eofa;
1580*4882a593Smuzhiyun 	uint32_t reserved5;
1581*4882a593Smuzhiyun 	__le64 fpm_recv_word_cnt;
1582*4882a593Smuzhiyun 	__le64 fpm_disc_word_cnt;
1583*4882a593Smuzhiyun 	__le64 fpm_xmit_word_cnt;
1584*4882a593Smuzhiyun 	uint32_t reserved6[70];
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun /*
1588*4882a593Smuzhiyun  * NVRAM Command values.
1589*4882a593Smuzhiyun  */
1590*4882a593Smuzhiyun #define NV_START_BIT            BIT_2
1591*4882a593Smuzhiyun #define NV_WRITE_OP             (BIT_26+BIT_24)
1592*4882a593Smuzhiyun #define NV_READ_OP              (BIT_26+BIT_25)
1593*4882a593Smuzhiyun #define NV_ERASE_OP             (BIT_26+BIT_25+BIT_24)
1594*4882a593Smuzhiyun #define NV_MASK_OP              (BIT_26+BIT_25+BIT_24)
1595*4882a593Smuzhiyun #define NV_DELAY_COUNT          10
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun /*
1598*4882a593Smuzhiyun  * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1599*4882a593Smuzhiyun  */
1600*4882a593Smuzhiyun typedef struct {
1601*4882a593Smuzhiyun 	/*
1602*4882a593Smuzhiyun 	 * NVRAM header
1603*4882a593Smuzhiyun 	 */
1604*4882a593Smuzhiyun 	uint8_t	id[4];
1605*4882a593Smuzhiyun 	uint8_t	nvram_version;
1606*4882a593Smuzhiyun 	uint8_t	reserved_0;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/*
1609*4882a593Smuzhiyun 	 * NVRAM RISC parameter block
1610*4882a593Smuzhiyun 	 */
1611*4882a593Smuzhiyun 	uint8_t	parameter_block_version;
1612*4882a593Smuzhiyun 	uint8_t	reserved_1;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/*
1615*4882a593Smuzhiyun 	 * LSB BIT 0  = Enable Hard Loop Id
1616*4882a593Smuzhiyun 	 * LSB BIT 1  = Enable Fairness
1617*4882a593Smuzhiyun 	 * LSB BIT 2  = Enable Full-Duplex
1618*4882a593Smuzhiyun 	 * LSB BIT 3  = Enable Fast Posting
1619*4882a593Smuzhiyun 	 * LSB BIT 4  = Enable Target Mode
1620*4882a593Smuzhiyun 	 * LSB BIT 5  = Disable Initiator Mode
1621*4882a593Smuzhiyun 	 * LSB BIT 6  = Enable ADISC
1622*4882a593Smuzhiyun 	 * LSB BIT 7  = Enable Target Inquiry Data
1623*4882a593Smuzhiyun 	 *
1624*4882a593Smuzhiyun 	 * MSB BIT 0  = Enable PDBC Notify
1625*4882a593Smuzhiyun 	 * MSB BIT 1  = Non Participating LIP
1626*4882a593Smuzhiyun 	 * MSB BIT 2  = Descending Loop ID Search
1627*4882a593Smuzhiyun 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1628*4882a593Smuzhiyun 	 * MSB BIT 4  = Stop PortQ on Full Status
1629*4882a593Smuzhiyun 	 * MSB BIT 5  = Full Login after LIP
1630*4882a593Smuzhiyun 	 * MSB BIT 6  = Node Name Option
1631*4882a593Smuzhiyun 	 * MSB BIT 7  = Ext IFWCB enable bit
1632*4882a593Smuzhiyun 	 */
1633*4882a593Smuzhiyun 	uint8_t	 firmware_options[2];
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	__le16	frame_payload_size;
1636*4882a593Smuzhiyun 	__le16	max_iocb_allocation;
1637*4882a593Smuzhiyun 	__le16	execution_throttle;
1638*4882a593Smuzhiyun 	uint8_t	 retry_count;
1639*4882a593Smuzhiyun 	uint8_t	 retry_delay;			/* unused */
1640*4882a593Smuzhiyun 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1641*4882a593Smuzhiyun 	uint16_t hard_address;
1642*4882a593Smuzhiyun 	uint8_t	 inquiry_data;
1643*4882a593Smuzhiyun 	uint8_t	 login_timeout;
1644*4882a593Smuzhiyun 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	/*
1647*4882a593Smuzhiyun 	 * LSB BIT 0 = Timer Operation mode bit 0
1648*4882a593Smuzhiyun 	 * LSB BIT 1 = Timer Operation mode bit 1
1649*4882a593Smuzhiyun 	 * LSB BIT 2 = Timer Operation mode bit 2
1650*4882a593Smuzhiyun 	 * LSB BIT 3 = Timer Operation mode bit 3
1651*4882a593Smuzhiyun 	 * LSB BIT 4 = Init Config Mode bit 0
1652*4882a593Smuzhiyun 	 * LSB BIT 5 = Init Config Mode bit 1
1653*4882a593Smuzhiyun 	 * LSB BIT 6 = Init Config Mode bit 2
1654*4882a593Smuzhiyun 	 * LSB BIT 7 = Enable Non part on LIHA failure
1655*4882a593Smuzhiyun 	 *
1656*4882a593Smuzhiyun 	 * MSB BIT 0 = Enable class 2
1657*4882a593Smuzhiyun 	 * MSB BIT 1 = Enable ACK0
1658*4882a593Smuzhiyun 	 * MSB BIT 2 =
1659*4882a593Smuzhiyun 	 * MSB BIT 3 =
1660*4882a593Smuzhiyun 	 * MSB BIT 4 = FC Tape Enable
1661*4882a593Smuzhiyun 	 * MSB BIT 5 = Enable FC Confirm
1662*4882a593Smuzhiyun 	 * MSB BIT 6 = Enable command queuing in target mode
1663*4882a593Smuzhiyun 	 * MSB BIT 7 = No Logo On Link Down
1664*4882a593Smuzhiyun 	 */
1665*4882a593Smuzhiyun 	uint8_t	 add_firmware_options[2];
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	uint8_t	 response_accumulation_timer;
1668*4882a593Smuzhiyun 	uint8_t	 interrupt_delay_timer;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	/*
1671*4882a593Smuzhiyun 	 * LSB BIT 0 = Enable Read xfr_rdy
1672*4882a593Smuzhiyun 	 * LSB BIT 1 = Soft ID only
1673*4882a593Smuzhiyun 	 * LSB BIT 2 =
1674*4882a593Smuzhiyun 	 * LSB BIT 3 =
1675*4882a593Smuzhiyun 	 * LSB BIT 4 = FCP RSP Payload [0]
1676*4882a593Smuzhiyun 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1677*4882a593Smuzhiyun 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1678*4882a593Smuzhiyun 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1679*4882a593Smuzhiyun 	 *
1680*4882a593Smuzhiyun 	 * MSB BIT 0 = Sbus enable - 2300
1681*4882a593Smuzhiyun 	 * MSB BIT 1 =
1682*4882a593Smuzhiyun 	 * MSB BIT 2 =
1683*4882a593Smuzhiyun 	 * MSB BIT 3 =
1684*4882a593Smuzhiyun 	 * MSB BIT 4 = LED mode
1685*4882a593Smuzhiyun 	 * MSB BIT 5 = enable 50 ohm termination
1686*4882a593Smuzhiyun 	 * MSB BIT 6 = Data Rate (2300 only)
1687*4882a593Smuzhiyun 	 * MSB BIT 7 = Data Rate (2300 only)
1688*4882a593Smuzhiyun 	 */
1689*4882a593Smuzhiyun 	uint8_t	 special_options[2];
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	/* Reserved for expanded RISC parameter block */
1692*4882a593Smuzhiyun 	uint8_t reserved_2[22];
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	/*
1695*4882a593Smuzhiyun 	 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1696*4882a593Smuzhiyun 	 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1697*4882a593Smuzhiyun 	 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1698*4882a593Smuzhiyun 	 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1699*4882a593Smuzhiyun 	 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1700*4882a593Smuzhiyun 	 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1701*4882a593Smuzhiyun 	 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1702*4882a593Smuzhiyun 	 * LSB BIT 7 = Rx Sensitivity 1G bit 3
1703*4882a593Smuzhiyun 	 *
1704*4882a593Smuzhiyun 	 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1705*4882a593Smuzhiyun 	 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1706*4882a593Smuzhiyun 	 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1707*4882a593Smuzhiyun 	 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1708*4882a593Smuzhiyun 	 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1709*4882a593Smuzhiyun 	 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1710*4882a593Smuzhiyun 	 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1711*4882a593Smuzhiyun 	 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1712*4882a593Smuzhiyun 	 *
1713*4882a593Smuzhiyun 	 * LSB BIT 0 = Output Swing 1G bit 0
1714*4882a593Smuzhiyun 	 * LSB BIT 1 = Output Swing 1G bit 1
1715*4882a593Smuzhiyun 	 * LSB BIT 2 = Output Swing 1G bit 2
1716*4882a593Smuzhiyun 	 * LSB BIT 3 = Output Emphasis 1G bit 0
1717*4882a593Smuzhiyun 	 * LSB BIT 4 = Output Emphasis 1G bit 1
1718*4882a593Smuzhiyun 	 * LSB BIT 5 = Output Swing 2G bit 0
1719*4882a593Smuzhiyun 	 * LSB BIT 6 = Output Swing 2G bit 1
1720*4882a593Smuzhiyun 	 * LSB BIT 7 = Output Swing 2G bit 2
1721*4882a593Smuzhiyun 	 *
1722*4882a593Smuzhiyun 	 * MSB BIT 0 = Output Emphasis 2G bit 0
1723*4882a593Smuzhiyun 	 * MSB BIT 1 = Output Emphasis 2G bit 1
1724*4882a593Smuzhiyun 	 * MSB BIT 2 = Output Enable
1725*4882a593Smuzhiyun 	 * MSB BIT 3 =
1726*4882a593Smuzhiyun 	 * MSB BIT 4 =
1727*4882a593Smuzhiyun 	 * MSB BIT 5 =
1728*4882a593Smuzhiyun 	 * MSB BIT 6 =
1729*4882a593Smuzhiyun 	 * MSB BIT 7 =
1730*4882a593Smuzhiyun 	 */
1731*4882a593Smuzhiyun 	uint8_t seriallink_options[4];
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/*
1734*4882a593Smuzhiyun 	 * NVRAM host parameter block
1735*4882a593Smuzhiyun 	 *
1736*4882a593Smuzhiyun 	 * LSB BIT 0 = Enable spinup delay
1737*4882a593Smuzhiyun 	 * LSB BIT 1 = Disable BIOS
1738*4882a593Smuzhiyun 	 * LSB BIT 2 = Enable Memory Map BIOS
1739*4882a593Smuzhiyun 	 * LSB BIT 3 = Enable Selectable Boot
1740*4882a593Smuzhiyun 	 * LSB BIT 4 = Disable RISC code load
1741*4882a593Smuzhiyun 	 * LSB BIT 5 = Set cache line size 1
1742*4882a593Smuzhiyun 	 * LSB BIT 6 = PCI Parity Disable
1743*4882a593Smuzhiyun 	 * LSB BIT 7 = Enable extended logging
1744*4882a593Smuzhiyun 	 *
1745*4882a593Smuzhiyun 	 * MSB BIT 0 = Enable 64bit addressing
1746*4882a593Smuzhiyun 	 * MSB BIT 1 = Enable lip reset
1747*4882a593Smuzhiyun 	 * MSB BIT 2 = Enable lip full login
1748*4882a593Smuzhiyun 	 * MSB BIT 3 = Enable target reset
1749*4882a593Smuzhiyun 	 * MSB BIT 4 = Enable database storage
1750*4882a593Smuzhiyun 	 * MSB BIT 5 = Enable cache flush read
1751*4882a593Smuzhiyun 	 * MSB BIT 6 = Enable database load
1752*4882a593Smuzhiyun 	 * MSB BIT 7 = Enable alternate WWN
1753*4882a593Smuzhiyun 	 */
1754*4882a593Smuzhiyun 	uint8_t host_p[2];
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	uint8_t boot_node_name[WWN_SIZE];
1757*4882a593Smuzhiyun 	uint8_t boot_lun_number;
1758*4882a593Smuzhiyun 	uint8_t reset_delay;
1759*4882a593Smuzhiyun 	uint8_t port_down_retry_count;
1760*4882a593Smuzhiyun 	uint8_t boot_id_number;
1761*4882a593Smuzhiyun 	__le16	max_luns_per_target;
1762*4882a593Smuzhiyun 	uint8_t fcode_boot_port_name[WWN_SIZE];
1763*4882a593Smuzhiyun 	uint8_t alternate_port_name[WWN_SIZE];
1764*4882a593Smuzhiyun 	uint8_t alternate_node_name[WWN_SIZE];
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	/*
1767*4882a593Smuzhiyun 	 * BIT 0 = Selective Login
1768*4882a593Smuzhiyun 	 * BIT 1 = Alt-Boot Enable
1769*4882a593Smuzhiyun 	 * BIT 2 =
1770*4882a593Smuzhiyun 	 * BIT 3 = Boot Order List
1771*4882a593Smuzhiyun 	 * BIT 4 =
1772*4882a593Smuzhiyun 	 * BIT 5 = Selective LUN
1773*4882a593Smuzhiyun 	 * BIT 6 =
1774*4882a593Smuzhiyun 	 * BIT 7 = unused
1775*4882a593Smuzhiyun 	 */
1776*4882a593Smuzhiyun 	uint8_t efi_parameters;
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	uint8_t link_down_timeout;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	uint8_t adapter_id[16];
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	uint8_t alt1_boot_node_name[WWN_SIZE];
1783*4882a593Smuzhiyun 	uint16_t alt1_boot_lun_number;
1784*4882a593Smuzhiyun 	uint8_t alt2_boot_node_name[WWN_SIZE];
1785*4882a593Smuzhiyun 	uint16_t alt2_boot_lun_number;
1786*4882a593Smuzhiyun 	uint8_t alt3_boot_node_name[WWN_SIZE];
1787*4882a593Smuzhiyun 	uint16_t alt3_boot_lun_number;
1788*4882a593Smuzhiyun 	uint8_t alt4_boot_node_name[WWN_SIZE];
1789*4882a593Smuzhiyun 	uint16_t alt4_boot_lun_number;
1790*4882a593Smuzhiyun 	uint8_t alt5_boot_node_name[WWN_SIZE];
1791*4882a593Smuzhiyun 	uint16_t alt5_boot_lun_number;
1792*4882a593Smuzhiyun 	uint8_t alt6_boot_node_name[WWN_SIZE];
1793*4882a593Smuzhiyun 	uint16_t alt6_boot_lun_number;
1794*4882a593Smuzhiyun 	uint8_t alt7_boot_node_name[WWN_SIZE];
1795*4882a593Smuzhiyun 	uint16_t alt7_boot_lun_number;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	uint8_t reserved_3[2];
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	/* Offset 200-215 : Model Number */
1800*4882a593Smuzhiyun 	uint8_t model_number[16];
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	/* OEM related items */
1803*4882a593Smuzhiyun 	uint8_t oem_specific[16];
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	/*
1806*4882a593Smuzhiyun 	 * NVRAM Adapter Features offset 232-239
1807*4882a593Smuzhiyun 	 *
1808*4882a593Smuzhiyun 	 * LSB BIT 0 = External GBIC
1809*4882a593Smuzhiyun 	 * LSB BIT 1 = Risc RAM parity
1810*4882a593Smuzhiyun 	 * LSB BIT 2 = Buffer Plus Module
1811*4882a593Smuzhiyun 	 * LSB BIT 3 = Multi Chip Adapter
1812*4882a593Smuzhiyun 	 * LSB BIT 4 = Internal connector
1813*4882a593Smuzhiyun 	 * LSB BIT 5 =
1814*4882a593Smuzhiyun 	 * LSB BIT 6 =
1815*4882a593Smuzhiyun 	 * LSB BIT 7 =
1816*4882a593Smuzhiyun 	 *
1817*4882a593Smuzhiyun 	 * MSB BIT 0 =
1818*4882a593Smuzhiyun 	 * MSB BIT 1 =
1819*4882a593Smuzhiyun 	 * MSB BIT 2 =
1820*4882a593Smuzhiyun 	 * MSB BIT 3 =
1821*4882a593Smuzhiyun 	 * MSB BIT 4 =
1822*4882a593Smuzhiyun 	 * MSB BIT 5 =
1823*4882a593Smuzhiyun 	 * MSB BIT 6 =
1824*4882a593Smuzhiyun 	 * MSB BIT 7 =
1825*4882a593Smuzhiyun 	 */
1826*4882a593Smuzhiyun 	uint8_t	adapter_features[2];
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	uint8_t reserved_4[16];
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	/* Subsystem vendor ID for ISP2200 */
1831*4882a593Smuzhiyun 	uint16_t subsystem_vendor_id_2200;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	/* Subsystem device ID for ISP2200 */
1834*4882a593Smuzhiyun 	uint16_t subsystem_device_id_2200;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	uint8_t	 reserved_5;
1837*4882a593Smuzhiyun 	uint8_t	 checksum;
1838*4882a593Smuzhiyun } nvram_t;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun /*
1841*4882a593Smuzhiyun  * ISP queue - response queue entry definition.
1842*4882a593Smuzhiyun  */
1843*4882a593Smuzhiyun typedef struct {
1844*4882a593Smuzhiyun 	uint8_t		entry_type;		/* Entry type. */
1845*4882a593Smuzhiyun 	uint8_t		entry_count;		/* Entry count. */
1846*4882a593Smuzhiyun 	uint8_t		sys_define;		/* System defined. */
1847*4882a593Smuzhiyun 	uint8_t		entry_status;		/* Entry Status. */
1848*4882a593Smuzhiyun 	uint32_t	handle;			/* System defined handle */
1849*4882a593Smuzhiyun 	uint8_t		data[52];
1850*4882a593Smuzhiyun 	uint32_t	signature;
1851*4882a593Smuzhiyun #define RESPONSE_PROCESSED	0xDEADDEAD	/* Signature */
1852*4882a593Smuzhiyun } response_t;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun /*
1855*4882a593Smuzhiyun  * ISP queue - ATIO queue entry definition.
1856*4882a593Smuzhiyun  */
1857*4882a593Smuzhiyun struct atio {
1858*4882a593Smuzhiyun 	uint8_t		entry_type;		/* Entry type. */
1859*4882a593Smuzhiyun 	uint8_t		entry_count;		/* Entry count. */
1860*4882a593Smuzhiyun 	__le16		attr_n_length;
1861*4882a593Smuzhiyun 	uint8_t		data[56];
1862*4882a593Smuzhiyun 	uint32_t	signature;
1863*4882a593Smuzhiyun #define ATIO_PROCESSED 0xDEADDEAD		/* Signature */
1864*4882a593Smuzhiyun };
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun typedef union {
1867*4882a593Smuzhiyun 	__le16	extended;
1868*4882a593Smuzhiyun 	struct {
1869*4882a593Smuzhiyun 		uint8_t reserved;
1870*4882a593Smuzhiyun 		uint8_t standard;
1871*4882a593Smuzhiyun 	} id;
1872*4882a593Smuzhiyun } target_id_t;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun #define SET_TARGET_ID(ha, to, from)			\
1875*4882a593Smuzhiyun do {							\
1876*4882a593Smuzhiyun 	if (HAS_EXTENDED_IDS(ha))			\
1877*4882a593Smuzhiyun 		to.extended = cpu_to_le16(from);	\
1878*4882a593Smuzhiyun 	else						\
1879*4882a593Smuzhiyun 		to.id.standard = (uint8_t)from;		\
1880*4882a593Smuzhiyun } while (0)
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun /*
1883*4882a593Smuzhiyun  * ISP queue - command entry structure definition.
1884*4882a593Smuzhiyun  */
1885*4882a593Smuzhiyun #define COMMAND_TYPE	0x11		/* Command entry */
1886*4882a593Smuzhiyun typedef struct {
1887*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1888*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1889*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1890*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1891*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
1892*4882a593Smuzhiyun 	target_id_t target;		/* SCSI ID */
1893*4882a593Smuzhiyun 	__le16	lun;			/* SCSI LUN */
1894*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
1895*4882a593Smuzhiyun #define CF_WRITE	BIT_6
1896*4882a593Smuzhiyun #define CF_READ		BIT_5
1897*4882a593Smuzhiyun #define CF_SIMPLE_TAG	BIT_3
1898*4882a593Smuzhiyun #define CF_ORDERED_TAG	BIT_2
1899*4882a593Smuzhiyun #define CF_HEAD_TAG	BIT_1
1900*4882a593Smuzhiyun 	uint16_t reserved_1;
1901*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
1902*4882a593Smuzhiyun 	__le16	dseg_count;		/* Data segment count. */
1903*4882a593Smuzhiyun 	uint8_t scsi_cdb[MAX_CMDSZ]; 	/* SCSI command words. */
1904*4882a593Smuzhiyun 	__le32	byte_count;		/* Total byte count. */
1905*4882a593Smuzhiyun 	union {
1906*4882a593Smuzhiyun 		struct dsd32 dsd32[3];
1907*4882a593Smuzhiyun 		struct dsd64 dsd64[2];
1908*4882a593Smuzhiyun 	};
1909*4882a593Smuzhiyun } cmd_entry_t;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun /*
1912*4882a593Smuzhiyun  * ISP queue - 64-Bit addressing, command entry structure definition.
1913*4882a593Smuzhiyun  */
1914*4882a593Smuzhiyun #define COMMAND_A64_TYPE	0x19	/* Command A64 entry */
1915*4882a593Smuzhiyun typedef struct {
1916*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1917*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1918*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1919*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1920*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
1921*4882a593Smuzhiyun 	target_id_t target;		/* SCSI ID */
1922*4882a593Smuzhiyun 	__le16	lun;			/* SCSI LUN */
1923*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
1924*4882a593Smuzhiyun 	uint16_t reserved_1;
1925*4882a593Smuzhiyun 	__le16	timeout;		/* Command timeout. */
1926*4882a593Smuzhiyun 	__le16	dseg_count;		/* Data segment count. */
1927*4882a593Smuzhiyun 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
1928*4882a593Smuzhiyun 	uint32_t byte_count;		/* Total byte count. */
1929*4882a593Smuzhiyun 	struct dsd64 dsd[2];
1930*4882a593Smuzhiyun } cmd_a64_entry_t, request_t;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun /*
1933*4882a593Smuzhiyun  * ISP queue - continuation entry structure definition.
1934*4882a593Smuzhiyun  */
1935*4882a593Smuzhiyun #define CONTINUE_TYPE		0x02	/* Continuation entry. */
1936*4882a593Smuzhiyun typedef struct {
1937*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1938*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1939*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1940*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1941*4882a593Smuzhiyun 	uint32_t reserved;
1942*4882a593Smuzhiyun 	struct dsd32 dsd[7];
1943*4882a593Smuzhiyun } cont_entry_t;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun /*
1946*4882a593Smuzhiyun  * ISP queue - 64-Bit addressing, continuation entry structure definition.
1947*4882a593Smuzhiyun  */
1948*4882a593Smuzhiyun #define CONTINUE_A64_TYPE	0x0A	/* Continuation A64 entry. */
1949*4882a593Smuzhiyun typedef struct {
1950*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
1951*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
1952*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
1953*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
1954*4882a593Smuzhiyun 	struct dsd64 dsd[5];
1955*4882a593Smuzhiyun } cont_a64_entry_t;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun #define PO_MODE_DIF_INSERT	0
1958*4882a593Smuzhiyun #define PO_MODE_DIF_REMOVE	1
1959*4882a593Smuzhiyun #define PO_MODE_DIF_PASS	2
1960*4882a593Smuzhiyun #define PO_MODE_DIF_REPLACE	3
1961*4882a593Smuzhiyun #define PO_MODE_DIF_TCP_CKSUM	6
1962*4882a593Smuzhiyun #define PO_ENABLE_INCR_GUARD_SEED	BIT_3
1963*4882a593Smuzhiyun #define PO_DISABLE_GUARD_CHECK	BIT_4
1964*4882a593Smuzhiyun #define PO_DISABLE_INCR_REF_TAG	BIT_5
1965*4882a593Smuzhiyun #define PO_DIS_HEADER_MODE	BIT_7
1966*4882a593Smuzhiyun #define PO_ENABLE_DIF_BUNDLING	BIT_8
1967*4882a593Smuzhiyun #define PO_DIS_FRAME_MODE	BIT_9
1968*4882a593Smuzhiyun #define PO_DIS_VALD_APP_ESC	BIT_10 /* Dis validation for escape tag/ffffh */
1969*4882a593Smuzhiyun #define PO_DIS_VALD_APP_REF_ESC BIT_11
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun #define PO_DIS_APP_TAG_REPL	BIT_12 /* disable REG Tag replacement */
1972*4882a593Smuzhiyun #define PO_DIS_REF_TAG_REPL	BIT_13
1973*4882a593Smuzhiyun #define PO_DIS_APP_TAG_VALD	BIT_14 /* disable REF Tag validation */
1974*4882a593Smuzhiyun #define PO_DIS_REF_TAG_VALD	BIT_15
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun /*
1977*4882a593Smuzhiyun  * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1978*4882a593Smuzhiyun  */
1979*4882a593Smuzhiyun struct crc_context {
1980*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
1981*4882a593Smuzhiyun 	__le32 ref_tag;
1982*4882a593Smuzhiyun 	__le16 app_tag;
1983*4882a593Smuzhiyun 	uint8_t ref_tag_mask[4];	/* Validation/Replacement Mask*/
1984*4882a593Smuzhiyun 	uint8_t app_tag_mask[2];	/* Validation/Replacement Mask*/
1985*4882a593Smuzhiyun 	__le16 guard_seed;		/* Initial Guard Seed */
1986*4882a593Smuzhiyun 	__le16 prot_opts;		/* Requested Data Protection Mode */
1987*4882a593Smuzhiyun 	__le16 blk_size;		/* Data size in bytes */
1988*4882a593Smuzhiyun 	__le16	runt_blk_guard;	/* Guard value for runt block (tape
1989*4882a593Smuzhiyun 					 * only) */
1990*4882a593Smuzhiyun 	__le32 byte_count;		/* Total byte count/ total data
1991*4882a593Smuzhiyun 					 * transfer count */
1992*4882a593Smuzhiyun 	union {
1993*4882a593Smuzhiyun 		struct {
1994*4882a593Smuzhiyun 			uint32_t	reserved_1;
1995*4882a593Smuzhiyun 			uint16_t	reserved_2;
1996*4882a593Smuzhiyun 			uint16_t	reserved_3;
1997*4882a593Smuzhiyun 			uint32_t	reserved_4;
1998*4882a593Smuzhiyun 			struct dsd64	data_dsd[1];
1999*4882a593Smuzhiyun 			uint32_t	reserved_5[2];
2000*4882a593Smuzhiyun 			uint32_t	reserved_6;
2001*4882a593Smuzhiyun 		} nobundling;
2002*4882a593Smuzhiyun 		struct {
2003*4882a593Smuzhiyun 			__le32	dif_byte_count;	/* Total DIF byte
2004*4882a593Smuzhiyun 							 * count */
2005*4882a593Smuzhiyun 			uint16_t	reserved_1;
2006*4882a593Smuzhiyun 			__le16	dseg_count;	/* Data segment count */
2007*4882a593Smuzhiyun 			uint32_t	reserved_2;
2008*4882a593Smuzhiyun 			struct dsd64	data_dsd[1];
2009*4882a593Smuzhiyun 			struct dsd64	dif_dsd;
2010*4882a593Smuzhiyun 		} bundling;
2011*4882a593Smuzhiyun 	} u;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	struct fcp_cmnd	fcp_cmnd;
2014*4882a593Smuzhiyun 	dma_addr_t	crc_ctx_dma;
2015*4882a593Smuzhiyun 	/* List of DMA context transfers */
2016*4882a593Smuzhiyun 	struct list_head dsd_list;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	/* List of DIF Bundling context DMA address */
2019*4882a593Smuzhiyun 	struct list_head ldif_dsd_list;
2020*4882a593Smuzhiyun 	u8 no_ldif_dsd;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	struct list_head ldif_dma_hndl_list;
2023*4882a593Smuzhiyun 	u32 dif_bundl_len;
2024*4882a593Smuzhiyun 	u8 no_dif_bundl;
2025*4882a593Smuzhiyun 	/* This structure should not exceed 512 bytes */
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun #define CRC_CONTEXT_LEN_FW	(offsetof(struct crc_context, fcp_cmnd.lun))
2029*4882a593Smuzhiyun #define CRC_CONTEXT_FCPCMND_OFF	(offsetof(struct crc_context, fcp_cmnd.lun))
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun /*
2032*4882a593Smuzhiyun  * ISP queue - status entry structure definition.
2033*4882a593Smuzhiyun  */
2034*4882a593Smuzhiyun #define	STATUS_TYPE	0x03		/* Status entry. */
2035*4882a593Smuzhiyun typedef struct {
2036*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2037*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2038*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
2039*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2040*4882a593Smuzhiyun 	uint32_t handle;		/* System handle. */
2041*4882a593Smuzhiyun 	__le16	scsi_status;		/* SCSI status. */
2042*4882a593Smuzhiyun 	__le16	comp_status;		/* Completion status. */
2043*4882a593Smuzhiyun 	__le16	state_flags;		/* State flags. */
2044*4882a593Smuzhiyun 	__le16	status_flags;		/* Status flags. */
2045*4882a593Smuzhiyun 	__le16	rsp_info_len;		/* Response Info Length. */
2046*4882a593Smuzhiyun 	__le16	req_sense_length;	/* Request sense data length. */
2047*4882a593Smuzhiyun 	__le32	residual_length;	/* Residual transfer length. */
2048*4882a593Smuzhiyun 	uint8_t rsp_info[8];		/* FCP response information. */
2049*4882a593Smuzhiyun 	uint8_t req_sense_data[32];	/* Request sense data. */
2050*4882a593Smuzhiyun } sts_entry_t;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun /*
2053*4882a593Smuzhiyun  * Status entry entry status
2054*4882a593Smuzhiyun  */
2055*4882a593Smuzhiyun #define RF_RQ_DMA_ERROR	BIT_6		/* Request Queue DMA error. */
2056*4882a593Smuzhiyun #define RF_INV_E_ORDER	BIT_5		/* Invalid entry order. */
2057*4882a593Smuzhiyun #define RF_INV_E_COUNT	BIT_4		/* Invalid entry count. */
2058*4882a593Smuzhiyun #define RF_INV_E_PARAM	BIT_3		/* Invalid entry parameter. */
2059*4882a593Smuzhiyun #define RF_INV_E_TYPE	BIT_2		/* Invalid entry type. */
2060*4882a593Smuzhiyun #define RF_BUSY		BIT_1		/* Busy */
2061*4882a593Smuzhiyun #define RF_MASK		(RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
2062*4882a593Smuzhiyun 			 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
2063*4882a593Smuzhiyun #define RF_MASK_24XX	(RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
2064*4882a593Smuzhiyun 			 RF_INV_E_TYPE)
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun /*
2067*4882a593Smuzhiyun  * Status entry SCSI status bit definitions.
2068*4882a593Smuzhiyun  */
2069*4882a593Smuzhiyun #define SS_MASK				0xfff	/* Reserved bits BIT_12-BIT_15*/
2070*4882a593Smuzhiyun #define SS_RESIDUAL_UNDER		BIT_11
2071*4882a593Smuzhiyun #define SS_RESIDUAL_OVER		BIT_10
2072*4882a593Smuzhiyun #define SS_SENSE_LEN_VALID		BIT_9
2073*4882a593Smuzhiyun #define SS_RESPONSE_INFO_LEN_VALID	BIT_8
2074*4882a593Smuzhiyun #define SS_SCSI_STATUS_BYTE	0xff
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun #define SS_RESERVE_CONFLICT		(BIT_4 | BIT_3)
2077*4882a593Smuzhiyun #define SS_BUSY_CONDITION		BIT_3
2078*4882a593Smuzhiyun #define SS_CONDITION_MET		BIT_2
2079*4882a593Smuzhiyun #define SS_CHECK_CONDITION		BIT_1
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun /*
2082*4882a593Smuzhiyun  * Status entry completion status
2083*4882a593Smuzhiyun  */
2084*4882a593Smuzhiyun #define CS_COMPLETE		0x0	/* No errors */
2085*4882a593Smuzhiyun #define CS_INCOMPLETE		0x1	/* Incomplete transfer of cmd. */
2086*4882a593Smuzhiyun #define CS_DMA			0x2	/* A DMA direction error. */
2087*4882a593Smuzhiyun #define CS_TRANSPORT		0x3	/* Transport error. */
2088*4882a593Smuzhiyun #define CS_RESET		0x4	/* SCSI bus reset occurred */
2089*4882a593Smuzhiyun #define CS_ABORTED		0x5	/* System aborted command. */
2090*4882a593Smuzhiyun #define CS_TIMEOUT		0x6	/* Timeout error. */
2091*4882a593Smuzhiyun #define CS_DATA_OVERRUN		0x7	/* Data overrun. */
2092*4882a593Smuzhiyun #define CS_DIF_ERROR		0xC	/* DIF error detected  */
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun #define CS_DATA_UNDERRUN	0x15	/* Data Underrun. */
2095*4882a593Smuzhiyun #define CS_QUEUE_FULL		0x1C	/* Queue Full. */
2096*4882a593Smuzhiyun #define CS_PORT_UNAVAILABLE	0x28	/* Port unavailable */
2097*4882a593Smuzhiyun 					/* (selection timeout) */
2098*4882a593Smuzhiyun #define CS_PORT_LOGGED_OUT	0x29	/* Port Logged Out */
2099*4882a593Smuzhiyun #define CS_PORT_CONFIG_CHG	0x2A	/* Port Configuration Changed */
2100*4882a593Smuzhiyun #define CS_PORT_BUSY		0x2B	/* Port Busy */
2101*4882a593Smuzhiyun #define CS_COMPLETE_CHKCOND	0x30	/* Error? */
2102*4882a593Smuzhiyun #define CS_IOCB_ERROR		0x31	/* Generic error for IOCB request
2103*4882a593Smuzhiyun 					   failure */
2104*4882a593Smuzhiyun #define CS_BAD_PAYLOAD		0x80	/* Driver defined */
2105*4882a593Smuzhiyun #define CS_UNKNOWN		0x81	/* Driver defined */
2106*4882a593Smuzhiyun #define CS_RETRY		0x82	/* Driver defined */
2107*4882a593Smuzhiyun #define CS_LOOP_DOWN_ABORT	0x83	/* Driver defined */
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun #define CS_BIDIR_RD_OVERRUN			0x700
2110*4882a593Smuzhiyun #define CS_BIDIR_RD_WR_OVERRUN			0x707
2111*4882a593Smuzhiyun #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN		0x715
2112*4882a593Smuzhiyun #define CS_BIDIR_RD_UNDERRUN			0x1500
2113*4882a593Smuzhiyun #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN		0x1507
2114*4882a593Smuzhiyun #define CS_BIDIR_RD_WR_UNDERRUN			0x1515
2115*4882a593Smuzhiyun #define CS_BIDIR_DMA				0x200
2116*4882a593Smuzhiyun /*
2117*4882a593Smuzhiyun  * Status entry status flags
2118*4882a593Smuzhiyun  */
2119*4882a593Smuzhiyun #define SF_ABTS_TERMINATED	BIT_10
2120*4882a593Smuzhiyun #define SF_LOGOUT_SENT		BIT_13
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun /*
2123*4882a593Smuzhiyun  * ISP queue - status continuation entry structure definition.
2124*4882a593Smuzhiyun  */
2125*4882a593Smuzhiyun #define	STATUS_CONT_TYPE	0x10	/* Status continuation entry. */
2126*4882a593Smuzhiyun typedef struct {
2127*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2128*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2129*4882a593Smuzhiyun 	uint8_t sys_define;		/* System defined. */
2130*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2131*4882a593Smuzhiyun 	uint8_t data[60];		/* data */
2132*4882a593Smuzhiyun } sts_cont_entry_t;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun /*
2135*4882a593Smuzhiyun  * ISP queue -	RIO Type 1 status entry (32 bit I/O entry handles)
2136*4882a593Smuzhiyun  *		structure definition.
2137*4882a593Smuzhiyun  */
2138*4882a593Smuzhiyun #define	STATUS_TYPE_21 0x21		/* Status entry. */
2139*4882a593Smuzhiyun typedef struct {
2140*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2141*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2142*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
2143*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2144*4882a593Smuzhiyun 	uint32_t handle[15];		/* System handles. */
2145*4882a593Smuzhiyun } sts21_entry_t;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun /*
2148*4882a593Smuzhiyun  * ISP queue -	RIO Type 2 status entry (16 bit I/O entry handles)
2149*4882a593Smuzhiyun  *		structure definition.
2150*4882a593Smuzhiyun  */
2151*4882a593Smuzhiyun #define	STATUS_TYPE_22	0x22		/* Status entry. */
2152*4882a593Smuzhiyun typedef struct {
2153*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2154*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2155*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
2156*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2157*4882a593Smuzhiyun 	uint16_t handle[30];		/* System handles. */
2158*4882a593Smuzhiyun } sts22_entry_t;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun /*
2161*4882a593Smuzhiyun  * ISP queue - marker entry structure definition.
2162*4882a593Smuzhiyun  */
2163*4882a593Smuzhiyun #define MARKER_TYPE	0x04		/* Marker entry. */
2164*4882a593Smuzhiyun typedef struct {
2165*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2166*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2167*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
2168*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2169*4882a593Smuzhiyun 	uint32_t sys_define_2;		/* System defined. */
2170*4882a593Smuzhiyun 	target_id_t target;		/* SCSI ID */
2171*4882a593Smuzhiyun 	uint8_t modifier;		/* Modifier (7-0). */
2172*4882a593Smuzhiyun #define MK_SYNC_ID_LUN	0		/* Synchronize ID/LUN */
2173*4882a593Smuzhiyun #define MK_SYNC_ID	1		/* Synchronize ID */
2174*4882a593Smuzhiyun #define MK_SYNC_ALL	2		/* Synchronize all ID/LUN */
2175*4882a593Smuzhiyun #define MK_SYNC_LIP	3		/* Synchronize all ID/LUN, */
2176*4882a593Smuzhiyun 					/* clear port changed, */
2177*4882a593Smuzhiyun 					/* use sequence number. */
2178*4882a593Smuzhiyun 	uint8_t reserved_1;
2179*4882a593Smuzhiyun 	__le16	sequence_number;	/* Sequence number of event */
2180*4882a593Smuzhiyun 	__le16	lun;			/* SCSI LUN */
2181*4882a593Smuzhiyun 	uint8_t reserved_2[48];
2182*4882a593Smuzhiyun } mrk_entry_t;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun /*
2185*4882a593Smuzhiyun  * ISP queue - Management Server entry structure definition.
2186*4882a593Smuzhiyun  */
2187*4882a593Smuzhiyun #define MS_IOCB_TYPE		0x29	/* Management Server IOCB entry */
2188*4882a593Smuzhiyun typedef struct {
2189*4882a593Smuzhiyun 	uint8_t entry_type;		/* Entry type. */
2190*4882a593Smuzhiyun 	uint8_t entry_count;		/* Entry count. */
2191*4882a593Smuzhiyun 	uint8_t handle_count;		/* Handle count. */
2192*4882a593Smuzhiyun 	uint8_t entry_status;		/* Entry Status. */
2193*4882a593Smuzhiyun 	uint32_t handle1;		/* System handle. */
2194*4882a593Smuzhiyun 	target_id_t loop_id;
2195*4882a593Smuzhiyun 	__le16	status;
2196*4882a593Smuzhiyun 	__le16	control_flags;		/* Control flags. */
2197*4882a593Smuzhiyun 	uint16_t reserved2;
2198*4882a593Smuzhiyun 	__le16	timeout;
2199*4882a593Smuzhiyun 	__le16	cmd_dsd_count;
2200*4882a593Smuzhiyun 	__le16	total_dsd_count;
2201*4882a593Smuzhiyun 	uint8_t type;
2202*4882a593Smuzhiyun 	uint8_t r_ctl;
2203*4882a593Smuzhiyun 	__le16	rx_id;
2204*4882a593Smuzhiyun 	uint16_t reserved3;
2205*4882a593Smuzhiyun 	uint32_t handle2;
2206*4882a593Smuzhiyun 	__le32	rsp_bytecount;
2207*4882a593Smuzhiyun 	__le32	req_bytecount;
2208*4882a593Smuzhiyun 	struct dsd64 req_dsd;
2209*4882a593Smuzhiyun 	struct dsd64 rsp_dsd;
2210*4882a593Smuzhiyun } ms_iocb_entry_t;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun #define SCM_EDC_ACC_RECEIVED		BIT_6
2213*4882a593Smuzhiyun #define SCM_RDF_ACC_RECEIVED		BIT_7
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun /*
2216*4882a593Smuzhiyun  * ISP queue - Mailbox Command entry structure definition.
2217*4882a593Smuzhiyun  */
2218*4882a593Smuzhiyun #define MBX_IOCB_TYPE	0x39
2219*4882a593Smuzhiyun struct mbx_entry {
2220*4882a593Smuzhiyun 	uint8_t entry_type;
2221*4882a593Smuzhiyun 	uint8_t entry_count;
2222*4882a593Smuzhiyun 	uint8_t sys_define1;
2223*4882a593Smuzhiyun 	/* Use sys_define1 for source type */
2224*4882a593Smuzhiyun #define SOURCE_SCSI	0x00
2225*4882a593Smuzhiyun #define SOURCE_IP	0x01
2226*4882a593Smuzhiyun #define SOURCE_VI	0x02
2227*4882a593Smuzhiyun #define SOURCE_SCTP	0x03
2228*4882a593Smuzhiyun #define SOURCE_MP	0x04
2229*4882a593Smuzhiyun #define SOURCE_MPIOCTL	0x05
2230*4882a593Smuzhiyun #define SOURCE_ASYNC_IOCB 0x07
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	uint8_t entry_status;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	uint32_t handle;
2235*4882a593Smuzhiyun 	target_id_t loop_id;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	__le16	status;
2238*4882a593Smuzhiyun 	__le16	state_flags;
2239*4882a593Smuzhiyun 	__le16	status_flags;
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	uint32_t sys_define2[2];
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	__le16	mb0;
2244*4882a593Smuzhiyun 	__le16	mb1;
2245*4882a593Smuzhiyun 	__le16	mb2;
2246*4882a593Smuzhiyun 	__le16	mb3;
2247*4882a593Smuzhiyun 	__le16	mb6;
2248*4882a593Smuzhiyun 	__le16	mb7;
2249*4882a593Smuzhiyun 	__le16	mb9;
2250*4882a593Smuzhiyun 	__le16	mb10;
2251*4882a593Smuzhiyun 	uint32_t reserved_2[2];
2252*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
2253*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
2254*4882a593Smuzhiyun };
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun #ifndef IMMED_NOTIFY_TYPE
2257*4882a593Smuzhiyun #define IMMED_NOTIFY_TYPE 0x0D		/* Immediate notify entry. */
2258*4882a593Smuzhiyun /*
2259*4882a593Smuzhiyun  * ISP queue -	immediate notify entry structure definition.
2260*4882a593Smuzhiyun  *		This is sent by the ISP to the Target driver.
2261*4882a593Smuzhiyun  *		This IOCB would have report of events sent by the
2262*4882a593Smuzhiyun  *		initiator, that needs to be handled by the target
2263*4882a593Smuzhiyun  *		driver immediately.
2264*4882a593Smuzhiyun  */
2265*4882a593Smuzhiyun struct imm_ntfy_from_isp {
2266*4882a593Smuzhiyun 	uint8_t	 entry_type;		    /* Entry type. */
2267*4882a593Smuzhiyun 	uint8_t	 entry_count;		    /* Entry count. */
2268*4882a593Smuzhiyun 	uint8_t	 sys_define;		    /* System defined. */
2269*4882a593Smuzhiyun 	uint8_t	 entry_status;		    /* Entry Status. */
2270*4882a593Smuzhiyun 	union {
2271*4882a593Smuzhiyun 		struct {
2272*4882a593Smuzhiyun 			__le32	sys_define_2; /* System defined. */
2273*4882a593Smuzhiyun 			target_id_t target;
2274*4882a593Smuzhiyun 			__le16	lun;
2275*4882a593Smuzhiyun 			uint8_t  target_id;
2276*4882a593Smuzhiyun 			uint8_t  reserved_1;
2277*4882a593Smuzhiyun 			__le16	status_modifier;
2278*4882a593Smuzhiyun 			__le16	status;
2279*4882a593Smuzhiyun 			__le16	task_flags;
2280*4882a593Smuzhiyun 			__le16	seq_id;
2281*4882a593Smuzhiyun 			__le16	srr_rx_id;
2282*4882a593Smuzhiyun 			__le32	srr_rel_offs;
2283*4882a593Smuzhiyun 			__le16	srr_ui;
2284*4882a593Smuzhiyun #define SRR_IU_DATA_IN	0x1
2285*4882a593Smuzhiyun #define SRR_IU_DATA_OUT	0x5
2286*4882a593Smuzhiyun #define SRR_IU_STATUS	0x7
2287*4882a593Smuzhiyun 			__le16	srr_ox_id;
2288*4882a593Smuzhiyun 			uint8_t reserved_2[28];
2289*4882a593Smuzhiyun 		} isp2x;
2290*4882a593Smuzhiyun 		struct {
2291*4882a593Smuzhiyun 			uint32_t reserved;
2292*4882a593Smuzhiyun 			__le16	nport_handle;
2293*4882a593Smuzhiyun 			uint16_t reserved_2;
2294*4882a593Smuzhiyun 			__le16	flags;
2295*4882a593Smuzhiyun #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO   BIT_1
2296*4882a593Smuzhiyun #define NOTIFY24XX_FLAGS_PUREX_IOCB     BIT_0
2297*4882a593Smuzhiyun 			__le16	srr_rx_id;
2298*4882a593Smuzhiyun 			__le16	status;
2299*4882a593Smuzhiyun 			uint8_t  status_subcode;
2300*4882a593Smuzhiyun 			uint8_t  fw_handle;
2301*4882a593Smuzhiyun 			__le32	exchange_address;
2302*4882a593Smuzhiyun 			__le32	srr_rel_offs;
2303*4882a593Smuzhiyun 			__le16	srr_ui;
2304*4882a593Smuzhiyun 			__le16	srr_ox_id;
2305*4882a593Smuzhiyun 			union {
2306*4882a593Smuzhiyun 				struct {
2307*4882a593Smuzhiyun 					uint8_t node_name[8];
2308*4882a593Smuzhiyun 				} plogi; /* PLOGI/ADISC/PDISC */
2309*4882a593Smuzhiyun 				struct {
2310*4882a593Smuzhiyun 					/* PRLI word 3 bit 0-15 */
2311*4882a593Smuzhiyun 					__le16	wd3_lo;
2312*4882a593Smuzhiyun 					uint8_t resv0[6];
2313*4882a593Smuzhiyun 				} prli;
2314*4882a593Smuzhiyun 				struct {
2315*4882a593Smuzhiyun 					uint8_t port_id[3];
2316*4882a593Smuzhiyun 					uint8_t resv1;
2317*4882a593Smuzhiyun 					__le16	nport_handle;
2318*4882a593Smuzhiyun 					uint16_t resv2;
2319*4882a593Smuzhiyun 				} req_els;
2320*4882a593Smuzhiyun 			} u;
2321*4882a593Smuzhiyun 			uint8_t port_name[8];
2322*4882a593Smuzhiyun 			uint8_t resv3[3];
2323*4882a593Smuzhiyun 			uint8_t  vp_index;
2324*4882a593Smuzhiyun 			uint32_t reserved_5;
2325*4882a593Smuzhiyun 			uint8_t  port_id[3];
2326*4882a593Smuzhiyun 			uint8_t  reserved_6;
2327*4882a593Smuzhiyun 		} isp24;
2328*4882a593Smuzhiyun 	} u;
2329*4882a593Smuzhiyun 	uint16_t reserved_7;
2330*4882a593Smuzhiyun 	__le16	ox_id;
2331*4882a593Smuzhiyun } __packed;
2332*4882a593Smuzhiyun #endif
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun /*
2335*4882a593Smuzhiyun  * ISP request and response queue entry sizes
2336*4882a593Smuzhiyun  */
2337*4882a593Smuzhiyun #define RESPONSE_ENTRY_SIZE	(sizeof(response_t))
2338*4882a593Smuzhiyun #define REQUEST_ENTRY_SIZE	(sizeof(request_t))
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun /*
2343*4882a593Smuzhiyun  * Switch info gathering structure.
2344*4882a593Smuzhiyun  */
2345*4882a593Smuzhiyun typedef struct {
2346*4882a593Smuzhiyun 	port_id_t d_id;
2347*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
2348*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
2349*4882a593Smuzhiyun 	uint8_t fabric_port_name[WWN_SIZE];
2350*4882a593Smuzhiyun 	uint16_t fp_speed;
2351*4882a593Smuzhiyun 	uint8_t fc4_type;
2352*4882a593Smuzhiyun 	uint8_t fc4_features;
2353*4882a593Smuzhiyun } sw_info_t;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun /* FCP-4 types */
2356*4882a593Smuzhiyun #define FC4_TYPE_FCP_SCSI	0x08
2357*4882a593Smuzhiyun #define FC4_TYPE_NVME		0x28
2358*4882a593Smuzhiyun #define FC4_TYPE_OTHER		0x0
2359*4882a593Smuzhiyun #define FC4_TYPE_UNKNOWN	0xff
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun /* mailbox command 4G & above */
2362*4882a593Smuzhiyun struct mbx_24xx_entry {
2363*4882a593Smuzhiyun 	uint8_t		entry_type;
2364*4882a593Smuzhiyun 	uint8_t		entry_count;
2365*4882a593Smuzhiyun 	uint8_t		sys_define1;
2366*4882a593Smuzhiyun 	uint8_t		entry_status;
2367*4882a593Smuzhiyun 	uint32_t	handle;
2368*4882a593Smuzhiyun 	uint16_t	mb[28];
2369*4882a593Smuzhiyun };
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun #define IOCB_SIZE 64
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun /*
2374*4882a593Smuzhiyun  * Fibre channel port type.
2375*4882a593Smuzhiyun  */
2376*4882a593Smuzhiyun typedef enum {
2377*4882a593Smuzhiyun 	FCT_UNKNOWN,
2378*4882a593Smuzhiyun 	FCT_RSCN,
2379*4882a593Smuzhiyun 	FCT_SWITCH,
2380*4882a593Smuzhiyun 	FCT_BROADCAST,
2381*4882a593Smuzhiyun 	FCT_INITIATOR,
2382*4882a593Smuzhiyun 	FCT_TARGET,
2383*4882a593Smuzhiyun 	FCT_NVME_INITIATOR = 0x10,
2384*4882a593Smuzhiyun 	FCT_NVME_TARGET = 0x20,
2385*4882a593Smuzhiyun 	FCT_NVME_DISCOVERY = 0x40,
2386*4882a593Smuzhiyun 	FCT_NVME = 0xf0,
2387*4882a593Smuzhiyun } fc_port_type_t;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun enum qla_sess_deletion {
2390*4882a593Smuzhiyun 	QLA_SESS_DELETION_NONE		= 0,
2391*4882a593Smuzhiyun 	QLA_SESS_DELETION_IN_PROGRESS,
2392*4882a593Smuzhiyun 	QLA_SESS_DELETED,
2393*4882a593Smuzhiyun };
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun enum qlt_plogi_link_t {
2396*4882a593Smuzhiyun 	QLT_PLOGI_LINK_SAME_WWN,
2397*4882a593Smuzhiyun 	QLT_PLOGI_LINK_CONFLICT,
2398*4882a593Smuzhiyun 	QLT_PLOGI_LINK_MAX
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun struct qlt_plogi_ack_t {
2402*4882a593Smuzhiyun 	struct list_head	list;
2403*4882a593Smuzhiyun 	struct imm_ntfy_from_isp iocb;
2404*4882a593Smuzhiyun 	port_id_t	id;
2405*4882a593Smuzhiyun 	int		ref_count;
2406*4882a593Smuzhiyun 	void		*fcport;
2407*4882a593Smuzhiyun };
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun struct ct_sns_desc {
2410*4882a593Smuzhiyun 	struct ct_sns_pkt	*ct_sns;
2411*4882a593Smuzhiyun 	dma_addr_t		ct_sns_dma;
2412*4882a593Smuzhiyun };
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun enum discovery_state {
2415*4882a593Smuzhiyun 	DSC_DELETED,
2416*4882a593Smuzhiyun 	DSC_GNN_ID,
2417*4882a593Smuzhiyun 	DSC_GNL,
2418*4882a593Smuzhiyun 	DSC_LOGIN_PEND,
2419*4882a593Smuzhiyun 	DSC_LOGIN_FAILED,
2420*4882a593Smuzhiyun 	DSC_GPDB,
2421*4882a593Smuzhiyun 	DSC_UPD_FCPORT,
2422*4882a593Smuzhiyun 	DSC_LOGIN_COMPLETE,
2423*4882a593Smuzhiyun 	DSC_ADISC,
2424*4882a593Smuzhiyun 	DSC_DELETE_PEND,
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun enum login_state {	/* FW control Target side */
2428*4882a593Smuzhiyun 	DSC_LS_LLIOCB_SENT = 2,
2429*4882a593Smuzhiyun 	DSC_LS_PLOGI_PEND,
2430*4882a593Smuzhiyun 	DSC_LS_PLOGI_COMP,
2431*4882a593Smuzhiyun 	DSC_LS_PRLI_PEND,
2432*4882a593Smuzhiyun 	DSC_LS_PRLI_COMP,
2433*4882a593Smuzhiyun 	DSC_LS_PORT_UNAVAIL,
2434*4882a593Smuzhiyun 	DSC_LS_PRLO_PEND = 9,
2435*4882a593Smuzhiyun 	DSC_LS_LOGO_PEND,
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun enum rscn_addr_format {
2439*4882a593Smuzhiyun 	RSCN_PORT_ADDR,
2440*4882a593Smuzhiyun 	RSCN_AREA_ADDR,
2441*4882a593Smuzhiyun 	RSCN_DOM_ADDR,
2442*4882a593Smuzhiyun 	RSCN_FAB_ADDR,
2443*4882a593Smuzhiyun };
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun /*
2446*4882a593Smuzhiyun  * Fibre channel port structure.
2447*4882a593Smuzhiyun  */
2448*4882a593Smuzhiyun typedef struct fc_port {
2449*4882a593Smuzhiyun 	struct list_head list;
2450*4882a593Smuzhiyun 	struct scsi_qla_host *vha;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	unsigned int conf_compl_supported:1;
2453*4882a593Smuzhiyun 	unsigned int deleted:2;
2454*4882a593Smuzhiyun 	unsigned int free_pending:1;
2455*4882a593Smuzhiyun 	unsigned int local:1;
2456*4882a593Smuzhiyun 	unsigned int logout_on_delete:1;
2457*4882a593Smuzhiyun 	unsigned int logo_ack_needed:1;
2458*4882a593Smuzhiyun 	unsigned int keep_nport_handle:1;
2459*4882a593Smuzhiyun 	unsigned int send_els_logo:1;
2460*4882a593Smuzhiyun 	unsigned int login_pause:1;
2461*4882a593Smuzhiyun 	unsigned int login_succ:1;
2462*4882a593Smuzhiyun 	unsigned int query:1;
2463*4882a593Smuzhiyun 	unsigned int id_changed:1;
2464*4882a593Smuzhiyun 	unsigned int scan_needed:1;
2465*4882a593Smuzhiyun 	unsigned int n2n_flag:1;
2466*4882a593Smuzhiyun 	unsigned int explicit_logout:1;
2467*4882a593Smuzhiyun 	unsigned int prli_pend_timer:1;
2468*4882a593Smuzhiyun 	uint8_t nvme_flag;
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	uint8_t node_name[WWN_SIZE];
2471*4882a593Smuzhiyun 	uint8_t port_name[WWN_SIZE];
2472*4882a593Smuzhiyun 	port_id_t d_id;
2473*4882a593Smuzhiyun 	uint16_t loop_id;
2474*4882a593Smuzhiyun 	uint16_t old_loop_id;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 	struct completion nvme_del_done;
2477*4882a593Smuzhiyun 	uint32_t nvme_prli_service_param;
2478*4882a593Smuzhiyun #define NVME_PRLI_SP_PI_CTRL	BIT_9
2479*4882a593Smuzhiyun #define NVME_PRLI_SP_SLER	BIT_8
2480*4882a593Smuzhiyun #define NVME_PRLI_SP_CONF       BIT_7
2481*4882a593Smuzhiyun #define NVME_PRLI_SP_INITIATOR  BIT_5
2482*4882a593Smuzhiyun #define NVME_PRLI_SP_TARGET     BIT_4
2483*4882a593Smuzhiyun #define NVME_PRLI_SP_DISCOVERY  BIT_3
2484*4882a593Smuzhiyun #define NVME_PRLI_SP_FIRST_BURST	BIT_0
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	uint32_t nvme_first_burst_size;
2487*4882a593Smuzhiyun #define NVME_FLAG_REGISTERED 4
2488*4882a593Smuzhiyun #define NVME_FLAG_DELETING 2
2489*4882a593Smuzhiyun #define NVME_FLAG_RESETTING 1
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	struct fc_port *conflict;
2492*4882a593Smuzhiyun 	unsigned char logout_completed;
2493*4882a593Smuzhiyun 	int generation;
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	struct se_session *se_sess;
2496*4882a593Smuzhiyun 	struct kref sess_kref;
2497*4882a593Smuzhiyun 	struct qla_tgt *tgt;
2498*4882a593Smuzhiyun 	unsigned long expires;
2499*4882a593Smuzhiyun 	struct list_head del_list_entry;
2500*4882a593Smuzhiyun 	struct work_struct free_work;
2501*4882a593Smuzhiyun 	struct work_struct reg_work;
2502*4882a593Smuzhiyun 	uint64_t jiffies_at_registration;
2503*4882a593Smuzhiyun 	unsigned long prli_expired;
2504*4882a593Smuzhiyun 	struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	uint16_t tgt_id;
2507*4882a593Smuzhiyun 	uint16_t old_tgt_id;
2508*4882a593Smuzhiyun 	uint16_t sec_since_registration;
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	uint8_t fcp_prio;
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	uint8_t fabric_port_name[WWN_SIZE];
2513*4882a593Smuzhiyun 	uint16_t fp_speed;
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	fc_port_type_t port_type;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	atomic_t state;
2518*4882a593Smuzhiyun 	uint32_t flags;
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	int login_retry;
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 	struct fc_rport *rport, *drport;
2523*4882a593Smuzhiyun 	u32 supported_classes;
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	uint8_t fc4_type;
2526*4882a593Smuzhiyun 	uint8_t fc4_features;
2527*4882a593Smuzhiyun 	uint8_t scan_state;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	unsigned long last_queue_full;
2530*4882a593Smuzhiyun 	unsigned long last_ramp_up;
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	uint16_t port_id;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	struct nvme_fc_remote_port *nvme_remote_port;
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	unsigned long retry_delay_timestamp;
2537*4882a593Smuzhiyun 	struct qla_tgt_sess *tgt_session;
2538*4882a593Smuzhiyun 	struct ct_sns_desc ct_desc;
2539*4882a593Smuzhiyun 	enum discovery_state disc_state;
2540*4882a593Smuzhiyun 	atomic_t shadow_disc_state;
2541*4882a593Smuzhiyun 	enum discovery_state next_disc_state;
2542*4882a593Smuzhiyun 	enum login_state fw_login_state;
2543*4882a593Smuzhiyun 	unsigned long dm_login_expire;
2544*4882a593Smuzhiyun 	unsigned long plogi_nack_done_deadline;
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	u32 login_gen, last_login_gen;
2547*4882a593Smuzhiyun 	u32 rscn_gen, last_rscn_gen;
2548*4882a593Smuzhiyun 	u32 chip_reset;
2549*4882a593Smuzhiyun 	struct list_head gnl_entry;
2550*4882a593Smuzhiyun 	struct work_struct del_work;
2551*4882a593Smuzhiyun 	u8 iocb[IOCB_SIZE];
2552*4882a593Smuzhiyun 	u8 current_login_state;
2553*4882a593Smuzhiyun 	u8 last_login_state;
2554*4882a593Smuzhiyun 	u16 n2n_link_reset_cnt;
2555*4882a593Smuzhiyun 	u16 n2n_chip_reset;
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	struct dentry *dfs_rport_dir;
2558*4882a593Smuzhiyun } fc_port_t;
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun enum {
2561*4882a593Smuzhiyun 	FC4_PRIORITY_NVME = 1,
2562*4882a593Smuzhiyun 	FC4_PRIORITY_FCP  = 2,
2563*4882a593Smuzhiyun };
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun #define QLA_FCPORT_SCAN		1
2566*4882a593Smuzhiyun #define QLA_FCPORT_FOUND	2
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun struct event_arg {
2569*4882a593Smuzhiyun 	fc_port_t		*fcport;
2570*4882a593Smuzhiyun 	srb_t			*sp;
2571*4882a593Smuzhiyun 	port_id_t		id;
2572*4882a593Smuzhiyun 	u16			data[2], rc;
2573*4882a593Smuzhiyun 	u8			port_name[WWN_SIZE];
2574*4882a593Smuzhiyun 	u32			iop[2];
2575*4882a593Smuzhiyun };
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun #include "qla_mr.h"
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun /*
2580*4882a593Smuzhiyun  * Fibre channel port/lun states.
2581*4882a593Smuzhiyun  */
2582*4882a593Smuzhiyun #define FCS_UNCONFIGURED	1
2583*4882a593Smuzhiyun #define FCS_DEVICE_DEAD		2
2584*4882a593Smuzhiyun #define FCS_DEVICE_LOST		3
2585*4882a593Smuzhiyun #define FCS_ONLINE		4
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun extern const char *const port_state_str[5];
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun static const char * const port_dstate_str[] = {
2590*4882a593Smuzhiyun 	"DELETED",
2591*4882a593Smuzhiyun 	"GNN_ID",
2592*4882a593Smuzhiyun 	"GNL",
2593*4882a593Smuzhiyun 	"LOGIN_PEND",
2594*4882a593Smuzhiyun 	"LOGIN_FAILED",
2595*4882a593Smuzhiyun 	"GPDB",
2596*4882a593Smuzhiyun 	"UPD_FCPORT",
2597*4882a593Smuzhiyun 	"LOGIN_COMPLETE",
2598*4882a593Smuzhiyun 	"ADISC",
2599*4882a593Smuzhiyun 	"DELETE_PEND"
2600*4882a593Smuzhiyun };
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun /*
2603*4882a593Smuzhiyun  * FC port flags.
2604*4882a593Smuzhiyun  */
2605*4882a593Smuzhiyun #define FCF_FABRIC_DEVICE	BIT_0
2606*4882a593Smuzhiyun #define FCF_LOGIN_NEEDED	BIT_1
2607*4882a593Smuzhiyun #define FCF_FCP2_DEVICE		BIT_2
2608*4882a593Smuzhiyun #define FCF_ASYNC_SENT		BIT_3
2609*4882a593Smuzhiyun #define FCF_CONF_COMP_SUPPORTED BIT_4
2610*4882a593Smuzhiyun #define FCF_ASYNC_ACTIVE	BIT_5
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun /* No loop ID flag. */
2613*4882a593Smuzhiyun #define FC_NO_LOOP_ID		0x1000
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun /*
2616*4882a593Smuzhiyun  * FC-CT interface
2617*4882a593Smuzhiyun  *
2618*4882a593Smuzhiyun  * NOTE: All structures are big-endian in form.
2619*4882a593Smuzhiyun  */
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun #define CT_REJECT_RESPONSE	0x8001
2622*4882a593Smuzhiyun #define CT_ACCEPT_RESPONSE	0x8002
2623*4882a593Smuzhiyun #define CT_REASON_INVALID_COMMAND_CODE		0x01
2624*4882a593Smuzhiyun #define CT_REASON_CANNOT_PERFORM		0x09
2625*4882a593Smuzhiyun #define CT_REASON_COMMAND_UNSUPPORTED		0x0b
2626*4882a593Smuzhiyun #define CT_EXPL_ALREADY_REGISTERED		0x10
2627*4882a593Smuzhiyun #define CT_EXPL_HBA_ATTR_NOT_REGISTERED		0x11
2628*4882a593Smuzhiyun #define CT_EXPL_MULTIPLE_HBA_ATTR		0x12
2629*4882a593Smuzhiyun #define CT_EXPL_INVALID_HBA_BLOCK_LENGTH	0x13
2630*4882a593Smuzhiyun #define CT_EXPL_MISSING_REQ_HBA_ATTR		0x14
2631*4882a593Smuzhiyun #define CT_EXPL_PORT_NOT_REGISTERED_		0x15
2632*4882a593Smuzhiyun #define CT_EXPL_MISSING_HBA_ID_PORT_LIST	0x16
2633*4882a593Smuzhiyun #define CT_EXPL_HBA_NOT_REGISTERED		0x17
2634*4882a593Smuzhiyun #define CT_EXPL_PORT_ATTR_NOT_REGISTERED	0x20
2635*4882a593Smuzhiyun #define CT_EXPL_PORT_NOT_REGISTERED		0x21
2636*4882a593Smuzhiyun #define CT_EXPL_MULTIPLE_PORT_ATTR		0x22
2637*4882a593Smuzhiyun #define CT_EXPL_INVALID_PORT_BLOCK_LENGTH	0x23
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun #define NS_N_PORT_TYPE	0x01
2640*4882a593Smuzhiyun #define NS_NL_PORT_TYPE	0x02
2641*4882a593Smuzhiyun #define NS_NX_PORT_TYPE	0x7F
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun #define	GA_NXT_CMD	0x100
2644*4882a593Smuzhiyun #define	GA_NXT_REQ_SIZE	(16 + 4)
2645*4882a593Smuzhiyun #define	GA_NXT_RSP_SIZE	(16 + 620)
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun #define	GPN_FT_CMD	0x172
2648*4882a593Smuzhiyun #define	GPN_FT_REQ_SIZE	(16 + 4)
2649*4882a593Smuzhiyun #define	GNN_FT_CMD	0x173
2650*4882a593Smuzhiyun #define	GNN_FT_REQ_SIZE	(16 + 4)
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun #define	GID_PT_CMD	0x1A1
2653*4882a593Smuzhiyun #define	GID_PT_REQ_SIZE	(16 + 4)
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun #define	GPN_ID_CMD	0x112
2656*4882a593Smuzhiyun #define	GPN_ID_REQ_SIZE	(16 + 4)
2657*4882a593Smuzhiyun #define	GPN_ID_RSP_SIZE	(16 + 8)
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun #define	GNN_ID_CMD	0x113
2660*4882a593Smuzhiyun #define	GNN_ID_REQ_SIZE	(16 + 4)
2661*4882a593Smuzhiyun #define	GNN_ID_RSP_SIZE	(16 + 8)
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun #define	GFT_ID_CMD	0x117
2664*4882a593Smuzhiyun #define	GFT_ID_REQ_SIZE	(16 + 4)
2665*4882a593Smuzhiyun #define	GFT_ID_RSP_SIZE	(16 + 32)
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun #define GID_PN_CMD 0x121
2668*4882a593Smuzhiyun #define GID_PN_REQ_SIZE (16 + 8)
2669*4882a593Smuzhiyun #define GID_PN_RSP_SIZE (16 + 4)
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun #define	RFT_ID_CMD	0x217
2672*4882a593Smuzhiyun #define	RFT_ID_REQ_SIZE	(16 + 4 + 32)
2673*4882a593Smuzhiyun #define	RFT_ID_RSP_SIZE	16
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun #define	RFF_ID_CMD	0x21F
2676*4882a593Smuzhiyun #define	RFF_ID_REQ_SIZE	(16 + 4 + 2 + 1 + 1)
2677*4882a593Smuzhiyun #define	RFF_ID_RSP_SIZE	16
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun #define	RNN_ID_CMD	0x213
2680*4882a593Smuzhiyun #define	RNN_ID_REQ_SIZE	(16 + 4 + 8)
2681*4882a593Smuzhiyun #define	RNN_ID_RSP_SIZE	16
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun #define	RSNN_NN_CMD	 0x239
2684*4882a593Smuzhiyun #define	RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2685*4882a593Smuzhiyun #define	RSNN_NN_RSP_SIZE 16
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun #define	GFPN_ID_CMD	0x11C
2688*4882a593Smuzhiyun #define	GFPN_ID_REQ_SIZE (16 + 4)
2689*4882a593Smuzhiyun #define	GFPN_ID_RSP_SIZE (16 + 8)
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun #define	GPSC_CMD	0x127
2692*4882a593Smuzhiyun #define	GPSC_REQ_SIZE	(16 + 8)
2693*4882a593Smuzhiyun #define	GPSC_RSP_SIZE	(16 + 2 + 2)
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun #define GFF_ID_CMD	0x011F
2696*4882a593Smuzhiyun #define GFF_ID_REQ_SIZE	(16 + 4)
2697*4882a593Smuzhiyun #define GFF_ID_RSP_SIZE (16 + 128)
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun /*
2700*4882a593Smuzhiyun  * FDMI HBA attribute types.
2701*4882a593Smuzhiyun  */
2702*4882a593Smuzhiyun #define FDMI1_HBA_ATTR_COUNT			9
2703*4882a593Smuzhiyun #define FDMI2_HBA_ATTR_COUNT			17
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun #define FDMI_HBA_NODE_NAME			0x1
2706*4882a593Smuzhiyun #define FDMI_HBA_MANUFACTURER			0x2
2707*4882a593Smuzhiyun #define FDMI_HBA_SERIAL_NUMBER			0x3
2708*4882a593Smuzhiyun #define FDMI_HBA_MODEL				0x4
2709*4882a593Smuzhiyun #define FDMI_HBA_MODEL_DESCRIPTION		0x5
2710*4882a593Smuzhiyun #define FDMI_HBA_HARDWARE_VERSION		0x6
2711*4882a593Smuzhiyun #define FDMI_HBA_DRIVER_VERSION			0x7
2712*4882a593Smuzhiyun #define FDMI_HBA_OPTION_ROM_VERSION		0x8
2713*4882a593Smuzhiyun #define FDMI_HBA_FIRMWARE_VERSION		0x9
2714*4882a593Smuzhiyun #define FDMI_HBA_OS_NAME_AND_VERSION		0xa
2715*4882a593Smuzhiyun #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH	0xb
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun #define FDMI_HBA_NODE_SYMBOLIC_NAME		0xc
2718*4882a593Smuzhiyun #define FDMI_HBA_VENDOR_SPECIFIC_INFO		0xd
2719*4882a593Smuzhiyun #define FDMI_HBA_NUM_PORTS			0xe
2720*4882a593Smuzhiyun #define FDMI_HBA_FABRIC_NAME			0xf
2721*4882a593Smuzhiyun #define FDMI_HBA_BOOT_BIOS_NAME			0x10
2722*4882a593Smuzhiyun #define FDMI_HBA_VENDOR_IDENTIFIER		0xe0
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun struct ct_fdmi_hba_attr {
2725*4882a593Smuzhiyun 	__be16	type;
2726*4882a593Smuzhiyun 	__be16	len;
2727*4882a593Smuzhiyun 	union {
2728*4882a593Smuzhiyun 		uint8_t node_name[WWN_SIZE];
2729*4882a593Smuzhiyun 		uint8_t manufacturer[64];
2730*4882a593Smuzhiyun 		uint8_t serial_num[32];
2731*4882a593Smuzhiyun 		uint8_t model[16+1];
2732*4882a593Smuzhiyun 		uint8_t model_desc[80];
2733*4882a593Smuzhiyun 		uint8_t hw_version[32];
2734*4882a593Smuzhiyun 		uint8_t driver_version[32];
2735*4882a593Smuzhiyun 		uint8_t orom_version[16];
2736*4882a593Smuzhiyun 		uint8_t fw_version[32];
2737*4882a593Smuzhiyun 		uint8_t os_version[128];
2738*4882a593Smuzhiyun 		__be32	 max_ct_len;
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 		uint8_t sym_name[256];
2741*4882a593Smuzhiyun 		__be32	 vendor_specific_info;
2742*4882a593Smuzhiyun 		__be32	 num_ports;
2743*4882a593Smuzhiyun 		uint8_t fabric_name[WWN_SIZE];
2744*4882a593Smuzhiyun 		uint8_t bios_name[32];
2745*4882a593Smuzhiyun 		uint8_t vendor_identifier[8];
2746*4882a593Smuzhiyun 	} a;
2747*4882a593Smuzhiyun };
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun struct ct_fdmi1_hba_attributes {
2750*4882a593Smuzhiyun 	__be32	count;
2751*4882a593Smuzhiyun 	struct ct_fdmi_hba_attr entry[FDMI1_HBA_ATTR_COUNT];
2752*4882a593Smuzhiyun };
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun struct ct_fdmi2_hba_attributes {
2755*4882a593Smuzhiyun 	__be32	count;
2756*4882a593Smuzhiyun 	struct ct_fdmi_hba_attr entry[FDMI2_HBA_ATTR_COUNT];
2757*4882a593Smuzhiyun };
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun /*
2760*4882a593Smuzhiyun  * FDMI Port attribute types.
2761*4882a593Smuzhiyun  */
2762*4882a593Smuzhiyun #define FDMI1_PORT_ATTR_COUNT		6
2763*4882a593Smuzhiyun #define FDMI2_PORT_ATTR_COUNT		16
2764*4882a593Smuzhiyun #define FDMI2_SMARTSAN_PORT_ATTR_COUNT	23
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun #define FDMI_PORT_FC4_TYPES		0x1
2767*4882a593Smuzhiyun #define FDMI_PORT_SUPPORT_SPEED		0x2
2768*4882a593Smuzhiyun #define FDMI_PORT_CURRENT_SPEED		0x3
2769*4882a593Smuzhiyun #define FDMI_PORT_MAX_FRAME_SIZE	0x4
2770*4882a593Smuzhiyun #define FDMI_PORT_OS_DEVICE_NAME	0x5
2771*4882a593Smuzhiyun #define FDMI_PORT_HOST_NAME		0x6
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun #define FDMI_PORT_NODE_NAME		0x7
2774*4882a593Smuzhiyun #define FDMI_PORT_NAME			0x8
2775*4882a593Smuzhiyun #define FDMI_PORT_SYM_NAME		0x9
2776*4882a593Smuzhiyun #define FDMI_PORT_TYPE			0xa
2777*4882a593Smuzhiyun #define FDMI_PORT_SUPP_COS		0xb
2778*4882a593Smuzhiyun #define FDMI_PORT_FABRIC_NAME		0xc
2779*4882a593Smuzhiyun #define FDMI_PORT_FC4_TYPE		0xd
2780*4882a593Smuzhiyun #define FDMI_PORT_STATE			0x101
2781*4882a593Smuzhiyun #define FDMI_PORT_COUNT			0x102
2782*4882a593Smuzhiyun #define FDMI_PORT_IDENTIFIER		0x103
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun #define FDMI_SMARTSAN_SERVICE		0xF100
2785*4882a593Smuzhiyun #define FDMI_SMARTSAN_GUID		0xF101
2786*4882a593Smuzhiyun #define FDMI_SMARTSAN_VERSION		0xF102
2787*4882a593Smuzhiyun #define FDMI_SMARTSAN_PROD_NAME		0xF103
2788*4882a593Smuzhiyun #define FDMI_SMARTSAN_PORT_INFO		0xF104
2789*4882a593Smuzhiyun #define FDMI_SMARTSAN_QOS_SUPPORT	0xF105
2790*4882a593Smuzhiyun #define FDMI_SMARTSAN_SECURITY_SUPPORT	0xF106
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun #define FDMI_PORT_SPEED_1GB		0x1
2793*4882a593Smuzhiyun #define FDMI_PORT_SPEED_2GB		0x2
2794*4882a593Smuzhiyun #define FDMI_PORT_SPEED_10GB		0x4
2795*4882a593Smuzhiyun #define FDMI_PORT_SPEED_4GB		0x8
2796*4882a593Smuzhiyun #define FDMI_PORT_SPEED_8GB		0x10
2797*4882a593Smuzhiyun #define FDMI_PORT_SPEED_16GB		0x20
2798*4882a593Smuzhiyun #define FDMI_PORT_SPEED_32GB		0x40
2799*4882a593Smuzhiyun #define FDMI_PORT_SPEED_20GB		0x80
2800*4882a593Smuzhiyun #define FDMI_PORT_SPEED_40GB		0x100
2801*4882a593Smuzhiyun #define FDMI_PORT_SPEED_128GB		0x200
2802*4882a593Smuzhiyun #define FDMI_PORT_SPEED_64GB		0x400
2803*4882a593Smuzhiyun #define FDMI_PORT_SPEED_256GB		0x800
2804*4882a593Smuzhiyun #define FDMI_PORT_SPEED_UNKNOWN		0x8000
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun #define FC_CLASS_2	0x04
2807*4882a593Smuzhiyun #define FC_CLASS_3	0x08
2808*4882a593Smuzhiyun #define FC_CLASS_2_3	0x0C
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun struct ct_fdmi_port_attr {
2811*4882a593Smuzhiyun 	__be16	type;
2812*4882a593Smuzhiyun 	__be16	len;
2813*4882a593Smuzhiyun 	union {
2814*4882a593Smuzhiyun 		uint8_t fc4_types[32];
2815*4882a593Smuzhiyun 		__be32	sup_speed;
2816*4882a593Smuzhiyun 		__be32	cur_speed;
2817*4882a593Smuzhiyun 		__be32	max_frame_size;
2818*4882a593Smuzhiyun 		uint8_t os_dev_name[32];
2819*4882a593Smuzhiyun 		uint8_t host_name[256];
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 		uint8_t node_name[WWN_SIZE];
2822*4882a593Smuzhiyun 		uint8_t port_name[WWN_SIZE];
2823*4882a593Smuzhiyun 		uint8_t port_sym_name[128];
2824*4882a593Smuzhiyun 		__be32	port_type;
2825*4882a593Smuzhiyun 		__be32	port_supported_cos;
2826*4882a593Smuzhiyun 		uint8_t fabric_name[WWN_SIZE];
2827*4882a593Smuzhiyun 		uint8_t port_fc4_type[32];
2828*4882a593Smuzhiyun 		__be32	 port_state;
2829*4882a593Smuzhiyun 		__be32	 num_ports;
2830*4882a593Smuzhiyun 		__be32	 port_id;
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 		uint8_t smartsan_service[24];
2833*4882a593Smuzhiyun 		uint8_t smartsan_guid[16];
2834*4882a593Smuzhiyun 		uint8_t smartsan_version[24];
2835*4882a593Smuzhiyun 		uint8_t smartsan_prod_name[16];
2836*4882a593Smuzhiyun 		__be32	 smartsan_port_info;
2837*4882a593Smuzhiyun 		__be32	 smartsan_qos_support;
2838*4882a593Smuzhiyun 		__be32	 smartsan_security_support;
2839*4882a593Smuzhiyun 	} a;
2840*4882a593Smuzhiyun };
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun struct ct_fdmi1_port_attributes {
2843*4882a593Smuzhiyun 	__be32	 count;
2844*4882a593Smuzhiyun 	struct ct_fdmi_port_attr entry[FDMI1_PORT_ATTR_COUNT];
2845*4882a593Smuzhiyun };
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun struct ct_fdmi2_port_attributes {
2848*4882a593Smuzhiyun 	__be32	count;
2849*4882a593Smuzhiyun 	struct ct_fdmi_port_attr entry[FDMI2_PORT_ATTR_COUNT];
2850*4882a593Smuzhiyun };
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun #define FDMI_ATTR_TYPELEN(obj) \
2853*4882a593Smuzhiyun 	(sizeof((obj)->type) + sizeof((obj)->len))
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun #define FDMI_ATTR_ALIGNMENT(len) \
2856*4882a593Smuzhiyun 	(4 - ((len) & 3))
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun /* FDMI register call options */
2859*4882a593Smuzhiyun #define CALLOPT_FDMI1		0
2860*4882a593Smuzhiyun #define CALLOPT_FDMI2		1
2861*4882a593Smuzhiyun #define CALLOPT_FDMI2_SMARTSAN	2
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun /* FDMI definitions. */
2864*4882a593Smuzhiyun #define GRHL_CMD	0x100
2865*4882a593Smuzhiyun #define GHAT_CMD	0x101
2866*4882a593Smuzhiyun #define GRPL_CMD	0x102
2867*4882a593Smuzhiyun #define GPAT_CMD	0x110
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun #define RHBA_CMD	0x200
2870*4882a593Smuzhiyun #define RHBA_RSP_SIZE	16
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun #define RHAT_CMD	0x201
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun #define RPRT_CMD	0x210
2875*4882a593Smuzhiyun #define RPRT_RSP_SIZE	24
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun #define RPA_CMD		0x211
2878*4882a593Smuzhiyun #define RPA_RSP_SIZE	16
2879*4882a593Smuzhiyun #define SMARTSAN_RPA_RSP_SIZE	24
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun #define DHBA_CMD	0x300
2882*4882a593Smuzhiyun #define DHBA_REQ_SIZE	(16 + 8)
2883*4882a593Smuzhiyun #define DHBA_RSP_SIZE	16
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun #define DHAT_CMD	0x301
2886*4882a593Smuzhiyun #define DPRT_CMD	0x310
2887*4882a593Smuzhiyun #define DPA_CMD		0x311
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun /* CT command header -- request/response common fields */
2890*4882a593Smuzhiyun struct ct_cmd_hdr {
2891*4882a593Smuzhiyun 	uint8_t revision;
2892*4882a593Smuzhiyun 	uint8_t in_id[3];
2893*4882a593Smuzhiyun 	uint8_t gs_type;
2894*4882a593Smuzhiyun 	uint8_t gs_subtype;
2895*4882a593Smuzhiyun 	uint8_t options;
2896*4882a593Smuzhiyun 	uint8_t reserved;
2897*4882a593Smuzhiyun };
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun /* CT command request */
2900*4882a593Smuzhiyun struct ct_sns_req {
2901*4882a593Smuzhiyun 	struct ct_cmd_hdr header;
2902*4882a593Smuzhiyun 	__be16	command;
2903*4882a593Smuzhiyun 	__be16	max_rsp_size;
2904*4882a593Smuzhiyun 	uint8_t fragment_id;
2905*4882a593Smuzhiyun 	uint8_t reserved[3];
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 	union {
2908*4882a593Smuzhiyun 		/* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
2909*4882a593Smuzhiyun 		struct {
2910*4882a593Smuzhiyun 			uint8_t reserved;
2911*4882a593Smuzhiyun 			be_id_t port_id;
2912*4882a593Smuzhiyun 		} port_id;
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 		struct {
2915*4882a593Smuzhiyun 			uint8_t reserved;
2916*4882a593Smuzhiyun 			uint8_t domain;
2917*4882a593Smuzhiyun 			uint8_t area;
2918*4882a593Smuzhiyun 			uint8_t port_type;
2919*4882a593Smuzhiyun 		} gpn_ft;
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 		struct {
2922*4882a593Smuzhiyun 			uint8_t port_type;
2923*4882a593Smuzhiyun 			uint8_t domain;
2924*4882a593Smuzhiyun 			uint8_t area;
2925*4882a593Smuzhiyun 			uint8_t reserved;
2926*4882a593Smuzhiyun 		} gid_pt;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 		struct {
2929*4882a593Smuzhiyun 			uint8_t reserved;
2930*4882a593Smuzhiyun 			be_id_t port_id;
2931*4882a593Smuzhiyun 			uint8_t fc4_types[32];
2932*4882a593Smuzhiyun 		} rft_id;
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 		struct {
2935*4882a593Smuzhiyun 			uint8_t reserved;
2936*4882a593Smuzhiyun 			be_id_t port_id;
2937*4882a593Smuzhiyun 			uint16_t reserved2;
2938*4882a593Smuzhiyun 			uint8_t fc4_feature;
2939*4882a593Smuzhiyun 			uint8_t fc4_type;
2940*4882a593Smuzhiyun 		} rff_id;
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 		struct {
2943*4882a593Smuzhiyun 			uint8_t reserved;
2944*4882a593Smuzhiyun 			be_id_t port_id;
2945*4882a593Smuzhiyun 			uint8_t node_name[8];
2946*4882a593Smuzhiyun 		} rnn_id;
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 		struct {
2949*4882a593Smuzhiyun 			uint8_t node_name[8];
2950*4882a593Smuzhiyun 			uint8_t name_len;
2951*4882a593Smuzhiyun 			uint8_t sym_node_name[255];
2952*4882a593Smuzhiyun 		} rsnn_nn;
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun 		struct {
2955*4882a593Smuzhiyun 			uint8_t hba_identifier[8];
2956*4882a593Smuzhiyun 		} ghat;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 		struct {
2959*4882a593Smuzhiyun 			uint8_t hba_identifier[8];
2960*4882a593Smuzhiyun 			__be32	entry_count;
2961*4882a593Smuzhiyun 			uint8_t port_name[8];
2962*4882a593Smuzhiyun 			struct ct_fdmi2_hba_attributes attrs;
2963*4882a593Smuzhiyun 		} rhba;
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 		struct {
2966*4882a593Smuzhiyun 			uint8_t hba_identifier[8];
2967*4882a593Smuzhiyun 			struct ct_fdmi1_hba_attributes attrs;
2968*4882a593Smuzhiyun 		} rhat;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 		struct {
2971*4882a593Smuzhiyun 			uint8_t port_name[8];
2972*4882a593Smuzhiyun 			struct ct_fdmi2_port_attributes attrs;
2973*4882a593Smuzhiyun 		} rpa;
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 		struct {
2976*4882a593Smuzhiyun 			uint8_t hba_identifier[8];
2977*4882a593Smuzhiyun 			uint8_t port_name[8];
2978*4882a593Smuzhiyun 			struct ct_fdmi2_port_attributes attrs;
2979*4882a593Smuzhiyun 		} rprt;
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 		struct {
2982*4882a593Smuzhiyun 			uint8_t port_name[8];
2983*4882a593Smuzhiyun 		} dhba;
2984*4882a593Smuzhiyun 
2985*4882a593Smuzhiyun 		struct {
2986*4882a593Smuzhiyun 			uint8_t port_name[8];
2987*4882a593Smuzhiyun 		} dhat;
2988*4882a593Smuzhiyun 
2989*4882a593Smuzhiyun 		struct {
2990*4882a593Smuzhiyun 			uint8_t port_name[8];
2991*4882a593Smuzhiyun 		} dprt;
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun 		struct {
2994*4882a593Smuzhiyun 			uint8_t port_name[8];
2995*4882a593Smuzhiyun 		} dpa;
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 		struct {
2998*4882a593Smuzhiyun 			uint8_t port_name[8];
2999*4882a593Smuzhiyun 		} gpsc;
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 		struct {
3002*4882a593Smuzhiyun 			uint8_t reserved;
3003*4882a593Smuzhiyun 			uint8_t port_id[3];
3004*4882a593Smuzhiyun 		} gff_id;
3005*4882a593Smuzhiyun 
3006*4882a593Smuzhiyun 		struct {
3007*4882a593Smuzhiyun 			uint8_t port_name[8];
3008*4882a593Smuzhiyun 		} gid_pn;
3009*4882a593Smuzhiyun 	} req;
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun /* CT command response header */
3013*4882a593Smuzhiyun struct ct_rsp_hdr {
3014*4882a593Smuzhiyun 	struct ct_cmd_hdr header;
3015*4882a593Smuzhiyun 	__be16	response;
3016*4882a593Smuzhiyun 	uint16_t residual;
3017*4882a593Smuzhiyun 	uint8_t fragment_id;
3018*4882a593Smuzhiyun 	uint8_t reason_code;
3019*4882a593Smuzhiyun 	uint8_t explanation_code;
3020*4882a593Smuzhiyun 	uint8_t vendor_unique;
3021*4882a593Smuzhiyun };
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun struct ct_sns_gid_pt_data {
3024*4882a593Smuzhiyun 	uint8_t control_byte;
3025*4882a593Smuzhiyun 	be_id_t port_id;
3026*4882a593Smuzhiyun };
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun /* It's the same for both GPN_FT and GNN_FT */
3029*4882a593Smuzhiyun struct ct_sns_gpnft_rsp {
3030*4882a593Smuzhiyun 	struct {
3031*4882a593Smuzhiyun 		struct ct_cmd_hdr header;
3032*4882a593Smuzhiyun 		uint16_t response;
3033*4882a593Smuzhiyun 		uint16_t residual;
3034*4882a593Smuzhiyun 		uint8_t fragment_id;
3035*4882a593Smuzhiyun 		uint8_t reason_code;
3036*4882a593Smuzhiyun 		uint8_t explanation_code;
3037*4882a593Smuzhiyun 		uint8_t vendor_unique;
3038*4882a593Smuzhiyun 	};
3039*4882a593Smuzhiyun 	/* Assume the largest number of targets for the union */
3040*4882a593Smuzhiyun 	struct ct_sns_gpn_ft_data {
3041*4882a593Smuzhiyun 		u8 control_byte;
3042*4882a593Smuzhiyun 		u8 port_id[3];
3043*4882a593Smuzhiyun 		u32 reserved;
3044*4882a593Smuzhiyun 		u8 port_name[8];
3045*4882a593Smuzhiyun 	} entries[1];
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun /* CT command response */
3049*4882a593Smuzhiyun struct ct_sns_rsp {
3050*4882a593Smuzhiyun 	struct ct_rsp_hdr header;
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	union {
3053*4882a593Smuzhiyun 		struct {
3054*4882a593Smuzhiyun 			uint8_t port_type;
3055*4882a593Smuzhiyun 			be_id_t port_id;
3056*4882a593Smuzhiyun 			uint8_t port_name[8];
3057*4882a593Smuzhiyun 			uint8_t sym_port_name_len;
3058*4882a593Smuzhiyun 			uint8_t sym_port_name[255];
3059*4882a593Smuzhiyun 			uint8_t node_name[8];
3060*4882a593Smuzhiyun 			uint8_t sym_node_name_len;
3061*4882a593Smuzhiyun 			uint8_t sym_node_name[255];
3062*4882a593Smuzhiyun 			uint8_t init_proc_assoc[8];
3063*4882a593Smuzhiyun 			uint8_t node_ip_addr[16];
3064*4882a593Smuzhiyun 			uint8_t class_of_service[4];
3065*4882a593Smuzhiyun 			uint8_t fc4_types[32];
3066*4882a593Smuzhiyun 			uint8_t ip_address[16];
3067*4882a593Smuzhiyun 			uint8_t fabric_port_name[8];
3068*4882a593Smuzhiyun 			uint8_t reserved;
3069*4882a593Smuzhiyun 			uint8_t hard_address[3];
3070*4882a593Smuzhiyun 		} ga_nxt;
3071*4882a593Smuzhiyun 
3072*4882a593Smuzhiyun 		struct {
3073*4882a593Smuzhiyun 			/* Assume the largest number of targets for the union */
3074*4882a593Smuzhiyun 			struct ct_sns_gid_pt_data
3075*4882a593Smuzhiyun 			    entries[MAX_FIBRE_DEVICES_MAX];
3076*4882a593Smuzhiyun 		} gid_pt;
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 		struct {
3079*4882a593Smuzhiyun 			uint8_t port_name[8];
3080*4882a593Smuzhiyun 		} gpn_id;
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 		struct {
3083*4882a593Smuzhiyun 			uint8_t node_name[8];
3084*4882a593Smuzhiyun 		} gnn_id;
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 		struct {
3087*4882a593Smuzhiyun 			uint8_t fc4_types[32];
3088*4882a593Smuzhiyun 		} gft_id;
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 		struct {
3091*4882a593Smuzhiyun 			uint32_t entry_count;
3092*4882a593Smuzhiyun 			uint8_t port_name[8];
3093*4882a593Smuzhiyun 			struct ct_fdmi1_hba_attributes attrs;
3094*4882a593Smuzhiyun 		} ghat;
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 		struct {
3097*4882a593Smuzhiyun 			uint8_t port_name[8];
3098*4882a593Smuzhiyun 		} gfpn_id;
3099*4882a593Smuzhiyun 
3100*4882a593Smuzhiyun 		struct {
3101*4882a593Smuzhiyun 			__be16	speeds;
3102*4882a593Smuzhiyun 			__be16	speed;
3103*4882a593Smuzhiyun 		} gpsc;
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun #define GFF_FCP_SCSI_OFFSET	7
3106*4882a593Smuzhiyun #define GFF_NVME_OFFSET		23 /* type = 28h */
3107*4882a593Smuzhiyun 		struct {
3108*4882a593Smuzhiyun 			uint8_t fc4_features[128];
3109*4882a593Smuzhiyun 		} gff_id;
3110*4882a593Smuzhiyun 		struct {
3111*4882a593Smuzhiyun 			uint8_t reserved;
3112*4882a593Smuzhiyun 			uint8_t port_id[3];
3113*4882a593Smuzhiyun 		} gid_pn;
3114*4882a593Smuzhiyun 	} rsp;
3115*4882a593Smuzhiyun };
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun struct ct_sns_pkt {
3118*4882a593Smuzhiyun 	union {
3119*4882a593Smuzhiyun 		struct ct_sns_req req;
3120*4882a593Smuzhiyun 		struct ct_sns_rsp rsp;
3121*4882a593Smuzhiyun 	} p;
3122*4882a593Smuzhiyun };
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun struct ct_sns_gpnft_pkt {
3125*4882a593Smuzhiyun 	union {
3126*4882a593Smuzhiyun 		struct ct_sns_req req;
3127*4882a593Smuzhiyun 		struct ct_sns_gpnft_rsp rsp;
3128*4882a593Smuzhiyun 	} p;
3129*4882a593Smuzhiyun };
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun enum scan_flags_t {
3132*4882a593Smuzhiyun 	SF_SCANNING = BIT_0,
3133*4882a593Smuzhiyun 	SF_QUEUED = BIT_1,
3134*4882a593Smuzhiyun };
3135*4882a593Smuzhiyun 
3136*4882a593Smuzhiyun enum fc4type_t {
3137*4882a593Smuzhiyun 	FS_FC4TYPE_FCP	= BIT_0,
3138*4882a593Smuzhiyun 	FS_FC4TYPE_NVME	= BIT_1,
3139*4882a593Smuzhiyun 	FS_FCP_IS_N2N = BIT_7,
3140*4882a593Smuzhiyun };
3141*4882a593Smuzhiyun 
3142*4882a593Smuzhiyun struct fab_scan_rp {
3143*4882a593Smuzhiyun 	port_id_t id;
3144*4882a593Smuzhiyun 	enum fc4type_t fc4type;
3145*4882a593Smuzhiyun 	u8 port_name[8];
3146*4882a593Smuzhiyun 	u8 node_name[8];
3147*4882a593Smuzhiyun };
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun struct fab_scan {
3150*4882a593Smuzhiyun 	struct fab_scan_rp *l;
3151*4882a593Smuzhiyun 	u32 size;
3152*4882a593Smuzhiyun 	u16 scan_retry;
3153*4882a593Smuzhiyun #define MAX_SCAN_RETRIES 5
3154*4882a593Smuzhiyun 	enum scan_flags_t scan_flags;
3155*4882a593Smuzhiyun 	struct delayed_work scan_work;
3156*4882a593Smuzhiyun };
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun /*
3159*4882a593Smuzhiyun  * SNS command structures -- for 2200 compatibility.
3160*4882a593Smuzhiyun  */
3161*4882a593Smuzhiyun #define	RFT_ID_SNS_SCMD_LEN	22
3162*4882a593Smuzhiyun #define	RFT_ID_SNS_CMD_SIZE	60
3163*4882a593Smuzhiyun #define	RFT_ID_SNS_DATA_SIZE	16
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun #define	RNN_ID_SNS_SCMD_LEN	10
3166*4882a593Smuzhiyun #define	RNN_ID_SNS_CMD_SIZE	36
3167*4882a593Smuzhiyun #define	RNN_ID_SNS_DATA_SIZE	16
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun #define	GA_NXT_SNS_SCMD_LEN	6
3170*4882a593Smuzhiyun #define	GA_NXT_SNS_CMD_SIZE	28
3171*4882a593Smuzhiyun #define	GA_NXT_SNS_DATA_SIZE	(620 + 16)
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun #define	GID_PT_SNS_SCMD_LEN	6
3174*4882a593Smuzhiyun #define	GID_PT_SNS_CMD_SIZE	28
3175*4882a593Smuzhiyun /*
3176*4882a593Smuzhiyun  * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3177*4882a593Smuzhiyun  * adapters.
3178*4882a593Smuzhiyun  */
3179*4882a593Smuzhiyun #define	GID_PT_SNS_DATA_SIZE	(MAX_FIBRE_DEVICES_2100 * 4 + 16)
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun #define	GPN_ID_SNS_SCMD_LEN	6
3182*4882a593Smuzhiyun #define	GPN_ID_SNS_CMD_SIZE	28
3183*4882a593Smuzhiyun #define	GPN_ID_SNS_DATA_SIZE	(8 + 16)
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun #define	GNN_ID_SNS_SCMD_LEN	6
3186*4882a593Smuzhiyun #define	GNN_ID_SNS_CMD_SIZE	28
3187*4882a593Smuzhiyun #define	GNN_ID_SNS_DATA_SIZE	(8 + 16)
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun struct sns_cmd_pkt {
3190*4882a593Smuzhiyun 	union {
3191*4882a593Smuzhiyun 		struct {
3192*4882a593Smuzhiyun 			__le16	buffer_length;
3193*4882a593Smuzhiyun 			__le16	reserved_1;
3194*4882a593Smuzhiyun 			__le64	buffer_address __packed;
3195*4882a593Smuzhiyun 			__le16	subcommand_length;
3196*4882a593Smuzhiyun 			__le16	reserved_2;
3197*4882a593Smuzhiyun 			__le16	subcommand;
3198*4882a593Smuzhiyun 			__le16	size;
3199*4882a593Smuzhiyun 			uint32_t reserved_3;
3200*4882a593Smuzhiyun 			uint8_t param[36];
3201*4882a593Smuzhiyun 		} cmd;
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 		uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3204*4882a593Smuzhiyun 		uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3205*4882a593Smuzhiyun 		uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3206*4882a593Smuzhiyun 		uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3207*4882a593Smuzhiyun 		uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3208*4882a593Smuzhiyun 		uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3209*4882a593Smuzhiyun 	} p;
3210*4882a593Smuzhiyun };
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun struct fw_blob {
3213*4882a593Smuzhiyun 	char *name;
3214*4882a593Smuzhiyun 	uint32_t segs[4];
3215*4882a593Smuzhiyun 	const struct firmware *fw;
3216*4882a593Smuzhiyun };
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun /* Return data from MBC_GET_ID_LIST call. */
3219*4882a593Smuzhiyun struct gid_list_info {
3220*4882a593Smuzhiyun 	uint8_t	al_pa;
3221*4882a593Smuzhiyun 	uint8_t	area;
3222*4882a593Smuzhiyun 	uint8_t	domain;
3223*4882a593Smuzhiyun 	uint8_t	loop_id_2100;	/* ISP2100/ISP2200 -- 4 bytes. */
3224*4882a593Smuzhiyun 	__le16	loop_id;	/* ISP23XX         -- 6 bytes. */
3225*4882a593Smuzhiyun 	uint16_t reserved_1;	/* ISP24XX         -- 8 bytes. */
3226*4882a593Smuzhiyun };
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun /* NPIV */
3229*4882a593Smuzhiyun typedef struct vport_info {
3230*4882a593Smuzhiyun 	uint8_t		port_name[WWN_SIZE];
3231*4882a593Smuzhiyun 	uint8_t		node_name[WWN_SIZE];
3232*4882a593Smuzhiyun 	int		vp_id;
3233*4882a593Smuzhiyun 	uint16_t	loop_id;
3234*4882a593Smuzhiyun 	unsigned long	host_no;
3235*4882a593Smuzhiyun 	uint8_t		port_id[3];
3236*4882a593Smuzhiyun 	int		loop_state;
3237*4882a593Smuzhiyun } vport_info_t;
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun typedef struct vport_params {
3240*4882a593Smuzhiyun 	uint8_t 	port_name[WWN_SIZE];
3241*4882a593Smuzhiyun 	uint8_t 	node_name[WWN_SIZE];
3242*4882a593Smuzhiyun 	uint32_t 	options;
3243*4882a593Smuzhiyun #define	VP_OPTS_RETRY_ENABLE	BIT_0
3244*4882a593Smuzhiyun #define	VP_OPTS_VP_DISABLE	BIT_1
3245*4882a593Smuzhiyun } vport_params_t;
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun /* NPIV - return codes of VP create and modify */
3248*4882a593Smuzhiyun #define VP_RET_CODE_OK			0
3249*4882a593Smuzhiyun #define VP_RET_CODE_FATAL		1
3250*4882a593Smuzhiyun #define VP_RET_CODE_WRONG_ID		2
3251*4882a593Smuzhiyun #define VP_RET_CODE_WWPN		3
3252*4882a593Smuzhiyun #define VP_RET_CODE_RESOURCES		4
3253*4882a593Smuzhiyun #define VP_RET_CODE_NO_MEM		5
3254*4882a593Smuzhiyun #define VP_RET_CODE_NOT_FOUND		6
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun struct qla_hw_data;
3257*4882a593Smuzhiyun struct rsp_que;
3258*4882a593Smuzhiyun /*
3259*4882a593Smuzhiyun  * ISP operations
3260*4882a593Smuzhiyun  */
3261*4882a593Smuzhiyun struct isp_operations {
3262*4882a593Smuzhiyun 
3263*4882a593Smuzhiyun 	int (*pci_config) (struct scsi_qla_host *);
3264*4882a593Smuzhiyun 	int (*reset_chip)(struct scsi_qla_host *);
3265*4882a593Smuzhiyun 	int (*chip_diag) (struct scsi_qla_host *);
3266*4882a593Smuzhiyun 	void (*config_rings) (struct scsi_qla_host *);
3267*4882a593Smuzhiyun 	int (*reset_adapter)(struct scsi_qla_host *);
3268*4882a593Smuzhiyun 	int (*nvram_config) (struct scsi_qla_host *);
3269*4882a593Smuzhiyun 	void (*update_fw_options) (struct scsi_qla_host *);
3270*4882a593Smuzhiyun 	int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun 	char * (*pci_info_str)(struct scsi_qla_host *, char *, size_t);
3273*4882a593Smuzhiyun 	char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	irq_handler_t intr_handler;
3276*4882a593Smuzhiyun 	void (*enable_intrs) (struct qla_hw_data *);
3277*4882a593Smuzhiyun 	void (*disable_intrs) (struct qla_hw_data *);
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 	int (*abort_command) (srb_t *);
3280*4882a593Smuzhiyun 	int (*target_reset) (struct fc_port *, uint64_t, int);
3281*4882a593Smuzhiyun 	int (*lun_reset) (struct fc_port *, uint64_t, int);
3282*4882a593Smuzhiyun 	int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3283*4882a593Smuzhiyun 		uint8_t, uint8_t, uint16_t *, uint8_t);
3284*4882a593Smuzhiyun 	int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3285*4882a593Smuzhiyun 	    uint8_t, uint8_t);
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 	uint16_t (*calc_req_entries) (uint16_t);
3288*4882a593Smuzhiyun 	void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
3289*4882a593Smuzhiyun 	void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3290*4882a593Smuzhiyun 	void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
3291*4882a593Smuzhiyun 	    uint32_t);
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 	uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
3294*4882a593Smuzhiyun 		uint32_t, uint32_t);
3295*4882a593Smuzhiyun 	int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
3296*4882a593Smuzhiyun 		uint32_t);
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 	void (*fw_dump)(struct scsi_qla_host *vha);
3299*4882a593Smuzhiyun 	void (*mpi_fw_dump)(struct scsi_qla_host *, int);
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	int (*beacon_on) (struct scsi_qla_host *);
3302*4882a593Smuzhiyun 	int (*beacon_off) (struct scsi_qla_host *);
3303*4882a593Smuzhiyun 	void (*beacon_blink) (struct scsi_qla_host *);
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	void *(*read_optrom)(struct scsi_qla_host *, void *,
3306*4882a593Smuzhiyun 		uint32_t, uint32_t);
3307*4882a593Smuzhiyun 	int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
3308*4882a593Smuzhiyun 		uint32_t);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	int (*get_flash_version) (struct scsi_qla_host *, void *);
3311*4882a593Smuzhiyun 	int (*start_scsi) (srb_t *);
3312*4882a593Smuzhiyun 	int (*start_scsi_mq) (srb_t *);
3313*4882a593Smuzhiyun 	int (*abort_isp) (struct scsi_qla_host *);
3314*4882a593Smuzhiyun 	int (*iospace_config)(struct qla_hw_data *);
3315*4882a593Smuzhiyun 	int (*initialize_adapter)(struct scsi_qla_host *);
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun /* MSI-X Support *************************************************************/
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun #define QLA_MSIX_CHIP_REV_24XX	3
3321*4882a593Smuzhiyun #define QLA_MSIX_FW_MODE(m)	(((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3322*4882a593Smuzhiyun #define QLA_MSIX_FW_MODE_1(m)	(QLA_MSIX_FW_MODE(m) == 1)
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun #define QLA_BASE_VECTORS	2 /* default + RSP */
3325*4882a593Smuzhiyun #define QLA_MSIX_RSP_Q			0x01
3326*4882a593Smuzhiyun #define QLA_ATIO_VECTOR		0x02
3327*4882a593Smuzhiyun #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q	0x03
3328*4882a593Smuzhiyun #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q_HS	0x04
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun #define QLA_MIDX_DEFAULT	0
3331*4882a593Smuzhiyun #define QLA_MIDX_RSP_Q		1
3332*4882a593Smuzhiyun #define QLA_PCI_MSIX_CONTROL	0xa2
3333*4882a593Smuzhiyun #define QLA_83XX_PCI_MSIX_CONTROL	0x92
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun struct scsi_qla_host;
3336*4882a593Smuzhiyun 
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun #define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun struct qla_msix_entry {
3341*4882a593Smuzhiyun 	int have_irq;
3342*4882a593Smuzhiyun 	int in_use;
3343*4882a593Smuzhiyun 	uint32_t vector;
3344*4882a593Smuzhiyun 	uint16_t entry;
3345*4882a593Smuzhiyun 	char name[30];
3346*4882a593Smuzhiyun 	void *handle;
3347*4882a593Smuzhiyun 	int cpuid;
3348*4882a593Smuzhiyun };
3349*4882a593Smuzhiyun 
3350*4882a593Smuzhiyun #define	WATCH_INTERVAL		1       /* number of seconds */
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun /* Work events.  */
3353*4882a593Smuzhiyun enum qla_work_type {
3354*4882a593Smuzhiyun 	QLA_EVT_AEN,
3355*4882a593Smuzhiyun 	QLA_EVT_IDC_ACK,
3356*4882a593Smuzhiyun 	QLA_EVT_ASYNC_LOGIN,
3357*4882a593Smuzhiyun 	QLA_EVT_ASYNC_LOGOUT,
3358*4882a593Smuzhiyun 	QLA_EVT_ASYNC_ADISC,
3359*4882a593Smuzhiyun 	QLA_EVT_UEVENT,
3360*4882a593Smuzhiyun 	QLA_EVT_AENFX,
3361*4882a593Smuzhiyun 	QLA_EVT_GPNID,
3362*4882a593Smuzhiyun 	QLA_EVT_UNMAP,
3363*4882a593Smuzhiyun 	QLA_EVT_NEW_SESS,
3364*4882a593Smuzhiyun 	QLA_EVT_GPDB,
3365*4882a593Smuzhiyun 	QLA_EVT_PRLI,
3366*4882a593Smuzhiyun 	QLA_EVT_GPSC,
3367*4882a593Smuzhiyun 	QLA_EVT_GNL,
3368*4882a593Smuzhiyun 	QLA_EVT_NACK,
3369*4882a593Smuzhiyun 	QLA_EVT_RELOGIN,
3370*4882a593Smuzhiyun 	QLA_EVT_ASYNC_PRLO,
3371*4882a593Smuzhiyun 	QLA_EVT_ASYNC_PRLO_DONE,
3372*4882a593Smuzhiyun 	QLA_EVT_GPNFT,
3373*4882a593Smuzhiyun 	QLA_EVT_GPNFT_DONE,
3374*4882a593Smuzhiyun 	QLA_EVT_GNNFT_DONE,
3375*4882a593Smuzhiyun 	QLA_EVT_GNNID,
3376*4882a593Smuzhiyun 	QLA_EVT_GFPNID,
3377*4882a593Smuzhiyun 	QLA_EVT_SP_RETRY,
3378*4882a593Smuzhiyun 	QLA_EVT_IIDMA,
3379*4882a593Smuzhiyun 	QLA_EVT_ELS_PLOGI,
3380*4882a593Smuzhiyun };
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun struct qla_work_evt {
3384*4882a593Smuzhiyun 	struct list_head	list;
3385*4882a593Smuzhiyun 	enum qla_work_type	type;
3386*4882a593Smuzhiyun 	u32			flags;
3387*4882a593Smuzhiyun #define QLA_EVT_FLAG_FREE	0x1
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun 	union {
3390*4882a593Smuzhiyun 		struct {
3391*4882a593Smuzhiyun 			enum fc_host_event_code code;
3392*4882a593Smuzhiyun 			u32 data;
3393*4882a593Smuzhiyun 		} aen;
3394*4882a593Smuzhiyun 		struct {
3395*4882a593Smuzhiyun #define QLA_IDC_ACK_REGS	7
3396*4882a593Smuzhiyun 			uint16_t mb[QLA_IDC_ACK_REGS];
3397*4882a593Smuzhiyun 		} idc_ack;
3398*4882a593Smuzhiyun 		struct {
3399*4882a593Smuzhiyun 			struct fc_port *fcport;
3400*4882a593Smuzhiyun #define QLA_LOGIO_LOGIN_RETRIED	BIT_0
3401*4882a593Smuzhiyun 			u16 data[2];
3402*4882a593Smuzhiyun 		} logio;
3403*4882a593Smuzhiyun 		struct {
3404*4882a593Smuzhiyun 			u32 code;
3405*4882a593Smuzhiyun #define QLA_UEVENT_CODE_FW_DUMP	0
3406*4882a593Smuzhiyun 		} uevent;
3407*4882a593Smuzhiyun 		struct {
3408*4882a593Smuzhiyun 			uint32_t        evtcode;
3409*4882a593Smuzhiyun 			uint32_t        mbx[8];
3410*4882a593Smuzhiyun 			uint32_t        count;
3411*4882a593Smuzhiyun 		} aenfx;
3412*4882a593Smuzhiyun 		struct {
3413*4882a593Smuzhiyun 			srb_t *sp;
3414*4882a593Smuzhiyun 		} iosb;
3415*4882a593Smuzhiyun 		struct {
3416*4882a593Smuzhiyun 			port_id_t id;
3417*4882a593Smuzhiyun 		} gpnid;
3418*4882a593Smuzhiyun 		struct {
3419*4882a593Smuzhiyun 			port_id_t id;
3420*4882a593Smuzhiyun 			u8 port_name[8];
3421*4882a593Smuzhiyun 			u8 node_name[8];
3422*4882a593Smuzhiyun 			void *pla;
3423*4882a593Smuzhiyun 			u8 fc4_type;
3424*4882a593Smuzhiyun 		} new_sess;
3425*4882a593Smuzhiyun 		struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3426*4882a593Smuzhiyun 			fc_port_t *fcport;
3427*4882a593Smuzhiyun 			u8 opt;
3428*4882a593Smuzhiyun 		} fcport;
3429*4882a593Smuzhiyun 		struct {
3430*4882a593Smuzhiyun 			fc_port_t *fcport;
3431*4882a593Smuzhiyun 			u8 iocb[IOCB_SIZE];
3432*4882a593Smuzhiyun 			int type;
3433*4882a593Smuzhiyun 		} nack;
3434*4882a593Smuzhiyun 		struct {
3435*4882a593Smuzhiyun 			u8 fc4_type;
3436*4882a593Smuzhiyun 			srb_t *sp;
3437*4882a593Smuzhiyun 		} gpnft;
3438*4882a593Smuzhiyun 	 } u;
3439*4882a593Smuzhiyun };
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun struct qla_chip_state_84xx {
3442*4882a593Smuzhiyun 	struct list_head list;
3443*4882a593Smuzhiyun 	struct kref kref;
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	void *bus;
3446*4882a593Smuzhiyun 	spinlock_t access_lock;
3447*4882a593Smuzhiyun 	struct mutex fw_update_mutex;
3448*4882a593Smuzhiyun 	uint32_t fw_update;
3449*4882a593Smuzhiyun 	uint32_t op_fw_version;
3450*4882a593Smuzhiyun 	uint32_t op_fw_size;
3451*4882a593Smuzhiyun 	uint32_t op_fw_seq_size;
3452*4882a593Smuzhiyun 	uint32_t diag_fw_version;
3453*4882a593Smuzhiyun 	uint32_t gold_fw_version;
3454*4882a593Smuzhiyun };
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun struct qla_dif_statistics {
3457*4882a593Smuzhiyun 	uint64_t dif_input_bytes;
3458*4882a593Smuzhiyun 	uint64_t dif_output_bytes;
3459*4882a593Smuzhiyun 	uint64_t dif_input_requests;
3460*4882a593Smuzhiyun 	uint64_t dif_output_requests;
3461*4882a593Smuzhiyun 	uint32_t dif_guard_err;
3462*4882a593Smuzhiyun 	uint32_t dif_ref_tag_err;
3463*4882a593Smuzhiyun 	uint32_t dif_app_tag_err;
3464*4882a593Smuzhiyun };
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun struct qla_statistics {
3467*4882a593Smuzhiyun 	uint32_t total_isp_aborts;
3468*4882a593Smuzhiyun 	uint64_t input_bytes;
3469*4882a593Smuzhiyun 	uint64_t output_bytes;
3470*4882a593Smuzhiyun 	uint64_t input_requests;
3471*4882a593Smuzhiyun 	uint64_t output_requests;
3472*4882a593Smuzhiyun 	uint32_t control_requests;
3473*4882a593Smuzhiyun 
3474*4882a593Smuzhiyun 	uint64_t jiffies_at_last_reset;
3475*4882a593Smuzhiyun 	uint32_t stat_max_pend_cmds;
3476*4882a593Smuzhiyun 	uint32_t stat_max_qfull_cmds_alloc;
3477*4882a593Smuzhiyun 	uint32_t stat_max_qfull_cmds_dropped;
3478*4882a593Smuzhiyun 
3479*4882a593Smuzhiyun 	struct qla_dif_statistics qla_dif_stats;
3480*4882a593Smuzhiyun };
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun struct bidi_statistics {
3483*4882a593Smuzhiyun 	unsigned long long io_count;
3484*4882a593Smuzhiyun 	unsigned long long transfer_bytes;
3485*4882a593Smuzhiyun };
3486*4882a593Smuzhiyun 
3487*4882a593Smuzhiyun struct qla_tc_param {
3488*4882a593Smuzhiyun 	struct scsi_qla_host *vha;
3489*4882a593Smuzhiyun 	uint32_t blk_sz;
3490*4882a593Smuzhiyun 	uint32_t bufflen;
3491*4882a593Smuzhiyun 	struct scatterlist *sg;
3492*4882a593Smuzhiyun 	struct scatterlist *prot_sg;
3493*4882a593Smuzhiyun 	struct crc_context *ctx;
3494*4882a593Smuzhiyun 	uint8_t *ctx_dsd_alloced;
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun /* Multi queue support */
3498*4882a593Smuzhiyun #define MBC_INITIALIZE_MULTIQ 0x1f
3499*4882a593Smuzhiyun #define QLA_QUE_PAGE 0X1000
3500*4882a593Smuzhiyun #define QLA_MQ_SIZE 32
3501*4882a593Smuzhiyun #define QLA_MAX_QUEUES 256
3502*4882a593Smuzhiyun #define ISP_QUE_REG(ha, id) \
3503*4882a593Smuzhiyun 	((ha->mqenable || IS_QLA83XX(ha) || \
3504*4882a593Smuzhiyun 	  IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
3505*4882a593Smuzhiyun 	 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3506*4882a593Smuzhiyun 	 ((void __iomem *)ha->iobase))
3507*4882a593Smuzhiyun #define QLA_REQ_QUE_ID(tag) \
3508*4882a593Smuzhiyun 	((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3509*4882a593Smuzhiyun #define QLA_DEFAULT_QUE_QOS 5
3510*4882a593Smuzhiyun #define QLA_PRECONFIG_VPORTS 32
3511*4882a593Smuzhiyun #define QLA_MAX_VPORTS_QLA24XX	128
3512*4882a593Smuzhiyun #define QLA_MAX_VPORTS_QLA25XX	256
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun struct qla_tgt_counters {
3515*4882a593Smuzhiyun 	uint64_t qla_core_sbt_cmd;
3516*4882a593Smuzhiyun 	uint64_t core_qla_que_buf;
3517*4882a593Smuzhiyun 	uint64_t qla_core_ret_ctio;
3518*4882a593Smuzhiyun 	uint64_t core_qla_snd_status;
3519*4882a593Smuzhiyun 	uint64_t qla_core_ret_sta_ctio;
3520*4882a593Smuzhiyun 	uint64_t core_qla_free_cmd;
3521*4882a593Smuzhiyun 	uint64_t num_q_full_sent;
3522*4882a593Smuzhiyun 	uint64_t num_alloc_iocb_failed;
3523*4882a593Smuzhiyun 	uint64_t num_term_xchg_sent;
3524*4882a593Smuzhiyun };
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun struct qla_counters {
3527*4882a593Smuzhiyun 	uint64_t input_bytes;
3528*4882a593Smuzhiyun 	uint64_t input_requests;
3529*4882a593Smuzhiyun 	uint64_t output_bytes;
3530*4882a593Smuzhiyun 	uint64_t output_requests;
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun };
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun struct qla_qpair;
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun /* Response queue data structure */
3537*4882a593Smuzhiyun struct rsp_que {
3538*4882a593Smuzhiyun 	dma_addr_t  dma;
3539*4882a593Smuzhiyun 	response_t *ring;
3540*4882a593Smuzhiyun 	response_t *ring_ptr;
3541*4882a593Smuzhiyun 	__le32	__iomem *rsp_q_in;	/* FWI2-capable only. */
3542*4882a593Smuzhiyun 	__le32	__iomem *rsp_q_out;
3543*4882a593Smuzhiyun 	uint16_t  ring_index;
3544*4882a593Smuzhiyun 	uint16_t  out_ptr;
3545*4882a593Smuzhiyun 	uint16_t  *in_ptr;		/* queue shadow in index */
3546*4882a593Smuzhiyun 	uint16_t  length;
3547*4882a593Smuzhiyun 	uint16_t  options;
3548*4882a593Smuzhiyun 	uint16_t  rid;
3549*4882a593Smuzhiyun 	uint16_t  id;
3550*4882a593Smuzhiyun 	uint16_t  vp_idx;
3551*4882a593Smuzhiyun 	struct qla_hw_data *hw;
3552*4882a593Smuzhiyun 	struct qla_msix_entry *msix;
3553*4882a593Smuzhiyun 	struct req_que *req;
3554*4882a593Smuzhiyun 	srb_t *status_srb; /* status continuation entry */
3555*4882a593Smuzhiyun 	struct qla_qpair *qpair;
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun 	dma_addr_t  dma_fx00;
3558*4882a593Smuzhiyun 	response_t *ring_fx00;
3559*4882a593Smuzhiyun 	uint16_t  length_fx00;
3560*4882a593Smuzhiyun 	uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
3561*4882a593Smuzhiyun };
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun /* Request queue data structure */
3564*4882a593Smuzhiyun struct req_que {
3565*4882a593Smuzhiyun 	dma_addr_t  dma;
3566*4882a593Smuzhiyun 	request_t *ring;
3567*4882a593Smuzhiyun 	request_t *ring_ptr;
3568*4882a593Smuzhiyun 	__le32	__iomem *req_q_in;	/* FWI2-capable only. */
3569*4882a593Smuzhiyun 	__le32	__iomem *req_q_out;
3570*4882a593Smuzhiyun 	uint16_t  ring_index;
3571*4882a593Smuzhiyun 	uint16_t  in_ptr;
3572*4882a593Smuzhiyun 	uint16_t  *out_ptr;		/* queue shadow out index */
3573*4882a593Smuzhiyun 	uint16_t  cnt;
3574*4882a593Smuzhiyun 	uint16_t  length;
3575*4882a593Smuzhiyun 	uint16_t  options;
3576*4882a593Smuzhiyun 	uint16_t  rid;
3577*4882a593Smuzhiyun 	uint16_t  id;
3578*4882a593Smuzhiyun 	uint16_t  qos;
3579*4882a593Smuzhiyun 	uint16_t  vp_idx;
3580*4882a593Smuzhiyun 	struct rsp_que *rsp;
3581*4882a593Smuzhiyun 	srb_t **outstanding_cmds;
3582*4882a593Smuzhiyun 	uint32_t current_outstanding_cmd;
3583*4882a593Smuzhiyun 	uint16_t num_outstanding_cmds;
3584*4882a593Smuzhiyun 	int max_q_depth;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	dma_addr_t  dma_fx00;
3587*4882a593Smuzhiyun 	request_t *ring_fx00;
3588*4882a593Smuzhiyun 	uint16_t  length_fx00;
3589*4882a593Smuzhiyun 	uint8_t req_pkt[REQUEST_ENTRY_SIZE];
3590*4882a593Smuzhiyun };
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun struct qla_fw_resources {
3593*4882a593Smuzhiyun 	u16 iocbs_total;
3594*4882a593Smuzhiyun 	u16 iocbs_limit;
3595*4882a593Smuzhiyun 	u16 iocbs_qp_limit;
3596*4882a593Smuzhiyun 	u16 iocbs_used;
3597*4882a593Smuzhiyun };
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun #define QLA_IOCB_PCT_LIMIT 95
3600*4882a593Smuzhiyun 
3601*4882a593Smuzhiyun /*Queue pair data structure */
3602*4882a593Smuzhiyun struct qla_qpair {
3603*4882a593Smuzhiyun 	spinlock_t qp_lock;
3604*4882a593Smuzhiyun 	atomic_t ref_count;
3605*4882a593Smuzhiyun 	uint32_t lun_cnt;
3606*4882a593Smuzhiyun 	/*
3607*4882a593Smuzhiyun 	 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3608*4882a593Smuzhiyun 	 * legacy code. For other Qpair(s), it will point at qp_lock.
3609*4882a593Smuzhiyun 	 */
3610*4882a593Smuzhiyun 	spinlock_t *qp_lock_ptr;
3611*4882a593Smuzhiyun 	struct scsi_qla_host *vha;
3612*4882a593Smuzhiyun 	u32 chip_reset;
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun 	/* distill these fields down to 'online=0/1'
3615*4882a593Smuzhiyun 	 * ha->flags.eeh_busy
3616*4882a593Smuzhiyun 	 * ha->flags.pci_channel_io_perm_failure
3617*4882a593Smuzhiyun 	 * base_vha->loop_state
3618*4882a593Smuzhiyun 	 */
3619*4882a593Smuzhiyun 	uint32_t online:1;
3620*4882a593Smuzhiyun 	/* move vha->flags.difdix_supported here */
3621*4882a593Smuzhiyun 	uint32_t difdix_supported:1;
3622*4882a593Smuzhiyun 	uint32_t delete_in_progress:1;
3623*4882a593Smuzhiyun 	uint32_t fw_started:1;
3624*4882a593Smuzhiyun 	uint32_t enable_class_2:1;
3625*4882a593Smuzhiyun 	uint32_t enable_explicit_conf:1;
3626*4882a593Smuzhiyun 	uint32_t use_shadow_reg:1;
3627*4882a593Smuzhiyun 	uint32_t rcv_intr:1;
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	uint16_t id;			/* qp number used with FW */
3630*4882a593Smuzhiyun 	uint16_t vp_idx;		/* vport ID */
3631*4882a593Smuzhiyun 	mempool_t *srb_mempool;
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun 	struct pci_dev  *pdev;
3634*4882a593Smuzhiyun 	void (*reqq_start_iocbs)(struct qla_qpair *);
3635*4882a593Smuzhiyun 
3636*4882a593Smuzhiyun 	/* to do: New driver: move queues to here instead of pointers */
3637*4882a593Smuzhiyun 	struct req_que *req;
3638*4882a593Smuzhiyun 	struct rsp_que *rsp;
3639*4882a593Smuzhiyun 	struct atio_que *atio;
3640*4882a593Smuzhiyun 	struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3641*4882a593Smuzhiyun 	struct qla_hw_data *hw;
3642*4882a593Smuzhiyun 	struct work_struct q_work;
3643*4882a593Smuzhiyun 	struct qla_counters counters;
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 	struct list_head qp_list_elem; /* vha->qp_list */
3646*4882a593Smuzhiyun 	struct list_head hints_list;
3647*4882a593Smuzhiyun 
3648*4882a593Smuzhiyun 	uint16_t retry_term_cnt;
3649*4882a593Smuzhiyun 	__le32	retry_term_exchg_addr;
3650*4882a593Smuzhiyun 	uint64_t retry_term_jiff;
3651*4882a593Smuzhiyun 	struct qla_tgt_counters tgt_counters;
3652*4882a593Smuzhiyun 	uint16_t cpuid;
3653*4882a593Smuzhiyun 	struct qla_fw_resources fwres ____cacheline_aligned;
3654*4882a593Smuzhiyun };
3655*4882a593Smuzhiyun 
3656*4882a593Smuzhiyun /* Place holder for FW buffer parameters */
3657*4882a593Smuzhiyun struct qlfc_fw {
3658*4882a593Smuzhiyun 	void *fw_buf;
3659*4882a593Smuzhiyun 	dma_addr_t fw_dma;
3660*4882a593Smuzhiyun 	uint32_t len;
3661*4882a593Smuzhiyun };
3662*4882a593Smuzhiyun 
3663*4882a593Smuzhiyun struct rdp_req_payload {
3664*4882a593Smuzhiyun 	uint32_t	els_request;
3665*4882a593Smuzhiyun 	uint32_t	desc_list_len;
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	/* NPIV descriptor */
3668*4882a593Smuzhiyun 	struct {
3669*4882a593Smuzhiyun 		uint32_t desc_tag;
3670*4882a593Smuzhiyun 		uint32_t desc_len;
3671*4882a593Smuzhiyun 		uint8_t  reserved;
3672*4882a593Smuzhiyun 		uint8_t  nport_id[3];
3673*4882a593Smuzhiyun 	} npiv_desc;
3674*4882a593Smuzhiyun };
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun struct rdp_rsp_payload {
3677*4882a593Smuzhiyun 	struct {
3678*4882a593Smuzhiyun 		__be32	cmd;
3679*4882a593Smuzhiyun 		__be32	len;
3680*4882a593Smuzhiyun 	} hdr;
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	/* LS Request Info descriptor */
3683*4882a593Smuzhiyun 	struct {
3684*4882a593Smuzhiyun 		__be32	desc_tag;
3685*4882a593Smuzhiyun 		__be32	desc_len;
3686*4882a593Smuzhiyun 		__be32	req_payload_word_0;
3687*4882a593Smuzhiyun 	} ls_req_info_desc;
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 	/* LS Request Info descriptor */
3690*4882a593Smuzhiyun 	struct {
3691*4882a593Smuzhiyun 		__be32	desc_tag;
3692*4882a593Smuzhiyun 		__be32	desc_len;
3693*4882a593Smuzhiyun 		__be32	req_payload_word_0;
3694*4882a593Smuzhiyun 	} ls_req_info_desc2;
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 	/* SFP diagnostic param descriptor */
3697*4882a593Smuzhiyun 	struct {
3698*4882a593Smuzhiyun 		__be32	desc_tag;
3699*4882a593Smuzhiyun 		__be32	desc_len;
3700*4882a593Smuzhiyun 		__be16	temperature;
3701*4882a593Smuzhiyun 		__be16	vcc;
3702*4882a593Smuzhiyun 		__be16	tx_bias;
3703*4882a593Smuzhiyun 		__be16	tx_power;
3704*4882a593Smuzhiyun 		__be16	rx_power;
3705*4882a593Smuzhiyun 		__be16	sfp_flags;
3706*4882a593Smuzhiyun 	} sfp_diag_desc;
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	/* Port Speed Descriptor */
3709*4882a593Smuzhiyun 	struct {
3710*4882a593Smuzhiyun 		__be32	desc_tag;
3711*4882a593Smuzhiyun 		__be32	desc_len;
3712*4882a593Smuzhiyun 		__be16	speed_capab;
3713*4882a593Smuzhiyun 		__be16	operating_speed;
3714*4882a593Smuzhiyun 	} port_speed_desc;
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 	/* Link Error Status Descriptor */
3717*4882a593Smuzhiyun 	struct {
3718*4882a593Smuzhiyun 		__be32	desc_tag;
3719*4882a593Smuzhiyun 		__be32	desc_len;
3720*4882a593Smuzhiyun 		__be32	link_fail_cnt;
3721*4882a593Smuzhiyun 		__be32	loss_sync_cnt;
3722*4882a593Smuzhiyun 		__be32	loss_sig_cnt;
3723*4882a593Smuzhiyun 		__be32	prim_seq_err_cnt;
3724*4882a593Smuzhiyun 		__be32	inval_xmit_word_cnt;
3725*4882a593Smuzhiyun 		__be32	inval_crc_cnt;
3726*4882a593Smuzhiyun 		uint8_t  pn_port_phy_type;
3727*4882a593Smuzhiyun 		uint8_t  reserved[3];
3728*4882a593Smuzhiyun 	} ls_err_desc;
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	/* Port name description with diag param */
3731*4882a593Smuzhiyun 	struct {
3732*4882a593Smuzhiyun 		__be32	desc_tag;
3733*4882a593Smuzhiyun 		__be32	desc_len;
3734*4882a593Smuzhiyun 		uint8_t WWNN[WWN_SIZE];
3735*4882a593Smuzhiyun 		uint8_t WWPN[WWN_SIZE];
3736*4882a593Smuzhiyun 	} port_name_diag_desc;
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	/* Port Name desc for Direct attached Fx_Port or Nx_Port */
3739*4882a593Smuzhiyun 	struct {
3740*4882a593Smuzhiyun 		__be32	desc_tag;
3741*4882a593Smuzhiyun 		__be32	desc_len;
3742*4882a593Smuzhiyun 		uint8_t WWNN[WWN_SIZE];
3743*4882a593Smuzhiyun 		uint8_t WWPN[WWN_SIZE];
3744*4882a593Smuzhiyun 	} port_name_direct_desc;
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	/* Buffer Credit descriptor */
3747*4882a593Smuzhiyun 	struct {
3748*4882a593Smuzhiyun 		__be32	desc_tag;
3749*4882a593Smuzhiyun 		__be32	desc_len;
3750*4882a593Smuzhiyun 		__be32	fcport_b2b;
3751*4882a593Smuzhiyun 		__be32	attached_fcport_b2b;
3752*4882a593Smuzhiyun 		__be32	fcport_rtt;
3753*4882a593Smuzhiyun 	} buffer_credit_desc;
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 	/* Optical Element Data Descriptor */
3756*4882a593Smuzhiyun 	struct {
3757*4882a593Smuzhiyun 		__be32	desc_tag;
3758*4882a593Smuzhiyun 		__be32	desc_len;
3759*4882a593Smuzhiyun 		__be16	high_alarm;
3760*4882a593Smuzhiyun 		__be16	low_alarm;
3761*4882a593Smuzhiyun 		__be16	high_warn;
3762*4882a593Smuzhiyun 		__be16	low_warn;
3763*4882a593Smuzhiyun 		__be32	element_flags;
3764*4882a593Smuzhiyun 	} optical_elmt_desc[5];
3765*4882a593Smuzhiyun 
3766*4882a593Smuzhiyun 	/* Optical Product Data Descriptor */
3767*4882a593Smuzhiyun 	struct {
3768*4882a593Smuzhiyun 		__be32	desc_tag;
3769*4882a593Smuzhiyun 		__be32	desc_len;
3770*4882a593Smuzhiyun 		uint8_t  vendor_name[16];
3771*4882a593Smuzhiyun 		uint8_t  part_number[16];
3772*4882a593Smuzhiyun 		uint8_t  serial_number[16];
3773*4882a593Smuzhiyun 		uint8_t  revision[4];
3774*4882a593Smuzhiyun 		uint8_t  date[8];
3775*4882a593Smuzhiyun 	} optical_prod_desc;
3776*4882a593Smuzhiyun };
3777*4882a593Smuzhiyun 
3778*4882a593Smuzhiyun #define RDP_DESC_LEN(obj) \
3779*4882a593Smuzhiyun 	(sizeof(obj) - sizeof((obj).desc_tag) - sizeof((obj).desc_len))
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun #define RDP_PORT_SPEED_1GB		BIT_15
3782*4882a593Smuzhiyun #define RDP_PORT_SPEED_2GB		BIT_14
3783*4882a593Smuzhiyun #define RDP_PORT_SPEED_4GB		BIT_13
3784*4882a593Smuzhiyun #define RDP_PORT_SPEED_10GB		BIT_12
3785*4882a593Smuzhiyun #define RDP_PORT_SPEED_8GB		BIT_11
3786*4882a593Smuzhiyun #define RDP_PORT_SPEED_16GB		BIT_10
3787*4882a593Smuzhiyun #define RDP_PORT_SPEED_32GB		BIT_9
3788*4882a593Smuzhiyun #define RDP_PORT_SPEED_64GB             BIT_8
3789*4882a593Smuzhiyun #define RDP_PORT_SPEED_UNKNOWN		BIT_0
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun struct scsi_qlt_host {
3792*4882a593Smuzhiyun 	void *target_lport_ptr;
3793*4882a593Smuzhiyun 	struct mutex tgt_mutex;
3794*4882a593Smuzhiyun 	struct mutex tgt_host_action_mutex;
3795*4882a593Smuzhiyun 	struct qla_tgt *qla_tgt;
3796*4882a593Smuzhiyun };
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun struct qlt_hw_data {
3799*4882a593Smuzhiyun 	/* Protected by hw lock */
3800*4882a593Smuzhiyun 	uint32_t node_name_set:1;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	dma_addr_t atio_dma;	/* Physical address. */
3803*4882a593Smuzhiyun 	struct atio *atio_ring;	/* Base virtual address */
3804*4882a593Smuzhiyun 	struct atio *atio_ring_ptr;	/* Current address. */
3805*4882a593Smuzhiyun 	uint16_t atio_ring_index; /* Current index. */
3806*4882a593Smuzhiyun 	uint16_t atio_q_length;
3807*4882a593Smuzhiyun 	__le32 __iomem *atio_q_in;
3808*4882a593Smuzhiyun 	__le32 __iomem *atio_q_out;
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	struct qla_tgt_func_tmpl *tgt_ops;
3811*4882a593Smuzhiyun 	struct qla_tgt_vp_map *tgt_vp_map;
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	int saved_set;
3814*4882a593Smuzhiyun 	__le16	saved_exchange_count;
3815*4882a593Smuzhiyun 	__le32	saved_firmware_options_1;
3816*4882a593Smuzhiyun 	__le32	saved_firmware_options_2;
3817*4882a593Smuzhiyun 	__le32	saved_firmware_options_3;
3818*4882a593Smuzhiyun 	uint8_t saved_firmware_options[2];
3819*4882a593Smuzhiyun 	uint8_t saved_add_firmware_options[2];
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	uint8_t tgt_node_name[WWN_SIZE];
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	struct dentry *dfs_tgt_sess;
3824*4882a593Smuzhiyun 	struct dentry *dfs_tgt_port_database;
3825*4882a593Smuzhiyun 	struct dentry *dfs_naqp;
3826*4882a593Smuzhiyun 
3827*4882a593Smuzhiyun 	struct list_head q_full_list;
3828*4882a593Smuzhiyun 	uint32_t num_pend_cmds;
3829*4882a593Smuzhiyun 	uint32_t num_qfull_cmds_alloc;
3830*4882a593Smuzhiyun 	uint32_t num_qfull_cmds_dropped;
3831*4882a593Smuzhiyun 	spinlock_t q_full_lock;
3832*4882a593Smuzhiyun 	uint32_t leak_exchg_thresh_hold;
3833*4882a593Smuzhiyun 	spinlock_t sess_lock;
3834*4882a593Smuzhiyun 	int num_act_qpairs;
3835*4882a593Smuzhiyun #define DEFAULT_NAQP 2
3836*4882a593Smuzhiyun 	spinlock_t atio_lock ____cacheline_aligned;
3837*4882a593Smuzhiyun 	struct btree_head32 host_map;
3838*4882a593Smuzhiyun };
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun #define MAX_QFULL_CMDS_ALLOC	8192
3841*4882a593Smuzhiyun #define Q_FULL_THRESH_HOLD_PERCENT 90
3842*4882a593Smuzhiyun #define Q_FULL_THRESH_HOLD(ha) \
3843*4882a593Smuzhiyun 	((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun #define LEAK_EXCHG_THRESH_HOLD_PERCENT 75	/* 75 percent */
3846*4882a593Smuzhiyun 
3847*4882a593Smuzhiyun struct qla_hw_data_stat {
3848*4882a593Smuzhiyun 	u32 num_fw_dump;
3849*4882a593Smuzhiyun 	u32 num_mpi_reset;
3850*4882a593Smuzhiyun };
3851*4882a593Smuzhiyun 
3852*4882a593Smuzhiyun /*
3853*4882a593Smuzhiyun  * Qlogic host adapter specific data structure.
3854*4882a593Smuzhiyun */
3855*4882a593Smuzhiyun struct qla_hw_data {
3856*4882a593Smuzhiyun 	struct pci_dev  *pdev;
3857*4882a593Smuzhiyun 	/* SRB cache. */
3858*4882a593Smuzhiyun #define SRB_MIN_REQ     128
3859*4882a593Smuzhiyun 	mempool_t       *srb_mempool;
3860*4882a593Smuzhiyun 	u8 port_name[WWN_SIZE];
3861*4882a593Smuzhiyun 
3862*4882a593Smuzhiyun 	volatile struct {
3863*4882a593Smuzhiyun 		uint32_t	mbox_int		:1;
3864*4882a593Smuzhiyun 		uint32_t	mbox_busy		:1;
3865*4882a593Smuzhiyun 		uint32_t	disable_risc_code_load	:1;
3866*4882a593Smuzhiyun 		uint32_t	enable_64bit_addressing	:1;
3867*4882a593Smuzhiyun 		uint32_t	enable_lip_reset	:1;
3868*4882a593Smuzhiyun 		uint32_t	enable_target_reset	:1;
3869*4882a593Smuzhiyun 		uint32_t	enable_lip_full_login	:1;
3870*4882a593Smuzhiyun 		uint32_t	enable_led_scheme	:1;
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 		uint32_t	msi_enabled		:1;
3873*4882a593Smuzhiyun 		uint32_t	msix_enabled		:1;
3874*4882a593Smuzhiyun 		uint32_t	disable_serdes		:1;
3875*4882a593Smuzhiyun 		uint32_t	gpsc_supported		:1;
3876*4882a593Smuzhiyun 		uint32_t	npiv_supported		:1;
3877*4882a593Smuzhiyun 		uint32_t	pci_channel_io_perm_failure	:1;
3878*4882a593Smuzhiyun 		uint32_t	fce_enabled		:1;
3879*4882a593Smuzhiyun 		uint32_t	fac_supported		:1;
3880*4882a593Smuzhiyun 
3881*4882a593Smuzhiyun 		uint32_t	chip_reset_done		:1;
3882*4882a593Smuzhiyun 		uint32_t	running_gold_fw		:1;
3883*4882a593Smuzhiyun 		uint32_t	eeh_busy		:1;
3884*4882a593Smuzhiyun 		uint32_t	disable_msix_handshake	:1;
3885*4882a593Smuzhiyun 		uint32_t	fcp_prio_enabled	:1;
3886*4882a593Smuzhiyun 		uint32_t	isp82xx_fw_hung:1;
3887*4882a593Smuzhiyun 		uint32_t	nic_core_hung:1;
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 		uint32_t	quiesce_owner:1;
3890*4882a593Smuzhiyun 		uint32_t	nic_core_reset_hdlr_active:1;
3891*4882a593Smuzhiyun 		uint32_t	nic_core_reset_owner:1;
3892*4882a593Smuzhiyun 		uint32_t	isp82xx_no_md_cap:1;
3893*4882a593Smuzhiyun 		uint32_t	host_shutting_down:1;
3894*4882a593Smuzhiyun 		uint32_t	idc_compl_status:1;
3895*4882a593Smuzhiyun 		uint32_t        mr_reset_hdlr_active:1;
3896*4882a593Smuzhiyun 		uint32_t        mr_intr_valid:1;
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun 		uint32_t        dport_enabled:1;
3899*4882a593Smuzhiyun 		uint32_t	fawwpn_enabled:1;
3900*4882a593Smuzhiyun 		uint32_t	exlogins_enabled:1;
3901*4882a593Smuzhiyun 		uint32_t	exchoffld_enabled:1;
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun 		uint32_t	lip_ae:1;
3904*4882a593Smuzhiyun 		uint32_t	n2n_ae:1;
3905*4882a593Smuzhiyun 		uint32_t	fw_started:1;
3906*4882a593Smuzhiyun 		uint32_t	fw_init_done:1;
3907*4882a593Smuzhiyun 
3908*4882a593Smuzhiyun 		uint32_t	lr_detected:1;
3909*4882a593Smuzhiyun 
3910*4882a593Smuzhiyun 		uint32_t	rida_fmt2:1;
3911*4882a593Smuzhiyun 		uint32_t	purge_mbox:1;
3912*4882a593Smuzhiyun 		uint32_t        n2n_bigger:1;
3913*4882a593Smuzhiyun 		uint32_t	secure_adapter:1;
3914*4882a593Smuzhiyun 		uint32_t	secure_fw:1;
3915*4882a593Smuzhiyun 				/* Supported by Adapter */
3916*4882a593Smuzhiyun 		uint32_t	scm_supported_a:1;
3917*4882a593Smuzhiyun 				/* Supported by Firmware */
3918*4882a593Smuzhiyun 		uint32_t	scm_supported_f:1;
3919*4882a593Smuzhiyun 				/* Enabled in Driver */
3920*4882a593Smuzhiyun 		uint32_t	scm_enabled:1;
3921*4882a593Smuzhiyun 		uint32_t	plogi_template_valid:1;
3922*4882a593Smuzhiyun 	} flags;
3923*4882a593Smuzhiyun 
3924*4882a593Smuzhiyun 	uint16_t max_exchg;
3925*4882a593Smuzhiyun 	uint16_t lr_distance;	/* 32G & above */
3926*4882a593Smuzhiyun #define LR_DISTANCE_5K  1
3927*4882a593Smuzhiyun #define LR_DISTANCE_10K 0
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	/* This spinlock is used to protect "io transactions", you must
3930*4882a593Smuzhiyun 	* acquire it before doing any IO to the card, eg with RD_REG*() and
3931*4882a593Smuzhiyun 	* WRT_REG*() for the duration of your entire commandtransaction.
3932*4882a593Smuzhiyun 	*
3933*4882a593Smuzhiyun 	* This spinlock is of lower priority than the io request lock.
3934*4882a593Smuzhiyun 	*/
3935*4882a593Smuzhiyun 
3936*4882a593Smuzhiyun 	spinlock_t	hardware_lock ____cacheline_aligned;
3937*4882a593Smuzhiyun 	int		bars;
3938*4882a593Smuzhiyun 	int		mem_only;
3939*4882a593Smuzhiyun 	device_reg_t *iobase;           /* Base I/O address */
3940*4882a593Smuzhiyun 	resource_size_t pio_address;
3941*4882a593Smuzhiyun 
3942*4882a593Smuzhiyun #define MIN_IOBASE_LEN          0x100
3943*4882a593Smuzhiyun 	dma_addr_t		bar0_hdl;
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun 	void __iomem *cregbase;
3946*4882a593Smuzhiyun 	dma_addr_t		bar2_hdl;
3947*4882a593Smuzhiyun #define BAR0_LEN_FX00			(1024 * 1024)
3948*4882a593Smuzhiyun #define BAR2_LEN_FX00			(128 * 1024)
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	uint32_t		rqstq_intr_code;
3951*4882a593Smuzhiyun 	uint32_t		mbx_intr_code;
3952*4882a593Smuzhiyun 	uint32_t		req_que_len;
3953*4882a593Smuzhiyun 	uint32_t		rsp_que_len;
3954*4882a593Smuzhiyun 	uint32_t		req_que_off;
3955*4882a593Smuzhiyun 	uint32_t		rsp_que_off;
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	/* Multi queue data structs */
3958*4882a593Smuzhiyun 	device_reg_t *mqiobase;
3959*4882a593Smuzhiyun 	device_reg_t *msixbase;
3960*4882a593Smuzhiyun 	uint16_t        msix_count;
3961*4882a593Smuzhiyun 	uint8_t         mqenable;
3962*4882a593Smuzhiyun 	struct req_que **req_q_map;
3963*4882a593Smuzhiyun 	struct rsp_que **rsp_q_map;
3964*4882a593Smuzhiyun 	struct qla_qpair **queue_pair_map;
3965*4882a593Smuzhiyun 	unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3966*4882a593Smuzhiyun 	unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3967*4882a593Smuzhiyun 	unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3968*4882a593Smuzhiyun 		/ sizeof(unsigned long)];
3969*4882a593Smuzhiyun 	uint8_t 	max_req_queues;
3970*4882a593Smuzhiyun 	uint8_t 	max_rsp_queues;
3971*4882a593Smuzhiyun 	uint8_t		max_qpairs;
3972*4882a593Smuzhiyun 	uint8_t		num_qpairs;
3973*4882a593Smuzhiyun 	struct qla_qpair *base_qpair;
3974*4882a593Smuzhiyun 	struct qla_npiv_entry *npiv_info;
3975*4882a593Smuzhiyun 	uint16_t	nvram_npiv_size;
3976*4882a593Smuzhiyun 
3977*4882a593Smuzhiyun 	uint16_t        switch_cap;
3978*4882a593Smuzhiyun #define FLOGI_SEQ_DEL           BIT_8
3979*4882a593Smuzhiyun #define FLOGI_MID_SUPPORT       BIT_10
3980*4882a593Smuzhiyun #define FLOGI_VSAN_SUPPORT      BIT_12
3981*4882a593Smuzhiyun #define FLOGI_SP_SUPPORT        BIT_13
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 	uint8_t		port_no;		/* Physical port of adapter */
3984*4882a593Smuzhiyun 	uint8_t		exch_starvation;
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 	/* Timeout timers. */
3987*4882a593Smuzhiyun 	uint8_t 	loop_down_abort_time;    /* port down timer */
3988*4882a593Smuzhiyun 	atomic_t	loop_down_timer;         /* loop down timer */
3989*4882a593Smuzhiyun 	uint8_t		link_down_timeout;       /* link down timeout */
3990*4882a593Smuzhiyun 	uint16_t	max_loop_id;
3991*4882a593Smuzhiyun 	uint16_t	max_fibre_devices;	/* Maximum number of targets */
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	uint16_t	fb_rev;
3994*4882a593Smuzhiyun 	uint16_t	min_external_loopid;    /* First external loop Id */
3995*4882a593Smuzhiyun 
3996*4882a593Smuzhiyun #define PORT_SPEED_UNKNOWN 0xFFFF
3997*4882a593Smuzhiyun #define PORT_SPEED_1GB  0x00
3998*4882a593Smuzhiyun #define PORT_SPEED_2GB  0x01
3999*4882a593Smuzhiyun #define PORT_SPEED_AUTO 0x02
4000*4882a593Smuzhiyun #define PORT_SPEED_4GB  0x03
4001*4882a593Smuzhiyun #define PORT_SPEED_8GB  0x04
4002*4882a593Smuzhiyun #define PORT_SPEED_16GB 0x05
4003*4882a593Smuzhiyun #define PORT_SPEED_32GB 0x06
4004*4882a593Smuzhiyun #define PORT_SPEED_64GB 0x07
4005*4882a593Smuzhiyun #define PORT_SPEED_10GB	0x13
4006*4882a593Smuzhiyun 	uint16_t	link_data_rate;         /* F/W operating speed */
4007*4882a593Smuzhiyun 	uint16_t	set_data_rate;		/* Set by user */
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	uint8_t		current_topology;
4010*4882a593Smuzhiyun 	uint8_t		prev_topology;
4011*4882a593Smuzhiyun #define ISP_CFG_NL	1
4012*4882a593Smuzhiyun #define ISP_CFG_N	2
4013*4882a593Smuzhiyun #define ISP_CFG_FL	4
4014*4882a593Smuzhiyun #define ISP_CFG_F	8
4015*4882a593Smuzhiyun 
4016*4882a593Smuzhiyun 	uint8_t		operating_mode;         /* F/W operating mode */
4017*4882a593Smuzhiyun #define LOOP      0
4018*4882a593Smuzhiyun #define P2P       1
4019*4882a593Smuzhiyun #define LOOP_P2P  2
4020*4882a593Smuzhiyun #define P2P_LOOP  3
4021*4882a593Smuzhiyun 	uint8_t		interrupts_on;
4022*4882a593Smuzhiyun 	uint32_t	isp_abort_cnt;
4023*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2532    0x2532
4024*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8432    0x8432
4025*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8001	0x8001
4026*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP8031	0x8031
4027*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2031	0x2031
4028*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2071	0x2071
4029*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2271	0x2271
4030*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2261	0x2261
4031*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2061	0x2061
4032*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2081	0x2081
4033*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2089	0x2089
4034*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2281	0x2281
4035*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_ISP2289	0x2289
4036*4882a593Smuzhiyun 
4037*4882a593Smuzhiyun 	uint32_t	isp_type;
4038*4882a593Smuzhiyun #define DT_ISP2100                      BIT_0
4039*4882a593Smuzhiyun #define DT_ISP2200                      BIT_1
4040*4882a593Smuzhiyun #define DT_ISP2300                      BIT_2
4041*4882a593Smuzhiyun #define DT_ISP2312                      BIT_3
4042*4882a593Smuzhiyun #define DT_ISP2322                      BIT_4
4043*4882a593Smuzhiyun #define DT_ISP6312                      BIT_5
4044*4882a593Smuzhiyun #define DT_ISP6322                      BIT_6
4045*4882a593Smuzhiyun #define DT_ISP2422                      BIT_7
4046*4882a593Smuzhiyun #define DT_ISP2432                      BIT_8
4047*4882a593Smuzhiyun #define DT_ISP5422                      BIT_9
4048*4882a593Smuzhiyun #define DT_ISP5432                      BIT_10
4049*4882a593Smuzhiyun #define DT_ISP2532                      BIT_11
4050*4882a593Smuzhiyun #define DT_ISP8432                      BIT_12
4051*4882a593Smuzhiyun #define DT_ISP8001			BIT_13
4052*4882a593Smuzhiyun #define DT_ISP8021			BIT_14
4053*4882a593Smuzhiyun #define DT_ISP2031			BIT_15
4054*4882a593Smuzhiyun #define DT_ISP8031			BIT_16
4055*4882a593Smuzhiyun #define DT_ISPFX00			BIT_17
4056*4882a593Smuzhiyun #define DT_ISP8044			BIT_18
4057*4882a593Smuzhiyun #define DT_ISP2071			BIT_19
4058*4882a593Smuzhiyun #define DT_ISP2271			BIT_20
4059*4882a593Smuzhiyun #define DT_ISP2261			BIT_21
4060*4882a593Smuzhiyun #define DT_ISP2061			BIT_22
4061*4882a593Smuzhiyun #define DT_ISP2081			BIT_23
4062*4882a593Smuzhiyun #define DT_ISP2089			BIT_24
4063*4882a593Smuzhiyun #define DT_ISP2281			BIT_25
4064*4882a593Smuzhiyun #define DT_ISP2289			BIT_26
4065*4882a593Smuzhiyun #define DT_ISP_LAST			(DT_ISP2289 << 1)
4066*4882a593Smuzhiyun 
4067*4882a593Smuzhiyun 	uint32_t	device_type;
4068*4882a593Smuzhiyun #define DT_T10_PI                       BIT_25
4069*4882a593Smuzhiyun #define DT_IIDMA                        BIT_26
4070*4882a593Smuzhiyun #define DT_FWI2                         BIT_27
4071*4882a593Smuzhiyun #define DT_ZIO_SUPPORTED                BIT_28
4072*4882a593Smuzhiyun #define DT_OEM_001                      BIT_29
4073*4882a593Smuzhiyun #define DT_ISP2200A                     BIT_30
4074*4882a593Smuzhiyun #define DT_EXTENDED_IDS                 BIT_31
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun #define DT_MASK(ha)     ((ha)->isp_type & (DT_ISP_LAST - 1))
4077*4882a593Smuzhiyun #define IS_QLA2100(ha)  (DT_MASK(ha) & DT_ISP2100)
4078*4882a593Smuzhiyun #define IS_QLA2200(ha)  (DT_MASK(ha) & DT_ISP2200)
4079*4882a593Smuzhiyun #define IS_QLA2300(ha)  (DT_MASK(ha) & DT_ISP2300)
4080*4882a593Smuzhiyun #define IS_QLA2312(ha)  (DT_MASK(ha) & DT_ISP2312)
4081*4882a593Smuzhiyun #define IS_QLA2322(ha)  (DT_MASK(ha) & DT_ISP2322)
4082*4882a593Smuzhiyun #define IS_QLA6312(ha)  (DT_MASK(ha) & DT_ISP6312)
4083*4882a593Smuzhiyun #define IS_QLA6322(ha)  (DT_MASK(ha) & DT_ISP6322)
4084*4882a593Smuzhiyun #define IS_QLA2422(ha)  (DT_MASK(ha) & DT_ISP2422)
4085*4882a593Smuzhiyun #define IS_QLA2432(ha)  (DT_MASK(ha) & DT_ISP2432)
4086*4882a593Smuzhiyun #define IS_QLA5422(ha)  (DT_MASK(ha) & DT_ISP5422)
4087*4882a593Smuzhiyun #define IS_QLA5432(ha)  (DT_MASK(ha) & DT_ISP5432)
4088*4882a593Smuzhiyun #define IS_QLA2532(ha)  (DT_MASK(ha) & DT_ISP2532)
4089*4882a593Smuzhiyun #define IS_QLA8432(ha)  (DT_MASK(ha) & DT_ISP8432)
4090*4882a593Smuzhiyun #define IS_QLA8001(ha)	(DT_MASK(ha) & DT_ISP8001)
4091*4882a593Smuzhiyun #define IS_QLA81XX(ha)	(IS_QLA8001(ha))
4092*4882a593Smuzhiyun #define IS_QLA82XX(ha)	(DT_MASK(ha) & DT_ISP8021)
4093*4882a593Smuzhiyun #define IS_QLA8044(ha)  (DT_MASK(ha) & DT_ISP8044)
4094*4882a593Smuzhiyun #define IS_QLA2031(ha)	(DT_MASK(ha) & DT_ISP2031)
4095*4882a593Smuzhiyun #define IS_QLA8031(ha)	(DT_MASK(ha) & DT_ISP8031)
4096*4882a593Smuzhiyun #define IS_QLAFX00(ha)	(DT_MASK(ha) & DT_ISPFX00)
4097*4882a593Smuzhiyun #define IS_QLA2071(ha)	(DT_MASK(ha) & DT_ISP2071)
4098*4882a593Smuzhiyun #define IS_QLA2271(ha)	(DT_MASK(ha) & DT_ISP2271)
4099*4882a593Smuzhiyun #define IS_QLA2261(ha)	(DT_MASK(ha) & DT_ISP2261)
4100*4882a593Smuzhiyun #define IS_QLA2081(ha)	(DT_MASK(ha) & DT_ISP2081)
4101*4882a593Smuzhiyun #define IS_QLA2281(ha)	(DT_MASK(ha) & DT_ISP2281)
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun #define IS_QLA23XX(ha)  (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
4104*4882a593Smuzhiyun 			IS_QLA6312(ha) || IS_QLA6322(ha))
4105*4882a593Smuzhiyun #define IS_QLA24XX(ha)  (IS_QLA2422(ha) || IS_QLA2432(ha))
4106*4882a593Smuzhiyun #define IS_QLA54XX(ha)  (IS_QLA5422(ha) || IS_QLA5432(ha))
4107*4882a593Smuzhiyun #define IS_QLA25XX(ha)  (IS_QLA2532(ha))
4108*4882a593Smuzhiyun #define IS_QLA83XX(ha)	(IS_QLA2031(ha) || IS_QLA8031(ha))
4109*4882a593Smuzhiyun #define IS_QLA84XX(ha)  (IS_QLA8432(ha))
4110*4882a593Smuzhiyun #define IS_QLA27XX(ha)  (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
4111*4882a593Smuzhiyun #define IS_QLA28XX(ha)	(IS_QLA2081(ha) || IS_QLA2281(ha))
4112*4882a593Smuzhiyun #define IS_QLA24XX_TYPE(ha)     (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
4113*4882a593Smuzhiyun 				IS_QLA84XX(ha))
4114*4882a593Smuzhiyun #define IS_CNA_CAPABLE(ha)	(IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
4115*4882a593Smuzhiyun 				IS_QLA8031(ha) || IS_QLA8044(ha))
4116*4882a593Smuzhiyun #define IS_P3P_TYPE(ha)		(IS_QLA82XX(ha) || IS_QLA8044(ha))
4117*4882a593Smuzhiyun #define IS_QLA2XXX_MIDTYPE(ha)	(IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
4118*4882a593Smuzhiyun 				IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
4119*4882a593Smuzhiyun 				IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
4120*4882a593Smuzhiyun 				IS_QLA8044(ha) || IS_QLA27XX(ha) || \
4121*4882a593Smuzhiyun 				IS_QLA28XX(ha))
4122*4882a593Smuzhiyun #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4123*4882a593Smuzhiyun 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4124*4882a593Smuzhiyun #define IS_NOPOLLING_TYPE(ha)	(IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
4125*4882a593Smuzhiyun #define IS_FAC_REQUIRED(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4126*4882a593Smuzhiyun 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4127*4882a593Smuzhiyun #define IS_NOCACHE_VPD_TYPE(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4128*4882a593Smuzhiyun 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4129*4882a593Smuzhiyun #define IS_ALOGIO_CAPABLE(ha)	(IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun #define IS_T10_PI_CAPABLE(ha)   ((ha)->device_type & DT_T10_PI)
4132*4882a593Smuzhiyun #define IS_IIDMA_CAPABLE(ha)    ((ha)->device_type & DT_IIDMA)
4133*4882a593Smuzhiyun #define IS_FWI2_CAPABLE(ha)     ((ha)->device_type & DT_FWI2)
4134*4882a593Smuzhiyun #define IS_ZIO_SUPPORTED(ha)    ((ha)->device_type & DT_ZIO_SUPPORTED)
4135*4882a593Smuzhiyun #define IS_OEM_001(ha)          ((ha)->device_type & DT_OEM_001)
4136*4882a593Smuzhiyun #define HAS_EXTENDED_IDS(ha)    ((ha)->device_type & DT_EXTENDED_IDS)
4137*4882a593Smuzhiyun #define IS_CT6_SUPPORTED(ha)	((ha)->device_type & DT_CT6_SUPPORTED)
4138*4882a593Smuzhiyun #define IS_MQUE_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4139*4882a593Smuzhiyun 				 IS_QLA28XX(ha))
4140*4882a593Smuzhiyun #define IS_BIDI_CAPABLE(ha) \
4141*4882a593Smuzhiyun     (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4142*4882a593Smuzhiyun /* Bit 21 of fw_attributes decides the MCTP capabilities */
4143*4882a593Smuzhiyun #define IS_MCTP_CAPABLE(ha)	(IS_QLA2031(ha) && \
4144*4882a593Smuzhiyun 				((ha)->fw_attributes_ext[0] & BIT_0))
4145*4882a593Smuzhiyun #define IS_PI_UNINIT_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha))
4146*4882a593Smuzhiyun #define IS_PI_IPGUARD_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha))
4147*4882a593Smuzhiyun #define IS_PI_DIFB_DIX0_CAPABLE(ha)	(0)
4148*4882a593Smuzhiyun #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4149*4882a593Smuzhiyun 					IS_QLA28XX(ha))
4150*4882a593Smuzhiyun #define IS_PI_SPLIT_DET_CAPABLE(ha)	(IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
4151*4882a593Smuzhiyun     (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
4152*4882a593Smuzhiyun #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4153*4882a593Smuzhiyun 				IS_QLA28XX(ha))
4154*4882a593Smuzhiyun #define IS_TGT_MODE_CAPABLE(ha)	(ha->tgt.atio_q_length)
4155*4882a593Smuzhiyun #define IS_SHADOW_REG_CAPABLE(ha)  (IS_QLA27XX(ha) || IS_QLA28XX(ha))
4156*4882a593Smuzhiyun #define IS_DPORT_CAPABLE(ha)  (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4157*4882a593Smuzhiyun 				IS_QLA28XX(ha))
4158*4882a593Smuzhiyun #define IS_FAWWN_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4159*4882a593Smuzhiyun 				IS_QLA28XX(ha))
4160*4882a593Smuzhiyun #define IS_EXCHG_OFFLD_CAPABLE(ha) \
4161*4882a593Smuzhiyun 	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4162*4882a593Smuzhiyun #define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
4163*4882a593Smuzhiyun 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4164*4882a593Smuzhiyun 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
4165*4882a593Smuzhiyun #define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
4166*4882a593Smuzhiyun 	IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4167*4882a593Smuzhiyun 
4168*4882a593Smuzhiyun #define IS_ZIO_THRESHOLD_CAPABLE(ha) \
4169*4882a593Smuzhiyun 	((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&\
4170*4882a593Smuzhiyun 	 (ha->zio_mode == QLA_ZIO_MODE_6))
4171*4882a593Smuzhiyun 
4172*4882a593Smuzhiyun 	/* HBA serial number */
4173*4882a593Smuzhiyun 	uint8_t		serial0;
4174*4882a593Smuzhiyun 	uint8_t		serial1;
4175*4882a593Smuzhiyun 	uint8_t		serial2;
4176*4882a593Smuzhiyun 
4177*4882a593Smuzhiyun 	/* NVRAM configuration data */
4178*4882a593Smuzhiyun #define MAX_NVRAM_SIZE  4096
4179*4882a593Smuzhiyun #define VPD_OFFSET      (MAX_NVRAM_SIZE / 2)
4180*4882a593Smuzhiyun 	uint16_t	nvram_size;
4181*4882a593Smuzhiyun 	uint16_t	nvram_base;
4182*4882a593Smuzhiyun 	void		*nvram;
4183*4882a593Smuzhiyun 	uint16_t	vpd_size;
4184*4882a593Smuzhiyun 	uint16_t	vpd_base;
4185*4882a593Smuzhiyun 	void		*vpd;
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	uint16_t	loop_reset_delay;
4188*4882a593Smuzhiyun 	uint8_t		retry_count;
4189*4882a593Smuzhiyun 	uint8_t		login_timeout;
4190*4882a593Smuzhiyun 	uint16_t	r_a_tov;
4191*4882a593Smuzhiyun 	int		port_down_retry_count;
4192*4882a593Smuzhiyun 	uint8_t		mbx_count;
4193*4882a593Smuzhiyun 	uint8_t		aen_mbx_count;
4194*4882a593Smuzhiyun 	atomic_t	num_pend_mbx_stage1;
4195*4882a593Smuzhiyun 	atomic_t	num_pend_mbx_stage2;
4196*4882a593Smuzhiyun 	atomic_t	num_pend_mbx_stage3;
4197*4882a593Smuzhiyun 	uint16_t	frame_payload_size;
4198*4882a593Smuzhiyun 
4199*4882a593Smuzhiyun 	uint32_t	login_retry_count;
4200*4882a593Smuzhiyun 	/* SNS command interfaces. */
4201*4882a593Smuzhiyun 	ms_iocb_entry_t		*ms_iocb;
4202*4882a593Smuzhiyun 	dma_addr_t		ms_iocb_dma;
4203*4882a593Smuzhiyun 	struct ct_sns_pkt	*ct_sns;
4204*4882a593Smuzhiyun 	dma_addr_t		ct_sns_dma;
4205*4882a593Smuzhiyun 	/* SNS command interfaces for 2200. */
4206*4882a593Smuzhiyun 	struct sns_cmd_pkt	*sns_cmd;
4207*4882a593Smuzhiyun 	dma_addr_t		sns_cmd_dma;
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun #define SFP_DEV_SIZE    512
4210*4882a593Smuzhiyun #define SFP_BLOCK_SIZE  64
4211*4882a593Smuzhiyun #define SFP_RTDI_LEN	SFP_BLOCK_SIZE
4212*4882a593Smuzhiyun 
4213*4882a593Smuzhiyun 	void		*sfp_data;
4214*4882a593Smuzhiyun 	dma_addr_t	sfp_data_dma;
4215*4882a593Smuzhiyun 
4216*4882a593Smuzhiyun 	struct qla_flt_header *flt;
4217*4882a593Smuzhiyun 	dma_addr_t	flt_dma;
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun #define XGMAC_DATA_SIZE	4096
4220*4882a593Smuzhiyun 	void		*xgmac_data;
4221*4882a593Smuzhiyun 	dma_addr_t	xgmac_data_dma;
4222*4882a593Smuzhiyun 
4223*4882a593Smuzhiyun #define DCBX_TLV_DATA_SIZE 4096
4224*4882a593Smuzhiyun 	void		*dcbx_tlv;
4225*4882a593Smuzhiyun 	dma_addr_t	dcbx_tlv_dma;
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun 	struct task_struct	*dpc_thread;
4228*4882a593Smuzhiyun 	uint8_t dpc_active;                  /* DPC routine is active */
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun 	dma_addr_t	gid_list_dma;
4231*4882a593Smuzhiyun 	struct gid_list_info *gid_list;
4232*4882a593Smuzhiyun 	int		gid_list_info_size;
4233*4882a593Smuzhiyun 
4234*4882a593Smuzhiyun 	/* Small DMA pool allocations -- maximum 256 bytes in length. */
4235*4882a593Smuzhiyun #define DMA_POOL_SIZE   256
4236*4882a593Smuzhiyun 	struct dma_pool *s_dma_pool;
4237*4882a593Smuzhiyun 
4238*4882a593Smuzhiyun 	dma_addr_t	init_cb_dma;
4239*4882a593Smuzhiyun 	init_cb_t	*init_cb;
4240*4882a593Smuzhiyun 	int		init_cb_size;
4241*4882a593Smuzhiyun 	dma_addr_t	ex_init_cb_dma;
4242*4882a593Smuzhiyun 	struct ex_init_cb_81xx *ex_init_cb;
4243*4882a593Smuzhiyun 	dma_addr_t	sf_init_cb_dma;
4244*4882a593Smuzhiyun 	struct init_sf_cb *sf_init_cb;
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	void		*scm_fpin_els_buff;
4247*4882a593Smuzhiyun 	uint64_t	scm_fpin_els_buff_size;
4248*4882a593Smuzhiyun 	bool		scm_fpin_valid;
4249*4882a593Smuzhiyun 	bool		scm_fpin_payload_size;
4250*4882a593Smuzhiyun 
4251*4882a593Smuzhiyun 	void		*async_pd;
4252*4882a593Smuzhiyun 	dma_addr_t	async_pd_dma;
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun #define ENABLE_EXTENDED_LOGIN	BIT_7
4255*4882a593Smuzhiyun 
4256*4882a593Smuzhiyun 	/* Extended Logins  */
4257*4882a593Smuzhiyun 	void		*exlogin_buf;
4258*4882a593Smuzhiyun 	dma_addr_t	exlogin_buf_dma;
4259*4882a593Smuzhiyun 	uint32_t	exlogin_size;
4260*4882a593Smuzhiyun 
4261*4882a593Smuzhiyun #define ENABLE_EXCHANGE_OFFLD	BIT_2
4262*4882a593Smuzhiyun 
4263*4882a593Smuzhiyun 	/* Exchange Offload */
4264*4882a593Smuzhiyun 	void		*exchoffld_buf;
4265*4882a593Smuzhiyun 	dma_addr_t	exchoffld_buf_dma;
4266*4882a593Smuzhiyun 	int		exchoffld_size;
4267*4882a593Smuzhiyun 	int 		exchoffld_count;
4268*4882a593Smuzhiyun 
4269*4882a593Smuzhiyun 	/* n2n */
4270*4882a593Smuzhiyun 	struct fc_els_flogi plogi_els_payld;
4271*4882a593Smuzhiyun #define LOGIN_TEMPLATE_SIZE (sizeof(struct fc_els_flogi) - 4)
4272*4882a593Smuzhiyun 
4273*4882a593Smuzhiyun 	void            *swl;
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 	/* These are used by mailbox operations. */
4276*4882a593Smuzhiyun 	uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
4277*4882a593Smuzhiyun 	uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
4278*4882a593Smuzhiyun 	uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
4279*4882a593Smuzhiyun 
4280*4882a593Smuzhiyun 	mbx_cmd_t	*mcp;
4281*4882a593Smuzhiyun 	struct mbx_cmd_32	*mcp32;
4282*4882a593Smuzhiyun 
4283*4882a593Smuzhiyun 	unsigned long	mbx_cmd_flags;
4284*4882a593Smuzhiyun #define MBX_INTERRUPT		1
4285*4882a593Smuzhiyun #define MBX_INTR_WAIT		2
4286*4882a593Smuzhiyun #define MBX_UPDATE_FLASH_ACTIVE	3
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun 	struct mutex vport_lock;        /* Virtual port synchronization */
4289*4882a593Smuzhiyun 	spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
4290*4882a593Smuzhiyun 	struct mutex mq_lock;        /* multi-queue synchronization */
4291*4882a593Smuzhiyun 	struct completion mbx_cmd_comp; /* Serialize mbx access */
4292*4882a593Smuzhiyun 	struct completion mbx_intr_comp;  /* Used for completion notification */
4293*4882a593Smuzhiyun 	struct completion dcbx_comp;	/* For set port config notification */
4294*4882a593Smuzhiyun 	struct completion lb_portup_comp; /* Used to wait for link up during
4295*4882a593Smuzhiyun 					   * loopback */
4296*4882a593Smuzhiyun #define DCBX_COMP_TIMEOUT	20
4297*4882a593Smuzhiyun #define LB_PORTUP_COMP_TIMEOUT	10
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	int notify_dcbx_comp;
4300*4882a593Smuzhiyun 	int notify_lb_portup_comp;
4301*4882a593Smuzhiyun 	struct mutex selflogin_lock;
4302*4882a593Smuzhiyun 
4303*4882a593Smuzhiyun 	/* Basic firmware related information. */
4304*4882a593Smuzhiyun 	uint16_t	fw_major_version;
4305*4882a593Smuzhiyun 	uint16_t	fw_minor_version;
4306*4882a593Smuzhiyun 	uint16_t	fw_subminor_version;
4307*4882a593Smuzhiyun 	uint16_t	fw_attributes;
4308*4882a593Smuzhiyun 	uint16_t	fw_attributes_h;
4309*4882a593Smuzhiyun #define FW_ATTR_H_NVME_FBURST 	BIT_1
4310*4882a593Smuzhiyun #define FW_ATTR_H_NVME		BIT_10
4311*4882a593Smuzhiyun #define FW_ATTR_H_NVME_UPDATED  BIT_14
4312*4882a593Smuzhiyun 
4313*4882a593Smuzhiyun 	/* About firmware SCM support */
4314*4882a593Smuzhiyun #define FW_ATTR_EXT0_SCM_SUPPORTED	BIT_12
4315*4882a593Smuzhiyun 	/* Brocade fabric attached */
4316*4882a593Smuzhiyun #define FW_ATTR_EXT0_SCM_BROCADE	0x00001000
4317*4882a593Smuzhiyun 	/* Cisco fabric attached */
4318*4882a593Smuzhiyun #define FW_ATTR_EXT0_SCM_CISCO		0x00002000
4319*4882a593Smuzhiyun #define FW_ATTR_EXT0_NVME2	BIT_13
4320*4882a593Smuzhiyun 	uint16_t	fw_attributes_ext[2];
4321*4882a593Smuzhiyun 	uint32_t	fw_memory_size;
4322*4882a593Smuzhiyun 	uint32_t	fw_transfer_size;
4323*4882a593Smuzhiyun 	uint32_t	fw_srisc_address;
4324*4882a593Smuzhiyun #define RISC_START_ADDRESS_2100 0x1000
4325*4882a593Smuzhiyun #define RISC_START_ADDRESS_2300 0x800
4326*4882a593Smuzhiyun #define RISC_START_ADDRESS_2400 0x100000
4327*4882a593Smuzhiyun 
4328*4882a593Smuzhiyun 	uint16_t	orig_fw_tgt_xcb_count;
4329*4882a593Smuzhiyun 	uint16_t	cur_fw_tgt_xcb_count;
4330*4882a593Smuzhiyun 	uint16_t	orig_fw_xcb_count;
4331*4882a593Smuzhiyun 	uint16_t	cur_fw_xcb_count;
4332*4882a593Smuzhiyun 	uint16_t	orig_fw_iocb_count;
4333*4882a593Smuzhiyun 	uint16_t	cur_fw_iocb_count;
4334*4882a593Smuzhiyun 	uint16_t	fw_max_fcf_count;
4335*4882a593Smuzhiyun 
4336*4882a593Smuzhiyun 	uint32_t	fw_shared_ram_start;
4337*4882a593Smuzhiyun 	uint32_t	fw_shared_ram_end;
4338*4882a593Smuzhiyun 	uint32_t	fw_ddr_ram_start;
4339*4882a593Smuzhiyun 	uint32_t	fw_ddr_ram_end;
4340*4882a593Smuzhiyun 
4341*4882a593Smuzhiyun 	uint16_t	fw_options[16];         /* slots: 1,2,3,10,11 */
4342*4882a593Smuzhiyun 	uint8_t		fw_seriallink_options[4];
4343*4882a593Smuzhiyun 	__le16		fw_seriallink_options24[4];
4344*4882a593Smuzhiyun 
4345*4882a593Smuzhiyun 	uint8_t		serdes_version[3];
4346*4882a593Smuzhiyun 	uint8_t		mpi_version[3];
4347*4882a593Smuzhiyun 	uint32_t	mpi_capabilities;
4348*4882a593Smuzhiyun 	uint8_t		phy_version[3];
4349*4882a593Smuzhiyun 	uint8_t		pep_version[3];
4350*4882a593Smuzhiyun 
4351*4882a593Smuzhiyun 	/* Firmware dump template */
4352*4882a593Smuzhiyun 	struct fwdt {
4353*4882a593Smuzhiyun 		void *template;
4354*4882a593Smuzhiyun 		ulong length;
4355*4882a593Smuzhiyun 		ulong dump_size;
4356*4882a593Smuzhiyun 	} fwdt[2];
4357*4882a593Smuzhiyun 	struct qla2xxx_fw_dump *fw_dump;
4358*4882a593Smuzhiyun 	uint32_t	fw_dump_len;
4359*4882a593Smuzhiyun 	u32		fw_dump_alloc_len;
4360*4882a593Smuzhiyun 	bool		fw_dumped;
4361*4882a593Smuzhiyun 	unsigned long	fw_dump_cap_flags;
4362*4882a593Smuzhiyun #define RISC_PAUSE_CMPL		0
4363*4882a593Smuzhiyun #define DMA_SHUTDOWN_CMPL	1
4364*4882a593Smuzhiyun #define ISP_RESET_CMPL		2
4365*4882a593Smuzhiyun #define RISC_RDY_AFT_RESET	3
4366*4882a593Smuzhiyun #define RISC_SRAM_DUMP_CMPL	4
4367*4882a593Smuzhiyun #define RISC_EXT_MEM_DUMP_CMPL	5
4368*4882a593Smuzhiyun #define ISP_MBX_RDY		6
4369*4882a593Smuzhiyun #define ISP_SOFT_RESET_CMPL	7
4370*4882a593Smuzhiyun 	int		fw_dump_reading;
4371*4882a593Smuzhiyun 	void		*mpi_fw_dump;
4372*4882a593Smuzhiyun 	u32		mpi_fw_dump_len;
4373*4882a593Smuzhiyun 	unsigned int	mpi_fw_dump_reading:1;
4374*4882a593Smuzhiyun 	unsigned int	mpi_fw_dumped:1;
4375*4882a593Smuzhiyun 	int		prev_minidump_failed;
4376*4882a593Smuzhiyun 	dma_addr_t	eft_dma;
4377*4882a593Smuzhiyun 	void		*eft;
4378*4882a593Smuzhiyun /* Current size of mctp dump is 0x086064 bytes */
4379*4882a593Smuzhiyun #define MCTP_DUMP_SIZE  0x086064
4380*4882a593Smuzhiyun 	dma_addr_t	mctp_dump_dma;
4381*4882a593Smuzhiyun 	void		*mctp_dump;
4382*4882a593Smuzhiyun 	int		mctp_dumped;
4383*4882a593Smuzhiyun 	int		mctp_dump_reading;
4384*4882a593Smuzhiyun 	uint32_t	chain_offset;
4385*4882a593Smuzhiyun 	struct dentry *dfs_dir;
4386*4882a593Smuzhiyun 	struct dentry *dfs_fce;
4387*4882a593Smuzhiyun 	struct dentry *dfs_tgt_counters;
4388*4882a593Smuzhiyun 	struct dentry *dfs_fw_resource_cnt;
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 	dma_addr_t	fce_dma;
4391*4882a593Smuzhiyun 	void		*fce;
4392*4882a593Smuzhiyun 	uint32_t	fce_bufs;
4393*4882a593Smuzhiyun 	uint16_t	fce_mb[8];
4394*4882a593Smuzhiyun 	uint64_t	fce_wr, fce_rd;
4395*4882a593Smuzhiyun 	struct mutex	fce_mutex;
4396*4882a593Smuzhiyun 
4397*4882a593Smuzhiyun 	uint32_t	pci_attr;
4398*4882a593Smuzhiyun 	uint16_t	chip_revision;
4399*4882a593Smuzhiyun 
4400*4882a593Smuzhiyun 	uint16_t	product_id[4];
4401*4882a593Smuzhiyun 
4402*4882a593Smuzhiyun 	uint8_t		model_number[16+1];
4403*4882a593Smuzhiyun 	char		model_desc[80];
4404*4882a593Smuzhiyun 	uint8_t		adapter_id[16+1];
4405*4882a593Smuzhiyun 
4406*4882a593Smuzhiyun 	/* Option ROM information. */
4407*4882a593Smuzhiyun 	char		*optrom_buffer;
4408*4882a593Smuzhiyun 	uint32_t	optrom_size;
4409*4882a593Smuzhiyun 	int		optrom_state;
4410*4882a593Smuzhiyun #define QLA_SWAITING	0
4411*4882a593Smuzhiyun #define QLA_SREADING	1
4412*4882a593Smuzhiyun #define QLA_SWRITING	2
4413*4882a593Smuzhiyun 	uint32_t	optrom_region_start;
4414*4882a593Smuzhiyun 	uint32_t	optrom_region_size;
4415*4882a593Smuzhiyun 	struct mutex	optrom_mutex;
4416*4882a593Smuzhiyun 
4417*4882a593Smuzhiyun /* PCI expansion ROM image information. */
4418*4882a593Smuzhiyun #define ROM_CODE_TYPE_BIOS	0
4419*4882a593Smuzhiyun #define ROM_CODE_TYPE_FCODE	1
4420*4882a593Smuzhiyun #define ROM_CODE_TYPE_EFI	3
4421*4882a593Smuzhiyun 	uint8_t 	bios_revision[2];
4422*4882a593Smuzhiyun 	uint8_t 	efi_revision[2];
4423*4882a593Smuzhiyun 	uint8_t 	fcode_revision[16];
4424*4882a593Smuzhiyun 	uint32_t	fw_revision[4];
4425*4882a593Smuzhiyun 
4426*4882a593Smuzhiyun 	uint32_t	gold_fw_version[4];
4427*4882a593Smuzhiyun 
4428*4882a593Smuzhiyun 	/* Offsets for flash/nvram access (set to ~0 if not used). */
4429*4882a593Smuzhiyun 	uint32_t	flash_conf_off;
4430*4882a593Smuzhiyun 	uint32_t	flash_data_off;
4431*4882a593Smuzhiyun 	uint32_t	nvram_conf_off;
4432*4882a593Smuzhiyun 	uint32_t	nvram_data_off;
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun 	uint32_t	fdt_wrt_disable;
4435*4882a593Smuzhiyun 	uint32_t	fdt_wrt_enable;
4436*4882a593Smuzhiyun 	uint32_t	fdt_erase_cmd;
4437*4882a593Smuzhiyun 	uint32_t	fdt_block_size;
4438*4882a593Smuzhiyun 	uint32_t	fdt_unprotect_sec_cmd;
4439*4882a593Smuzhiyun 	uint32_t	fdt_protect_sec_cmd;
4440*4882a593Smuzhiyun 	uint32_t	fdt_wrt_sts_reg_cmd;
4441*4882a593Smuzhiyun 
4442*4882a593Smuzhiyun 	struct {
4443*4882a593Smuzhiyun 		uint32_t	flt_region_flt;
4444*4882a593Smuzhiyun 		uint32_t	flt_region_fdt;
4445*4882a593Smuzhiyun 		uint32_t	flt_region_boot;
4446*4882a593Smuzhiyun 		uint32_t	flt_region_boot_sec;
4447*4882a593Smuzhiyun 		uint32_t	flt_region_fw;
4448*4882a593Smuzhiyun 		uint32_t	flt_region_fw_sec;
4449*4882a593Smuzhiyun 		uint32_t	flt_region_vpd_nvram;
4450*4882a593Smuzhiyun 		uint32_t	flt_region_vpd_nvram_sec;
4451*4882a593Smuzhiyun 		uint32_t	flt_region_vpd;
4452*4882a593Smuzhiyun 		uint32_t	flt_region_vpd_sec;
4453*4882a593Smuzhiyun 		uint32_t	flt_region_nvram;
4454*4882a593Smuzhiyun 		uint32_t	flt_region_nvram_sec;
4455*4882a593Smuzhiyun 		uint32_t	flt_region_npiv_conf;
4456*4882a593Smuzhiyun 		uint32_t	flt_region_gold_fw;
4457*4882a593Smuzhiyun 		uint32_t	flt_region_fcp_prio;
4458*4882a593Smuzhiyun 		uint32_t	flt_region_bootload;
4459*4882a593Smuzhiyun 		uint32_t	flt_region_img_status_pri;
4460*4882a593Smuzhiyun 		uint32_t	flt_region_img_status_sec;
4461*4882a593Smuzhiyun 		uint32_t	flt_region_aux_img_status_pri;
4462*4882a593Smuzhiyun 		uint32_t	flt_region_aux_img_status_sec;
4463*4882a593Smuzhiyun 	};
4464*4882a593Smuzhiyun 	uint8_t         active_image;
4465*4882a593Smuzhiyun 
4466*4882a593Smuzhiyun 	/* Needed for BEACON */
4467*4882a593Smuzhiyun 	uint16_t        beacon_blink_led;
4468*4882a593Smuzhiyun 	uint8_t         beacon_color_state;
4469*4882a593Smuzhiyun #define QLA_LED_GRN_ON		0x01
4470*4882a593Smuzhiyun #define QLA_LED_YLW_ON		0x02
4471*4882a593Smuzhiyun #define QLA_LED_ABR_ON		0x04
4472*4882a593Smuzhiyun #define QLA_LED_ALL_ON		0x07	/* yellow, green, amber. */
4473*4882a593Smuzhiyun 					/* ISP2322: red, green, amber. */
4474*4882a593Smuzhiyun 	uint16_t        zio_mode;
4475*4882a593Smuzhiyun 	uint16_t        zio_timer;
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun 	struct qla_msix_entry *msix_entries;
4478*4882a593Smuzhiyun 
4479*4882a593Smuzhiyun 	struct list_head        vp_list;        /* list of VP */
4480*4882a593Smuzhiyun 	unsigned long   vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4481*4882a593Smuzhiyun 			sizeof(unsigned long)];
4482*4882a593Smuzhiyun 	uint16_t        num_vhosts;     /* number of vports created */
4483*4882a593Smuzhiyun 	uint16_t        num_vsans;      /* number of vsan created */
4484*4882a593Smuzhiyun 	uint16_t        max_npiv_vports;        /* 63 or 125 per topoloty */
4485*4882a593Smuzhiyun 	int             cur_vport_count;
4486*4882a593Smuzhiyun 
4487*4882a593Smuzhiyun 	struct qla_chip_state_84xx *cs84xx;
4488*4882a593Smuzhiyun 	struct isp_operations *isp_ops;
4489*4882a593Smuzhiyun 	struct workqueue_struct *wq;
4490*4882a593Smuzhiyun 	struct qlfc_fw fw_buf;
4491*4882a593Smuzhiyun 
4492*4882a593Smuzhiyun 	/* FCP_CMND priority support */
4493*4882a593Smuzhiyun 	struct qla_fcp_prio_cfg *fcp_prio_cfg;
4494*4882a593Smuzhiyun 
4495*4882a593Smuzhiyun 	struct dma_pool *dl_dma_pool;
4496*4882a593Smuzhiyun #define DSD_LIST_DMA_POOL_SIZE  512
4497*4882a593Smuzhiyun 
4498*4882a593Smuzhiyun 	struct dma_pool *fcp_cmnd_dma_pool;
4499*4882a593Smuzhiyun 	mempool_t       *ctx_mempool;
4500*4882a593Smuzhiyun #define FCP_CMND_DMA_POOL_SIZE 512
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun 	void __iomem	*nx_pcibase;		/* Base I/O address */
4503*4882a593Smuzhiyun 	void __iomem	*nxdb_rd_ptr;		/* Doorbell read pointer */
4504*4882a593Smuzhiyun 	void __iomem	*nxdb_wr_ptr;		/* Door bell write pointer */
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun 	uint32_t	crb_win;
4507*4882a593Smuzhiyun 	uint32_t	curr_window;
4508*4882a593Smuzhiyun 	uint32_t	ddr_mn_window;
4509*4882a593Smuzhiyun 	unsigned long	mn_win_crb;
4510*4882a593Smuzhiyun 	unsigned long	ms_win_crb;
4511*4882a593Smuzhiyun 	int		qdr_sn_window;
4512*4882a593Smuzhiyun 	uint32_t	fcoe_dev_init_timeout;
4513*4882a593Smuzhiyun 	uint32_t	fcoe_reset_timeout;
4514*4882a593Smuzhiyun 	rwlock_t	hw_lock;
4515*4882a593Smuzhiyun 	uint16_t	portnum;		/* port number */
4516*4882a593Smuzhiyun 	int		link_width;
4517*4882a593Smuzhiyun 	struct fw_blob	*hablob;
4518*4882a593Smuzhiyun 	struct qla82xx_legacy_intr_set nx_legacy_intr;
4519*4882a593Smuzhiyun 
4520*4882a593Smuzhiyun 	uint16_t	gbl_dsd_inuse;
4521*4882a593Smuzhiyun 	uint16_t	gbl_dsd_avail;
4522*4882a593Smuzhiyun 	struct list_head gbl_dsd_list;
4523*4882a593Smuzhiyun #define NUM_DSD_CHAIN 4096
4524*4882a593Smuzhiyun 
4525*4882a593Smuzhiyun 	uint8_t fw_type;
4526*4882a593Smuzhiyun 	uint32_t file_prd_off;	/* File firmware product offset */
4527*4882a593Smuzhiyun 
4528*4882a593Smuzhiyun 	uint32_t	md_template_size;
4529*4882a593Smuzhiyun 	void		*md_tmplt_hdr;
4530*4882a593Smuzhiyun 	dma_addr_t      md_tmplt_hdr_dma;
4531*4882a593Smuzhiyun 	void            *md_dump;
4532*4882a593Smuzhiyun 	uint32_t	md_dump_size;
4533*4882a593Smuzhiyun 
4534*4882a593Smuzhiyun 	void		*loop_id_map;
4535*4882a593Smuzhiyun 
4536*4882a593Smuzhiyun 	/* QLA83XX IDC specific fields */
4537*4882a593Smuzhiyun 	uint32_t	idc_audit_ts;
4538*4882a593Smuzhiyun 	uint32_t	idc_extend_tmo;
4539*4882a593Smuzhiyun 
4540*4882a593Smuzhiyun 	/* DPC low-priority workqueue */
4541*4882a593Smuzhiyun 	struct workqueue_struct *dpc_lp_wq;
4542*4882a593Smuzhiyun 	struct work_struct idc_aen;
4543*4882a593Smuzhiyun 	/* DPC high-priority workqueue */
4544*4882a593Smuzhiyun 	struct workqueue_struct *dpc_hp_wq;
4545*4882a593Smuzhiyun 	struct work_struct nic_core_reset;
4546*4882a593Smuzhiyun 	struct work_struct idc_state_handler;
4547*4882a593Smuzhiyun 	struct work_struct nic_core_unrecoverable;
4548*4882a593Smuzhiyun 	struct work_struct board_disable;
4549*4882a593Smuzhiyun 
4550*4882a593Smuzhiyun 	struct mr_data_fx00 mr;
4551*4882a593Smuzhiyun 	uint32_t chip_reset;
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 	struct qlt_hw_data tgt;
4554*4882a593Smuzhiyun 	int	allow_cna_fw_dump;
4555*4882a593Smuzhiyun 	uint32_t fw_ability_mask;
4556*4882a593Smuzhiyun 	uint16_t min_supported_speed;
4557*4882a593Smuzhiyun 	uint16_t max_supported_speed;
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun 	/* DMA pool for the DIF bundling buffers */
4560*4882a593Smuzhiyun 	struct dma_pool *dif_bundl_pool;
4561*4882a593Smuzhiyun 	#define DIF_BUNDLING_DMA_POOL_SIZE  1024
4562*4882a593Smuzhiyun 	struct {
4563*4882a593Smuzhiyun 		struct {
4564*4882a593Smuzhiyun 			struct list_head head;
4565*4882a593Smuzhiyun 			uint count;
4566*4882a593Smuzhiyun 		} good;
4567*4882a593Smuzhiyun 		struct {
4568*4882a593Smuzhiyun 			struct list_head head;
4569*4882a593Smuzhiyun 			uint count;
4570*4882a593Smuzhiyun 		} unusable;
4571*4882a593Smuzhiyun 	} pool;
4572*4882a593Smuzhiyun 
4573*4882a593Smuzhiyun 	unsigned long long dif_bundle_crossed_pages;
4574*4882a593Smuzhiyun 	unsigned long long dif_bundle_reads;
4575*4882a593Smuzhiyun 	unsigned long long dif_bundle_writes;
4576*4882a593Smuzhiyun 	unsigned long long dif_bundle_kallocs;
4577*4882a593Smuzhiyun 	unsigned long long dif_bundle_dma_allocs;
4578*4882a593Smuzhiyun 
4579*4882a593Smuzhiyun 	atomic_t        nvme_active_aen_cnt;
4580*4882a593Smuzhiyun 	uint16_t        nvme_last_rptd_aen;             /* Last recorded aen count */
4581*4882a593Smuzhiyun 
4582*4882a593Smuzhiyun 	uint8_t fc4_type_priority;
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	atomic_t zio_threshold;
4585*4882a593Smuzhiyun 	uint16_t last_zio_threshold;
4586*4882a593Smuzhiyun 
4587*4882a593Smuzhiyun #define DEFAULT_ZIO_THRESHOLD 5
4588*4882a593Smuzhiyun 
4589*4882a593Smuzhiyun 	struct qla_hw_data_stat stat;
4590*4882a593Smuzhiyun };
4591*4882a593Smuzhiyun 
4592*4882a593Smuzhiyun struct active_regions {
4593*4882a593Smuzhiyun 	uint8_t global;
4594*4882a593Smuzhiyun 	struct {
4595*4882a593Smuzhiyun 		uint8_t board_config;
4596*4882a593Smuzhiyun 		uint8_t vpd_nvram;
4597*4882a593Smuzhiyun 		uint8_t npiv_config_0_1;
4598*4882a593Smuzhiyun 		uint8_t npiv_config_2_3;
4599*4882a593Smuzhiyun 	} aux;
4600*4882a593Smuzhiyun };
4601*4882a593Smuzhiyun 
4602*4882a593Smuzhiyun #define FW_ABILITY_MAX_SPEED_MASK	0xFUL
4603*4882a593Smuzhiyun #define FW_ABILITY_MAX_SPEED_16G	0x0
4604*4882a593Smuzhiyun #define FW_ABILITY_MAX_SPEED_32G	0x1
4605*4882a593Smuzhiyun #define FW_ABILITY_MAX_SPEED(ha)	\
4606*4882a593Smuzhiyun 	(ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun #define QLA_GET_DATA_RATE	0
4609*4882a593Smuzhiyun #define QLA_SET_DATA_RATE_NOLR	1
4610*4882a593Smuzhiyun #define QLA_SET_DATA_RATE_LR	2 /* Set speed and initiate LR */
4611*4882a593Smuzhiyun 
4612*4882a593Smuzhiyun #define QLA_DEFAULT_PAYLOAD_SIZE	64
4613*4882a593Smuzhiyun /*
4614*4882a593Smuzhiyun  * This item might be allocated with a size > sizeof(struct purex_item).
4615*4882a593Smuzhiyun  * The "size" variable gives the size of the payload (which
4616*4882a593Smuzhiyun  * is variable) starting at "iocb".
4617*4882a593Smuzhiyun  */
4618*4882a593Smuzhiyun struct purex_item {
4619*4882a593Smuzhiyun 	struct list_head list;
4620*4882a593Smuzhiyun 	struct scsi_qla_host *vha;
4621*4882a593Smuzhiyun 	void (*process_item)(struct scsi_qla_host *vha,
4622*4882a593Smuzhiyun 			     struct purex_item *pkt);
4623*4882a593Smuzhiyun 	atomic_t in_use;
4624*4882a593Smuzhiyun 	uint16_t size;
4625*4882a593Smuzhiyun 	struct {
4626*4882a593Smuzhiyun 		uint8_t iocb[64];
4627*4882a593Smuzhiyun 	} iocb;
4628*4882a593Smuzhiyun };
4629*4882a593Smuzhiyun 
4630*4882a593Smuzhiyun #define SCM_FLAG_RDF_REJECT		0x00
4631*4882a593Smuzhiyun #define SCM_FLAG_RDF_COMPLETED		0x01
4632*4882a593Smuzhiyun 
4633*4882a593Smuzhiyun #define QLA_CON_PRIMITIVE_RECEIVED	0x1
4634*4882a593Smuzhiyun #define QLA_CONGESTION_ARB_WARNING	0x1
4635*4882a593Smuzhiyun #define QLA_CONGESTION_ARB_ALARM	0X2
4636*4882a593Smuzhiyun 
4637*4882a593Smuzhiyun /*
4638*4882a593Smuzhiyun  * Qlogic scsi host structure
4639*4882a593Smuzhiyun  */
4640*4882a593Smuzhiyun typedef struct scsi_qla_host {
4641*4882a593Smuzhiyun 	struct list_head list;
4642*4882a593Smuzhiyun 	struct list_head vp_fcports;	/* list of fcports */
4643*4882a593Smuzhiyun 	struct list_head work_list;
4644*4882a593Smuzhiyun 	spinlock_t work_lock;
4645*4882a593Smuzhiyun 	struct work_struct iocb_work;
4646*4882a593Smuzhiyun 
4647*4882a593Smuzhiyun 	/* Commonly used flags and state information. */
4648*4882a593Smuzhiyun 	struct Scsi_Host *host;
4649*4882a593Smuzhiyun 	unsigned long	host_no;
4650*4882a593Smuzhiyun 	uint8_t		host_str[16];
4651*4882a593Smuzhiyun 
4652*4882a593Smuzhiyun 	volatile struct {
4653*4882a593Smuzhiyun 		uint32_t	init_done		:1;
4654*4882a593Smuzhiyun 		uint32_t	online			:1;
4655*4882a593Smuzhiyun 		uint32_t	reset_active		:1;
4656*4882a593Smuzhiyun 
4657*4882a593Smuzhiyun 		uint32_t	management_server_logged_in :1;
4658*4882a593Smuzhiyun 		uint32_t	process_response_queue	:1;
4659*4882a593Smuzhiyun 		uint32_t	difdix_supported:1;
4660*4882a593Smuzhiyun 		uint32_t	delete_progress:1;
4661*4882a593Smuzhiyun 
4662*4882a593Smuzhiyun 		uint32_t	fw_tgt_reported:1;
4663*4882a593Smuzhiyun 		uint32_t	bbcr_enable:1;
4664*4882a593Smuzhiyun 		uint32_t	qpairs_available:1;
4665*4882a593Smuzhiyun 		uint32_t	qpairs_req_created:1;
4666*4882a593Smuzhiyun 		uint32_t	qpairs_rsp_created:1;
4667*4882a593Smuzhiyun 		uint32_t	nvme_enabled:1;
4668*4882a593Smuzhiyun 		uint32_t        nvme_first_burst:1;
4669*4882a593Smuzhiyun 		uint32_t        nvme2_enabled:1;
4670*4882a593Smuzhiyun 	} flags;
4671*4882a593Smuzhiyun 
4672*4882a593Smuzhiyun 	atomic_t	loop_state;
4673*4882a593Smuzhiyun #define LOOP_TIMEOUT	1
4674*4882a593Smuzhiyun #define LOOP_DOWN	2
4675*4882a593Smuzhiyun #define LOOP_UP		3
4676*4882a593Smuzhiyun #define LOOP_UPDATE	4
4677*4882a593Smuzhiyun #define LOOP_READY	5
4678*4882a593Smuzhiyun #define LOOP_DEAD	6
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 	unsigned long   relogin_jif;
4681*4882a593Smuzhiyun 	unsigned long   dpc_flags;
4682*4882a593Smuzhiyun #define RESET_MARKER_NEEDED	0	/* Send marker to ISP. */
4683*4882a593Smuzhiyun #define RESET_ACTIVE		1
4684*4882a593Smuzhiyun #define ISP_ABORT_NEEDED	2	/* Initiate ISP abort. */
4685*4882a593Smuzhiyun #define ABORT_ISP_ACTIVE	3	/* ISP abort in progress. */
4686*4882a593Smuzhiyun #define LOOP_RESYNC_NEEDED	4	/* Device Resync needed. */
4687*4882a593Smuzhiyun #define LOOP_RESYNC_ACTIVE	5
4688*4882a593Smuzhiyun #define LOCAL_LOOP_UPDATE	6	/* Perform a local loop update. */
4689*4882a593Smuzhiyun #define RSCN_UPDATE		7	/* Perform an RSCN update. */
4690*4882a593Smuzhiyun #define RELOGIN_NEEDED		8
4691*4882a593Smuzhiyun #define REGISTER_FC4_NEEDED	9	/* SNS FC4 registration required. */
4692*4882a593Smuzhiyun #define ISP_ABORT_RETRY		10	/* ISP aborted. */
4693*4882a593Smuzhiyun #define BEACON_BLINK_NEEDED	11
4694*4882a593Smuzhiyun #define REGISTER_FDMI_NEEDED	12
4695*4882a593Smuzhiyun #define FCPORT_UPDATE_NEEDED	13
4696*4882a593Smuzhiyun #define VP_DPC_NEEDED		14	/* wake up for VP dpc handling */
4697*4882a593Smuzhiyun #define UNLOADING		15
4698*4882a593Smuzhiyun #define NPIV_CONFIG_NEEDED	16
4699*4882a593Smuzhiyun #define ISP_UNRECOVERABLE	17
4700*4882a593Smuzhiyun #define FCOE_CTX_RESET_NEEDED	18	/* Initiate FCoE context reset */
4701*4882a593Smuzhiyun #define MPI_RESET_NEEDED	19	/* Initiate MPI FW reset */
4702*4882a593Smuzhiyun #define ISP_QUIESCE_NEEDED	20	/* Driver need some quiescence */
4703*4882a593Smuzhiyun #define N2N_LINK_RESET		21
4704*4882a593Smuzhiyun #define PORT_UPDATE_NEEDED	22
4705*4882a593Smuzhiyun #define FX00_RESET_RECOVERY	23
4706*4882a593Smuzhiyun #define FX00_TARGET_SCAN	24
4707*4882a593Smuzhiyun #define FX00_CRITEMP_RECOVERY	25
4708*4882a593Smuzhiyun #define FX00_HOST_INFO_RESEND	26
4709*4882a593Smuzhiyun #define QPAIR_ONLINE_CHECK_NEEDED	27
4710*4882a593Smuzhiyun #define SET_NVME_ZIO_THRESHOLD_NEEDED	28
4711*4882a593Smuzhiyun #define DETECT_SFP_CHANGE	29
4712*4882a593Smuzhiyun #define N2N_LOGIN_NEEDED	30
4713*4882a593Smuzhiyun #define IOCB_WORK_ACTIVE	31
4714*4882a593Smuzhiyun #define SET_ZIO_THRESHOLD_NEEDED 32
4715*4882a593Smuzhiyun #define ISP_ABORT_TO_ROM	33
4716*4882a593Smuzhiyun #define VPORT_DELETE		34
4717*4882a593Smuzhiyun 
4718*4882a593Smuzhiyun #define PROCESS_PUREX_IOCB	63
4719*4882a593Smuzhiyun 
4720*4882a593Smuzhiyun 	unsigned long	pci_flags;
4721*4882a593Smuzhiyun #define PFLG_DISCONNECTED	0	/* PCI device removed */
4722*4882a593Smuzhiyun #define PFLG_DRIVER_REMOVING	1	/* PCI driver .remove */
4723*4882a593Smuzhiyun #define PFLG_DRIVER_PROBING	2	/* PCI driver .probe */
4724*4882a593Smuzhiyun 
4725*4882a593Smuzhiyun 	uint32_t	device_flags;
4726*4882a593Smuzhiyun #define SWITCH_FOUND		BIT_0
4727*4882a593Smuzhiyun #define DFLG_NO_CABLE		BIT_1
4728*4882a593Smuzhiyun #define DFLG_DEV_FAILED		BIT_5
4729*4882a593Smuzhiyun 
4730*4882a593Smuzhiyun 	/* ISP configuration data. */
4731*4882a593Smuzhiyun 	uint16_t	loop_id;		/* Host adapter loop id */
4732*4882a593Smuzhiyun 	uint16_t        self_login_loop_id;     /* host adapter loop id
4733*4882a593Smuzhiyun 						 * get it on self login
4734*4882a593Smuzhiyun 						 */
4735*4882a593Smuzhiyun 	fc_port_t       bidir_fcport;		/* fcport used for bidir cmnds
4736*4882a593Smuzhiyun 						 * no need of allocating it for
4737*4882a593Smuzhiyun 						 * each command
4738*4882a593Smuzhiyun 						 */
4739*4882a593Smuzhiyun 
4740*4882a593Smuzhiyun 	port_id_t	d_id;			/* Host adapter port id */
4741*4882a593Smuzhiyun 	uint8_t		marker_needed;
4742*4882a593Smuzhiyun 	uint16_t	mgmt_svr_loop_id;
4743*4882a593Smuzhiyun 
4744*4882a593Smuzhiyun 
4745*4882a593Smuzhiyun 
4746*4882a593Smuzhiyun 	/* Timeout timers. */
4747*4882a593Smuzhiyun 	uint8_t         loop_down_abort_time;    /* port down timer */
4748*4882a593Smuzhiyun 	atomic_t        loop_down_timer;         /* loop down timer */
4749*4882a593Smuzhiyun 	uint8_t         link_down_timeout;       /* link down timeout */
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 	uint32_t        timer_active;
4752*4882a593Smuzhiyun 	struct timer_list        timer;
4753*4882a593Smuzhiyun 
4754*4882a593Smuzhiyun 	uint8_t		node_name[WWN_SIZE];
4755*4882a593Smuzhiyun 	uint8_t		port_name[WWN_SIZE];
4756*4882a593Smuzhiyun 	uint8_t		fabric_node_name[WWN_SIZE];
4757*4882a593Smuzhiyun 	uint8_t		fabric_port_name[WWN_SIZE];
4758*4882a593Smuzhiyun 
4759*4882a593Smuzhiyun 	struct		nvme_fc_local_port *nvme_local_port;
4760*4882a593Smuzhiyun 	struct completion nvme_del_done;
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun 	uint16_t	fcoe_vlan_id;
4763*4882a593Smuzhiyun 	uint16_t	fcoe_fcf_idx;
4764*4882a593Smuzhiyun 	uint8_t		fcoe_vn_port_mac[6];
4765*4882a593Smuzhiyun 
4766*4882a593Smuzhiyun 	/* list of commands waiting on workqueue */
4767*4882a593Smuzhiyun 	struct list_head	qla_cmd_list;
4768*4882a593Smuzhiyun 	struct list_head	qla_sess_op_cmd_list;
4769*4882a593Smuzhiyun 	struct list_head	unknown_atio_list;
4770*4882a593Smuzhiyun 	spinlock_t		cmd_list_lock;
4771*4882a593Smuzhiyun 	struct delayed_work	unknown_atio_work;
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun 	/* Counter to detect races between ELS and RSCN events */
4774*4882a593Smuzhiyun 	atomic_t		generation_tick;
4775*4882a593Smuzhiyun 	/* Time when global fcport update has been scheduled */
4776*4882a593Smuzhiyun 	int			total_fcport_update_gen;
4777*4882a593Smuzhiyun 	/* List of pending LOGOs, protected by tgt_mutex */
4778*4882a593Smuzhiyun 	struct list_head	logo_list;
4779*4882a593Smuzhiyun 	/* List of pending PLOGI acks, protected by hw lock */
4780*4882a593Smuzhiyun 	struct list_head	plogi_ack_list;
4781*4882a593Smuzhiyun 
4782*4882a593Smuzhiyun 	struct list_head	qp_list;
4783*4882a593Smuzhiyun 
4784*4882a593Smuzhiyun 	uint32_t	vp_abort_cnt;
4785*4882a593Smuzhiyun 
4786*4882a593Smuzhiyun 	struct fc_vport	*fc_vport;	/* holds fc_vport * for each vport */
4787*4882a593Smuzhiyun 	uint16_t        vp_idx;		/* vport ID */
4788*4882a593Smuzhiyun 	struct qla_qpair *qpair;	/* base qpair */
4789*4882a593Smuzhiyun 
4790*4882a593Smuzhiyun 	unsigned long		vp_flags;
4791*4882a593Smuzhiyun #define VP_IDX_ACQUIRED		0	/* bit no 0 */
4792*4882a593Smuzhiyun #define VP_CREATE_NEEDED	1
4793*4882a593Smuzhiyun #define VP_BIND_NEEDED		2
4794*4882a593Smuzhiyun #define VP_DELETE_NEEDED	3
4795*4882a593Smuzhiyun #define VP_SCR_NEEDED		4	/* State Change Request registration */
4796*4882a593Smuzhiyun #define VP_CONFIG_OK		5	/* Flag to cfg VP, if FW is ready */
4797*4882a593Smuzhiyun 	atomic_t 		vp_state;
4798*4882a593Smuzhiyun #define VP_OFFLINE		0
4799*4882a593Smuzhiyun #define VP_ACTIVE		1
4800*4882a593Smuzhiyun #define VP_FAILED		2
4801*4882a593Smuzhiyun // #define VP_DISABLE		3
4802*4882a593Smuzhiyun 	uint16_t 	vp_err_state;
4803*4882a593Smuzhiyun 	uint16_t	vp_prev_err_state;
4804*4882a593Smuzhiyun #define VP_ERR_UNKWN		0
4805*4882a593Smuzhiyun #define VP_ERR_PORTDWN		1
4806*4882a593Smuzhiyun #define VP_ERR_FAB_UNSUPPORTED	2
4807*4882a593Smuzhiyun #define VP_ERR_FAB_NORESOURCES	3
4808*4882a593Smuzhiyun #define VP_ERR_FAB_LOGOUT	4
4809*4882a593Smuzhiyun #define VP_ERR_ADAP_NORESOURCES	5
4810*4882a593Smuzhiyun 	struct qla_hw_data *hw;
4811*4882a593Smuzhiyun 	struct scsi_qlt_host vha_tgt;
4812*4882a593Smuzhiyun 	struct req_que *req;
4813*4882a593Smuzhiyun 	int		fw_heartbeat_counter;
4814*4882a593Smuzhiyun 	int		seconds_since_last_heartbeat;
4815*4882a593Smuzhiyun 	struct fc_host_statistics fc_host_stat;
4816*4882a593Smuzhiyun 	struct qla_statistics qla_stats;
4817*4882a593Smuzhiyun 	struct bidi_statistics bidi_stats;
4818*4882a593Smuzhiyun 	atomic_t	vref_count;
4819*4882a593Smuzhiyun 	struct qla8044_reset_template reset_tmplt;
4820*4882a593Smuzhiyun 	uint16_t	bbcr;
4821*4882a593Smuzhiyun 
4822*4882a593Smuzhiyun 	uint16_t u_ql2xexchoffld;
4823*4882a593Smuzhiyun 	uint16_t u_ql2xiniexchg;
4824*4882a593Smuzhiyun 	uint16_t qlini_mode;
4825*4882a593Smuzhiyun 	uint16_t ql2xexchoffld;
4826*4882a593Smuzhiyun 	uint16_t ql2xiniexchg;
4827*4882a593Smuzhiyun 
4828*4882a593Smuzhiyun 	struct dentry *dfs_rport_root;
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 	struct purex_list {
4831*4882a593Smuzhiyun 		struct list_head head;
4832*4882a593Smuzhiyun 		spinlock_t lock;
4833*4882a593Smuzhiyun 	} purex_list;
4834*4882a593Smuzhiyun 	struct purex_item default_item;
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun 	struct name_list_extended gnl;
4837*4882a593Smuzhiyun 	/* Count of active session/fcport */
4838*4882a593Smuzhiyun 	int fcport_count;
4839*4882a593Smuzhiyun 	wait_queue_head_t fcport_waitQ;
4840*4882a593Smuzhiyun 	wait_queue_head_t vref_waitq;
4841*4882a593Smuzhiyun 	uint8_t min_supported_speed;
4842*4882a593Smuzhiyun 	uint8_t n2n_node_name[WWN_SIZE];
4843*4882a593Smuzhiyun 	uint8_t n2n_port_name[WWN_SIZE];
4844*4882a593Smuzhiyun 	uint16_t	n2n_id;
4845*4882a593Smuzhiyun 	__le16 dport_data[4];
4846*4882a593Smuzhiyun 	struct list_head gpnid_list;
4847*4882a593Smuzhiyun 	struct fab_scan scan;
4848*4882a593Smuzhiyun 	uint8_t	scm_fabric_connection_flags;
4849*4882a593Smuzhiyun 
4850*4882a593Smuzhiyun 	unsigned int irq_offset;
4851*4882a593Smuzhiyun } scsi_qla_host_t;
4852*4882a593Smuzhiyun 
4853*4882a593Smuzhiyun struct qla27xx_image_status {
4854*4882a593Smuzhiyun 	uint8_t image_status_mask;
4855*4882a593Smuzhiyun 	__le16	generation;
4856*4882a593Smuzhiyun 	uint8_t ver_major;
4857*4882a593Smuzhiyun 	uint8_t ver_minor;
4858*4882a593Smuzhiyun 	uint8_t bitmap;		/* 28xx only */
4859*4882a593Smuzhiyun 	uint8_t reserved[2];
4860*4882a593Smuzhiyun 	__le32	checksum;
4861*4882a593Smuzhiyun 	__le32	signature;
4862*4882a593Smuzhiyun } __packed;
4863*4882a593Smuzhiyun 
4864*4882a593Smuzhiyun /* 28xx aux image status bimap values */
4865*4882a593Smuzhiyun #define QLA28XX_AUX_IMG_BOARD_CONFIG		BIT_0
4866*4882a593Smuzhiyun #define QLA28XX_AUX_IMG_VPD_NVRAM		BIT_1
4867*4882a593Smuzhiyun #define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1		BIT_2
4868*4882a593Smuzhiyun #define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3		BIT_3
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun #define SET_VP_IDX	1
4871*4882a593Smuzhiyun #define SET_AL_PA	2
4872*4882a593Smuzhiyun #define RESET_VP_IDX	3
4873*4882a593Smuzhiyun #define RESET_AL_PA	4
4874*4882a593Smuzhiyun struct qla_tgt_vp_map {
4875*4882a593Smuzhiyun 	uint8_t	idx;
4876*4882a593Smuzhiyun 	scsi_qla_host_t *vha;
4877*4882a593Smuzhiyun };
4878*4882a593Smuzhiyun 
4879*4882a593Smuzhiyun struct qla2_sgx {
4880*4882a593Smuzhiyun 	dma_addr_t		dma_addr;	/* OUT */
4881*4882a593Smuzhiyun 	uint32_t		dma_len;	/* OUT */
4882*4882a593Smuzhiyun 
4883*4882a593Smuzhiyun 	uint32_t		tot_bytes;	/* IN */
4884*4882a593Smuzhiyun 	struct scatterlist	*cur_sg;	/* IN */
4885*4882a593Smuzhiyun 
4886*4882a593Smuzhiyun 	/* for book keeping, bzero on initial invocation */
4887*4882a593Smuzhiyun 	uint32_t		bytes_consumed;
4888*4882a593Smuzhiyun 	uint32_t		num_bytes;
4889*4882a593Smuzhiyun 	uint32_t		tot_partial;
4890*4882a593Smuzhiyun 
4891*4882a593Smuzhiyun 	/* for debugging */
4892*4882a593Smuzhiyun 	uint32_t		num_sg;
4893*4882a593Smuzhiyun 	srb_t			*sp;
4894*4882a593Smuzhiyun };
4895*4882a593Smuzhiyun 
4896*4882a593Smuzhiyun #define QLA_FW_STARTED(_ha) {			\
4897*4882a593Smuzhiyun 	int i;					\
4898*4882a593Smuzhiyun 	_ha->flags.fw_started = 1;		\
4899*4882a593Smuzhiyun 	_ha->base_qpair->fw_started = 1;	\
4900*4882a593Smuzhiyun 	for (i = 0; i < _ha->max_qpairs; i++) {	\
4901*4882a593Smuzhiyun 	if (_ha->queue_pair_map[i])	\
4902*4882a593Smuzhiyun 	_ha->queue_pair_map[i]->fw_started = 1;	\
4903*4882a593Smuzhiyun 	}					\
4904*4882a593Smuzhiyun }
4905*4882a593Smuzhiyun 
4906*4882a593Smuzhiyun #define QLA_FW_STOPPED(_ha) {			\
4907*4882a593Smuzhiyun 	int i;					\
4908*4882a593Smuzhiyun 	_ha->flags.fw_started = 0;		\
4909*4882a593Smuzhiyun 	_ha->base_qpair->fw_started = 0;	\
4910*4882a593Smuzhiyun 	for (i = 0; i < _ha->max_qpairs; i++) {	\
4911*4882a593Smuzhiyun 	if (_ha->queue_pair_map[i])	\
4912*4882a593Smuzhiyun 	_ha->queue_pair_map[i]->fw_started = 0;	\
4913*4882a593Smuzhiyun 	}					\
4914*4882a593Smuzhiyun }
4915*4882a593Smuzhiyun 
4916*4882a593Smuzhiyun 
4917*4882a593Smuzhiyun #define SFUB_CHECKSUM_SIZE	4
4918*4882a593Smuzhiyun 
4919*4882a593Smuzhiyun struct secure_flash_update_block {
4920*4882a593Smuzhiyun 	uint32_t	block_info;
4921*4882a593Smuzhiyun 	uint32_t	signature_lo;
4922*4882a593Smuzhiyun 	uint32_t	signature_hi;
4923*4882a593Smuzhiyun 	uint32_t	signature_upper[0x3e];
4924*4882a593Smuzhiyun };
4925*4882a593Smuzhiyun 
4926*4882a593Smuzhiyun struct secure_flash_update_block_pk {
4927*4882a593Smuzhiyun 	uint32_t	block_info;
4928*4882a593Smuzhiyun 	uint32_t	signature_lo;
4929*4882a593Smuzhiyun 	uint32_t	signature_hi;
4930*4882a593Smuzhiyun 	uint32_t	signature_upper[0x3e];
4931*4882a593Smuzhiyun 	uint32_t	public_key[0x41];
4932*4882a593Smuzhiyun };
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun /*
4935*4882a593Smuzhiyun  * Macros to help code, maintain, etc.
4936*4882a593Smuzhiyun  */
4937*4882a593Smuzhiyun #define LOOP_TRANSITION(ha) \
4938*4882a593Smuzhiyun 	(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4939*4882a593Smuzhiyun 	 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
4940*4882a593Smuzhiyun 	 atomic_read(&ha->loop_state) == LOOP_DOWN)
4941*4882a593Smuzhiyun 
4942*4882a593Smuzhiyun #define STATE_TRANSITION(ha) \
4943*4882a593Smuzhiyun 		(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4944*4882a593Smuzhiyun 			 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4945*4882a593Smuzhiyun 
4946*4882a593Smuzhiyun #define QLA_VHA_MARK_BUSY(__vha, __bail) do {		\
4947*4882a593Smuzhiyun 	atomic_inc(&__vha->vref_count);			\
4948*4882a593Smuzhiyun 	mb();						\
4949*4882a593Smuzhiyun 	if (__vha->flags.delete_progress) {		\
4950*4882a593Smuzhiyun 		atomic_dec(&__vha->vref_count);		\
4951*4882a593Smuzhiyun 		wake_up(&__vha->vref_waitq);		\
4952*4882a593Smuzhiyun 		__bail = 1;				\
4953*4882a593Smuzhiyun 	} else {					\
4954*4882a593Smuzhiyun 		__bail = 0;				\
4955*4882a593Smuzhiyun 	}						\
4956*4882a593Smuzhiyun } while (0)
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun #define QLA_VHA_MARK_NOT_BUSY(__vha) do {		\
4959*4882a593Smuzhiyun 	atomic_dec(&__vha->vref_count);			\
4960*4882a593Smuzhiyun 	wake_up(&__vha->vref_waitq);			\
4961*4882a593Smuzhiyun } while (0)						\
4962*4882a593Smuzhiyun 
4963*4882a593Smuzhiyun #define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do {	\
4964*4882a593Smuzhiyun 	atomic_inc(&__qpair->ref_count);		\
4965*4882a593Smuzhiyun 	mb();						\
4966*4882a593Smuzhiyun 	if (__qpair->delete_in_progress) {		\
4967*4882a593Smuzhiyun 		atomic_dec(&__qpair->ref_count);	\
4968*4882a593Smuzhiyun 		__bail = 1;				\
4969*4882a593Smuzhiyun 	} else {					\
4970*4882a593Smuzhiyun 	       __bail = 0;				\
4971*4882a593Smuzhiyun 	}						\
4972*4882a593Smuzhiyun } while (0)
4973*4882a593Smuzhiyun 
4974*4882a593Smuzhiyun #define QLA_QPAIR_MARK_NOT_BUSY(__qpair)		\
4975*4882a593Smuzhiyun 	atomic_dec(&__qpair->ref_count);		\
4976*4882a593Smuzhiyun 
4977*4882a593Smuzhiyun 
4978*4882a593Smuzhiyun #define QLA_ENA_CONF(_ha) {\
4979*4882a593Smuzhiyun     int i;\
4980*4882a593Smuzhiyun     _ha->base_qpair->enable_explicit_conf = 1;	\
4981*4882a593Smuzhiyun     for (i = 0; i < _ha->max_qpairs; i++) {	\
4982*4882a593Smuzhiyun 	if (_ha->queue_pair_map[i])		\
4983*4882a593Smuzhiyun 	    _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4984*4882a593Smuzhiyun     }						\
4985*4882a593Smuzhiyun }
4986*4882a593Smuzhiyun 
4987*4882a593Smuzhiyun #define QLA_DIS_CONF(_ha) {\
4988*4882a593Smuzhiyun     int i;\
4989*4882a593Smuzhiyun     _ha->base_qpair->enable_explicit_conf = 0;	\
4990*4882a593Smuzhiyun     for (i = 0; i < _ha->max_qpairs; i++) {	\
4991*4882a593Smuzhiyun 	if (_ha->queue_pair_map[i])		\
4992*4882a593Smuzhiyun 	    _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4993*4882a593Smuzhiyun     }						\
4994*4882a593Smuzhiyun }
4995*4882a593Smuzhiyun 
4996*4882a593Smuzhiyun /*
4997*4882a593Smuzhiyun  * qla2x00 local function return status codes
4998*4882a593Smuzhiyun  */
4999*4882a593Smuzhiyun #define MBS_MASK		0x3fff
5000*4882a593Smuzhiyun 
5001*4882a593Smuzhiyun #define QLA_SUCCESS		(MBS_COMMAND_COMPLETE & MBS_MASK)
5002*4882a593Smuzhiyun #define QLA_INVALID_COMMAND	(MBS_INVALID_COMMAND & MBS_MASK)
5003*4882a593Smuzhiyun #define QLA_INTERFACE_ERROR	(MBS_HOST_INTERFACE_ERROR & MBS_MASK)
5004*4882a593Smuzhiyun #define QLA_TEST_FAILED		(MBS_TEST_FAILED & MBS_MASK)
5005*4882a593Smuzhiyun #define QLA_COMMAND_ERROR	(MBS_COMMAND_ERROR & MBS_MASK)
5006*4882a593Smuzhiyun #define QLA_PARAMETER_ERROR	(MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
5007*4882a593Smuzhiyun #define QLA_PORT_ID_USED	(MBS_PORT_ID_USED & MBS_MASK)
5008*4882a593Smuzhiyun #define QLA_LOOP_ID_USED	(MBS_LOOP_ID_USED & MBS_MASK)
5009*4882a593Smuzhiyun #define QLA_ALL_IDS_IN_USE	(MBS_ALL_IDS_IN_USE & MBS_MASK)
5010*4882a593Smuzhiyun #define QLA_NOT_LOGGED_IN	(MBS_NOT_LOGGED_IN & MBS_MASK)
5011*4882a593Smuzhiyun 
5012*4882a593Smuzhiyun #define QLA_FUNCTION_TIMEOUT		0x100
5013*4882a593Smuzhiyun #define QLA_FUNCTION_PARAMETER_ERROR	0x101
5014*4882a593Smuzhiyun #define QLA_FUNCTION_FAILED		0x102
5015*4882a593Smuzhiyun #define QLA_MEMORY_ALLOC_FAILED		0x103
5016*4882a593Smuzhiyun #define QLA_LOCK_TIMEOUT		0x104
5017*4882a593Smuzhiyun #define QLA_ABORTED			0x105
5018*4882a593Smuzhiyun #define QLA_SUSPENDED			0x106
5019*4882a593Smuzhiyun #define QLA_BUSY			0x107
5020*4882a593Smuzhiyun #define QLA_ALREADY_REGISTERED		0x109
5021*4882a593Smuzhiyun #define QLA_OS_TIMER_EXPIRED		0x10a
5022*4882a593Smuzhiyun 
5023*4882a593Smuzhiyun #define NVRAM_DELAY()		udelay(10)
5024*4882a593Smuzhiyun 
5025*4882a593Smuzhiyun /*
5026*4882a593Smuzhiyun  * Flash support definitions
5027*4882a593Smuzhiyun  */
5028*4882a593Smuzhiyun #define OPTROM_SIZE_2300	0x20000
5029*4882a593Smuzhiyun #define OPTROM_SIZE_2322	0x100000
5030*4882a593Smuzhiyun #define OPTROM_SIZE_24XX	0x100000
5031*4882a593Smuzhiyun #define OPTROM_SIZE_25XX	0x200000
5032*4882a593Smuzhiyun #define OPTROM_SIZE_81XX	0x400000
5033*4882a593Smuzhiyun #define OPTROM_SIZE_82XX	0x800000
5034*4882a593Smuzhiyun #define OPTROM_SIZE_83XX	0x1000000
5035*4882a593Smuzhiyun #define OPTROM_SIZE_28XX	0x2000000
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun #define OPTROM_BURST_SIZE	0x1000
5038*4882a593Smuzhiyun #define OPTROM_BURST_DWORDS	(OPTROM_BURST_SIZE / 4)
5039*4882a593Smuzhiyun 
5040*4882a593Smuzhiyun #define	QLA_DSDS_PER_IOCB	37
5041*4882a593Smuzhiyun 
5042*4882a593Smuzhiyun #define CMD_SP(Cmnd)		((Cmnd)->SCp.ptr)
5043*4882a593Smuzhiyun 
5044*4882a593Smuzhiyun #define QLA_SG_ALL	1024
5045*4882a593Smuzhiyun 
5046*4882a593Smuzhiyun enum nexus_wait_type {
5047*4882a593Smuzhiyun 	WAIT_HOST = 0,
5048*4882a593Smuzhiyun 	WAIT_TARGET,
5049*4882a593Smuzhiyun 	WAIT_LUN,
5050*4882a593Smuzhiyun };
5051*4882a593Smuzhiyun 
5052*4882a593Smuzhiyun /* Refer to SNIA SFF 8247 */
5053*4882a593Smuzhiyun struct sff_8247_a0 {
5054*4882a593Smuzhiyun 	u8 txid;	/* transceiver id */
5055*4882a593Smuzhiyun 	u8 ext_txid;
5056*4882a593Smuzhiyun 	u8 connector;
5057*4882a593Smuzhiyun 	/* compliance code */
5058*4882a593Smuzhiyun 	u8 eth_infi_cc3;	/* ethernet, inifiband */
5059*4882a593Smuzhiyun 	u8 sonet_cc4[2];
5060*4882a593Smuzhiyun 	u8 eth_cc6;
5061*4882a593Smuzhiyun 	/* link length */
5062*4882a593Smuzhiyun #define FC_LL_VL BIT_7	/* very long */
5063*4882a593Smuzhiyun #define FC_LL_S  BIT_6	/* Short */
5064*4882a593Smuzhiyun #define FC_LL_I  BIT_5	/* Intermidiate*/
5065*4882a593Smuzhiyun #define FC_LL_L  BIT_4	/* Long */
5066*4882a593Smuzhiyun #define FC_LL_M  BIT_3	/* Medium */
5067*4882a593Smuzhiyun #define FC_LL_SA BIT_2	/* ShortWave laser */
5068*4882a593Smuzhiyun #define FC_LL_LC BIT_1	/* LongWave laser */
5069*4882a593Smuzhiyun #define FC_LL_EL BIT_0	/* Electrical inter enclosure */
5070*4882a593Smuzhiyun 	u8 fc_ll_cc7;
5071*4882a593Smuzhiyun 	/* FC technology */
5072*4882a593Smuzhiyun #define FC_TEC_EL BIT_7	/* Electrical inter enclosure */
5073*4882a593Smuzhiyun #define FC_TEC_SN BIT_6	/* short wave w/o OFC */
5074*4882a593Smuzhiyun #define FC_TEC_SL BIT_5	/* short wave with OFC */
5075*4882a593Smuzhiyun #define FC_TEC_LL BIT_4	/* Longwave Laser */
5076*4882a593Smuzhiyun #define FC_TEC_ACT BIT_3	/* Active cable */
5077*4882a593Smuzhiyun #define FC_TEC_PAS BIT_2	/* Passive cable */
5078*4882a593Smuzhiyun 	u8 fc_tec_cc8;
5079*4882a593Smuzhiyun 	/* Transmission Media */
5080*4882a593Smuzhiyun #define FC_MED_TW BIT_7	/* Twin Ax */
5081*4882a593Smuzhiyun #define FC_MED_TP BIT_6	/* Twited Pair */
5082*4882a593Smuzhiyun #define FC_MED_MI BIT_5	/* Min Coax */
5083*4882a593Smuzhiyun #define FC_MED_TV BIT_4	/* Video Coax */
5084*4882a593Smuzhiyun #define FC_MED_M6 BIT_3	/* Multimode, 62.5um */
5085*4882a593Smuzhiyun #define FC_MED_M5 BIT_2	/* Multimode, 50um */
5086*4882a593Smuzhiyun #define FC_MED_SM BIT_0	/* Single Mode */
5087*4882a593Smuzhiyun 	u8 fc_med_cc9;
5088*4882a593Smuzhiyun 	/* speed FC_SP_12: 12*100M = 1200 MB/s */
5089*4882a593Smuzhiyun #define FC_SP_12 BIT_7
5090*4882a593Smuzhiyun #define FC_SP_8  BIT_6
5091*4882a593Smuzhiyun #define FC_SP_16 BIT_5
5092*4882a593Smuzhiyun #define FC_SP_4  BIT_4
5093*4882a593Smuzhiyun #define FC_SP_32 BIT_3
5094*4882a593Smuzhiyun #define FC_SP_2  BIT_2
5095*4882a593Smuzhiyun #define FC_SP_1  BIT_0
5096*4882a593Smuzhiyun 	u8 fc_sp_cc10;
5097*4882a593Smuzhiyun 	u8 encode;
5098*4882a593Smuzhiyun 	u8 bitrate;
5099*4882a593Smuzhiyun 	u8 rate_id;
5100*4882a593Smuzhiyun 	u8 length_km;		/* offset 14/eh */
5101*4882a593Smuzhiyun 	u8 length_100m;
5102*4882a593Smuzhiyun 	u8 length_50um_10m;
5103*4882a593Smuzhiyun 	u8 length_62um_10m;
5104*4882a593Smuzhiyun 	u8 length_om4_10m;
5105*4882a593Smuzhiyun 	u8 length_om3_10m;
5106*4882a593Smuzhiyun #define SFF_VEN_NAME_LEN 16
5107*4882a593Smuzhiyun 	u8 vendor_name[SFF_VEN_NAME_LEN];	/* offset 20/14h */
5108*4882a593Smuzhiyun 	u8 tx_compat;
5109*4882a593Smuzhiyun 	u8 vendor_oui[3];
5110*4882a593Smuzhiyun #define SFF_PART_NAME_LEN 16
5111*4882a593Smuzhiyun 	u8 vendor_pn[SFF_PART_NAME_LEN];	/* part number */
5112*4882a593Smuzhiyun 	u8 vendor_rev[4];
5113*4882a593Smuzhiyun 	u8 wavelength[2];
5114*4882a593Smuzhiyun 	u8 resv;
5115*4882a593Smuzhiyun 	u8 cc_base;
5116*4882a593Smuzhiyun 	u8 options[2];	/* offset 64 */
5117*4882a593Smuzhiyun 	u8 br_max;
5118*4882a593Smuzhiyun 	u8 br_min;
5119*4882a593Smuzhiyun 	u8 vendor_sn[16];
5120*4882a593Smuzhiyun 	u8 date_code[8];
5121*4882a593Smuzhiyun 	u8 diag;
5122*4882a593Smuzhiyun 	u8 enh_options;
5123*4882a593Smuzhiyun 	u8 sff_revision;
5124*4882a593Smuzhiyun 	u8 cc_ext;
5125*4882a593Smuzhiyun 	u8 vendor_specific[32];
5126*4882a593Smuzhiyun 	u8 resv2[128];
5127*4882a593Smuzhiyun };
5128*4882a593Smuzhiyun 
5129*4882a593Smuzhiyun /* BPM -- Buffer Plus Management support. */
5130*4882a593Smuzhiyun #define IS_BPM_CAPABLE(ha) \
5131*4882a593Smuzhiyun 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
5132*4882a593Smuzhiyun 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
5133*4882a593Smuzhiyun #define IS_BPM_RANGE_CAPABLE(ha) \
5134*4882a593Smuzhiyun 	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
5135*4882a593Smuzhiyun #define IS_BPM_ENABLED(vha) \
5136*4882a593Smuzhiyun 	(ql2xautodetectsfp && !vha->vp_idx && IS_BPM_CAPABLE(vha->hw))
5137*4882a593Smuzhiyun 
5138*4882a593Smuzhiyun #define FLASH_SEMAPHORE_REGISTER_ADDR   0x00101016
5139*4882a593Smuzhiyun 
5140*4882a593Smuzhiyun #define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
5141*4882a593Smuzhiyun 	(IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
5142*4882a593Smuzhiyun 
5143*4882a593Smuzhiyun #define SAVE_TOPO(_ha) { \
5144*4882a593Smuzhiyun 	if (_ha->current_topology)				\
5145*4882a593Smuzhiyun 		_ha->prev_topology = _ha->current_topology;     \
5146*4882a593Smuzhiyun }
5147*4882a593Smuzhiyun 
5148*4882a593Smuzhiyun #define N2N_TOPO(ha) \
5149*4882a593Smuzhiyun 	((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
5150*4882a593Smuzhiyun 	 ha->current_topology == ISP_CFG_N || \
5151*4882a593Smuzhiyun 	 !ha->current_topology)
5152*4882a593Smuzhiyun 
5153*4882a593Smuzhiyun #define QLA_N2N_WAIT_TIME	5 /* 2 * ra_tov(n2n) + 1 */
5154*4882a593Smuzhiyun 
5155*4882a593Smuzhiyun #define NVME_TYPE(fcport) \
5156*4882a593Smuzhiyun 	(fcport->fc4_type & FS_FC4TYPE_NVME) \
5157*4882a593Smuzhiyun 
5158*4882a593Smuzhiyun #define FCP_TYPE(fcport) \
5159*4882a593Smuzhiyun 	(fcport->fc4_type & FS_FC4TYPE_FCP) \
5160*4882a593Smuzhiyun 
5161*4882a593Smuzhiyun #define NVME_ONLY_TARGET(fcport) \
5162*4882a593Smuzhiyun 	(NVME_TYPE(fcport) && !FCP_TYPE(fcport))  \
5163*4882a593Smuzhiyun 
5164*4882a593Smuzhiyun #define NVME_FCP_TARGET(fcport) \
5165*4882a593Smuzhiyun 	(FCP_TYPE(fcport) && NVME_TYPE(fcport)) \
5166*4882a593Smuzhiyun 
5167*4882a593Smuzhiyun #define NVME_TARGET(ha, fcport) \
5168*4882a593Smuzhiyun 	((NVME_FCP_TARGET(fcport) && \
5169*4882a593Smuzhiyun 	(ha->fc4_type_priority == FC4_PRIORITY_NVME)) || \
5170*4882a593Smuzhiyun 	NVME_ONLY_TARGET(fcport)) \
5171*4882a593Smuzhiyun 
5172*4882a593Smuzhiyun #define PRLI_PHASE(_cls) \
5173*4882a593Smuzhiyun 	((_cls == DSC_LS_PRLI_PEND) || (_cls == DSC_LS_PRLI_COMP))
5174*4882a593Smuzhiyun 
5175*4882a593Smuzhiyun #include "qla_target.h"
5176*4882a593Smuzhiyun #include "qla_gbl.h"
5177*4882a593Smuzhiyun #include "qla_dbg.h"
5178*4882a593Smuzhiyun #include "qla_inline.h"
5179*4882a593Smuzhiyun 
5180*4882a593Smuzhiyun #define IS_SESSION_DELETED(_fcport) (_fcport->disc_state == DSC_DELETE_PEND || \
5181*4882a593Smuzhiyun 				      _fcport->disc_state == DSC_DELETED)
5182*4882a593Smuzhiyun 
5183*4882a593Smuzhiyun #endif
5184