1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /****************************************************************************** 3*4882a593Smuzhiyun * QLOGIC LINUX SOFTWARE 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * QLogic ISP1280 (Ultra2) /12160 (Ultra3) SCSI driver 6*4882a593Smuzhiyun * Copyright (C) 2000 Qlogic Corporation 7*4882a593Smuzhiyun * (www.qlogic.com) 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun ******************************************************************************/ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef _QLA1280_H 12*4882a593Smuzhiyun #define _QLA1280_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * Data bit definitions. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define BIT_0 0x1 18*4882a593Smuzhiyun #define BIT_1 0x2 19*4882a593Smuzhiyun #define BIT_2 0x4 20*4882a593Smuzhiyun #define BIT_3 0x8 21*4882a593Smuzhiyun #define BIT_4 0x10 22*4882a593Smuzhiyun #define BIT_5 0x20 23*4882a593Smuzhiyun #define BIT_6 0x40 24*4882a593Smuzhiyun #define BIT_7 0x80 25*4882a593Smuzhiyun #define BIT_8 0x100 26*4882a593Smuzhiyun #define BIT_9 0x200 27*4882a593Smuzhiyun #define BIT_10 0x400 28*4882a593Smuzhiyun #define BIT_11 0x800 29*4882a593Smuzhiyun #define BIT_12 0x1000 30*4882a593Smuzhiyun #define BIT_13 0x2000 31*4882a593Smuzhiyun #define BIT_14 0x4000 32*4882a593Smuzhiyun #define BIT_15 0x8000 33*4882a593Smuzhiyun #define BIT_16 0x10000 34*4882a593Smuzhiyun #define BIT_17 0x20000 35*4882a593Smuzhiyun #define BIT_18 0x40000 36*4882a593Smuzhiyun #define BIT_19 0x80000 37*4882a593Smuzhiyun #define BIT_20 0x100000 38*4882a593Smuzhiyun #define BIT_21 0x200000 39*4882a593Smuzhiyun #define BIT_22 0x400000 40*4882a593Smuzhiyun #define BIT_23 0x800000 41*4882a593Smuzhiyun #define BIT_24 0x1000000 42*4882a593Smuzhiyun #define BIT_25 0x2000000 43*4882a593Smuzhiyun #define BIT_26 0x4000000 44*4882a593Smuzhiyun #define BIT_27 0x8000000 45*4882a593Smuzhiyun #define BIT_28 0x10000000 46*4882a593Smuzhiyun #define BIT_29 0x20000000 47*4882a593Smuzhiyun #define BIT_30 0x40000000 48*4882a593Smuzhiyun #define BIT_31 0x80000000 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #if MEMORY_MAPPED_IO 51*4882a593Smuzhiyun #define RD_REG_WORD(addr) readw_relaxed(addr) 52*4882a593Smuzhiyun #define RD_REG_WORD_dmasync(addr) readw(addr) 53*4882a593Smuzhiyun #define WRT_REG_WORD(addr, data) writew(data, addr) 54*4882a593Smuzhiyun #else /* MEMORY_MAPPED_IO */ 55*4882a593Smuzhiyun #define RD_REG_WORD(addr) inw((unsigned long)addr) 56*4882a593Smuzhiyun #define RD_REG_WORD_dmasync(addr) RD_REG_WORD(addr) 57*4882a593Smuzhiyun #define WRT_REG_WORD(addr, data) outw(data, (unsigned long)addr) 58*4882a593Smuzhiyun #endif /* MEMORY_MAPPED_IO */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* 61*4882a593Smuzhiyun * Host adapter default definitions. 62*4882a593Smuzhiyun */ 63*4882a593Smuzhiyun #define MAX_BUSES 2 /* 2 */ 64*4882a593Smuzhiyun #define MAX_B_BITS 1 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define MAX_TARGETS 16 /* 16 */ 67*4882a593Smuzhiyun #define MAX_T_BITS 4 /* 4 */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define MAX_LUNS 8 /* 32 */ 70*4882a593Smuzhiyun #define MAX_L_BITS 3 /* 5 */ 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* 73*4882a593Smuzhiyun * Watchdog time quantum 74*4882a593Smuzhiyun */ 75*4882a593Smuzhiyun #define QLA1280_WDG_TIME_QUANTUM 5 /* In seconds */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Command retry count (0-65535) */ 78*4882a593Smuzhiyun #define COMMAND_RETRY_COUNT 255 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* Maximum outstanding commands in ISP queues */ 81*4882a593Smuzhiyun #define MAX_OUTSTANDING_COMMANDS 512 82*4882a593Smuzhiyun #define COMPLETED_HANDLE ((unsigned char *) \ 83*4882a593Smuzhiyun (MAX_OUTSTANDING_COMMANDS + 2)) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* ISP request and response entry counts (37-65535) */ 86*4882a593Smuzhiyun #define REQUEST_ENTRY_CNT 255 /* Number of request entries. */ 87*4882a593Smuzhiyun #define RESPONSE_ENTRY_CNT 63 /* Number of response entries. */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * SCSI Request Block structure (sp) that is placed 91*4882a593Smuzhiyun * on cmd->SCp location of every I/O 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun struct srb { 94*4882a593Smuzhiyun struct list_head list; /* (8/16) LU queue */ 95*4882a593Smuzhiyun struct scsi_cmnd *cmd; /* (4/8) SCSI command block */ 96*4882a593Smuzhiyun /* NOTE: the sp->cmd will be NULL when this completion is 97*4882a593Smuzhiyun * called, so you should know the scsi_cmnd when using this */ 98*4882a593Smuzhiyun struct completion *wait; 99*4882a593Smuzhiyun dma_addr_t saved_dma_handle; /* for unmap of single transfers */ 100*4882a593Smuzhiyun uint8_t flags; /* (1) Status flags. */ 101*4882a593Smuzhiyun uint8_t dir; /* direction of transfer */ 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* 105*4882a593Smuzhiyun * SRB flag definitions 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun #define SRB_TIMEOUT (1 << 0) /* Command timed out */ 108*4882a593Smuzhiyun #define SRB_SENT (1 << 1) /* Command sent to ISP */ 109*4882a593Smuzhiyun #define SRB_ABORT_PENDING (1 << 2) /* Command abort sent to device */ 110*4882a593Smuzhiyun #define SRB_ABORTED (1 << 3) /* Command aborted command already */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* 113*4882a593Smuzhiyun * ISP I/O Register Set structure definitions. 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun struct device_reg { 116*4882a593Smuzhiyun uint16_t id_l; /* ID low */ 117*4882a593Smuzhiyun uint16_t id_h; /* ID high */ 118*4882a593Smuzhiyun uint16_t cfg_0; /* Configuration 0 */ 119*4882a593Smuzhiyun #define ISP_CFG0_HWMSK 0x000f /* Hardware revision mask */ 120*4882a593Smuzhiyun #define ISP_CFG0_1020 BIT_0 /* ISP1020 */ 121*4882a593Smuzhiyun #define ISP_CFG0_1020A BIT_1 /* ISP1020A */ 122*4882a593Smuzhiyun #define ISP_CFG0_1040 BIT_2 /* ISP1040 */ 123*4882a593Smuzhiyun #define ISP_CFG0_1040A BIT_3 /* ISP1040A */ 124*4882a593Smuzhiyun #define ISP_CFG0_1040B BIT_4 /* ISP1040B */ 125*4882a593Smuzhiyun #define ISP_CFG0_1040C BIT_5 /* ISP1040C */ 126*4882a593Smuzhiyun uint16_t cfg_1; /* Configuration 1 */ 127*4882a593Smuzhiyun #define ISP_CFG1_F128 BIT_6 /* 128-byte FIFO threshold */ 128*4882a593Smuzhiyun #define ISP_CFG1_F64 BIT_4|BIT_5 /* 128-byte FIFO threshold */ 129*4882a593Smuzhiyun #define ISP_CFG1_F32 BIT_5 /* 128-byte FIFO threshold */ 130*4882a593Smuzhiyun #define ISP_CFG1_F16 BIT_4 /* 128-byte FIFO threshold */ 131*4882a593Smuzhiyun #define ISP_CFG1_BENAB BIT_2 /* Global Bus burst enable */ 132*4882a593Smuzhiyun #define ISP_CFG1_SXP BIT_0 /* SXP register select */ 133*4882a593Smuzhiyun uint16_t ictrl; /* Interface control */ 134*4882a593Smuzhiyun #define ISP_RESET BIT_0 /* ISP soft reset */ 135*4882a593Smuzhiyun #define ISP_EN_INT BIT_1 /* ISP enable interrupts. */ 136*4882a593Smuzhiyun #define ISP_EN_RISC BIT_2 /* ISP enable RISC interrupts. */ 137*4882a593Smuzhiyun #define ISP_FLASH_ENABLE BIT_8 /* Flash BIOS Read/Write enable */ 138*4882a593Smuzhiyun #define ISP_FLASH_UPPER BIT_9 /* Flash upper bank select */ 139*4882a593Smuzhiyun uint16_t istatus; /* Interface status */ 140*4882a593Smuzhiyun #define PCI_64BIT_SLOT BIT_14 /* PCI 64-bit slot indicator. */ 141*4882a593Smuzhiyun #define RISC_INT BIT_2 /* RISC interrupt */ 142*4882a593Smuzhiyun #define PCI_INT BIT_1 /* PCI interrupt */ 143*4882a593Smuzhiyun uint16_t semaphore; /* Semaphore */ 144*4882a593Smuzhiyun uint16_t nvram; /* NVRAM register. */ 145*4882a593Smuzhiyun #define NV_DESELECT 0 146*4882a593Smuzhiyun #define NV_CLOCK BIT_0 147*4882a593Smuzhiyun #define NV_SELECT BIT_1 148*4882a593Smuzhiyun #define NV_DATA_OUT BIT_2 149*4882a593Smuzhiyun #define NV_DATA_IN BIT_3 150*4882a593Smuzhiyun uint16_t flash_data; /* Flash BIOS data */ 151*4882a593Smuzhiyun uint16_t flash_address; /* Flash BIOS address */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun uint16_t unused_1[0x06]; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* cdma_* and ddma_* are 1040 only */ 156*4882a593Smuzhiyun uint16_t cdma_cfg; 157*4882a593Smuzhiyun #define CDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */ 158*4882a593Smuzhiyun #define CDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */ 159*4882a593Smuzhiyun #define CDMA_CONF_BENAB BIT_1 /* Bus burst enable */ 160*4882a593Smuzhiyun #define CDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */ 161*4882a593Smuzhiyun uint16_t cdma_ctrl; 162*4882a593Smuzhiyun uint16_t cdma_status; 163*4882a593Smuzhiyun uint16_t cdma_fifo_status; 164*4882a593Smuzhiyun uint16_t cdma_count; 165*4882a593Smuzhiyun uint16_t cdma_reserved; 166*4882a593Smuzhiyun uint16_t cdma_address_count_0; 167*4882a593Smuzhiyun uint16_t cdma_address_count_1; 168*4882a593Smuzhiyun uint16_t cdma_address_count_2; 169*4882a593Smuzhiyun uint16_t cdma_address_count_3; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun uint16_t unused_2[0x06]; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun uint16_t ddma_cfg; 174*4882a593Smuzhiyun #define DDMA_CONF_SENAB BIT_3 /* SXP to DMA Data enable */ 175*4882a593Smuzhiyun #define DDMA_CONF_RIRQ BIT_2 /* RISC interrupt enable */ 176*4882a593Smuzhiyun #define DDMA_CONF_BENAB BIT_1 /* Bus burst enable */ 177*4882a593Smuzhiyun #define DDMA_CONF_DIR BIT_0 /* DMA direction (0=fifo->host 1=host->fifo) */ 178*4882a593Smuzhiyun uint16_t ddma_ctrl; 179*4882a593Smuzhiyun uint16_t ddma_status; 180*4882a593Smuzhiyun uint16_t ddma_fifo_status; 181*4882a593Smuzhiyun uint16_t ddma_xfer_count_low; 182*4882a593Smuzhiyun uint16_t ddma_xfer_count_high; 183*4882a593Smuzhiyun uint16_t ddma_addr_count_0; 184*4882a593Smuzhiyun uint16_t ddma_addr_count_1; 185*4882a593Smuzhiyun uint16_t ddma_addr_count_2; 186*4882a593Smuzhiyun uint16_t ddma_addr_count_3; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun uint16_t unused_3[0x0e]; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun uint16_t mailbox0; /* Mailbox 0 */ 191*4882a593Smuzhiyun uint16_t mailbox1; /* Mailbox 1 */ 192*4882a593Smuzhiyun uint16_t mailbox2; /* Mailbox 2 */ 193*4882a593Smuzhiyun uint16_t mailbox3; /* Mailbox 3 */ 194*4882a593Smuzhiyun uint16_t mailbox4; /* Mailbox 4 */ 195*4882a593Smuzhiyun uint16_t mailbox5; /* Mailbox 5 */ 196*4882a593Smuzhiyun uint16_t mailbox6; /* Mailbox 6 */ 197*4882a593Smuzhiyun uint16_t mailbox7; /* Mailbox 7 */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun uint16_t unused_4[0x20];/* 0x80-0xbf Gap */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun uint16_t host_cmd; /* Host command and control */ 202*4882a593Smuzhiyun #define HOST_INT BIT_7 /* host interrupt bit */ 203*4882a593Smuzhiyun #define BIOS_ENABLE BIT_0 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun uint16_t unused_5[0x5]; /* 0xc2-0xcb Gap */ 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun uint16_t gpio_data; 208*4882a593Smuzhiyun uint16_t gpio_enable; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun uint16_t unused_6[0x11]; /* d0-f0 */ 211*4882a593Smuzhiyun uint16_t scsiControlPins; /* f2 */ 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define MAILBOX_REGISTER_COUNT 8 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /* 217*4882a593Smuzhiyun * ISP product identification definitions in mailboxes after reset. 218*4882a593Smuzhiyun */ 219*4882a593Smuzhiyun #define PROD_ID_1 0x4953 220*4882a593Smuzhiyun #define PROD_ID_2 0x0000 221*4882a593Smuzhiyun #define PROD_ID_2a 0x5020 222*4882a593Smuzhiyun #define PROD_ID_3 0x2020 223*4882a593Smuzhiyun #define PROD_ID_4 0x1 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * ISP host command and control register command definitions 227*4882a593Smuzhiyun */ 228*4882a593Smuzhiyun #define HC_RESET_RISC 0x1000 /* Reset RISC */ 229*4882a593Smuzhiyun #define HC_PAUSE_RISC 0x2000 /* Pause RISC */ 230*4882a593Smuzhiyun #define HC_RELEASE_RISC 0x3000 /* Release RISC from reset. */ 231*4882a593Smuzhiyun #define HC_SET_HOST_INT 0x5000 /* Set host interrupt */ 232*4882a593Smuzhiyun #define HC_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */ 233*4882a593Smuzhiyun #define HC_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */ 234*4882a593Smuzhiyun #define HC_DISABLE_BIOS 0x9000 /* Disable BIOS. */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * ISP mailbox Self-Test status codes 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define MBS_FRM_ALIVE 0 /* Firmware Alive. */ 240*4882a593Smuzhiyun #define MBS_CHKSUM_ERR 1 /* Checksum Error. */ 241*4882a593Smuzhiyun #define MBS_SHADOW_LD_ERR 2 /* Shadow Load Error. */ 242*4882a593Smuzhiyun #define MBS_BUSY 4 /* Busy. */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* 245*4882a593Smuzhiyun * ISP mailbox command complete status codes 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun #define MBS_CMD_CMP 0x4000 /* Command Complete. */ 248*4882a593Smuzhiyun #define MBS_INV_CMD 0x4001 /* Invalid Command. */ 249*4882a593Smuzhiyun #define MBS_HOST_INF_ERR 0x4002 /* Host Interface Error. */ 250*4882a593Smuzhiyun #define MBS_TEST_FAILED 0x4003 /* Test Failed. */ 251*4882a593Smuzhiyun #define MBS_CMD_ERR 0x4005 /* Command Error. */ 252*4882a593Smuzhiyun #define MBS_CMD_PARAM_ERR 0x4006 /* Command Parameter Error. */ 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* 255*4882a593Smuzhiyun * ISP mailbox asynchronous event status codes 256*4882a593Smuzhiyun */ 257*4882a593Smuzhiyun #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */ 258*4882a593Smuzhiyun #define MBA_BUS_RESET 0x8001 /* SCSI Bus Reset. */ 259*4882a593Smuzhiyun #define MBA_SYSTEM_ERR 0x8002 /* System Error. */ 260*4882a593Smuzhiyun #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */ 261*4882a593Smuzhiyun #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */ 262*4882a593Smuzhiyun #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */ 263*4882a593Smuzhiyun #define MBA_TIMEOUT_RESET 0x8006 /* Execution Timeout Reset. */ 264*4882a593Smuzhiyun #define MBA_DEVICE_RESET 0x8007 /* Bus Device Reset. */ 265*4882a593Smuzhiyun #define MBA_BUS_MODE_CHANGE 0x800E /* SCSI bus mode transition. */ 266*4882a593Smuzhiyun #define MBA_SCSI_COMPLETION 0x8020 /* Completion response. */ 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * ISP mailbox commands 270*4882a593Smuzhiyun */ 271*4882a593Smuzhiyun #define MBC_NOP 0 /* No Operation */ 272*4882a593Smuzhiyun #define MBC_LOAD_RAM 1 /* Load RAM */ 273*4882a593Smuzhiyun #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware */ 274*4882a593Smuzhiyun #define MBC_DUMP_RAM 3 /* Dump RAM contents */ 275*4882a593Smuzhiyun #define MBC_WRITE_RAM_WORD 4 /* Write ram word */ 276*4882a593Smuzhiyun #define MBC_READ_RAM_WORD 5 /* Read ram word */ 277*4882a593Smuzhiyun #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */ 278*4882a593Smuzhiyun #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum */ 279*4882a593Smuzhiyun #define MBC_ABOUT_FIRMWARE 8 /* Get firmware revision */ 280*4882a593Smuzhiyun #define MBC_LOAD_RAM_A64_ROM 9 /* Load RAM 64bit ROM version */ 281*4882a593Smuzhiyun #define MBC_DUMP_RAM_A64_ROM 0x0a /* Dump RAM 64bit ROM version */ 282*4882a593Smuzhiyun #define MBC_INIT_REQUEST_QUEUE 0x10 /* Initialize request queue */ 283*4882a593Smuzhiyun #define MBC_INIT_RESPONSE_QUEUE 0x11 /* Initialize response queue */ 284*4882a593Smuzhiyun #define MBC_EXECUTE_IOCB 0x12 /* Execute IOCB command */ 285*4882a593Smuzhiyun #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command */ 286*4882a593Smuzhiyun #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN) */ 287*4882a593Smuzhiyun #define MBC_ABORT_TARGET 0x17 /* Abort target (ID) */ 288*4882a593Smuzhiyun #define MBC_BUS_RESET 0x18 /* SCSI bus reset */ 289*4882a593Smuzhiyun #define MBC_GET_RETRY_COUNT 0x22 /* Get retry count and delay */ 290*4882a593Smuzhiyun #define MBC_GET_TARGET_PARAMETERS 0x28 /* Get target parameters */ 291*4882a593Smuzhiyun #define MBC_SET_INITIATOR_ID 0x30 /* Set initiator SCSI ID */ 292*4882a593Smuzhiyun #define MBC_SET_SELECTION_TIMEOUT 0x31 /* Set selection timeout */ 293*4882a593Smuzhiyun #define MBC_SET_RETRY_COUNT 0x32 /* Set retry count and delay */ 294*4882a593Smuzhiyun #define MBC_SET_TAG_AGE_LIMIT 0x33 /* Set tag age limit */ 295*4882a593Smuzhiyun #define MBC_SET_CLOCK_RATE 0x34 /* Set clock rate */ 296*4882a593Smuzhiyun #define MBC_SET_ACTIVE_NEGATION 0x35 /* Set active negation state */ 297*4882a593Smuzhiyun #define MBC_SET_ASYNC_DATA_SETUP 0x36 /* Set async data setup time */ 298*4882a593Smuzhiyun #define MBC_SET_PCI_CONTROL 0x37 /* Set BUS control parameters */ 299*4882a593Smuzhiyun #define MBC_SET_TARGET_PARAMETERS 0x38 /* Set target parameters */ 300*4882a593Smuzhiyun #define MBC_SET_DEVICE_QUEUE 0x39 /* Set device queue parameters */ 301*4882a593Smuzhiyun #define MBC_SET_RESET_DELAY_PARAMETERS 0x3A /* Set reset delay parameters */ 302*4882a593Smuzhiyun #define MBC_SET_SYSTEM_PARAMETER 0x45 /* Set system parameter word */ 303*4882a593Smuzhiyun #define MBC_SET_FIRMWARE_FEATURES 0x4A /* Set firmware feature word */ 304*4882a593Smuzhiyun #define MBC_INIT_REQUEST_QUEUE_A64 0x52 /* Initialize request queue A64 */ 305*4882a593Smuzhiyun #define MBC_INIT_RESPONSE_QUEUE_A64 0x53 /* Initialize response q A64 */ 306*4882a593Smuzhiyun #define MBC_ENABLE_TARGET_MODE 0x55 /* Enable target mode */ 307*4882a593Smuzhiyun #define MBC_SET_DATA_OVERRUN_RECOVERY 0x5A /* Set data overrun recovery mode */ 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* 310*4882a593Smuzhiyun * ISP Get/Set Target Parameters mailbox command control flags. 311*4882a593Smuzhiyun */ 312*4882a593Smuzhiyun #define TP_PPR BIT_5 /* PPR */ 313*4882a593Smuzhiyun #define TP_RENEGOTIATE BIT_8 /* Renegotiate on error. */ 314*4882a593Smuzhiyun #define TP_STOP_QUEUE BIT_9 /* Stop que on check condition */ 315*4882a593Smuzhiyun #define TP_AUTO_REQUEST_SENSE BIT_10 /* Automatic request sense. */ 316*4882a593Smuzhiyun #define TP_TAGGED_QUEUE BIT_11 /* Tagged queuing. */ 317*4882a593Smuzhiyun #define TP_SYNC BIT_12 /* Synchronous data transfers. */ 318*4882a593Smuzhiyun #define TP_WIDE BIT_13 /* Wide data transfers. */ 319*4882a593Smuzhiyun #define TP_PARITY BIT_14 /* Parity checking. */ 320*4882a593Smuzhiyun #define TP_DISCONNECT BIT_15 /* Disconnect privilege. */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* 323*4882a593Smuzhiyun * NVRAM Command values. 324*4882a593Smuzhiyun */ 325*4882a593Smuzhiyun #define NV_START_BIT BIT_2 326*4882a593Smuzhiyun #define NV_WRITE_OP (BIT_26 | BIT_24) 327*4882a593Smuzhiyun #define NV_READ_OP (BIT_26 | BIT_25) 328*4882a593Smuzhiyun #define NV_ERASE_OP (BIT_26 | BIT_25 | BIT_24) 329*4882a593Smuzhiyun #define NV_MASK_OP (BIT_26 | BIT_25 | BIT_24) 330*4882a593Smuzhiyun #define NV_DELAY_COUNT 10 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* 333*4882a593Smuzhiyun * QLogic ISP1280/ISP12160 NVRAM structure definition. 334*4882a593Smuzhiyun */ 335*4882a593Smuzhiyun struct nvram { 336*4882a593Smuzhiyun uint8_t id0; /* 0 */ 337*4882a593Smuzhiyun uint8_t id1; /* 1 */ 338*4882a593Smuzhiyun uint8_t id2; /* 2 */ 339*4882a593Smuzhiyun uint8_t id3; /* 3 */ 340*4882a593Smuzhiyun uint8_t version; /* 4 */ 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun struct { 343*4882a593Smuzhiyun uint8_t bios_configuration_mode:2; 344*4882a593Smuzhiyun uint8_t bios_disable:1; 345*4882a593Smuzhiyun uint8_t selectable_scsi_boot_enable:1; 346*4882a593Smuzhiyun uint8_t cd_rom_boot_enable:1; 347*4882a593Smuzhiyun uint8_t disable_loading_risc_code:1; 348*4882a593Smuzhiyun uint8_t enable_64bit_addressing:1; 349*4882a593Smuzhiyun uint8_t unused_7:1; 350*4882a593Smuzhiyun } cntr_flags_1; /* 5 */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun struct { 353*4882a593Smuzhiyun uint8_t boot_lun_number:5; 354*4882a593Smuzhiyun uint8_t scsi_bus_number:1; 355*4882a593Smuzhiyun uint8_t unused_6:1; 356*4882a593Smuzhiyun uint8_t unused_7:1; 357*4882a593Smuzhiyun } cntr_flags_2l; /* 7 */ 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun struct { 360*4882a593Smuzhiyun uint8_t boot_target_number:4; 361*4882a593Smuzhiyun uint8_t unused_12:1; 362*4882a593Smuzhiyun uint8_t unused_13:1; 363*4882a593Smuzhiyun uint8_t unused_14:1; 364*4882a593Smuzhiyun uint8_t unused_15:1; 365*4882a593Smuzhiyun } cntr_flags_2h; /* 8 */ 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun uint16_t unused_8; /* 8, 9 */ 368*4882a593Smuzhiyun uint16_t unused_10; /* 10, 11 */ 369*4882a593Smuzhiyun uint16_t unused_12; /* 12, 13 */ 370*4882a593Smuzhiyun uint16_t unused_14; /* 14, 15 */ 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun struct { 373*4882a593Smuzhiyun uint8_t reserved:2; 374*4882a593Smuzhiyun uint8_t burst_enable:1; 375*4882a593Smuzhiyun uint8_t reserved_1:1; 376*4882a593Smuzhiyun uint8_t fifo_threshold:4; 377*4882a593Smuzhiyun } isp_config; /* 16 */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* Termination 380*4882a593Smuzhiyun * 0 = Disable, 1 = high only, 3 = Auto term 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun struct { 383*4882a593Smuzhiyun uint8_t scsi_bus_1_control:2; 384*4882a593Smuzhiyun uint8_t scsi_bus_0_control:2; 385*4882a593Smuzhiyun uint8_t unused_0:1; 386*4882a593Smuzhiyun uint8_t unused_1:1; 387*4882a593Smuzhiyun uint8_t unused_2:1; 388*4882a593Smuzhiyun uint8_t auto_term_support:1; 389*4882a593Smuzhiyun } termination; /* 17 */ 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun uint16_t isp_parameter; /* 18, 19 */ 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun union { 394*4882a593Smuzhiyun uint16_t w; 395*4882a593Smuzhiyun struct { 396*4882a593Smuzhiyun uint16_t enable_fast_posting:1; 397*4882a593Smuzhiyun uint16_t report_lvd_bus_transition:1; 398*4882a593Smuzhiyun uint16_t unused_2:1; 399*4882a593Smuzhiyun uint16_t unused_3:1; 400*4882a593Smuzhiyun uint16_t disable_iosbs_with_bus_reset_status:1; 401*4882a593Smuzhiyun uint16_t disable_synchronous_backoff:1; 402*4882a593Smuzhiyun uint16_t unused_6:1; 403*4882a593Smuzhiyun uint16_t synchronous_backoff_reporting:1; 404*4882a593Smuzhiyun uint16_t disable_reselection_fairness:1; 405*4882a593Smuzhiyun uint16_t unused_9:1; 406*4882a593Smuzhiyun uint16_t unused_10:1; 407*4882a593Smuzhiyun uint16_t unused_11:1; 408*4882a593Smuzhiyun uint16_t unused_12:1; 409*4882a593Smuzhiyun uint16_t unused_13:1; 410*4882a593Smuzhiyun uint16_t unused_14:1; 411*4882a593Smuzhiyun uint16_t unused_15:1; 412*4882a593Smuzhiyun } f; 413*4882a593Smuzhiyun } firmware_feature; /* 20, 21 */ 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun uint16_t unused_22; /* 22, 23 */ 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun struct { 418*4882a593Smuzhiyun struct { 419*4882a593Smuzhiyun uint8_t initiator_id:4; 420*4882a593Smuzhiyun uint8_t scsi_reset_disable:1; 421*4882a593Smuzhiyun uint8_t scsi_bus_size:1; 422*4882a593Smuzhiyun uint8_t scsi_bus_type:1; 423*4882a593Smuzhiyun uint8_t unused_7:1; 424*4882a593Smuzhiyun } config_1; /* 24 */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun uint8_t bus_reset_delay; /* 25 */ 427*4882a593Smuzhiyun uint8_t retry_count; /* 26 */ 428*4882a593Smuzhiyun uint8_t retry_delay; /* 27 */ 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun struct { 431*4882a593Smuzhiyun uint8_t async_data_setup_time:4; 432*4882a593Smuzhiyun uint8_t req_ack_active_negation:1; 433*4882a593Smuzhiyun uint8_t data_line_active_negation:1; 434*4882a593Smuzhiyun uint8_t unused_6:1; 435*4882a593Smuzhiyun uint8_t unused_7:1; 436*4882a593Smuzhiyun } config_2; /* 28 */ 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun uint8_t unused_29; /* 29 */ 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun uint16_t selection_timeout; /* 30, 31 */ 441*4882a593Smuzhiyun uint16_t max_queue_depth; /* 32, 33 */ 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun uint16_t unused_34; /* 34, 35 */ 444*4882a593Smuzhiyun uint16_t unused_36; /* 36, 37 */ 445*4882a593Smuzhiyun uint16_t unused_38; /* 38, 39 */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun struct { 448*4882a593Smuzhiyun struct { 449*4882a593Smuzhiyun uint8_t renegotiate_on_error:1; 450*4882a593Smuzhiyun uint8_t stop_queue_on_check:1; 451*4882a593Smuzhiyun uint8_t auto_request_sense:1; 452*4882a593Smuzhiyun uint8_t tag_queuing:1; 453*4882a593Smuzhiyun uint8_t enable_sync:1; 454*4882a593Smuzhiyun uint8_t enable_wide:1; 455*4882a593Smuzhiyun uint8_t parity_checking:1; 456*4882a593Smuzhiyun uint8_t disconnect_allowed:1; 457*4882a593Smuzhiyun } parameter; /* 40 */ 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun uint8_t execution_throttle; /* 41 */ 460*4882a593Smuzhiyun uint8_t sync_period; /* 42 */ 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun union { /* 43 */ 463*4882a593Smuzhiyun uint8_t flags_43; 464*4882a593Smuzhiyun struct { 465*4882a593Smuzhiyun uint8_t sync_offset:4; 466*4882a593Smuzhiyun uint8_t device_enable:1; 467*4882a593Smuzhiyun uint8_t lun_disable:1; 468*4882a593Smuzhiyun uint8_t unused_6:1; 469*4882a593Smuzhiyun uint8_t unused_7:1; 470*4882a593Smuzhiyun } flags1x80; 471*4882a593Smuzhiyun struct { 472*4882a593Smuzhiyun uint8_t sync_offset:5; 473*4882a593Smuzhiyun uint8_t device_enable:1; 474*4882a593Smuzhiyun uint8_t unused_6:1; 475*4882a593Smuzhiyun uint8_t unused_7:1; 476*4882a593Smuzhiyun } flags1x160; 477*4882a593Smuzhiyun } flags; 478*4882a593Smuzhiyun union { /* PPR flags for the 1x160 controllers */ 479*4882a593Smuzhiyun uint8_t unused_44; 480*4882a593Smuzhiyun struct { 481*4882a593Smuzhiyun uint8_t ppr_options:4; 482*4882a593Smuzhiyun uint8_t ppr_bus_width:2; 483*4882a593Smuzhiyun uint8_t unused_8:1; 484*4882a593Smuzhiyun uint8_t enable_ppr:1; 485*4882a593Smuzhiyun } flags; /* 44 */ 486*4882a593Smuzhiyun } ppr_1x160; 487*4882a593Smuzhiyun uint8_t unused_45; /* 45 */ 488*4882a593Smuzhiyun } target[MAX_TARGETS]; 489*4882a593Smuzhiyun } bus[MAX_BUSES]; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun uint16_t unused_248; /* 248, 249 */ 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun uint16_t subsystem_id[2]; /* 250, 251, 252, 253 */ 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun union { /* 254 */ 496*4882a593Smuzhiyun uint8_t unused_254; 497*4882a593Smuzhiyun uint8_t system_id_pointer; 498*4882a593Smuzhiyun } sysid_1x160; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun uint8_t chksum; /* 255 */ 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun /* 504*4882a593Smuzhiyun * ISP queue - command entry structure definition. 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun #define MAX_CMDSZ 12 /* SCSI maximum CDB size. */ 507*4882a593Smuzhiyun struct cmd_entry { 508*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 509*4882a593Smuzhiyun #define COMMAND_TYPE 1 /* Command entry */ 510*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 511*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 512*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 513*4882a593Smuzhiyun __le32 handle; /* System handle. */ 514*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 515*4882a593Smuzhiyun uint8_t target; /* SCSI ID */ 516*4882a593Smuzhiyun __le16 cdb_len; /* SCSI command length. */ 517*4882a593Smuzhiyun __le16 control_flags; /* Control flags. */ 518*4882a593Smuzhiyun __le16 reserved; 519*4882a593Smuzhiyun __le16 timeout; /* Command timeout. */ 520*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 521*4882a593Smuzhiyun uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 522*4882a593Smuzhiyun __le32 dseg_0_address; /* Data segment 0 address. */ 523*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 524*4882a593Smuzhiyun __le32 dseg_1_address; /* Data segment 1 address. */ 525*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 526*4882a593Smuzhiyun __le32 dseg_2_address; /* Data segment 2 address. */ 527*4882a593Smuzhiyun __le32 dseg_2_length; /* Data segment 2 length. */ 528*4882a593Smuzhiyun __le32 dseg_3_address; /* Data segment 3 address. */ 529*4882a593Smuzhiyun __le32 dseg_3_length; /* Data segment 3 length. */ 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* 533*4882a593Smuzhiyun * ISP queue - continuation entry structure definition. 534*4882a593Smuzhiyun */ 535*4882a593Smuzhiyun struct cont_entry { 536*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 537*4882a593Smuzhiyun #define CONTINUE_TYPE 2 /* Continuation entry. */ 538*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 539*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 540*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 541*4882a593Smuzhiyun __le32 reserved; /* Reserved */ 542*4882a593Smuzhiyun __le32 dseg_0_address; /* Data segment 0 address. */ 543*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 544*4882a593Smuzhiyun __le32 dseg_1_address; /* Data segment 1 address. */ 545*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 546*4882a593Smuzhiyun __le32 dseg_2_address; /* Data segment 2 address. */ 547*4882a593Smuzhiyun __le32 dseg_2_length; /* Data segment 2 length. */ 548*4882a593Smuzhiyun __le32 dseg_3_address; /* Data segment 3 address. */ 549*4882a593Smuzhiyun __le32 dseg_3_length; /* Data segment 3 length. */ 550*4882a593Smuzhiyun __le32 dseg_4_address; /* Data segment 4 address. */ 551*4882a593Smuzhiyun __le32 dseg_4_length; /* Data segment 4 length. */ 552*4882a593Smuzhiyun __le32 dseg_5_address; /* Data segment 5 address. */ 553*4882a593Smuzhiyun __le32 dseg_5_length; /* Data segment 5 length. */ 554*4882a593Smuzhiyun __le32 dseg_6_address; /* Data segment 6 address. */ 555*4882a593Smuzhiyun __le32 dseg_6_length; /* Data segment 6 length. */ 556*4882a593Smuzhiyun }; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun /* 559*4882a593Smuzhiyun * ISP queue - status entry structure definition. 560*4882a593Smuzhiyun */ 561*4882a593Smuzhiyun struct response { 562*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 563*4882a593Smuzhiyun #define STATUS_TYPE 3 /* Status entry. */ 564*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 565*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 566*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 567*4882a593Smuzhiyun #define RF_CONT BIT_0 /* Continuation. */ 568*4882a593Smuzhiyun #define RF_FULL BIT_1 /* Full */ 569*4882a593Smuzhiyun #define RF_BAD_HEADER BIT_2 /* Bad header. */ 570*4882a593Smuzhiyun #define RF_BAD_PAYLOAD BIT_3 /* Bad payload. */ 571*4882a593Smuzhiyun __le32 handle; /* System handle. */ 572*4882a593Smuzhiyun __le16 scsi_status; /* SCSI status. */ 573*4882a593Smuzhiyun __le16 comp_status; /* Completion status. */ 574*4882a593Smuzhiyun __le16 state_flags; /* State flags. */ 575*4882a593Smuzhiyun #define SF_TRANSFER_CMPL BIT_14 /* Transfer Complete. */ 576*4882a593Smuzhiyun #define SF_GOT_SENSE BIT_13 /* Got Sense */ 577*4882a593Smuzhiyun #define SF_GOT_STATUS BIT_12 /* Got Status */ 578*4882a593Smuzhiyun #define SF_TRANSFERRED_DATA BIT_11 /* Transferred data */ 579*4882a593Smuzhiyun #define SF_SENT_CDB BIT_10 /* Send CDB */ 580*4882a593Smuzhiyun #define SF_GOT_TARGET BIT_9 /* */ 581*4882a593Smuzhiyun #define SF_GOT_BUS BIT_8 /* */ 582*4882a593Smuzhiyun __le16 status_flags; /* Status flags. */ 583*4882a593Smuzhiyun __le16 time; /* Time. */ 584*4882a593Smuzhiyun __le16 req_sense_length;/* Request sense data length. */ 585*4882a593Smuzhiyun __le32 residual_length; /* Residual transfer length. */ 586*4882a593Smuzhiyun __le16 reserved[4]; 587*4882a593Smuzhiyun uint8_t req_sense_data[32]; /* Request sense data. */ 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun /* 591*4882a593Smuzhiyun * ISP queue - marker entry structure definition. 592*4882a593Smuzhiyun */ 593*4882a593Smuzhiyun struct mrk_entry { 594*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 595*4882a593Smuzhiyun #define MARKER_TYPE 4 /* Marker entry. */ 596*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 597*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 598*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 599*4882a593Smuzhiyun __le32 reserved; 600*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 601*4882a593Smuzhiyun uint8_t target; /* SCSI ID */ 602*4882a593Smuzhiyun uint8_t modifier; /* Modifier (7-0). */ 603*4882a593Smuzhiyun #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */ 604*4882a593Smuzhiyun #define MK_SYNC_ID 1 /* Synchronize ID */ 605*4882a593Smuzhiyun #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */ 606*4882a593Smuzhiyun uint8_t reserved_1[53]; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /* 610*4882a593Smuzhiyun * ISP queue - extended command entry structure definition. 611*4882a593Smuzhiyun * 612*4882a593Smuzhiyun * Unused by the driver! 613*4882a593Smuzhiyun */ 614*4882a593Smuzhiyun struct ecmd_entry { 615*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 616*4882a593Smuzhiyun #define EXTENDED_CMD_TYPE 5 /* Extended command entry. */ 617*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 618*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 619*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 620*4882a593Smuzhiyun uint32_t handle; /* System handle. */ 621*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 622*4882a593Smuzhiyun uint8_t target; /* SCSI ID */ 623*4882a593Smuzhiyun __le16 cdb_len; /* SCSI command length. */ 624*4882a593Smuzhiyun __le16 control_flags; /* Control flags. */ 625*4882a593Smuzhiyun __le16 reserved; 626*4882a593Smuzhiyun __le16 timeout; /* Command timeout. */ 627*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 628*4882a593Smuzhiyun uint8_t scsi_cdb[88]; /* SCSI command words. */ 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* 632*4882a593Smuzhiyun * ISP queue - 64-Bit addressing, command entry structure definition. 633*4882a593Smuzhiyun */ 634*4882a593Smuzhiyun typedef struct { 635*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 636*4882a593Smuzhiyun #define COMMAND_A64_TYPE 9 /* Command A64 entry */ 637*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 638*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 639*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 640*4882a593Smuzhiyun __le32 handle; /* System handle. */ 641*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 642*4882a593Smuzhiyun uint8_t target; /* SCSI ID */ 643*4882a593Smuzhiyun __le16 cdb_len; /* SCSI command length. */ 644*4882a593Smuzhiyun __le16 control_flags; /* Control flags. */ 645*4882a593Smuzhiyun __le16 reserved; 646*4882a593Smuzhiyun __le16 timeout; /* Command timeout. */ 647*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 648*4882a593Smuzhiyun uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 649*4882a593Smuzhiyun __le32 reserved_1[2]; /* unused */ 650*4882a593Smuzhiyun __le32 dseg_0_address[2]; /* Data segment 0 address. */ 651*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 652*4882a593Smuzhiyun __le32 dseg_1_address[2]; /* Data segment 1 address. */ 653*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 654*4882a593Smuzhiyun } cmd_a64_entry_t, request_t; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun /* 657*4882a593Smuzhiyun * ISP queue - 64-Bit addressing, continuation entry structure definition. 658*4882a593Smuzhiyun */ 659*4882a593Smuzhiyun struct cont_a64_entry { 660*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 661*4882a593Smuzhiyun #define CONTINUE_A64_TYPE 0xA /* Continuation A64 entry. */ 662*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 663*4882a593Smuzhiyun uint8_t sys_define; /* System defined. */ 664*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 665*4882a593Smuzhiyun __le32 dseg_0_address[2]; /* Data segment 0 address. */ 666*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 667*4882a593Smuzhiyun __le32 dseg_1_address[2]; /* Data segment 1 address. */ 668*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 669*4882a593Smuzhiyun __le32 dseg_2_address[2]; /* Data segment 2 address. */ 670*4882a593Smuzhiyun __le32 dseg_2_length; /* Data segment 2 length. */ 671*4882a593Smuzhiyun __le32 dseg_3_address[2]; /* Data segment 3 address. */ 672*4882a593Smuzhiyun __le32 dseg_3_length; /* Data segment 3 length. */ 673*4882a593Smuzhiyun __le32 dseg_4_address[2]; /* Data segment 4 address. */ 674*4882a593Smuzhiyun __le32 dseg_4_length; /* Data segment 4 length. */ 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun /* 678*4882a593Smuzhiyun * ISP queue - enable LUN entry structure definition. 679*4882a593Smuzhiyun */ 680*4882a593Smuzhiyun struct elun_entry { 681*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 682*4882a593Smuzhiyun #define ENABLE_LUN_TYPE 0xB /* Enable LUN entry. */ 683*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 684*4882a593Smuzhiyun uint8_t reserved_1; 685*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status not used. */ 686*4882a593Smuzhiyun __le32 reserved_2; 687*4882a593Smuzhiyun __le16 lun; /* Bit 15 is bus number. */ 688*4882a593Smuzhiyun __le16 reserved_4; 689*4882a593Smuzhiyun __le32 option_flags; 690*4882a593Smuzhiyun uint8_t status; 691*4882a593Smuzhiyun uint8_t reserved_5; 692*4882a593Smuzhiyun uint8_t command_count; /* Number of ATIOs allocated. */ 693*4882a593Smuzhiyun uint8_t immed_notify_count; /* Number of Immediate Notify */ 694*4882a593Smuzhiyun /* entries allocated. */ 695*4882a593Smuzhiyun uint8_t group_6_length; /* SCSI CDB length for group 6 */ 696*4882a593Smuzhiyun /* commands (2-26). */ 697*4882a593Smuzhiyun uint8_t group_7_length; /* SCSI CDB length for group 7 */ 698*4882a593Smuzhiyun /* commands (2-26). */ 699*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 700*4882a593Smuzhiyun __le16 reserved_6[20]; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun /* 704*4882a593Smuzhiyun * ISP queue - modify LUN entry structure definition. 705*4882a593Smuzhiyun * 706*4882a593Smuzhiyun * Unused by the driver! 707*4882a593Smuzhiyun */ 708*4882a593Smuzhiyun struct modify_lun_entry { 709*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 710*4882a593Smuzhiyun #define MODIFY_LUN_TYPE 0xC /* Modify LUN entry. */ 711*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 712*4882a593Smuzhiyun uint8_t reserved_1; 713*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 714*4882a593Smuzhiyun __le32 reserved_2; 715*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 716*4882a593Smuzhiyun uint8_t reserved_3; 717*4882a593Smuzhiyun uint8_t operators; 718*4882a593Smuzhiyun uint8_t reserved_4; 719*4882a593Smuzhiyun __le32 option_flags; 720*4882a593Smuzhiyun uint8_t status; 721*4882a593Smuzhiyun uint8_t reserved_5; 722*4882a593Smuzhiyun uint8_t command_count; /* Number of ATIOs allocated. */ 723*4882a593Smuzhiyun uint8_t immed_notify_count; /* Number of Immediate Notify */ 724*4882a593Smuzhiyun /* entries allocated. */ 725*4882a593Smuzhiyun __le16 reserved_6; 726*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 727*4882a593Smuzhiyun __le16 reserved_7[20]; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun /* 731*4882a593Smuzhiyun * ISP queue - immediate notify entry structure definition. 732*4882a593Smuzhiyun */ 733*4882a593Smuzhiyun struct notify_entry { 734*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 735*4882a593Smuzhiyun #define IMMED_NOTIFY_TYPE 0xD /* Immediate notify entry. */ 736*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 737*4882a593Smuzhiyun uint8_t reserved_1; 738*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 739*4882a593Smuzhiyun __le32 reserved_2; 740*4882a593Smuzhiyun uint8_t lun; 741*4882a593Smuzhiyun uint8_t initiator_id; 742*4882a593Smuzhiyun uint8_t reserved_3; 743*4882a593Smuzhiyun uint8_t target_id; 744*4882a593Smuzhiyun __le32 option_flags; 745*4882a593Smuzhiyun uint8_t status; 746*4882a593Smuzhiyun uint8_t reserved_4; 747*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 748*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 749*4882a593Smuzhiyun /* entries allocated. */ 750*4882a593Smuzhiyun __le16 seq_id; 751*4882a593Smuzhiyun uint8_t scsi_msg[8]; /* SCSI message not handled by ISP */ 752*4882a593Smuzhiyun __le16 reserved_5[8]; 753*4882a593Smuzhiyun uint8_t sense_data[18]; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun /* 757*4882a593Smuzhiyun * ISP queue - notify acknowledge entry structure definition. 758*4882a593Smuzhiyun */ 759*4882a593Smuzhiyun struct nack_entry { 760*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 761*4882a593Smuzhiyun #define NOTIFY_ACK_TYPE 0xE /* Notify acknowledge entry. */ 762*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 763*4882a593Smuzhiyun uint8_t reserved_1; 764*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 765*4882a593Smuzhiyun __le32 reserved_2; 766*4882a593Smuzhiyun uint8_t lun; 767*4882a593Smuzhiyun uint8_t initiator_id; 768*4882a593Smuzhiyun uint8_t reserved_3; 769*4882a593Smuzhiyun uint8_t target_id; 770*4882a593Smuzhiyun __le32 option_flags; 771*4882a593Smuzhiyun uint8_t status; 772*4882a593Smuzhiyun uint8_t event; 773*4882a593Smuzhiyun __le16 seq_id; 774*4882a593Smuzhiyun __le16 reserved_4[22]; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun /* 778*4882a593Smuzhiyun * ISP queue - Accept Target I/O (ATIO) entry structure definition. 779*4882a593Smuzhiyun */ 780*4882a593Smuzhiyun struct atio_entry { 781*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 782*4882a593Smuzhiyun #define ACCEPT_TGT_IO_TYPE 6 /* Accept target I/O entry. */ 783*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 784*4882a593Smuzhiyun uint8_t reserved_1; 785*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 786*4882a593Smuzhiyun __le32 reserved_2; 787*4882a593Smuzhiyun uint8_t lun; 788*4882a593Smuzhiyun uint8_t initiator_id; 789*4882a593Smuzhiyun uint8_t cdb_len; 790*4882a593Smuzhiyun uint8_t target_id; 791*4882a593Smuzhiyun __le32 option_flags; 792*4882a593Smuzhiyun uint8_t status; 793*4882a593Smuzhiyun uint8_t scsi_status; 794*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 795*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 796*4882a593Smuzhiyun uint8_t cdb[26]; 797*4882a593Smuzhiyun uint8_t sense_data[18]; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun /* 801*4882a593Smuzhiyun * ISP queue - Continue Target I/O (CTIO) entry structure definition. 802*4882a593Smuzhiyun */ 803*4882a593Smuzhiyun struct ctio_entry { 804*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 805*4882a593Smuzhiyun #define CONTINUE_TGT_IO_TYPE 7 /* CTIO entry */ 806*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 807*4882a593Smuzhiyun uint8_t reserved_1; 808*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 809*4882a593Smuzhiyun __le32 reserved_2; 810*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 811*4882a593Smuzhiyun uint8_t initiator_id; 812*4882a593Smuzhiyun uint8_t reserved_3; 813*4882a593Smuzhiyun uint8_t target_id; 814*4882a593Smuzhiyun __le32 option_flags; 815*4882a593Smuzhiyun uint8_t status; 816*4882a593Smuzhiyun uint8_t scsi_status; 817*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 818*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 819*4882a593Smuzhiyun __le32 transfer_length; 820*4882a593Smuzhiyun __le32 residual; 821*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 822*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 823*4882a593Smuzhiyun __le32 dseg_0_address; /* Data segment 0 address. */ 824*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 825*4882a593Smuzhiyun __le32 dseg_1_address; /* Data segment 1 address. */ 826*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 827*4882a593Smuzhiyun __le32 dseg_2_address; /* Data segment 2 address. */ 828*4882a593Smuzhiyun __le32 dseg_2_length; /* Data segment 2 length. */ 829*4882a593Smuzhiyun __le32 dseg_3_address; /* Data segment 3 address. */ 830*4882a593Smuzhiyun __le32 dseg_3_length; /* Data segment 3 length. */ 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun /* 834*4882a593Smuzhiyun * ISP queue - CTIO returned entry structure definition. 835*4882a593Smuzhiyun */ 836*4882a593Smuzhiyun struct ctio_ret_entry { 837*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 838*4882a593Smuzhiyun #define CTIO_RET_TYPE 7 /* CTIO return entry */ 839*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 840*4882a593Smuzhiyun uint8_t reserved_1; 841*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 842*4882a593Smuzhiyun __le32 reserved_2; 843*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 844*4882a593Smuzhiyun uint8_t initiator_id; 845*4882a593Smuzhiyun uint8_t reserved_3; 846*4882a593Smuzhiyun uint8_t target_id; 847*4882a593Smuzhiyun __le32 option_flags; 848*4882a593Smuzhiyun uint8_t status; 849*4882a593Smuzhiyun uint8_t scsi_status; 850*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 851*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 852*4882a593Smuzhiyun __le32 transfer_length; 853*4882a593Smuzhiyun __le32 residual; 854*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 855*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 856*4882a593Smuzhiyun __le32 dseg_0_address; /* Data segment 0 address. */ 857*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 858*4882a593Smuzhiyun __le32 dseg_1_address; /* Data segment 1 address. */ 859*4882a593Smuzhiyun __le16 dseg_1_length; /* Data segment 1 length. */ 860*4882a593Smuzhiyun uint8_t sense_data[18]; 861*4882a593Smuzhiyun }; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun /* 864*4882a593Smuzhiyun * ISP queue - CTIO A64 entry structure definition. 865*4882a593Smuzhiyun */ 866*4882a593Smuzhiyun struct ctio_a64_entry { 867*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 868*4882a593Smuzhiyun #define CTIO_A64_TYPE 0xF /* CTIO A64 entry */ 869*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 870*4882a593Smuzhiyun uint8_t reserved_1; 871*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 872*4882a593Smuzhiyun __le32 reserved_2; 873*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 874*4882a593Smuzhiyun uint8_t initiator_id; 875*4882a593Smuzhiyun uint8_t reserved_3; 876*4882a593Smuzhiyun uint8_t target_id; 877*4882a593Smuzhiyun __le32 option_flags; 878*4882a593Smuzhiyun uint8_t status; 879*4882a593Smuzhiyun uint8_t scsi_status; 880*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 881*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 882*4882a593Smuzhiyun __le32 transfer_length; 883*4882a593Smuzhiyun __le32 residual; 884*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 885*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 886*4882a593Smuzhiyun __le32 reserved_4[2]; 887*4882a593Smuzhiyun __le32 dseg_0_address[2];/* Data segment 0 address. */ 888*4882a593Smuzhiyun __le32 dseg_0_length; /* Data segment 0 length. */ 889*4882a593Smuzhiyun __le32 dseg_1_address[2];/* Data segment 1 address. */ 890*4882a593Smuzhiyun __le32 dseg_1_length; /* Data segment 1 length. */ 891*4882a593Smuzhiyun }; 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun /* 894*4882a593Smuzhiyun * ISP queue - CTIO returned entry structure definition. 895*4882a593Smuzhiyun */ 896*4882a593Smuzhiyun struct ctio_a64_ret_entry { 897*4882a593Smuzhiyun uint8_t entry_type; /* Entry type. */ 898*4882a593Smuzhiyun #define CTIO_A64_RET_TYPE 0xF /* CTIO A64 returned entry */ 899*4882a593Smuzhiyun uint8_t entry_count; /* Entry count. */ 900*4882a593Smuzhiyun uint8_t reserved_1; 901*4882a593Smuzhiyun uint8_t entry_status; /* Entry Status. */ 902*4882a593Smuzhiyun __le32 reserved_2; 903*4882a593Smuzhiyun uint8_t lun; /* SCSI LUN */ 904*4882a593Smuzhiyun uint8_t initiator_id; 905*4882a593Smuzhiyun uint8_t reserved_3; 906*4882a593Smuzhiyun uint8_t target_id; 907*4882a593Smuzhiyun __le32 option_flags; 908*4882a593Smuzhiyun uint8_t status; 909*4882a593Smuzhiyun uint8_t scsi_status; 910*4882a593Smuzhiyun uint8_t tag_value; /* Received queue tag message value */ 911*4882a593Smuzhiyun uint8_t tag_type; /* Received queue tag message type */ 912*4882a593Smuzhiyun __le32 transfer_length; 913*4882a593Smuzhiyun __le32 residual; 914*4882a593Smuzhiyun __le16 timeout; /* 0 = 30 seconds, 0xFFFF = disable */ 915*4882a593Smuzhiyun __le16 dseg_count; /* Data segment count. */ 916*4882a593Smuzhiyun __le16 reserved_4[7]; 917*4882a593Smuzhiyun uint8_t sense_data[18]; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun /* 921*4882a593Smuzhiyun * ISP request and response queue entry sizes 922*4882a593Smuzhiyun */ 923*4882a593Smuzhiyun #define RESPONSE_ENTRY_SIZE (sizeof(struct response)) 924*4882a593Smuzhiyun #define REQUEST_ENTRY_SIZE (sizeof(request_t)) 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun /* 927*4882a593Smuzhiyun * ISP status entry - completion status definitions. 928*4882a593Smuzhiyun */ 929*4882a593Smuzhiyun #define CS_COMPLETE 0x0 /* No errors */ 930*4882a593Smuzhiyun #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */ 931*4882a593Smuzhiyun #define CS_DMA 0x2 /* A DMA direction error. */ 932*4882a593Smuzhiyun #define CS_TRANSPORT 0x3 /* Transport error. */ 933*4882a593Smuzhiyun #define CS_RESET 0x4 /* SCSI bus reset occurred */ 934*4882a593Smuzhiyun #define CS_ABORTED 0x5 /* System aborted command. */ 935*4882a593Smuzhiyun #define CS_TIMEOUT 0x6 /* Timeout error. */ 936*4882a593Smuzhiyun #define CS_DATA_OVERRUN 0x7 /* Data overrun. */ 937*4882a593Smuzhiyun #define CS_COMMAND_OVERRUN 0x8 /* Command Overrun. */ 938*4882a593Smuzhiyun #define CS_STATUS_OVERRUN 0x9 /* Status Overrun. */ 939*4882a593Smuzhiyun #define CS_BAD_MSG 0xA /* Bad msg after status phase. */ 940*4882a593Smuzhiyun #define CS_NO_MSG_OUT 0xB /* No msg out after selection. */ 941*4882a593Smuzhiyun #define CS_EXTENDED_ID 0xC /* Extended ID failed. */ 942*4882a593Smuzhiyun #define CS_IDE_MSG 0xD /* Target rejected IDE msg. */ 943*4882a593Smuzhiyun #define CS_ABORT_MSG 0xE /* Target rejected abort msg. */ 944*4882a593Smuzhiyun #define CS_REJECT_MSG 0xF /* Target rejected reject msg. */ 945*4882a593Smuzhiyun #define CS_NOP_MSG 0x10 /* Target rejected NOP msg. */ 946*4882a593Smuzhiyun #define CS_PARITY_MSG 0x11 /* Target rejected parity msg. */ 947*4882a593Smuzhiyun #define CS_DEV_RESET_MSG 0x12 /* Target rejected dev rst msg. */ 948*4882a593Smuzhiyun #define CS_ID_MSG 0x13 /* Target rejected ID msg. */ 949*4882a593Smuzhiyun #define CS_FREE 0x14 /* Unexpected bus free. */ 950*4882a593Smuzhiyun #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */ 951*4882a593Smuzhiyun #define CS_TRANACTION_1 0x18 /* Transaction error 1 */ 952*4882a593Smuzhiyun #define CS_TRANACTION_2 0x19 /* Transaction error 2 */ 953*4882a593Smuzhiyun #define CS_TRANACTION_3 0x1a /* Transaction error 3 */ 954*4882a593Smuzhiyun #define CS_INV_ENTRY_TYPE 0x1b /* Invalid entry type */ 955*4882a593Smuzhiyun #define CS_DEV_QUEUE_FULL 0x1c /* Device queue full */ 956*4882a593Smuzhiyun #define CS_PHASED_SKIPPED 0x1d /* SCSI phase skipped */ 957*4882a593Smuzhiyun #define CS_ARS_FAILED 0x1e /* ARS failed */ 958*4882a593Smuzhiyun #define CS_LVD_BUS_ERROR 0x21 /* LVD bus error */ 959*4882a593Smuzhiyun #define CS_BAD_PAYLOAD 0x80 /* Driver defined */ 960*4882a593Smuzhiyun #define CS_UNKNOWN 0x81 /* Driver defined */ 961*4882a593Smuzhiyun #define CS_RETRY 0x82 /* Driver defined */ 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun /* 964*4882a593Smuzhiyun * ISP target entries - Option flags bit definitions. 965*4882a593Smuzhiyun */ 966*4882a593Smuzhiyun #define OF_ENABLE_TAG BIT_1 /* Tagged queue action enable */ 967*4882a593Smuzhiyun #define OF_DATA_IN BIT_6 /* Data in to initiator */ 968*4882a593Smuzhiyun /* (data from target to initiator) */ 969*4882a593Smuzhiyun #define OF_DATA_OUT BIT_7 /* Data out from initiator */ 970*4882a593Smuzhiyun /* (data from initiator to target) */ 971*4882a593Smuzhiyun #define OF_NO_DATA (BIT_7 | BIT_6) 972*4882a593Smuzhiyun #define OF_DISC_DISABLED BIT_15 /* Disconnects disabled */ 973*4882a593Smuzhiyun #define OF_DISABLE_SDP BIT_24 /* Disable sending save data ptr */ 974*4882a593Smuzhiyun #define OF_SEND_RDP BIT_26 /* Send restore data pointers msg */ 975*4882a593Smuzhiyun #define OF_FORCE_DISC BIT_30 /* Disconnects mandatory */ 976*4882a593Smuzhiyun #define OF_SSTS BIT_31 /* Send SCSI status */ 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun /* 980*4882a593Smuzhiyun * BUS parameters/settings structure - UNUSED 981*4882a593Smuzhiyun */ 982*4882a593Smuzhiyun struct bus_param { 983*4882a593Smuzhiyun uint8_t id; /* Host adapter SCSI id */ 984*4882a593Smuzhiyun uint8_t bus_reset_delay; /* SCSI bus reset delay. */ 985*4882a593Smuzhiyun uint8_t failed_reset_count; /* number of time reset failed */ 986*4882a593Smuzhiyun uint8_t unused; 987*4882a593Smuzhiyun uint16_t device_enables; /* Device enable bits. */ 988*4882a593Smuzhiyun uint16_t lun_disables; /* LUN disable bits. */ 989*4882a593Smuzhiyun uint16_t qtag_enables; /* Tag queue enables. */ 990*4882a593Smuzhiyun uint16_t hiwat; /* High water mark per device. */ 991*4882a593Smuzhiyun uint8_t reset_marker:1; 992*4882a593Smuzhiyun uint8_t disable_scsi_reset:1; 993*4882a593Smuzhiyun uint8_t scsi_bus_dead:1; /* SCSI Bus is Dead, when 5 back to back resets failed */ 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun struct qla_driver_setup { 998*4882a593Smuzhiyun uint32_t no_sync:1; 999*4882a593Smuzhiyun uint32_t no_wide:1; 1000*4882a593Smuzhiyun uint32_t no_ppr:1; 1001*4882a593Smuzhiyun uint32_t no_nvram:1; 1002*4882a593Smuzhiyun uint16_t sync_mask; 1003*4882a593Smuzhiyun uint16_t wide_mask; 1004*4882a593Smuzhiyun uint16_t ppr_mask; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun /* 1009*4882a593Smuzhiyun * Linux Host Adapter structure 1010*4882a593Smuzhiyun */ 1011*4882a593Smuzhiyun struct scsi_qla_host { 1012*4882a593Smuzhiyun /* Linux adapter configuration data */ 1013*4882a593Smuzhiyun struct Scsi_Host *host; /* pointer to host data */ 1014*4882a593Smuzhiyun struct scsi_qla_host *next; 1015*4882a593Smuzhiyun struct device_reg __iomem *iobase; /* Base Memory-mapped I/O address */ 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun unsigned char __iomem *mmpbase; /* memory mapped address */ 1018*4882a593Smuzhiyun unsigned long host_no; 1019*4882a593Smuzhiyun struct pci_dev *pdev; 1020*4882a593Smuzhiyun uint8_t devnum; 1021*4882a593Smuzhiyun uint8_t revision; 1022*4882a593Smuzhiyun uint8_t ports; 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun unsigned long actthreads; 1025*4882a593Smuzhiyun unsigned long isr_count; /* Interrupt count */ 1026*4882a593Smuzhiyun unsigned long spurious_int; 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun /* Outstandings ISP commands. */ 1029*4882a593Smuzhiyun struct srb *outstanding_cmds[MAX_OUTSTANDING_COMMANDS]; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun /* BUS configuration data */ 1032*4882a593Smuzhiyun struct bus_param bus_settings[MAX_BUSES]; 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun /* Received ISP mailbox data. */ 1035*4882a593Smuzhiyun volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT]; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun dma_addr_t request_dma; /* Physical Address */ 1038*4882a593Smuzhiyun request_t *request_ring; /* Base virtual address */ 1039*4882a593Smuzhiyun request_t *request_ring_ptr; /* Current address. */ 1040*4882a593Smuzhiyun uint16_t req_ring_index; /* Current index. */ 1041*4882a593Smuzhiyun uint16_t req_q_cnt; /* Number of available entries. */ 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun dma_addr_t response_dma; /* Physical address. */ 1044*4882a593Smuzhiyun struct response *response_ring; /* Base virtual address */ 1045*4882a593Smuzhiyun struct response *response_ring_ptr; /* Current address. */ 1046*4882a593Smuzhiyun uint16_t rsp_ring_index; /* Current index. */ 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun struct list_head done_q; /* Done queue */ 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun struct completion *mailbox_wait; 1051*4882a593Smuzhiyun struct timer_list mailbox_timer; 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun volatile struct { 1054*4882a593Smuzhiyun uint32_t online:1; /* 0 */ 1055*4882a593Smuzhiyun uint32_t reset_marker:1; /* 1 */ 1056*4882a593Smuzhiyun uint32_t disable_host_adapter:1; /* 2 */ 1057*4882a593Smuzhiyun uint32_t reset_active:1; /* 3 */ 1058*4882a593Smuzhiyun uint32_t abort_isp_active:1; /* 4 */ 1059*4882a593Smuzhiyun uint32_t disable_risc_code_load:1; /* 5 */ 1060*4882a593Smuzhiyun } flags; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun struct nvram nvram; 1063*4882a593Smuzhiyun int nvram_valid; 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* Firmware Info */ 1066*4882a593Smuzhiyun unsigned short fwstart; /* start address for F/W */ 1067*4882a593Smuzhiyun unsigned char fwver1; /* F/W version first char */ 1068*4882a593Smuzhiyun unsigned char fwver2; /* F/W version second char */ 1069*4882a593Smuzhiyun unsigned char fwver3; /* F/W version third char */ 1070*4882a593Smuzhiyun }; 1071*4882a593Smuzhiyun 1072*4882a593Smuzhiyun #endif /* _QLA1280_H */ 1073