1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (c) 2008-2009 USI Co., Ltd. 5*4882a593Smuzhiyun * All rights reserved. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 8*4882a593Smuzhiyun * modification, are permitted provided that the following conditions 9*4882a593Smuzhiyun * are met: 10*4882a593Smuzhiyun * 1. Redistributions of source code must retain the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions, and the following disclaimer, 12*4882a593Smuzhiyun * without modification. 13*4882a593Smuzhiyun * 2. Redistributions in binary form must reproduce at minimum a disclaimer 14*4882a593Smuzhiyun * substantially similar to the "NO WARRANTY" disclaimer below 15*4882a593Smuzhiyun * ("Disclaimer") and any redistribution must be conditioned upon 16*4882a593Smuzhiyun * including a substantially similar Disclaimer requirement for further 17*4882a593Smuzhiyun * binary redistribution. 18*4882a593Smuzhiyun * 3. Neither the names of the above-listed copyright holders nor the names 19*4882a593Smuzhiyun * of any contributors may be used to endorse or promote products derived 20*4882a593Smuzhiyun * from this software without specific prior written permission. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Alternatively, this software may be distributed under the terms of the 23*4882a593Smuzhiyun * GNU General Public License ("GPL") version 2 as published by the Free 24*4882a593Smuzhiyun * Software Foundation. 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * NO WARRANTY 27*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 28*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 29*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR 30*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 31*4882a593Smuzhiyun * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 32*4882a593Smuzhiyun * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 33*4882a593Smuzhiyun * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 34*4882a593Smuzhiyun * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 35*4882a593Smuzhiyun * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING 36*4882a593Smuzhiyun * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 37*4882a593Smuzhiyun * POSSIBILITY OF SUCH DAMAGES. 38*4882a593Smuzhiyun * 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #ifndef _PMC8001_REG_H_ 42*4882a593Smuzhiyun #define _PMC8001_REG_H_ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #include <linux/types.h> 45*4882a593Smuzhiyun #include <scsi/libsas.h> 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* for Request Opcode of IOMB */ 48*4882a593Smuzhiyun #define OPC_INB_ECHO 1 /* 0x000 */ 49*4882a593Smuzhiyun #define OPC_INB_PHYSTART 4 /* 0x004 */ 50*4882a593Smuzhiyun #define OPC_INB_PHYSTOP 5 /* 0x005 */ 51*4882a593Smuzhiyun #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */ 52*4882a593Smuzhiyun #define OPC_INB_SSPINITMSTART 7 /* 0x007 */ 53*4882a593Smuzhiyun /* 0x8 RESV IN SPCv */ 54*4882a593Smuzhiyun #define OPC_INB_RSVD 8 /* 0x008 */ 55*4882a593Smuzhiyun #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */ 56*4882a593Smuzhiyun #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */ 57*4882a593Smuzhiyun #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */ 58*4882a593Smuzhiyun /* 0xC, 0xD, 0xE removed in SPCv */ 59*4882a593Smuzhiyun #define OPC_INB_SSP_ABORT 15 /* 0x00F */ 60*4882a593Smuzhiyun #define OPC_INB_DEREG_DEV_HANDLE 16 /* 0x010 */ 61*4882a593Smuzhiyun #define OPC_INB_GET_DEV_HANDLE 17 /* 0x011 */ 62*4882a593Smuzhiyun #define OPC_INB_SMP_REQUEST 18 /* 0x012 */ 63*4882a593Smuzhiyun /* 0x13 SMP_RESPONSE is removed in SPCv */ 64*4882a593Smuzhiyun #define OPC_INB_SMP_ABORT 20 /* 0x014 */ 65*4882a593Smuzhiyun /* 0x16 RESV IN SPCv */ 66*4882a593Smuzhiyun #define OPC_INB_RSVD1 22 /* 0x016 */ 67*4882a593Smuzhiyun #define OPC_INB_SATA_HOST_OPSTART 23 /* 0x017 */ 68*4882a593Smuzhiyun #define OPC_INB_SATA_ABORT 24 /* 0x018 */ 69*4882a593Smuzhiyun #define OPC_INB_LOCAL_PHY_CONTROL 25 /* 0x019 */ 70*4882a593Smuzhiyun /* 0x1A RESV IN SPCv */ 71*4882a593Smuzhiyun #define OPC_INB_RSVD2 26 /* 0x01A */ 72*4882a593Smuzhiyun #define OPC_INB_FW_FLASH_UPDATE 32 /* 0x020 */ 73*4882a593Smuzhiyun #define OPC_INB_GPIO 34 /* 0x022 */ 74*4882a593Smuzhiyun #define OPC_INB_SAS_DIAG_MODE_START_END 35 /* 0x023 */ 75*4882a593Smuzhiyun #define OPC_INB_SAS_DIAG_EXECUTE 36 /* 0x024 */ 76*4882a593Smuzhiyun /* 0x25 RESV IN SPCv */ 77*4882a593Smuzhiyun #define OPC_INB_RSVD3 37 /* 0x025 */ 78*4882a593Smuzhiyun #define OPC_INB_GET_TIME_STAMP 38 /* 0x026 */ 79*4882a593Smuzhiyun #define OPC_INB_PORT_CONTROL 39 /* 0x027 */ 80*4882a593Smuzhiyun #define OPC_INB_GET_NVMD_DATA 40 /* 0x028 */ 81*4882a593Smuzhiyun #define OPC_INB_SET_NVMD_DATA 41 /* 0x029 */ 82*4882a593Smuzhiyun #define OPC_INB_SET_DEVICE_STATE 42 /* 0x02A */ 83*4882a593Smuzhiyun #define OPC_INB_GET_DEVICE_STATE 43 /* 0x02B */ 84*4882a593Smuzhiyun #define OPC_INB_SET_DEV_INFO 44 /* 0x02C */ 85*4882a593Smuzhiyun /* 0x2D RESV IN SPCv */ 86*4882a593Smuzhiyun #define OPC_INB_RSVD4 45 /* 0x02D */ 87*4882a593Smuzhiyun #define OPC_INB_SGPIO_REGISTER 46 /* 0x02E */ 88*4882a593Smuzhiyun #define OPC_INB_PCIE_DIAG_EXEC 47 /* 0x02F */ 89*4882a593Smuzhiyun #define OPC_INB_SET_CONTROLLER_CONFIG 48 /* 0x030 */ 90*4882a593Smuzhiyun #define OPC_INB_GET_CONTROLLER_CONFIG 49 /* 0x031 */ 91*4882a593Smuzhiyun #define OPC_INB_REG_DEV 50 /* 0x032 */ 92*4882a593Smuzhiyun #define OPC_INB_SAS_HW_EVENT_ACK 51 /* 0x033 */ 93*4882a593Smuzhiyun #define OPC_INB_GET_DEVICE_INFO 52 /* 0x034 */ 94*4882a593Smuzhiyun #define OPC_INB_GET_PHY_PROFILE 53 /* 0x035 */ 95*4882a593Smuzhiyun #define OPC_INB_FLASH_OP_EXT 54 /* 0x036 */ 96*4882a593Smuzhiyun #define OPC_INB_SET_PHY_PROFILE 55 /* 0x037 */ 97*4882a593Smuzhiyun #define OPC_INB_KEK_MANAGEMENT 256 /* 0x100 */ 98*4882a593Smuzhiyun #define OPC_INB_DEK_MANAGEMENT 257 /* 0x101 */ 99*4882a593Smuzhiyun #define OPC_INB_SSP_INI_DIF_ENC_IO 258 /* 0x102 */ 100*4882a593Smuzhiyun #define OPC_INB_SATA_DIF_ENC_IO 259 /* 0x103 */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* for Response Opcode of IOMB */ 103*4882a593Smuzhiyun #define OPC_OUB_ECHO 1 /* 0x001 */ 104*4882a593Smuzhiyun #define OPC_OUB_RSVD 4 /* 0x004 */ 105*4882a593Smuzhiyun #define OPC_OUB_SSP_COMP 5 /* 0x005 */ 106*4882a593Smuzhiyun #define OPC_OUB_SMP_COMP 6 /* 0x006 */ 107*4882a593Smuzhiyun #define OPC_OUB_LOCAL_PHY_CNTRL 7 /* 0x007 */ 108*4882a593Smuzhiyun #define OPC_OUB_RSVD1 10 /* 0x00A */ 109*4882a593Smuzhiyun #define OPC_OUB_DEREG_DEV 11 /* 0x00B */ 110*4882a593Smuzhiyun #define OPC_OUB_GET_DEV_HANDLE 12 /* 0x00C */ 111*4882a593Smuzhiyun #define OPC_OUB_SATA_COMP 13 /* 0x00D */ 112*4882a593Smuzhiyun #define OPC_OUB_SATA_EVENT 14 /* 0x00E */ 113*4882a593Smuzhiyun #define OPC_OUB_SSP_EVENT 15 /* 0x00F */ 114*4882a593Smuzhiyun #define OPC_OUB_RSVD2 16 /* 0x010 */ 115*4882a593Smuzhiyun /* 0x11 - SMP_RECEIVED Notification removed in SPCv*/ 116*4882a593Smuzhiyun #define OPC_OUB_SSP_RECV_EVENT 18 /* 0x012 */ 117*4882a593Smuzhiyun #define OPC_OUB_RSVD3 19 /* 0x013 */ 118*4882a593Smuzhiyun #define OPC_OUB_FW_FLASH_UPDATE 20 /* 0x014 */ 119*4882a593Smuzhiyun #define OPC_OUB_GPIO_RESPONSE 22 /* 0x016 */ 120*4882a593Smuzhiyun #define OPC_OUB_GPIO_EVENT 23 /* 0x017 */ 121*4882a593Smuzhiyun #define OPC_OUB_GENERAL_EVENT 24 /* 0x018 */ 122*4882a593Smuzhiyun #define OPC_OUB_SSP_ABORT_RSP 26 /* 0x01A */ 123*4882a593Smuzhiyun #define OPC_OUB_SATA_ABORT_RSP 27 /* 0x01B */ 124*4882a593Smuzhiyun #define OPC_OUB_SAS_DIAG_MODE_START_END 28 /* 0x01C */ 125*4882a593Smuzhiyun #define OPC_OUB_SAS_DIAG_EXECUTE 29 /* 0x01D */ 126*4882a593Smuzhiyun #define OPC_OUB_GET_TIME_STAMP 30 /* 0x01E */ 127*4882a593Smuzhiyun #define OPC_OUB_RSVD4 31 /* 0x01F */ 128*4882a593Smuzhiyun #define OPC_OUB_PORT_CONTROL 32 /* 0x020 */ 129*4882a593Smuzhiyun #define OPC_OUB_SKIP_ENTRY 33 /* 0x021 */ 130*4882a593Smuzhiyun #define OPC_OUB_SMP_ABORT_RSP 34 /* 0x022 */ 131*4882a593Smuzhiyun #define OPC_OUB_GET_NVMD_DATA 35 /* 0x023 */ 132*4882a593Smuzhiyun #define OPC_OUB_SET_NVMD_DATA 36 /* 0x024 */ 133*4882a593Smuzhiyun #define OPC_OUB_DEVICE_HANDLE_REMOVAL 37 /* 0x025 */ 134*4882a593Smuzhiyun #define OPC_OUB_SET_DEVICE_STATE 38 /* 0x026 */ 135*4882a593Smuzhiyun #define OPC_OUB_GET_DEVICE_STATE 39 /* 0x027 */ 136*4882a593Smuzhiyun #define OPC_OUB_SET_DEV_INFO 40 /* 0x028 */ 137*4882a593Smuzhiyun #define OPC_OUB_RSVD5 41 /* 0x029 */ 138*4882a593Smuzhiyun #define OPC_OUB_HW_EVENT 1792 /* 0x700 */ 139*4882a593Smuzhiyun #define OPC_OUB_DEV_HANDLE_ARRIV 1824 /* 0x720 */ 140*4882a593Smuzhiyun #define OPC_OUB_THERM_HW_EVENT 1840 /* 0x730 */ 141*4882a593Smuzhiyun #define OPC_OUB_SGPIO_RESP 2094 /* 0x82E */ 142*4882a593Smuzhiyun #define OPC_OUB_PCIE_DIAG_EXECUTE 2095 /* 0x82F */ 143*4882a593Smuzhiyun #define OPC_OUB_DEV_REGIST 2098 /* 0x832 */ 144*4882a593Smuzhiyun #define OPC_OUB_SAS_HW_EVENT_ACK 2099 /* 0x833 */ 145*4882a593Smuzhiyun #define OPC_OUB_GET_DEVICE_INFO 2100 /* 0x834 */ 146*4882a593Smuzhiyun /* spcv specific commands */ 147*4882a593Smuzhiyun #define OPC_OUB_PHY_START_RESP 2052 /* 0x804 */ 148*4882a593Smuzhiyun #define OPC_OUB_PHY_STOP_RESP 2053 /* 0x805 */ 149*4882a593Smuzhiyun #define OPC_OUB_SET_CONTROLLER_CONFIG 2096 /* 0x830 */ 150*4882a593Smuzhiyun #define OPC_OUB_GET_CONTROLLER_CONFIG 2097 /* 0x831 */ 151*4882a593Smuzhiyun #define OPC_OUB_GET_PHY_PROFILE 2101 /* 0x835 */ 152*4882a593Smuzhiyun #define OPC_OUB_FLASH_OP_EXT 2102 /* 0x836 */ 153*4882a593Smuzhiyun #define OPC_OUB_SET_PHY_PROFILE 2103 /* 0x837 */ 154*4882a593Smuzhiyun #define OPC_OUB_KEK_MANAGEMENT_RESP 2304 /* 0x900 */ 155*4882a593Smuzhiyun #define OPC_OUB_DEK_MANAGEMENT_RESP 2305 /* 0x901 */ 156*4882a593Smuzhiyun #define OPC_OUB_SSP_COALESCED_COMP_RESP 2306 /* 0x902 */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* for phy start*/ 159*4882a593Smuzhiyun #define SSC_DISABLE_15 (0x01 << 16) 160*4882a593Smuzhiyun #define SSC_DISABLE_30 (0x02 << 16) 161*4882a593Smuzhiyun #define SSC_DISABLE_60 (0x04 << 16) 162*4882a593Smuzhiyun #define SAS_ASE (0x01 << 15) 163*4882a593Smuzhiyun #define SPINHOLD_DISABLE (0x00 << 14) 164*4882a593Smuzhiyun #define SPINHOLD_ENABLE (0x01 << 14) 165*4882a593Smuzhiyun #define LINKMODE_SAS (0x01 << 12) 166*4882a593Smuzhiyun #define LINKMODE_DSATA (0x02 << 12) 167*4882a593Smuzhiyun #define LINKMODE_AUTO (0x03 << 12) 168*4882a593Smuzhiyun #define LINKRATE_15 (0x01 << 8) 169*4882a593Smuzhiyun #define LINKRATE_30 (0x02 << 8) 170*4882a593Smuzhiyun #define LINKRATE_60 (0x04 << 8) 171*4882a593Smuzhiyun #define LINKRATE_120 (0x08 << 8) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /*phy_stop*/ 174*4882a593Smuzhiyun #define PHY_STOP_SUCCESS 0x00 175*4882a593Smuzhiyun #define PHY_STOP_ERR_DEVICE_ATTACHED 0x1046 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* phy_profile */ 178*4882a593Smuzhiyun #define SAS_PHY_ANALOG_SETTINGS_PAGE 0x04 179*4882a593Smuzhiyun #define PHY_DWORD_LENGTH 0xC 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* Thermal related */ 182*4882a593Smuzhiyun #define THERMAL_ENABLE 0x1 183*4882a593Smuzhiyun #define THERMAL_LOG_ENABLE 0x1 184*4882a593Smuzhiyun #define THERMAL_PAGE_CODE_7H 0x6 185*4882a593Smuzhiyun #define THERMAL_PAGE_CODE_8H 0x7 186*4882a593Smuzhiyun #define LTEMPHIL 70 187*4882a593Smuzhiyun #define RTEMPHIL 100 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* Encryption info */ 190*4882a593Smuzhiyun #define SCRATCH_PAD3_ENC_DISABLED 0x00000000 191*4882a593Smuzhiyun #define SCRATCH_PAD3_ENC_DIS_ERR 0x00000001 192*4882a593Smuzhiyun #define SCRATCH_PAD3_ENC_ENA_ERR 0x00000002 193*4882a593Smuzhiyun #define SCRATCH_PAD3_ENC_READY 0x00000003 194*4882a593Smuzhiyun #define SCRATCH_PAD3_ENC_MASK SCRATCH_PAD3_ENC_READY 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define SCRATCH_PAD3_XTS_ENABLED (1 << 14) 197*4882a593Smuzhiyun #define SCRATCH_PAD3_SMA_ENABLED (1 << 4) 198*4882a593Smuzhiyun #define SCRATCH_PAD3_SMB_ENABLED (1 << 5) 199*4882a593Smuzhiyun #define SCRATCH_PAD3_SMF_ENABLED 0 200*4882a593Smuzhiyun #define SCRATCH_PAD3_SM_MASK 0x000000F0 201*4882a593Smuzhiyun #define SCRATCH_PAD3_ERR_CODE 0x00FF0000 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define SEC_MODE_SMF 0x0 204*4882a593Smuzhiyun #define SEC_MODE_SMA 0x100 205*4882a593Smuzhiyun #define SEC_MODE_SMB 0x200 206*4882a593Smuzhiyun #define CIPHER_MODE_ECB 0x00000001 207*4882a593Smuzhiyun #define CIPHER_MODE_XTS 0x00000002 208*4882a593Smuzhiyun #define KEK_MGMT_SUBOP_KEYCARDUPDATE 0x4 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* SAS protocol timer configuration page */ 211*4882a593Smuzhiyun #define SAS_PROTOCOL_TIMER_CONFIG_PAGE 0x04 212*4882a593Smuzhiyun #define STP_MCT_TMO 32 213*4882a593Smuzhiyun #define SSP_MCT_TMO 32 214*4882a593Smuzhiyun #define SAS_MAX_OPEN_TIME 5 215*4882a593Smuzhiyun #define SMP_MAX_CONN_TIMER 0xFF 216*4882a593Smuzhiyun #define STP_FRM_TIMER 0 217*4882a593Smuzhiyun #define STP_IDLE_TIME 5 /* 5 us; controller default */ 218*4882a593Smuzhiyun #define SAS_MFD 0 219*4882a593Smuzhiyun #define SAS_OPNRJT_RTRY_INTVL 2 220*4882a593Smuzhiyun #define SAS_DOPNRJT_RTRY_TMO 128 221*4882a593Smuzhiyun #define SAS_COPNRJT_RTRY_TMO 128 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define SPCV_DOORBELL_CLEAR_TIMEOUT (30 * 1000 * 1000) /* 30 sec */ 224*4882a593Smuzhiyun #define SPC_DOORBELL_CLEAR_TIMEOUT (15 * 1000 * 1000) /* 15 sec */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* 227*4882a593Smuzhiyun Making ORR bigger than IT NEXUS LOSS which is 2000000us = 2 second. 228*4882a593Smuzhiyun Assuming a bigger value 3 second, 3000000/128 = 23437.5 where 128 229*4882a593Smuzhiyun is DOPNRJT_RTRY_TMO 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define SAS_DOPNRJT_RTRY_THR 23438 232*4882a593Smuzhiyun #define SAS_COPNRJT_RTRY_THR 23438 233*4882a593Smuzhiyun #define SAS_MAX_AIP 0x200000 234*4882a593Smuzhiyun #define IT_NEXUS_TIMEOUT 0x7D0 235*4882a593Smuzhiyun #define PORT_RECOVERY_TIMEOUT ((IT_NEXUS_TIMEOUT/100) + 30) 236*4882a593Smuzhiyun /* Port recovery timeout, 10000 ms for PM8006 controller */ 237*4882a593Smuzhiyun #define CHIP_8006_PORT_RECOVERY_TIMEOUT 0x640000 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN_BITFIELD 240*4882a593Smuzhiyun struct sas_identify_frame_local { 241*4882a593Smuzhiyun /* Byte 0 */ 242*4882a593Smuzhiyun u8 frame_type:4; 243*4882a593Smuzhiyun u8 dev_type:3; 244*4882a593Smuzhiyun u8 _un0:1; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* Byte 1 */ 247*4882a593Smuzhiyun u8 _un1; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* Byte 2 */ 250*4882a593Smuzhiyun union { 251*4882a593Smuzhiyun struct { 252*4882a593Smuzhiyun u8 _un20:1; 253*4882a593Smuzhiyun u8 smp_iport:1; 254*4882a593Smuzhiyun u8 stp_iport:1; 255*4882a593Smuzhiyun u8 ssp_iport:1; 256*4882a593Smuzhiyun u8 _un247:4; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun u8 initiator_bits; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* Byte 3 */ 262*4882a593Smuzhiyun union { 263*4882a593Smuzhiyun struct { 264*4882a593Smuzhiyun u8 _un30:1; 265*4882a593Smuzhiyun u8 smp_tport:1; 266*4882a593Smuzhiyun u8 stp_tport:1; 267*4882a593Smuzhiyun u8 ssp_tport:1; 268*4882a593Smuzhiyun u8 _un347:4; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun u8 target_bits; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* Byte 4 - 11 */ 274*4882a593Smuzhiyun u8 _un4_11[8]; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* Byte 12 - 19 */ 277*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE]; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* Byte 20 */ 280*4882a593Smuzhiyun u8 phy_id; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun u8 _un21_27[7]; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun } __packed; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN_BITFIELD) 287*4882a593Smuzhiyun struct sas_identify_frame_local { 288*4882a593Smuzhiyun /* Byte 0 */ 289*4882a593Smuzhiyun u8 _un0:1; 290*4882a593Smuzhiyun u8 dev_type:3; 291*4882a593Smuzhiyun u8 frame_type:4; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* Byte 1 */ 294*4882a593Smuzhiyun u8 _un1; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* Byte 2 */ 297*4882a593Smuzhiyun union { 298*4882a593Smuzhiyun struct { 299*4882a593Smuzhiyun u8 _un247:4; 300*4882a593Smuzhiyun u8 ssp_iport:1; 301*4882a593Smuzhiyun u8 stp_iport:1; 302*4882a593Smuzhiyun u8 smp_iport:1; 303*4882a593Smuzhiyun u8 _un20:1; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun u8 initiator_bits; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* Byte 3 */ 309*4882a593Smuzhiyun union { 310*4882a593Smuzhiyun struct { 311*4882a593Smuzhiyun u8 _un347:4; 312*4882a593Smuzhiyun u8 ssp_tport:1; 313*4882a593Smuzhiyun u8 stp_tport:1; 314*4882a593Smuzhiyun u8 smp_tport:1; 315*4882a593Smuzhiyun u8 _un30:1; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun u8 target_bits; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* Byte 4 - 11 */ 321*4882a593Smuzhiyun u8 _un4_11[8]; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* Byte 12 - 19 */ 324*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE]; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* Byte 20 */ 327*4882a593Smuzhiyun u8 phy_id; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun u8 _un21_27[7]; 330*4882a593Smuzhiyun } __packed; 331*4882a593Smuzhiyun #else 332*4882a593Smuzhiyun #error "Bitfield order not defined!" 333*4882a593Smuzhiyun #endif 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun struct mpi_msg_hdr { 336*4882a593Smuzhiyun __le32 header; /* Bits [11:0] - Message operation code */ 337*4882a593Smuzhiyun /* Bits [15:12] - Message Category */ 338*4882a593Smuzhiyun /* Bits [21:16] - Outboundqueue ID for the 339*4882a593Smuzhiyun operation completion message */ 340*4882a593Smuzhiyun /* Bits [23:22] - Reserved */ 341*4882a593Smuzhiyun /* Bits [28:24] - Buffer Count, indicates how 342*4882a593Smuzhiyun many buffer are allocated for the massage */ 343*4882a593Smuzhiyun /* Bits [30:29] - Reserved */ 344*4882a593Smuzhiyun /* Bits [31] - Message Valid bit */ 345*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* 348*4882a593Smuzhiyun * brief the data structure of PHY Start Command 349*4882a593Smuzhiyun * use to describe enable the phy (128 bytes) 350*4882a593Smuzhiyun */ 351*4882a593Smuzhiyun struct phy_start_req { 352*4882a593Smuzhiyun __le32 tag; 353*4882a593Smuzhiyun __le32 ase_sh_lm_slr_phyid; 354*4882a593Smuzhiyun struct sas_identify_frame_local sas_identify; /* 28 Bytes */ 355*4882a593Smuzhiyun __le32 spasti; 356*4882a593Smuzhiyun u32 reserved[21]; 357*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * brief the data structure of PHY Start Command 361*4882a593Smuzhiyun * use to disable the phy (128 bytes) 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun struct phy_stop_req { 364*4882a593Smuzhiyun __le32 tag; 365*4882a593Smuzhiyun __le32 phy_id; 366*4882a593Smuzhiyun u32 reserved[29]; 367*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* set device bits fis - device to host */ 370*4882a593Smuzhiyun struct set_dev_bits_fis { 371*4882a593Smuzhiyun u8 fis_type; /* 0xA1*/ 372*4882a593Smuzhiyun u8 n_i_pmport; 373*4882a593Smuzhiyun /* b7 : n Bit. Notification bit. If set device needs attention. */ 374*4882a593Smuzhiyun /* b6 : i Bit. Interrupt Bit */ 375*4882a593Smuzhiyun /* b5-b4: reserved2 */ 376*4882a593Smuzhiyun /* b3-b0: PM Port */ 377*4882a593Smuzhiyun u8 status; 378*4882a593Smuzhiyun u8 error; 379*4882a593Smuzhiyun u32 _r_a; 380*4882a593Smuzhiyun } __attribute__ ((packed)); 381*4882a593Smuzhiyun /* PIO setup FIS - device to host */ 382*4882a593Smuzhiyun struct pio_setup_fis { 383*4882a593Smuzhiyun u8 fis_type; /* 0x5f */ 384*4882a593Smuzhiyun u8 i_d_pmPort; 385*4882a593Smuzhiyun /* b7 : reserved */ 386*4882a593Smuzhiyun /* b6 : i bit. Interrupt bit */ 387*4882a593Smuzhiyun /* b5 : d bit. data transfer direction. set to 1 for device to host 388*4882a593Smuzhiyun xfer */ 389*4882a593Smuzhiyun /* b4 : reserved */ 390*4882a593Smuzhiyun /* b3-b0: PM Port */ 391*4882a593Smuzhiyun u8 status; 392*4882a593Smuzhiyun u8 error; 393*4882a593Smuzhiyun u8 lbal; 394*4882a593Smuzhiyun u8 lbam; 395*4882a593Smuzhiyun u8 lbah; 396*4882a593Smuzhiyun u8 device; 397*4882a593Smuzhiyun u8 lbal_exp; 398*4882a593Smuzhiyun u8 lbam_exp; 399*4882a593Smuzhiyun u8 lbah_exp; 400*4882a593Smuzhiyun u8 _r_a; 401*4882a593Smuzhiyun u8 sector_count; 402*4882a593Smuzhiyun u8 sector_count_exp; 403*4882a593Smuzhiyun u8 _r_b; 404*4882a593Smuzhiyun u8 e_status; 405*4882a593Smuzhiyun u8 _r_c[2]; 406*4882a593Smuzhiyun u8 transfer_count; 407*4882a593Smuzhiyun } __attribute__ ((packed)); 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* 410*4882a593Smuzhiyun * brief the data structure of SATA Completion Response 411*4882a593Smuzhiyun * use to describe the sata task response (64 bytes) 412*4882a593Smuzhiyun */ 413*4882a593Smuzhiyun struct sata_completion_resp { 414*4882a593Smuzhiyun __le32 tag; 415*4882a593Smuzhiyun __le32 status; 416*4882a593Smuzhiyun __le32 param; 417*4882a593Smuzhiyun u32 sata_resp[12]; 418*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* 421*4882a593Smuzhiyun * brief the data structure of SAS HW Event Notification 422*4882a593Smuzhiyun * use to alert the host about the hardware event(64 bytes) 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun /* updated outbound struct for spcv */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun struct hw_event_resp { 427*4882a593Smuzhiyun __le32 lr_status_evt_portid; 428*4882a593Smuzhiyun __le32 evt_param; 429*4882a593Smuzhiyun __le32 phyid_npip_portstate; 430*4882a593Smuzhiyun struct sas_identify_frame sas_identify; 431*4882a593Smuzhiyun struct dev_to_host_fis sata_fis; 432*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* 435*4882a593Smuzhiyun * brief the data structure for thermal event notification 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun struct thermal_hw_event { 439*4882a593Smuzhiyun __le32 thermal_event; 440*4882a593Smuzhiyun __le32 rht_lht; 441*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun /* 444*4882a593Smuzhiyun * brief the data structure of REGISTER DEVICE Command 445*4882a593Smuzhiyun * use to describe MPI REGISTER DEVICE Command (64 bytes) 446*4882a593Smuzhiyun */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun struct reg_dev_req { 449*4882a593Smuzhiyun __le32 tag; 450*4882a593Smuzhiyun __le32 phyid_portid; 451*4882a593Smuzhiyun __le32 dtype_dlr_mcn_ir_retry; 452*4882a593Smuzhiyun __le32 firstburstsize_ITNexustimeout; 453*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE]; 454*4882a593Smuzhiyun __le32 upper_device_id; 455*4882a593Smuzhiyun u32 reserved[24]; 456*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* 459*4882a593Smuzhiyun * brief the data structure of DEREGISTER DEVICE Command 460*4882a593Smuzhiyun * use to request spc to remove all internal resources associated 461*4882a593Smuzhiyun * with the device id (64 bytes) 462*4882a593Smuzhiyun */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun struct dereg_dev_req { 465*4882a593Smuzhiyun __le32 tag; 466*4882a593Smuzhiyun __le32 device_id; 467*4882a593Smuzhiyun u32 reserved[29]; 468*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun /* 471*4882a593Smuzhiyun * brief the data structure of DEVICE_REGISTRATION Response 472*4882a593Smuzhiyun * use to notify the completion of the device registration (64 bytes) 473*4882a593Smuzhiyun */ 474*4882a593Smuzhiyun struct dev_reg_resp { 475*4882a593Smuzhiyun __le32 tag; 476*4882a593Smuzhiyun __le32 status; 477*4882a593Smuzhiyun __le32 device_id; 478*4882a593Smuzhiyun u32 reserved[12]; 479*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* 482*4882a593Smuzhiyun * brief the data structure of Local PHY Control Command 483*4882a593Smuzhiyun * use to issue PHY CONTROL to local phy (64 bytes) 484*4882a593Smuzhiyun */ 485*4882a593Smuzhiyun struct local_phy_ctl_req { 486*4882a593Smuzhiyun __le32 tag; 487*4882a593Smuzhiyun __le32 phyop_phyid; 488*4882a593Smuzhiyun u32 reserved1[29]; 489*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /** 492*4882a593Smuzhiyun * brief the data structure of Local Phy Control Response 493*4882a593Smuzhiyun * use to describe MPI Local Phy Control Response (64 bytes) 494*4882a593Smuzhiyun */ 495*4882a593Smuzhiyun struct local_phy_ctl_resp { 496*4882a593Smuzhiyun __le32 tag; 497*4882a593Smuzhiyun __le32 phyop_phyid; 498*4882a593Smuzhiyun __le32 status; 499*4882a593Smuzhiyun u32 reserved[12]; 500*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun #define OP_BITS 0x0000FF00 503*4882a593Smuzhiyun #define ID_BITS 0x000000FF 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun /* 506*4882a593Smuzhiyun * brief the data structure of PORT Control Command 507*4882a593Smuzhiyun * use to control port properties (64 bytes) 508*4882a593Smuzhiyun */ 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun struct port_ctl_req { 511*4882a593Smuzhiyun __le32 tag; 512*4882a593Smuzhiyun __le32 portop_portid; 513*4882a593Smuzhiyun __le32 param0; 514*4882a593Smuzhiyun __le32 param1; 515*4882a593Smuzhiyun u32 reserved1[27]; 516*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun /* 519*4882a593Smuzhiyun * brief the data structure of HW Event Ack Command 520*4882a593Smuzhiyun * use to acknowledge receive HW event (64 bytes) 521*4882a593Smuzhiyun */ 522*4882a593Smuzhiyun struct hw_event_ack_req { 523*4882a593Smuzhiyun __le32 tag; 524*4882a593Smuzhiyun __le32 phyid_sea_portid; 525*4882a593Smuzhiyun __le32 param0; 526*4882a593Smuzhiyun __le32 param1; 527*4882a593Smuzhiyun u32 reserved1[27]; 528*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* 531*4882a593Smuzhiyun * brief the data structure of PHY_START Response Command 532*4882a593Smuzhiyun * indicates the completion of PHY_START command (64 bytes) 533*4882a593Smuzhiyun */ 534*4882a593Smuzhiyun struct phy_start_resp { 535*4882a593Smuzhiyun __le32 tag; 536*4882a593Smuzhiyun __le32 status; 537*4882a593Smuzhiyun __le32 phyid; 538*4882a593Smuzhiyun u32 reserved[12]; 539*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun /* 542*4882a593Smuzhiyun * brief the data structure of PHY_STOP Response Command 543*4882a593Smuzhiyun * indicates the completion of PHY_STOP command (64 bytes) 544*4882a593Smuzhiyun */ 545*4882a593Smuzhiyun struct phy_stop_resp { 546*4882a593Smuzhiyun __le32 tag; 547*4882a593Smuzhiyun __le32 status; 548*4882a593Smuzhiyun __le32 phyid; 549*4882a593Smuzhiyun u32 reserved[12]; 550*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /* 553*4882a593Smuzhiyun * brief the data structure of SSP Completion Response 554*4882a593Smuzhiyun * use to indicate a SSP Completion (n bytes) 555*4882a593Smuzhiyun */ 556*4882a593Smuzhiyun struct ssp_completion_resp { 557*4882a593Smuzhiyun __le32 tag; 558*4882a593Smuzhiyun __le32 status; 559*4882a593Smuzhiyun __le32 param; 560*4882a593Smuzhiyun __le32 ssptag_rescv_rescpad; 561*4882a593Smuzhiyun struct ssp_response_iu ssp_resp_iu; 562*4882a593Smuzhiyun __le32 residual_count; 563*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define SSP_RESCV_BIT 0x00010000 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun /* 568*4882a593Smuzhiyun * brief the data structure of SATA EVNET response 569*4882a593Smuzhiyun * use to indicate a SATA Completion (64 bytes) 570*4882a593Smuzhiyun */ 571*4882a593Smuzhiyun struct sata_event_resp { 572*4882a593Smuzhiyun __le32 tag; 573*4882a593Smuzhiyun __le32 event; 574*4882a593Smuzhiyun __le32 port_id; 575*4882a593Smuzhiyun __le32 device_id; 576*4882a593Smuzhiyun u32 reserved; 577*4882a593Smuzhiyun __le32 event_param0; 578*4882a593Smuzhiyun __le32 event_param1; 579*4882a593Smuzhiyun __le32 sata_addr_h32; 580*4882a593Smuzhiyun __le32 sata_addr_l32; 581*4882a593Smuzhiyun __le32 e_udt1_udt0_crc; 582*4882a593Smuzhiyun __le32 e_udt5_udt4_udt3_udt2; 583*4882a593Smuzhiyun __le32 a_udt1_udt0_crc; 584*4882a593Smuzhiyun __le32 a_udt5_udt4_udt3_udt2; 585*4882a593Smuzhiyun __le32 hwdevid_diferr; 586*4882a593Smuzhiyun __le32 err_framelen_byteoffset; 587*4882a593Smuzhiyun __le32 err_dataframe; 588*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun /* 591*4882a593Smuzhiyun * brief the data structure of SSP EVNET esponse 592*4882a593Smuzhiyun * use to indicate a SSP Completion (64 bytes) 593*4882a593Smuzhiyun */ 594*4882a593Smuzhiyun struct ssp_event_resp { 595*4882a593Smuzhiyun __le32 tag; 596*4882a593Smuzhiyun __le32 event; 597*4882a593Smuzhiyun __le32 port_id; 598*4882a593Smuzhiyun __le32 device_id; 599*4882a593Smuzhiyun __le32 ssp_tag; 600*4882a593Smuzhiyun __le32 event_param0; 601*4882a593Smuzhiyun __le32 event_param1; 602*4882a593Smuzhiyun __le32 sas_addr_h32; 603*4882a593Smuzhiyun __le32 sas_addr_l32; 604*4882a593Smuzhiyun __le32 e_udt1_udt0_crc; 605*4882a593Smuzhiyun __le32 e_udt5_udt4_udt3_udt2; 606*4882a593Smuzhiyun __le32 a_udt1_udt0_crc; 607*4882a593Smuzhiyun __le32 a_udt5_udt4_udt3_udt2; 608*4882a593Smuzhiyun __le32 hwdevid_diferr; 609*4882a593Smuzhiyun __le32 err_framelen_byteoffset; 610*4882a593Smuzhiyun __le32 err_dataframe; 611*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun /** 614*4882a593Smuzhiyun * brief the data structure of General Event Notification Response 615*4882a593Smuzhiyun * use to describe MPI General Event Notification Response (64 bytes) 616*4882a593Smuzhiyun */ 617*4882a593Smuzhiyun struct general_event_resp { 618*4882a593Smuzhiyun __le32 status; 619*4882a593Smuzhiyun __le32 inb_IOMB_payload[14]; 620*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define GENERAL_EVENT_PAYLOAD 14 623*4882a593Smuzhiyun #define OPCODE_BITS 0x00000fff 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* 626*4882a593Smuzhiyun * brief the data structure of SMP Request Command 627*4882a593Smuzhiyun * use to describe MPI SMP REQUEST Command (64 bytes) 628*4882a593Smuzhiyun */ 629*4882a593Smuzhiyun struct smp_req { 630*4882a593Smuzhiyun __le32 tag; 631*4882a593Smuzhiyun __le32 device_id; 632*4882a593Smuzhiyun __le32 len_ip_ir; 633*4882a593Smuzhiyun /* Bits [0] - Indirect response */ 634*4882a593Smuzhiyun /* Bits [1] - Indirect Payload */ 635*4882a593Smuzhiyun /* Bits [15:2] - Reserved */ 636*4882a593Smuzhiyun /* Bits [23:16] - direct payload Len */ 637*4882a593Smuzhiyun /* Bits [31:24] - Reserved */ 638*4882a593Smuzhiyun u8 smp_req16[16]; 639*4882a593Smuzhiyun union { 640*4882a593Smuzhiyun u8 smp_req[32]; 641*4882a593Smuzhiyun struct { 642*4882a593Smuzhiyun __le64 long_req_addr;/* sg dma address, LE */ 643*4882a593Smuzhiyun __le32 long_req_size;/* LE */ 644*4882a593Smuzhiyun u32 _r_a; 645*4882a593Smuzhiyun __le64 long_resp_addr;/* sg dma address, LE */ 646*4882a593Smuzhiyun __le32 long_resp_size;/* LE */ 647*4882a593Smuzhiyun u32 _r_b; 648*4882a593Smuzhiyun } long_smp_req;/* sequencer extension */ 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun __le32 rsvd[16]; 651*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 652*4882a593Smuzhiyun /* 653*4882a593Smuzhiyun * brief the data structure of SMP Completion Response 654*4882a593Smuzhiyun * use to describe MPI SMP Completion Response (64 bytes) 655*4882a593Smuzhiyun */ 656*4882a593Smuzhiyun struct smp_completion_resp { 657*4882a593Smuzhiyun __le32 tag; 658*4882a593Smuzhiyun __le32 status; 659*4882a593Smuzhiyun __le32 param; 660*4882a593Smuzhiyun u8 _r_a[252]; 661*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* 664*4882a593Smuzhiyun *brief the data structure of SSP SMP SATA Abort Command 665*4882a593Smuzhiyun * use to describe MPI SSP SMP & SATA Abort Command (64 bytes) 666*4882a593Smuzhiyun */ 667*4882a593Smuzhiyun struct task_abort_req { 668*4882a593Smuzhiyun __le32 tag; 669*4882a593Smuzhiyun __le32 device_id; 670*4882a593Smuzhiyun __le32 tag_to_abort; 671*4882a593Smuzhiyun __le32 abort_all; 672*4882a593Smuzhiyun u32 reserved[27]; 673*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun /* These flags used for SSP SMP & SATA Abort */ 676*4882a593Smuzhiyun #define ABORT_MASK 0x3 677*4882a593Smuzhiyun #define ABORT_SINGLE 0x0 678*4882a593Smuzhiyun #define ABORT_ALL 0x1 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun /** 681*4882a593Smuzhiyun * brief the data structure of SSP SATA SMP Abort Response 682*4882a593Smuzhiyun * use to describe SSP SMP & SATA Abort Response ( 64 bytes) 683*4882a593Smuzhiyun */ 684*4882a593Smuzhiyun struct task_abort_resp { 685*4882a593Smuzhiyun __le32 tag; 686*4882a593Smuzhiyun __le32 status; 687*4882a593Smuzhiyun __le32 scp; 688*4882a593Smuzhiyun u32 reserved[12]; 689*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun /** 692*4882a593Smuzhiyun * brief the data structure of SAS Diagnostic Start/End Command 693*4882a593Smuzhiyun * use to describe MPI SAS Diagnostic Start/End Command (64 bytes) 694*4882a593Smuzhiyun */ 695*4882a593Smuzhiyun struct sas_diag_start_end_req { 696*4882a593Smuzhiyun __le32 tag; 697*4882a593Smuzhiyun __le32 operation_phyid; 698*4882a593Smuzhiyun u32 reserved[29]; 699*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun /** 702*4882a593Smuzhiyun * brief the data structure of SAS Diagnostic Execute Command 703*4882a593Smuzhiyun * use to describe MPI SAS Diagnostic Execute Command (64 bytes) 704*4882a593Smuzhiyun */ 705*4882a593Smuzhiyun struct sas_diag_execute_req { 706*4882a593Smuzhiyun __le32 tag; 707*4882a593Smuzhiyun __le32 cmdtype_cmddesc_phyid; 708*4882a593Smuzhiyun __le32 pat1_pat2; 709*4882a593Smuzhiyun __le32 threshold; 710*4882a593Smuzhiyun __le32 codepat_errmsk; 711*4882a593Smuzhiyun __le32 pmon; 712*4882a593Smuzhiyun __le32 pERF1CTL; 713*4882a593Smuzhiyun u32 reserved[24]; 714*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun #define SAS_DIAG_PARAM_BYTES 24 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun /* 719*4882a593Smuzhiyun * brief the data structure of Set Device State Command 720*4882a593Smuzhiyun * use to describe MPI Set Device State Command (64 bytes) 721*4882a593Smuzhiyun */ 722*4882a593Smuzhiyun struct set_dev_state_req { 723*4882a593Smuzhiyun __le32 tag; 724*4882a593Smuzhiyun __le32 device_id; 725*4882a593Smuzhiyun __le32 nds; 726*4882a593Smuzhiyun u32 reserved[28]; 727*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun /* 730*4882a593Smuzhiyun * brief the data structure of SATA Start Command 731*4882a593Smuzhiyun * use to describe MPI SATA IO Start Command (64 bytes) 732*4882a593Smuzhiyun * Note: This structure is common for normal / encryption I/O 733*4882a593Smuzhiyun */ 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun struct sata_start_req { 736*4882a593Smuzhiyun __le32 tag; 737*4882a593Smuzhiyun __le32 device_id; 738*4882a593Smuzhiyun __le32 data_len; 739*4882a593Smuzhiyun __le32 ncqtag_atap_dir_m_dad; 740*4882a593Smuzhiyun struct host_to_dev_fis sata_fis; 741*4882a593Smuzhiyun u32 reserved1; 742*4882a593Smuzhiyun u32 reserved2; /* dword 11. rsvd for normal I/O. */ 743*4882a593Smuzhiyun /* EPLE Descl for enc I/O */ 744*4882a593Smuzhiyun u32 addr_low; /* dword 12. rsvd for enc I/O */ 745*4882a593Smuzhiyun u32 addr_high; /* dword 13. reserved for enc I/O */ 746*4882a593Smuzhiyun __le32 len; /* dword 14: length for normal I/O. */ 747*4882a593Smuzhiyun /* EPLE Desch for enc I/O */ 748*4882a593Smuzhiyun __le32 esgl; /* dword 15. rsvd for enc I/O */ 749*4882a593Smuzhiyun __le32 atapi_scsi_cdb[4]; /* dword 16-19. rsvd for enc I/O */ 750*4882a593Smuzhiyun /* The below fields are reserved for normal I/O */ 751*4882a593Smuzhiyun __le32 key_index_mode; /* dword 20 */ 752*4882a593Smuzhiyun __le32 sector_cnt_enss;/* dword 21 */ 753*4882a593Smuzhiyun __le32 keytagl; /* dword 22 */ 754*4882a593Smuzhiyun __le32 keytagh; /* dword 23 */ 755*4882a593Smuzhiyun __le32 twk_val0; /* dword 24 */ 756*4882a593Smuzhiyun __le32 twk_val1; /* dword 25 */ 757*4882a593Smuzhiyun __le32 twk_val2; /* dword 26 */ 758*4882a593Smuzhiyun __le32 twk_val3; /* dword 27 */ 759*4882a593Smuzhiyun __le32 enc_addr_low; /* dword 28. Encryption SGL address high */ 760*4882a593Smuzhiyun __le32 enc_addr_high; /* dword 29. Encryption SGL address low */ 761*4882a593Smuzhiyun __le32 enc_len; /* dword 30. Encryption length */ 762*4882a593Smuzhiyun __le32 enc_esgl; /* dword 31. Encryption esgl bit */ 763*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /** 766*4882a593Smuzhiyun * brief the data structure of SSP INI TM Start Command 767*4882a593Smuzhiyun * use to describe MPI SSP INI TM Start Command (64 bytes) 768*4882a593Smuzhiyun */ 769*4882a593Smuzhiyun struct ssp_ini_tm_start_req { 770*4882a593Smuzhiyun __le32 tag; 771*4882a593Smuzhiyun __le32 device_id; 772*4882a593Smuzhiyun __le32 relate_tag; 773*4882a593Smuzhiyun __le32 tmf; 774*4882a593Smuzhiyun u8 lun[8]; 775*4882a593Smuzhiyun __le32 ds_ads_m; 776*4882a593Smuzhiyun u32 reserved[24]; 777*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun struct ssp_info_unit { 780*4882a593Smuzhiyun u8 lun[8];/* SCSI Logical Unit Number */ 781*4882a593Smuzhiyun u8 reserved1;/* reserved */ 782*4882a593Smuzhiyun u8 efb_prio_attr; 783*4882a593Smuzhiyun /* B7 : enabledFirstBurst */ 784*4882a593Smuzhiyun /* B6-3 : taskPriority */ 785*4882a593Smuzhiyun /* B2-0 : taskAttribute */ 786*4882a593Smuzhiyun u8 reserved2; /* reserved */ 787*4882a593Smuzhiyun u8 additional_cdb_len; 788*4882a593Smuzhiyun /* B7-2 : additional_cdb_len */ 789*4882a593Smuzhiyun /* B1-0 : reserved */ 790*4882a593Smuzhiyun u8 cdb[16];/* The SCSI CDB up to 16 bytes length */ 791*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun /** 794*4882a593Smuzhiyun * brief the data structure of SSP INI IO Start Command 795*4882a593Smuzhiyun * use to describe MPI SSP INI IO Start Command (64 bytes) 796*4882a593Smuzhiyun * Note: This structure is common for normal / encryption I/O 797*4882a593Smuzhiyun */ 798*4882a593Smuzhiyun struct ssp_ini_io_start_req { 799*4882a593Smuzhiyun __le32 tag; 800*4882a593Smuzhiyun __le32 device_id; 801*4882a593Smuzhiyun __le32 data_len; 802*4882a593Smuzhiyun __le32 dad_dir_m_tlr; 803*4882a593Smuzhiyun struct ssp_info_unit ssp_iu; 804*4882a593Smuzhiyun __le32 addr_low; /* dword 12: sgl low for normal I/O. */ 805*4882a593Smuzhiyun /* epl_descl for encryption I/O */ 806*4882a593Smuzhiyun __le32 addr_high; /* dword 13: sgl hi for normal I/O */ 807*4882a593Smuzhiyun /* dpl_descl for encryption I/O */ 808*4882a593Smuzhiyun __le32 len; /* dword 14: len for normal I/O. */ 809*4882a593Smuzhiyun /* edpl_desch for encryption I/O */ 810*4882a593Smuzhiyun __le32 esgl; /* dword 15: ESGL bit for normal I/O. */ 811*4882a593Smuzhiyun /* user defined tag mask for enc I/O */ 812*4882a593Smuzhiyun /* The below fields are reserved for normal I/O */ 813*4882a593Smuzhiyun u8 udt[12]; /* dword 16-18 */ 814*4882a593Smuzhiyun __le32 sectcnt_ios; /* dword 19 */ 815*4882a593Smuzhiyun __le32 key_cmode; /* dword 20 */ 816*4882a593Smuzhiyun __le32 ks_enss; /* dword 21 */ 817*4882a593Smuzhiyun __le32 keytagl; /* dword 22 */ 818*4882a593Smuzhiyun __le32 keytagh; /* dword 23 */ 819*4882a593Smuzhiyun __le32 twk_val0; /* dword 24 */ 820*4882a593Smuzhiyun __le32 twk_val1; /* dword 25 */ 821*4882a593Smuzhiyun __le32 twk_val2; /* dword 26 */ 822*4882a593Smuzhiyun __le32 twk_val3; /* dword 27 */ 823*4882a593Smuzhiyun __le32 enc_addr_low; /* dword 28: Encryption sgl addr low */ 824*4882a593Smuzhiyun __le32 enc_addr_high; /* dword 29: Encryption sgl addr hi */ 825*4882a593Smuzhiyun __le32 enc_len; /* dword 30: Encryption length */ 826*4882a593Smuzhiyun __le32 enc_esgl; /* dword 31: ESGL bit for encryption */ 827*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun /** 830*4882a593Smuzhiyun * brief the data structure for SSP_INI_DIF_ENC_IO COMMAND 831*4882a593Smuzhiyun * use to initiate SSP I/O operation with optional DIF/ENC 832*4882a593Smuzhiyun */ 833*4882a593Smuzhiyun struct ssp_dif_enc_io_req { 834*4882a593Smuzhiyun __le32 tag; 835*4882a593Smuzhiyun __le32 device_id; 836*4882a593Smuzhiyun __le32 data_len; 837*4882a593Smuzhiyun __le32 dirMTlr; 838*4882a593Smuzhiyun __le32 sspiu0; 839*4882a593Smuzhiyun __le32 sspiu1; 840*4882a593Smuzhiyun __le32 sspiu2; 841*4882a593Smuzhiyun __le32 sspiu3; 842*4882a593Smuzhiyun __le32 sspiu4; 843*4882a593Smuzhiyun __le32 sspiu5; 844*4882a593Smuzhiyun __le32 sspiu6; 845*4882a593Smuzhiyun __le32 epl_des; 846*4882a593Smuzhiyun __le32 dpl_desl_ndplr; 847*4882a593Smuzhiyun __le32 dpl_desh; 848*4882a593Smuzhiyun __le32 uum_uuv_bss_difbits; 849*4882a593Smuzhiyun u8 udt[12]; 850*4882a593Smuzhiyun __le32 sectcnt_ios; 851*4882a593Smuzhiyun __le32 key_cmode; 852*4882a593Smuzhiyun __le32 ks_enss; 853*4882a593Smuzhiyun __le32 keytagl; 854*4882a593Smuzhiyun __le32 keytagh; 855*4882a593Smuzhiyun __le32 twk_val0; 856*4882a593Smuzhiyun __le32 twk_val1; 857*4882a593Smuzhiyun __le32 twk_val2; 858*4882a593Smuzhiyun __le32 twk_val3; 859*4882a593Smuzhiyun __le32 addr_low; 860*4882a593Smuzhiyun __le32 addr_high; 861*4882a593Smuzhiyun __le32 len; 862*4882a593Smuzhiyun __le32 esgl; 863*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun /** 866*4882a593Smuzhiyun * brief the data structure of Firmware download 867*4882a593Smuzhiyun * use to describe MPI FW DOWNLOAD Command (64 bytes) 868*4882a593Smuzhiyun */ 869*4882a593Smuzhiyun struct fw_flash_Update_req { 870*4882a593Smuzhiyun __le32 tag; 871*4882a593Smuzhiyun __le32 cur_image_offset; 872*4882a593Smuzhiyun __le32 cur_image_len; 873*4882a593Smuzhiyun __le32 total_image_len; 874*4882a593Smuzhiyun u32 reserved0[7]; 875*4882a593Smuzhiyun __le32 sgl_addr_lo; 876*4882a593Smuzhiyun __le32 sgl_addr_hi; 877*4882a593Smuzhiyun __le32 len; 878*4882a593Smuzhiyun __le32 ext_reserved; 879*4882a593Smuzhiyun u32 reserved1[16]; 880*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun #define FWFLASH_IOMB_RESERVED_LEN 0x07 883*4882a593Smuzhiyun /** 884*4882a593Smuzhiyun * brief the data structure of FW_FLASH_UPDATE Response 885*4882a593Smuzhiyun * use to describe MPI FW_FLASH_UPDATE Response (64 bytes) 886*4882a593Smuzhiyun * 887*4882a593Smuzhiyun */ 888*4882a593Smuzhiyun struct fw_flash_Update_resp { 889*4882a593Smuzhiyun __le32 tag; 890*4882a593Smuzhiyun __le32 status; 891*4882a593Smuzhiyun u32 reserved[13]; 892*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun /** 895*4882a593Smuzhiyun * brief the data structure of Get NVM Data Command 896*4882a593Smuzhiyun * use to get data from NVM in HBA(64 bytes) 897*4882a593Smuzhiyun */ 898*4882a593Smuzhiyun struct get_nvm_data_req { 899*4882a593Smuzhiyun __le32 tag; 900*4882a593Smuzhiyun __le32 len_ir_vpdd; 901*4882a593Smuzhiyun __le32 vpd_offset; 902*4882a593Smuzhiyun u32 reserved[8]; 903*4882a593Smuzhiyun __le32 resp_addr_lo; 904*4882a593Smuzhiyun __le32 resp_addr_hi; 905*4882a593Smuzhiyun __le32 resp_len; 906*4882a593Smuzhiyun u32 reserved1[17]; 907*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun struct set_nvm_data_req { 910*4882a593Smuzhiyun __le32 tag; 911*4882a593Smuzhiyun __le32 len_ir_vpdd; 912*4882a593Smuzhiyun __le32 vpd_offset; 913*4882a593Smuzhiyun u32 reserved[8]; 914*4882a593Smuzhiyun __le32 resp_addr_lo; 915*4882a593Smuzhiyun __le32 resp_addr_hi; 916*4882a593Smuzhiyun __le32 resp_len; 917*4882a593Smuzhiyun u32 reserved1[17]; 918*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun /** 921*4882a593Smuzhiyun * brief the data structure for SET CONTROLLER CONFIG COMMAND 922*4882a593Smuzhiyun * use to modify controller configuration 923*4882a593Smuzhiyun */ 924*4882a593Smuzhiyun struct set_ctrl_cfg_req { 925*4882a593Smuzhiyun __le32 tag; 926*4882a593Smuzhiyun __le32 cfg_pg[14]; 927*4882a593Smuzhiyun u32 reserved[16]; 928*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun /** 931*4882a593Smuzhiyun * brief the data structure for GET CONTROLLER CONFIG COMMAND 932*4882a593Smuzhiyun * use to get controller configuration page 933*4882a593Smuzhiyun */ 934*4882a593Smuzhiyun struct get_ctrl_cfg_req { 935*4882a593Smuzhiyun __le32 tag; 936*4882a593Smuzhiyun __le32 pgcd; 937*4882a593Smuzhiyun __le32 int_vec; 938*4882a593Smuzhiyun u32 reserved[28]; 939*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun /** 942*4882a593Smuzhiyun * brief the data structure for KEK_MANAGEMENT COMMAND 943*4882a593Smuzhiyun * use for KEK management 944*4882a593Smuzhiyun */ 945*4882a593Smuzhiyun struct kek_mgmt_req { 946*4882a593Smuzhiyun __le32 tag; 947*4882a593Smuzhiyun __le32 new_curidx_ksop; 948*4882a593Smuzhiyun u32 reserved; 949*4882a593Smuzhiyun __le32 kblob[12]; 950*4882a593Smuzhiyun u32 reserved1[16]; 951*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun /** 954*4882a593Smuzhiyun * brief the data structure for DEK_MANAGEMENT COMMAND 955*4882a593Smuzhiyun * use for DEK management 956*4882a593Smuzhiyun */ 957*4882a593Smuzhiyun struct dek_mgmt_req { 958*4882a593Smuzhiyun __le32 tag; 959*4882a593Smuzhiyun __le32 kidx_dsop; 960*4882a593Smuzhiyun __le32 dekidx; 961*4882a593Smuzhiyun __le32 addr_l; 962*4882a593Smuzhiyun __le32 addr_h; 963*4882a593Smuzhiyun __le32 nent; 964*4882a593Smuzhiyun __le32 dbf_tblsize; 965*4882a593Smuzhiyun u32 reserved[24]; 966*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun /** 969*4882a593Smuzhiyun * brief the data structure for SET PHY PROFILE COMMAND 970*4882a593Smuzhiyun * use to retrive phy specific information 971*4882a593Smuzhiyun */ 972*4882a593Smuzhiyun struct set_phy_profile_req { 973*4882a593Smuzhiyun __le32 tag; 974*4882a593Smuzhiyun __le32 ppc_phyid; 975*4882a593Smuzhiyun u32 reserved[29]; 976*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun /** 979*4882a593Smuzhiyun * brief the data structure for GET PHY PROFILE COMMAND 980*4882a593Smuzhiyun * use to retrive phy specific information 981*4882a593Smuzhiyun */ 982*4882a593Smuzhiyun struct get_phy_profile_req { 983*4882a593Smuzhiyun __le32 tag; 984*4882a593Smuzhiyun __le32 ppc_phyid; 985*4882a593Smuzhiyun __le32 profile[29]; 986*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun /** 989*4882a593Smuzhiyun * brief the data structure for EXT FLASH PARTITION 990*4882a593Smuzhiyun * use to manage ext flash partition 991*4882a593Smuzhiyun */ 992*4882a593Smuzhiyun struct ext_flash_partition_req { 993*4882a593Smuzhiyun __le32 tag; 994*4882a593Smuzhiyun __le32 cmd; 995*4882a593Smuzhiyun __le32 offset; 996*4882a593Smuzhiyun __le32 len; 997*4882a593Smuzhiyun u32 reserved[7]; 998*4882a593Smuzhiyun __le32 addr_low; 999*4882a593Smuzhiyun __le32 addr_high; 1000*4882a593Smuzhiyun __le32 len1; 1001*4882a593Smuzhiyun __le32 ext; 1002*4882a593Smuzhiyun u32 reserved1[16]; 1003*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1004*4882a593Smuzhiyun 1005*4882a593Smuzhiyun #define TWI_DEVICE 0x0 1006*4882a593Smuzhiyun #define C_SEEPROM 0x1 1007*4882a593Smuzhiyun #define VPD_FLASH 0x4 1008*4882a593Smuzhiyun #define AAP1_RDUMP 0x5 1009*4882a593Smuzhiyun #define IOP_RDUMP 0x6 1010*4882a593Smuzhiyun #define EXPAN_ROM 0x7 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun #define IPMode 0x80000000 1013*4882a593Smuzhiyun #define NVMD_TYPE 0x0000000F 1014*4882a593Smuzhiyun #define NVMD_STAT 0x0000FFFF 1015*4882a593Smuzhiyun #define NVMD_LEN 0xFF000000 1016*4882a593Smuzhiyun /** 1017*4882a593Smuzhiyun * brief the data structure of Get NVMD Data Response 1018*4882a593Smuzhiyun * use to describe MPI Get NVMD Data Response (64 bytes) 1019*4882a593Smuzhiyun */ 1020*4882a593Smuzhiyun struct get_nvm_data_resp { 1021*4882a593Smuzhiyun __le32 tag; 1022*4882a593Smuzhiyun __le32 ir_tda_bn_dps_das_nvm; 1023*4882a593Smuzhiyun __le32 dlen_status; 1024*4882a593Smuzhiyun __le32 nvm_data[12]; 1025*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /** 1028*4882a593Smuzhiyun * brief the data structure of SAS Diagnostic Start/End Response 1029*4882a593Smuzhiyun * use to describe MPI SAS Diagnostic Start/End Response (64 bytes) 1030*4882a593Smuzhiyun * 1031*4882a593Smuzhiyun */ 1032*4882a593Smuzhiyun struct sas_diag_start_end_resp { 1033*4882a593Smuzhiyun __le32 tag; 1034*4882a593Smuzhiyun __le32 status; 1035*4882a593Smuzhiyun u32 reserved[13]; 1036*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun /** 1039*4882a593Smuzhiyun * brief the data structure of SAS Diagnostic Execute Response 1040*4882a593Smuzhiyun * use to describe MPI SAS Diagnostic Execute Response (64 bytes) 1041*4882a593Smuzhiyun * 1042*4882a593Smuzhiyun */ 1043*4882a593Smuzhiyun struct sas_diag_execute_resp { 1044*4882a593Smuzhiyun __le32 tag; 1045*4882a593Smuzhiyun __le32 cmdtype_cmddesc_phyid; 1046*4882a593Smuzhiyun __le32 Status; 1047*4882a593Smuzhiyun __le32 ReportData; 1048*4882a593Smuzhiyun u32 reserved[11]; 1049*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun /** 1052*4882a593Smuzhiyun * brief the data structure of Set Device State Response 1053*4882a593Smuzhiyun * use to describe MPI Set Device State Response (64 bytes) 1054*4882a593Smuzhiyun * 1055*4882a593Smuzhiyun */ 1056*4882a593Smuzhiyun struct set_dev_state_resp { 1057*4882a593Smuzhiyun __le32 tag; 1058*4882a593Smuzhiyun __le32 status; 1059*4882a593Smuzhiyun __le32 device_id; 1060*4882a593Smuzhiyun __le32 pds_nds; 1061*4882a593Smuzhiyun u32 reserved[11]; 1062*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun /* new outbound structure for spcv - begins */ 1065*4882a593Smuzhiyun /** 1066*4882a593Smuzhiyun * brief the data structure for SET CONTROLLER CONFIG COMMAND 1067*4882a593Smuzhiyun * use to modify controller configuration 1068*4882a593Smuzhiyun */ 1069*4882a593Smuzhiyun struct set_ctrl_cfg_resp { 1070*4882a593Smuzhiyun __le32 tag; 1071*4882a593Smuzhiyun __le32 status; 1072*4882a593Smuzhiyun __le32 err_qlfr_pgcd; 1073*4882a593Smuzhiyun u32 reserved[12]; 1074*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun struct get_ctrl_cfg_resp { 1077*4882a593Smuzhiyun __le32 tag; 1078*4882a593Smuzhiyun __le32 status; 1079*4882a593Smuzhiyun __le32 err_qlfr; 1080*4882a593Smuzhiyun __le32 confg_page[12]; 1081*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1082*4882a593Smuzhiyun 1083*4882a593Smuzhiyun struct kek_mgmt_resp { 1084*4882a593Smuzhiyun __le32 tag; 1085*4882a593Smuzhiyun __le32 status; 1086*4882a593Smuzhiyun __le32 kidx_new_curr_ksop; 1087*4882a593Smuzhiyun __le32 err_qlfr; 1088*4882a593Smuzhiyun u32 reserved[11]; 1089*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun struct dek_mgmt_resp { 1092*4882a593Smuzhiyun __le32 tag; 1093*4882a593Smuzhiyun __le32 status; 1094*4882a593Smuzhiyun __le32 kekidx_tbls_dsop; 1095*4882a593Smuzhiyun __le32 dekidx; 1096*4882a593Smuzhiyun __le32 err_qlfr; 1097*4882a593Smuzhiyun u32 reserved[10]; 1098*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun struct get_phy_profile_resp { 1101*4882a593Smuzhiyun __le32 tag; 1102*4882a593Smuzhiyun __le32 status; 1103*4882a593Smuzhiyun __le32 ppc_phyid; 1104*4882a593Smuzhiyun __le32 ppc_specific_rsp[12]; 1105*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun struct flash_op_ext_resp { 1108*4882a593Smuzhiyun __le32 tag; 1109*4882a593Smuzhiyun __le32 cmd; 1110*4882a593Smuzhiyun __le32 status; 1111*4882a593Smuzhiyun __le32 epart_size; 1112*4882a593Smuzhiyun __le32 epart_sect_size; 1113*4882a593Smuzhiyun u32 reserved[10]; 1114*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun struct set_phy_profile_resp { 1117*4882a593Smuzhiyun __le32 tag; 1118*4882a593Smuzhiyun __le32 status; 1119*4882a593Smuzhiyun __le32 ppc_phyid; 1120*4882a593Smuzhiyun __le32 ppc_specific_rsp[12]; 1121*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun struct ssp_coalesced_comp_resp { 1124*4882a593Smuzhiyun __le32 coal_cnt; 1125*4882a593Smuzhiyun __le32 tag0; 1126*4882a593Smuzhiyun __le32 ssp_tag0; 1127*4882a593Smuzhiyun __le32 tag1; 1128*4882a593Smuzhiyun __le32 ssp_tag1; 1129*4882a593Smuzhiyun __le32 add_tag_ssp_tag[10]; 1130*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun /* new outbound structure for spcv - ends */ 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun /* brief data structure for SAS protocol timer configuration page. 1135*4882a593Smuzhiyun * 1136*4882a593Smuzhiyun */ 1137*4882a593Smuzhiyun struct SASProtocolTimerConfig { 1138*4882a593Smuzhiyun __le32 pageCode; /* 0 */ 1139*4882a593Smuzhiyun __le32 MST_MSI; /* 1 */ 1140*4882a593Smuzhiyun __le32 STP_SSP_MCT_TMO; /* 2 */ 1141*4882a593Smuzhiyun __le32 STP_FRM_TMO; /* 3 */ 1142*4882a593Smuzhiyun __le32 STP_IDLE_TMO; /* 4 */ 1143*4882a593Smuzhiyun __le32 OPNRJT_RTRY_INTVL; /* 5 */ 1144*4882a593Smuzhiyun __le32 Data_Cmd_OPNRJT_RTRY_TMO; /* 6 */ 1145*4882a593Smuzhiyun __le32 Data_Cmd_OPNRJT_RTRY_THR; /* 7 */ 1146*4882a593Smuzhiyun __le32 MAX_AIP; /* 8 */ 1147*4882a593Smuzhiyun } __attribute__((packed, aligned(4))); 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun typedef struct SASProtocolTimerConfig SASProtocolTimerConfig_t; 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun #define NDS_BITS 0x0F 1152*4882a593Smuzhiyun #define PDS_BITS 0xF0 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun /* 1155*4882a593Smuzhiyun * HW Events type 1156*4882a593Smuzhiyun */ 1157*4882a593Smuzhiyun 1158*4882a593Smuzhiyun #define HW_EVENT_RESET_START 0x01 1159*4882a593Smuzhiyun #define HW_EVENT_CHIP_RESET_COMPLETE 0x02 1160*4882a593Smuzhiyun #define HW_EVENT_PHY_STOP_STATUS 0x03 1161*4882a593Smuzhiyun #define HW_EVENT_SAS_PHY_UP 0x04 1162*4882a593Smuzhiyun #define HW_EVENT_SATA_PHY_UP 0x05 1163*4882a593Smuzhiyun #define HW_EVENT_SATA_SPINUP_HOLD 0x06 1164*4882a593Smuzhiyun #define HW_EVENT_PHY_DOWN 0x07 1165*4882a593Smuzhiyun #define HW_EVENT_PORT_INVALID 0x08 1166*4882a593Smuzhiyun #define HW_EVENT_BROADCAST_CHANGE 0x09 1167*4882a593Smuzhiyun #define HW_EVENT_PHY_ERROR 0x0A 1168*4882a593Smuzhiyun #define HW_EVENT_BROADCAST_SES 0x0B 1169*4882a593Smuzhiyun #define HW_EVENT_INBOUND_CRC_ERROR 0x0C 1170*4882a593Smuzhiyun #define HW_EVENT_HARD_RESET_RECEIVED 0x0D 1171*4882a593Smuzhiyun #define HW_EVENT_MALFUNCTION 0x0E 1172*4882a593Smuzhiyun #define HW_EVENT_ID_FRAME_TIMEOUT 0x0F 1173*4882a593Smuzhiyun #define HW_EVENT_BROADCAST_EXP 0x10 1174*4882a593Smuzhiyun #define HW_EVENT_PHY_START_STATUS 0x11 1175*4882a593Smuzhiyun #define HW_EVENT_LINK_ERR_INVALID_DWORD 0x12 1176*4882a593Smuzhiyun #define HW_EVENT_LINK_ERR_DISPARITY_ERROR 0x13 1177*4882a593Smuzhiyun #define HW_EVENT_LINK_ERR_CODE_VIOLATION 0x14 1178*4882a593Smuzhiyun #define HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH 0x15 1179*4882a593Smuzhiyun #define HW_EVENT_LINK_ERR_PHY_RESET_FAILED 0x16 1180*4882a593Smuzhiyun #define HW_EVENT_PORT_RECOVERY_TIMER_TMO 0x17 1181*4882a593Smuzhiyun #define HW_EVENT_PORT_RECOVER 0x18 1182*4882a593Smuzhiyun #define HW_EVENT_PORT_RESET_TIMER_TMO 0x19 1183*4882a593Smuzhiyun #define HW_EVENT_PORT_RESET_COMPLETE 0x20 1184*4882a593Smuzhiyun #define EVENT_BROADCAST_ASYNCH_EVENT 0x21 1185*4882a593Smuzhiyun 1186*4882a593Smuzhiyun /* port state */ 1187*4882a593Smuzhiyun #define PORT_NOT_ESTABLISHED 0x00 1188*4882a593Smuzhiyun #define PORT_VALID 0x01 1189*4882a593Smuzhiyun #define PORT_LOSTCOMM 0x02 1190*4882a593Smuzhiyun #define PORT_IN_RESET 0x04 1191*4882a593Smuzhiyun #define PORT_3RD_PARTY_RESET 0x07 1192*4882a593Smuzhiyun #define PORT_INVALID 0x08 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun /* 1195*4882a593Smuzhiyun * SSP/SMP/SATA IO Completion Status values 1196*4882a593Smuzhiyun */ 1197*4882a593Smuzhiyun 1198*4882a593Smuzhiyun #define IO_SUCCESS 0x00 1199*4882a593Smuzhiyun #define IO_ABORTED 0x01 1200*4882a593Smuzhiyun #define IO_OVERFLOW 0x02 1201*4882a593Smuzhiyun #define IO_UNDERFLOW 0x03 1202*4882a593Smuzhiyun #define IO_FAILED 0x04 1203*4882a593Smuzhiyun #define IO_ABORT_RESET 0x05 1204*4882a593Smuzhiyun #define IO_NOT_VALID 0x06 1205*4882a593Smuzhiyun #define IO_NO_DEVICE 0x07 1206*4882a593Smuzhiyun #define IO_ILLEGAL_PARAMETER 0x08 1207*4882a593Smuzhiyun #define IO_LINK_FAILURE 0x09 1208*4882a593Smuzhiyun #define IO_PROG_ERROR 0x0A 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun #define IO_EDC_IN_ERROR 0x0B 1211*4882a593Smuzhiyun #define IO_EDC_OUT_ERROR 0x0C 1212*4882a593Smuzhiyun #define IO_ERROR_HW_TIMEOUT 0x0D 1213*4882a593Smuzhiyun #define IO_XFER_ERROR_BREAK 0x0E 1214*4882a593Smuzhiyun #define IO_XFER_ERROR_PHY_NOT_READY 0x0F 1215*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED 0x10 1216*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_ZONE_VIOLATION 0x11 1217*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_BREAK 0x12 1218*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS 0x13 1219*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_BAD_DESTINATION 0x14 1220*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED 0x15 1221*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY 0x16 1222*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_WRONG_DESTINATION 0x17 1223*4882a593Smuzhiyun /* This error code 0x18 is not used on SPCv */ 1224*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_UNKNOWN_ERROR 0x18 1225*4882a593Smuzhiyun #define IO_XFER_ERROR_NAK_RECEIVED 0x19 1226*4882a593Smuzhiyun #define IO_XFER_ERROR_ACK_NAK_TIMEOUT 0x1A 1227*4882a593Smuzhiyun #define IO_XFER_ERROR_PEER_ABORTED 0x1B 1228*4882a593Smuzhiyun #define IO_XFER_ERROR_RX_FRAME 0x1C 1229*4882a593Smuzhiyun #define IO_XFER_ERROR_DMA 0x1D 1230*4882a593Smuzhiyun #define IO_XFER_ERROR_CREDIT_TIMEOUT 0x1E 1231*4882a593Smuzhiyun #define IO_XFER_ERROR_SATA_LINK_TIMEOUT 0x1F 1232*4882a593Smuzhiyun #define IO_XFER_ERROR_SATA 0x20 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun /* This error code 0x22 is not used on SPCv */ 1235*4882a593Smuzhiyun #define IO_XFER_ERROR_ABORTED_DUE_TO_SRST 0x22 1236*4882a593Smuzhiyun #define IO_XFER_ERROR_REJECTED_NCQ_MODE 0x21 1237*4882a593Smuzhiyun #define IO_XFER_ERROR_ABORTED_NCQ_MODE 0x23 1238*4882a593Smuzhiyun #define IO_XFER_OPEN_RETRY_TIMEOUT 0x24 1239*4882a593Smuzhiyun /* This error code 0x25 is not used on SPCv */ 1240*4882a593Smuzhiyun #define IO_XFER_SMP_RESP_CONNECTION_ERROR 0x25 1241*4882a593Smuzhiyun #define IO_XFER_ERROR_UNEXPECTED_PHASE 0x26 1242*4882a593Smuzhiyun #define IO_XFER_ERROR_XFER_RDY_OVERRUN 0x27 1243*4882a593Smuzhiyun #define IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED 0x28 1244*4882a593Smuzhiyun #define IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT 0x30 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun /* The following error code 0x31 and 0x32 are not using (obsolete) */ 1247*4882a593Smuzhiyun #define IO_XFER_ERROR_CMD_ISSUE_BREAK_BEFORE_ACK_NAK 0x31 1248*4882a593Smuzhiyun #define IO_XFER_ERROR_CMD_ISSUE_PHY_DOWN_BEFORE_ACK_NAK 0x32 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun #define IO_XFER_ERROR_OFFSET_MISMATCH 0x34 1251*4882a593Smuzhiyun #define IO_XFER_ERROR_XFER_ZERO_DATA_LEN 0x35 1252*4882a593Smuzhiyun #define IO_XFER_CMD_FRAME_ISSUED 0x36 1253*4882a593Smuzhiyun #define IO_ERROR_INTERNAL_SMP_RESOURCE 0x37 1254*4882a593Smuzhiyun #define IO_PORT_IN_RESET 0x38 1255*4882a593Smuzhiyun #define IO_DS_NON_OPERATIONAL 0x39 1256*4882a593Smuzhiyun #define IO_DS_IN_RECOVERY 0x3A 1257*4882a593Smuzhiyun #define IO_TM_TAG_NOT_FOUND 0x3B 1258*4882a593Smuzhiyun #define IO_XFER_PIO_SETUP_ERROR 0x3C 1259*4882a593Smuzhiyun #define IO_SSP_EXT_IU_ZERO_LEN_ERROR 0x3D 1260*4882a593Smuzhiyun #define IO_DS_IN_ERROR 0x3E 1261*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY 0x3F 1262*4882a593Smuzhiyun #define IO_ABORT_IN_PROGRESS 0x40 1263*4882a593Smuzhiyun #define IO_ABORT_DELAYED 0x41 1264*4882a593Smuzhiyun #define IO_INVALID_LENGTH 0x42 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun /********** additional response event values *****************/ 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY_ALT 0x43 1269*4882a593Smuzhiyun #define IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED 0x44 1270*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO 0x45 1271*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST 0x46 1272*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE 0x47 1273*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED 0x48 1274*4882a593Smuzhiyun #define IO_DS_INVALID 0x49 1275*4882a593Smuzhiyun /* WARNING: the value is not contiguous from here */ 1276*4882a593Smuzhiyun #define IO_XFER_ERR_LAST_PIO_DATAIN_CRC_ERR 0x52 1277*4882a593Smuzhiyun #define IO_XFER_DMA_ACTIVATE_TIMEOUT 0x53 1278*4882a593Smuzhiyun #define IO_XFER_ERROR_INTERNAL_CRC_ERROR 0x54 1279*4882a593Smuzhiyun #define MPI_IO_RQE_BUSY_FULL 0x55 1280*4882a593Smuzhiyun #define IO_XFER_ERR_EOB_DATA_OVERRUN 0x56 1281*4882a593Smuzhiyun #define IO_XFER_ERROR_INVALID_SSP_RSP_FRAME 0x57 1282*4882a593Smuzhiyun #define IO_OPEN_CNX_ERROR_OPEN_PREEMPTED 0x58 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun #define MPI_ERR_IO_RESOURCE_UNAVAILABLE 0x1004 1285*4882a593Smuzhiyun #define MPI_ERR_ATAPI_DEVICE_BUSY 0x1024 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun #define IO_XFR_ERROR_DEK_KEY_CACHE_MISS 0x2040 1288*4882a593Smuzhiyun /* 1289*4882a593Smuzhiyun * An encryption IO request failed due to DEK Key Tag mismatch. 1290*4882a593Smuzhiyun * The key tag supplied in the encryption IOMB does not match with 1291*4882a593Smuzhiyun * the Key Tag in the referenced DEK Entry. 1292*4882a593Smuzhiyun */ 1293*4882a593Smuzhiyun #define IO_XFR_ERROR_DEK_KEY_TAG_MISMATCH 0x2041 1294*4882a593Smuzhiyun #define IO_XFR_ERROR_CIPHER_MODE_INVALID 0x2042 1295*4882a593Smuzhiyun /* 1296*4882a593Smuzhiyun * An encryption I/O request failed because the initial value (IV) 1297*4882a593Smuzhiyun * in the unwrapped DEK blob didn't match the IV used to unwrap it. 1298*4882a593Smuzhiyun */ 1299*4882a593Smuzhiyun #define IO_XFR_ERROR_DEK_IV_MISMATCH 0x2043 1300*4882a593Smuzhiyun /* An encryption I/O request failed due to an internal RAM ECC or 1301*4882a593Smuzhiyun * interface error while unwrapping the DEK. */ 1302*4882a593Smuzhiyun #define IO_XFR_ERROR_DEK_RAM_INTERFACE_ERROR 0x2044 1303*4882a593Smuzhiyun /* An encryption I/O request failed due to an internal RAM ECC or 1304*4882a593Smuzhiyun * interface error while unwrapping the DEK. */ 1305*4882a593Smuzhiyun #define IO_XFR_ERROR_INTERNAL_RAM 0x2045 1306*4882a593Smuzhiyun /* 1307*4882a593Smuzhiyun * An encryption I/O request failed 1308*4882a593Smuzhiyun * because the DEK index specified in the I/O was outside the bounds of 1309*4882a593Smuzhiyun * the total number of entries in the host DEK table. 1310*4882a593Smuzhiyun */ 1311*4882a593Smuzhiyun #define IO_XFR_ERROR_DEK_INDEX_OUT_OF_BOUNDS0x2046 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun /* define DIF IO response error status code */ 1314*4882a593Smuzhiyun #define IO_XFR_ERROR_DIF_MISMATCH 0x3000 1315*4882a593Smuzhiyun #define IO_XFR_ERROR_DIF_APPLICATION_TAG_MISMATCH 0x3001 1316*4882a593Smuzhiyun #define IO_XFR_ERROR_DIF_REFERENCE_TAG_MISMATCH 0x3002 1317*4882a593Smuzhiyun #define IO_XFR_ERROR_DIF_CRC_MISMATCH 0x3003 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun /* define operator management response status and error qualifier code */ 1320*4882a593Smuzhiyun #define OPR_MGMT_OP_NOT_SUPPORTED 0x2060 1321*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_OPR_PARAM_ILLEGAL 0x2061 1322*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_OPR_ID_NOT_FOUND 0x2062 1323*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_OPR_ROLE_NOT_MATCH 0x2063 1324*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_OPR_MAX_NUM_EXCEEDED 0x2064 1325*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_KEK_UNWRAP_FAIL 0x2022 1326*4882a593Smuzhiyun #define OPR_MGMT_MPI_ENC_ERR_NVRAM_OPERATION_FAILURE 0x2023 1327*4882a593Smuzhiyun /***************** additional response event values ***************/ 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun /* WARNING: This error code must always be the last number. 1330*4882a593Smuzhiyun * If you add error code, modify this code also 1331*4882a593Smuzhiyun * It is used as an index 1332*4882a593Smuzhiyun */ 1333*4882a593Smuzhiyun #define IO_ERROR_UNKNOWN_GENERIC 0x2023 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun /* MSGU CONFIGURATION TABLE*/ 1336*4882a593Smuzhiyun 1337*4882a593Smuzhiyun #define SPCv_MSGU_CFG_TABLE_UPDATE 0x001 1338*4882a593Smuzhiyun #define SPCv_MSGU_CFG_TABLE_RESET 0x002 1339*4882a593Smuzhiyun #define SPCv_MSGU_CFG_TABLE_FREEZE 0x004 1340*4882a593Smuzhiyun #define SPCv_MSGU_CFG_TABLE_UNFREEZE 0x008 1341*4882a593Smuzhiyun #define MSGU_IBDB_SET 0x00 1342*4882a593Smuzhiyun #define MSGU_HOST_INT_STATUS 0x08 1343*4882a593Smuzhiyun #define MSGU_HOST_INT_MASK 0x0C 1344*4882a593Smuzhiyun #define MSGU_IOPIB_INT_STATUS 0x18 1345*4882a593Smuzhiyun #define MSGU_IOPIB_INT_MASK 0x1C 1346*4882a593Smuzhiyun #define MSGU_IBDB_CLEAR 0x20 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun #define MSGU_MSGU_CONTROL 0x24 1349*4882a593Smuzhiyun #define MSGU_ODR 0x20 1350*4882a593Smuzhiyun #define MSGU_ODCR 0x28 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun #define MSGU_ODMR 0x30 1353*4882a593Smuzhiyun #define MSGU_ODMR_U 0x34 1354*4882a593Smuzhiyun #define MSGU_ODMR_CLR 0x38 1355*4882a593Smuzhiyun #define MSGU_ODMR_CLR_U 0x3C 1356*4882a593Smuzhiyun #define MSGU_OD_RSVD 0x40 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun #define MSGU_SCRATCH_PAD_0 0x44 1359*4882a593Smuzhiyun #define MSGU_SCRATCH_PAD_1 0x48 1360*4882a593Smuzhiyun #define MSGU_SCRATCH_PAD_2 0x4C 1361*4882a593Smuzhiyun #define MSGU_SCRATCH_PAD_3 0x50 1362*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_0 0x54 1363*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_1 0x58 1364*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_2 0x5C 1365*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_3 0x60 1366*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_4 0x64 1367*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_5 0x68 1368*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_6 0x6C 1369*4882a593Smuzhiyun #define MSGU_HOST_SCRATCH_PAD_7 0x70 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun /* bit definition for ODMR register */ 1372*4882a593Smuzhiyun #define ODMR_MASK_ALL 0xFFFFFFFF/* mask all 1373*4882a593Smuzhiyun interrupt vector */ 1374*4882a593Smuzhiyun #define ODMR_CLEAR_ALL 0 /* clear all 1375*4882a593Smuzhiyun interrupt vector */ 1376*4882a593Smuzhiyun /* bit definition for ODCR register */ 1377*4882a593Smuzhiyun #define ODCR_CLEAR_ALL 0xFFFFFFFF /* mask all 1378*4882a593Smuzhiyun interrupt vector*/ 1379*4882a593Smuzhiyun /* MSIX Interupts */ 1380*4882a593Smuzhiyun #define MSIX_TABLE_OFFSET 0x2000 1381*4882a593Smuzhiyun #define MSIX_TABLE_ELEMENT_SIZE 0x10 1382*4882a593Smuzhiyun #define MSIX_INTERRUPT_CONTROL_OFFSET 0xC 1383*4882a593Smuzhiyun #define MSIX_TABLE_BASE (MSIX_TABLE_OFFSET + \ 1384*4882a593Smuzhiyun MSIX_INTERRUPT_CONTROL_OFFSET) 1385*4882a593Smuzhiyun #define MSIX_INTERRUPT_DISABLE 0x1 1386*4882a593Smuzhiyun #define MSIX_INTERRUPT_ENABLE 0x0 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun /* state definition for Scratch Pad1 register */ 1389*4882a593Smuzhiyun #define SCRATCH_PAD_RAAE_READY 0x3 1390*4882a593Smuzhiyun #define SCRATCH_PAD_ILA_READY 0xC 1391*4882a593Smuzhiyun #define SCRATCH_PAD_BOOT_LOAD_SUCCESS 0x0 1392*4882a593Smuzhiyun #define SCRATCH_PAD_IOP0_READY 0xC00 1393*4882a593Smuzhiyun #define SCRATCH_PAD_IOP1_READY 0x3000 1394*4882a593Smuzhiyun #define SCRATCH_PAD_MIPSALL_READY_16PORT (SCRATCH_PAD_IOP1_READY | \ 1395*4882a593Smuzhiyun SCRATCH_PAD_IOP0_READY | \ 1396*4882a593Smuzhiyun SCRATCH_PAD_ILA_READY | \ 1397*4882a593Smuzhiyun SCRATCH_PAD_RAAE_READY) 1398*4882a593Smuzhiyun #define SCRATCH_PAD_MIPSALL_READY_8PORT (SCRATCH_PAD_IOP0_READY | \ 1399*4882a593Smuzhiyun SCRATCH_PAD_ILA_READY | \ 1400*4882a593Smuzhiyun SCRATCH_PAD_RAAE_READY) 1401*4882a593Smuzhiyun 1402*4882a593Smuzhiyun /* boot loader state */ 1403*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_MASK 0x70 /* Bit 4-6 */ 1404*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_SUCESS 0x0 /* Load successful */ 1405*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM 0x10 /* HDA SEEPROM */ 1406*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP 0x20 /* HDA BootStrap Pins */ 1407*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET 0x30 /* HDA Soft Reset */ 1408*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR 0x40 /* HDA critical error */ 1409*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_R1 0x50 /* Reserved */ 1410*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_R2 0x60 /* Reserved */ 1411*4882a593Smuzhiyun #define SCRATCH_PAD1_BOOTSTATE_FATAL 0x70 /* Fatal Error */ 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun /* state definition for Scratch Pad2 register */ 1414*4882a593Smuzhiyun #define SCRATCH_PAD2_POR 0x00 /* power on state */ 1415*4882a593Smuzhiyun #define SCRATCH_PAD2_SFR 0x01 /* soft reset state */ 1416*4882a593Smuzhiyun #define SCRATCH_PAD2_ERR 0x02 /* error state */ 1417*4882a593Smuzhiyun #define SCRATCH_PAD2_RDY 0x03 /* ready state */ 1418*4882a593Smuzhiyun #define SCRATCH_PAD2_FWRDY_RST 0x04 /* FW rdy for soft reset flag */ 1419*4882a593Smuzhiyun #define SCRATCH_PAD2_IOPRDY_RST 0x08 /* IOP ready for soft reset */ 1420*4882a593Smuzhiyun #define SCRATCH_PAD2_STATE_MASK 0xFFFFFFF4 /* ScratchPad 2 1421*4882a593Smuzhiyun Mask, bit1-0 State */ 1422*4882a593Smuzhiyun #define SCRATCH_PAD2_RESERVED 0x000003FC/* Scratch Pad1 1423*4882a593Smuzhiyun Reserved bit 2 to 9 */ 1424*4882a593Smuzhiyun 1425*4882a593Smuzhiyun #define SCRATCH_PAD_ERROR_MASK 0xFFFFFC00 /* Error mask bits */ 1426*4882a593Smuzhiyun #define SCRATCH_PAD_STATE_MASK 0x00000003 /* State Mask bits */ 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun /* main configuration offset - byte offset */ 1429*4882a593Smuzhiyun #define MAIN_SIGNATURE_OFFSET 0x00 /* DWORD 0x00 */ 1430*4882a593Smuzhiyun #define MAIN_INTERFACE_REVISION 0x04 /* DWORD 0x01 */ 1431*4882a593Smuzhiyun #define MAIN_FW_REVISION 0x08 /* DWORD 0x02 */ 1432*4882a593Smuzhiyun #define MAIN_MAX_OUTSTANDING_IO_OFFSET 0x0C /* DWORD 0x03 */ 1433*4882a593Smuzhiyun #define MAIN_MAX_SGL_OFFSET 0x10 /* DWORD 0x04 */ 1434*4882a593Smuzhiyun #define MAIN_CNTRL_CAP_OFFSET 0x14 /* DWORD 0x05 */ 1435*4882a593Smuzhiyun #define MAIN_GST_OFFSET 0x18 /* DWORD 0x06 */ 1436*4882a593Smuzhiyun #define MAIN_IBQ_OFFSET 0x1C /* DWORD 0x07 */ 1437*4882a593Smuzhiyun #define MAIN_OBQ_OFFSET 0x20 /* DWORD 0x08 */ 1438*4882a593Smuzhiyun #define MAIN_IQNPPD_HPPD_OFFSET 0x24 /* DWORD 0x09 */ 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun /* 0x28 - 0x4C - RSVD */ 1441*4882a593Smuzhiyun #define MAIN_EVENT_CRC_CHECK 0x48 /* DWORD 0x12 */ 1442*4882a593Smuzhiyun #define MAIN_EVENT_LOG_ADDR_HI 0x50 /* DWORD 0x14 */ 1443*4882a593Smuzhiyun #define MAIN_EVENT_LOG_ADDR_LO 0x54 /* DWORD 0x15 */ 1444*4882a593Smuzhiyun #define MAIN_EVENT_LOG_BUFF_SIZE 0x58 /* DWORD 0x16 */ 1445*4882a593Smuzhiyun #define MAIN_EVENT_LOG_OPTION 0x5C /* DWORD 0x17 */ 1446*4882a593Smuzhiyun #define MAIN_PCS_EVENT_LOG_ADDR_HI 0x60 /* DWORD 0x18 */ 1447*4882a593Smuzhiyun #define MAIN_PCS_EVENT_LOG_ADDR_LO 0x64 /* DWORD 0x19 */ 1448*4882a593Smuzhiyun #define MAIN_PCS_EVENT_LOG_BUFF_SIZE 0x68 /* DWORD 0x1A */ 1449*4882a593Smuzhiyun #define MAIN_PCS_EVENT_LOG_OPTION 0x6C /* DWORD 0x1B */ 1450*4882a593Smuzhiyun #define MAIN_FATAL_ERROR_INTERRUPT 0x70 /* DWORD 0x1C */ 1451*4882a593Smuzhiyun #define MAIN_FATAL_ERROR_RDUMP0_OFFSET 0x74 /* DWORD 0x1D */ 1452*4882a593Smuzhiyun #define MAIN_FATAL_ERROR_RDUMP0_LENGTH 0x78 /* DWORD 0x1E */ 1453*4882a593Smuzhiyun #define MAIN_FATAL_ERROR_RDUMP1_OFFSET 0x7C /* DWORD 0x1F */ 1454*4882a593Smuzhiyun #define MAIN_FATAL_ERROR_RDUMP1_LENGTH 0x80 /* DWORD 0x20 */ 1455*4882a593Smuzhiyun #define MAIN_GPIO_LED_FLAGS_OFFSET 0x84 /* DWORD 0x21 */ 1456*4882a593Smuzhiyun #define MAIN_ANALOG_SETUP_OFFSET 0x88 /* DWORD 0x22 */ 1457*4882a593Smuzhiyun 1458*4882a593Smuzhiyun #define MAIN_INT_VECTOR_TABLE_OFFSET 0x8C /* DWORD 0x23 */ 1459*4882a593Smuzhiyun #define MAIN_SAS_PHY_ATTR_TABLE_OFFSET 0x90 /* DWORD 0x24 */ 1460*4882a593Smuzhiyun #define MAIN_PORT_RECOVERY_TIMER 0x94 /* DWORD 0x25 */ 1461*4882a593Smuzhiyun #define MAIN_INT_REASSERTION_DELAY 0x98 /* DWORD 0x26 */ 1462*4882a593Smuzhiyun #define MAIN_MPI_ILA_RELEASE_TYPE 0xA4 /* DWORD 0x29 */ 1463*4882a593Smuzhiyun #define MAIN_MPI_INACTIVE_FW_VERSION 0XB0 /* DWORD 0x2C */ 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun /* Gereral Status Table offset - byte offset */ 1466*4882a593Smuzhiyun #define GST_GSTLEN_MPIS_OFFSET 0x00 1467*4882a593Smuzhiyun #define GST_IQ_FREEZE_STATE0_OFFSET 0x04 1468*4882a593Smuzhiyun #define GST_IQ_FREEZE_STATE1_OFFSET 0x08 1469*4882a593Smuzhiyun #define GST_MSGUTCNT_OFFSET 0x0C 1470*4882a593Smuzhiyun #define GST_IOPTCNT_OFFSET 0x10 1471*4882a593Smuzhiyun /* 0x14 - 0x34 - RSVD */ 1472*4882a593Smuzhiyun #define GST_GPIO_INPUT_VAL 0x38 1473*4882a593Smuzhiyun /* 0x3c - 0x40 - RSVD */ 1474*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET0 0x44 1475*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET1 0x48 1476*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET2 0x4c 1477*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET3 0x50 1478*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET4 0x54 1479*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET5 0x58 1480*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET6 0x5c 1481*4882a593Smuzhiyun #define GST_RERRINFO_OFFSET7 0x60 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun /* General Status Table - MPI state */ 1484*4882a593Smuzhiyun #define GST_MPI_STATE_UNINIT 0x00 1485*4882a593Smuzhiyun #define GST_MPI_STATE_INIT 0x01 1486*4882a593Smuzhiyun #define GST_MPI_STATE_TERMINATION 0x02 1487*4882a593Smuzhiyun #define GST_MPI_STATE_ERROR 0x03 1488*4882a593Smuzhiyun #define GST_MPI_STATE_MASK 0x07 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun /* Per SAS PHY Attributes */ 1491*4882a593Smuzhiyun 1492*4882a593Smuzhiyun #define PSPA_PHYSTATE0_OFFSET 0x00 /* Dword V */ 1493*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID0_OFFSET 0x04 /* DWORD V+1 */ 1494*4882a593Smuzhiyun #define PSPA_PHYSTATE1_OFFSET 0x08 /* Dword V+2 */ 1495*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID1_OFFSET 0x0C /* DWORD V+3 */ 1496*4882a593Smuzhiyun #define PSPA_PHYSTATE2_OFFSET 0x10 /* Dword V+4 */ 1497*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID2_OFFSET 0x14 /* DWORD V+5 */ 1498*4882a593Smuzhiyun #define PSPA_PHYSTATE3_OFFSET 0x18 /* Dword V+6 */ 1499*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID3_OFFSET 0x1C /* DWORD V+7 */ 1500*4882a593Smuzhiyun #define PSPA_PHYSTATE4_OFFSET 0x20 /* Dword V+8 */ 1501*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID4_OFFSET 0x24 /* DWORD V+9 */ 1502*4882a593Smuzhiyun #define PSPA_PHYSTATE5_OFFSET 0x28 /* Dword V+10 */ 1503*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID5_OFFSET 0x2C /* DWORD V+11 */ 1504*4882a593Smuzhiyun #define PSPA_PHYSTATE6_OFFSET 0x30 /* Dword V+12 */ 1505*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID6_OFFSET 0x34 /* DWORD V+13 */ 1506*4882a593Smuzhiyun #define PSPA_PHYSTATE7_OFFSET 0x38 /* Dword V+14 */ 1507*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID7_OFFSET 0x3C /* DWORD V+15 */ 1508*4882a593Smuzhiyun #define PSPA_PHYSTATE8_OFFSET 0x40 /* DWORD V+16 */ 1509*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID8_OFFSET 0x44 /* DWORD V+17 */ 1510*4882a593Smuzhiyun #define PSPA_PHYSTATE9_OFFSET 0x48 /* DWORD V+18 */ 1511*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID9_OFFSET 0x4C /* DWORD V+19 */ 1512*4882a593Smuzhiyun #define PSPA_PHYSTATE10_OFFSET 0x50 /* DWORD V+20 */ 1513*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID10_OFFSET 0x54 /* DWORD V+21 */ 1514*4882a593Smuzhiyun #define PSPA_PHYSTATE11_OFFSET 0x58 /* DWORD V+22 */ 1515*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID11_OFFSET 0x5C /* DWORD V+23 */ 1516*4882a593Smuzhiyun #define PSPA_PHYSTATE12_OFFSET 0x60 /* DWORD V+24 */ 1517*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID12_OFFSET 0x64 /* DWORD V+25 */ 1518*4882a593Smuzhiyun #define PSPA_PHYSTATE13_OFFSET 0x68 /* DWORD V+26 */ 1519*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID13_OFFSET 0x6c /* DWORD V+27 */ 1520*4882a593Smuzhiyun #define PSPA_PHYSTATE14_OFFSET 0x70 /* DWORD V+28 */ 1521*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID14_OFFSET 0x74 /* DWORD V+29 */ 1522*4882a593Smuzhiyun #define PSPA_PHYSTATE15_OFFSET 0x78 /* DWORD V+30 */ 1523*4882a593Smuzhiyun #define PSPA_OB_HW_EVENT_PID15_OFFSET 0x7c /* DWORD V+31 */ 1524*4882a593Smuzhiyun /* end PSPA */ 1525*4882a593Smuzhiyun 1526*4882a593Smuzhiyun /* inbound queue configuration offset - byte offset */ 1527*4882a593Smuzhiyun #define IB_PROPERITY_OFFSET 0x00 1528*4882a593Smuzhiyun #define IB_BASE_ADDR_HI_OFFSET 0x04 1529*4882a593Smuzhiyun #define IB_BASE_ADDR_LO_OFFSET 0x08 1530*4882a593Smuzhiyun #define IB_CI_BASE_ADDR_HI_OFFSET 0x0C 1531*4882a593Smuzhiyun #define IB_CI_BASE_ADDR_LO_OFFSET 0x10 1532*4882a593Smuzhiyun #define IB_PIPCI_BAR 0x14 1533*4882a593Smuzhiyun #define IB_PIPCI_BAR_OFFSET 0x18 1534*4882a593Smuzhiyun #define IB_RESERVED_OFFSET 0x1C 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun /* outbound queue configuration offset - byte offset */ 1537*4882a593Smuzhiyun #define OB_PROPERITY_OFFSET 0x00 1538*4882a593Smuzhiyun #define OB_BASE_ADDR_HI_OFFSET 0x04 1539*4882a593Smuzhiyun #define OB_BASE_ADDR_LO_OFFSET 0x08 1540*4882a593Smuzhiyun #define OB_PI_BASE_ADDR_HI_OFFSET 0x0C 1541*4882a593Smuzhiyun #define OB_PI_BASE_ADDR_LO_OFFSET 0x10 1542*4882a593Smuzhiyun #define OB_CIPCI_BAR 0x14 1543*4882a593Smuzhiyun #define OB_CIPCI_BAR_OFFSET 0x18 1544*4882a593Smuzhiyun #define OB_INTERRUPT_COALES_OFFSET 0x1C 1545*4882a593Smuzhiyun #define OB_DYNAMIC_COALES_OFFSET 0x20 1546*4882a593Smuzhiyun #define OB_PROPERTY_INT_ENABLE 0x40000000 1547*4882a593Smuzhiyun 1548*4882a593Smuzhiyun #define MBIC_NMI_ENABLE_VPE0_IOP 0x000418 1549*4882a593Smuzhiyun #define MBIC_NMI_ENABLE_VPE0_AAP1 0x000418 1550*4882a593Smuzhiyun /* PCIE registers - BAR2(0x18), BAR1(win) 0x010000 */ 1551*4882a593Smuzhiyun #define PCIE_EVENT_INTERRUPT_ENABLE 0x003040 1552*4882a593Smuzhiyun #define PCIE_EVENT_INTERRUPT 0x003044 1553*4882a593Smuzhiyun #define PCIE_ERROR_INTERRUPT_ENABLE 0x003048 1554*4882a593Smuzhiyun #define PCIE_ERROR_INTERRUPT 0x00304C 1555*4882a593Smuzhiyun 1556*4882a593Smuzhiyun /* SPCV soft reset */ 1557*4882a593Smuzhiyun #define SPC_REG_SOFT_RESET 0x00001000 1558*4882a593Smuzhiyun #define SPCv_NORMAL_RESET_VALUE 0x1 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun #define SPCv_SOFT_RESET_READ_MASK 0xC0 1561*4882a593Smuzhiyun #define SPCv_SOFT_RESET_NO_RESET 0x0 1562*4882a593Smuzhiyun #define SPCv_SOFT_RESET_NORMAL_RESET_OCCURED 0x40 1563*4882a593Smuzhiyun #define SPCv_SOFT_RESET_HDA_MODE_OCCURED 0x80 1564*4882a593Smuzhiyun #define SPCv_SOFT_RESET_CHIP_RESET_OCCURED 0xC0 1565*4882a593Smuzhiyun 1566*4882a593Smuzhiyun /* signature definition for host scratch pad0 register */ 1567*4882a593Smuzhiyun #define SPC_SOFT_RESET_SIGNATURE 0x252acbcd 1568*4882a593Smuzhiyun /* Signature for Soft Reset */ 1569*4882a593Smuzhiyun 1570*4882a593Smuzhiyun /* SPC Reset register - BAR4(0x20), BAR2(win) (need dynamic mapping) */ 1571*4882a593Smuzhiyun #define SPC_REG_RESET 0x000000/* reset register */ 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun /* bit definition for SPC_RESET register */ 1574*4882a593Smuzhiyun #define SPC_REG_RESET_OSSP 0x00000001 1575*4882a593Smuzhiyun #define SPC_REG_RESET_RAAE 0x00000002 1576*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_SPBC 0x00000004 1577*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_IOP_SS 0x00000008 1578*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_AAP1_SS 0x00000010 1579*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_AAP2_SS 0x00000020 1580*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_LM 0x00000040 1581*4882a593Smuzhiyun #define SPC_REG_RESET_PCS 0x00000080 1582*4882a593Smuzhiyun #define SPC_REG_RESET_GSM 0x00000100 1583*4882a593Smuzhiyun #define SPC_REG_RESET_DDR2 0x00010000 1584*4882a593Smuzhiyun #define SPC_REG_RESET_BDMA_CORE 0x00020000 1585*4882a593Smuzhiyun #define SPC_REG_RESET_BDMA_SXCBI 0x00040000 1586*4882a593Smuzhiyun #define SPC_REG_RESET_PCIE_AL_SXCBI 0x00080000 1587*4882a593Smuzhiyun #define SPC_REG_RESET_PCIE_PWR 0x00100000 1588*4882a593Smuzhiyun #define SPC_REG_RESET_PCIE_SFT 0x00200000 1589*4882a593Smuzhiyun #define SPC_REG_RESET_PCS_SXCBI 0x00400000 1590*4882a593Smuzhiyun #define SPC_REG_RESET_LMS_SXCBI 0x00800000 1591*4882a593Smuzhiyun #define SPC_REG_RESET_PMIC_SXCBI 0x01000000 1592*4882a593Smuzhiyun #define SPC_REG_RESET_PMIC_CORE 0x02000000 1593*4882a593Smuzhiyun #define SPC_REG_RESET_PCIE_PC_SXCBI 0x04000000 1594*4882a593Smuzhiyun #define SPC_REG_RESET_DEVICE 0x80000000 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun /* registers for BAR Shifting - BAR2(0x18), BAR1(win) */ 1597*4882a593Smuzhiyun #define SPCV_IBW_AXI_TRANSLATION_LOW 0x001010 1598*4882a593Smuzhiyun 1599*4882a593Smuzhiyun #define MBIC_AAP1_ADDR_BASE 0x060000 1600*4882a593Smuzhiyun #define MBIC_IOP_ADDR_BASE 0x070000 1601*4882a593Smuzhiyun #define GSM_ADDR_BASE 0x0700000 1602*4882a593Smuzhiyun /* Dynamic map through Bar4 - 0x00700000 */ 1603*4882a593Smuzhiyun #define GSM_CONFIG_RESET 0x00000000 1604*4882a593Smuzhiyun #define RAM_ECC_DB_ERR 0x00000018 1605*4882a593Smuzhiyun #define GSM_READ_ADDR_PARITY_INDIC 0x00000058 1606*4882a593Smuzhiyun #define GSM_WRITE_ADDR_PARITY_INDIC 0x00000060 1607*4882a593Smuzhiyun #define GSM_WRITE_DATA_PARITY_INDIC 0x00000068 1608*4882a593Smuzhiyun #define GSM_READ_ADDR_PARITY_CHECK 0x00000038 1609*4882a593Smuzhiyun #define GSM_WRITE_ADDR_PARITY_CHECK 0x00000040 1610*4882a593Smuzhiyun #define GSM_WRITE_DATA_PARITY_CHECK 0x00000048 1611*4882a593Smuzhiyun 1612*4882a593Smuzhiyun #define RB6_ACCESS_REG 0x6A0000 1613*4882a593Smuzhiyun #define HDAC_EXEC_CMD 0x0002 1614*4882a593Smuzhiyun #define HDA_C_PA 0xcb 1615*4882a593Smuzhiyun #define HDA_SEQ_ID_BITS 0x00ff0000 1616*4882a593Smuzhiyun #define HDA_GSM_OFFSET_BITS 0x00FFFFFF 1617*4882a593Smuzhiyun #define HDA_GSM_CMD_OFFSET_BITS 0x42C0 1618*4882a593Smuzhiyun #define HDA_GSM_RSP_OFFSET_BITS 0x42E0 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun #define MBIC_AAP1_ADDR_BASE 0x060000 1621*4882a593Smuzhiyun #define MBIC_IOP_ADDR_BASE 0x070000 1622*4882a593Smuzhiyun #define GSM_ADDR_BASE 0x0700000 1623*4882a593Smuzhiyun #define SPC_TOP_LEVEL_ADDR_BASE 0x000000 1624*4882a593Smuzhiyun #define GSM_CONFIG_RESET_VALUE 0x00003b00 1625*4882a593Smuzhiyun #define GPIO_ADDR_BASE 0x00090000 1626*4882a593Smuzhiyun #define GPIO_GPIO_0_0UTPUT_CTL_OFFSET 0x0000010c 1627*4882a593Smuzhiyun 1628*4882a593Smuzhiyun /* RB6 offset */ 1629*4882a593Smuzhiyun #define SPC_RB6_OFFSET 0x80C0 1630*4882a593Smuzhiyun /* Magic number of soft reset for RB6 */ 1631*4882a593Smuzhiyun #define RB6_MAGIC_NUMBER_RST 0x1234 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun /* Device Register status */ 1634*4882a593Smuzhiyun #define DEVREG_SUCCESS 0x00 1635*4882a593Smuzhiyun #define DEVREG_FAILURE_OUT_OF_RESOURCE 0x01 1636*4882a593Smuzhiyun #define DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED 0x02 1637*4882a593Smuzhiyun #define DEVREG_FAILURE_INVALID_PHY_ID 0x03 1638*4882a593Smuzhiyun #define DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED 0x04 1639*4882a593Smuzhiyun #define DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE 0x05 1640*4882a593Smuzhiyun #define DEVREG_FAILURE_PORT_NOT_VALID_STATE 0x06 1641*4882a593Smuzhiyun #define DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID 0x07 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun 1644*4882a593Smuzhiyun #define MEMBASE_II_SHIFT_REGISTER 0x1010 1645*4882a593Smuzhiyun #endif 1646