xref: /OK3568_Linux_fs/kernel/drivers/scsi/pm8001/pm80xx_hwi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2008-2009 PMC-Sierra, Inc.,
5*4882a593Smuzhiyun  * All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
8*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
9*4882a593Smuzhiyun  * are met:
10*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun  * notice, this list of conditions, and the following disclaimer,
12*4882a593Smuzhiyun  * without modification.
13*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14*4882a593Smuzhiyun  * substantially similar to the "NO WARRANTY" disclaimer below
15*4882a593Smuzhiyun  * ("Disclaimer") and any redistribution must be conditioned upon
16*4882a593Smuzhiyun  * including a substantially similar Disclaimer requirement for further
17*4882a593Smuzhiyun  * binary redistribution.
18*4882a593Smuzhiyun  * 3. Neither the names of the above-listed copyright holders nor the names
19*4882a593Smuzhiyun  * of any contributors may be used to endorse or promote products derived
20*4882a593Smuzhiyun  * from this software without specific prior written permission.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Alternatively, this software may be distributed under the terms of the
23*4882a593Smuzhiyun  * GNU General Public License ("GPL") version 2 as published by the Free
24*4882a593Smuzhiyun  * Software Foundation.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * NO WARRANTY
27*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28*4882a593Smuzhiyun  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30*4882a593Smuzhiyun  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31*4882a593Smuzhiyun  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32*4882a593Smuzhiyun  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33*4882a593Smuzhiyun  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34*4882a593Smuzhiyun  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35*4882a593Smuzhiyun  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36*4882a593Smuzhiyun  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37*4882a593Smuzhiyun  * POSSIBILITY OF SUCH DAMAGES.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun  #include <linux/slab.h>
41*4882a593Smuzhiyun  #include "pm8001_sas.h"
42*4882a593Smuzhiyun  #include "pm80xx_hwi.h"
43*4882a593Smuzhiyun  #include "pm8001_chips.h"
44*4882a593Smuzhiyun  #include "pm8001_ctl.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SMP_DIRECT 1
47*4882a593Smuzhiyun #define SMP_INDIRECT 2
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 
pm80xx_bar4_shift(struct pm8001_hba_info * pm8001_ha,u32 shift_value)50*4882a593Smuzhiyun int pm80xx_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shift_value)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u32 reg_val;
53*4882a593Smuzhiyun 	unsigned long start;
54*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MEMBASE_II_SHIFT_REGISTER, shift_value);
55*4882a593Smuzhiyun 	/* confirm the setting is written */
56*4882a593Smuzhiyun 	start = jiffies + HZ; /* 1 sec */
57*4882a593Smuzhiyun 	do {
58*4882a593Smuzhiyun 		reg_val = pm8001_cr32(pm8001_ha, 0, MEMBASE_II_SHIFT_REGISTER);
59*4882a593Smuzhiyun 	} while ((reg_val != shift_value) && time_before(jiffies, start));
60*4882a593Smuzhiyun 	if (reg_val != shift_value) {
61*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:MEMBASE_II_SHIFT_REGISTER = 0x%x\n",
62*4882a593Smuzhiyun 			   reg_val);
63*4882a593Smuzhiyun 		return -1;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
pm80xx_pci_mem_copy(struct pm8001_hba_info * pm8001_ha,u32 soffset,__le32 * destination,u32 dw_count,u32 bus_base_number)68*4882a593Smuzhiyun static void pm80xx_pci_mem_copy(struct pm8001_hba_info  *pm8001_ha, u32 soffset,
69*4882a593Smuzhiyun 				__le32 *destination,
70*4882a593Smuzhiyun 				u32 dw_count, u32 bus_base_number)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 index, value, offset;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	for (index = 0; index < dw_count; index += 4, destination++) {
75*4882a593Smuzhiyun 		offset = (soffset + index);
76*4882a593Smuzhiyun 		if (offset < (64 * 1024)) {
77*4882a593Smuzhiyun 			value = pm8001_cr32(pm8001_ha, bus_base_number, offset);
78*4882a593Smuzhiyun 			*destination = cpu_to_le32(value);
79*4882a593Smuzhiyun 		}
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 	return;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
pm80xx_get_fatal_dump(struct device * cdev,struct device_attribute * attr,char * buf)84*4882a593Smuzhiyun ssize_t pm80xx_get_fatal_dump(struct device *cdev,
85*4882a593Smuzhiyun 	struct device_attribute *attr, char *buf)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(cdev);
88*4882a593Smuzhiyun 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
89*4882a593Smuzhiyun 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
90*4882a593Smuzhiyun 	void __iomem *fatal_table_address = pm8001_ha->fatal_tbl_addr;
91*4882a593Smuzhiyun 	u32 accum_len , reg_val, index, *temp;
92*4882a593Smuzhiyun 	u32 status = 1;
93*4882a593Smuzhiyun 	unsigned long start;
94*4882a593Smuzhiyun 	u8 *direct_data;
95*4882a593Smuzhiyun 	char *fatal_error_data = buf;
96*4882a593Smuzhiyun 	u32 length_to_read;
97*4882a593Smuzhiyun 	u32 offset;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	pm8001_ha->forensic_info.data_buf.direct_data = buf;
100*4882a593Smuzhiyun 	if (pm8001_ha->chip_id == chip_8001) {
101*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_data +=
102*4882a593Smuzhiyun 			sprintf(pm8001_ha->forensic_info.data_buf.direct_data,
103*4882a593Smuzhiyun 			"Not supported for SPC controller");
104*4882a593Smuzhiyun 		return (char *)pm8001_ha->forensic_info.data_buf.direct_data -
105*4882a593Smuzhiyun 			(char *)buf;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 	/* initialize variables for very first call from host application */
108*4882a593Smuzhiyun 	if (pm8001_ha->forensic_info.data_buf.direct_offset == 0) {
109*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
110*4882a593Smuzhiyun 			   "forensic_info TYPE_NON_FATAL..............\n");
111*4882a593Smuzhiyun 		direct_data = (u8 *)fatal_error_data;
112*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_type = TYPE_NON_FATAL;
113*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_len = SYSFS_OFFSET;
114*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_offset = 0;
115*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.read_len = 0;
116*4882a593Smuzhiyun 		pm8001_ha->forensic_preserved_accumulated_transfer = 0;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		/* Write signature to fatal dump table */
119*4882a593Smuzhiyun 		pm8001_mw32(fatal_table_address,
120*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_TABLE_SIGNATURE, 0x1234abcd);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_data = direct_data;
123*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "ossaHwCB: status1 %d\n", status);
124*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "ossaHwCB: read_len 0x%x\n",
125*4882a593Smuzhiyun 			   pm8001_ha->forensic_info.data_buf.read_len);
126*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "ossaHwCB: direct_len 0x%x\n",
127*4882a593Smuzhiyun 			   pm8001_ha->forensic_info.data_buf.direct_len);
128*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "ossaHwCB: direct_offset 0x%x\n",
129*4882a593Smuzhiyun 			   pm8001_ha->forensic_info.data_buf.direct_offset);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 	if (pm8001_ha->forensic_info.data_buf.direct_offset == 0) {
132*4882a593Smuzhiyun 		/* start to get data */
133*4882a593Smuzhiyun 		/* Program the MEMBASE II Shifting Register with 0x00.*/
134*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MEMBASE_II_SHIFT_REGISTER,
135*4882a593Smuzhiyun 				pm8001_ha->fatal_forensic_shift_offset);
136*4882a593Smuzhiyun 		pm8001_ha->forensic_last_offset = 0;
137*4882a593Smuzhiyun 		pm8001_ha->forensic_fatal_step = 0;
138*4882a593Smuzhiyun 		pm8001_ha->fatal_bar_loc = 0;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Read until accum_len is retrived */
142*4882a593Smuzhiyun 	accum_len = pm8001_mr32(fatal_table_address,
143*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_TABLE_ACCUM_LEN);
144*4882a593Smuzhiyun 	/* Determine length of data between previously stored transfer length
145*4882a593Smuzhiyun 	 * and current accumulated transfer length
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	length_to_read =
148*4882a593Smuzhiyun 		accum_len - pm8001_ha->forensic_preserved_accumulated_transfer;
149*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: accum_len 0x%x\n",
150*4882a593Smuzhiyun 		   accum_len);
151*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: length_to_read 0x%x\n",
152*4882a593Smuzhiyun 		   length_to_read);
153*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: last_offset 0x%x\n",
154*4882a593Smuzhiyun 		   pm8001_ha->forensic_last_offset);
155*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: read_len 0x%x\n",
156*4882a593Smuzhiyun 		   pm8001_ha->forensic_info.data_buf.read_len);
157*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv:: direct_len 0x%x\n",
158*4882a593Smuzhiyun 		   pm8001_ha->forensic_info.data_buf.direct_len);
159*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv:: direct_offset 0x%x\n",
160*4882a593Smuzhiyun 		   pm8001_ha->forensic_info.data_buf.direct_offset);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* If accumulated length failed to read correctly fail the attempt.*/
163*4882a593Smuzhiyun 	if (accum_len == 0xFFFFFFFF) {
164*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
165*4882a593Smuzhiyun 			   "Possible PCI issue 0x%x not expected\n",
166*4882a593Smuzhiyun 			   accum_len);
167*4882a593Smuzhiyun 		return status;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	/* If accumulated length is zero fail the attempt */
170*4882a593Smuzhiyun 	if (accum_len == 0) {
171*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_data +=
172*4882a593Smuzhiyun 			sprintf(pm8001_ha->forensic_info.data_buf.direct_data,
173*4882a593Smuzhiyun 			"%08x ", 0xFFFFFFFF);
174*4882a593Smuzhiyun 		return (char *)pm8001_ha->forensic_info.data_buf.direct_data -
175*4882a593Smuzhiyun 			(char *)buf;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 	/* Accumulated length is good so start capturing the first data */
178*4882a593Smuzhiyun 	temp = (u32 *)pm8001_ha->memoryMap.region[FORENSIC_MEM].virt_ptr;
179*4882a593Smuzhiyun 	if (pm8001_ha->forensic_fatal_step == 0) {
180*4882a593Smuzhiyun moreData:
181*4882a593Smuzhiyun 		/* If data to read is less than SYSFS_OFFSET then reduce the
182*4882a593Smuzhiyun 		 * length of dataLen
183*4882a593Smuzhiyun 		 */
184*4882a593Smuzhiyun 		if (pm8001_ha->forensic_last_offset + SYSFS_OFFSET
185*4882a593Smuzhiyun 				> length_to_read) {
186*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len =
187*4882a593Smuzhiyun 				length_to_read -
188*4882a593Smuzhiyun 				pm8001_ha->forensic_last_offset;
189*4882a593Smuzhiyun 		} else {
190*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len =
191*4882a593Smuzhiyun 				SYSFS_OFFSET;
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 		if (pm8001_ha->forensic_info.data_buf.direct_data) {
194*4882a593Smuzhiyun 			/* Data is in bar, copy to host memory */
195*4882a593Smuzhiyun 			pm80xx_pci_mem_copy(pm8001_ha,
196*4882a593Smuzhiyun 			pm8001_ha->fatal_bar_loc,
197*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[FORENSIC_MEM].virt_ptr,
198*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len, 1);
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 		pm8001_ha->fatal_bar_loc +=
201*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len;
202*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_offset +=
203*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len;
204*4882a593Smuzhiyun 		pm8001_ha->forensic_last_offset	+=
205*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len;
206*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.read_len =
207*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_len;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		if (pm8001_ha->forensic_last_offset  >= length_to_read) {
210*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_data +=
211*4882a593Smuzhiyun 			sprintf(pm8001_ha->forensic_info.data_buf.direct_data,
212*4882a593Smuzhiyun 				"%08x ", 3);
213*4882a593Smuzhiyun 			for (index = 0; index <
214*4882a593Smuzhiyun 				(pm8001_ha->forensic_info.data_buf.direct_len
215*4882a593Smuzhiyun 				 / 4); index++) {
216*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data +=
217*4882a593Smuzhiyun 				sprintf(
218*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data,
219*4882a593Smuzhiyun 				"%08x ", *(temp + index));
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 			pm8001_ha->fatal_bar_loc = 0;
223*4882a593Smuzhiyun 			pm8001_ha->forensic_fatal_step = 1;
224*4882a593Smuzhiyun 			pm8001_ha->fatal_forensic_shift_offset = 0;
225*4882a593Smuzhiyun 			pm8001_ha->forensic_last_offset	= 0;
226*4882a593Smuzhiyun 			status = 0;
227*4882a593Smuzhiyun 			offset = (int)
228*4882a593Smuzhiyun 			((char *)pm8001_ha->forensic_info.data_buf.direct_data
229*4882a593Smuzhiyun 			- (char *)buf);
230*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO,
231*4882a593Smuzhiyun 				   "get_fatal_spcv:return1 0x%x\n", offset);
232*4882a593Smuzhiyun 			return (char *)pm8001_ha->
233*4882a593Smuzhiyun 				forensic_info.data_buf.direct_data -
234*4882a593Smuzhiyun 				(char *)buf;
235*4882a593Smuzhiyun 		}
236*4882a593Smuzhiyun 		if (pm8001_ha->fatal_bar_loc < (64 * 1024)) {
237*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_data +=
238*4882a593Smuzhiyun 				sprintf(pm8001_ha->
239*4882a593Smuzhiyun 					forensic_info.data_buf.direct_data,
240*4882a593Smuzhiyun 					"%08x ", 2);
241*4882a593Smuzhiyun 			for (index = 0; index <
242*4882a593Smuzhiyun 				(pm8001_ha->forensic_info.data_buf.direct_len
243*4882a593Smuzhiyun 				 / 4); index++) {
244*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data
245*4882a593Smuzhiyun 					+= sprintf(pm8001_ha->
246*4882a593Smuzhiyun 					forensic_info.data_buf.direct_data,
247*4882a593Smuzhiyun 					"%08x ", *(temp + index));
248*4882a593Smuzhiyun 			}
249*4882a593Smuzhiyun 			status = 0;
250*4882a593Smuzhiyun 			offset = (int)
251*4882a593Smuzhiyun 			((char *)pm8001_ha->forensic_info.data_buf.direct_data
252*4882a593Smuzhiyun 			- (char *)buf);
253*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO,
254*4882a593Smuzhiyun 				   "get_fatal_spcv:return2 0x%x\n", offset);
255*4882a593Smuzhiyun 			return (char *)pm8001_ha->
256*4882a593Smuzhiyun 				forensic_info.data_buf.direct_data -
257*4882a593Smuzhiyun 				(char *)buf;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		/* Increment the MEMBASE II Shifting Register value by 0x100.*/
261*4882a593Smuzhiyun 		pm8001_ha->forensic_info.data_buf.direct_data +=
262*4882a593Smuzhiyun 			sprintf(pm8001_ha->forensic_info.data_buf.direct_data,
263*4882a593Smuzhiyun 				"%08x ", 2);
264*4882a593Smuzhiyun 		for (index = 0; index <
265*4882a593Smuzhiyun 			(pm8001_ha->forensic_info.data_buf.direct_len
266*4882a593Smuzhiyun 			 / 4) ; index++) {
267*4882a593Smuzhiyun 			pm8001_ha->forensic_info.data_buf.direct_data +=
268*4882a593Smuzhiyun 				sprintf(pm8001_ha->
269*4882a593Smuzhiyun 				forensic_info.data_buf.direct_data,
270*4882a593Smuzhiyun 				"%08x ", *(temp + index));
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 		pm8001_ha->fatal_forensic_shift_offset += 0x100;
273*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MEMBASE_II_SHIFT_REGISTER,
274*4882a593Smuzhiyun 			pm8001_ha->fatal_forensic_shift_offset);
275*4882a593Smuzhiyun 		pm8001_ha->fatal_bar_loc = 0;
276*4882a593Smuzhiyun 		status = 0;
277*4882a593Smuzhiyun 		offset = (int)
278*4882a593Smuzhiyun 			((char *)pm8001_ha->forensic_info.data_buf.direct_data
279*4882a593Smuzhiyun 			- (char *)buf);
280*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: return3 0x%x\n",
281*4882a593Smuzhiyun 			   offset);
282*4882a593Smuzhiyun 		return (char *)pm8001_ha->forensic_info.data_buf.direct_data -
283*4882a593Smuzhiyun 			(char *)buf;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 	if (pm8001_ha->forensic_fatal_step == 1) {
286*4882a593Smuzhiyun 		/* store previous accumulated length before triggering next
287*4882a593Smuzhiyun 		 * accumulated length update
288*4882a593Smuzhiyun 		 */
289*4882a593Smuzhiyun 		pm8001_ha->forensic_preserved_accumulated_transfer =
290*4882a593Smuzhiyun 			pm8001_mr32(fatal_table_address,
291*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_ACCUM_LEN);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		/* continue capturing the fatal log until Dump status is 0x3 */
294*4882a593Smuzhiyun 		if (pm8001_mr32(fatal_table_address,
295*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_STATUS) <
296*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_DONE) {
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 			/* reset fddstat bit by writing to zero*/
299*4882a593Smuzhiyun 			pm8001_mw32(fatal_table_address,
300*4882a593Smuzhiyun 					MPI_FATAL_EDUMP_TABLE_STATUS, 0x0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 			/* set dump control value to '1' so that new data will
303*4882a593Smuzhiyun 			 * be transferred to shared memory
304*4882a593Smuzhiyun 			 */
305*4882a593Smuzhiyun 			pm8001_mw32(fatal_table_address,
306*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_TABLE_HANDSHAKE,
307*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_HANDSHAKE_RDY);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 			/*Poll FDDHSHK  until clear */
310*4882a593Smuzhiyun 			start = jiffies + (2 * HZ); /* 2 sec */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 			do {
313*4882a593Smuzhiyun 				reg_val = pm8001_mr32(fatal_table_address,
314*4882a593Smuzhiyun 					MPI_FATAL_EDUMP_TABLE_HANDSHAKE);
315*4882a593Smuzhiyun 			} while ((reg_val) && time_before(jiffies, start));
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 			if (reg_val != 0) {
318*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
319*4882a593Smuzhiyun 					   "TIMEOUT:MPI_FATAL_EDUMP_TABLE_HDSHAKE 0x%x\n",
320*4882a593Smuzhiyun 					   reg_val);
321*4882a593Smuzhiyun 			       /* Fail the dump if a timeout occurs */
322*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data +=
323*4882a593Smuzhiyun 				sprintf(
324*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data,
325*4882a593Smuzhiyun 				"%08x ", 0xFFFFFFFF);
326*4882a593Smuzhiyun 				return((char *)
327*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data
328*4882a593Smuzhiyun 				- (char *)buf);
329*4882a593Smuzhiyun 			}
330*4882a593Smuzhiyun 			/* Poll status register until set to 2 or
331*4882a593Smuzhiyun 			 * 3 for up to 2 seconds
332*4882a593Smuzhiyun 			 */
333*4882a593Smuzhiyun 			start = jiffies + (2 * HZ); /* 2 sec */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 			do {
336*4882a593Smuzhiyun 				reg_val = pm8001_mr32(fatal_table_address,
337*4882a593Smuzhiyun 					MPI_FATAL_EDUMP_TABLE_STATUS);
338*4882a593Smuzhiyun 			} while (((reg_val != 2) && (reg_val != 3)) &&
339*4882a593Smuzhiyun 					time_before(jiffies, start));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 			if (reg_val < 2) {
342*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
343*4882a593Smuzhiyun 					   "TIMEOUT:MPI_FATAL_EDUMP_TABLE_STATUS = 0x%x\n",
344*4882a593Smuzhiyun 					   reg_val);
345*4882a593Smuzhiyun 				/* Fail the dump if a timeout occurs */
346*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data +=
347*4882a593Smuzhiyun 				sprintf(
348*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data,
349*4882a593Smuzhiyun 				"%08x ", 0xFFFFFFFF);
350*4882a593Smuzhiyun 				pm8001_cw32(pm8001_ha, 0,
351*4882a593Smuzhiyun 					MEMBASE_II_SHIFT_REGISTER,
352*4882a593Smuzhiyun 					pm8001_ha->fatal_forensic_shift_offset);
353*4882a593Smuzhiyun 			}
354*4882a593Smuzhiyun 			/* Read the next block of the debug data.*/
355*4882a593Smuzhiyun 			length_to_read = pm8001_mr32(fatal_table_address,
356*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_ACCUM_LEN) -
357*4882a593Smuzhiyun 			pm8001_ha->forensic_preserved_accumulated_transfer;
358*4882a593Smuzhiyun 			if (length_to_read != 0x0) {
359*4882a593Smuzhiyun 				pm8001_ha->forensic_fatal_step = 0;
360*4882a593Smuzhiyun 				goto moreData;
361*4882a593Smuzhiyun 			} else {
362*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data +=
363*4882a593Smuzhiyun 				sprintf(
364*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_data,
365*4882a593Smuzhiyun 				"%08x ", 4);
366*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.read_len
367*4882a593Smuzhiyun 								= 0xFFFFFFFF;
368*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_len
369*4882a593Smuzhiyun 								=  0;
370*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.direct_offset
371*4882a593Smuzhiyun 								= 0;
372*4882a593Smuzhiyun 				pm8001_ha->forensic_info.data_buf.read_len = 0;
373*4882a593Smuzhiyun 			}
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 	offset = (int)((char *)pm8001_ha->forensic_info.data_buf.direct_data
377*4882a593Smuzhiyun 			- (char *)buf);
378*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "get_fatal_spcv: return4 0x%x\n", offset);
379*4882a593Smuzhiyun 	return (char *)pm8001_ha->forensic_info.data_buf.direct_data -
380*4882a593Smuzhiyun 		(char *)buf;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* pm80xx_get_non_fatal_dump - dump the nonfatal data from the dma
384*4882a593Smuzhiyun  * location by the firmware.
385*4882a593Smuzhiyun  */
pm80xx_get_non_fatal_dump(struct device * cdev,struct device_attribute * attr,char * buf)386*4882a593Smuzhiyun ssize_t pm80xx_get_non_fatal_dump(struct device *cdev,
387*4882a593Smuzhiyun 	struct device_attribute *attr, char *buf)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(cdev);
390*4882a593Smuzhiyun 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
391*4882a593Smuzhiyun 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
392*4882a593Smuzhiyun 	void __iomem *nonfatal_table_address = pm8001_ha->fatal_tbl_addr;
393*4882a593Smuzhiyun 	u32 accum_len = 0;
394*4882a593Smuzhiyun 	u32 total_len = 0;
395*4882a593Smuzhiyun 	u32 reg_val = 0;
396*4882a593Smuzhiyun 	u32 *temp = NULL;
397*4882a593Smuzhiyun 	u32 index = 0;
398*4882a593Smuzhiyun 	u32 output_length;
399*4882a593Smuzhiyun 	unsigned long start = 0;
400*4882a593Smuzhiyun 	char *buf_copy = buf;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	temp = (u32 *)pm8001_ha->memoryMap.region[FORENSIC_MEM].virt_ptr;
403*4882a593Smuzhiyun 	if (++pm8001_ha->non_fatal_count == 1) {
404*4882a593Smuzhiyun 		if (pm8001_ha->chip_id == chip_8001) {
405*4882a593Smuzhiyun 			snprintf(pm8001_ha->forensic_info.data_buf.direct_data,
406*4882a593Smuzhiyun 				PAGE_SIZE, "Not supported for SPC controller");
407*4882a593Smuzhiyun 			return 0;
408*4882a593Smuzhiyun 		}
409*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "forensic_info TYPE_NON_FATAL...\n");
410*4882a593Smuzhiyun 		/*
411*4882a593Smuzhiyun 		 * Step 1: Write the host buffer parameters in the MPI Fatal and
412*4882a593Smuzhiyun 		 * Non-Fatal Error Dump Capture Table.This is the buffer
413*4882a593Smuzhiyun 		 * where debug data will be DMAed to.
414*4882a593Smuzhiyun 		 */
415*4882a593Smuzhiyun 		pm8001_mw32(nonfatal_table_address,
416*4882a593Smuzhiyun 		MPI_FATAL_EDUMP_TABLE_LO_OFFSET,
417*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[FORENSIC_MEM].phys_addr_lo);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		pm8001_mw32(nonfatal_table_address,
420*4882a593Smuzhiyun 		MPI_FATAL_EDUMP_TABLE_HI_OFFSET,
421*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[FORENSIC_MEM].phys_addr_hi);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		pm8001_mw32(nonfatal_table_address,
424*4882a593Smuzhiyun 		MPI_FATAL_EDUMP_TABLE_LENGTH, SYSFS_OFFSET);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		/* Optionally, set the DUMPCTRL bit to 1 if the host
427*4882a593Smuzhiyun 		 * keeps sending active I/Os while capturing the non-fatal
428*4882a593Smuzhiyun 		 * debug data. Otherwise, leave this bit set to zero
429*4882a593Smuzhiyun 		 */
430*4882a593Smuzhiyun 		pm8001_mw32(nonfatal_table_address,
431*4882a593Smuzhiyun 		MPI_FATAL_EDUMP_TABLE_HANDSHAKE, MPI_FATAL_EDUMP_HANDSHAKE_RDY);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		/*
434*4882a593Smuzhiyun 		 * Step 2: Clear Accumulative Length of Debug Data Transferred
435*4882a593Smuzhiyun 		 * [ACCDDLEN] field in the MPI Fatal and Non-Fatal Error Dump
436*4882a593Smuzhiyun 		 * Capture Table to zero.
437*4882a593Smuzhiyun 		 */
438*4882a593Smuzhiyun 		pm8001_mw32(nonfatal_table_address,
439*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_TABLE_ACCUM_LEN, 0);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		/* initiallize previous accumulated length to 0 */
442*4882a593Smuzhiyun 		pm8001_ha->forensic_preserved_accumulated_transfer = 0;
443*4882a593Smuzhiyun 		pm8001_ha->non_fatal_read_length = 0;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	total_len = pm8001_mr32(nonfatal_table_address,
447*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_TOTAL_LEN);
448*4882a593Smuzhiyun 	/*
449*4882a593Smuzhiyun 	 * Step 3:Clear Fatal/Non-Fatal Debug Data Transfer Status [FDDTSTAT]
450*4882a593Smuzhiyun 	 * field and then request that the SPCv controller transfer the debug
451*4882a593Smuzhiyun 	 * data by setting bit 7 of the Inbound Doorbell Set Register.
452*4882a593Smuzhiyun 	 */
453*4882a593Smuzhiyun 	pm8001_mw32(nonfatal_table_address, MPI_FATAL_EDUMP_TABLE_STATUS, 0);
454*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET,
455*4882a593Smuzhiyun 			SPCv_MSGU_CFG_TABLE_NONFATAL_DUMP);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/*
458*4882a593Smuzhiyun 	 * Step 4.1: Read back the Inbound Doorbell Set Register (by polling for
459*4882a593Smuzhiyun 	 * 2 seconds) until register bit 7 is cleared.
460*4882a593Smuzhiyun 	 * This step only indicates the request is accepted by the controller.
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 	start = jiffies + (2 * HZ); /* 2 sec */
463*4882a593Smuzhiyun 	do {
464*4882a593Smuzhiyun 		reg_val = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET) &
465*4882a593Smuzhiyun 			SPCv_MSGU_CFG_TABLE_NONFATAL_DUMP;
466*4882a593Smuzhiyun 	} while ((reg_val != 0) && time_before(jiffies, start));
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Step 4.2: To check the completion of the transfer, poll the Fatal/Non
469*4882a593Smuzhiyun 	 * Fatal Debug Data Transfer Status [FDDTSTAT] field for 2 seconds in
470*4882a593Smuzhiyun 	 * the MPI Fatal and Non-Fatal Error Dump Capture Table.
471*4882a593Smuzhiyun 	 */
472*4882a593Smuzhiyun 	start = jiffies + (2 * HZ); /* 2 sec */
473*4882a593Smuzhiyun 	do {
474*4882a593Smuzhiyun 		reg_val = pm8001_mr32(nonfatal_table_address,
475*4882a593Smuzhiyun 				MPI_FATAL_EDUMP_TABLE_STATUS);
476*4882a593Smuzhiyun 	} while ((!reg_val) && time_before(jiffies, start));
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if ((reg_val == 0x00) ||
479*4882a593Smuzhiyun 		(reg_val == MPI_FATAL_EDUMP_TABLE_STAT_DMA_FAILED) ||
480*4882a593Smuzhiyun 		(reg_val > MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_DONE)) {
481*4882a593Smuzhiyun 		pm8001_ha->non_fatal_read_length = 0;
482*4882a593Smuzhiyun 		buf_copy += snprintf(buf_copy, PAGE_SIZE, "%08x ", 0xFFFFFFFF);
483*4882a593Smuzhiyun 		pm8001_ha->non_fatal_count = 0;
484*4882a593Smuzhiyun 		return (buf_copy - buf);
485*4882a593Smuzhiyun 	} else if (reg_val ==
486*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_MORE_DATA) {
487*4882a593Smuzhiyun 		buf_copy += snprintf(buf_copy, PAGE_SIZE, "%08x ", 2);
488*4882a593Smuzhiyun 	} else if ((reg_val == MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_DONE) ||
489*4882a593Smuzhiyun 		(pm8001_ha->non_fatal_read_length >= total_len)) {
490*4882a593Smuzhiyun 		pm8001_ha->non_fatal_read_length = 0;
491*4882a593Smuzhiyun 		buf_copy += snprintf(buf_copy, PAGE_SIZE, "%08x ", 4);
492*4882a593Smuzhiyun 		pm8001_ha->non_fatal_count = 0;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	accum_len = pm8001_mr32(nonfatal_table_address,
495*4882a593Smuzhiyun 			MPI_FATAL_EDUMP_TABLE_ACCUM_LEN);
496*4882a593Smuzhiyun 	output_length = accum_len -
497*4882a593Smuzhiyun 		pm8001_ha->forensic_preserved_accumulated_transfer;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	for (index = 0; index < output_length/4; index++)
500*4882a593Smuzhiyun 		buf_copy += snprintf(buf_copy, PAGE_SIZE,
501*4882a593Smuzhiyun 				"%08x ", *(temp+index));
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	pm8001_ha->non_fatal_read_length += output_length;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* store current accumulated length to use in next iteration as
506*4882a593Smuzhiyun 	 * the previous accumulated length
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	pm8001_ha->forensic_preserved_accumulated_transfer = accum_len;
509*4882a593Smuzhiyun 	return (buf_copy - buf);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /**
513*4882a593Smuzhiyun  * read_main_config_table - read the configure table and save it.
514*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
515*4882a593Smuzhiyun  */
read_main_config_table(struct pm8001_hba_info * pm8001_ha)516*4882a593Smuzhiyun static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.signature	=
521*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_SIGNATURE_OFFSET);
522*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.interface_rev =
523*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_INTERFACE_REVISION);
524*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.firmware_rev	=
525*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FW_REVISION);
526*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_out_io	=
527*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_MAX_OUTSTANDING_IO_OFFSET);
528*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_sgl	=
529*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_MAX_SGL_OFFSET);
530*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.ctrl_cap_flag =
531*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_CNTRL_CAP_OFFSET);
532*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.gst_offset	=
533*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_GST_OFFSET);
534*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_queue_offset =
535*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_IBQ_OFFSET);
536*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.outbound_queue_offset =
537*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_OBQ_OFFSET);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* read Error Dump Offset and Length */
540*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset0 =
541*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
542*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length0 =
543*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
544*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset1 =
545*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
546*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length1 =
547*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* read GPIO LED settings from the configuration table */
550*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping =
551*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_GPIO_LED_FLAGS_OFFSET);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* read analog Setting offset from the configuration table */
554*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.analog_setup_table_offset =
555*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.int_vec_table_offset =
558*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_INT_VECTOR_TABLE_OFFSET);
559*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.phy_attr_table_offset =
560*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_SAS_PHY_ATTR_TABLE_OFFSET);
561*4882a593Smuzhiyun 	/* read port recover and reset timeout */
562*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer =
563*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_PORT_RECOVERY_TIMER);
564*4882a593Smuzhiyun 	/* read ILA and inactive firmware version */
565*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.ila_version =
566*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_MPI_ILA_RELEASE_TYPE);
567*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.inc_fw_version =
568*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_MPI_INACTIVE_FW_VERSION);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
571*4882a593Smuzhiyun 		   "Main cfg table: sign:%x interface rev:%x fw_rev:%x\n",
572*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.signature,
573*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.interface_rev,
574*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.firmware_rev);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
577*4882a593Smuzhiyun 		   "table offset: gst:%x iq:%x oq:%x int vec:%x phy attr:%x\n",
578*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.gst_offset,
579*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_queue_offset,
580*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.outbound_queue_offset,
581*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.int_vec_table_offset,
582*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.phy_attr_table_offset);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
585*4882a593Smuzhiyun 		   "Main cfg table; ila rev:%x Inactive fw rev:%x\n",
586*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.ila_version,
587*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl.pm80xx_tbl.inc_fw_version);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /**
591*4882a593Smuzhiyun  * read_general_status_table - read the general status table and save it.
592*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
593*4882a593Smuzhiyun  */
read_general_status_table(struct pm8001_hba_info * pm8001_ha)594*4882a593Smuzhiyun static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->general_stat_tbl_addr;
597*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.gst_len_mpistate	=
598*4882a593Smuzhiyun 			pm8001_mr32(address, GST_GSTLEN_MPIS_OFFSET);
599*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state0	=
600*4882a593Smuzhiyun 			pm8001_mr32(address, GST_IQ_FREEZE_STATE0_OFFSET);
601*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state1	=
602*4882a593Smuzhiyun 			pm8001_mr32(address, GST_IQ_FREEZE_STATE1_OFFSET);
603*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.msgu_tcnt		=
604*4882a593Smuzhiyun 			pm8001_mr32(address, GST_MSGUTCNT_OFFSET);
605*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.iop_tcnt		=
606*4882a593Smuzhiyun 			pm8001_mr32(address, GST_IOPTCNT_OFFSET);
607*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.gpio_input_val	=
608*4882a593Smuzhiyun 			pm8001_mr32(address, GST_GPIO_INPUT_VAL);
609*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[0] =
610*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET0);
611*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[1] =
612*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET1);
613*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[2] =
614*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET2);
615*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[3] =
616*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET3);
617*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[4] =
618*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET4);
619*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[5] =
620*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET5);
621*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[6] =
622*4882a593Smuzhiyun 			pm8001_mr32(address, GST_RERRINFO_OFFSET6);
623*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[7] =
624*4882a593Smuzhiyun 			 pm8001_mr32(address, GST_RERRINFO_OFFSET7);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun /**
627*4882a593Smuzhiyun  * read_phy_attr_table - read the phy attribute table and save it.
628*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
629*4882a593Smuzhiyun  */
read_phy_attr_table(struct pm8001_hba_info * pm8001_ha)630*4882a593Smuzhiyun static void read_phy_attr_table(struct pm8001_hba_info *pm8001_ha)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->pspa_q_tbl_addr;
633*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[0] =
634*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE0_OFFSET);
635*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[1] =
636*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE1_OFFSET);
637*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[2] =
638*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE2_OFFSET);
639*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[3] =
640*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE3_OFFSET);
641*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[4] =
642*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE4_OFFSET);
643*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[5] =
644*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE5_OFFSET);
645*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[6] =
646*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE6_OFFSET);
647*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[7] =
648*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE7_OFFSET);
649*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[8] =
650*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE8_OFFSET);
651*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[9] =
652*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE9_OFFSET);
653*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[10] =
654*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE10_OFFSET);
655*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[11] =
656*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE11_OFFSET);
657*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[12] =
658*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE12_OFFSET);
659*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[13] =
660*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE13_OFFSET);
661*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[14] =
662*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE14_OFFSET);
663*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.phystart1_16[15] =
664*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_PHYSTATE15_OFFSET);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[0] =
667*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID0_OFFSET);
668*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[1] =
669*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID1_OFFSET);
670*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[2] =
671*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID2_OFFSET);
672*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[3] =
673*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID3_OFFSET);
674*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[4] =
675*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID4_OFFSET);
676*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[5] =
677*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID5_OFFSET);
678*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[6] =
679*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID6_OFFSET);
680*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[7] =
681*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID7_OFFSET);
682*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[8] =
683*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID8_OFFSET);
684*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[9] =
685*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID9_OFFSET);
686*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[10] =
687*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID10_OFFSET);
688*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[11] =
689*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID11_OFFSET);
690*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[12] =
691*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID12_OFFSET);
692*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[13] =
693*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID13_OFFSET);
694*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[14] =
695*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID14_OFFSET);
696*4882a593Smuzhiyun 	pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[15] =
697*4882a593Smuzhiyun 			pm8001_mr32(address, PSPA_OB_HW_EVENT_PID15_OFFSET);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun /**
702*4882a593Smuzhiyun  * read_inbnd_queue_table - read the inbound queue table and save it.
703*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
704*4882a593Smuzhiyun  */
read_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha)705*4882a593Smuzhiyun static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	int i;
708*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
709*4882a593Smuzhiyun 	for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
710*4882a593Smuzhiyun 		u32 offset = i * 0x20;
711*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
712*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(address,
713*4882a593Smuzhiyun 				(offset + IB_PIPCI_BAR)));
714*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_offset =
715*4882a593Smuzhiyun 			pm8001_mr32(address, (offset + IB_PIPCI_BAR_OFFSET));
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun /**
720*4882a593Smuzhiyun  * read_outbnd_queue_table - read the outbound queue table and save it.
721*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
722*4882a593Smuzhiyun  */
read_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha)723*4882a593Smuzhiyun static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	int i;
726*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
727*4882a593Smuzhiyun 	for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
728*4882a593Smuzhiyun 		u32 offset = i * 0x24;
729*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
730*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(address,
731*4882a593Smuzhiyun 				(offset + OB_CIPCI_BAR)));
732*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_offset =
733*4882a593Smuzhiyun 			pm8001_mr32(address, (offset + OB_CIPCI_BAR_OFFSET));
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /**
738*4882a593Smuzhiyun  * init_default_table_values - init the default table.
739*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
740*4882a593Smuzhiyun  */
init_default_table_values(struct pm8001_hba_info * pm8001_ha)741*4882a593Smuzhiyun static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	int i;
744*4882a593Smuzhiyun 	u32 offsetib, offsetob;
745*4882a593Smuzhiyun 	void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
746*4882a593Smuzhiyun 	void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
747*4882a593Smuzhiyun 	u32 ib_offset = pm8001_ha->ib_offset;
748*4882a593Smuzhiyun 	u32 ob_offset = pm8001_ha->ob_offset;
749*4882a593Smuzhiyun 	u32 ci_offset = pm8001_ha->ci_offset;
750*4882a593Smuzhiyun 	u32 pi_offset = pm8001_ha->pi_offset;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr		=
753*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
754*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr		=
755*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
756*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size		=
757*4882a593Smuzhiyun 							PM8001_EVENT_LOG_SIZE;
758*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity		= 0x01;
759*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr	=
760*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
761*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr	=
762*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
763*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size		=
764*4882a593Smuzhiyun 							PM8001_EVENT_LOG_SIZE;
765*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity	= 0x01;
766*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt		= 0x01;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* Enable higher IQs and OQs, 32 to 63, bit 16 */
769*4882a593Smuzhiyun 	if (pm8001_ha->max_q_num > 32)
770*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt |=
771*4882a593Smuzhiyun 							1 << 16;
772*4882a593Smuzhiyun 	/* Disable end to end CRC checking */
773*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump = (0x1 << 16);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
776*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt	=
777*4882a593Smuzhiyun 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
778*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].upper_base_addr	=
779*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_hi;
780*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].lower_base_addr	=
781*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_lo;
782*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].base_virt		=
783*4882a593Smuzhiyun 		  (u8 *)pm8001_ha->memoryMap.region[ib_offset + i].virt_ptr;
784*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].total_length		=
785*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ib_offset + i].total_len;
786*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr	=
787*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_hi;
788*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr	=
789*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_lo;
790*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_virt		=
791*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].virt_ptr;
792*4882a593Smuzhiyun 		offsetib = i * 0x20;
793*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar		=
794*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(addressib,
795*4882a593Smuzhiyun 				(offsetib + 0x14)));
796*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_offset		=
797*4882a593Smuzhiyun 			pm8001_mr32(addressib, (offsetib + 0x18));
798*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].producer_idx		= 0;
799*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].consumer_index	= 0;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEV,
802*4882a593Smuzhiyun 			   "IQ %d pi_bar 0x%x pi_offset 0x%x\n", i,
803*4882a593Smuzhiyun 			   pm8001_ha->inbnd_q_tbl[i].pi_pci_bar,
804*4882a593Smuzhiyun 			   pm8001_ha->inbnd_q_tbl[i].pi_offset);
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
807*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].element_size_cnt	=
808*4882a593Smuzhiyun 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
809*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].upper_base_addr	=
810*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_hi;
811*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].lower_base_addr	=
812*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_lo;
813*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].base_virt		=
814*4882a593Smuzhiyun 		  (u8 *)pm8001_ha->memoryMap.region[ob_offset + i].virt_ptr;
815*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].total_length		=
816*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].total_len;
817*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr	=
818*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_hi;
819*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr	=
820*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_lo;
821*4882a593Smuzhiyun 		/* interrupt vector based on oq */
822*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay = (i << 24);
823*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_virt		=
824*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].virt_ptr;
825*4882a593Smuzhiyun 		offsetob = i * 0x24;
826*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar		=
827*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(addressob,
828*4882a593Smuzhiyun 			offsetob + 0x14));
829*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_offset		=
830*4882a593Smuzhiyun 			pm8001_mr32(addressob, (offsetob + 0x18));
831*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].consumer_idx		= 0;
832*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].producer_index	= 0;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEV,
835*4882a593Smuzhiyun 			   "OQ %d ci_bar 0x%x ci_offset 0x%x\n", i,
836*4882a593Smuzhiyun 			   pm8001_ha->outbnd_q_tbl[i].ci_pci_bar,
837*4882a593Smuzhiyun 			   pm8001_ha->outbnd_q_tbl[i].ci_offset);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun /**
842*4882a593Smuzhiyun  * update_main_config_table - update the main default table to the HBA.
843*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
844*4882a593Smuzhiyun  */
update_main_config_table(struct pm8001_hba_info * pm8001_ha)845*4882a593Smuzhiyun static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
848*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_IQNPPD_HPPD_OFFSET,
849*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_q_nppd_hppd);
850*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_HI,
851*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr);
852*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_LO,
853*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr);
854*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_EVENT_LOG_BUFF_SIZE,
855*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size);
856*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_EVENT_LOG_OPTION,
857*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity);
858*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_HI,
859*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr);
860*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_LO,
861*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr);
862*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PCS_EVENT_LOG_BUFF_SIZE,
863*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size);
864*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PCS_EVENT_LOG_OPTION,
865*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity);
866*4882a593Smuzhiyun 	/* Update Fatal error interrupt vector */
867*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt |=
868*4882a593Smuzhiyun 					((pm8001_ha->max_q_num - 1) << 8);
869*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_FATAL_ERROR_INTERRUPT,
870*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt);
871*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
872*4882a593Smuzhiyun 		   "Updated Fatal error interrupt vector 0x%x\n",
873*4882a593Smuzhiyun 		   pm8001_mr32(address, MAIN_FATAL_ERROR_INTERRUPT));
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_EVENT_CRC_CHECK,
876*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* SPCv specific */
879*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping &= 0xCFFFFFFF;
880*4882a593Smuzhiyun 	/* Set GPIOLED to 0x2 for LED indicator */
881*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping |= 0x20000000;
882*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_GPIO_LED_FLAGS_OFFSET,
883*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping);
884*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
885*4882a593Smuzhiyun 		   "Programming DW 0x21 in main cfg table with 0x%x\n",
886*4882a593Smuzhiyun 		   pm8001_mr32(address, MAIN_GPIO_LED_FLAGS_OFFSET));
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PORT_RECOVERY_TIMER,
889*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer);
890*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_INT_REASSERTION_DELAY,
891*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.interrupt_reassertion_delay);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer &= 0xffff0000;
894*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer |=
895*4882a593Smuzhiyun 							PORT_RECOVERY_TIMEOUT;
896*4882a593Smuzhiyun 	if (pm8001_ha->chip_id == chip_8006) {
897*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer &=
898*4882a593Smuzhiyun 					0x0000ffff;
899*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer |=
900*4882a593Smuzhiyun 					CHIP_8006_PORT_RECOVERY_TIMEOUT;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 	pm8001_mw32(address, MAIN_PORT_RECOVERY_TIMER,
903*4882a593Smuzhiyun 			pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /**
907*4882a593Smuzhiyun  * update_inbnd_queue_table - update the inbound queue table to the HBA.
908*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
909*4882a593Smuzhiyun  * @number: entry in the queue
910*4882a593Smuzhiyun  */
update_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)911*4882a593Smuzhiyun static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
912*4882a593Smuzhiyun 					 int number)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
915*4882a593Smuzhiyun 	u16 offset = number * 0x20;
916*4882a593Smuzhiyun 	pm8001_mw32(address, offset + IB_PROPERITY_OFFSET,
917*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
918*4882a593Smuzhiyun 	pm8001_mw32(address, offset + IB_BASE_ADDR_HI_OFFSET,
919*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
920*4882a593Smuzhiyun 	pm8001_mw32(address, offset + IB_BASE_ADDR_LO_OFFSET,
921*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
922*4882a593Smuzhiyun 	pm8001_mw32(address, offset + IB_CI_BASE_ADDR_HI_OFFSET,
923*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
924*4882a593Smuzhiyun 	pm8001_mw32(address, offset + IB_CI_BASE_ADDR_LO_OFFSET,
925*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
928*4882a593Smuzhiyun 		   "IQ %d: Element pri size 0x%x\n",
929*4882a593Smuzhiyun 		   number,
930*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
933*4882a593Smuzhiyun 		   "IQ upr base addr 0x%x IQ lwr base addr 0x%x\n",
934*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl[number].upper_base_addr,
935*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
938*4882a593Smuzhiyun 		   "CI upper base addr 0x%x CI lower base addr 0x%x\n",
939*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr,
940*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /**
944*4882a593Smuzhiyun  * update_outbnd_queue_table - update the outbound queue table to the HBA.
945*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
946*4882a593Smuzhiyun  * @number: entry in the queue
947*4882a593Smuzhiyun  */
update_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)948*4882a593Smuzhiyun static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
949*4882a593Smuzhiyun 						 int number)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
952*4882a593Smuzhiyun 	u16 offset = number * 0x24;
953*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_PROPERITY_OFFSET,
954*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
955*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_BASE_ADDR_HI_OFFSET,
956*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
957*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_BASE_ADDR_LO_OFFSET,
958*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
959*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_PI_BASE_ADDR_HI_OFFSET,
960*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
961*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_PI_BASE_ADDR_LO_OFFSET,
962*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
963*4882a593Smuzhiyun 	pm8001_mw32(address, offset + OB_INTERRUPT_COALES_OFFSET,
964*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
967*4882a593Smuzhiyun 		   "OQ %d: Element pri size 0x%x\n",
968*4882a593Smuzhiyun 		   number,
969*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
972*4882a593Smuzhiyun 		   "OQ upr base addr 0x%x OQ lwr base addr 0x%x\n",
973*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl[number].upper_base_addr,
974*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
977*4882a593Smuzhiyun 		   "PI upper base addr 0x%x PI lower base addr 0x%x\n",
978*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr,
979*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun /**
983*4882a593Smuzhiyun  * mpi_init_check - check firmware initialization status.
984*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
985*4882a593Smuzhiyun  */
mpi_init_check(struct pm8001_hba_info * pm8001_ha)986*4882a593Smuzhiyun static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	u32 max_wait_count;
989*4882a593Smuzhiyun 	u32 value;
990*4882a593Smuzhiyun 	u32 gst_len_mpistate;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
993*4882a593Smuzhiyun 	table is updated */
994*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_UPDATE);
995*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
996*4882a593Smuzhiyun 	if (IS_SPCV_12G(pm8001_ha->pdev)) {
997*4882a593Smuzhiyun 		max_wait_count = SPCV_DOORBELL_CLEAR_TIMEOUT;
998*4882a593Smuzhiyun 	} else {
999*4882a593Smuzhiyun 		max_wait_count = SPC_DOORBELL_CLEAR_TIMEOUT;
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 	do {
1002*4882a593Smuzhiyun 		udelay(1);
1003*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
1004*4882a593Smuzhiyun 		value &= SPCv_MSGU_CFG_TABLE_UPDATE;
1005*4882a593Smuzhiyun 	} while ((value != 0) && (--max_wait_count));
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (!max_wait_count) {
1008*4882a593Smuzhiyun 		/* additional check */
1009*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
1010*4882a593Smuzhiyun 			   "Inb doorbell clear not toggled[value:%x]\n",
1011*4882a593Smuzhiyun 			   value);
1012*4882a593Smuzhiyun 		return -EBUSY;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 	/* check the MPI-State for initialization upto 100ms*/
1015*4882a593Smuzhiyun 	max_wait_count = 100 * 1000;/* 100 msec */
1016*4882a593Smuzhiyun 	do {
1017*4882a593Smuzhiyun 		udelay(1);
1018*4882a593Smuzhiyun 		gst_len_mpistate =
1019*4882a593Smuzhiyun 			pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
1020*4882a593Smuzhiyun 					GST_GSTLEN_MPIS_OFFSET);
1021*4882a593Smuzhiyun 	} while ((GST_MPI_STATE_INIT !=
1022*4882a593Smuzhiyun 		(gst_len_mpistate & GST_MPI_STATE_MASK)) && (--max_wait_count));
1023*4882a593Smuzhiyun 	if (!max_wait_count)
1024*4882a593Smuzhiyun 		return -EBUSY;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* check MPI Initialization error */
1027*4882a593Smuzhiyun 	gst_len_mpistate = gst_len_mpistate >> 16;
1028*4882a593Smuzhiyun 	if (0x0000 != gst_len_mpistate)
1029*4882a593Smuzhiyun 		return -EBUSY;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/*
1032*4882a593Smuzhiyun 	 *  As per controller datasheet, after successful MPI
1033*4882a593Smuzhiyun 	 *  initialization minimum 500ms delay is required before
1034*4882a593Smuzhiyun 	 *  issuing commands.
1035*4882a593Smuzhiyun 	 */
1036*4882a593Smuzhiyun 	msleep(500);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /**
1042*4882a593Smuzhiyun  * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
1043*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1044*4882a593Smuzhiyun  */
check_fw_ready(struct pm8001_hba_info * pm8001_ha)1045*4882a593Smuzhiyun static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	u32 value;
1048*4882a593Smuzhiyun 	u32 max_wait_count;
1049*4882a593Smuzhiyun 	u32 max_wait_time;
1050*4882a593Smuzhiyun 	int ret = 0;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/* reset / PCIe ready */
1053*4882a593Smuzhiyun 	max_wait_time = max_wait_count = 100 * 1000;	/* 100 milli sec */
1054*4882a593Smuzhiyun 	do {
1055*4882a593Smuzhiyun 		udelay(1);
1056*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1057*4882a593Smuzhiyun 	} while ((value == 0xFFFFFFFF) && (--max_wait_count));
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	/* check ila status */
1060*4882a593Smuzhiyun 	max_wait_time = max_wait_count = 1000 * 1000;	/* 1000 milli sec */
1061*4882a593Smuzhiyun 	do {
1062*4882a593Smuzhiyun 		udelay(1);
1063*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1064*4882a593Smuzhiyun 	} while (((value & SCRATCH_PAD_ILA_READY) !=
1065*4882a593Smuzhiyun 			SCRATCH_PAD_ILA_READY) && (--max_wait_count));
1066*4882a593Smuzhiyun 	if (!max_wait_count)
1067*4882a593Smuzhiyun 		ret = -1;
1068*4882a593Smuzhiyun 	else {
1069*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
1070*4882a593Smuzhiyun 			   " ila ready status in %d millisec\n",
1071*4882a593Smuzhiyun 			   (max_wait_time - max_wait_count));
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* check RAAE status */
1075*4882a593Smuzhiyun 	max_wait_time = max_wait_count = 1800 * 1000;	/* 1800 milli sec */
1076*4882a593Smuzhiyun 	do {
1077*4882a593Smuzhiyun 		udelay(1);
1078*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1079*4882a593Smuzhiyun 	} while (((value & SCRATCH_PAD_RAAE_READY) !=
1080*4882a593Smuzhiyun 				SCRATCH_PAD_RAAE_READY) && (--max_wait_count));
1081*4882a593Smuzhiyun 	if (!max_wait_count)
1082*4882a593Smuzhiyun 		ret = -1;
1083*4882a593Smuzhiyun 	else {
1084*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
1085*4882a593Smuzhiyun 			   " raae ready status in %d millisec\n",
1086*4882a593Smuzhiyun 			   (max_wait_time - max_wait_count));
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/* check iop0 status */
1090*4882a593Smuzhiyun 	max_wait_time = max_wait_count = 600 * 1000;	/* 600 milli sec */
1091*4882a593Smuzhiyun 	do {
1092*4882a593Smuzhiyun 		udelay(1);
1093*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1094*4882a593Smuzhiyun 	} while (((value & SCRATCH_PAD_IOP0_READY) != SCRATCH_PAD_IOP0_READY) &&
1095*4882a593Smuzhiyun 			(--max_wait_count));
1096*4882a593Smuzhiyun 	if (!max_wait_count)
1097*4882a593Smuzhiyun 		ret = -1;
1098*4882a593Smuzhiyun 	else {
1099*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
1100*4882a593Smuzhiyun 			   " iop0 ready status in %d millisec\n",
1101*4882a593Smuzhiyun 			   (max_wait_time - max_wait_count));
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* check iop1 status only for 16 port controllers */
1105*4882a593Smuzhiyun 	if ((pm8001_ha->chip_id != chip_8008) &&
1106*4882a593Smuzhiyun 			(pm8001_ha->chip_id != chip_8009)) {
1107*4882a593Smuzhiyun 		/* 200 milli sec */
1108*4882a593Smuzhiyun 		max_wait_time = max_wait_count = 200 * 1000;
1109*4882a593Smuzhiyun 		do {
1110*4882a593Smuzhiyun 			udelay(1);
1111*4882a593Smuzhiyun 			value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1112*4882a593Smuzhiyun 		} while (((value & SCRATCH_PAD_IOP1_READY) !=
1113*4882a593Smuzhiyun 				SCRATCH_PAD_IOP1_READY) && (--max_wait_count));
1114*4882a593Smuzhiyun 		if (!max_wait_count)
1115*4882a593Smuzhiyun 			ret = -1;
1116*4882a593Smuzhiyun 		else {
1117*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
1118*4882a593Smuzhiyun 				   "iop1 ready status in %d millisec\n",
1119*4882a593Smuzhiyun 				   (max_wait_time - max_wait_count));
1120*4882a593Smuzhiyun 		}
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return ret;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
init_pci_device_addresses(struct pm8001_hba_info * pm8001_ha)1126*4882a593Smuzhiyun static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	void __iomem *base_addr;
1129*4882a593Smuzhiyun 	u32	value;
1130*4882a593Smuzhiyun 	u32	offset;
1131*4882a593Smuzhiyun 	u32	pcibar;
1132*4882a593Smuzhiyun 	u32	pcilogic;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
1135*4882a593Smuzhiyun 	offset = value & 0x03FFFFFF; /* scratch pad 0 TBL address */
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV, "Scratchpad 0 Offset: 0x%x value 0x%x\n",
1138*4882a593Smuzhiyun 		   offset, value);
1139*4882a593Smuzhiyun 	pcilogic = (value & 0xFC000000) >> 26;
1140*4882a593Smuzhiyun 	pcibar = get_pci_bar_index(pcilogic);
1141*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "Scratchpad 0 PCI BAR: %d\n", pcibar);
1142*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl_addr = base_addr =
1143*4882a593Smuzhiyun 		pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
1144*4882a593Smuzhiyun 	pm8001_ha->general_stat_tbl_addr =
1145*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x18) &
1146*4882a593Smuzhiyun 					0xFFFFFF);
1147*4882a593Smuzhiyun 	pm8001_ha->inbnd_q_tbl_addr =
1148*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C) &
1149*4882a593Smuzhiyun 					0xFFFFFF);
1150*4882a593Smuzhiyun 	pm8001_ha->outbnd_q_tbl_addr =
1151*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x20) &
1152*4882a593Smuzhiyun 					0xFFFFFF);
1153*4882a593Smuzhiyun 	pm8001_ha->ivt_tbl_addr =
1154*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C) &
1155*4882a593Smuzhiyun 					0xFFFFFF);
1156*4882a593Smuzhiyun 	pm8001_ha->pspa_q_tbl_addr =
1157*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x90) &
1158*4882a593Smuzhiyun 					0xFFFFFF);
1159*4882a593Smuzhiyun 	pm8001_ha->fatal_tbl_addr =
1160*4882a593Smuzhiyun 		base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0xA0) &
1161*4882a593Smuzhiyun 					0xFFFFFF);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "GST OFFSET 0x%x\n",
1164*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, pcibar, offset + 0x18));
1165*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "INBND OFFSET 0x%x\n",
1166*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C));
1167*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "OBND OFFSET 0x%x\n",
1168*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, pcibar, offset + 0x20));
1169*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "IVT OFFSET 0x%x\n",
1170*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C));
1171*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PSPA OFFSET 0x%x\n",
1172*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, pcibar, offset + 0x90));
1173*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "addr - main cfg %p general status %p\n",
1174*4882a593Smuzhiyun 		   pm8001_ha->main_cfg_tbl_addr,
1175*4882a593Smuzhiyun 		   pm8001_ha->general_stat_tbl_addr);
1176*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "addr - inbnd %p obnd %p\n",
1177*4882a593Smuzhiyun 		   pm8001_ha->inbnd_q_tbl_addr,
1178*4882a593Smuzhiyun 		   pm8001_ha->outbnd_q_tbl_addr);
1179*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "addr - pspa %p ivt %p\n",
1180*4882a593Smuzhiyun 		   pm8001_ha->pspa_q_tbl_addr,
1181*4882a593Smuzhiyun 		   pm8001_ha->ivt_tbl_addr);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /**
1185*4882a593Smuzhiyun  * pm80xx_set_thermal_config - support the thermal configuration
1186*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
1187*4882a593Smuzhiyun  */
1188*4882a593Smuzhiyun int
pm80xx_set_thermal_config(struct pm8001_hba_info * pm8001_ha)1189*4882a593Smuzhiyun pm80xx_set_thermal_config(struct pm8001_hba_info *pm8001_ha)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct set_ctrl_cfg_req payload;
1192*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1193*4882a593Smuzhiyun 	int rc;
1194*4882a593Smuzhiyun 	u32 tag;
1195*4882a593Smuzhiyun 	u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
1196*4882a593Smuzhiyun 	u32 page_code;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
1199*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
1200*4882a593Smuzhiyun 	if (rc)
1201*4882a593Smuzhiyun 		return -1;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1204*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (IS_SPCV_12G(pm8001_ha->pdev))
1207*4882a593Smuzhiyun 		page_code = THERMAL_PAGE_CODE_7H;
1208*4882a593Smuzhiyun 	else
1209*4882a593Smuzhiyun 		page_code = THERMAL_PAGE_CODE_8H;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	payload.cfg_pg[0] =
1212*4882a593Smuzhiyun 		cpu_to_le32((THERMAL_LOG_ENABLE << 9) |
1213*4882a593Smuzhiyun 			    (THERMAL_ENABLE << 8) | page_code);
1214*4882a593Smuzhiyun 	payload.cfg_pg[1] =
1215*4882a593Smuzhiyun 		cpu_to_le32((LTEMPHIL << 24) | (RTEMPHIL << 8));
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
1218*4882a593Smuzhiyun 		   "Setting up thermal config. cfg_pg 0 0x%x cfg_pg 1 0x%x\n",
1219*4882a593Smuzhiyun 		   payload.cfg_pg[0], payload.cfg_pg[1]);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
1222*4882a593Smuzhiyun 			sizeof(payload), 0);
1223*4882a593Smuzhiyun 	if (rc)
1224*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
1225*4882a593Smuzhiyun 	return rc;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun /**
1230*4882a593Smuzhiyun * pm80xx_set_sas_protocol_timer_config - support the SAS Protocol
1231*4882a593Smuzhiyun * Timer configuration page
1232*4882a593Smuzhiyun * @pm8001_ha: our hba card information.
1233*4882a593Smuzhiyun */
1234*4882a593Smuzhiyun static int
pm80xx_set_sas_protocol_timer_config(struct pm8001_hba_info * pm8001_ha)1235*4882a593Smuzhiyun pm80xx_set_sas_protocol_timer_config(struct pm8001_hba_info *pm8001_ha)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct set_ctrl_cfg_req payload;
1238*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1239*4882a593Smuzhiyun 	SASProtocolTimerConfig_t SASConfigPage;
1240*4882a593Smuzhiyun 	int rc;
1241*4882a593Smuzhiyun 	u32 tag;
1242*4882a593Smuzhiyun 	u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
1245*4882a593Smuzhiyun 	memset(&SASConfigPage, 0, sizeof(SASProtocolTimerConfig_t));
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if (rc)
1250*4882a593Smuzhiyun 		return -1;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1253*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	SASConfigPage.pageCode = cpu_to_le32(SAS_PROTOCOL_TIMER_CONFIG_PAGE);
1256*4882a593Smuzhiyun 	SASConfigPage.MST_MSI = cpu_to_le32(3 << 15);
1257*4882a593Smuzhiyun 	SASConfigPage.STP_SSP_MCT_TMO =
1258*4882a593Smuzhiyun 		cpu_to_le32((STP_MCT_TMO << 16) | SSP_MCT_TMO);
1259*4882a593Smuzhiyun 	SASConfigPage.STP_FRM_TMO =
1260*4882a593Smuzhiyun 		cpu_to_le32((SAS_MAX_OPEN_TIME << 24) |
1261*4882a593Smuzhiyun 			    (SMP_MAX_CONN_TIMER << 16) | STP_FRM_TIMER);
1262*4882a593Smuzhiyun 	SASConfigPage.STP_IDLE_TMO = cpu_to_le32(STP_IDLE_TIME);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	SASConfigPage.OPNRJT_RTRY_INTVL =
1265*4882a593Smuzhiyun 		cpu_to_le32((SAS_MFD << 16) | SAS_OPNRJT_RTRY_INTVL);
1266*4882a593Smuzhiyun 	SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO =
1267*4882a593Smuzhiyun 		cpu_to_le32((SAS_DOPNRJT_RTRY_TMO << 16) | SAS_COPNRJT_RTRY_TMO);
1268*4882a593Smuzhiyun 	SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR =
1269*4882a593Smuzhiyun 		cpu_to_le32((SAS_DOPNRJT_RTRY_THR << 16) | SAS_COPNRJT_RTRY_THR);
1270*4882a593Smuzhiyun 	SASConfigPage.MAX_AIP = cpu_to_le32(SAS_MAX_AIP);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.pageCode 0x%08x\n",
1273*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.pageCode));
1274*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.MST_MSI  0x%08x\n",
1275*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.MST_MSI));
1276*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.STP_SSP_MCT_TMO  0x%08x\n",
1277*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.STP_SSP_MCT_TMO));
1278*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.STP_FRM_TMO  0x%08x\n",
1279*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.STP_FRM_TMO));
1280*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.STP_IDLE_TMO  0x%08x\n",
1281*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.STP_IDLE_TMO));
1282*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.OPNRJT_RTRY_INTVL  0x%08x\n",
1283*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.OPNRJT_RTRY_INTVL));
1284*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO  0x%08x\n",
1285*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO));
1286*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR  0x%08x\n",
1287*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR));
1288*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SASConfigPage.MAX_AIP  0x%08x\n",
1289*4882a593Smuzhiyun 		   le32_to_cpu(SASConfigPage.MAX_AIP));
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	memcpy(&payload.cfg_pg, &SASConfigPage,
1292*4882a593Smuzhiyun 			 sizeof(SASProtocolTimerConfig_t));
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
1295*4882a593Smuzhiyun 			sizeof(payload), 0);
1296*4882a593Smuzhiyun 	if (rc)
1297*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	return rc;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun /**
1303*4882a593Smuzhiyun  * pm80xx_get_encrypt_info - Check for encryption
1304*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
1305*4882a593Smuzhiyun  */
1306*4882a593Smuzhiyun static int
pm80xx_get_encrypt_info(struct pm8001_hba_info * pm8001_ha)1307*4882a593Smuzhiyun pm80xx_get_encrypt_info(struct pm8001_hba_info *pm8001_ha)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	u32 scratch3_value;
1310*4882a593Smuzhiyun 	int ret = -1;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* Read encryption status from SCRATCH PAD 3 */
1313*4882a593Smuzhiyun 	scratch3_value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
1316*4882a593Smuzhiyun 					SCRATCH_PAD3_ENC_READY) {
1317*4882a593Smuzhiyun 		if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
1318*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
1319*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1320*4882a593Smuzhiyun 						SCRATCH_PAD3_SMF_ENABLED)
1321*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
1322*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1323*4882a593Smuzhiyun 						SCRATCH_PAD3_SMA_ENABLED)
1324*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
1325*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1326*4882a593Smuzhiyun 						SCRATCH_PAD3_SMB_ENABLED)
1327*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
1328*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.status = 0;
1329*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT,
1330*4882a593Smuzhiyun 			   "Encryption: SCRATCH_PAD3_ENC_READY 0x%08X.Cipher mode 0x%x Sec mode 0x%x status 0x%x\n",
1331*4882a593Smuzhiyun 			   scratch3_value,
1332*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.cipher_mode,
1333*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.sec_mode,
1334*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.status);
1335*4882a593Smuzhiyun 		ret = 0;
1336*4882a593Smuzhiyun 	} else if ((scratch3_value & SCRATCH_PAD3_ENC_READY) ==
1337*4882a593Smuzhiyun 					SCRATCH_PAD3_ENC_DISABLED) {
1338*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT,
1339*4882a593Smuzhiyun 			   "Encryption: SCRATCH_PAD3_ENC_DISABLED 0x%08X\n",
1340*4882a593Smuzhiyun 			   scratch3_value);
1341*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.status = 0xFFFFFFFF;
1342*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.cipher_mode = 0;
1343*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.sec_mode = 0;
1344*4882a593Smuzhiyun 		ret = 0;
1345*4882a593Smuzhiyun 	} else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
1346*4882a593Smuzhiyun 				SCRATCH_PAD3_ENC_DIS_ERR) {
1347*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.status =
1348*4882a593Smuzhiyun 			(scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
1349*4882a593Smuzhiyun 		if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
1350*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
1351*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1352*4882a593Smuzhiyun 					SCRATCH_PAD3_SMF_ENABLED)
1353*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
1354*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1355*4882a593Smuzhiyun 					SCRATCH_PAD3_SMA_ENABLED)
1356*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
1357*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1358*4882a593Smuzhiyun 					SCRATCH_PAD3_SMB_ENABLED)
1359*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
1360*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT,
1361*4882a593Smuzhiyun 			   "Encryption: SCRATCH_PAD3_DIS_ERR 0x%08X.Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
1362*4882a593Smuzhiyun 			   scratch3_value,
1363*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.cipher_mode,
1364*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.sec_mode,
1365*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.status);
1366*4882a593Smuzhiyun 	} else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
1367*4882a593Smuzhiyun 				 SCRATCH_PAD3_ENC_ENA_ERR) {
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		pm8001_ha->encrypt_info.status =
1370*4882a593Smuzhiyun 			(scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
1371*4882a593Smuzhiyun 		if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
1372*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
1373*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1374*4882a593Smuzhiyun 					SCRATCH_PAD3_SMF_ENABLED)
1375*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
1376*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1377*4882a593Smuzhiyun 					SCRATCH_PAD3_SMA_ENABLED)
1378*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
1379*4882a593Smuzhiyun 		if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
1380*4882a593Smuzhiyun 					SCRATCH_PAD3_SMB_ENABLED)
1381*4882a593Smuzhiyun 			pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT,
1384*4882a593Smuzhiyun 			   "Encryption: SCRATCH_PAD3_ENA_ERR 0x%08X.Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
1385*4882a593Smuzhiyun 			   scratch3_value,
1386*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.cipher_mode,
1387*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.sec_mode,
1388*4882a593Smuzhiyun 			   pm8001_ha->encrypt_info.status);
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 	return ret;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun /**
1394*4882a593Smuzhiyun  * pm80xx_encrypt_update - update flash with encryption informtion
1395*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
1396*4882a593Smuzhiyun  */
pm80xx_encrypt_update(struct pm8001_hba_info * pm8001_ha)1397*4882a593Smuzhiyun static int pm80xx_encrypt_update(struct pm8001_hba_info *pm8001_ha)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct kek_mgmt_req payload;
1400*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1401*4882a593Smuzhiyun 	int rc;
1402*4882a593Smuzhiyun 	u32 tag;
1403*4882a593Smuzhiyun 	u32 opc = OPC_INB_KEK_MANAGEMENT;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(struct kek_mgmt_req));
1406*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
1407*4882a593Smuzhiyun 	if (rc)
1408*4882a593Smuzhiyun 		return -1;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1411*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
1412*4882a593Smuzhiyun 	/* Currently only one key is used. New KEK index is 1.
1413*4882a593Smuzhiyun 	 * Current KEK index is 1. Store KEK to NVRAM is 1.
1414*4882a593Smuzhiyun 	 */
1415*4882a593Smuzhiyun 	payload.new_curidx_ksop =
1416*4882a593Smuzhiyun 		cpu_to_le32(((1 << 24) | (1 << 16) | (1 << 8) |
1417*4882a593Smuzhiyun 			     KEK_MGMT_SUBOP_KEYCARDUPDATE));
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
1420*4882a593Smuzhiyun 		   "Saving Encryption info to flash. payload 0x%x\n",
1421*4882a593Smuzhiyun 		   le32_to_cpu(payload.new_curidx_ksop));
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
1424*4882a593Smuzhiyun 			sizeof(payload), 0);
1425*4882a593Smuzhiyun 	if (rc)
1426*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	return rc;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun /**
1432*4882a593Smuzhiyun  * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
1433*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1434*4882a593Smuzhiyun  */
pm80xx_chip_init(struct pm8001_hba_info * pm8001_ha)1435*4882a593Smuzhiyun static int pm80xx_chip_init(struct pm8001_hba_info *pm8001_ha)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	int ret;
1438*4882a593Smuzhiyun 	u8 i = 0;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* check the firmware status */
1441*4882a593Smuzhiyun 	if (-1 == check_fw_ready(pm8001_ha)) {
1442*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Firmware is not ready!\n");
1443*4882a593Smuzhiyun 		return -EBUSY;
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	/* Initialize the controller fatal error flag */
1447*4882a593Smuzhiyun 	pm8001_ha->controller_fatal_error = false;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	/* Initialize pci space address eg: mpi offset */
1450*4882a593Smuzhiyun 	init_pci_device_addresses(pm8001_ha);
1451*4882a593Smuzhiyun 	init_default_table_values(pm8001_ha);
1452*4882a593Smuzhiyun 	read_main_config_table(pm8001_ha);
1453*4882a593Smuzhiyun 	read_general_status_table(pm8001_ha);
1454*4882a593Smuzhiyun 	read_inbnd_queue_table(pm8001_ha);
1455*4882a593Smuzhiyun 	read_outbnd_queue_table(pm8001_ha);
1456*4882a593Smuzhiyun 	read_phy_attr_table(pm8001_ha);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	/* update main config table ,inbound table and outbound table */
1459*4882a593Smuzhiyun 	update_main_config_table(pm8001_ha);
1460*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
1461*4882a593Smuzhiyun 		update_inbnd_queue_table(pm8001_ha, i);
1462*4882a593Smuzhiyun 		update_outbnd_queue_table(pm8001_ha, i);
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun 	/* notify firmware update finished and check initialization status */
1465*4882a593Smuzhiyun 	if (0 == mpi_init_check(pm8001_ha)) {
1466*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "MPI initialize successful!\n");
1467*4882a593Smuzhiyun 	} else
1468*4882a593Smuzhiyun 		return -EBUSY;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	/* send SAS protocol timer configuration page to FW */
1471*4882a593Smuzhiyun 	ret = pm80xx_set_sas_protocol_timer_config(pm8001_ha);
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/* Check for encryption */
1474*4882a593Smuzhiyun 	if (pm8001_ha->chip->encrypt) {
1475*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "Checking for encryption\n");
1476*4882a593Smuzhiyun 		ret = pm80xx_get_encrypt_info(pm8001_ha);
1477*4882a593Smuzhiyun 		if (ret == -1) {
1478*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, INIT, "Encryption error !!\n");
1479*4882a593Smuzhiyun 			if (pm8001_ha->encrypt_info.status == 0x81) {
1480*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, INIT,
1481*4882a593Smuzhiyun 					   "Encryption enabled with error.Saving encryption key to flash\n");
1482*4882a593Smuzhiyun 				pm80xx_encrypt_update(pm8001_ha);
1483*4882a593Smuzhiyun 			}
1484*4882a593Smuzhiyun 		}
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun 	return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
mpi_uninit_check(struct pm8001_hba_info * pm8001_ha)1489*4882a593Smuzhiyun static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	u32 max_wait_count;
1492*4882a593Smuzhiyun 	u32 value;
1493*4882a593Smuzhiyun 	u32 gst_len_mpistate;
1494*4882a593Smuzhiyun 	init_pci_device_addresses(pm8001_ha);
1495*4882a593Smuzhiyun 	/* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
1496*4882a593Smuzhiyun 	table is stop */
1497*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_RESET);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
1500*4882a593Smuzhiyun 	if (IS_SPCV_12G(pm8001_ha->pdev)) {
1501*4882a593Smuzhiyun 		max_wait_count = 30 * 1000 * 1000; /* 30 sec */
1502*4882a593Smuzhiyun 	} else {
1503*4882a593Smuzhiyun 		max_wait_count = 15 * 1000 * 1000; /* 15 sec */
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 	do {
1506*4882a593Smuzhiyun 		udelay(1);
1507*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
1508*4882a593Smuzhiyun 		value &= SPCv_MSGU_CFG_TABLE_RESET;
1509*4882a593Smuzhiyun 	} while ((value != 0) && (--max_wait_count));
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (!max_wait_count) {
1512*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:IBDB value/=%x\n", value);
1513*4882a593Smuzhiyun 		return -1;
1514*4882a593Smuzhiyun 	}
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/* check the MPI-State for termination in progress */
1517*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
1518*4882a593Smuzhiyun 	max_wait_count = 2 * 1000 * 1000;	/* 2 sec for spcv/ve */
1519*4882a593Smuzhiyun 	do {
1520*4882a593Smuzhiyun 		udelay(1);
1521*4882a593Smuzhiyun 		gst_len_mpistate =
1522*4882a593Smuzhiyun 			pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
1523*4882a593Smuzhiyun 			GST_GSTLEN_MPIS_OFFSET);
1524*4882a593Smuzhiyun 		if (GST_MPI_STATE_UNINIT ==
1525*4882a593Smuzhiyun 			(gst_len_mpistate & GST_MPI_STATE_MASK))
1526*4882a593Smuzhiyun 			break;
1527*4882a593Smuzhiyun 	} while (--max_wait_count);
1528*4882a593Smuzhiyun 	if (!max_wait_count) {
1529*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, " TIME OUT MPI State = 0x%x\n",
1530*4882a593Smuzhiyun 			   gst_len_mpistate & GST_MPI_STATE_MASK);
1531*4882a593Smuzhiyun 		return -1;
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun /**
1538*4882a593Smuzhiyun  * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
1539*4882a593Smuzhiyun  * the FW register status to the originated status.
1540*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1541*4882a593Smuzhiyun  */
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun static int
pm80xx_chip_soft_rst(struct pm8001_hba_info * pm8001_ha)1544*4882a593Smuzhiyun pm80xx_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun 	u32 regval;
1547*4882a593Smuzhiyun 	u32 bootloader_state;
1548*4882a593Smuzhiyun 	u32 ibutton0, ibutton1;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Process MPI table uninitialization only if FW is ready */
1551*4882a593Smuzhiyun 	if (!pm8001_ha->controller_fatal_error) {
1552*4882a593Smuzhiyun 		/* Check if MPI is in ready state to reset */
1553*4882a593Smuzhiyun 		if (mpi_uninit_check(pm8001_ha) != 0) {
1554*4882a593Smuzhiyun 			u32 r0 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
1555*4882a593Smuzhiyun 			u32 r1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1556*4882a593Smuzhiyun 			u32 r2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1557*4882a593Smuzhiyun 			u32 r3 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
1558*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
1559*4882a593Smuzhiyun 				   "MPI state is not ready scratch: %x:%x:%x:%x\n",
1560*4882a593Smuzhiyun 				   r0, r1, r2, r3);
1561*4882a593Smuzhiyun 			/* if things aren't ready but the bootloader is ok then
1562*4882a593Smuzhiyun 			 * try the reset anyway.
1563*4882a593Smuzhiyun 			 */
1564*4882a593Smuzhiyun 			if (r1 & SCRATCH_PAD1_BOOTSTATE_MASK)
1565*4882a593Smuzhiyun 				return -1;
1566*4882a593Smuzhiyun 		}
1567*4882a593Smuzhiyun 	}
1568*4882a593Smuzhiyun 	/* checked for reset register normal state; 0x0 */
1569*4882a593Smuzhiyun 	regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
1570*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "reset register before write : 0x%x\n",
1571*4882a593Smuzhiyun 		   regval);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, SPCv_NORMAL_RESET_VALUE);
1574*4882a593Smuzhiyun 	msleep(500);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
1577*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "reset register after write 0x%x\n",
1578*4882a593Smuzhiyun 		   regval);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	if ((regval & SPCv_SOFT_RESET_READ_MASK) ==
1581*4882a593Smuzhiyun 			SPCv_SOFT_RESET_NORMAL_RESET_OCCURED) {
1582*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
1583*4882a593Smuzhiyun 			   " soft reset successful [regval: 0x%x]\n",
1584*4882a593Smuzhiyun 			   regval);
1585*4882a593Smuzhiyun 	} else {
1586*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
1587*4882a593Smuzhiyun 			   " soft reset failed [regval: 0x%x]\n",
1588*4882a593Smuzhiyun 			   regval);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 		/* check bootloader is successfully executed or in HDA mode */
1591*4882a593Smuzhiyun 		bootloader_state =
1592*4882a593Smuzhiyun 			pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1593*4882a593Smuzhiyun 			SCRATCH_PAD1_BOOTSTATE_MASK;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		if (bootloader_state == SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM) {
1596*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
1597*4882a593Smuzhiyun 				   "Bootloader state - HDA mode SEEPROM\n");
1598*4882a593Smuzhiyun 		} else if (bootloader_state ==
1599*4882a593Smuzhiyun 				SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP) {
1600*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
1601*4882a593Smuzhiyun 				   "Bootloader state - HDA mode Bootstrap Pin\n");
1602*4882a593Smuzhiyun 		} else if (bootloader_state ==
1603*4882a593Smuzhiyun 				SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET) {
1604*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
1605*4882a593Smuzhiyun 				   "Bootloader state - HDA mode soft reset\n");
1606*4882a593Smuzhiyun 		} else if (bootloader_state ==
1607*4882a593Smuzhiyun 					SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR) {
1608*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
1609*4882a593Smuzhiyun 				   "Bootloader state-HDA mode critical error\n");
1610*4882a593Smuzhiyun 		}
1611*4882a593Smuzhiyun 		return -EBUSY;
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/* check the firmware status after reset */
1615*4882a593Smuzhiyun 	if (-1 == check_fw_ready(pm8001_ha)) {
1616*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Firmware is not ready!\n");
1617*4882a593Smuzhiyun 		/* check iButton feature support for motherboard controller */
1618*4882a593Smuzhiyun 		if (pm8001_ha->pdev->subsystem_vendor !=
1619*4882a593Smuzhiyun 			PCI_VENDOR_ID_ADAPTEC2 &&
1620*4882a593Smuzhiyun 			pm8001_ha->pdev->subsystem_vendor !=
1621*4882a593Smuzhiyun 			PCI_VENDOR_ID_ATTO &&
1622*4882a593Smuzhiyun 			pm8001_ha->pdev->subsystem_vendor != 0) {
1623*4882a593Smuzhiyun 			ibutton0 = pm8001_cr32(pm8001_ha, 0,
1624*4882a593Smuzhiyun 					MSGU_HOST_SCRATCH_PAD_6);
1625*4882a593Smuzhiyun 			ibutton1 = pm8001_cr32(pm8001_ha, 0,
1626*4882a593Smuzhiyun 					MSGU_HOST_SCRATCH_PAD_7);
1627*4882a593Smuzhiyun 			if (!ibutton0 && !ibutton1) {
1628*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
1629*4882a593Smuzhiyun 					   "iButton Feature is not Available!!!\n");
1630*4882a593Smuzhiyun 				return -EBUSY;
1631*4882a593Smuzhiyun 			}
1632*4882a593Smuzhiyun 			if (ibutton0 == 0xdeadbeef && ibutton1 == 0xdeadbeef) {
1633*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
1634*4882a593Smuzhiyun 					   "CRC Check for iButton Feature Failed!!!\n");
1635*4882a593Smuzhiyun 				return -EBUSY;
1636*4882a593Smuzhiyun 			}
1637*4882a593Smuzhiyun 		}
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SPCv soft reset Complete\n");
1640*4882a593Smuzhiyun 	return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
pm80xx_hw_chip_rst(struct pm8001_hba_info * pm8001_ha)1643*4882a593Smuzhiyun static void pm80xx_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	u32 i;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "chip reset start\n");
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	/* do SPCv chip reset. */
1650*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, 0x11);
1651*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SPC soft reset Complete\n");
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	/* Check this ..whether delay is required or no */
1654*4882a593Smuzhiyun 	/* delay 10 usec */
1655*4882a593Smuzhiyun 	udelay(10);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* wait for 20 msec until the firmware gets reloaded */
1658*4882a593Smuzhiyun 	i = 20;
1659*4882a593Smuzhiyun 	do {
1660*4882a593Smuzhiyun 		mdelay(1);
1661*4882a593Smuzhiyun 	} while ((--i) != 0);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "chip reset finished\n");
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun /**
1667*4882a593Smuzhiyun  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1668*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1669*4882a593Smuzhiyun  */
1670*4882a593Smuzhiyun static void
pm80xx_chip_intx_interrupt_enable(struct pm8001_hba_info * pm8001_ha)1671*4882a593Smuzhiyun pm80xx_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1674*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun /**
1678*4882a593Smuzhiyun  * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1679*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1680*4882a593Smuzhiyun  */
1681*4882a593Smuzhiyun static void
pm80xx_chip_intx_interrupt_disable(struct pm8001_hba_info * pm8001_ha)1682*4882a593Smuzhiyun pm80xx_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, ODMR_MASK_ALL);
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun /**
1688*4882a593Smuzhiyun  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1689*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1690*4882a593Smuzhiyun  * @vec: interrupt number to enable
1691*4882a593Smuzhiyun  */
1692*4882a593Smuzhiyun static void
pm80xx_chip_interrupt_enable(struct pm8001_hba_info * pm8001_ha,u8 vec)1693*4882a593Smuzhiyun pm80xx_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
1696*4882a593Smuzhiyun 	if (vec < 32)
1697*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, 1U << vec);
1698*4882a593Smuzhiyun 	else
1699*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR_U,
1700*4882a593Smuzhiyun 			    1U << (vec - 32));
1701*4882a593Smuzhiyun 	return;
1702*4882a593Smuzhiyun #endif
1703*4882a593Smuzhiyun 	pm80xx_chip_intx_interrupt_enable(pm8001_ha);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun /**
1708*4882a593Smuzhiyun  * pm8001_chip_interrupt_disable- disable PM8001 chip interrupt
1709*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1710*4882a593Smuzhiyun  * @vec: interrupt number to disable
1711*4882a593Smuzhiyun  */
1712*4882a593Smuzhiyun static void
pm80xx_chip_interrupt_disable(struct pm8001_hba_info * pm8001_ha,u8 vec)1713*4882a593Smuzhiyun pm80xx_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
1716*4882a593Smuzhiyun 	if (vec == 0xFF) {
1717*4882a593Smuzhiyun 		/* disable all vectors 0-31, 32-63 */
1718*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, 0xFFFFFFFF);
1719*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_U, 0xFFFFFFFF);
1720*4882a593Smuzhiyun 	} else if (vec < 32)
1721*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, 1U << vec);
1722*4882a593Smuzhiyun 	else
1723*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_U,
1724*4882a593Smuzhiyun 			    1U << (vec - 32));
1725*4882a593Smuzhiyun 	return;
1726*4882a593Smuzhiyun #endif
1727*4882a593Smuzhiyun 	pm80xx_chip_intx_interrupt_disable(pm8001_ha);
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun 
pm80xx_send_abort_all(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_ha_dev)1730*4882a593Smuzhiyun static void pm80xx_send_abort_all(struct pm8001_hba_info *pm8001_ha,
1731*4882a593Smuzhiyun 		struct pm8001_device *pm8001_ha_dev)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun 	int res;
1734*4882a593Smuzhiyun 	u32 ccb_tag;
1735*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1736*4882a593Smuzhiyun 	struct sas_task *task = NULL;
1737*4882a593Smuzhiyun 	struct task_abort_req task_abort;
1738*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1739*4882a593Smuzhiyun 	u32 opc = OPC_INB_SATA_ABORT;
1740*4882a593Smuzhiyun 	int ret;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	if (!pm8001_ha_dev) {
1743*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "dev is null\n");
1744*4882a593Smuzhiyun 		return;
1745*4882a593Smuzhiyun 	}
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	task = sas_alloc_slow_task(GFP_ATOMIC);
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	if (!task) {
1750*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate task\n");
1751*4882a593Smuzhiyun 		return;
1752*4882a593Smuzhiyun 	}
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	task->task_done = pm8001_task_done;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
1757*4882a593Smuzhiyun 	if (res) {
1758*4882a593Smuzhiyun 		sas_free_task(task);
1759*4882a593Smuzhiyun 		return;
1760*4882a593Smuzhiyun 	}
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[ccb_tag];
1763*4882a593Smuzhiyun 	ccb->device = pm8001_ha_dev;
1764*4882a593Smuzhiyun 	ccb->ccb_tag = ccb_tag;
1765*4882a593Smuzhiyun 	ccb->task = task;
1766*4882a593Smuzhiyun 	ccb->n_elem = 0;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	memset(&task_abort, 0, sizeof(task_abort));
1771*4882a593Smuzhiyun 	task_abort.abort_all = cpu_to_le32(1);
1772*4882a593Smuzhiyun 	task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
1773*4882a593Smuzhiyun 	task_abort.tag = cpu_to_le32(ccb_tag);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort,
1776*4882a593Smuzhiyun 			sizeof(task_abort), 0);
1777*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "Executing abort task end\n");
1778*4882a593Smuzhiyun 	if (ret) {
1779*4882a593Smuzhiyun 		sas_free_task(task);
1780*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1781*4882a593Smuzhiyun 	}
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun 
pm80xx_send_read_log(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_ha_dev)1784*4882a593Smuzhiyun static void pm80xx_send_read_log(struct pm8001_hba_info *pm8001_ha,
1785*4882a593Smuzhiyun 		struct pm8001_device *pm8001_ha_dev)
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun 	struct sata_start_req sata_cmd;
1788*4882a593Smuzhiyun 	int res;
1789*4882a593Smuzhiyun 	u32 ccb_tag;
1790*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1791*4882a593Smuzhiyun 	struct sas_task *task = NULL;
1792*4882a593Smuzhiyun 	struct host_to_dev_fis fis;
1793*4882a593Smuzhiyun 	struct domain_device *dev;
1794*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1795*4882a593Smuzhiyun 	u32 opc = OPC_INB_SATA_HOST_OPSTART;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	task = sas_alloc_slow_task(GFP_ATOMIC);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	if (!task) {
1800*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate task !!!\n");
1801*4882a593Smuzhiyun 		return;
1802*4882a593Smuzhiyun 	}
1803*4882a593Smuzhiyun 	task->task_done = pm8001_task_done;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
1806*4882a593Smuzhiyun 	if (res) {
1807*4882a593Smuzhiyun 		sas_free_task(task);
1808*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate tag !!!\n");
1809*4882a593Smuzhiyun 		return;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	/* allocate domain device by ourselves as libsas
1813*4882a593Smuzhiyun 	 * is not going to provide any
1814*4882a593Smuzhiyun 	*/
1815*4882a593Smuzhiyun 	dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
1816*4882a593Smuzhiyun 	if (!dev) {
1817*4882a593Smuzhiyun 		sas_free_task(task);
1818*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1819*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
1820*4882a593Smuzhiyun 			   "Domain device cannot be allocated\n");
1821*4882a593Smuzhiyun 		return;
1822*4882a593Smuzhiyun 	}
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	task->dev = dev;
1825*4882a593Smuzhiyun 	task->dev->lldd_dev = pm8001_ha_dev;
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[ccb_tag];
1828*4882a593Smuzhiyun 	ccb->device = pm8001_ha_dev;
1829*4882a593Smuzhiyun 	ccb->ccb_tag = ccb_tag;
1830*4882a593Smuzhiyun 	ccb->task = task;
1831*4882a593Smuzhiyun 	ccb->n_elem = 0;
1832*4882a593Smuzhiyun 	pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
1833*4882a593Smuzhiyun 	pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	memset(&sata_cmd, 0, sizeof(sata_cmd));
1836*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	/* construct read log FIS */
1839*4882a593Smuzhiyun 	memset(&fis, 0, sizeof(struct host_to_dev_fis));
1840*4882a593Smuzhiyun 	fis.fis_type = 0x27;
1841*4882a593Smuzhiyun 	fis.flags = 0x80;
1842*4882a593Smuzhiyun 	fis.command = ATA_CMD_READ_LOG_EXT;
1843*4882a593Smuzhiyun 	fis.lbal = 0x10;
1844*4882a593Smuzhiyun 	fis.sector_count = 0x1;
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	sata_cmd.tag = cpu_to_le32(ccb_tag);
1847*4882a593Smuzhiyun 	sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
1848*4882a593Smuzhiyun 	sata_cmd.ncqtag_atap_dir_m_dad = cpu_to_le32(((0x1 << 7) | (0x5 << 9)));
1849*4882a593Smuzhiyun 	memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd,
1852*4882a593Smuzhiyun 			sizeof(sata_cmd), 0);
1853*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "Executing read log end\n");
1854*4882a593Smuzhiyun 	if (res) {
1855*4882a593Smuzhiyun 		sas_free_task(task);
1856*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1857*4882a593Smuzhiyun 		kfree(dev);
1858*4882a593Smuzhiyun 	}
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun /**
1862*4882a593Smuzhiyun  * mpi_ssp_completion- process the event that FW response to the SSP request.
1863*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1864*4882a593Smuzhiyun  * @piomb: the message contents of this outbound message.
1865*4882a593Smuzhiyun  *
1866*4882a593Smuzhiyun  * When FW has completed a ssp request for example a IO request, after it has
1867*4882a593Smuzhiyun  * filled the SG data with the data, it will trigger this event represent
1868*4882a593Smuzhiyun  * that he has finished the job,please check the coresponding buffer.
1869*4882a593Smuzhiyun  * So we will tell the caller who maybe waiting the result to tell upper layer
1870*4882a593Smuzhiyun  * that the task has been finished.
1871*4882a593Smuzhiyun  */
1872*4882a593Smuzhiyun static void
mpi_ssp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)1873*4882a593Smuzhiyun mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun 	struct sas_task *t;
1876*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1877*4882a593Smuzhiyun 	unsigned long flags;
1878*4882a593Smuzhiyun 	u32 status;
1879*4882a593Smuzhiyun 	u32 param;
1880*4882a593Smuzhiyun 	u32 tag;
1881*4882a593Smuzhiyun 	struct ssp_completion_resp *psspPayload;
1882*4882a593Smuzhiyun 	struct task_status_struct *ts;
1883*4882a593Smuzhiyun 	struct ssp_response_iu *iu;
1884*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
1885*4882a593Smuzhiyun 	psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1886*4882a593Smuzhiyun 	status = le32_to_cpu(psspPayload->status);
1887*4882a593Smuzhiyun 	tag = le32_to_cpu(psspPayload->tag);
1888*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
1889*4882a593Smuzhiyun 	if ((status == IO_ABORTED) && ccb->open_retry) {
1890*4882a593Smuzhiyun 		/* Being completed by another */
1891*4882a593Smuzhiyun 		ccb->open_retry = 0;
1892*4882a593Smuzhiyun 		return;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
1895*4882a593Smuzhiyun 	param = le32_to_cpu(psspPayload->param);
1896*4882a593Smuzhiyun 	t = ccb->task;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	if (status && status != IO_UNDERFLOW)
1899*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", status);
1900*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
1901*4882a593Smuzhiyun 		return;
1902*4882a593Smuzhiyun 	ts = &t->task_status;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
1905*4882a593Smuzhiyun 		   "tag::0x%x, status::0x%x task::0x%p\n", tag, status, t);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	/* Print sas address of IO failed device */
1908*4882a593Smuzhiyun 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
1909*4882a593Smuzhiyun 		(status != IO_UNDERFLOW))
1910*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SAS Address of IO Failure Drive:%016llx\n",
1911*4882a593Smuzhiyun 			   SAS_ADDR(t->dev->sas_addr));
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	switch (status) {
1914*4882a593Smuzhiyun 	case IO_SUCCESS:
1915*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS ,param = 0x%x\n",
1916*4882a593Smuzhiyun 			   param);
1917*4882a593Smuzhiyun 		if (param == 0) {
1918*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
1919*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
1920*4882a593Smuzhiyun 		} else {
1921*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
1922*4882a593Smuzhiyun 			ts->stat = SAS_PROTO_RESPONSE;
1923*4882a593Smuzhiyun 			ts->residual = param;
1924*4882a593Smuzhiyun 			iu = &psspPayload->ssp_resp_iu;
1925*4882a593Smuzhiyun 			sas_ssp_task_response(pm8001_ha->dev, t, iu);
1926*4882a593Smuzhiyun 		}
1927*4882a593Smuzhiyun 		if (pm8001_dev)
1928*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1929*4882a593Smuzhiyun 		break;
1930*4882a593Smuzhiyun 	case IO_ABORTED:
1931*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
1932*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1933*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
1934*4882a593Smuzhiyun 		if (pm8001_dev)
1935*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1936*4882a593Smuzhiyun 		break;
1937*4882a593Smuzhiyun 	case IO_UNDERFLOW:
1938*4882a593Smuzhiyun 		/* SSP Completion with error */
1939*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW ,param = 0x%x\n",
1940*4882a593Smuzhiyun 			   param);
1941*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1942*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
1943*4882a593Smuzhiyun 		ts->residual = param;
1944*4882a593Smuzhiyun 		if (pm8001_dev)
1945*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1946*4882a593Smuzhiyun 		break;
1947*4882a593Smuzhiyun 	case IO_NO_DEVICE:
1948*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
1949*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
1950*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
1951*4882a593Smuzhiyun 		if (pm8001_dev)
1952*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1953*4882a593Smuzhiyun 		break;
1954*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
1955*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
1956*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1957*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1958*4882a593Smuzhiyun 		/* Force the midlayer to retry */
1959*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1960*4882a593Smuzhiyun 		if (pm8001_dev)
1961*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1962*4882a593Smuzhiyun 		break;
1963*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
1964*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
1965*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1966*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1967*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1968*4882a593Smuzhiyun 		if (pm8001_dev)
1969*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1970*4882a593Smuzhiyun 		break;
1971*4882a593Smuzhiyun 	case IO_XFER_ERROR_INVALID_SSP_RSP_FRAME:
1972*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1973*4882a593Smuzhiyun 			   "IO_XFER_ERROR_INVALID_SSP_RSP_FRAME\n");
1974*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1975*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1976*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1977*4882a593Smuzhiyun 		if (pm8001_dev)
1978*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1979*4882a593Smuzhiyun 		break;
1980*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1981*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1982*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
1983*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1984*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1985*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
1986*4882a593Smuzhiyun 		if (pm8001_dev)
1987*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1988*4882a593Smuzhiyun 		break;
1989*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1990*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1991*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
1992*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1993*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1994*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1995*4882a593Smuzhiyun 		if (pm8001_dev)
1996*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1997*4882a593Smuzhiyun 		break;
1998*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
1999*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2000*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2001*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2002*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2003*4882a593Smuzhiyun 		if (pm8001_dev)
2004*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2005*4882a593Smuzhiyun 		break;
2006*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2007*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
2008*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
2009*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
2010*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
2011*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
2012*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2013*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2014*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2015*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2016*4882a593Smuzhiyun 		if (!t->uldd_task)
2017*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2018*4882a593Smuzhiyun 				pm8001_dev,
2019*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2020*4882a593Smuzhiyun 		break;
2021*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2022*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2023*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2024*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2025*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2026*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2027*4882a593Smuzhiyun 		if (pm8001_dev)
2028*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2029*4882a593Smuzhiyun 		break;
2030*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2031*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2032*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2033*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2034*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2035*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2036*4882a593Smuzhiyun 		if (pm8001_dev)
2037*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2038*4882a593Smuzhiyun 		break;
2039*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2040*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2041*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2042*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2043*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2044*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2045*4882a593Smuzhiyun 		if (pm8001_dev)
2046*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2047*4882a593Smuzhiyun 		break;
2048*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2049*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2050*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2051*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2052*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2053*4882a593Smuzhiyun 		if (pm8001_dev)
2054*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2055*4882a593Smuzhiyun 		break;
2056*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2057*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2058*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2059*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2060*4882a593Smuzhiyun 		if (pm8001_dev)
2061*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2062*4882a593Smuzhiyun 		break;
2063*4882a593Smuzhiyun 	case IO_XFER_ERROR_DMA:
2064*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
2065*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2066*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2067*4882a593Smuzhiyun 		if (pm8001_dev)
2068*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2069*4882a593Smuzhiyun 		break;
2070*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2071*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2072*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2073*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2074*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2075*4882a593Smuzhiyun 		if (pm8001_dev)
2076*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2077*4882a593Smuzhiyun 		break;
2078*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2079*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2080*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2081*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2082*4882a593Smuzhiyun 		if (pm8001_dev)
2083*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2084*4882a593Smuzhiyun 		break;
2085*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
2086*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2087*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2088*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2089*4882a593Smuzhiyun 		if (pm8001_dev)
2090*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2091*4882a593Smuzhiyun 		break;
2092*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
2093*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2094*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2095*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2096*4882a593Smuzhiyun 		if (!t->uldd_task)
2097*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2098*4882a593Smuzhiyun 				pm8001_dev,
2099*4882a593Smuzhiyun 				IO_DS_NON_OPERATIONAL);
2100*4882a593Smuzhiyun 		break;
2101*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
2102*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
2103*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2104*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2105*4882a593Smuzhiyun 		if (pm8001_dev)
2106*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2107*4882a593Smuzhiyun 		break;
2108*4882a593Smuzhiyun 	case IO_TM_TAG_NOT_FOUND:
2109*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_TM_TAG_NOT_FOUND\n");
2110*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2111*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2112*4882a593Smuzhiyun 		if (pm8001_dev)
2113*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2114*4882a593Smuzhiyun 		break;
2115*4882a593Smuzhiyun 	case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
2116*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SSP_EXT_IU_ZERO_LEN_ERROR\n");
2117*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2118*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2119*4882a593Smuzhiyun 		if (pm8001_dev)
2120*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2121*4882a593Smuzhiyun 		break;
2122*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2123*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2124*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2125*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2126*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2127*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2128*4882a593Smuzhiyun 		if (pm8001_dev)
2129*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2130*4882a593Smuzhiyun 		break;
2131*4882a593Smuzhiyun 	default:
2132*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2133*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2134*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2135*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2136*4882a593Smuzhiyun 		if (pm8001_dev)
2137*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2138*4882a593Smuzhiyun 		break;
2139*4882a593Smuzhiyun 	}
2140*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "scsi_status = 0x%x\n ",
2141*4882a593Smuzhiyun 		   psspPayload->ssp_resp_iu.status);
2142*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2143*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2144*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2145*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2146*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2147*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2148*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2149*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2150*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
2151*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2152*4882a593Smuzhiyun 		if (t->slow_task)
2153*4882a593Smuzhiyun 			complete(&t->slow_task->completion);
2154*4882a593Smuzhiyun 	} else {
2155*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2156*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2157*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
2158*4882a593Smuzhiyun 		t->task_done(t);
2159*4882a593Smuzhiyun 	}
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
mpi_ssp_event(struct pm8001_hba_info * pm8001_ha,void * piomb)2163*4882a593Smuzhiyun static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun 	struct sas_task *t;
2166*4882a593Smuzhiyun 	unsigned long flags;
2167*4882a593Smuzhiyun 	struct task_status_struct *ts;
2168*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2169*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2170*4882a593Smuzhiyun 	struct ssp_event_resp *psspPayload =
2171*4882a593Smuzhiyun 		(struct ssp_event_resp *)(piomb + 4);
2172*4882a593Smuzhiyun 	u32 event = le32_to_cpu(psspPayload->event);
2173*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(psspPayload->tag);
2174*4882a593Smuzhiyun 	u32 port_id = le32_to_cpu(psspPayload->port_id);
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2177*4882a593Smuzhiyun 	t = ccb->task;
2178*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
2179*4882a593Smuzhiyun 	if (event)
2180*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", event);
2181*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
2182*4882a593Smuzhiyun 		return;
2183*4882a593Smuzhiyun 	ts = &t->task_status;
2184*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IOERR, "port_id:0x%x, tag:0x%x, event:0x%x\n",
2185*4882a593Smuzhiyun 		   port_id, tag, event);
2186*4882a593Smuzhiyun 	switch (event) {
2187*4882a593Smuzhiyun 	case IO_OVERFLOW:
2188*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2189*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2190*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2191*4882a593Smuzhiyun 		ts->residual = 0;
2192*4882a593Smuzhiyun 		if (pm8001_dev)
2193*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2194*4882a593Smuzhiyun 		break;
2195*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2196*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2197*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
2198*4882a593Smuzhiyun 		return;
2199*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2200*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2201*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2202*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2203*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2204*4882a593Smuzhiyun 		break;
2205*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2206*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2207*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2208*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2209*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2210*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2211*4882a593Smuzhiyun 		break;
2212*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2213*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2214*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2215*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2216*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2217*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2218*4882a593Smuzhiyun 		break;
2219*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2220*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2221*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2222*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2223*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2224*4882a593Smuzhiyun 		break;
2225*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2226*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
2227*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
2228*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
2229*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
2230*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
2231*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2232*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2233*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2234*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2235*4882a593Smuzhiyun 		if (!t->uldd_task)
2236*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2237*4882a593Smuzhiyun 				pm8001_dev,
2238*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2239*4882a593Smuzhiyun 		break;
2240*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2241*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2242*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2243*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2244*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2245*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2246*4882a593Smuzhiyun 		break;
2247*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2248*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2249*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2250*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2251*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2252*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2253*4882a593Smuzhiyun 		break;
2254*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2255*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2256*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2257*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2258*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2259*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2260*4882a593Smuzhiyun 		break;
2261*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2262*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2263*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2264*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2265*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2266*4882a593Smuzhiyun 		break;
2267*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2268*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2269*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2270*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2271*4882a593Smuzhiyun 		break;
2272*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2273*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2274*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
2275*4882a593Smuzhiyun 		return;
2276*4882a593Smuzhiyun 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
2277*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2278*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2279*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2280*4882a593Smuzhiyun 		break;
2281*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2282*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2283*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2284*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2285*4882a593Smuzhiyun 		break;
2286*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2287*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2288*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2289*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2290*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2291*4882a593Smuzhiyun 		break;
2292*4882a593Smuzhiyun 	case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
2293*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2294*4882a593Smuzhiyun 			   "IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n");
2295*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2296*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2297*4882a593Smuzhiyun 		break;
2298*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2299*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2300*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2301*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2302*4882a593Smuzhiyun 		break;
2303*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2304*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2305*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2306*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2307*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2308*4882a593Smuzhiyun 		break;
2309*4882a593Smuzhiyun 	case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
2310*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IOERR,
2311*4882a593Smuzhiyun 			   "IO_XFR_ERROR_INTERNAL_CRC_ERROR\n");
2312*4882a593Smuzhiyun 		/* TBC: used default set values */
2313*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2314*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2315*4882a593Smuzhiyun 		break;
2316*4882a593Smuzhiyun 	case IO_XFER_CMD_FRAME_ISSUED:
2317*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
2318*4882a593Smuzhiyun 		return;
2319*4882a593Smuzhiyun 	default:
2320*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", event);
2321*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2322*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2323*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2324*4882a593Smuzhiyun 		break;
2325*4882a593Smuzhiyun 	}
2326*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2327*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2328*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2329*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2330*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2331*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2332*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2333*4882a593Smuzhiyun 			   "task 0x%p done with event 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2334*4882a593Smuzhiyun 			   t, event, ts->resp, ts->stat);
2335*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2336*4882a593Smuzhiyun 	} else {
2337*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2338*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2339*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
2340*4882a593Smuzhiyun 		t->task_done(t);
2341*4882a593Smuzhiyun 	}
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
2345*4882a593Smuzhiyun static void
mpi_sata_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2346*4882a593Smuzhiyun mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2347*4882a593Smuzhiyun {
2348*4882a593Smuzhiyun 	struct sas_task *t;
2349*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2350*4882a593Smuzhiyun 	u32 param;
2351*4882a593Smuzhiyun 	u32 status;
2352*4882a593Smuzhiyun 	u32 tag;
2353*4882a593Smuzhiyun 	int i, j;
2354*4882a593Smuzhiyun 	u8 sata_addr_low[4];
2355*4882a593Smuzhiyun 	u32 temp_sata_addr_low, temp_sata_addr_hi;
2356*4882a593Smuzhiyun 	u8 sata_addr_hi[4];
2357*4882a593Smuzhiyun 	struct sata_completion_resp *psataPayload;
2358*4882a593Smuzhiyun 	struct task_status_struct *ts;
2359*4882a593Smuzhiyun 	struct ata_task_resp *resp ;
2360*4882a593Smuzhiyun 	u32 *sata_resp;
2361*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2362*4882a593Smuzhiyun 	unsigned long flags;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	psataPayload = (struct sata_completion_resp *)(piomb + 4);
2365*4882a593Smuzhiyun 	status = le32_to_cpu(psataPayload->status);
2366*4882a593Smuzhiyun 	tag = le32_to_cpu(psataPayload->tag);
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	if (!tag) {
2369*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "tag null\n");
2370*4882a593Smuzhiyun 		return;
2371*4882a593Smuzhiyun 	}
2372*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2373*4882a593Smuzhiyun 	param = le32_to_cpu(psataPayload->param);
2374*4882a593Smuzhiyun 	if (ccb) {
2375*4882a593Smuzhiyun 		t = ccb->task;
2376*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
2377*4882a593Smuzhiyun 	} else {
2378*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "ccb null\n");
2379*4882a593Smuzhiyun 		return;
2380*4882a593Smuzhiyun 	}
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	if (t) {
2383*4882a593Smuzhiyun 		if (t->dev && (t->dev->lldd_dev))
2384*4882a593Smuzhiyun 			pm8001_dev = t->dev->lldd_dev;
2385*4882a593Smuzhiyun 	} else {
2386*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task null\n");
2387*4882a593Smuzhiyun 		return;
2388*4882a593Smuzhiyun 	}
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
2391*4882a593Smuzhiyun 		&& unlikely(!t || !t->lldd_task || !t->dev)) {
2392*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task or dev null\n");
2393*4882a593Smuzhiyun 		return;
2394*4882a593Smuzhiyun 	}
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	ts = &t->task_status;
2397*4882a593Smuzhiyun 	if (!ts) {
2398*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "ts null\n");
2399*4882a593Smuzhiyun 		return;
2400*4882a593Smuzhiyun 	}
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	if (unlikely(status))
2403*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IOERR,
2404*4882a593Smuzhiyun 			   "status:0x%x, tag:0x%x, task::0x%p\n",
2405*4882a593Smuzhiyun 			   status, tag, t);
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/* Print sas address of IO failed device */
2408*4882a593Smuzhiyun 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
2409*4882a593Smuzhiyun 		(status != IO_UNDERFLOW)) {
2410*4882a593Smuzhiyun 		if (!((t->dev->parent) &&
2411*4882a593Smuzhiyun 			(dev_is_expander(t->dev->parent->dev_type)))) {
2412*4882a593Smuzhiyun 			for (i = 0 , j = 4; i <= 3 && j <= 7; i++ , j++)
2413*4882a593Smuzhiyun 				sata_addr_low[i] = pm8001_ha->sas_addr[j];
2414*4882a593Smuzhiyun 			for (i = 0 , j = 0; i <= 3 && j <= 3; i++ , j++)
2415*4882a593Smuzhiyun 				sata_addr_hi[i] = pm8001_ha->sas_addr[j];
2416*4882a593Smuzhiyun 			memcpy(&temp_sata_addr_low, sata_addr_low,
2417*4882a593Smuzhiyun 				sizeof(sata_addr_low));
2418*4882a593Smuzhiyun 			memcpy(&temp_sata_addr_hi, sata_addr_hi,
2419*4882a593Smuzhiyun 				sizeof(sata_addr_hi));
2420*4882a593Smuzhiyun 			temp_sata_addr_hi = (((temp_sata_addr_hi >> 24) & 0xff)
2421*4882a593Smuzhiyun 						|((temp_sata_addr_hi << 8) &
2422*4882a593Smuzhiyun 						0xff0000) |
2423*4882a593Smuzhiyun 						((temp_sata_addr_hi >> 8)
2424*4882a593Smuzhiyun 						& 0xff00) |
2425*4882a593Smuzhiyun 						((temp_sata_addr_hi << 24) &
2426*4882a593Smuzhiyun 						0xff000000));
2427*4882a593Smuzhiyun 			temp_sata_addr_low = ((((temp_sata_addr_low >> 24)
2428*4882a593Smuzhiyun 						& 0xff) |
2429*4882a593Smuzhiyun 						((temp_sata_addr_low << 8)
2430*4882a593Smuzhiyun 						& 0xff0000) |
2431*4882a593Smuzhiyun 						((temp_sata_addr_low >> 8)
2432*4882a593Smuzhiyun 						& 0xff00) |
2433*4882a593Smuzhiyun 						((temp_sata_addr_low << 24)
2434*4882a593Smuzhiyun 						& 0xff000000)) +
2435*4882a593Smuzhiyun 						pm8001_dev->attached_phy +
2436*4882a593Smuzhiyun 						0x10);
2437*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
2438*4882a593Smuzhiyun 				   "SAS Address of IO Failure Drive:%08x%08x\n",
2439*4882a593Smuzhiyun 				   temp_sata_addr_hi,
2440*4882a593Smuzhiyun 				   temp_sata_addr_low);
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 		} else {
2443*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
2444*4882a593Smuzhiyun 				   "SAS Address of IO Failure Drive:%016llx\n",
2445*4882a593Smuzhiyun 				   SAS_ADDR(t->dev->sas_addr));
2446*4882a593Smuzhiyun 		}
2447*4882a593Smuzhiyun 	}
2448*4882a593Smuzhiyun 	switch (status) {
2449*4882a593Smuzhiyun 	case IO_SUCCESS:
2450*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
2451*4882a593Smuzhiyun 		if (param == 0) {
2452*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2453*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
2454*4882a593Smuzhiyun 			/* check if response is for SEND READ LOG */
2455*4882a593Smuzhiyun 			if (pm8001_dev &&
2456*4882a593Smuzhiyun 				(pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
2457*4882a593Smuzhiyun 				/* set new bit for abort_all */
2458*4882a593Smuzhiyun 				pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
2459*4882a593Smuzhiyun 				/* clear bit for read log */
2460*4882a593Smuzhiyun 				pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
2461*4882a593Smuzhiyun 				pm80xx_send_abort_all(pm8001_ha, pm8001_dev);
2462*4882a593Smuzhiyun 				/* Free the tag */
2463*4882a593Smuzhiyun 				pm8001_tag_free(pm8001_ha, tag);
2464*4882a593Smuzhiyun 				sas_free_task(t);
2465*4882a593Smuzhiyun 				return;
2466*4882a593Smuzhiyun 			}
2467*4882a593Smuzhiyun 		} else {
2468*4882a593Smuzhiyun 			u8 len;
2469*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2470*4882a593Smuzhiyun 			ts->stat = SAS_PROTO_RESPONSE;
2471*4882a593Smuzhiyun 			ts->residual = param;
2472*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO,
2473*4882a593Smuzhiyun 				   "SAS_PROTO_RESPONSE len = %d\n",
2474*4882a593Smuzhiyun 				   param);
2475*4882a593Smuzhiyun 			sata_resp = &psataPayload->sata_resp[0];
2476*4882a593Smuzhiyun 			resp = (struct ata_task_resp *)ts->buf;
2477*4882a593Smuzhiyun 			if (t->ata_task.dma_xfer == 0 &&
2478*4882a593Smuzhiyun 			    t->data_dir == DMA_FROM_DEVICE) {
2479*4882a593Smuzhiyun 				len = sizeof(struct pio_setup_fis);
2480*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
2481*4882a593Smuzhiyun 					   "PIO read len = %d\n", len);
2482*4882a593Smuzhiyun 			} else if (t->ata_task.use_ncq &&
2483*4882a593Smuzhiyun 				   t->data_dir != DMA_NONE) {
2484*4882a593Smuzhiyun 				len = sizeof(struct set_dev_bits_fis);
2485*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO, "FPDMA len = %d\n",
2486*4882a593Smuzhiyun 					   len);
2487*4882a593Smuzhiyun 			} else {
2488*4882a593Smuzhiyun 				len = sizeof(struct dev_to_host_fis);
2489*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO, "other len = %d\n",
2490*4882a593Smuzhiyun 					   len);
2491*4882a593Smuzhiyun 			}
2492*4882a593Smuzhiyun 			if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
2493*4882a593Smuzhiyun 				resp->frame_len = len;
2494*4882a593Smuzhiyun 				memcpy(&resp->ending_fis[0], sata_resp, len);
2495*4882a593Smuzhiyun 				ts->buf_valid_size = sizeof(*resp);
2496*4882a593Smuzhiyun 			} else
2497*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
2498*4882a593Smuzhiyun 					   "response too large\n");
2499*4882a593Smuzhiyun 		}
2500*4882a593Smuzhiyun 		if (pm8001_dev)
2501*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2502*4882a593Smuzhiyun 		break;
2503*4882a593Smuzhiyun 	case IO_ABORTED:
2504*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
2505*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2506*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
2507*4882a593Smuzhiyun 		if (pm8001_dev)
2508*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2509*4882a593Smuzhiyun 		break;
2510*4882a593Smuzhiyun 		/* following cases are to do cases */
2511*4882a593Smuzhiyun 	case IO_UNDERFLOW:
2512*4882a593Smuzhiyun 		/* SATA Completion with error */
2513*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW param = %d\n", param);
2514*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2515*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2516*4882a593Smuzhiyun 		ts->residual = param;
2517*4882a593Smuzhiyun 		if (pm8001_dev)
2518*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2519*4882a593Smuzhiyun 		break;
2520*4882a593Smuzhiyun 	case IO_NO_DEVICE:
2521*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
2522*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2523*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
2524*4882a593Smuzhiyun 		if (pm8001_dev)
2525*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2526*4882a593Smuzhiyun 		break;
2527*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2528*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2529*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2530*4882a593Smuzhiyun 		ts->stat = SAS_INTERRUPTED;
2531*4882a593Smuzhiyun 		if (pm8001_dev)
2532*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2533*4882a593Smuzhiyun 		break;
2534*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2535*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2536*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2537*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2538*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2539*4882a593Smuzhiyun 		if (pm8001_dev)
2540*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2541*4882a593Smuzhiyun 		break;
2542*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2543*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2544*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2545*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2546*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2547*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2548*4882a593Smuzhiyun 		if (pm8001_dev)
2549*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2550*4882a593Smuzhiyun 		break;
2551*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2552*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2553*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2554*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2555*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2556*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2557*4882a593Smuzhiyun 		if (pm8001_dev)
2558*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2559*4882a593Smuzhiyun 		break;
2560*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2561*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2562*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2563*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2564*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2565*4882a593Smuzhiyun 		if (pm8001_dev)
2566*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2567*4882a593Smuzhiyun 		break;
2568*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2569*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
2570*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
2571*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
2572*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
2573*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
2574*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2575*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2576*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2577*4882a593Smuzhiyun 		if (!t->uldd_task) {
2578*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2579*4882a593Smuzhiyun 				pm8001_dev,
2580*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2581*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2582*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2583*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2584*4882a593Smuzhiyun 			return;
2585*4882a593Smuzhiyun 		}
2586*4882a593Smuzhiyun 		break;
2587*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2588*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2589*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2590*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2591*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2592*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2593*4882a593Smuzhiyun 		if (!t->uldd_task) {
2594*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2595*4882a593Smuzhiyun 				pm8001_dev,
2596*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2597*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2598*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2599*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2600*4882a593Smuzhiyun 			return;
2601*4882a593Smuzhiyun 		}
2602*4882a593Smuzhiyun 		break;
2603*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2604*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2605*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2606*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2607*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2608*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2609*4882a593Smuzhiyun 		if (pm8001_dev)
2610*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2611*4882a593Smuzhiyun 		break;
2612*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2613*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2614*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n");
2615*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2616*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2617*4882a593Smuzhiyun 		if (!t->uldd_task) {
2618*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2619*4882a593Smuzhiyun 				pm8001_dev,
2620*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2621*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2622*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2623*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2624*4882a593Smuzhiyun 			return;
2625*4882a593Smuzhiyun 		}
2626*4882a593Smuzhiyun 		break;
2627*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2628*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2629*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2630*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2631*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2632*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2633*4882a593Smuzhiyun 		if (pm8001_dev)
2634*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2635*4882a593Smuzhiyun 		break;
2636*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2637*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2638*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2639*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2640*4882a593Smuzhiyun 		if (pm8001_dev)
2641*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2642*4882a593Smuzhiyun 		break;
2643*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2644*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2645*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2646*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2647*4882a593Smuzhiyun 		if (pm8001_dev)
2648*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2649*4882a593Smuzhiyun 		break;
2650*4882a593Smuzhiyun 	case IO_XFER_ERROR_DMA:
2651*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
2652*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2653*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
2654*4882a593Smuzhiyun 		if (pm8001_dev)
2655*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2656*4882a593Smuzhiyun 		break;
2657*4882a593Smuzhiyun 	case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2658*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_SATA_LINK_TIMEOUT\n");
2659*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2660*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2661*4882a593Smuzhiyun 		if (pm8001_dev)
2662*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2663*4882a593Smuzhiyun 		break;
2664*4882a593Smuzhiyun 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2665*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2666*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2667*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2668*4882a593Smuzhiyun 		if (pm8001_dev)
2669*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2670*4882a593Smuzhiyun 		break;
2671*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2672*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2673*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2674*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2675*4882a593Smuzhiyun 		if (pm8001_dev)
2676*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2677*4882a593Smuzhiyun 		break;
2678*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
2679*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2680*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2681*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2682*4882a593Smuzhiyun 		if (pm8001_dev)
2683*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2684*4882a593Smuzhiyun 		break;
2685*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
2686*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2687*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2688*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2689*4882a593Smuzhiyun 		if (!t->uldd_task) {
2690*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2691*4882a593Smuzhiyun 					IO_DS_NON_OPERATIONAL);
2692*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2693*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2694*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2695*4882a593Smuzhiyun 			return;
2696*4882a593Smuzhiyun 		}
2697*4882a593Smuzhiyun 		break;
2698*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
2699*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
2700*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2701*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2702*4882a593Smuzhiyun 		if (pm8001_dev)
2703*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2704*4882a593Smuzhiyun 		break;
2705*4882a593Smuzhiyun 	case IO_DS_IN_ERROR:
2706*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_ERROR\n");
2707*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2708*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2709*4882a593Smuzhiyun 		if (!t->uldd_task) {
2710*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2711*4882a593Smuzhiyun 					IO_DS_IN_ERROR);
2712*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2713*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2714*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2715*4882a593Smuzhiyun 			return;
2716*4882a593Smuzhiyun 		}
2717*4882a593Smuzhiyun 		break;
2718*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2719*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2720*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2721*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2722*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2723*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2724*4882a593Smuzhiyun 		if (pm8001_dev)
2725*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2726*4882a593Smuzhiyun 		break;
2727*4882a593Smuzhiyun 	default:
2728*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2729*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2730*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2731*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2732*4882a593Smuzhiyun 		if (pm8001_dev)
2733*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2734*4882a593Smuzhiyun 		break;
2735*4882a593Smuzhiyun 	}
2736*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2737*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2738*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2739*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2740*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2741*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2742*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2743*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2744*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
2745*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2746*4882a593Smuzhiyun 		if (t->slow_task)
2747*4882a593Smuzhiyun 			complete(&t->slow_task->completion);
2748*4882a593Smuzhiyun 	} else {
2749*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2750*4882a593Smuzhiyun 		pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2751*4882a593Smuzhiyun 	}
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
mpi_sata_event(struct pm8001_hba_info * pm8001_ha,void * piomb)2755*4882a593Smuzhiyun static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun 	struct sas_task *t;
2758*4882a593Smuzhiyun 	struct task_status_struct *ts;
2759*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2760*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2761*4882a593Smuzhiyun 	struct sata_event_resp *psataPayload =
2762*4882a593Smuzhiyun 		(struct sata_event_resp *)(piomb + 4);
2763*4882a593Smuzhiyun 	u32 event = le32_to_cpu(psataPayload->event);
2764*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(psataPayload->tag);
2765*4882a593Smuzhiyun 	u32 port_id = le32_to_cpu(psataPayload->port_id);
2766*4882a593Smuzhiyun 	u32 dev_id = le32_to_cpu(psataPayload->device_id);
2767*4882a593Smuzhiyun 	unsigned long flags;
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	if (ccb) {
2772*4882a593Smuzhiyun 		t = ccb->task;
2773*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
2774*4882a593Smuzhiyun 	} else {
2775*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "No CCB !!!. returning\n");
2776*4882a593Smuzhiyun 		return;
2777*4882a593Smuzhiyun 	}
2778*4882a593Smuzhiyun 	if (event)
2779*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SATA EVENT 0x%x\n", event);
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	/* Check if this is NCQ error */
2782*4882a593Smuzhiyun 	if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
2783*4882a593Smuzhiyun 		/* find device using device id */
2784*4882a593Smuzhiyun 		pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
2785*4882a593Smuzhiyun 		/* send read log extension */
2786*4882a593Smuzhiyun 		if (pm8001_dev)
2787*4882a593Smuzhiyun 			pm80xx_send_read_log(pm8001_ha, pm8001_dev);
2788*4882a593Smuzhiyun 		return;
2789*4882a593Smuzhiyun 	}
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev)) {
2792*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task or dev null\n");
2793*4882a593Smuzhiyun 		return;
2794*4882a593Smuzhiyun 	}
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	ts = &t->task_status;
2797*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IOERR, "port_id:0x%x, tag:0x%x, event:0x%x\n",
2798*4882a593Smuzhiyun 		   port_id, tag, event);
2799*4882a593Smuzhiyun 	switch (event) {
2800*4882a593Smuzhiyun 	case IO_OVERFLOW:
2801*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2802*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2803*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2804*4882a593Smuzhiyun 		ts->residual = 0;
2805*4882a593Smuzhiyun 		if (pm8001_dev)
2806*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2807*4882a593Smuzhiyun 		break;
2808*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2809*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2810*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2811*4882a593Smuzhiyun 		ts->stat = SAS_INTERRUPTED;
2812*4882a593Smuzhiyun 		break;
2813*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2814*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2815*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2816*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2817*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2818*4882a593Smuzhiyun 		break;
2819*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2820*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2821*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2822*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2823*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2824*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2825*4882a593Smuzhiyun 		break;
2826*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2827*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2828*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2829*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2830*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2831*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2832*4882a593Smuzhiyun 		break;
2833*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2834*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2835*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2836*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2837*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2838*4882a593Smuzhiyun 		break;
2839*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2840*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
2841*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
2842*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
2843*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
2844*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
2845*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2846*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2847*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2848*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2849*4882a593Smuzhiyun 		if (!t->uldd_task) {
2850*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2851*4882a593Smuzhiyun 				pm8001_dev,
2852*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2853*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2854*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2855*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2856*4882a593Smuzhiyun 			return;
2857*4882a593Smuzhiyun 		}
2858*4882a593Smuzhiyun 		break;
2859*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2860*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2861*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2862*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2863*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2864*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2865*4882a593Smuzhiyun 		break;
2866*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2867*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2868*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2869*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2870*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2871*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2872*4882a593Smuzhiyun 		break;
2873*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2874*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2875*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2876*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2877*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2878*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2879*4882a593Smuzhiyun 		break;
2880*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2881*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2882*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2883*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2884*4882a593Smuzhiyun 		break;
2885*4882a593Smuzhiyun 	case IO_XFER_ERROR_PEER_ABORTED:
2886*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PEER_ABORTED\n");
2887*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2888*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2889*4882a593Smuzhiyun 		break;
2890*4882a593Smuzhiyun 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2891*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2892*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2893*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2894*4882a593Smuzhiyun 		break;
2895*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2896*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2897*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2898*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2899*4882a593Smuzhiyun 		break;
2900*4882a593Smuzhiyun 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
2901*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2902*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2903*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2904*4882a593Smuzhiyun 		break;
2905*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2906*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2907*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2908*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2909*4882a593Smuzhiyun 		break;
2910*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2911*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2912*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2913*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2914*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2915*4882a593Smuzhiyun 		break;
2916*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2917*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2918*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2919*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2920*4882a593Smuzhiyun 		break;
2921*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2922*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2923*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2924*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2925*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2926*4882a593Smuzhiyun 		break;
2927*4882a593Smuzhiyun 	case IO_XFER_CMD_FRAME_ISSUED:
2928*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
2929*4882a593Smuzhiyun 		break;
2930*4882a593Smuzhiyun 	case IO_XFER_PIO_SETUP_ERROR:
2931*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_PIO_SETUP_ERROR\n");
2932*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2933*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2934*4882a593Smuzhiyun 		break;
2935*4882a593Smuzhiyun 	case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
2936*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2937*4882a593Smuzhiyun 			   "IO_XFR_ERROR_INTERNAL_CRC_ERROR\n");
2938*4882a593Smuzhiyun 		/* TBC: used default set values */
2939*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2940*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2941*4882a593Smuzhiyun 		break;
2942*4882a593Smuzhiyun 	case IO_XFER_DMA_ACTIVATE_TIMEOUT:
2943*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "IO_XFR_DMA_ACTIVATE_TIMEOUT\n");
2944*4882a593Smuzhiyun 		/* TBC: used default set values */
2945*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2946*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2947*4882a593Smuzhiyun 		break;
2948*4882a593Smuzhiyun 	default:
2949*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "Unknown status 0x%x\n", event);
2950*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2951*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2952*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2953*4882a593Smuzhiyun 		break;
2954*4882a593Smuzhiyun 	}
2955*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2956*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2957*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2958*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2959*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2960*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2961*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2962*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2963*4882a593Smuzhiyun 			   t, event, ts->resp, ts->stat);
2964*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2965*4882a593Smuzhiyun 	} else {
2966*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2967*4882a593Smuzhiyun 		pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2968*4882a593Smuzhiyun 	}
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
2972*4882a593Smuzhiyun static void
mpi_smp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2973*4882a593Smuzhiyun mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun 	u32 param, i;
2976*4882a593Smuzhiyun 	struct sas_task *t;
2977*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2978*4882a593Smuzhiyun 	unsigned long flags;
2979*4882a593Smuzhiyun 	u32 status;
2980*4882a593Smuzhiyun 	u32 tag;
2981*4882a593Smuzhiyun 	struct smp_completion_resp *psmpPayload;
2982*4882a593Smuzhiyun 	struct task_status_struct *ts;
2983*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2984*4882a593Smuzhiyun 	char *pdma_respaddr = NULL;
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2987*4882a593Smuzhiyun 	status = le32_to_cpu(psmpPayload->status);
2988*4882a593Smuzhiyun 	tag = le32_to_cpu(psmpPayload->tag);
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2991*4882a593Smuzhiyun 	param = le32_to_cpu(psmpPayload->param);
2992*4882a593Smuzhiyun 	t = ccb->task;
2993*4882a593Smuzhiyun 	ts = &t->task_status;
2994*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
2995*4882a593Smuzhiyun 	if (status)
2996*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "smp IO status 0x%x\n", status);
2997*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
2998*4882a593Smuzhiyun 		return;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV, "tag::0x%x status::0x%x\n", tag, status);
3001*4882a593Smuzhiyun 
3002*4882a593Smuzhiyun 	switch (status) {
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	case IO_SUCCESS:
3005*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
3006*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3007*4882a593Smuzhiyun 		ts->stat = SAM_STAT_GOOD;
3008*4882a593Smuzhiyun 		if (pm8001_dev)
3009*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
3010*4882a593Smuzhiyun 		if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
3011*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO,
3012*4882a593Smuzhiyun 				   "DIRECT RESPONSE Length:%d\n",
3013*4882a593Smuzhiyun 				   param);
3014*4882a593Smuzhiyun 			pdma_respaddr = (char *)(phys_to_virt(cpu_to_le64
3015*4882a593Smuzhiyun 						((u64)sg_dma_address
3016*4882a593Smuzhiyun 						(&t->smp_task.smp_resp))));
3017*4882a593Smuzhiyun 			for (i = 0; i < param; i++) {
3018*4882a593Smuzhiyun 				*(pdma_respaddr+i) = psmpPayload->_r_a[i];
3019*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
3020*4882a593Smuzhiyun 					   "SMP Byte%d DMA data 0x%x psmp 0x%x\n",
3021*4882a593Smuzhiyun 					   i, *(pdma_respaddr + i),
3022*4882a593Smuzhiyun 					   psmpPayload->_r_a[i]);
3023*4882a593Smuzhiyun 			}
3024*4882a593Smuzhiyun 		}
3025*4882a593Smuzhiyun 		break;
3026*4882a593Smuzhiyun 	case IO_ABORTED:
3027*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB\n");
3028*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3029*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
3030*4882a593Smuzhiyun 		if (pm8001_dev)
3031*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
3032*4882a593Smuzhiyun 		break;
3033*4882a593Smuzhiyun 	case IO_OVERFLOW:
3034*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
3035*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3036*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
3037*4882a593Smuzhiyun 		ts->residual = 0;
3038*4882a593Smuzhiyun 		if (pm8001_dev)
3039*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
3040*4882a593Smuzhiyun 		break;
3041*4882a593Smuzhiyun 	case IO_NO_DEVICE:
3042*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
3043*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3044*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
3045*4882a593Smuzhiyun 		break;
3046*4882a593Smuzhiyun 	case IO_ERROR_HW_TIMEOUT:
3047*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_HW_TIMEOUT\n");
3048*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3049*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
3050*4882a593Smuzhiyun 		break;
3051*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
3052*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
3053*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3054*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
3055*4882a593Smuzhiyun 		break;
3056*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
3057*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
3058*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3059*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
3060*4882a593Smuzhiyun 		break;
3061*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
3062*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3063*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
3064*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3065*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3066*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
3067*4882a593Smuzhiyun 		break;
3068*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
3069*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3070*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
3071*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3072*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3073*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
3074*4882a593Smuzhiyun 		break;
3075*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
3076*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
3077*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3078*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3079*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
3080*4882a593Smuzhiyun 		break;
3081*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
3082*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
3083*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
3084*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
3085*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
3086*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
3087*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
3088*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3089*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3090*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
3091*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha,
3092*4882a593Smuzhiyun 				pm8001_dev,
3093*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
3094*4882a593Smuzhiyun 		break;
3095*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
3096*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3097*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
3098*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3099*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3100*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
3101*4882a593Smuzhiyun 		break;
3102*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
3103*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3104*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
3105*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3106*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3107*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
3108*4882a593Smuzhiyun 		break;
3109*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
3110*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3111*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
3112*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3113*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3114*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
3115*4882a593Smuzhiyun 		break;
3116*4882a593Smuzhiyun 	case IO_XFER_ERROR_RX_FRAME:
3117*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_RX_FRAME\n");
3118*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3119*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
3120*4882a593Smuzhiyun 		break;
3121*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
3122*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
3123*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3124*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3125*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
3126*4882a593Smuzhiyun 		break;
3127*4882a593Smuzhiyun 	case IO_ERROR_INTERNAL_SMP_RESOURCE:
3128*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_INTERNAL_SMP_RESOURCE\n");
3129*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3130*4882a593Smuzhiyun 		ts->stat = SAS_QUEUE_FULL;
3131*4882a593Smuzhiyun 		break;
3132*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
3133*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
3134*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3135*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3136*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
3137*4882a593Smuzhiyun 		break;
3138*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
3139*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
3140*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3141*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
3142*4882a593Smuzhiyun 		break;
3143*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
3144*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
3145*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3146*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3147*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
3148*4882a593Smuzhiyun 		break;
3149*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
3150*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3151*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
3152*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3153*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
3154*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
3155*4882a593Smuzhiyun 		break;
3156*4882a593Smuzhiyun 	default:
3157*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
3158*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3159*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
3160*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
3161*4882a593Smuzhiyun 		break;
3162*4882a593Smuzhiyun 	}
3163*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
3164*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3165*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3166*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
3167*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
3168*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
3169*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
3170*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%xstat 0x%x but aborted by upper layer!\n",
3171*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
3172*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
3173*4882a593Smuzhiyun 	} else {
3174*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
3175*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
3176*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
3177*4882a593Smuzhiyun 		t->task_done(t);
3178*4882a593Smuzhiyun 	}
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun /**
3182*4882a593Smuzhiyun  * pm80xx_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
3183*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3184*4882a593Smuzhiyun  * @Qnum: the outbound queue message number.
3185*4882a593Smuzhiyun  * @SEA: source of event to ack
3186*4882a593Smuzhiyun  * @port_id: port id.
3187*4882a593Smuzhiyun  * @phyId: phy id.
3188*4882a593Smuzhiyun  * @param0: parameter 0.
3189*4882a593Smuzhiyun  * @param1: parameter 1.
3190*4882a593Smuzhiyun  */
pm80xx_hw_event_ack_req(struct pm8001_hba_info * pm8001_ha,u32 Qnum,u32 SEA,u32 port_id,u32 phyId,u32 param0,u32 param1)3191*4882a593Smuzhiyun static void pm80xx_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
3192*4882a593Smuzhiyun 	u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
3193*4882a593Smuzhiyun {
3194*4882a593Smuzhiyun 	struct hw_event_ack_req	 payload;
3195*4882a593Smuzhiyun 	u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	memset((u8 *)&payload, 0, sizeof(payload));
3200*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
3201*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(1);
3202*4882a593Smuzhiyun 	payload.phyid_sea_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
3203*4882a593Smuzhiyun 		((phyId & 0xFF) << 24) | (port_id & 0xFF));
3204*4882a593Smuzhiyun 	payload.param0 = cpu_to_le32(param0);
3205*4882a593Smuzhiyun 	payload.param1 = cpu_to_le32(param1);
3206*4882a593Smuzhiyun 	pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
3207*4882a593Smuzhiyun 			sizeof(payload), 0);
3208*4882a593Smuzhiyun }
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
3211*4882a593Smuzhiyun 	u32 phyId, u32 phy_op);
3212*4882a593Smuzhiyun 
hw_event_port_recover(struct pm8001_hba_info * pm8001_ha,void * piomb)3213*4882a593Smuzhiyun static void hw_event_port_recover(struct pm8001_hba_info *pm8001_ha,
3214*4882a593Smuzhiyun 					void *piomb)
3215*4882a593Smuzhiyun {
3216*4882a593Smuzhiyun 	struct hw_event_resp *pPayload = (struct hw_event_resp *)(piomb + 4);
3217*4882a593Smuzhiyun 	u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
3218*4882a593Smuzhiyun 	u8 phy_id = (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
3219*4882a593Smuzhiyun 	u32 lr_status_evt_portid =
3220*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_status_evt_portid);
3221*4882a593Smuzhiyun 	u8 deviceType = pPayload->sas_identify.dev_type;
3222*4882a593Smuzhiyun 	u8 link_rate = (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
3223*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3224*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
3225*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	if (deviceType == SAS_END_DEVICE) {
3228*4882a593Smuzhiyun 		pm80xx_chip_phy_ctl_req(pm8001_ha, phy_id,
3229*4882a593Smuzhiyun 					PHY_NOTIFY_ENABLE_SPINUP);
3230*4882a593Smuzhiyun 	}
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 	port->wide_port_phymap |= (1U << phy_id);
3233*4882a593Smuzhiyun 	pm8001_get_lrate_mode(phy, link_rate);
3234*4882a593Smuzhiyun 	phy->sas_phy.oob_mode = SAS_OOB_MODE;
3235*4882a593Smuzhiyun 	phy->phy_state = PHY_STATE_LINK_UP_SPCV;
3236*4882a593Smuzhiyun 	phy->phy_attached = 1;
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun /**
3240*4882a593Smuzhiyun  * hw_event_sas_phy_up -FW tells me a SAS phy up event.
3241*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3242*4882a593Smuzhiyun  * @piomb: IO message buffer
3243*4882a593Smuzhiyun  */
3244*4882a593Smuzhiyun static void
hw_event_sas_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3245*4882a593Smuzhiyun hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3246*4882a593Smuzhiyun {
3247*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3248*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3249*4882a593Smuzhiyun 	u32 lr_status_evt_portid =
3250*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_status_evt_portid);
3251*4882a593Smuzhiyun 	u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 	u8 link_rate =
3254*4882a593Smuzhiyun 		(u8)((lr_status_evt_portid & 0xF0000000) >> 28);
3255*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
3256*4882a593Smuzhiyun 	u8 phy_id =
3257*4882a593Smuzhiyun 		(u8)((phyid_npip_portstate & 0xFF0000) >> 16);
3258*4882a593Smuzhiyun 	u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
3259*4882a593Smuzhiyun 
3260*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3261*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3262*4882a593Smuzhiyun 	unsigned long flags;
3263*4882a593Smuzhiyun 	u8 deviceType = pPayload->sas_identify.dev_type;
3264*4882a593Smuzhiyun 	port->port_state = portstate;
3265*4882a593Smuzhiyun 	port->wide_port_phymap |= (1U << phy_id);
3266*4882a593Smuzhiyun 	phy->phy_state = PHY_STATE_LINK_UP_SPCV;
3267*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG,
3268*4882a593Smuzhiyun 		   "portid:%d; phyid:%d; linkrate:%d; portstate:%x; devicetype:%x\n",
3269*4882a593Smuzhiyun 		   port_id, phy_id, link_rate, portstate, deviceType);
3270*4882a593Smuzhiyun 
3271*4882a593Smuzhiyun 	switch (deviceType) {
3272*4882a593Smuzhiyun 	case SAS_PHY_UNUSED:
3273*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "device type no device.\n");
3274*4882a593Smuzhiyun 		break;
3275*4882a593Smuzhiyun 	case SAS_END_DEVICE:
3276*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "end device.\n");
3277*4882a593Smuzhiyun 		pm80xx_chip_phy_ctl_req(pm8001_ha, phy_id,
3278*4882a593Smuzhiyun 			PHY_NOTIFY_ENABLE_SPINUP);
3279*4882a593Smuzhiyun 		port->port_attached = 1;
3280*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3281*4882a593Smuzhiyun 		break;
3282*4882a593Smuzhiyun 	case SAS_EDGE_EXPANDER_DEVICE:
3283*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "expander device.\n");
3284*4882a593Smuzhiyun 		port->port_attached = 1;
3285*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3286*4882a593Smuzhiyun 		break;
3287*4882a593Smuzhiyun 	case SAS_FANOUT_EXPANDER_DEVICE:
3288*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "fanout expander device.\n");
3289*4882a593Smuzhiyun 		port->port_attached = 1;
3290*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3291*4882a593Smuzhiyun 		break;
3292*4882a593Smuzhiyun 	default:
3293*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "unknown device type(%x)\n",
3294*4882a593Smuzhiyun 			   deviceType);
3295*4882a593Smuzhiyun 		break;
3296*4882a593Smuzhiyun 	}
3297*4882a593Smuzhiyun 	phy->phy_type |= PORT_TYPE_SAS;
3298*4882a593Smuzhiyun 	phy->identify.device_type = deviceType;
3299*4882a593Smuzhiyun 	phy->phy_attached = 1;
3300*4882a593Smuzhiyun 	if (phy->identify.device_type == SAS_END_DEVICE)
3301*4882a593Smuzhiyun 		phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
3302*4882a593Smuzhiyun 	else if (phy->identify.device_type != SAS_PHY_UNUSED)
3303*4882a593Smuzhiyun 		phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
3304*4882a593Smuzhiyun 	phy->sas_phy.oob_mode = SAS_OOB_MODE;
3305*4882a593Smuzhiyun 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3306*4882a593Smuzhiyun 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3307*4882a593Smuzhiyun 	memcpy(phy->frame_rcvd, &pPayload->sas_identify,
3308*4882a593Smuzhiyun 		sizeof(struct sas_identify_frame)-4);
3309*4882a593Smuzhiyun 	phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
3310*4882a593Smuzhiyun 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3311*4882a593Smuzhiyun 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3312*4882a593Smuzhiyun 	if (pm8001_ha->flags == PM8001F_RUN_TIME)
3313*4882a593Smuzhiyun 		mdelay(200); /* delay a moment to wait for disk to spin up */
3314*4882a593Smuzhiyun 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3315*4882a593Smuzhiyun }
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun /**
3318*4882a593Smuzhiyun  * hw_event_sata_phy_up -FW tells me a SATA phy up event.
3319*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3320*4882a593Smuzhiyun  * @piomb: IO message buffer
3321*4882a593Smuzhiyun  */
3322*4882a593Smuzhiyun static void
hw_event_sata_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3323*4882a593Smuzhiyun hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3324*4882a593Smuzhiyun {
3325*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3326*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3327*4882a593Smuzhiyun 	u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
3328*4882a593Smuzhiyun 	u32 lr_status_evt_portid =
3329*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_status_evt_portid);
3330*4882a593Smuzhiyun 	u8 link_rate =
3331*4882a593Smuzhiyun 		(u8)((lr_status_evt_portid & 0xF0000000) >> 28);
3332*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
3333*4882a593Smuzhiyun 	u8 phy_id =
3334*4882a593Smuzhiyun 		(u8)((phyid_npip_portstate & 0xFF0000) >> 16);
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3339*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3340*4882a593Smuzhiyun 	unsigned long flags;
3341*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
3342*4882a593Smuzhiyun 		   "port id %d, phy id %d link_rate %d portstate 0x%x\n",
3343*4882a593Smuzhiyun 		   port_id, phy_id, link_rate, portstate);
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	port->port_state = portstate;
3346*4882a593Smuzhiyun 	phy->phy_state = PHY_STATE_LINK_UP_SPCV;
3347*4882a593Smuzhiyun 	port->port_attached = 1;
3348*4882a593Smuzhiyun 	pm8001_get_lrate_mode(phy, link_rate);
3349*4882a593Smuzhiyun 	phy->phy_type |= PORT_TYPE_SATA;
3350*4882a593Smuzhiyun 	phy->phy_attached = 1;
3351*4882a593Smuzhiyun 	phy->sas_phy.oob_mode = SATA_OOB_MODE;
3352*4882a593Smuzhiyun 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3353*4882a593Smuzhiyun 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3354*4882a593Smuzhiyun 	memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3355*4882a593Smuzhiyun 		sizeof(struct dev_to_host_fis));
3356*4882a593Smuzhiyun 	phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3357*4882a593Smuzhiyun 	phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3358*4882a593Smuzhiyun 	phy->identify.device_type = SAS_SATA_DEV;
3359*4882a593Smuzhiyun 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3360*4882a593Smuzhiyun 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3361*4882a593Smuzhiyun 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3362*4882a593Smuzhiyun }
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun /**
3365*4882a593Smuzhiyun  * hw_event_phy_down -we should notify the libsas the phy is down.
3366*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3367*4882a593Smuzhiyun  * @piomb: IO message buffer
3368*4882a593Smuzhiyun  */
3369*4882a593Smuzhiyun static void
hw_event_phy_down(struct pm8001_hba_info * pm8001_ha,void * piomb)3370*4882a593Smuzhiyun hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3371*4882a593Smuzhiyun {
3372*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3373*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	u32 lr_status_evt_portid =
3376*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_status_evt_portid);
3377*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
3378*4882a593Smuzhiyun 	u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
3379*4882a593Smuzhiyun 	u8 phy_id =
3380*4882a593Smuzhiyun 		(u8)((phyid_npip_portstate & 0xFF0000) >> 16);
3381*4882a593Smuzhiyun 	u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3384*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3385*4882a593Smuzhiyun 	u32 port_sata = (phy->phy_type & PORT_TYPE_SATA);
3386*4882a593Smuzhiyun 	port->port_state = portstate;
3387*4882a593Smuzhiyun 	phy->identify.device_type = 0;
3388*4882a593Smuzhiyun 	phy->phy_attached = 0;
3389*4882a593Smuzhiyun 	switch (portstate) {
3390*4882a593Smuzhiyun 	case PORT_VALID:
3391*4882a593Smuzhiyun 		break;
3392*4882a593Smuzhiyun 	case PORT_INVALID:
3393*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " PortInvalid portID %d\n",
3394*4882a593Smuzhiyun 			   port_id);
3395*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3396*4882a593Smuzhiyun 			   " Last phy Down and port invalid\n");
3397*4882a593Smuzhiyun 		if (port_sata) {
3398*4882a593Smuzhiyun 			phy->phy_type = 0;
3399*4882a593Smuzhiyun 			port->port_attached = 0;
3400*4882a593Smuzhiyun 			pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3401*4882a593Smuzhiyun 					port_id, phy_id, 0, 0);
3402*4882a593Smuzhiyun 		}
3403*4882a593Smuzhiyun 		sas_phy_disconnected(&phy->sas_phy);
3404*4882a593Smuzhiyun 		break;
3405*4882a593Smuzhiyun 	case PORT_IN_RESET:
3406*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " Port In Reset portID %d\n",
3407*4882a593Smuzhiyun 			   port_id);
3408*4882a593Smuzhiyun 		break;
3409*4882a593Smuzhiyun 	case PORT_NOT_ESTABLISHED:
3410*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3411*4882a593Smuzhiyun 			   " Phy Down and PORT_NOT_ESTABLISHED\n");
3412*4882a593Smuzhiyun 		port->port_attached = 0;
3413*4882a593Smuzhiyun 		break;
3414*4882a593Smuzhiyun 	case PORT_LOSTCOMM:
3415*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " Phy Down and PORT_LOSTCOMM\n");
3416*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3417*4882a593Smuzhiyun 			   " Last phy Down and port invalid\n");
3418*4882a593Smuzhiyun 		if (port_sata) {
3419*4882a593Smuzhiyun 			port->port_attached = 0;
3420*4882a593Smuzhiyun 			phy->phy_type = 0;
3421*4882a593Smuzhiyun 			pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3422*4882a593Smuzhiyun 					port_id, phy_id, 0, 0);
3423*4882a593Smuzhiyun 		}
3424*4882a593Smuzhiyun 		sas_phy_disconnected(&phy->sas_phy);
3425*4882a593Smuzhiyun 		break;
3426*4882a593Smuzhiyun 	default:
3427*4882a593Smuzhiyun 		port->port_attached = 0;
3428*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO,
3429*4882a593Smuzhiyun 			   " Phy Down and(default) = 0x%x\n",
3430*4882a593Smuzhiyun 			   portstate);
3431*4882a593Smuzhiyun 		break;
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	}
3434*4882a593Smuzhiyun 	if (port_sata && (portstate != PORT_IN_RESET))
3435*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun 
mpi_phy_start_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3438*4882a593Smuzhiyun static int mpi_phy_start_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3439*4882a593Smuzhiyun {
3440*4882a593Smuzhiyun 	struct phy_start_resp *pPayload =
3441*4882a593Smuzhiyun 		(struct phy_start_resp *)(piomb + 4);
3442*4882a593Smuzhiyun 	u32 status =
3443*4882a593Smuzhiyun 		le32_to_cpu(pPayload->status);
3444*4882a593Smuzhiyun 	u32 phy_id =
3445*4882a593Smuzhiyun 		le32_to_cpu(pPayload->phyid);
3446*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
3449*4882a593Smuzhiyun 		   "phy start resp status:0x%x, phyid:0x%x\n",
3450*4882a593Smuzhiyun 		   status, phy_id);
3451*4882a593Smuzhiyun 	if (status == 0)
3452*4882a593Smuzhiyun 		phy->phy_state = PHY_LINK_DOWN;
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	if (pm8001_ha->flags == PM8001F_RUN_TIME &&
3455*4882a593Smuzhiyun 			phy->enable_completion != NULL) {
3456*4882a593Smuzhiyun 		complete(phy->enable_completion);
3457*4882a593Smuzhiyun 		phy->enable_completion = NULL;
3458*4882a593Smuzhiyun 	}
3459*4882a593Smuzhiyun 	return 0;
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun }
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun /**
3464*4882a593Smuzhiyun  * mpi_thermal_hw_event -The hw event has come.
3465*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3466*4882a593Smuzhiyun  * @piomb: IO message buffer
3467*4882a593Smuzhiyun  */
mpi_thermal_hw_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3468*4882a593Smuzhiyun static int mpi_thermal_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
3469*4882a593Smuzhiyun {
3470*4882a593Smuzhiyun 	struct thermal_hw_event *pPayload =
3471*4882a593Smuzhiyun 		(struct thermal_hw_event *)(piomb + 4);
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	u32 thermal_event = le32_to_cpu(pPayload->thermal_event);
3474*4882a593Smuzhiyun 	u32 rht_lht = le32_to_cpu(pPayload->rht_lht);
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 	if (thermal_event & 0x40) {
3477*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3478*4882a593Smuzhiyun 			   "Thermal Event: Local high temperature violated!\n");
3479*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3480*4882a593Smuzhiyun 			   "Thermal Event: Measured local high temperature %d\n",
3481*4882a593Smuzhiyun 			   ((rht_lht & 0xFF00) >> 8));
3482*4882a593Smuzhiyun 	}
3483*4882a593Smuzhiyun 	if (thermal_event & 0x10) {
3484*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3485*4882a593Smuzhiyun 			   "Thermal Event: Remote high temperature violated!\n");
3486*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
3487*4882a593Smuzhiyun 			   "Thermal Event: Measured remote high temperature %d\n",
3488*4882a593Smuzhiyun 			   ((rht_lht & 0xFF000000) >> 24));
3489*4882a593Smuzhiyun 	}
3490*4882a593Smuzhiyun 	return 0;
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun /**
3494*4882a593Smuzhiyun  * mpi_hw_event -The hw event has come.
3495*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3496*4882a593Smuzhiyun  * @piomb: IO message buffer
3497*4882a593Smuzhiyun  */
mpi_hw_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3498*4882a593Smuzhiyun static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
3499*4882a593Smuzhiyun {
3500*4882a593Smuzhiyun 	unsigned long flags, i;
3501*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3502*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3503*4882a593Smuzhiyun 	u32 lr_status_evt_portid =
3504*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_status_evt_portid);
3505*4882a593Smuzhiyun 	u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
3506*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
3507*4882a593Smuzhiyun 	u8 phy_id =
3508*4882a593Smuzhiyun 		(u8)((phyid_npip_portstate & 0xFF0000) >> 16);
3509*4882a593Smuzhiyun 	u16 eventType =
3510*4882a593Smuzhiyun 		(u16)((lr_status_evt_portid & 0x00FFFF00) >> 8);
3511*4882a593Smuzhiyun 	u8 status =
3512*4882a593Smuzhiyun 		(u8)((lr_status_evt_portid & 0x0F000000) >> 24);
3513*4882a593Smuzhiyun 	struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3514*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3515*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3516*4882a593Smuzhiyun 	struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3517*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEV,
3518*4882a593Smuzhiyun 		   "portid:%d phyid:%d event:0x%x status:0x%x\n",
3519*4882a593Smuzhiyun 		   port_id, phy_id, eventType, status);
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	switch (eventType) {
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	case HW_EVENT_SAS_PHY_UP:
3524*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_START_STATUS\n");
3525*4882a593Smuzhiyun 		hw_event_sas_phy_up(pm8001_ha, piomb);
3526*4882a593Smuzhiyun 		break;
3527*4882a593Smuzhiyun 	case HW_EVENT_SATA_PHY_UP:
3528*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_PHY_UP\n");
3529*4882a593Smuzhiyun 		hw_event_sata_phy_up(pm8001_ha, piomb);
3530*4882a593Smuzhiyun 		break;
3531*4882a593Smuzhiyun 	case HW_EVENT_SATA_SPINUP_HOLD:
3532*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_SPINUP_HOLD\n");
3533*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3534*4882a593Smuzhiyun 		break;
3535*4882a593Smuzhiyun 	case HW_EVENT_PHY_DOWN:
3536*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_DOWN\n");
3537*4882a593Smuzhiyun 		hw_event_phy_down(pm8001_ha, piomb);
3538*4882a593Smuzhiyun 		if (pm8001_ha->reset_in_progress) {
3539*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG, "Reset in progress\n");
3540*4882a593Smuzhiyun 			return 0;
3541*4882a593Smuzhiyun 		}
3542*4882a593Smuzhiyun 		phy->phy_attached = 0;
3543*4882a593Smuzhiyun 		phy->phy_state = PHY_LINK_DISABLE;
3544*4882a593Smuzhiyun 		break;
3545*4882a593Smuzhiyun 	case HW_EVENT_PORT_INVALID:
3546*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_INVALID\n");
3547*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3548*4882a593Smuzhiyun 		phy->phy_attached = 0;
3549*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3550*4882a593Smuzhiyun 		break;
3551*4882a593Smuzhiyun 	/* the broadcast change primitive received, tell the LIBSAS this event
3552*4882a593Smuzhiyun 	to revalidate the sas domain*/
3553*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_CHANGE:
3554*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_CHANGE\n");
3555*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3556*4882a593Smuzhiyun 			port_id, phy_id, 1, 0);
3557*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3558*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3559*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3560*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3561*4882a593Smuzhiyun 		break;
3562*4882a593Smuzhiyun 	case HW_EVENT_PHY_ERROR:
3563*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_ERROR\n");
3564*4882a593Smuzhiyun 		sas_phy_disconnected(&phy->sas_phy);
3565*4882a593Smuzhiyun 		phy->phy_attached = 0;
3566*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3567*4882a593Smuzhiyun 		break;
3568*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_EXP:
3569*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_EXP\n");
3570*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3571*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3572*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3573*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3574*4882a593Smuzhiyun 		break;
3575*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_INVALID_DWORD:
3576*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3577*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_INVALID_DWORD\n");
3578*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3579*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3580*4882a593Smuzhiyun 		break;
3581*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3582*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3583*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_DISPARITY_ERROR\n");
3584*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3585*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3586*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3587*4882a593Smuzhiyun 		break;
3588*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3589*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3590*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_CODE_VIOLATION\n");
3591*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3592*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_CODE_VIOLATION,
3593*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3594*4882a593Smuzhiyun 		break;
3595*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3596*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3597*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n");
3598*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3599*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3600*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3601*4882a593Smuzhiyun 		break;
3602*4882a593Smuzhiyun 	case HW_EVENT_MALFUNCTION:
3603*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_MALFUNCTION\n");
3604*4882a593Smuzhiyun 		break;
3605*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_SES:
3606*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_SES\n");
3607*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3608*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3609*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3610*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3611*4882a593Smuzhiyun 		break;
3612*4882a593Smuzhiyun 	case HW_EVENT_INBOUND_CRC_ERROR:
3613*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_INBOUND_CRC_ERROR\n");
3614*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3615*4882a593Smuzhiyun 			HW_EVENT_INBOUND_CRC_ERROR,
3616*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3617*4882a593Smuzhiyun 		break;
3618*4882a593Smuzhiyun 	case HW_EVENT_HARD_RESET_RECEIVED:
3619*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_HARD_RESET_RECEIVED\n");
3620*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_HARD_RESET);
3621*4882a593Smuzhiyun 		break;
3622*4882a593Smuzhiyun 	case HW_EVENT_ID_FRAME_TIMEOUT:
3623*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_ID_FRAME_TIMEOUT\n");
3624*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3625*4882a593Smuzhiyun 		phy->phy_attached = 0;
3626*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3627*4882a593Smuzhiyun 		break;
3628*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3629*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3630*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n");
3631*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3632*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3633*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3634*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3635*4882a593Smuzhiyun 		phy->phy_attached = 0;
3636*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3637*4882a593Smuzhiyun 		break;
3638*4882a593Smuzhiyun 	case HW_EVENT_PORT_RESET_TIMER_TMO:
3639*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_TIMER_TMO\n");
3640*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3641*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3642*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3643*4882a593Smuzhiyun 		phy->phy_attached = 0;
3644*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3645*4882a593Smuzhiyun 		if (pm8001_ha->phy[phy_id].reset_completion) {
3646*4882a593Smuzhiyun 			pm8001_ha->phy[phy_id].port_reset_status =
3647*4882a593Smuzhiyun 					PORT_RESET_TMO;
3648*4882a593Smuzhiyun 			complete(pm8001_ha->phy[phy_id].reset_completion);
3649*4882a593Smuzhiyun 			pm8001_ha->phy[phy_id].reset_completion = NULL;
3650*4882a593Smuzhiyun 		}
3651*4882a593Smuzhiyun 		break;
3652*4882a593Smuzhiyun 	case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3653*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3654*4882a593Smuzhiyun 			   "HW_EVENT_PORT_RECOVERY_TIMER_TMO\n");
3655*4882a593Smuzhiyun 		pm80xx_hw_event_ack_req(pm8001_ha, 0,
3656*4882a593Smuzhiyun 			HW_EVENT_PORT_RECOVERY_TIMER_TMO,
3657*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3658*4882a593Smuzhiyun 		for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
3659*4882a593Smuzhiyun 			if (port->wide_port_phymap & (1 << i)) {
3660*4882a593Smuzhiyun 				phy = &pm8001_ha->phy[i];
3661*4882a593Smuzhiyun 				sas_notify_phy_event(&phy->sas_phy,
3662*4882a593Smuzhiyun 						PHYE_LOSS_OF_SIGNAL);
3663*4882a593Smuzhiyun 				port->wide_port_phymap &= ~(1 << i);
3664*4882a593Smuzhiyun 			}
3665*4882a593Smuzhiyun 		}
3666*4882a593Smuzhiyun 		break;
3667*4882a593Smuzhiyun 	case HW_EVENT_PORT_RECOVER:
3668*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RECOVER\n");
3669*4882a593Smuzhiyun 		hw_event_port_recover(pm8001_ha, piomb);
3670*4882a593Smuzhiyun 		break;
3671*4882a593Smuzhiyun 	case HW_EVENT_PORT_RESET_COMPLETE:
3672*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_COMPLETE\n");
3673*4882a593Smuzhiyun 		if (pm8001_ha->phy[phy_id].reset_completion) {
3674*4882a593Smuzhiyun 			pm8001_ha->phy[phy_id].port_reset_status =
3675*4882a593Smuzhiyun 					PORT_RESET_SUCCESS;
3676*4882a593Smuzhiyun 			complete(pm8001_ha->phy[phy_id].reset_completion);
3677*4882a593Smuzhiyun 			pm8001_ha->phy[phy_id].reset_completion = NULL;
3678*4882a593Smuzhiyun 		}
3679*4882a593Smuzhiyun 		break;
3680*4882a593Smuzhiyun 	case EVENT_BROADCAST_ASYNCH_EVENT:
3681*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "EVENT_BROADCAST_ASYNCH_EVENT\n");
3682*4882a593Smuzhiyun 		break;
3683*4882a593Smuzhiyun 	default:
3684*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown event type 0x%x\n",
3685*4882a593Smuzhiyun 			   eventType);
3686*4882a593Smuzhiyun 		break;
3687*4882a593Smuzhiyun 	}
3688*4882a593Smuzhiyun 	return 0;
3689*4882a593Smuzhiyun }
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun /**
3692*4882a593Smuzhiyun  * mpi_phy_stop_resp - SPCv specific
3693*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3694*4882a593Smuzhiyun  * @piomb: IO message buffer
3695*4882a593Smuzhiyun  */
mpi_phy_stop_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3696*4882a593Smuzhiyun static int mpi_phy_stop_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3697*4882a593Smuzhiyun {
3698*4882a593Smuzhiyun 	struct phy_stop_resp *pPayload =
3699*4882a593Smuzhiyun 		(struct phy_stop_resp *)(piomb + 4);
3700*4882a593Smuzhiyun 	u32 status =
3701*4882a593Smuzhiyun 		le32_to_cpu(pPayload->status);
3702*4882a593Smuzhiyun 	u32 phyid =
3703*4882a593Smuzhiyun 		le32_to_cpu(pPayload->phyid) & 0xFF;
3704*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phyid];
3705*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "phy:0x%x status:0x%x\n",
3706*4882a593Smuzhiyun 		   phyid, status);
3707*4882a593Smuzhiyun 	if (status == PHY_STOP_SUCCESS ||
3708*4882a593Smuzhiyun 		status == PHY_STOP_ERR_DEVICE_ATTACHED)
3709*4882a593Smuzhiyun 		phy->phy_state = PHY_LINK_DISABLE;
3710*4882a593Smuzhiyun 	return 0;
3711*4882a593Smuzhiyun }
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun /**
3714*4882a593Smuzhiyun  * mpi_set_controller_config_resp - SPCv specific
3715*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3716*4882a593Smuzhiyun  * @piomb: IO message buffer
3717*4882a593Smuzhiyun  */
mpi_set_controller_config_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3718*4882a593Smuzhiyun static int mpi_set_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
3719*4882a593Smuzhiyun 			void *piomb)
3720*4882a593Smuzhiyun {
3721*4882a593Smuzhiyun 	struct set_ctrl_cfg_resp *pPayload =
3722*4882a593Smuzhiyun 			(struct set_ctrl_cfg_resp *)(piomb + 4);
3723*4882a593Smuzhiyun 	u32 status = le32_to_cpu(pPayload->status);
3724*4882a593Smuzhiyun 	u32 err_qlfr_pgcd = le32_to_cpu(pPayload->err_qlfr_pgcd);
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG,
3727*4882a593Smuzhiyun 		   "SET CONTROLLER RESP: status 0x%x qlfr_pgcd 0x%x\n",
3728*4882a593Smuzhiyun 		   status, err_qlfr_pgcd);
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	return 0;
3731*4882a593Smuzhiyun }
3732*4882a593Smuzhiyun 
3733*4882a593Smuzhiyun /**
3734*4882a593Smuzhiyun  * mpi_get_controller_config_resp - SPCv specific
3735*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3736*4882a593Smuzhiyun  * @piomb: IO message buffer
3737*4882a593Smuzhiyun  */
mpi_get_controller_config_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3738*4882a593Smuzhiyun static int mpi_get_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
3739*4882a593Smuzhiyun 			void *piomb)
3740*4882a593Smuzhiyun {
3741*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " pm80xx_addition_functionality\n");
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	return 0;
3744*4882a593Smuzhiyun }
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun /**
3747*4882a593Smuzhiyun  * mpi_get_phy_profile_resp - SPCv specific
3748*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3749*4882a593Smuzhiyun  * @piomb: IO message buffer
3750*4882a593Smuzhiyun  */
mpi_get_phy_profile_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3751*4882a593Smuzhiyun static int mpi_get_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
3752*4882a593Smuzhiyun 			void *piomb)
3753*4882a593Smuzhiyun {
3754*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " pm80xx_addition_functionality\n");
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	return 0;
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun 
3759*4882a593Smuzhiyun /**
3760*4882a593Smuzhiyun  * mpi_flash_op_ext_resp - SPCv specific
3761*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3762*4882a593Smuzhiyun  * @piomb: IO message buffer
3763*4882a593Smuzhiyun  */
mpi_flash_op_ext_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3764*4882a593Smuzhiyun static int mpi_flash_op_ext_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3765*4882a593Smuzhiyun {
3766*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " pm80xx_addition_functionality\n");
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun 	return 0;
3769*4882a593Smuzhiyun }
3770*4882a593Smuzhiyun 
3771*4882a593Smuzhiyun /**
3772*4882a593Smuzhiyun  * mpi_set_phy_profile_resp - SPCv specific
3773*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3774*4882a593Smuzhiyun  * @piomb: IO message buffer
3775*4882a593Smuzhiyun  */
mpi_set_phy_profile_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3776*4882a593Smuzhiyun static int mpi_set_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
3777*4882a593Smuzhiyun 			void *piomb)
3778*4882a593Smuzhiyun {
3779*4882a593Smuzhiyun 	u32 tag;
3780*4882a593Smuzhiyun 	u8 page_code;
3781*4882a593Smuzhiyun 	int rc = 0;
3782*4882a593Smuzhiyun 	struct set_phy_profile_resp *pPayload =
3783*4882a593Smuzhiyun 		(struct set_phy_profile_resp *)(piomb + 4);
3784*4882a593Smuzhiyun 	u32 ppc_phyid = le32_to_cpu(pPayload->ppc_phyid);
3785*4882a593Smuzhiyun 	u32 status = le32_to_cpu(pPayload->status);
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	tag = le32_to_cpu(pPayload->tag);
3788*4882a593Smuzhiyun 	page_code = (u8)((ppc_phyid & 0xFF00) >> 8);
3789*4882a593Smuzhiyun 	if (status) {
3790*4882a593Smuzhiyun 		/* status is FAILED */
3791*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
3792*4882a593Smuzhiyun 			   "PhyProfile command failed  with status 0x%08X\n",
3793*4882a593Smuzhiyun 			   status);
3794*4882a593Smuzhiyun 		rc = -1;
3795*4882a593Smuzhiyun 	} else {
3796*4882a593Smuzhiyun 		if (page_code != SAS_PHY_ANALOG_SETTINGS_PAGE) {
3797*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL, "Invalid page code 0x%X\n",
3798*4882a593Smuzhiyun 				   page_code);
3799*4882a593Smuzhiyun 			rc = -1;
3800*4882a593Smuzhiyun 		}
3801*4882a593Smuzhiyun 	}
3802*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3803*4882a593Smuzhiyun 	return rc;
3804*4882a593Smuzhiyun }
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun /**
3807*4882a593Smuzhiyun  * mpi_kek_management_resp - SPCv specific
3808*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3809*4882a593Smuzhiyun  * @piomb: IO message buffer
3810*4882a593Smuzhiyun  */
mpi_kek_management_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3811*4882a593Smuzhiyun static int mpi_kek_management_resp(struct pm8001_hba_info *pm8001_ha,
3812*4882a593Smuzhiyun 			void *piomb)
3813*4882a593Smuzhiyun {
3814*4882a593Smuzhiyun 	struct kek_mgmt_resp *pPayload = (struct kek_mgmt_resp *)(piomb + 4);
3815*4882a593Smuzhiyun 
3816*4882a593Smuzhiyun 	u32 status = le32_to_cpu(pPayload->status);
3817*4882a593Smuzhiyun 	u32 kidx_new_curr_ksop = le32_to_cpu(pPayload->kidx_new_curr_ksop);
3818*4882a593Smuzhiyun 	u32 err_qlfr = le32_to_cpu(pPayload->err_qlfr);
3819*4882a593Smuzhiyun 
3820*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG,
3821*4882a593Smuzhiyun 		   "KEK MGMT RESP. Status 0x%x idx_ksop 0x%x err_qlfr 0x%x\n",
3822*4882a593Smuzhiyun 		   status, kidx_new_curr_ksop, err_qlfr);
3823*4882a593Smuzhiyun 
3824*4882a593Smuzhiyun 	return 0;
3825*4882a593Smuzhiyun }
3826*4882a593Smuzhiyun 
3827*4882a593Smuzhiyun /**
3828*4882a593Smuzhiyun  * mpi_dek_management_resp - SPCv specific
3829*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3830*4882a593Smuzhiyun  * @piomb: IO message buffer
3831*4882a593Smuzhiyun  */
mpi_dek_management_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3832*4882a593Smuzhiyun static int mpi_dek_management_resp(struct pm8001_hba_info *pm8001_ha,
3833*4882a593Smuzhiyun 			void *piomb)
3834*4882a593Smuzhiyun {
3835*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " pm80xx_addition_functionality\n");
3836*4882a593Smuzhiyun 
3837*4882a593Smuzhiyun 	return 0;
3838*4882a593Smuzhiyun }
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun /**
3841*4882a593Smuzhiyun  * ssp_coalesced_comp_resp - SPCv specific
3842*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3843*4882a593Smuzhiyun  * @piomb: IO message buffer
3844*4882a593Smuzhiyun  */
ssp_coalesced_comp_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3845*4882a593Smuzhiyun static int ssp_coalesced_comp_resp(struct pm8001_hba_info *pm8001_ha,
3846*4882a593Smuzhiyun 			void *piomb)
3847*4882a593Smuzhiyun {
3848*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " pm80xx_addition_functionality\n");
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun 	return 0;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun 
3853*4882a593Smuzhiyun /**
3854*4882a593Smuzhiyun  * process_one_iomb - process one outbound Queue memory block
3855*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3856*4882a593Smuzhiyun  * @piomb: IO message buffer
3857*4882a593Smuzhiyun  */
process_one_iomb(struct pm8001_hba_info * pm8001_ha,void * piomb)3858*4882a593Smuzhiyun static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3859*4882a593Smuzhiyun {
3860*4882a593Smuzhiyun 	__le32 pHeader = *(__le32 *)piomb;
3861*4882a593Smuzhiyun 	u32 opc = (u32)((le32_to_cpu(pHeader)) & 0xFFF);
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun 	switch (opc) {
3864*4882a593Smuzhiyun 	case OPC_OUB_ECHO:
3865*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_ECHO\n");
3866*4882a593Smuzhiyun 		break;
3867*4882a593Smuzhiyun 	case OPC_OUB_HW_EVENT:
3868*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_HW_EVENT\n");
3869*4882a593Smuzhiyun 		mpi_hw_event(pm8001_ha, piomb);
3870*4882a593Smuzhiyun 		break;
3871*4882a593Smuzhiyun 	case OPC_OUB_THERM_HW_EVENT:
3872*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_THERMAL_EVENT\n");
3873*4882a593Smuzhiyun 		mpi_thermal_hw_event(pm8001_ha, piomb);
3874*4882a593Smuzhiyun 		break;
3875*4882a593Smuzhiyun 	case OPC_OUB_SSP_COMP:
3876*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_COMP\n");
3877*4882a593Smuzhiyun 		mpi_ssp_completion(pm8001_ha, piomb);
3878*4882a593Smuzhiyun 		break;
3879*4882a593Smuzhiyun 	case OPC_OUB_SMP_COMP:
3880*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_COMP\n");
3881*4882a593Smuzhiyun 		mpi_smp_completion(pm8001_ha, piomb);
3882*4882a593Smuzhiyun 		break;
3883*4882a593Smuzhiyun 	case OPC_OUB_LOCAL_PHY_CNTRL:
3884*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_LOCAL_PHY_CNTRL\n");
3885*4882a593Smuzhiyun 		pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
3886*4882a593Smuzhiyun 		break;
3887*4882a593Smuzhiyun 	case OPC_OUB_DEV_REGIST:
3888*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_REGIST\n");
3889*4882a593Smuzhiyun 		pm8001_mpi_reg_resp(pm8001_ha, piomb);
3890*4882a593Smuzhiyun 		break;
3891*4882a593Smuzhiyun 	case OPC_OUB_DEREG_DEV:
3892*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "unregister the device\n");
3893*4882a593Smuzhiyun 		pm8001_mpi_dereg_resp(pm8001_ha, piomb);
3894*4882a593Smuzhiyun 		break;
3895*4882a593Smuzhiyun 	case OPC_OUB_GET_DEV_HANDLE:
3896*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEV_HANDLE\n");
3897*4882a593Smuzhiyun 		break;
3898*4882a593Smuzhiyun 	case OPC_OUB_SATA_COMP:
3899*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_COMP\n");
3900*4882a593Smuzhiyun 		mpi_sata_completion(pm8001_ha, piomb);
3901*4882a593Smuzhiyun 		break;
3902*4882a593Smuzhiyun 	case OPC_OUB_SATA_EVENT:
3903*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_EVENT\n");
3904*4882a593Smuzhiyun 		mpi_sata_event(pm8001_ha, piomb);
3905*4882a593Smuzhiyun 		break;
3906*4882a593Smuzhiyun 	case OPC_OUB_SSP_EVENT:
3907*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_EVENT\n");
3908*4882a593Smuzhiyun 		mpi_ssp_event(pm8001_ha, piomb);
3909*4882a593Smuzhiyun 		break;
3910*4882a593Smuzhiyun 	case OPC_OUB_DEV_HANDLE_ARRIV:
3911*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_HANDLE_ARRIV\n");
3912*4882a593Smuzhiyun 		/*This is for target*/
3913*4882a593Smuzhiyun 		break;
3914*4882a593Smuzhiyun 	case OPC_OUB_SSP_RECV_EVENT:
3915*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_RECV_EVENT\n");
3916*4882a593Smuzhiyun 		/*This is for target*/
3917*4882a593Smuzhiyun 		break;
3918*4882a593Smuzhiyun 	case OPC_OUB_FW_FLASH_UPDATE:
3919*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_FW_FLASH_UPDATE\n");
3920*4882a593Smuzhiyun 		pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
3921*4882a593Smuzhiyun 		break;
3922*4882a593Smuzhiyun 	case OPC_OUB_GPIO_RESPONSE:
3923*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_RESPONSE\n");
3924*4882a593Smuzhiyun 		break;
3925*4882a593Smuzhiyun 	case OPC_OUB_GPIO_EVENT:
3926*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_EVENT\n");
3927*4882a593Smuzhiyun 		break;
3928*4882a593Smuzhiyun 	case OPC_OUB_GENERAL_EVENT:
3929*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GENERAL_EVENT\n");
3930*4882a593Smuzhiyun 		pm8001_mpi_general_event(pm8001_ha, piomb);
3931*4882a593Smuzhiyun 		break;
3932*4882a593Smuzhiyun 	case OPC_OUB_SSP_ABORT_RSP:
3933*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_ABORT_RSP\n");
3934*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3935*4882a593Smuzhiyun 		break;
3936*4882a593Smuzhiyun 	case OPC_OUB_SATA_ABORT_RSP:
3937*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_ABORT_RSP\n");
3938*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3939*4882a593Smuzhiyun 		break;
3940*4882a593Smuzhiyun 	case OPC_OUB_SAS_DIAG_MODE_START_END:
3941*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3942*4882a593Smuzhiyun 			   "OPC_OUB_SAS_DIAG_MODE_START_END\n");
3943*4882a593Smuzhiyun 		break;
3944*4882a593Smuzhiyun 	case OPC_OUB_SAS_DIAG_EXECUTE:
3945*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_DIAG_EXECUTE\n");
3946*4882a593Smuzhiyun 		break;
3947*4882a593Smuzhiyun 	case OPC_OUB_GET_TIME_STAMP:
3948*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_TIME_STAMP\n");
3949*4882a593Smuzhiyun 		break;
3950*4882a593Smuzhiyun 	case OPC_OUB_SAS_HW_EVENT_ACK:
3951*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_HW_EVENT_ACK\n");
3952*4882a593Smuzhiyun 		break;
3953*4882a593Smuzhiyun 	case OPC_OUB_PORT_CONTROL:
3954*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_PORT_CONTROL\n");
3955*4882a593Smuzhiyun 		break;
3956*4882a593Smuzhiyun 	case OPC_OUB_SMP_ABORT_RSP:
3957*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_ABORT_RSP\n");
3958*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3959*4882a593Smuzhiyun 		break;
3960*4882a593Smuzhiyun 	case OPC_OUB_GET_NVMD_DATA:
3961*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_NVMD_DATA\n");
3962*4882a593Smuzhiyun 		pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
3963*4882a593Smuzhiyun 		break;
3964*4882a593Smuzhiyun 	case OPC_OUB_SET_NVMD_DATA:
3965*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_NVMD_DATA\n");
3966*4882a593Smuzhiyun 		pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
3967*4882a593Smuzhiyun 		break;
3968*4882a593Smuzhiyun 	case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3969*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEVICE_HANDLE_REMOVAL\n");
3970*4882a593Smuzhiyun 		break;
3971*4882a593Smuzhiyun 	case OPC_OUB_SET_DEVICE_STATE:
3972*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEVICE_STATE\n");
3973*4882a593Smuzhiyun 		pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
3974*4882a593Smuzhiyun 		break;
3975*4882a593Smuzhiyun 	case OPC_OUB_GET_DEVICE_STATE:
3976*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEVICE_STATE\n");
3977*4882a593Smuzhiyun 		break;
3978*4882a593Smuzhiyun 	case OPC_OUB_SET_DEV_INFO:
3979*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEV_INFO\n");
3980*4882a593Smuzhiyun 		break;
3981*4882a593Smuzhiyun 	/* spcv specifc commands */
3982*4882a593Smuzhiyun 	case OPC_OUB_PHY_START_RESP:
3983*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3984*4882a593Smuzhiyun 			   "OPC_OUB_PHY_START_RESP opcode:%x\n", opc);
3985*4882a593Smuzhiyun 		mpi_phy_start_resp(pm8001_ha, piomb);
3986*4882a593Smuzhiyun 		break;
3987*4882a593Smuzhiyun 	case OPC_OUB_PHY_STOP_RESP:
3988*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3989*4882a593Smuzhiyun 			   "OPC_OUB_PHY_STOP_RESP opcode:%x\n", opc);
3990*4882a593Smuzhiyun 		mpi_phy_stop_resp(pm8001_ha, piomb);
3991*4882a593Smuzhiyun 		break;
3992*4882a593Smuzhiyun 	case OPC_OUB_SET_CONTROLLER_CONFIG:
3993*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3994*4882a593Smuzhiyun 			   "OPC_OUB_SET_CONTROLLER_CONFIG opcode:%x\n", opc);
3995*4882a593Smuzhiyun 		mpi_set_controller_config_resp(pm8001_ha, piomb);
3996*4882a593Smuzhiyun 		break;
3997*4882a593Smuzhiyun 	case OPC_OUB_GET_CONTROLLER_CONFIG:
3998*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3999*4882a593Smuzhiyun 			   "OPC_OUB_GET_CONTROLLER_CONFIG opcode:%x\n", opc);
4000*4882a593Smuzhiyun 		mpi_get_controller_config_resp(pm8001_ha, piomb);
4001*4882a593Smuzhiyun 		break;
4002*4882a593Smuzhiyun 	case OPC_OUB_GET_PHY_PROFILE:
4003*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4004*4882a593Smuzhiyun 			   "OPC_OUB_GET_PHY_PROFILE opcode:%x\n", opc);
4005*4882a593Smuzhiyun 		mpi_get_phy_profile_resp(pm8001_ha, piomb);
4006*4882a593Smuzhiyun 		break;
4007*4882a593Smuzhiyun 	case OPC_OUB_FLASH_OP_EXT:
4008*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4009*4882a593Smuzhiyun 			   "OPC_OUB_FLASH_OP_EXT opcode:%x\n", opc);
4010*4882a593Smuzhiyun 		mpi_flash_op_ext_resp(pm8001_ha, piomb);
4011*4882a593Smuzhiyun 		break;
4012*4882a593Smuzhiyun 	case OPC_OUB_SET_PHY_PROFILE:
4013*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4014*4882a593Smuzhiyun 			   "OPC_OUB_SET_PHY_PROFILE opcode:%x\n", opc);
4015*4882a593Smuzhiyun 		mpi_set_phy_profile_resp(pm8001_ha, piomb);
4016*4882a593Smuzhiyun 		break;
4017*4882a593Smuzhiyun 	case OPC_OUB_KEK_MANAGEMENT_RESP:
4018*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4019*4882a593Smuzhiyun 			   "OPC_OUB_KEK_MANAGEMENT_RESP opcode:%x\n", opc);
4020*4882a593Smuzhiyun 		mpi_kek_management_resp(pm8001_ha, piomb);
4021*4882a593Smuzhiyun 		break;
4022*4882a593Smuzhiyun 	case OPC_OUB_DEK_MANAGEMENT_RESP:
4023*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4024*4882a593Smuzhiyun 			   "OPC_OUB_DEK_MANAGEMENT_RESP opcode:%x\n", opc);
4025*4882a593Smuzhiyun 		mpi_dek_management_resp(pm8001_ha, piomb);
4026*4882a593Smuzhiyun 		break;
4027*4882a593Smuzhiyun 	case OPC_OUB_SSP_COALESCED_COMP_RESP:
4028*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
4029*4882a593Smuzhiyun 			   "OPC_OUB_SSP_COALESCED_COMP_RESP opcode:%x\n", opc);
4030*4882a593Smuzhiyun 		ssp_coalesced_comp_resp(pm8001_ha, piomb);
4031*4882a593Smuzhiyun 		break;
4032*4882a593Smuzhiyun 	default:
4033*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO,
4034*4882a593Smuzhiyun 			   "Unknown outbound Queue IOMB OPC = 0x%x\n", opc);
4035*4882a593Smuzhiyun 		break;
4036*4882a593Smuzhiyun 	}
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun 
print_scratchpad_registers(struct pm8001_hba_info * pm8001_ha)4039*4882a593Smuzhiyun static void print_scratchpad_registers(struct pm8001_hba_info *pm8001_ha)
4040*4882a593Smuzhiyun {
4041*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_SCRATCH_PAD_0: 0x%x\n",
4042*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0));
4043*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_SCRATCH_PAD_1:0x%x\n",
4044*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1));
4045*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_SCRATCH_PAD_2: 0x%x\n",
4046*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2));
4047*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_SCRATCH_PAD_3: 0x%x\n",
4048*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3));
4049*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_0: 0x%x\n",
4050*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0));
4051*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_1: 0x%x\n",
4052*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_1));
4053*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_2: 0x%x\n",
4054*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_2));
4055*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_3: 0x%x\n",
4056*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_3));
4057*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_4: 0x%x\n",
4058*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_4));
4059*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_HOST_SCRATCH_PAD_5: 0x%x\n",
4060*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_5));
4061*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_RSVD_SCRATCH_PAD_0: 0x%x\n",
4062*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_6));
4063*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, FAIL, "MSGU_RSVD_SCRATCH_PAD_1: 0x%x\n",
4064*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_7));
4065*4882a593Smuzhiyun }
4066*4882a593Smuzhiyun 
process_oq(struct pm8001_hba_info * pm8001_ha,u8 vec)4067*4882a593Smuzhiyun static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
4068*4882a593Smuzhiyun {
4069*4882a593Smuzhiyun 	struct outbound_queue_table *circularQ;
4070*4882a593Smuzhiyun 	void *pMsg1 = NULL;
4071*4882a593Smuzhiyun 	u8 bc;
4072*4882a593Smuzhiyun 	u32 ret = MPI_IO_STATUS_FAIL;
4073*4882a593Smuzhiyun 	unsigned long flags;
4074*4882a593Smuzhiyun 	u32 regval;
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 	/*
4077*4882a593Smuzhiyun 	 * Fatal errors are programmed to be signalled in irq vector
4078*4882a593Smuzhiyun 	 * pm8001_ha->max_q_num - 1 through pm8001_ha->main_cfg_tbl.pm80xx_tbl.
4079*4882a593Smuzhiyun 	 * fatal_err_interrupt
4080*4882a593Smuzhiyun 	 */
4081*4882a593Smuzhiyun 	if (vec == (pm8001_ha->max_q_num - 1)) {
4082*4882a593Smuzhiyun 		u32 mipsall_ready;
4083*4882a593Smuzhiyun 
4084*4882a593Smuzhiyun 		if (pm8001_ha->chip_id == chip_8008 ||
4085*4882a593Smuzhiyun 		    pm8001_ha->chip_id == chip_8009)
4086*4882a593Smuzhiyun 			mipsall_ready = SCRATCH_PAD_MIPSALL_READY_8PORT;
4087*4882a593Smuzhiyun 		else
4088*4882a593Smuzhiyun 			mipsall_ready = SCRATCH_PAD_MIPSALL_READY_16PORT;
4089*4882a593Smuzhiyun 
4090*4882a593Smuzhiyun 		regval = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
4091*4882a593Smuzhiyun 		if ((regval & mipsall_ready) != mipsall_ready) {
4092*4882a593Smuzhiyun 			pm8001_ha->controller_fatal_error = true;
4093*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
4094*4882a593Smuzhiyun 				   "Firmware Fatal error! Regval:0x%x\n",
4095*4882a593Smuzhiyun 				   regval);
4096*4882a593Smuzhiyun 			print_scratchpad_registers(pm8001_ha);
4097*4882a593Smuzhiyun 			return ret;
4098*4882a593Smuzhiyun 		}
4099*4882a593Smuzhiyun 	}
4100*4882a593Smuzhiyun 	spin_lock_irqsave(&pm8001_ha->lock, flags);
4101*4882a593Smuzhiyun 	circularQ = &pm8001_ha->outbnd_q_tbl[vec];
4102*4882a593Smuzhiyun 	do {
4103*4882a593Smuzhiyun 		/* spurious interrupt during setup if kexec-ing and
4104*4882a593Smuzhiyun 		 * driver doing a doorbell access w/ the pre-kexec oq
4105*4882a593Smuzhiyun 		 * interrupt setup.
4106*4882a593Smuzhiyun 		 */
4107*4882a593Smuzhiyun 		if (!circularQ->pi_virt)
4108*4882a593Smuzhiyun 			break;
4109*4882a593Smuzhiyun 		ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
4110*4882a593Smuzhiyun 		if (MPI_IO_STATUS_SUCCESS == ret) {
4111*4882a593Smuzhiyun 			/* process the outbound message */
4112*4882a593Smuzhiyun 			process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
4113*4882a593Smuzhiyun 			/* free the message from the outbound circular buffer */
4114*4882a593Smuzhiyun 			pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
4115*4882a593Smuzhiyun 							circularQ, bc);
4116*4882a593Smuzhiyun 		}
4117*4882a593Smuzhiyun 		if (MPI_IO_STATUS_BUSY == ret) {
4118*4882a593Smuzhiyun 			/* Update the producer index from SPC */
4119*4882a593Smuzhiyun 			circularQ->producer_index =
4120*4882a593Smuzhiyun 				cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
4121*4882a593Smuzhiyun 			if (le32_to_cpu(circularQ->producer_index) ==
4122*4882a593Smuzhiyun 				circularQ->consumer_idx)
4123*4882a593Smuzhiyun 				/* OQ is empty */
4124*4882a593Smuzhiyun 				break;
4125*4882a593Smuzhiyun 		}
4126*4882a593Smuzhiyun 	} while (1);
4127*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
4128*4882a593Smuzhiyun 	return ret;
4129*4882a593Smuzhiyun }
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun /* DMA_... to our direction translation. */
4132*4882a593Smuzhiyun static const u8 data_dir_flags[] = {
4133*4882a593Smuzhiyun 	[DMA_BIDIRECTIONAL]	= DATA_DIR_BYRECIPIENT,	/* UNSPECIFIED */
4134*4882a593Smuzhiyun 	[DMA_TO_DEVICE]		= DATA_DIR_OUT,		/* OUTBOUND */
4135*4882a593Smuzhiyun 	[DMA_FROM_DEVICE]	= DATA_DIR_IN,		/* INBOUND */
4136*4882a593Smuzhiyun 	[DMA_NONE]		= DATA_DIR_NONE,	/* NO TRANSFER */
4137*4882a593Smuzhiyun };
4138*4882a593Smuzhiyun 
build_smp_cmd(u32 deviceID,__le32 hTag,struct smp_req * psmp_cmd,int mode,int length)4139*4882a593Smuzhiyun static void build_smp_cmd(u32 deviceID, __le32 hTag,
4140*4882a593Smuzhiyun 			struct smp_req *psmp_cmd, int mode, int length)
4141*4882a593Smuzhiyun {
4142*4882a593Smuzhiyun 	psmp_cmd->tag = hTag;
4143*4882a593Smuzhiyun 	psmp_cmd->device_id = cpu_to_le32(deviceID);
4144*4882a593Smuzhiyun 	if (mode == SMP_DIRECT) {
4145*4882a593Smuzhiyun 		length = length - 4; /* subtract crc */
4146*4882a593Smuzhiyun 		psmp_cmd->len_ip_ir = cpu_to_le32(length << 16);
4147*4882a593Smuzhiyun 	} else {
4148*4882a593Smuzhiyun 		psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
4149*4882a593Smuzhiyun 	}
4150*4882a593Smuzhiyun }
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun /**
4153*4882a593Smuzhiyun  * pm8001_chip_smp_req - send a SMP task to FW
4154*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4155*4882a593Smuzhiyun  * @ccb: the ccb information this request used.
4156*4882a593Smuzhiyun  */
pm80xx_chip_smp_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4157*4882a593Smuzhiyun static int pm80xx_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
4158*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4159*4882a593Smuzhiyun {
4160*4882a593Smuzhiyun 	int elem, rc;
4161*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4162*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4163*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4164*4882a593Smuzhiyun 	struct scatterlist *sg_req, *sg_resp;
4165*4882a593Smuzhiyun 	u32 req_len, resp_len;
4166*4882a593Smuzhiyun 	struct smp_req smp_cmd;
4167*4882a593Smuzhiyun 	u32 opc;
4168*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4169*4882a593Smuzhiyun 	char *preq_dma_addr = NULL;
4170*4882a593Smuzhiyun 	__le64 tmp_addr;
4171*4882a593Smuzhiyun 	u32 i, length;
4172*4882a593Smuzhiyun 
4173*4882a593Smuzhiyun 	memset(&smp_cmd, 0, sizeof(smp_cmd));
4174*4882a593Smuzhiyun 	/*
4175*4882a593Smuzhiyun 	 * DMA-map SMP request, response buffers
4176*4882a593Smuzhiyun 	 */
4177*4882a593Smuzhiyun 	sg_req = &task->smp_task.smp_req;
4178*4882a593Smuzhiyun 	elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, DMA_TO_DEVICE);
4179*4882a593Smuzhiyun 	if (!elem)
4180*4882a593Smuzhiyun 		return -ENOMEM;
4181*4882a593Smuzhiyun 	req_len = sg_dma_len(sg_req);
4182*4882a593Smuzhiyun 
4183*4882a593Smuzhiyun 	sg_resp = &task->smp_task.smp_resp;
4184*4882a593Smuzhiyun 	elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, DMA_FROM_DEVICE);
4185*4882a593Smuzhiyun 	if (!elem) {
4186*4882a593Smuzhiyun 		rc = -ENOMEM;
4187*4882a593Smuzhiyun 		goto err_out;
4188*4882a593Smuzhiyun 	}
4189*4882a593Smuzhiyun 	resp_len = sg_dma_len(sg_resp);
4190*4882a593Smuzhiyun 	/* must be in dwords */
4191*4882a593Smuzhiyun 	if ((req_len & 0x3) || (resp_len & 0x3)) {
4192*4882a593Smuzhiyun 		rc = -EINVAL;
4193*4882a593Smuzhiyun 		goto err_out_2;
4194*4882a593Smuzhiyun 	}
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun 	opc = OPC_INB_SMP_REQUEST;
4197*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4198*4882a593Smuzhiyun 	smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	length = sg_req->length;
4201*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "SMP Frame Length %d\n", sg_req->length);
4202*4882a593Smuzhiyun 	if (!(length - 8))
4203*4882a593Smuzhiyun 		pm8001_ha->smp_exp_mode = SMP_DIRECT;
4204*4882a593Smuzhiyun 	else
4205*4882a593Smuzhiyun 		pm8001_ha->smp_exp_mode = SMP_INDIRECT;
4206*4882a593Smuzhiyun 
4207*4882a593Smuzhiyun 
4208*4882a593Smuzhiyun 	tmp_addr = cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
4209*4882a593Smuzhiyun 	preq_dma_addr = (char *)phys_to_virt(tmp_addr);
4210*4882a593Smuzhiyun 
4211*4882a593Smuzhiyun 	/* INDIRECT MODE command settings. Use DMA */
4212*4882a593Smuzhiyun 	if (pm8001_ha->smp_exp_mode == SMP_INDIRECT) {
4213*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "SMP REQUEST INDIRECT MODE\n");
4214*4882a593Smuzhiyun 		/* for SPCv indirect mode. Place the top 4 bytes of
4215*4882a593Smuzhiyun 		 * SMP Request header here. */
4216*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
4217*4882a593Smuzhiyun 			smp_cmd.smp_req16[i] = *(preq_dma_addr + i);
4218*4882a593Smuzhiyun 		/* exclude top 4 bytes for SMP req header */
4219*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_req_addr =
4220*4882a593Smuzhiyun 			cpu_to_le64((u64)sg_dma_address
4221*4882a593Smuzhiyun 				(&task->smp_task.smp_req) + 4);
4222*4882a593Smuzhiyun 		/* exclude 4 bytes for SMP req header and CRC */
4223*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_req_size =
4224*4882a593Smuzhiyun 			cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-8);
4225*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_resp_addr =
4226*4882a593Smuzhiyun 				cpu_to_le64((u64)sg_dma_address
4227*4882a593Smuzhiyun 					(&task->smp_task.smp_resp));
4228*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_resp_size =
4229*4882a593Smuzhiyun 				cpu_to_le32((u32)sg_dma_len
4230*4882a593Smuzhiyun 					(&task->smp_task.smp_resp)-4);
4231*4882a593Smuzhiyun 	} else { /* DIRECT MODE */
4232*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_req_addr =
4233*4882a593Smuzhiyun 			cpu_to_le64((u64)sg_dma_address
4234*4882a593Smuzhiyun 					(&task->smp_task.smp_req));
4235*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_req_size =
4236*4882a593Smuzhiyun 			cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
4237*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_resp_addr =
4238*4882a593Smuzhiyun 			cpu_to_le64((u64)sg_dma_address
4239*4882a593Smuzhiyun 				(&task->smp_task.smp_resp));
4240*4882a593Smuzhiyun 		smp_cmd.long_smp_req.long_resp_size =
4241*4882a593Smuzhiyun 			cpu_to_le32
4242*4882a593Smuzhiyun 			((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
4243*4882a593Smuzhiyun 	}
4244*4882a593Smuzhiyun 	if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
4245*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "SMP REQUEST DIRECT MODE\n");
4246*4882a593Smuzhiyun 		for (i = 0; i < length; i++)
4247*4882a593Smuzhiyun 			if (i < 16) {
4248*4882a593Smuzhiyun 				smp_cmd.smp_req16[i] = *(preq_dma_addr+i);
4249*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
4250*4882a593Smuzhiyun 					   "Byte[%d]:%x (DMA data:%x)\n",
4251*4882a593Smuzhiyun 					   i, smp_cmd.smp_req16[i],
4252*4882a593Smuzhiyun 					   *(preq_dma_addr));
4253*4882a593Smuzhiyun 			} else {
4254*4882a593Smuzhiyun 				smp_cmd.smp_req[i] = *(preq_dma_addr+i);
4255*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
4256*4882a593Smuzhiyun 					   "Byte[%d]:%x (DMA data:%x)\n",
4257*4882a593Smuzhiyun 					   i, smp_cmd.smp_req[i],
4258*4882a593Smuzhiyun 					   *(preq_dma_addr));
4259*4882a593Smuzhiyun 			}
4260*4882a593Smuzhiyun 	}
4261*4882a593Smuzhiyun 
4262*4882a593Smuzhiyun 	build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag,
4263*4882a593Smuzhiyun 				&smp_cmd, pm8001_ha->smp_exp_mode, length);
4264*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &smp_cmd,
4265*4882a593Smuzhiyun 			sizeof(smp_cmd), 0);
4266*4882a593Smuzhiyun 	if (rc)
4267*4882a593Smuzhiyun 		goto err_out_2;
4268*4882a593Smuzhiyun 	return 0;
4269*4882a593Smuzhiyun 
4270*4882a593Smuzhiyun err_out_2:
4271*4882a593Smuzhiyun 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
4272*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
4273*4882a593Smuzhiyun err_out:
4274*4882a593Smuzhiyun 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
4275*4882a593Smuzhiyun 			DMA_TO_DEVICE);
4276*4882a593Smuzhiyun 	return rc;
4277*4882a593Smuzhiyun }
4278*4882a593Smuzhiyun 
check_enc_sas_cmd(struct sas_task * task)4279*4882a593Smuzhiyun static int check_enc_sas_cmd(struct sas_task *task)
4280*4882a593Smuzhiyun {
4281*4882a593Smuzhiyun 	u8 cmd = task->ssp_task.cmd->cmnd[0];
4282*4882a593Smuzhiyun 
4283*4882a593Smuzhiyun 	if (cmd == READ_10 || cmd == WRITE_10 || cmd == WRITE_VERIFY)
4284*4882a593Smuzhiyun 		return 1;
4285*4882a593Smuzhiyun 	else
4286*4882a593Smuzhiyun 		return 0;
4287*4882a593Smuzhiyun }
4288*4882a593Smuzhiyun 
check_enc_sat_cmd(struct sas_task * task)4289*4882a593Smuzhiyun static int check_enc_sat_cmd(struct sas_task *task)
4290*4882a593Smuzhiyun {
4291*4882a593Smuzhiyun 	int ret = 0;
4292*4882a593Smuzhiyun 	switch (task->ata_task.fis.command) {
4293*4882a593Smuzhiyun 	case ATA_CMD_FPDMA_READ:
4294*4882a593Smuzhiyun 	case ATA_CMD_READ_EXT:
4295*4882a593Smuzhiyun 	case ATA_CMD_READ:
4296*4882a593Smuzhiyun 	case ATA_CMD_FPDMA_WRITE:
4297*4882a593Smuzhiyun 	case ATA_CMD_WRITE_EXT:
4298*4882a593Smuzhiyun 	case ATA_CMD_WRITE:
4299*4882a593Smuzhiyun 	case ATA_CMD_PIO_READ:
4300*4882a593Smuzhiyun 	case ATA_CMD_PIO_READ_EXT:
4301*4882a593Smuzhiyun 	case ATA_CMD_PIO_WRITE:
4302*4882a593Smuzhiyun 	case ATA_CMD_PIO_WRITE_EXT:
4303*4882a593Smuzhiyun 		ret = 1;
4304*4882a593Smuzhiyun 		break;
4305*4882a593Smuzhiyun 	default:
4306*4882a593Smuzhiyun 		ret = 0;
4307*4882a593Smuzhiyun 		break;
4308*4882a593Smuzhiyun 	}
4309*4882a593Smuzhiyun 	return ret;
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun 
4312*4882a593Smuzhiyun /**
4313*4882a593Smuzhiyun  * pm80xx_chip_ssp_io_req - send a SSP task to FW
4314*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4315*4882a593Smuzhiyun  * @ccb: the ccb information this request used.
4316*4882a593Smuzhiyun  */
pm80xx_chip_ssp_io_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4317*4882a593Smuzhiyun static int pm80xx_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
4318*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4319*4882a593Smuzhiyun {
4320*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4321*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4322*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4323*4882a593Smuzhiyun 	struct ssp_ini_io_start_req ssp_cmd;
4324*4882a593Smuzhiyun 	u32 tag = ccb->ccb_tag;
4325*4882a593Smuzhiyun 	int ret;
4326*4882a593Smuzhiyun 	u64 phys_addr, end_addr;
4327*4882a593Smuzhiyun 	u32 end_addr_high, end_addr_low;
4328*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4329*4882a593Smuzhiyun 	u32 q_index, cpu_id;
4330*4882a593Smuzhiyun 	u32 opc = OPC_INB_SSPINIIOSTART;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	memset(&ssp_cmd, 0, sizeof(ssp_cmd));
4333*4882a593Smuzhiyun 	memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
4334*4882a593Smuzhiyun 
4335*4882a593Smuzhiyun 	/* data address domain added for spcv; set to 0 by host,
4336*4882a593Smuzhiyun 	 * used internally by controller
4337*4882a593Smuzhiyun 	 * 0 for SAS 1.1 and SAS 2.0 compatible TLR
4338*4882a593Smuzhiyun 	 */
4339*4882a593Smuzhiyun 	ssp_cmd.dad_dir_m_tlr =
4340*4882a593Smuzhiyun 		cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);
4341*4882a593Smuzhiyun 	ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4342*4882a593Smuzhiyun 	ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4343*4882a593Smuzhiyun 	ssp_cmd.tag = cpu_to_le32(tag);
4344*4882a593Smuzhiyun 	if (task->ssp_task.enable_first_burst)
4345*4882a593Smuzhiyun 		ssp_cmd.ssp_iu.efb_prio_attr = 0x80;
4346*4882a593Smuzhiyun 	ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
4347*4882a593Smuzhiyun 	ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
4348*4882a593Smuzhiyun 	memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
4349*4882a593Smuzhiyun 		       task->ssp_task.cmd->cmd_len);
4350*4882a593Smuzhiyun 	cpu_id = smp_processor_id();
4351*4882a593Smuzhiyun 	q_index = (u32) (cpu_id) % (pm8001_ha->max_q_num);
4352*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[q_index];
4353*4882a593Smuzhiyun 
4354*4882a593Smuzhiyun 	/* Check if encryption is set */
4355*4882a593Smuzhiyun 	if (pm8001_ha->chip->encrypt &&
4356*4882a593Smuzhiyun 		!(pm8001_ha->encrypt_info.status) && check_enc_sas_cmd(task)) {
4357*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
4358*4882a593Smuzhiyun 			   "Encryption enabled.Sending Encrypt SAS command 0x%x\n",
4359*4882a593Smuzhiyun 			   task->ssp_task.cmd->cmnd[0]);
4360*4882a593Smuzhiyun 		opc = OPC_INB_SSP_INI_DIF_ENC_IO;
4361*4882a593Smuzhiyun 		/* enable encryption. 0 for SAS 1.1 and SAS 2.0 compatible TLR*/
4362*4882a593Smuzhiyun 		ssp_cmd.dad_dir_m_tlr =	cpu_to_le32
4363*4882a593Smuzhiyun 			((data_dir_flags[task->data_dir] << 8) | 0x20 | 0x0);
4364*4882a593Smuzhiyun 
4365*4882a593Smuzhiyun 		/* fill in PRD (scatter/gather) table, if any */
4366*4882a593Smuzhiyun 		if (task->num_scatter > 1) {
4367*4882a593Smuzhiyun 			pm8001_chip_make_sg(task->scatter,
4368*4882a593Smuzhiyun 						ccb->n_elem, ccb->buf_prd);
4369*4882a593Smuzhiyun 			phys_addr = ccb->ccb_dma_handle;
4370*4882a593Smuzhiyun 			ssp_cmd.enc_addr_low =
4371*4882a593Smuzhiyun 				cpu_to_le32(lower_32_bits(phys_addr));
4372*4882a593Smuzhiyun 			ssp_cmd.enc_addr_high =
4373*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(phys_addr));
4374*4882a593Smuzhiyun 			ssp_cmd.enc_esgl = cpu_to_le32(1<<31);
4375*4882a593Smuzhiyun 		} else if (task->num_scatter == 1) {
4376*4882a593Smuzhiyun 			u64 dma_addr = sg_dma_address(task->scatter);
4377*4882a593Smuzhiyun 
4378*4882a593Smuzhiyun 			ssp_cmd.enc_addr_low =
4379*4882a593Smuzhiyun 				cpu_to_le32(lower_32_bits(dma_addr));
4380*4882a593Smuzhiyun 			ssp_cmd.enc_addr_high =
4381*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(dma_addr));
4382*4882a593Smuzhiyun 			ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
4383*4882a593Smuzhiyun 			ssp_cmd.enc_esgl = 0;
4384*4882a593Smuzhiyun 
4385*4882a593Smuzhiyun 			/* Check 4G Boundary */
4386*4882a593Smuzhiyun 			end_addr = dma_addr + le32_to_cpu(ssp_cmd.enc_len) - 1;
4387*4882a593Smuzhiyun 			end_addr_low = lower_32_bits(end_addr);
4388*4882a593Smuzhiyun 			end_addr_high = upper_32_bits(end_addr);
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 			if (end_addr_high != le32_to_cpu(ssp_cmd.enc_addr_high)) {
4391*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4392*4882a593Smuzhiyun 					   "The sg list address start_addr=0x%016llx data_len=0x%x end_addr_high=0x%08x end_addr_low=0x%08x has crossed 4G boundary\n",
4393*4882a593Smuzhiyun 					   dma_addr,
4394*4882a593Smuzhiyun 					   le32_to_cpu(ssp_cmd.enc_len),
4395*4882a593Smuzhiyun 					   end_addr_high, end_addr_low);
4396*4882a593Smuzhiyun 				pm8001_chip_make_sg(task->scatter, 1,
4397*4882a593Smuzhiyun 					ccb->buf_prd);
4398*4882a593Smuzhiyun 				phys_addr = ccb->ccb_dma_handle;
4399*4882a593Smuzhiyun 				ssp_cmd.enc_addr_low =
4400*4882a593Smuzhiyun 					cpu_to_le32(lower_32_bits(phys_addr));
4401*4882a593Smuzhiyun 				ssp_cmd.enc_addr_high =
4402*4882a593Smuzhiyun 					cpu_to_le32(upper_32_bits(phys_addr));
4403*4882a593Smuzhiyun 				ssp_cmd.enc_esgl = cpu_to_le32(1U<<31);
4404*4882a593Smuzhiyun 			}
4405*4882a593Smuzhiyun 		} else if (task->num_scatter == 0) {
4406*4882a593Smuzhiyun 			ssp_cmd.enc_addr_low = 0;
4407*4882a593Smuzhiyun 			ssp_cmd.enc_addr_high = 0;
4408*4882a593Smuzhiyun 			ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
4409*4882a593Smuzhiyun 			ssp_cmd.enc_esgl = 0;
4410*4882a593Smuzhiyun 		}
4411*4882a593Smuzhiyun 
4412*4882a593Smuzhiyun 		/* XTS mode. All other fields are 0 */
4413*4882a593Smuzhiyun 		ssp_cmd.key_cmode = cpu_to_le32(0x6 << 4);
4414*4882a593Smuzhiyun 
4415*4882a593Smuzhiyun 		/* set tweak values. Should be the start lba */
4416*4882a593Smuzhiyun 		ssp_cmd.twk_val0 = cpu_to_le32((task->ssp_task.cmd->cmnd[2] << 24) |
4417*4882a593Smuzhiyun 						(task->ssp_task.cmd->cmnd[3] << 16) |
4418*4882a593Smuzhiyun 						(task->ssp_task.cmd->cmnd[4] << 8) |
4419*4882a593Smuzhiyun 						(task->ssp_task.cmd->cmnd[5]));
4420*4882a593Smuzhiyun 	} else {
4421*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
4422*4882a593Smuzhiyun 			   "Sending Normal SAS command 0x%x inb q %x\n",
4423*4882a593Smuzhiyun 			   task->ssp_task.cmd->cmnd[0], q_index);
4424*4882a593Smuzhiyun 		/* fill in PRD (scatter/gather) table, if any */
4425*4882a593Smuzhiyun 		if (task->num_scatter > 1) {
4426*4882a593Smuzhiyun 			pm8001_chip_make_sg(task->scatter, ccb->n_elem,
4427*4882a593Smuzhiyun 					ccb->buf_prd);
4428*4882a593Smuzhiyun 			phys_addr = ccb->ccb_dma_handle;
4429*4882a593Smuzhiyun 			ssp_cmd.addr_low =
4430*4882a593Smuzhiyun 				cpu_to_le32(lower_32_bits(phys_addr));
4431*4882a593Smuzhiyun 			ssp_cmd.addr_high =
4432*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(phys_addr));
4433*4882a593Smuzhiyun 			ssp_cmd.esgl = cpu_to_le32(1<<31);
4434*4882a593Smuzhiyun 		} else if (task->num_scatter == 1) {
4435*4882a593Smuzhiyun 			u64 dma_addr = sg_dma_address(task->scatter);
4436*4882a593Smuzhiyun 
4437*4882a593Smuzhiyun 			ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
4438*4882a593Smuzhiyun 			ssp_cmd.addr_high =
4439*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(dma_addr));
4440*4882a593Smuzhiyun 			ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4441*4882a593Smuzhiyun 			ssp_cmd.esgl = 0;
4442*4882a593Smuzhiyun 
4443*4882a593Smuzhiyun 			/* Check 4G Boundary */
4444*4882a593Smuzhiyun 			end_addr = dma_addr + le32_to_cpu(ssp_cmd.len) - 1;
4445*4882a593Smuzhiyun 			end_addr_low = lower_32_bits(end_addr);
4446*4882a593Smuzhiyun 			end_addr_high = upper_32_bits(end_addr);
4447*4882a593Smuzhiyun 			if (end_addr_high != le32_to_cpu(ssp_cmd.addr_high)) {
4448*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4449*4882a593Smuzhiyun 					   "The sg list address start_addr=0x%016llx data_len=0x%x end_addr_high=0x%08x end_addr_low=0x%08x has crossed 4G boundary\n",
4450*4882a593Smuzhiyun 					   dma_addr,
4451*4882a593Smuzhiyun 					   le32_to_cpu(ssp_cmd.len),
4452*4882a593Smuzhiyun 					   end_addr_high, end_addr_low);
4453*4882a593Smuzhiyun 				pm8001_chip_make_sg(task->scatter, 1,
4454*4882a593Smuzhiyun 					ccb->buf_prd);
4455*4882a593Smuzhiyun 				phys_addr = ccb->ccb_dma_handle;
4456*4882a593Smuzhiyun 				ssp_cmd.addr_low =
4457*4882a593Smuzhiyun 					cpu_to_le32(lower_32_bits(phys_addr));
4458*4882a593Smuzhiyun 				ssp_cmd.addr_high =
4459*4882a593Smuzhiyun 					cpu_to_le32(upper_32_bits(phys_addr));
4460*4882a593Smuzhiyun 				ssp_cmd.esgl = cpu_to_le32(1<<31);
4461*4882a593Smuzhiyun 			}
4462*4882a593Smuzhiyun 		} else if (task->num_scatter == 0) {
4463*4882a593Smuzhiyun 			ssp_cmd.addr_low = 0;
4464*4882a593Smuzhiyun 			ssp_cmd.addr_high = 0;
4465*4882a593Smuzhiyun 			ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4466*4882a593Smuzhiyun 			ssp_cmd.esgl = 0;
4467*4882a593Smuzhiyun 		}
4468*4882a593Smuzhiyun 	}
4469*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
4470*4882a593Smuzhiyun 			&ssp_cmd, sizeof(ssp_cmd), q_index);
4471*4882a593Smuzhiyun 	return ret;
4472*4882a593Smuzhiyun }
4473*4882a593Smuzhiyun 
pm80xx_chip_sata_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4474*4882a593Smuzhiyun static int pm80xx_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
4475*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4476*4882a593Smuzhiyun {
4477*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4478*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4479*4882a593Smuzhiyun 	struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
4480*4882a593Smuzhiyun 	u32 tag = ccb->ccb_tag;
4481*4882a593Smuzhiyun 	int ret;
4482*4882a593Smuzhiyun 	u32 q_index, cpu_id;
4483*4882a593Smuzhiyun 	struct sata_start_req sata_cmd;
4484*4882a593Smuzhiyun 	u32 hdr_tag, ncg_tag = 0;
4485*4882a593Smuzhiyun 	u64 phys_addr, end_addr;
4486*4882a593Smuzhiyun 	u32 end_addr_high, end_addr_low;
4487*4882a593Smuzhiyun 	u32 ATAP = 0x0;
4488*4882a593Smuzhiyun 	u32 dir;
4489*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4490*4882a593Smuzhiyun 	unsigned long flags;
4491*4882a593Smuzhiyun 	u32 opc = OPC_INB_SATA_HOST_OPSTART;
4492*4882a593Smuzhiyun 	memset(&sata_cmd, 0, sizeof(sata_cmd));
4493*4882a593Smuzhiyun 	cpu_id = smp_processor_id();
4494*4882a593Smuzhiyun 	q_index = (u32) (cpu_id) % (pm8001_ha->max_q_num);
4495*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[q_index];
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	if (task->data_dir == DMA_NONE && !task->ata_task.use_ncq) {
4498*4882a593Smuzhiyun 		ATAP = 0x04; /* no data*/
4499*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "no data\n");
4500*4882a593Smuzhiyun 	} else if (likely(!task->ata_task.device_control_reg_update)) {
4501*4882a593Smuzhiyun 		if (task->ata_task.use_ncq &&
4502*4882a593Smuzhiyun 		    dev->sata_dev.class != ATA_DEV_ATAPI) {
4503*4882a593Smuzhiyun 			ATAP = 0x07; /* FPDMA */
4504*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "FPDMA\n");
4505*4882a593Smuzhiyun 		} else if (task->ata_task.dma_xfer) {
4506*4882a593Smuzhiyun 			ATAP = 0x06; /* DMA */
4507*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "DMA\n");
4508*4882a593Smuzhiyun 		} else {
4509*4882a593Smuzhiyun 			ATAP = 0x05; /* PIO*/
4510*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "PIO\n");
4511*4882a593Smuzhiyun 		}
4512*4882a593Smuzhiyun 	}
4513*4882a593Smuzhiyun 	if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
4514*4882a593Smuzhiyun 		task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
4515*4882a593Smuzhiyun 		ncg_tag = hdr_tag;
4516*4882a593Smuzhiyun 	}
4517*4882a593Smuzhiyun 	dir = data_dir_flags[task->data_dir] << 8;
4518*4882a593Smuzhiyun 	sata_cmd.tag = cpu_to_le32(tag);
4519*4882a593Smuzhiyun 	sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
4520*4882a593Smuzhiyun 	sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun 	sata_cmd.sata_fis = task->ata_task.fis;
4523*4882a593Smuzhiyun 	if (likely(!task->ata_task.device_control_reg_update))
4524*4882a593Smuzhiyun 		sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
4525*4882a593Smuzhiyun 	sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
4526*4882a593Smuzhiyun 
4527*4882a593Smuzhiyun 	/* Check if encryption is set */
4528*4882a593Smuzhiyun 	if (pm8001_ha->chip->encrypt &&
4529*4882a593Smuzhiyun 		!(pm8001_ha->encrypt_info.status) && check_enc_sat_cmd(task)) {
4530*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
4531*4882a593Smuzhiyun 			   "Encryption enabled.Sending Encrypt SATA cmd 0x%x\n",
4532*4882a593Smuzhiyun 			   sata_cmd.sata_fis.command);
4533*4882a593Smuzhiyun 		opc = OPC_INB_SATA_DIF_ENC_IO;
4534*4882a593Smuzhiyun 
4535*4882a593Smuzhiyun 		/* set encryption bit */
4536*4882a593Smuzhiyun 		sata_cmd.ncqtag_atap_dir_m_dad =
4537*4882a593Smuzhiyun 			cpu_to_le32(((ncg_tag & 0xff)<<16)|
4538*4882a593Smuzhiyun 				((ATAP & 0x3f) << 10) | 0x20 | dir);
4539*4882a593Smuzhiyun 							/* dad (bit 0-1) is 0 */
4540*4882a593Smuzhiyun 		/* fill in PRD (scatter/gather) table, if any */
4541*4882a593Smuzhiyun 		if (task->num_scatter > 1) {
4542*4882a593Smuzhiyun 			pm8001_chip_make_sg(task->scatter,
4543*4882a593Smuzhiyun 						ccb->n_elem, ccb->buf_prd);
4544*4882a593Smuzhiyun 			phys_addr = ccb->ccb_dma_handle;
4545*4882a593Smuzhiyun 			sata_cmd.enc_addr_low =
4546*4882a593Smuzhiyun 				cpu_to_le32(lower_32_bits(phys_addr));
4547*4882a593Smuzhiyun 			sata_cmd.enc_addr_high =
4548*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(phys_addr));
4549*4882a593Smuzhiyun 			sata_cmd.enc_esgl = cpu_to_le32(1 << 31);
4550*4882a593Smuzhiyun 		} else if (task->num_scatter == 1) {
4551*4882a593Smuzhiyun 			u64 dma_addr = sg_dma_address(task->scatter);
4552*4882a593Smuzhiyun 
4553*4882a593Smuzhiyun 			sata_cmd.enc_addr_low =
4554*4882a593Smuzhiyun 				cpu_to_le32(lower_32_bits(dma_addr));
4555*4882a593Smuzhiyun 			sata_cmd.enc_addr_high =
4556*4882a593Smuzhiyun 				cpu_to_le32(upper_32_bits(dma_addr));
4557*4882a593Smuzhiyun 			sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
4558*4882a593Smuzhiyun 			sata_cmd.enc_esgl = 0;
4559*4882a593Smuzhiyun 
4560*4882a593Smuzhiyun 			/* Check 4G Boundary */
4561*4882a593Smuzhiyun 			end_addr = dma_addr + le32_to_cpu(sata_cmd.enc_len) - 1;
4562*4882a593Smuzhiyun 			end_addr_low = lower_32_bits(end_addr);
4563*4882a593Smuzhiyun 			end_addr_high = upper_32_bits(end_addr);
4564*4882a593Smuzhiyun 			if (end_addr_high != le32_to_cpu(sata_cmd.enc_addr_high)) {
4565*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4566*4882a593Smuzhiyun 					   "The sg list address start_addr=0x%016llx data_len=0x%x end_addr_high=0x%08x end_addr_low=0x%08x has crossed 4G boundary\n",
4567*4882a593Smuzhiyun 					   dma_addr,
4568*4882a593Smuzhiyun 					   le32_to_cpu(sata_cmd.enc_len),
4569*4882a593Smuzhiyun 					   end_addr_high, end_addr_low);
4570*4882a593Smuzhiyun 				pm8001_chip_make_sg(task->scatter, 1,
4571*4882a593Smuzhiyun 					ccb->buf_prd);
4572*4882a593Smuzhiyun 				phys_addr = ccb->ccb_dma_handle;
4573*4882a593Smuzhiyun 				sata_cmd.enc_addr_low =
4574*4882a593Smuzhiyun 					cpu_to_le32(lower_32_bits(phys_addr));
4575*4882a593Smuzhiyun 				sata_cmd.enc_addr_high =
4576*4882a593Smuzhiyun 					cpu_to_le32(upper_32_bits(phys_addr));
4577*4882a593Smuzhiyun 				sata_cmd.enc_esgl =
4578*4882a593Smuzhiyun 					cpu_to_le32(1 << 31);
4579*4882a593Smuzhiyun 			}
4580*4882a593Smuzhiyun 		} else if (task->num_scatter == 0) {
4581*4882a593Smuzhiyun 			sata_cmd.enc_addr_low = 0;
4582*4882a593Smuzhiyun 			sata_cmd.enc_addr_high = 0;
4583*4882a593Smuzhiyun 			sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
4584*4882a593Smuzhiyun 			sata_cmd.enc_esgl = 0;
4585*4882a593Smuzhiyun 		}
4586*4882a593Smuzhiyun 		/* XTS mode. All other fields are 0 */
4587*4882a593Smuzhiyun 		sata_cmd.key_index_mode = cpu_to_le32(0x6 << 4);
4588*4882a593Smuzhiyun 
4589*4882a593Smuzhiyun 		/* set tweak values. Should be the start lba */
4590*4882a593Smuzhiyun 		sata_cmd.twk_val0 =
4591*4882a593Smuzhiyun 			cpu_to_le32((sata_cmd.sata_fis.lbal_exp << 24) |
4592*4882a593Smuzhiyun 					(sata_cmd.sata_fis.lbah << 16) |
4593*4882a593Smuzhiyun 					(sata_cmd.sata_fis.lbam << 8) |
4594*4882a593Smuzhiyun 					(sata_cmd.sata_fis.lbal));
4595*4882a593Smuzhiyun 		sata_cmd.twk_val1 =
4596*4882a593Smuzhiyun 			cpu_to_le32((sata_cmd.sata_fis.lbah_exp << 8) |
4597*4882a593Smuzhiyun 					 (sata_cmd.sata_fis.lbam_exp));
4598*4882a593Smuzhiyun 	} else {
4599*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
4600*4882a593Smuzhiyun 			   "Sending Normal SATA command 0x%x inb %x\n",
4601*4882a593Smuzhiyun 			   sata_cmd.sata_fis.command, q_index);
4602*4882a593Smuzhiyun 		/* dad (bit 0-1) is 0 */
4603*4882a593Smuzhiyun 		sata_cmd.ncqtag_atap_dir_m_dad =
4604*4882a593Smuzhiyun 			cpu_to_le32(((ncg_tag & 0xff)<<16) |
4605*4882a593Smuzhiyun 					((ATAP & 0x3f) << 10) | dir);
4606*4882a593Smuzhiyun 
4607*4882a593Smuzhiyun 		/* fill in PRD (scatter/gather) table, if any */
4608*4882a593Smuzhiyun 		if (task->num_scatter > 1) {
4609*4882a593Smuzhiyun 			pm8001_chip_make_sg(task->scatter,
4610*4882a593Smuzhiyun 					ccb->n_elem, ccb->buf_prd);
4611*4882a593Smuzhiyun 			phys_addr = ccb->ccb_dma_handle;
4612*4882a593Smuzhiyun 			sata_cmd.addr_low = lower_32_bits(phys_addr);
4613*4882a593Smuzhiyun 			sata_cmd.addr_high = upper_32_bits(phys_addr);
4614*4882a593Smuzhiyun 			sata_cmd.esgl = cpu_to_le32(1U << 31);
4615*4882a593Smuzhiyun 		} else if (task->num_scatter == 1) {
4616*4882a593Smuzhiyun 			u64 dma_addr = sg_dma_address(task->scatter);
4617*4882a593Smuzhiyun 
4618*4882a593Smuzhiyun 			sata_cmd.addr_low = lower_32_bits(dma_addr);
4619*4882a593Smuzhiyun 			sata_cmd.addr_high = upper_32_bits(dma_addr);
4620*4882a593Smuzhiyun 			sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4621*4882a593Smuzhiyun 			sata_cmd.esgl = 0;
4622*4882a593Smuzhiyun 
4623*4882a593Smuzhiyun 			/* Check 4G Boundary */
4624*4882a593Smuzhiyun 			end_addr = dma_addr + le32_to_cpu(sata_cmd.len) - 1;
4625*4882a593Smuzhiyun 			end_addr_low = lower_32_bits(end_addr);
4626*4882a593Smuzhiyun 			end_addr_high = upper_32_bits(end_addr);
4627*4882a593Smuzhiyun 			if (end_addr_high != sata_cmd.addr_high) {
4628*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4629*4882a593Smuzhiyun 					   "The sg list address start_addr=0x%016llx data_len=0x%xend_addr_high=0x%08x end_addr_low=0x%08x has crossed 4G boundary\n",
4630*4882a593Smuzhiyun 					   dma_addr,
4631*4882a593Smuzhiyun 					   le32_to_cpu(sata_cmd.len),
4632*4882a593Smuzhiyun 					   end_addr_high, end_addr_low);
4633*4882a593Smuzhiyun 				pm8001_chip_make_sg(task->scatter, 1,
4634*4882a593Smuzhiyun 					ccb->buf_prd);
4635*4882a593Smuzhiyun 				phys_addr = ccb->ccb_dma_handle;
4636*4882a593Smuzhiyun 				sata_cmd.addr_low = lower_32_bits(phys_addr);
4637*4882a593Smuzhiyun 				sata_cmd.addr_high = upper_32_bits(phys_addr);
4638*4882a593Smuzhiyun 				sata_cmd.esgl = cpu_to_le32(1U << 31);
4639*4882a593Smuzhiyun 			}
4640*4882a593Smuzhiyun 		} else if (task->num_scatter == 0) {
4641*4882a593Smuzhiyun 			sata_cmd.addr_low = 0;
4642*4882a593Smuzhiyun 			sata_cmd.addr_high = 0;
4643*4882a593Smuzhiyun 			sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4644*4882a593Smuzhiyun 			sata_cmd.esgl = 0;
4645*4882a593Smuzhiyun 		}
4646*4882a593Smuzhiyun 
4647*4882a593Smuzhiyun 		/* scsi cdb */
4648*4882a593Smuzhiyun 		sata_cmd.atapi_scsi_cdb[0] =
4649*4882a593Smuzhiyun 			cpu_to_le32(((task->ata_task.atapi_packet[0]) |
4650*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[1] << 8) |
4651*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[2] << 16) |
4652*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[3] << 24)));
4653*4882a593Smuzhiyun 		sata_cmd.atapi_scsi_cdb[1] =
4654*4882a593Smuzhiyun 			cpu_to_le32(((task->ata_task.atapi_packet[4]) |
4655*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[5] << 8) |
4656*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[6] << 16) |
4657*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[7] << 24)));
4658*4882a593Smuzhiyun 		sata_cmd.atapi_scsi_cdb[2] =
4659*4882a593Smuzhiyun 			cpu_to_le32(((task->ata_task.atapi_packet[8]) |
4660*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[9] << 8) |
4661*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[10] << 16) |
4662*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[11] << 24)));
4663*4882a593Smuzhiyun 		sata_cmd.atapi_scsi_cdb[3] =
4664*4882a593Smuzhiyun 			cpu_to_le32(((task->ata_task.atapi_packet[12]) |
4665*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[13] << 8) |
4666*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[14] << 16) |
4667*4882a593Smuzhiyun 				     (task->ata_task.atapi_packet[15] << 24)));
4668*4882a593Smuzhiyun 	}
4669*4882a593Smuzhiyun 
4670*4882a593Smuzhiyun 	/* Check for read log for failed drive and return */
4671*4882a593Smuzhiyun 	if (sata_cmd.sata_fis.command == 0x2f) {
4672*4882a593Smuzhiyun 		if (pm8001_ha_dev && ((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
4673*4882a593Smuzhiyun 			(pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
4674*4882a593Smuzhiyun 			(pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
4675*4882a593Smuzhiyun 			struct task_status_struct *ts;
4676*4882a593Smuzhiyun 
4677*4882a593Smuzhiyun 			pm8001_ha_dev->id &= 0xDFFFFFFF;
4678*4882a593Smuzhiyun 			ts = &task->task_status;
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 			spin_lock_irqsave(&task->task_state_lock, flags);
4681*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
4682*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
4683*4882a593Smuzhiyun 			task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
4684*4882a593Smuzhiyun 			task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
4685*4882a593Smuzhiyun 			task->task_state_flags |= SAS_TASK_STATE_DONE;
4686*4882a593Smuzhiyun 			if (unlikely((task->task_state_flags &
4687*4882a593Smuzhiyun 					SAS_TASK_STATE_ABORTED))) {
4688*4882a593Smuzhiyun 				spin_unlock_irqrestore(&task->task_state_lock,
4689*4882a593Smuzhiyun 							flags);
4690*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4691*4882a593Smuzhiyun 					   "task 0x%p resp 0x%x  stat 0x%x but aborted by upper layer\n",
4692*4882a593Smuzhiyun 					   task, ts->resp,
4693*4882a593Smuzhiyun 					   ts->stat);
4694*4882a593Smuzhiyun 				pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
4695*4882a593Smuzhiyun 				return 0;
4696*4882a593Smuzhiyun 			} else {
4697*4882a593Smuzhiyun 				spin_unlock_irqrestore(&task->task_state_lock,
4698*4882a593Smuzhiyun 							flags);
4699*4882a593Smuzhiyun 				pm8001_ccb_task_free_done(pm8001_ha, task,
4700*4882a593Smuzhiyun 								ccb, tag);
4701*4882a593Smuzhiyun 				atomic_dec(&pm8001_ha_dev->running_req);
4702*4882a593Smuzhiyun 				return 0;
4703*4882a593Smuzhiyun 			}
4704*4882a593Smuzhiyun 		}
4705*4882a593Smuzhiyun 	}
4706*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
4707*4882a593Smuzhiyun 			&sata_cmd, sizeof(sata_cmd), q_index);
4708*4882a593Smuzhiyun 	return ret;
4709*4882a593Smuzhiyun }
4710*4882a593Smuzhiyun 
4711*4882a593Smuzhiyun /**
4712*4882a593Smuzhiyun  * pm80xx_chip_phy_start_req - start phy via PHY_START COMMAND
4713*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4714*4882a593Smuzhiyun  * @phy_id: the phy id which we wanted to start up.
4715*4882a593Smuzhiyun  */
4716*4882a593Smuzhiyun static int
pm80xx_chip_phy_start_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)4717*4882a593Smuzhiyun pm80xx_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
4718*4882a593Smuzhiyun {
4719*4882a593Smuzhiyun 	struct phy_start_req payload;
4720*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4721*4882a593Smuzhiyun 	int ret;
4722*4882a593Smuzhiyun 	u32 tag = 0x01;
4723*4882a593Smuzhiyun 	u32 opcode = OPC_INB_PHYSTART;
4724*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4725*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4726*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4727*4882a593Smuzhiyun 
4728*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PHY START REQ for phy_id %d\n", phy_id);
4729*4882a593Smuzhiyun 
4730*4882a593Smuzhiyun 	payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
4731*4882a593Smuzhiyun 			LINKMODE_AUTO | pm8001_ha->link_rate | phy_id);
4732*4882a593Smuzhiyun 	/* SSC Disable and SAS Analog ST configuration */
4733*4882a593Smuzhiyun 	/**
4734*4882a593Smuzhiyun 	payload.ase_sh_lm_slr_phyid =
4735*4882a593Smuzhiyun 		cpu_to_le32(SSC_DISABLE_30 | SAS_ASE | SPINHOLD_DISABLE |
4736*4882a593Smuzhiyun 		LINKMODE_AUTO | LINKRATE_15 | LINKRATE_30 | LINKRATE_60 |
4737*4882a593Smuzhiyun 		phy_id);
4738*4882a593Smuzhiyun 	Have to add "SAS PHY Analog Setup SPASTI 1 Byte" Based on need
4739*4882a593Smuzhiyun 	**/
4740*4882a593Smuzhiyun 
4741*4882a593Smuzhiyun 	payload.sas_identify.dev_type = SAS_END_DEVICE;
4742*4882a593Smuzhiyun 	payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
4743*4882a593Smuzhiyun 	memcpy(payload.sas_identify.sas_addr,
4744*4882a593Smuzhiyun 	  &pm8001_ha->sas_addr, SAS_ADDR_SIZE);
4745*4882a593Smuzhiyun 	payload.sas_identify.phy_id = phy_id;
4746*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload,
4747*4882a593Smuzhiyun 			sizeof(payload), 0);
4748*4882a593Smuzhiyun 	return ret;
4749*4882a593Smuzhiyun }
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun /**
4752*4882a593Smuzhiyun  * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
4753*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4754*4882a593Smuzhiyun  * @phy_id: the phy id which we wanted to start up.
4755*4882a593Smuzhiyun  */
pm80xx_chip_phy_stop_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)4756*4882a593Smuzhiyun static int pm80xx_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
4757*4882a593Smuzhiyun 	u8 phy_id)
4758*4882a593Smuzhiyun {
4759*4882a593Smuzhiyun 	struct phy_stop_req payload;
4760*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4761*4882a593Smuzhiyun 	int ret;
4762*4882a593Smuzhiyun 	u32 tag = 0x01;
4763*4882a593Smuzhiyun 	u32 opcode = OPC_INB_PHYSTOP;
4764*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4765*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4766*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4767*4882a593Smuzhiyun 	payload.phy_id = cpu_to_le32(phy_id);
4768*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload,
4769*4882a593Smuzhiyun 			sizeof(payload), 0);
4770*4882a593Smuzhiyun 	return ret;
4771*4882a593Smuzhiyun }
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun /*
4774*4882a593Smuzhiyun  * see comments on pm8001_mpi_reg_resp.
4775*4882a593Smuzhiyun  */
pm80xx_chip_reg_dev_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u32 flag)4776*4882a593Smuzhiyun static int pm80xx_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4777*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev, u32 flag)
4778*4882a593Smuzhiyun {
4779*4882a593Smuzhiyun 	struct reg_dev_req payload;
4780*4882a593Smuzhiyun 	u32	opc;
4781*4882a593Smuzhiyun 	u32 stp_sspsmp_sata = 0x4;
4782*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4783*4882a593Smuzhiyun 	u32 linkrate, phy_id;
4784*4882a593Smuzhiyun 	int rc, tag = 0xdeadbeef;
4785*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4786*4882a593Smuzhiyun 	u8 retryFlag = 0x1;
4787*4882a593Smuzhiyun 	u16 firstBurstSize = 0;
4788*4882a593Smuzhiyun 	u16 ITNT = 2000;
4789*4882a593Smuzhiyun 	struct domain_device *dev = pm8001_dev->sas_device;
4790*4882a593Smuzhiyun 	struct domain_device *parent_dev = dev->parent;
4791*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4792*4882a593Smuzhiyun 
4793*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4794*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4795*4882a593Smuzhiyun 	if (rc)
4796*4882a593Smuzhiyun 		return rc;
4797*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4798*4882a593Smuzhiyun 	ccb->device = pm8001_dev;
4799*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4800*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4801*4882a593Smuzhiyun 
4802*4882a593Smuzhiyun 	if (flag == 1) {
4803*4882a593Smuzhiyun 		stp_sspsmp_sata = 0x02; /*direct attached sata */
4804*4882a593Smuzhiyun 	} else {
4805*4882a593Smuzhiyun 		if (pm8001_dev->dev_type == SAS_SATA_DEV)
4806*4882a593Smuzhiyun 			stp_sspsmp_sata = 0x00; /* stp*/
4807*4882a593Smuzhiyun 		else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
4808*4882a593Smuzhiyun 			pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
4809*4882a593Smuzhiyun 			pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
4810*4882a593Smuzhiyun 			stp_sspsmp_sata = 0x01; /*ssp or smp*/
4811*4882a593Smuzhiyun 	}
4812*4882a593Smuzhiyun 	if (parent_dev && dev_is_expander(parent_dev->dev_type))
4813*4882a593Smuzhiyun 		phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4814*4882a593Smuzhiyun 	else
4815*4882a593Smuzhiyun 		phy_id = pm8001_dev->attached_phy;
4816*4882a593Smuzhiyun 
4817*4882a593Smuzhiyun 	opc = OPC_INB_REG_DEV;
4818*4882a593Smuzhiyun 
4819*4882a593Smuzhiyun 	linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4820*4882a593Smuzhiyun 			pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4821*4882a593Smuzhiyun 
4822*4882a593Smuzhiyun 	payload.phyid_portid =
4823*4882a593Smuzhiyun 		cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0xFF) |
4824*4882a593Smuzhiyun 		((phy_id & 0xFF) << 8));
4825*4882a593Smuzhiyun 
4826*4882a593Smuzhiyun 	payload.dtype_dlr_mcn_ir_retry = cpu_to_le32((retryFlag & 0x01) |
4827*4882a593Smuzhiyun 		((linkrate & 0x0F) << 24) |
4828*4882a593Smuzhiyun 		((stp_sspsmp_sata & 0x03) << 28));
4829*4882a593Smuzhiyun 	payload.firstburstsize_ITNexustimeout =
4830*4882a593Smuzhiyun 		cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
4831*4882a593Smuzhiyun 
4832*4882a593Smuzhiyun 	memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
4833*4882a593Smuzhiyun 		SAS_ADDR_SIZE);
4834*4882a593Smuzhiyun 
4835*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4836*4882a593Smuzhiyun 			sizeof(payload), 0);
4837*4882a593Smuzhiyun 	if (rc)
4838*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	return rc;
4841*4882a593Smuzhiyun }
4842*4882a593Smuzhiyun 
4843*4882a593Smuzhiyun /**
4844*4882a593Smuzhiyun  * pm80xx_chip_phy_ctl_req - support the local phy operation
4845*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4846*4882a593Smuzhiyun  * @phyId: the phy id which we wanted to operate
4847*4882a593Smuzhiyun  * @phy_op: phy operation to request
4848*4882a593Smuzhiyun  */
pm80xx_chip_phy_ctl_req(struct pm8001_hba_info * pm8001_ha,u32 phyId,u32 phy_op)4849*4882a593Smuzhiyun static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4850*4882a593Smuzhiyun 	u32 phyId, u32 phy_op)
4851*4882a593Smuzhiyun {
4852*4882a593Smuzhiyun 	u32 tag;
4853*4882a593Smuzhiyun 	int rc;
4854*4882a593Smuzhiyun 	struct local_phy_ctl_req payload;
4855*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4856*4882a593Smuzhiyun 	u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
4857*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4858*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4859*4882a593Smuzhiyun 	if (rc)
4860*4882a593Smuzhiyun 		return rc;
4861*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4862*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4863*4882a593Smuzhiyun 	payload.phyop_phyid =
4864*4882a593Smuzhiyun 		cpu_to_le32(((phy_op & 0xFF) << 8) | (phyId & 0xFF));
4865*4882a593Smuzhiyun 
4866*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4867*4882a593Smuzhiyun 				  sizeof(payload), 0);
4868*4882a593Smuzhiyun 	if (rc)
4869*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4870*4882a593Smuzhiyun 
4871*4882a593Smuzhiyun 	return rc;
4872*4882a593Smuzhiyun }
4873*4882a593Smuzhiyun 
pm80xx_chip_is_our_interrupt(struct pm8001_hba_info * pm8001_ha)4874*4882a593Smuzhiyun static u32 pm80xx_chip_is_our_interrupt(struct pm8001_hba_info *pm8001_ha)
4875*4882a593Smuzhiyun {
4876*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
4877*4882a593Smuzhiyun 	return 1;
4878*4882a593Smuzhiyun #else
4879*4882a593Smuzhiyun 	u32 value;
4880*4882a593Smuzhiyun 
4881*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4882*4882a593Smuzhiyun 	if (value)
4883*4882a593Smuzhiyun 		return 1;
4884*4882a593Smuzhiyun 	return 0;
4885*4882a593Smuzhiyun #endif
4886*4882a593Smuzhiyun }
4887*4882a593Smuzhiyun 
4888*4882a593Smuzhiyun /**
4889*4882a593Smuzhiyun  * pm8001_chip_isr - PM8001 isr handler.
4890*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4891*4882a593Smuzhiyun  * @vec: irq number.
4892*4882a593Smuzhiyun  */
4893*4882a593Smuzhiyun static irqreturn_t
pm80xx_chip_isr(struct pm8001_hba_info * pm8001_ha,u8 vec)4894*4882a593Smuzhiyun pm80xx_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
4895*4882a593Smuzhiyun {
4896*4882a593Smuzhiyun 	pm80xx_chip_interrupt_disable(pm8001_ha, vec);
4897*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
4898*4882a593Smuzhiyun 		   "irq vec %d, ODMR:0x%x\n",
4899*4882a593Smuzhiyun 		   vec, pm8001_cr32(pm8001_ha, 0, 0x30));
4900*4882a593Smuzhiyun 	process_oq(pm8001_ha, vec);
4901*4882a593Smuzhiyun 	pm80xx_chip_interrupt_enable(pm8001_ha, vec);
4902*4882a593Smuzhiyun 	return IRQ_HANDLED;
4903*4882a593Smuzhiyun }
4904*4882a593Smuzhiyun 
mpi_set_phy_profile_req(struct pm8001_hba_info * pm8001_ha,u32 operation,u32 phyid,u32 length,u32 * buf)4905*4882a593Smuzhiyun static void mpi_set_phy_profile_req(struct pm8001_hba_info *pm8001_ha,
4906*4882a593Smuzhiyun 				    u32 operation, u32 phyid,
4907*4882a593Smuzhiyun 				    u32 length, u32 *buf)
4908*4882a593Smuzhiyun {
4909*4882a593Smuzhiyun 	u32 tag , i, j = 0;
4910*4882a593Smuzhiyun 	int rc;
4911*4882a593Smuzhiyun 	struct set_phy_profile_req payload;
4912*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4913*4882a593Smuzhiyun 	u32 opc = OPC_INB_SET_PHY_PROFILE;
4914*4882a593Smuzhiyun 
4915*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4916*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4917*4882a593Smuzhiyun 	if (rc)
4918*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Invalid tag\n");
4919*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4920*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4921*4882a593Smuzhiyun 	payload.ppc_phyid = (((operation & 0xF) << 8) | (phyid  & 0xFF));
4922*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
4923*4882a593Smuzhiyun 		   " phy profile command for phy %x ,length is %d\n",
4924*4882a593Smuzhiyun 		   payload.ppc_phyid, length);
4925*4882a593Smuzhiyun 	for (i = length; i < (length + PHY_DWORD_LENGTH - 1); i++) {
4926*4882a593Smuzhiyun 		payload.reserved[j] =  cpu_to_le32(*((u32 *)buf + i));
4927*4882a593Smuzhiyun 		j++;
4928*4882a593Smuzhiyun 	}
4929*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4930*4882a593Smuzhiyun 			sizeof(payload), 0);
4931*4882a593Smuzhiyun 	if (rc)
4932*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4933*4882a593Smuzhiyun }
4934*4882a593Smuzhiyun 
pm8001_set_phy_profile(struct pm8001_hba_info * pm8001_ha,u32 length,u8 * buf)4935*4882a593Smuzhiyun void pm8001_set_phy_profile(struct pm8001_hba_info *pm8001_ha,
4936*4882a593Smuzhiyun 	u32 length, u8 *buf)
4937*4882a593Smuzhiyun {
4938*4882a593Smuzhiyun 	u32 i;
4939*4882a593Smuzhiyun 
4940*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
4941*4882a593Smuzhiyun 		mpi_set_phy_profile_req(pm8001_ha,
4942*4882a593Smuzhiyun 			SAS_PHY_ANALOG_SETTINGS_PAGE, i, length, (u32 *)buf);
4943*4882a593Smuzhiyun 		length = length + PHY_DWORD_LENGTH;
4944*4882a593Smuzhiyun 	}
4945*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "phy settings completed\n");
4946*4882a593Smuzhiyun }
4947*4882a593Smuzhiyun 
pm8001_set_phy_profile_single(struct pm8001_hba_info * pm8001_ha,u32 phy,u32 length,u32 * buf)4948*4882a593Smuzhiyun void pm8001_set_phy_profile_single(struct pm8001_hba_info *pm8001_ha,
4949*4882a593Smuzhiyun 		u32 phy, u32 length, u32 *buf)
4950*4882a593Smuzhiyun {
4951*4882a593Smuzhiyun 	u32 tag, opc;
4952*4882a593Smuzhiyun 	int rc, i;
4953*4882a593Smuzhiyun 	struct set_phy_profile_req payload;
4954*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4955*4882a593Smuzhiyun 
4956*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4959*4882a593Smuzhiyun 	if (rc)
4960*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "Invalid tag\n");
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4963*4882a593Smuzhiyun 	opc = OPC_INB_SET_PHY_PROFILE;
4964*4882a593Smuzhiyun 
4965*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4966*4882a593Smuzhiyun 	payload.ppc_phyid = (((SAS_PHY_ANALOG_SETTINGS_PAGE & 0xF) << 8)
4967*4882a593Smuzhiyun 				| (phy & 0xFF));
4968*4882a593Smuzhiyun 
4969*4882a593Smuzhiyun 	for (i = 0; i < length; i++)
4970*4882a593Smuzhiyun 		payload.reserved[i] = cpu_to_le32(*(buf + i));
4971*4882a593Smuzhiyun 
4972*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4973*4882a593Smuzhiyun 			sizeof(payload), 0);
4974*4882a593Smuzhiyun 	if (rc)
4975*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4976*4882a593Smuzhiyun 
4977*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PHY %d settings applied\n", phy);
4978*4882a593Smuzhiyun }
4979*4882a593Smuzhiyun const struct pm8001_dispatch pm8001_80xx_dispatch = {
4980*4882a593Smuzhiyun 	.name			= "pmc80xx",
4981*4882a593Smuzhiyun 	.chip_init		= pm80xx_chip_init,
4982*4882a593Smuzhiyun 	.chip_soft_rst		= pm80xx_chip_soft_rst,
4983*4882a593Smuzhiyun 	.chip_rst		= pm80xx_hw_chip_rst,
4984*4882a593Smuzhiyun 	.chip_iounmap		= pm8001_chip_iounmap,
4985*4882a593Smuzhiyun 	.isr			= pm80xx_chip_isr,
4986*4882a593Smuzhiyun 	.is_our_interrupt	= pm80xx_chip_is_our_interrupt,
4987*4882a593Smuzhiyun 	.isr_process_oq		= process_oq,
4988*4882a593Smuzhiyun 	.interrupt_enable	= pm80xx_chip_interrupt_enable,
4989*4882a593Smuzhiyun 	.interrupt_disable	= pm80xx_chip_interrupt_disable,
4990*4882a593Smuzhiyun 	.make_prd		= pm8001_chip_make_sg,
4991*4882a593Smuzhiyun 	.smp_req		= pm80xx_chip_smp_req,
4992*4882a593Smuzhiyun 	.ssp_io_req		= pm80xx_chip_ssp_io_req,
4993*4882a593Smuzhiyun 	.sata_req		= pm80xx_chip_sata_req,
4994*4882a593Smuzhiyun 	.phy_start_req		= pm80xx_chip_phy_start_req,
4995*4882a593Smuzhiyun 	.phy_stop_req		= pm80xx_chip_phy_stop_req,
4996*4882a593Smuzhiyun 	.reg_dev_req		= pm80xx_chip_reg_dev_req,
4997*4882a593Smuzhiyun 	.dereg_dev_req		= pm8001_chip_dereg_dev_req,
4998*4882a593Smuzhiyun 	.phy_ctl_req		= pm80xx_chip_phy_ctl_req,
4999*4882a593Smuzhiyun 	.task_abort		= pm8001_chip_abort_task,
5000*4882a593Smuzhiyun 	.ssp_tm_req		= pm8001_chip_ssp_tm_req,
5001*4882a593Smuzhiyun 	.get_nvmd_req		= pm8001_chip_get_nvmd_req,
5002*4882a593Smuzhiyun 	.set_nvmd_req		= pm8001_chip_set_nvmd_req,
5003*4882a593Smuzhiyun 	.fw_flash_update_req	= pm8001_chip_fw_flash_update_req,
5004*4882a593Smuzhiyun 	.set_dev_state_req	= pm8001_chip_set_dev_state_req,
5005*4882a593Smuzhiyun };
5006