xref: /OK3568_Linux_fs/kernel/drivers/scsi/pm8001/pm8001_hwi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2008-2009 USI Co., Ltd.
5*4882a593Smuzhiyun  * All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
8*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
9*4882a593Smuzhiyun  * are met:
10*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun  *    notice, this list of conditions, and the following disclaimer,
12*4882a593Smuzhiyun  *    without modification.
13*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14*4882a593Smuzhiyun  *    substantially similar to the "NO WARRANTY" disclaimer below
15*4882a593Smuzhiyun  *    ("Disclaimer") and any redistribution must be conditioned upon
16*4882a593Smuzhiyun  *    including a substantially similar Disclaimer requirement for further
17*4882a593Smuzhiyun  *    binary redistribution.
18*4882a593Smuzhiyun  * 3. Neither the names of the above-listed copyright holders nor the names
19*4882a593Smuzhiyun  *    of any contributors may be used to endorse or promote products derived
20*4882a593Smuzhiyun  *    from this software without specific prior written permission.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Alternatively, this software may be distributed under the terms of the
23*4882a593Smuzhiyun  * GNU General Public License ("GPL") version 2 as published by the Free
24*4882a593Smuzhiyun  * Software Foundation.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * NO WARRANTY
27*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28*4882a593Smuzhiyun  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30*4882a593Smuzhiyun  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31*4882a593Smuzhiyun  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32*4882a593Smuzhiyun  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33*4882a593Smuzhiyun  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34*4882a593Smuzhiyun  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35*4882a593Smuzhiyun  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36*4882a593Smuzhiyun  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37*4882a593Smuzhiyun  * POSSIBILITY OF SUCH DAMAGES.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun  #include <linux/slab.h>
41*4882a593Smuzhiyun  #include "pm8001_sas.h"
42*4882a593Smuzhiyun  #include "pm8001_hwi.h"
43*4882a593Smuzhiyun  #include "pm8001_chips.h"
44*4882a593Smuzhiyun  #include "pm8001_ctl.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun  * read_main_config_table - read the configure table and save it.
48*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
49*4882a593Smuzhiyun  */
read_main_config_table(struct pm8001_hba_info * pm8001_ha)50*4882a593Smuzhiyun static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
53*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.signature	=
54*4882a593Smuzhiyun 				pm8001_mr32(address, 0x00);
55*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
56*4882a593Smuzhiyun 				pm8001_mr32(address, 0x04);
57*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev	=
58*4882a593Smuzhiyun 				pm8001_mr32(address, 0x08);
59*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io	=
60*4882a593Smuzhiyun 				pm8001_mr32(address, 0x0C);
61*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl	=
62*4882a593Smuzhiyun 				pm8001_mr32(address, 0x10);
63*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
64*4882a593Smuzhiyun 				pm8001_mr32(address, 0x14);
65*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset	=
66*4882a593Smuzhiyun 				pm8001_mr32(address, 0x18);
67*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
68*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_IBQ_OFFSET);
69*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
70*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_OBQ_OFFSET);
71*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag	=
72*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* read analog Setting offset from the configuration table */
75*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
76*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* read Error Dump Offset and Length */
79*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
80*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
81*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
82*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
83*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
84*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
85*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
86*4882a593Smuzhiyun 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /**
90*4882a593Smuzhiyun  * read_general_status_table - read the general status table and save it.
91*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
92*4882a593Smuzhiyun  */
read_general_status_table(struct pm8001_hba_info * pm8001_ha)93*4882a593Smuzhiyun static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->general_stat_tbl_addr;
96*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate	=
97*4882a593Smuzhiyun 				pm8001_mr32(address, 0x00);
98*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0	=
99*4882a593Smuzhiyun 				pm8001_mr32(address, 0x04);
100*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1	=
101*4882a593Smuzhiyun 				pm8001_mr32(address, 0x08);
102*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt		=
103*4882a593Smuzhiyun 				pm8001_mr32(address, 0x0C);
104*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt		=
105*4882a593Smuzhiyun 				pm8001_mr32(address, 0x10);
106*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd		=
107*4882a593Smuzhiyun 				pm8001_mr32(address, 0x14);
108*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0]	=
109*4882a593Smuzhiyun 				pm8001_mr32(address, 0x18);
110*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1]	=
111*4882a593Smuzhiyun 				pm8001_mr32(address, 0x1C);
112*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2]	=
113*4882a593Smuzhiyun 				pm8001_mr32(address, 0x20);
114*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3]	=
115*4882a593Smuzhiyun 				pm8001_mr32(address, 0x24);
116*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4]	=
117*4882a593Smuzhiyun 				pm8001_mr32(address, 0x28);
118*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5]	=
119*4882a593Smuzhiyun 				pm8001_mr32(address, 0x2C);
120*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6]	=
121*4882a593Smuzhiyun 				pm8001_mr32(address, 0x30);
122*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7]	=
123*4882a593Smuzhiyun 				pm8001_mr32(address, 0x34);
124*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val	=
125*4882a593Smuzhiyun 				pm8001_mr32(address, 0x38);
126*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0]		=
127*4882a593Smuzhiyun 				pm8001_mr32(address, 0x3C);
128*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1]		=
129*4882a593Smuzhiyun 				pm8001_mr32(address, 0x40);
130*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0]	=
131*4882a593Smuzhiyun 				pm8001_mr32(address, 0x44);
132*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1]	=
133*4882a593Smuzhiyun 				pm8001_mr32(address, 0x48);
134*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2]	=
135*4882a593Smuzhiyun 				pm8001_mr32(address, 0x4C);
136*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3]	=
137*4882a593Smuzhiyun 				pm8001_mr32(address, 0x50);
138*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4]	=
139*4882a593Smuzhiyun 				pm8001_mr32(address, 0x54);
140*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5]	=
141*4882a593Smuzhiyun 				pm8001_mr32(address, 0x58);
142*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6]	=
143*4882a593Smuzhiyun 				pm8001_mr32(address, 0x5C);
144*4882a593Smuzhiyun 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7]	=
145*4882a593Smuzhiyun 				pm8001_mr32(address, 0x60);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /**
149*4882a593Smuzhiyun  * read_inbnd_queue_table - read the inbound queue table and save it.
150*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
151*4882a593Smuzhiyun  */
read_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha)152*4882a593Smuzhiyun static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	int i;
155*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
156*4882a593Smuzhiyun 	for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
157*4882a593Smuzhiyun 		u32 offset = i * 0x20;
158*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
159*4882a593Smuzhiyun 		      get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
160*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_offset =
161*4882a593Smuzhiyun 			pm8001_mr32(address, (offset + 0x18));
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /**
166*4882a593Smuzhiyun  * read_outbnd_queue_table - read the outbound queue table and save it.
167*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
168*4882a593Smuzhiyun  */
read_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha)169*4882a593Smuzhiyun static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	int i;
172*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
173*4882a593Smuzhiyun 	for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
174*4882a593Smuzhiyun 		u32 offset = i * 0x24;
175*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
176*4882a593Smuzhiyun 		      get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
177*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_offset =
178*4882a593Smuzhiyun 			pm8001_mr32(address, (offset + 0x18));
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun  * init_default_table_values - init the default table.
184*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
185*4882a593Smuzhiyun  */
init_default_table_values(struct pm8001_hba_info * pm8001_ha)186*4882a593Smuzhiyun static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	int i;
189*4882a593Smuzhiyun 	u32 offsetib, offsetob;
190*4882a593Smuzhiyun 	void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
191*4882a593Smuzhiyun 	void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
192*4882a593Smuzhiyun 	u32 ib_offset = pm8001_ha->ib_offset;
193*4882a593Smuzhiyun 	u32 ob_offset = pm8001_ha->ob_offset;
194*4882a593Smuzhiyun 	u32 ci_offset = pm8001_ha->ci_offset;
195*4882a593Smuzhiyun 	u32 pi_offset = pm8001_ha->pi_offset;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd		= 0;
198*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3	= 0;
199*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7	= 0;
200*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3	= 0;
201*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7	= 0;
202*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
203*4882a593Smuzhiyun 									 0;
204*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
205*4882a593Smuzhiyun 									 0;
206*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
207*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
208*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
209*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr		=
212*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
213*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr		=
214*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
215*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size		=
216*4882a593Smuzhiyun 		PM8001_EVENT_LOG_SIZE;
217*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option		= 0x01;
218*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr	=
219*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
220*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr	=
221*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
222*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size		=
223*4882a593Smuzhiyun 		PM8001_EVENT_LOG_SIZE;
224*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option		= 0x01;
225*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt		= 0x01;
226*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
227*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt	=
228*4882a593Smuzhiyun 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
229*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].upper_base_addr	=
230*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_hi;
231*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].lower_base_addr	=
232*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_lo;
233*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].base_virt		=
234*4882a593Smuzhiyun 		  (u8 *)pm8001_ha->memoryMap.region[ib_offset + i].virt_ptr;
235*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].total_length		=
236*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ib_offset + i].total_len;
237*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr	=
238*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_hi;
239*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr	=
240*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_lo;
241*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].ci_virt		=
242*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ci_offset + i].virt_ptr;
243*4882a593Smuzhiyun 		offsetib = i * 0x20;
244*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar		=
245*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(addressib,
246*4882a593Smuzhiyun 				(offsetib + 0x14)));
247*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].pi_offset		=
248*4882a593Smuzhiyun 			pm8001_mr32(addressib, (offsetib + 0x18));
249*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].producer_idx		= 0;
250*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[i].consumer_index	= 0;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
253*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].element_size_cnt	=
254*4882a593Smuzhiyun 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
255*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].upper_base_addr	=
256*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_hi;
257*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].lower_base_addr	=
258*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_lo;
259*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].base_virt		=
260*4882a593Smuzhiyun 		  (u8 *)pm8001_ha->memoryMap.region[ob_offset + i].virt_ptr;
261*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].total_length		=
262*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[ob_offset + i].total_len;
263*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr	=
264*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_hi;
265*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr	=
266*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_lo;
267*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay	=
268*4882a593Smuzhiyun 			0 | (10 << 16) | (i << 24);
269*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].pi_virt		=
270*4882a593Smuzhiyun 			pm8001_ha->memoryMap.region[pi_offset + i].virt_ptr;
271*4882a593Smuzhiyun 		offsetob = i * 0x24;
272*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar		=
273*4882a593Smuzhiyun 			get_pci_bar_index(pm8001_mr32(addressob,
274*4882a593Smuzhiyun 			offsetob + 0x14));
275*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].ci_offset		=
276*4882a593Smuzhiyun 			pm8001_mr32(addressob, (offsetob + 0x18));
277*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].consumer_idx		= 0;
278*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[i].producer_index	= 0;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /**
283*4882a593Smuzhiyun  * update_main_config_table - update the main default table to the HBA.
284*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
285*4882a593Smuzhiyun  */
update_main_config_table(struct pm8001_hba_info * pm8001_ha)286*4882a593Smuzhiyun static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
289*4882a593Smuzhiyun 	pm8001_mw32(address, 0x24,
290*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
291*4882a593Smuzhiyun 	pm8001_mw32(address, 0x28,
292*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
293*4882a593Smuzhiyun 	pm8001_mw32(address, 0x2C,
294*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
295*4882a593Smuzhiyun 	pm8001_mw32(address, 0x30,
296*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
297*4882a593Smuzhiyun 	pm8001_mw32(address, 0x34,
298*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
299*4882a593Smuzhiyun 	pm8001_mw32(address, 0x38,
300*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
301*4882a593Smuzhiyun 					outbound_tgt_ITNexus_event_pid0_3);
302*4882a593Smuzhiyun 	pm8001_mw32(address, 0x3C,
303*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
304*4882a593Smuzhiyun 					outbound_tgt_ITNexus_event_pid4_7);
305*4882a593Smuzhiyun 	pm8001_mw32(address, 0x40,
306*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
307*4882a593Smuzhiyun 					outbound_tgt_ssp_event_pid0_3);
308*4882a593Smuzhiyun 	pm8001_mw32(address, 0x44,
309*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
310*4882a593Smuzhiyun 					outbound_tgt_ssp_event_pid4_7);
311*4882a593Smuzhiyun 	pm8001_mw32(address, 0x48,
312*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
313*4882a593Smuzhiyun 					outbound_tgt_smp_event_pid0_3);
314*4882a593Smuzhiyun 	pm8001_mw32(address, 0x4C,
315*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
316*4882a593Smuzhiyun 					outbound_tgt_smp_event_pid4_7);
317*4882a593Smuzhiyun 	pm8001_mw32(address, 0x50,
318*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
319*4882a593Smuzhiyun 	pm8001_mw32(address, 0x54,
320*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
321*4882a593Smuzhiyun 	pm8001_mw32(address, 0x58,
322*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
323*4882a593Smuzhiyun 	pm8001_mw32(address, 0x5C,
324*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
325*4882a593Smuzhiyun 	pm8001_mw32(address, 0x60,
326*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
327*4882a593Smuzhiyun 	pm8001_mw32(address, 0x64,
328*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
329*4882a593Smuzhiyun 	pm8001_mw32(address, 0x68,
330*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
331*4882a593Smuzhiyun 	pm8001_mw32(address, 0x6C,
332*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
333*4882a593Smuzhiyun 	pm8001_mw32(address, 0x70,
334*4882a593Smuzhiyun 		pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun  * update_inbnd_queue_table - update the inbound queue table to the HBA.
339*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
340*4882a593Smuzhiyun  * @number: entry in the queue
341*4882a593Smuzhiyun  */
update_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)342*4882a593Smuzhiyun static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
343*4882a593Smuzhiyun 				     int number)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
346*4882a593Smuzhiyun 	u16 offset = number * 0x20;
347*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x00,
348*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
349*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x04,
350*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
351*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x08,
352*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
353*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x0C,
354*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
355*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x10,
356*4882a593Smuzhiyun 		pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun  * update_outbnd_queue_table - update the outbound queue table to the HBA.
361*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
362*4882a593Smuzhiyun  * @number: entry in the queue
363*4882a593Smuzhiyun  */
update_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)364*4882a593Smuzhiyun static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
365*4882a593Smuzhiyun 				      int number)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
368*4882a593Smuzhiyun 	u16 offset = number * 0x24;
369*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x00,
370*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
371*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x04,
372*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
373*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x08,
374*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
375*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x0C,
376*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
377*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x10,
378*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
379*4882a593Smuzhiyun 	pm8001_mw32(address, offset + 0x1C,
380*4882a593Smuzhiyun 		pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /**
384*4882a593Smuzhiyun  * pm8001_bar4_shift - function is called to shift BAR base address
385*4882a593Smuzhiyun  * @pm8001_ha : our hba card infomation
386*4882a593Smuzhiyun  * @shiftValue : shifting value in memory bar.
387*4882a593Smuzhiyun  */
pm8001_bar4_shift(struct pm8001_hba_info * pm8001_ha,u32 shiftValue)388*4882a593Smuzhiyun int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	u32 regVal;
391*4882a593Smuzhiyun 	unsigned long start;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* program the inbound AXI translation Lower Address */
394*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* confirm the setting is written */
397*4882a593Smuzhiyun 	start = jiffies + HZ; /* 1 sec */
398*4882a593Smuzhiyun 	do {
399*4882a593Smuzhiyun 		regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
400*4882a593Smuzhiyun 	} while ((regVal != shiftValue) && time_before(jiffies, start));
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (regVal != shiftValue) {
403*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT,
404*4882a593Smuzhiyun 			   "TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW = 0x%x\n",
405*4882a593Smuzhiyun 			   regVal);
406*4882a593Smuzhiyun 		return -1;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 	return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /**
412*4882a593Smuzhiyun  * mpi_set_phys_g3_with_ssc
413*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
414*4882a593Smuzhiyun  * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
415*4882a593Smuzhiyun  */
mpi_set_phys_g3_with_ssc(struct pm8001_hba_info * pm8001_ha,u32 SSCbit)416*4882a593Smuzhiyun static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
417*4882a593Smuzhiyun 				     u32 SSCbit)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	u32 value, offset, i;
420*4882a593Smuzhiyun 	unsigned long flags;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
423*4882a593Smuzhiyun #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
424*4882a593Smuzhiyun #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
425*4882a593Smuzhiyun #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
426*4882a593Smuzhiyun #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
427*4882a593Smuzhiyun #define PHY_G3_WITH_SSC_BIT_SHIFT 13
428*4882a593Smuzhiyun #define SNW3_PHY_CAPABILITIES_PARITY 31
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun    /*
431*4882a593Smuzhiyun     * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
432*4882a593Smuzhiyun     * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
433*4882a593Smuzhiyun     */
434*4882a593Smuzhiyun 	spin_lock_irqsave(&pm8001_ha->lock, flags);
435*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha,
436*4882a593Smuzhiyun 				SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
437*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
438*4882a593Smuzhiyun 		return;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
442*4882a593Smuzhiyun 		offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
443*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 	/* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
446*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha,
447*4882a593Smuzhiyun 				SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
448*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
449*4882a593Smuzhiyun 		return;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	for (i = 4; i < 8; i++) {
452*4882a593Smuzhiyun 		offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
453*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 	/*************************************************************
456*4882a593Smuzhiyun 	Change the SSC upspreading value to 0x0 so that upspreading is disabled.
457*4882a593Smuzhiyun 	Device MABC SMOD0 Controls
458*4882a593Smuzhiyun 	Address: (via MEMBASE-III):
459*4882a593Smuzhiyun 	Using shifted destination address 0x0_0000: with Offset 0xD8
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	31:28 R/W Reserved Do not change
462*4882a593Smuzhiyun 	27:24 R/W SAS_SMOD_SPRDUP 0000
463*4882a593Smuzhiyun 	23:20 R/W SAS_SMOD_SPRDDN 0000
464*4882a593Smuzhiyun 	19:0  R/W  Reserved Do not change
465*4882a593Smuzhiyun 	Upon power-up this register will read as 0x8990c016,
466*4882a593Smuzhiyun 	and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
467*4882a593Smuzhiyun 	so that the written value will be 0x8090c016.
468*4882a593Smuzhiyun 	This will ensure only down-spreading SSC is enabled on the SPC.
469*4882a593Smuzhiyun 	*************************************************************/
470*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 2, 0xd8);
471*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/*set the shifted destination address to 0x0 to avoid error operation */
474*4882a593Smuzhiyun 	pm8001_bar4_shift(pm8001_ha, 0x0);
475*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
476*4882a593Smuzhiyun 	return;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /**
480*4882a593Smuzhiyun  * mpi_set_open_retry_interval_reg
481*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
482*4882a593Smuzhiyun  * @interval: interval time for each OPEN_REJECT (RETRY). The units are in 1us.
483*4882a593Smuzhiyun  */
mpi_set_open_retry_interval_reg(struct pm8001_hba_info * pm8001_ha,u32 interval)484*4882a593Smuzhiyun static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
485*4882a593Smuzhiyun 					    u32 interval)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	u32 offset;
488*4882a593Smuzhiyun 	u32 value;
489*4882a593Smuzhiyun 	u32 i;
490*4882a593Smuzhiyun 	unsigned long flags;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
493*4882a593Smuzhiyun #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
494*4882a593Smuzhiyun #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
495*4882a593Smuzhiyun #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
496*4882a593Smuzhiyun #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
499*4882a593Smuzhiyun 	spin_lock_irqsave(&pm8001_ha->lock, flags);
500*4882a593Smuzhiyun 	/* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
501*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha,
502*4882a593Smuzhiyun 			     OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
503*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
504*4882a593Smuzhiyun 		return;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
507*4882a593Smuzhiyun 		offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
508*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, offset, value);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha,
512*4882a593Smuzhiyun 			     OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
513*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
514*4882a593Smuzhiyun 		return;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	for (i = 4; i < 8; i++) {
517*4882a593Smuzhiyun 		offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
518*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, offset, value);
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 	/*set the shifted destination address to 0x0 to avoid error operation */
521*4882a593Smuzhiyun 	pm8001_bar4_shift(pm8001_ha, 0x0);
522*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
523*4882a593Smuzhiyun 	return;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun  * mpi_init_check - check firmware initialization status.
528*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
529*4882a593Smuzhiyun  */
mpi_init_check(struct pm8001_hba_info * pm8001_ha)530*4882a593Smuzhiyun static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	u32 max_wait_count;
533*4882a593Smuzhiyun 	u32 value;
534*4882a593Smuzhiyun 	u32 gst_len_mpistate;
535*4882a593Smuzhiyun 	/* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
536*4882a593Smuzhiyun 	table is updated */
537*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
538*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
539*4882a593Smuzhiyun 	max_wait_count = 1 * 1000 * 1000;/* 1 sec */
540*4882a593Smuzhiyun 	do {
541*4882a593Smuzhiyun 		udelay(1);
542*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
543*4882a593Smuzhiyun 		value &= SPC_MSGU_CFG_TABLE_UPDATE;
544*4882a593Smuzhiyun 	} while ((value != 0) && (--max_wait_count));
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (!max_wait_count)
547*4882a593Smuzhiyun 		return -1;
548*4882a593Smuzhiyun 	/* check the MPI-State for initialization */
549*4882a593Smuzhiyun 	gst_len_mpistate =
550*4882a593Smuzhiyun 		pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
551*4882a593Smuzhiyun 		GST_GSTLEN_MPIS_OFFSET);
552*4882a593Smuzhiyun 	if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
553*4882a593Smuzhiyun 		return -1;
554*4882a593Smuzhiyun 	/* check MPI Initialization error */
555*4882a593Smuzhiyun 	gst_len_mpistate = gst_len_mpistate >> 16;
556*4882a593Smuzhiyun 	if (0x0000 != gst_len_mpistate)
557*4882a593Smuzhiyun 		return -1;
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun  * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
563*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
564*4882a593Smuzhiyun  */
check_fw_ready(struct pm8001_hba_info * pm8001_ha)565*4882a593Smuzhiyun static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	u32 value, value1;
568*4882a593Smuzhiyun 	u32 max_wait_count;
569*4882a593Smuzhiyun 	/* check error state */
570*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
571*4882a593Smuzhiyun 	value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
572*4882a593Smuzhiyun 	/* check AAP error */
573*4882a593Smuzhiyun 	if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
574*4882a593Smuzhiyun 		/* error state */
575*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
576*4882a593Smuzhiyun 		return -1;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* check IOP error */
580*4882a593Smuzhiyun 	if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
581*4882a593Smuzhiyun 		/* error state */
582*4882a593Smuzhiyun 		value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
583*4882a593Smuzhiyun 		return -1;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* bit 4-31 of scratch pad1 should be zeros if it is not
587*4882a593Smuzhiyun 	in error state*/
588*4882a593Smuzhiyun 	if (value & SCRATCH_PAD1_STATE_MASK) {
589*4882a593Smuzhiyun 		/* error case */
590*4882a593Smuzhiyun 		pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
591*4882a593Smuzhiyun 		return -1;
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* bit 2, 4-31 of scratch pad2 should be zeros if it is not
595*4882a593Smuzhiyun 	in error state */
596*4882a593Smuzhiyun 	if (value1 & SCRATCH_PAD2_STATE_MASK) {
597*4882a593Smuzhiyun 		/* error case */
598*4882a593Smuzhiyun 		return -1;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* wait until scratch pad 1 and 2 registers in ready state  */
604*4882a593Smuzhiyun 	do {
605*4882a593Smuzhiyun 		udelay(1);
606*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
607*4882a593Smuzhiyun 			& SCRATCH_PAD1_RDY;
608*4882a593Smuzhiyun 		value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
609*4882a593Smuzhiyun 			& SCRATCH_PAD2_RDY;
610*4882a593Smuzhiyun 		if ((--max_wait_count) == 0)
611*4882a593Smuzhiyun 			return -1;
612*4882a593Smuzhiyun 	} while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
613*4882a593Smuzhiyun 	return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
init_pci_device_addresses(struct pm8001_hba_info * pm8001_ha)616*4882a593Smuzhiyun static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	void __iomem *base_addr;
619*4882a593Smuzhiyun 	u32	value;
620*4882a593Smuzhiyun 	u32	offset;
621*4882a593Smuzhiyun 	u32	pcibar;
622*4882a593Smuzhiyun 	u32	pcilogic;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 0, 0x44);
625*4882a593Smuzhiyun 	offset = value & 0x03FFFFFF;
626*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "Scratchpad 0 Offset: %x\n", offset);
627*4882a593Smuzhiyun 	pcilogic = (value & 0xFC000000) >> 26;
628*4882a593Smuzhiyun 	pcibar = get_pci_bar_index(pcilogic);
629*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "Scratchpad 0 PCI BAR: %d\n", pcibar);
630*4882a593Smuzhiyun 	pm8001_ha->main_cfg_tbl_addr = base_addr =
631*4882a593Smuzhiyun 		pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
632*4882a593Smuzhiyun 	pm8001_ha->general_stat_tbl_addr =
633*4882a593Smuzhiyun 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
634*4882a593Smuzhiyun 	pm8001_ha->inbnd_q_tbl_addr =
635*4882a593Smuzhiyun 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
636*4882a593Smuzhiyun 	pm8001_ha->outbnd_q_tbl_addr =
637*4882a593Smuzhiyun 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /**
641*4882a593Smuzhiyun  * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
642*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
643*4882a593Smuzhiyun  */
pm8001_chip_init(struct pm8001_hba_info * pm8001_ha)644*4882a593Smuzhiyun static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	u32 i = 0;
647*4882a593Smuzhiyun 	u16 deviceid;
648*4882a593Smuzhiyun 	pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
649*4882a593Smuzhiyun 	/* 8081 controllers need BAR shift to access MPI space
650*4882a593Smuzhiyun 	* as this is shared with BIOS data */
651*4882a593Smuzhiyun 	if (deviceid == 0x8081 || deviceid == 0x0042) {
652*4882a593Smuzhiyun 		if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
653*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
654*4882a593Smuzhiyun 				   "Shift Bar4 to 0x%x failed\n",
655*4882a593Smuzhiyun 				   GSM_SM_BASE);
656*4882a593Smuzhiyun 			return -1;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 	/* check the firmware status */
660*4882a593Smuzhiyun 	if (-1 == check_fw_ready(pm8001_ha)) {
661*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Firmware is not ready!\n");
662*4882a593Smuzhiyun 		return -EBUSY;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* Initialize pci space address eg: mpi offset */
666*4882a593Smuzhiyun 	init_pci_device_addresses(pm8001_ha);
667*4882a593Smuzhiyun 	init_default_table_values(pm8001_ha);
668*4882a593Smuzhiyun 	read_main_config_table(pm8001_ha);
669*4882a593Smuzhiyun 	read_general_status_table(pm8001_ha);
670*4882a593Smuzhiyun 	read_inbnd_queue_table(pm8001_ha);
671*4882a593Smuzhiyun 	read_outbnd_queue_table(pm8001_ha);
672*4882a593Smuzhiyun 	/* update main config table ,inbound table and outbound table */
673*4882a593Smuzhiyun 	update_main_config_table(pm8001_ha);
674*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++)
675*4882a593Smuzhiyun 		update_inbnd_queue_table(pm8001_ha, i);
676*4882a593Smuzhiyun 	for (i = 0; i < pm8001_ha->max_q_num; i++)
677*4882a593Smuzhiyun 		update_outbnd_queue_table(pm8001_ha, i);
678*4882a593Smuzhiyun 	/* 8081 controller donot require these operations */
679*4882a593Smuzhiyun 	if (deviceid != 0x8081 && deviceid != 0x0042) {
680*4882a593Smuzhiyun 		mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
681*4882a593Smuzhiyun 		/* 7->130ms, 34->500ms, 119->1.5s */
682*4882a593Smuzhiyun 		mpi_set_open_retry_interval_reg(pm8001_ha, 119);
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 	/* notify firmware update finished and check initialization status */
685*4882a593Smuzhiyun 	if (0 == mpi_init_check(pm8001_ha)) {
686*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "MPI initialize successful!\n");
687*4882a593Smuzhiyun 	} else
688*4882a593Smuzhiyun 		return -EBUSY;
689*4882a593Smuzhiyun 	/*This register is a 16-bit timer with a resolution of 1us. This is the
690*4882a593Smuzhiyun 	timer used for interrupt delay/coalescing in the PCIe Application Layer.
691*4882a593Smuzhiyun 	Zero is not a valid value. A value of 1 in the register will cause the
692*4882a593Smuzhiyun 	interrupts to be normal. A value greater than 1 will cause coalescing
693*4882a593Smuzhiyun 	delays.*/
694*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
695*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
696*4882a593Smuzhiyun 	return 0;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
mpi_uninit_check(struct pm8001_hba_info * pm8001_ha)699*4882a593Smuzhiyun static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	u32 max_wait_count;
702*4882a593Smuzhiyun 	u32 value;
703*4882a593Smuzhiyun 	u32 gst_len_mpistate;
704*4882a593Smuzhiyun 	u16 deviceid;
705*4882a593Smuzhiyun 	pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
706*4882a593Smuzhiyun 	if (deviceid == 0x8081 || deviceid == 0x0042) {
707*4882a593Smuzhiyun 		if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
708*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
709*4882a593Smuzhiyun 				   "Shift Bar4 to 0x%x failed\n",
710*4882a593Smuzhiyun 				   GSM_SM_BASE);
711*4882a593Smuzhiyun 			return -1;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 	init_pci_device_addresses(pm8001_ha);
715*4882a593Smuzhiyun 	/* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
716*4882a593Smuzhiyun 	table is stop */
717*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
720*4882a593Smuzhiyun 	max_wait_count = 1 * 1000 * 1000;/* 1 sec */
721*4882a593Smuzhiyun 	do {
722*4882a593Smuzhiyun 		udelay(1);
723*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
724*4882a593Smuzhiyun 		value &= SPC_MSGU_CFG_TABLE_RESET;
725*4882a593Smuzhiyun 	} while ((value != 0) && (--max_wait_count));
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (!max_wait_count) {
728*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:IBDB value/=0x%x\n",
729*4882a593Smuzhiyun 			   value);
730*4882a593Smuzhiyun 		return -1;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* check the MPI-State for termination in progress */
734*4882a593Smuzhiyun 	/* wait until Inbound DoorBell Clear Register toggled */
735*4882a593Smuzhiyun 	max_wait_count = 1 * 1000 * 1000;  /* 1 sec */
736*4882a593Smuzhiyun 	do {
737*4882a593Smuzhiyun 		udelay(1);
738*4882a593Smuzhiyun 		gst_len_mpistate =
739*4882a593Smuzhiyun 			pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
740*4882a593Smuzhiyun 			GST_GSTLEN_MPIS_OFFSET);
741*4882a593Smuzhiyun 		if (GST_MPI_STATE_UNINIT ==
742*4882a593Smuzhiyun 			(gst_len_mpistate & GST_MPI_STATE_MASK))
743*4882a593Smuzhiyun 			break;
744*4882a593Smuzhiyun 	} while (--max_wait_count);
745*4882a593Smuzhiyun 	if (!max_wait_count) {
746*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, " TIME OUT MPI State = 0x%x\n",
747*4882a593Smuzhiyun 			   gst_len_mpistate & GST_MPI_STATE_MASK);
748*4882a593Smuzhiyun 		return -1;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 	return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun /**
754*4882a593Smuzhiyun  * soft_reset_ready_check - Function to check FW is ready for soft reset.
755*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
756*4882a593Smuzhiyun  */
soft_reset_ready_check(struct pm8001_hba_info * pm8001_ha)757*4882a593Smuzhiyun static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	u32 regVal, regVal1, regVal2;
760*4882a593Smuzhiyun 	if (mpi_uninit_check(pm8001_ha) != 0) {
761*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "MPI state is not ready\n");
762*4882a593Smuzhiyun 		return -1;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 	/* read the scratch pad 2 register bit 2 */
765*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
766*4882a593Smuzhiyun 		& SCRATCH_PAD2_FWRDY_RST;
767*4882a593Smuzhiyun 	if (regVal == SCRATCH_PAD2_FWRDY_RST) {
768*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "Firmware is ready for reset.\n");
769*4882a593Smuzhiyun 	} else {
770*4882a593Smuzhiyun 		unsigned long flags;
771*4882a593Smuzhiyun 		/* Trigger NMI twice via RB6 */
772*4882a593Smuzhiyun 		spin_lock_irqsave(&pm8001_ha->lock, flags);
773*4882a593Smuzhiyun 		if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
774*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
775*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
776*4882a593Smuzhiyun 				   "Shift Bar4 to 0x%x failed\n",
777*4882a593Smuzhiyun 				   RB6_ACCESS_REG);
778*4882a593Smuzhiyun 			return -1;
779*4882a593Smuzhiyun 		}
780*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
781*4882a593Smuzhiyun 			RB6_MAGIC_NUMBER_RST);
782*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
783*4882a593Smuzhiyun 		/* wait for 100 ms */
784*4882a593Smuzhiyun 		mdelay(100);
785*4882a593Smuzhiyun 		regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
786*4882a593Smuzhiyun 			SCRATCH_PAD2_FWRDY_RST;
787*4882a593Smuzhiyun 		if (regVal != SCRATCH_PAD2_FWRDY_RST) {
788*4882a593Smuzhiyun 			regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
789*4882a593Smuzhiyun 			regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
790*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:MSGU_SCRATCH_PAD1=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
791*4882a593Smuzhiyun 				   regVal1, regVal2);
792*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
793*4882a593Smuzhiyun 				   "SCRATCH_PAD0 value = 0x%x\n",
794*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0));
795*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
796*4882a593Smuzhiyun 				   "SCRATCH_PAD3 value = 0x%x\n",
797*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3));
798*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
799*4882a593Smuzhiyun 			return -1;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 	return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun /**
807*4882a593Smuzhiyun  * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
808*4882a593Smuzhiyun  * the FW register status to the originated status.
809*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
810*4882a593Smuzhiyun  */
811*4882a593Smuzhiyun static int
pm8001_chip_soft_rst(struct pm8001_hba_info * pm8001_ha)812*4882a593Smuzhiyun pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	u32	regVal, toggleVal;
815*4882a593Smuzhiyun 	u32	max_wait_count;
816*4882a593Smuzhiyun 	u32	regVal1, regVal2, regVal3;
817*4882a593Smuzhiyun 	u32	signature = 0x252acbcd; /* for host scratch pad0 */
818*4882a593Smuzhiyun 	unsigned long flags;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* step1: Check FW is ready for soft reset */
821*4882a593Smuzhiyun 	if (soft_reset_ready_check(pm8001_ha) != 0) {
822*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "FW is not ready\n");
823*4882a593Smuzhiyun 		return -1;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* step 2: clear NMI status register on AAP1 and IOP, write the same
827*4882a593Smuzhiyun 	value to clear */
828*4882a593Smuzhiyun 	/* map 0x60000 to BAR4(0x20), BAR2(win) */
829*4882a593Smuzhiyun 	spin_lock_irqsave(&pm8001_ha->lock, flags);
830*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
831*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
832*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
833*4882a593Smuzhiyun 			   MBIC_AAP1_ADDR_BASE);
834*4882a593Smuzhiyun 		return -1;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
837*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "MBIC - NMI Enable VPE0 (IOP)= 0x%x\n",
838*4882a593Smuzhiyun 		   regVal);
839*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
840*4882a593Smuzhiyun 	/* map 0x70000 to BAR4(0x20), BAR2(win) */
841*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
842*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
843*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
844*4882a593Smuzhiyun 			   MBIC_IOP_ADDR_BASE);
845*4882a593Smuzhiyun 		return -1;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
848*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n",
849*4882a593Smuzhiyun 		   regVal);
850*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
853*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PCIE -Event Interrupt Enable = 0x%x\n",
854*4882a593Smuzhiyun 		   regVal);
855*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
858*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PCIE - Event Interrupt  = 0x%x\n",
859*4882a593Smuzhiyun 		   regVal);
860*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
863*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PCIE -Error Interrupt Enable = 0x%x\n",
864*4882a593Smuzhiyun 		   regVal);
865*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
868*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "PCIE - Error Interrupt = 0x%x\n", regVal);
869*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* read the scratch pad 1 register bit 2 */
872*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
873*4882a593Smuzhiyun 		& SCRATCH_PAD1_RST;
874*4882a593Smuzhiyun 	toggleVal = regVal ^ SCRATCH_PAD1_RST;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* set signature in host scratch pad0 register to tell SPC that the
877*4882a593Smuzhiyun 	host performs the soft reset */
878*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* read required registers for confirmming */
881*4882a593Smuzhiyun 	/* map 0x0700000 to BAR4(0x20), BAR2(win) */
882*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
883*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
884*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
885*4882a593Smuzhiyun 			   GSM_ADDR_BASE);
886*4882a593Smuzhiyun 		return -1;
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
889*4882a593Smuzhiyun 		   "GSM 0x0(0x00007b88)-GSM Configuration and Reset = 0x%x\n",
890*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* step 3: host read GSM Configuration and Reset register */
893*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
894*4882a593Smuzhiyun 	/* Put those bits to low */
895*4882a593Smuzhiyun 	/* GSM XCBI offset = 0x70 0000
896*4882a593Smuzhiyun 	0x00 Bit 13 COM_SLV_SW_RSTB 1
897*4882a593Smuzhiyun 	0x00 Bit 12 QSSP_SW_RSTB 1
898*4882a593Smuzhiyun 	0x00 Bit 11 RAAE_SW_RSTB 1
899*4882a593Smuzhiyun 	0x00 Bit 9 RB_1_SW_RSTB 1
900*4882a593Smuzhiyun 	0x00 Bit 8 SM_SW_RSTB 1
901*4882a593Smuzhiyun 	*/
902*4882a593Smuzhiyun 	regVal &= ~(0x00003b00);
903*4882a593Smuzhiyun 	/* host write GSM Configuration and Reset register */
904*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
905*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
906*4882a593Smuzhiyun 		   "GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM Configuration and Reset is set to = 0x%x\n",
907*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* step 4: */
910*4882a593Smuzhiyun 	/* disable GSM - Read Address Parity Check */
911*4882a593Smuzhiyun 	regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
912*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
913*4882a593Smuzhiyun 		   "GSM 0x700038 - Read Address Parity Check Enable = 0x%x\n",
914*4882a593Smuzhiyun 		   regVal1);
915*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
916*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
917*4882a593Smuzhiyun 		   "GSM 0x700038 - Read Address Parity Check Enable is set to = 0x%x\n",
918*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK));
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* disable GSM - Write Address Parity Check */
921*4882a593Smuzhiyun 	regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
922*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
923*4882a593Smuzhiyun 		   "GSM 0x700040 - Write Address Parity Check Enable = 0x%x\n",
924*4882a593Smuzhiyun 		   regVal2);
925*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
926*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
927*4882a593Smuzhiyun 		   "GSM 0x700040 - Write Address Parity Check Enable is set to = 0x%x\n",
928*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK));
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* disable GSM - Write Data Parity Check */
931*4882a593Smuzhiyun 	regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
932*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "GSM 0x300048 - Write Data Parity Check Enable = 0x%x\n",
933*4882a593Smuzhiyun 		   regVal3);
934*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
935*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
936*4882a593Smuzhiyun 		   "GSM 0x300048 - Write Data Parity Check Enable is set to = 0x%x\n",
937*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK));
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* step 5: delay 10 usec */
940*4882a593Smuzhiyun 	udelay(10);
941*4882a593Smuzhiyun 	/* step 5-b: set GPIO-0 output control to tristate anyway */
942*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
943*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
944*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, INIT, "Shift Bar4 to 0x%x failed\n",
945*4882a593Smuzhiyun 			   GPIO_ADDR_BASE);
946*4882a593Smuzhiyun 		return -1;
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
949*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "GPIO Output Control Register: = 0x%x\n",
950*4882a593Smuzhiyun 		   regVal);
951*4882a593Smuzhiyun 	/* set GPIO-0 output control to tri-state */
952*4882a593Smuzhiyun 	regVal &= 0xFFFFFFFC;
953*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* Step 6: Reset the IOP and AAP1 */
956*4882a593Smuzhiyun 	/* map 0x00000 to BAR4(0x20), BAR2(win) */
957*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
958*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
959*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SPC Shift Bar4 to 0x%x failed\n",
960*4882a593Smuzhiyun 			   SPC_TOP_LEVEL_ADDR_BASE);
961*4882a593Smuzhiyun 		return -1;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
964*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "Top Register before resetting IOP/AAP1:= 0x%x\n",
965*4882a593Smuzhiyun 		   regVal);
966*4882a593Smuzhiyun 	regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
967*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* step 7: Reset the BDMA/OSSP */
970*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
971*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "Top Register before resetting BDMA/OSSP: = 0x%x\n",
972*4882a593Smuzhiyun 		   regVal);
973*4882a593Smuzhiyun 	regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
974*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* step 8: delay 10 usec */
977*4882a593Smuzhiyun 	udelay(10);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* step 9: bring the BDMA and OSSP out of reset */
980*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
981*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
982*4882a593Smuzhiyun 		   "Top Register before bringing up BDMA/OSSP:= 0x%x\n",
983*4882a593Smuzhiyun 		   regVal);
984*4882a593Smuzhiyun 	regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
985*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* step 10: delay 10 usec */
988*4882a593Smuzhiyun 	udelay(10);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* step 11: reads and sets the GSM Configuration and Reset Register */
991*4882a593Smuzhiyun 	/* map 0x0700000 to BAR4(0x20), BAR2(win) */
992*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
993*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
994*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SPC Shift Bar4 to 0x%x failed\n",
995*4882a593Smuzhiyun 			   GSM_ADDR_BASE);
996*4882a593Smuzhiyun 		return -1;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
999*4882a593Smuzhiyun 		   "GSM 0x0 (0x00007b88)-GSM Configuration and Reset = 0x%x\n",
1000*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
1001*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
1002*4882a593Smuzhiyun 	/* Put those bits to high */
1003*4882a593Smuzhiyun 	/* GSM XCBI offset = 0x70 0000
1004*4882a593Smuzhiyun 	0x00 Bit 13 COM_SLV_SW_RSTB 1
1005*4882a593Smuzhiyun 	0x00 Bit 12 QSSP_SW_RSTB 1
1006*4882a593Smuzhiyun 	0x00 Bit 11 RAAE_SW_RSTB 1
1007*4882a593Smuzhiyun 	0x00 Bit 9   RB_1_SW_RSTB 1
1008*4882a593Smuzhiyun 	0x00 Bit 8   SM_SW_RSTB 1
1009*4882a593Smuzhiyun 	*/
1010*4882a593Smuzhiyun 	regVal |= (GSM_CONFIG_RESET_VALUE);
1011*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
1012*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "GSM (0x00004088 ==> 0x00007b88) - GSM Configuration and Reset is set to = 0x%x\n",
1013*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* step 12: Restore GSM - Read Address Parity Check */
1016*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
1017*4882a593Smuzhiyun 	/* just for debugging */
1018*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
1019*4882a593Smuzhiyun 		   "GSM 0x700038 - Read Address Parity Check Enable = 0x%x\n",
1020*4882a593Smuzhiyun 		   regVal);
1021*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
1022*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "GSM 0x700038 - Read Address Parity Check Enable is set to = 0x%x\n",
1023*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK));
1024*4882a593Smuzhiyun 	/* Restore GSM - Write Address Parity Check */
1025*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
1026*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
1027*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
1028*4882a593Smuzhiyun 		   "GSM 0x700040 - Write Address Parity Check Enable is set to = 0x%x\n",
1029*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK));
1030*4882a593Smuzhiyun 	/* Restore GSM - Write Data Parity Check */
1031*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
1032*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
1033*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT,
1034*4882a593Smuzhiyun 		   "GSM 0x700048 - Write Data Parity Check Enableis set to = 0x%x\n",
1035*4882a593Smuzhiyun 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK));
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* step 13: bring the IOP and AAP1 out of reset */
1038*4882a593Smuzhiyun 	/* map 0x00000 to BAR4(0x20), BAR2(win) */
1039*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
1040*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1041*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
1042*4882a593Smuzhiyun 			   SPC_TOP_LEVEL_ADDR_BASE);
1043*4882a593Smuzhiyun 		return -1;
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1046*4882a593Smuzhiyun 	regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1047*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* step 14: delay 10 usec - Normal Mode */
1050*4882a593Smuzhiyun 	udelay(10);
1051*4882a593Smuzhiyun 	/* check Soft Reset Normal mode or Soft Reset HDA mode */
1052*4882a593Smuzhiyun 	if (signature == SPC_SOFT_RESET_SIGNATURE) {
1053*4882a593Smuzhiyun 		/* step 15 (Normal Mode): wait until scratch pad1 register
1054*4882a593Smuzhiyun 		bit 2 toggled */
1055*4882a593Smuzhiyun 		max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1056*4882a593Smuzhiyun 		do {
1057*4882a593Smuzhiyun 			udelay(1);
1058*4882a593Smuzhiyun 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1059*4882a593Smuzhiyun 				SCRATCH_PAD1_RST;
1060*4882a593Smuzhiyun 		} while ((regVal != toggleVal) && (--max_wait_count));
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 		if (!max_wait_count) {
1063*4882a593Smuzhiyun 			regVal = pm8001_cr32(pm8001_ha, 0,
1064*4882a593Smuzhiyun 				MSGU_SCRATCH_PAD_1);
1065*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT : ToggleVal 0x%x,MSGU_SCRATCH_PAD1 = 0x%x\n",
1066*4882a593Smuzhiyun 				   toggleVal, regVal);
1067*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
1068*4882a593Smuzhiyun 				   "SCRATCH_PAD0 value = 0x%x\n",
1069*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0,
1070*4882a593Smuzhiyun 					       MSGU_SCRATCH_PAD_0));
1071*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
1072*4882a593Smuzhiyun 				   "SCRATCH_PAD2 value = 0x%x\n",
1073*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0,
1074*4882a593Smuzhiyun 					       MSGU_SCRATCH_PAD_2));
1075*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
1076*4882a593Smuzhiyun 				   "SCRATCH_PAD3 value = 0x%x\n",
1077*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0,
1078*4882a593Smuzhiyun 					       MSGU_SCRATCH_PAD_3));
1079*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1080*4882a593Smuzhiyun 			return -1;
1081*4882a593Smuzhiyun 		}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		/* step 16 (Normal) - Clear ODMR and ODCR */
1084*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1085*4882a593Smuzhiyun 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 		/* step 17 (Normal Mode): wait for the FW and IOP to get
1088*4882a593Smuzhiyun 		ready - 1 sec timeout */
1089*4882a593Smuzhiyun 		/* Wait for the SPC Configuration Table to be ready */
1090*4882a593Smuzhiyun 		if (check_fw_ready(pm8001_ha) == -1) {
1091*4882a593Smuzhiyun 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1092*4882a593Smuzhiyun 			/* return error if MPI Configuration Table not ready */
1093*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, INIT,
1094*4882a593Smuzhiyun 				   "FW not ready SCRATCH_PAD1 = 0x%x\n",
1095*4882a593Smuzhiyun 				   regVal);
1096*4882a593Smuzhiyun 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1097*4882a593Smuzhiyun 			/* return error if MPI Configuration Table not ready */
1098*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, INIT,
1099*4882a593Smuzhiyun 				   "FW not ready SCRATCH_PAD2 = 0x%x\n",
1100*4882a593Smuzhiyun 				   regVal);
1101*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, INIT,
1102*4882a593Smuzhiyun 				   "SCRATCH_PAD0 value = 0x%x\n",
1103*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0,
1104*4882a593Smuzhiyun 					       MSGU_SCRATCH_PAD_0));
1105*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, INIT,
1106*4882a593Smuzhiyun 				   "SCRATCH_PAD3 value = 0x%x\n",
1107*4882a593Smuzhiyun 				   pm8001_cr32(pm8001_ha, 0,
1108*4882a593Smuzhiyun 					       MSGU_SCRATCH_PAD_3));
1109*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1110*4882a593Smuzhiyun 			return -1;
1111*4882a593Smuzhiyun 		}
1112*4882a593Smuzhiyun 	}
1113*4882a593Smuzhiyun 	pm8001_bar4_shift(pm8001_ha, 0);
1114*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "SPC soft reset Complete\n");
1117*4882a593Smuzhiyun 	return 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
pm8001_hw_chip_rst(struct pm8001_hba_info * pm8001_ha)1120*4882a593Smuzhiyun static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	u32 i;
1123*4882a593Smuzhiyun 	u32 regVal;
1124*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "chip reset start\n");
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* do SPC chip reset. */
1127*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1128*4882a593Smuzhiyun 	regVal &= ~(SPC_REG_RESET_DEVICE);
1129*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/* delay 10 usec */
1132*4882a593Smuzhiyun 	udelay(10);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/* bring chip reset out of reset */
1135*4882a593Smuzhiyun 	regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1136*4882a593Smuzhiyun 	regVal |= SPC_REG_RESET_DEVICE;
1137*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* delay 10 usec */
1140*4882a593Smuzhiyun 	udelay(10);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* wait for 20 msec until the firmware gets reloaded */
1143*4882a593Smuzhiyun 	i = 20;
1144*4882a593Smuzhiyun 	do {
1145*4882a593Smuzhiyun 		mdelay(1);
1146*4882a593Smuzhiyun 	} while ((--i) != 0);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, INIT, "chip reset finished\n");
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun /**
1152*4882a593Smuzhiyun  * pm8001_chip_iounmap - which maped when initialized.
1153*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1154*4882a593Smuzhiyun  */
pm8001_chip_iounmap(struct pm8001_hba_info * pm8001_ha)1155*4882a593Smuzhiyun void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	s8 bar, logical = 0;
1158*4882a593Smuzhiyun 	for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
1159*4882a593Smuzhiyun 		/*
1160*4882a593Smuzhiyun 		** logical BARs for SPC:
1161*4882a593Smuzhiyun 		** bar 0 and 1 - logical BAR0
1162*4882a593Smuzhiyun 		** bar 2 and 3 - logical BAR1
1163*4882a593Smuzhiyun 		** bar4 - logical BAR2
1164*4882a593Smuzhiyun 		** bar5 - logical BAR3
1165*4882a593Smuzhiyun 		** Skip the appropriate assignments:
1166*4882a593Smuzhiyun 		*/
1167*4882a593Smuzhiyun 		if ((bar == 1) || (bar == 3))
1168*4882a593Smuzhiyun 			continue;
1169*4882a593Smuzhiyun 		if (pm8001_ha->io_mem[logical].memvirtaddr) {
1170*4882a593Smuzhiyun 			iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1171*4882a593Smuzhiyun 			logical++;
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #ifndef PM8001_USE_MSIX
1177*4882a593Smuzhiyun /**
1178*4882a593Smuzhiyun  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1179*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1180*4882a593Smuzhiyun  */
1181*4882a593Smuzhiyun static void
pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info * pm8001_ha)1182*4882a593Smuzhiyun pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1185*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun  /**
1189*4882a593Smuzhiyun   * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1190*4882a593Smuzhiyun   * @pm8001_ha: our hba card information
1191*4882a593Smuzhiyun   */
1192*4882a593Smuzhiyun static void
pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info * pm8001_ha)1193*4882a593Smuzhiyun pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun #else
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun /**
1201*4882a593Smuzhiyun  * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1202*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1203*4882a593Smuzhiyun  * @int_vec_idx: interrupt number to enable
1204*4882a593Smuzhiyun  */
1205*4882a593Smuzhiyun static void
pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info * pm8001_ha,u32 int_vec_idx)1206*4882a593Smuzhiyun pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1207*4882a593Smuzhiyun 	u32 int_vec_idx)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	u32 msi_index;
1210*4882a593Smuzhiyun 	u32 value;
1211*4882a593Smuzhiyun 	msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1212*4882a593Smuzhiyun 	msi_index += MSIX_TABLE_BASE;
1213*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1214*4882a593Smuzhiyun 	value = (1 << int_vec_idx);
1215*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0,  MSGU_ODCR, value);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun /**
1220*4882a593Smuzhiyun  * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1221*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1222*4882a593Smuzhiyun  * @int_vec_idx: interrupt number to disable
1223*4882a593Smuzhiyun  */
1224*4882a593Smuzhiyun static void
pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info * pm8001_ha,u32 int_vec_idx)1225*4882a593Smuzhiyun pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1226*4882a593Smuzhiyun 	u32 int_vec_idx)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	u32 msi_index;
1229*4882a593Smuzhiyun 	msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1230*4882a593Smuzhiyun 	msi_index += MSIX_TABLE_BASE;
1231*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, 0,  msi_index, MSIX_INTERRUPT_DISABLE);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun #endif
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun /**
1236*4882a593Smuzhiyun  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1237*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1238*4882a593Smuzhiyun  * @vec: unused
1239*4882a593Smuzhiyun  */
1240*4882a593Smuzhiyun static void
pm8001_chip_interrupt_enable(struct pm8001_hba_info * pm8001_ha,u8 vec)1241*4882a593Smuzhiyun pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
1244*4882a593Smuzhiyun 	pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1245*4882a593Smuzhiyun #else
1246*4882a593Smuzhiyun 	pm8001_chip_intx_interrupt_enable(pm8001_ha);
1247*4882a593Smuzhiyun #endif
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun /**
1251*4882a593Smuzhiyun  * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1252*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1253*4882a593Smuzhiyun  * @vec: unused
1254*4882a593Smuzhiyun  */
1255*4882a593Smuzhiyun static void
pm8001_chip_interrupt_disable(struct pm8001_hba_info * pm8001_ha,u8 vec)1256*4882a593Smuzhiyun pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
1259*4882a593Smuzhiyun 	pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1260*4882a593Smuzhiyun #else
1261*4882a593Smuzhiyun 	pm8001_chip_intx_interrupt_disable(pm8001_ha);
1262*4882a593Smuzhiyun #endif
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun /**
1266*4882a593Smuzhiyun  * pm8001_mpi_msg_free_get - get the free message buffer for transfer
1267*4882a593Smuzhiyun  * inbound queue.
1268*4882a593Smuzhiyun  * @circularQ: the inbound queue  we want to transfer to HBA.
1269*4882a593Smuzhiyun  * @messageSize: the message size of this transfer, normally it is 64 bytes
1270*4882a593Smuzhiyun  * @messagePtr: the pointer to message.
1271*4882a593Smuzhiyun  */
pm8001_mpi_msg_free_get(struct inbound_queue_table * circularQ,u16 messageSize,void ** messagePtr)1272*4882a593Smuzhiyun int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
1273*4882a593Smuzhiyun 			    u16 messageSize, void **messagePtr)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	u32 offset, consumer_index;
1276*4882a593Smuzhiyun 	struct mpi_msg_hdr *msgHeader;
1277*4882a593Smuzhiyun 	u8 bcCount = 1; /* only support single buffer */
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* Checks is the requested message size can be allocated in this queue*/
1280*4882a593Smuzhiyun 	if (messageSize > IOMB_SIZE_SPCV) {
1281*4882a593Smuzhiyun 		*messagePtr = NULL;
1282*4882a593Smuzhiyun 		return -1;
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	/* Stores the new consumer index */
1286*4882a593Smuzhiyun 	consumer_index = pm8001_read_32(circularQ->ci_virt);
1287*4882a593Smuzhiyun 	circularQ->consumer_index = cpu_to_le32(consumer_index);
1288*4882a593Smuzhiyun 	if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
1289*4882a593Smuzhiyun 		le32_to_cpu(circularQ->consumer_index)) {
1290*4882a593Smuzhiyun 		*messagePtr = NULL;
1291*4882a593Smuzhiyun 		return -1;
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 	/* get memory IOMB buffer address */
1294*4882a593Smuzhiyun 	offset = circularQ->producer_idx * messageSize;
1295*4882a593Smuzhiyun 	/* increment to next bcCount element */
1296*4882a593Smuzhiyun 	circularQ->producer_idx = (circularQ->producer_idx + bcCount)
1297*4882a593Smuzhiyun 				% PM8001_MPI_QUEUE;
1298*4882a593Smuzhiyun 	/* Adds that distance to the base of the region virtual address plus
1299*4882a593Smuzhiyun 	the message header size*/
1300*4882a593Smuzhiyun 	msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt	+ offset);
1301*4882a593Smuzhiyun 	*messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1302*4882a593Smuzhiyun 	return 0;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun /**
1306*4882a593Smuzhiyun  * pm8001_mpi_build_cmd- build the message queue for transfer, update the PI to
1307*4882a593Smuzhiyun  * FW to tell the fw to get this message from IOMB.
1308*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1309*4882a593Smuzhiyun  * @circularQ: the inbound queue we want to transfer to HBA.
1310*4882a593Smuzhiyun  * @opCode: the operation code represents commands which LLDD and fw recognized.
1311*4882a593Smuzhiyun  * @payload: the command payload of each operation command.
1312*4882a593Smuzhiyun  * @nb: size in bytes of the command payload
1313*4882a593Smuzhiyun  * @responseQueue: queue to interrupt on w/ command response (if any)
1314*4882a593Smuzhiyun  */
pm8001_mpi_build_cmd(struct pm8001_hba_info * pm8001_ha,struct inbound_queue_table * circularQ,u32 opCode,void * payload,size_t nb,u32 responseQueue)1315*4882a593Smuzhiyun int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
1316*4882a593Smuzhiyun 			 struct inbound_queue_table *circularQ,
1317*4882a593Smuzhiyun 			 u32 opCode, void *payload, size_t nb,
1318*4882a593Smuzhiyun 			 u32 responseQueue)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1321*4882a593Smuzhiyun 	void *pMessage;
1322*4882a593Smuzhiyun 	unsigned long flags;
1323*4882a593Smuzhiyun 	int q_index = circularQ - pm8001_ha->inbnd_q_tbl;
1324*4882a593Smuzhiyun 	int rv = -1;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (WARN_ON(q_index >= pm8001_ha->max_q_num))
1327*4882a593Smuzhiyun 		return -EINVAL;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	spin_lock_irqsave(&circularQ->iq_lock, flags);
1330*4882a593Smuzhiyun 	rv = pm8001_mpi_msg_free_get(circularQ, pm8001_ha->iomb_size,
1331*4882a593Smuzhiyun 			&pMessage);
1332*4882a593Smuzhiyun 	if (rv < 0) {
1333*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "No free mpi buffer\n");
1334*4882a593Smuzhiyun 		rv = -ENOMEM;
1335*4882a593Smuzhiyun 		goto done;
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	if (nb > (pm8001_ha->iomb_size - sizeof(struct mpi_msg_hdr)))
1339*4882a593Smuzhiyun 		nb = pm8001_ha->iomb_size - sizeof(struct mpi_msg_hdr);
1340*4882a593Smuzhiyun 	memcpy(pMessage, payload, nb);
1341*4882a593Smuzhiyun 	if (nb + sizeof(struct mpi_msg_hdr) < pm8001_ha->iomb_size)
1342*4882a593Smuzhiyun 		memset(pMessage + nb, 0, pm8001_ha->iomb_size -
1343*4882a593Smuzhiyun 				(nb + sizeof(struct mpi_msg_hdr)));
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	/*Build the header*/
1346*4882a593Smuzhiyun 	Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1347*4882a593Smuzhiyun 		| ((responseQueue & 0x3F) << 16)
1348*4882a593Smuzhiyun 		| ((category & 0xF) << 12) | (opCode & 0xFFF));
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1351*4882a593Smuzhiyun 	/*Update the PI to the firmware*/
1352*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1353*4882a593Smuzhiyun 		circularQ->pi_offset, circularQ->producer_idx);
1354*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
1355*4882a593Smuzhiyun 		   "INB Q %x OPCODE:%x , UPDATED PI=%d CI=%d\n",
1356*4882a593Smuzhiyun 		   responseQueue, opCode, circularQ->producer_idx,
1357*4882a593Smuzhiyun 		   circularQ->consumer_index);
1358*4882a593Smuzhiyun done:
1359*4882a593Smuzhiyun 	spin_unlock_irqrestore(&circularQ->iq_lock, flags);
1360*4882a593Smuzhiyun 	return rv;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
pm8001_mpi_msg_free_set(struct pm8001_hba_info * pm8001_ha,void * pMsg,struct outbound_queue_table * circularQ,u8 bc)1363*4882a593Smuzhiyun u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
1364*4882a593Smuzhiyun 			    struct outbound_queue_table *circularQ, u8 bc)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun 	u32 producer_index;
1367*4882a593Smuzhiyun 	struct mpi_msg_hdr *msgHeader;
1368*4882a593Smuzhiyun 	struct mpi_msg_hdr *pOutBoundMsgHeader;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
1371*4882a593Smuzhiyun 	pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1372*4882a593Smuzhiyun 				circularQ->consumer_idx * pm8001_ha->iomb_size);
1373*4882a593Smuzhiyun 	if (pOutBoundMsgHeader != msgHeader) {
1374*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
1375*4882a593Smuzhiyun 			   "consumer_idx = %d msgHeader = %p\n",
1376*4882a593Smuzhiyun 			   circularQ->consumer_idx, msgHeader);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		/* Update the producer index from SPC */
1379*4882a593Smuzhiyun 		producer_index = pm8001_read_32(circularQ->pi_virt);
1380*4882a593Smuzhiyun 		circularQ->producer_index = cpu_to_le32(producer_index);
1381*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
1382*4882a593Smuzhiyun 			   "consumer_idx = %d producer_index = %dmsgHeader = %p\n",
1383*4882a593Smuzhiyun 			   circularQ->consumer_idx,
1384*4882a593Smuzhiyun 			   circularQ->producer_index, msgHeader);
1385*4882a593Smuzhiyun 		return 0;
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 	/* free the circular queue buffer elements associated with the message*/
1388*4882a593Smuzhiyun 	circularQ->consumer_idx = (circularQ->consumer_idx + bc)
1389*4882a593Smuzhiyun 				% PM8001_MPI_QUEUE;
1390*4882a593Smuzhiyun 	/* update the CI of outbound queue */
1391*4882a593Smuzhiyun 	pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1392*4882a593Smuzhiyun 		circularQ->consumer_idx);
1393*4882a593Smuzhiyun 	/* Update the producer index from SPC*/
1394*4882a593Smuzhiyun 	producer_index = pm8001_read_32(circularQ->pi_virt);
1395*4882a593Smuzhiyun 	circularQ->producer_index = cpu_to_le32(producer_index);
1396*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, " CI=%d PI=%d\n",
1397*4882a593Smuzhiyun 		   circularQ->consumer_idx, circularQ->producer_index);
1398*4882a593Smuzhiyun 	return 0;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun /**
1402*4882a593Smuzhiyun  * pm8001_mpi_msg_consume- get the MPI message from outbound queue
1403*4882a593Smuzhiyun  * message table.
1404*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1405*4882a593Smuzhiyun  * @circularQ: the outbound queue  table.
1406*4882a593Smuzhiyun  * @messagePtr1: the message contents of this outbound message.
1407*4882a593Smuzhiyun  * @pBC: the message size.
1408*4882a593Smuzhiyun  */
pm8001_mpi_msg_consume(struct pm8001_hba_info * pm8001_ha,struct outbound_queue_table * circularQ,void ** messagePtr1,u8 * pBC)1409*4882a593Smuzhiyun u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1410*4882a593Smuzhiyun 			   struct outbound_queue_table *circularQ,
1411*4882a593Smuzhiyun 			   void **messagePtr1, u8 *pBC)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	struct mpi_msg_hdr	*msgHeader;
1414*4882a593Smuzhiyun 	__le32	msgHeader_tmp;
1415*4882a593Smuzhiyun 	u32 header_tmp;
1416*4882a593Smuzhiyun 	do {
1417*4882a593Smuzhiyun 		/* If there are not-yet-delivered messages ... */
1418*4882a593Smuzhiyun 		if (le32_to_cpu(circularQ->producer_index)
1419*4882a593Smuzhiyun 			!= circularQ->consumer_idx) {
1420*4882a593Smuzhiyun 			/*Get the pointer to the circular queue buffer element*/
1421*4882a593Smuzhiyun 			msgHeader = (struct mpi_msg_hdr *)
1422*4882a593Smuzhiyun 				(circularQ->base_virt +
1423*4882a593Smuzhiyun 				circularQ->consumer_idx * pm8001_ha->iomb_size);
1424*4882a593Smuzhiyun 			/* read header */
1425*4882a593Smuzhiyun 			header_tmp = pm8001_read_32(msgHeader);
1426*4882a593Smuzhiyun 			msgHeader_tmp = cpu_to_le32(header_tmp);
1427*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, DEVIO,
1428*4882a593Smuzhiyun 				   "outbound opcode msgheader:%x ci=%d pi=%d\n",
1429*4882a593Smuzhiyun 				   msgHeader_tmp, circularQ->consumer_idx,
1430*4882a593Smuzhiyun 				   circularQ->producer_index);
1431*4882a593Smuzhiyun 			if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
1432*4882a593Smuzhiyun 				if (OPC_OUB_SKIP_ENTRY !=
1433*4882a593Smuzhiyun 					(le32_to_cpu(msgHeader_tmp) & 0xfff)) {
1434*4882a593Smuzhiyun 					*messagePtr1 =
1435*4882a593Smuzhiyun 						((u8 *)msgHeader) +
1436*4882a593Smuzhiyun 						sizeof(struct mpi_msg_hdr);
1437*4882a593Smuzhiyun 					*pBC = (u8)((le32_to_cpu(msgHeader_tmp)
1438*4882a593Smuzhiyun 						>> 24) & 0x1f);
1439*4882a593Smuzhiyun 					pm8001_dbg(pm8001_ha, IO,
1440*4882a593Smuzhiyun 						   ": CI=%d PI=%d msgHeader=%x\n",
1441*4882a593Smuzhiyun 						   circularQ->consumer_idx,
1442*4882a593Smuzhiyun 						   circularQ->producer_index,
1443*4882a593Smuzhiyun 						   msgHeader_tmp);
1444*4882a593Smuzhiyun 					return MPI_IO_STATUS_SUCCESS;
1445*4882a593Smuzhiyun 				} else {
1446*4882a593Smuzhiyun 					circularQ->consumer_idx =
1447*4882a593Smuzhiyun 						(circularQ->consumer_idx +
1448*4882a593Smuzhiyun 						((le32_to_cpu(msgHeader_tmp)
1449*4882a593Smuzhiyun 						 >> 24) & 0x1f))
1450*4882a593Smuzhiyun 							% PM8001_MPI_QUEUE;
1451*4882a593Smuzhiyun 					msgHeader_tmp = 0;
1452*4882a593Smuzhiyun 					pm8001_write_32(msgHeader, 0, 0);
1453*4882a593Smuzhiyun 					/* update the CI of outbound queue */
1454*4882a593Smuzhiyun 					pm8001_cw32(pm8001_ha,
1455*4882a593Smuzhiyun 						circularQ->ci_pci_bar,
1456*4882a593Smuzhiyun 						circularQ->ci_offset,
1457*4882a593Smuzhiyun 						circularQ->consumer_idx);
1458*4882a593Smuzhiyun 				}
1459*4882a593Smuzhiyun 			} else {
1460*4882a593Smuzhiyun 				circularQ->consumer_idx =
1461*4882a593Smuzhiyun 					(circularQ->consumer_idx +
1462*4882a593Smuzhiyun 					((le32_to_cpu(msgHeader_tmp) >> 24) &
1463*4882a593Smuzhiyun 					0x1f)) % PM8001_MPI_QUEUE;
1464*4882a593Smuzhiyun 				msgHeader_tmp = 0;
1465*4882a593Smuzhiyun 				pm8001_write_32(msgHeader, 0, 0);
1466*4882a593Smuzhiyun 				/* update the CI of outbound queue */
1467*4882a593Smuzhiyun 				pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
1468*4882a593Smuzhiyun 					circularQ->ci_offset,
1469*4882a593Smuzhiyun 					circularQ->consumer_idx);
1470*4882a593Smuzhiyun 				return MPI_IO_STATUS_FAIL;
1471*4882a593Smuzhiyun 			}
1472*4882a593Smuzhiyun 		} else {
1473*4882a593Smuzhiyun 			u32 producer_index;
1474*4882a593Smuzhiyun 			void *pi_virt = circularQ->pi_virt;
1475*4882a593Smuzhiyun 			/* spurious interrupt during setup if
1476*4882a593Smuzhiyun 			 * kexec-ing and driver doing a doorbell access
1477*4882a593Smuzhiyun 			 * with the pre-kexec oq interrupt setup
1478*4882a593Smuzhiyun 			 */
1479*4882a593Smuzhiyun 			if (!pi_virt)
1480*4882a593Smuzhiyun 				break;
1481*4882a593Smuzhiyun 			/* Update the producer index from SPC */
1482*4882a593Smuzhiyun 			producer_index = pm8001_read_32(pi_virt);
1483*4882a593Smuzhiyun 			circularQ->producer_index = cpu_to_le32(producer_index);
1484*4882a593Smuzhiyun 		}
1485*4882a593Smuzhiyun 	} while (le32_to_cpu(circularQ->producer_index) !=
1486*4882a593Smuzhiyun 		circularQ->consumer_idx);
1487*4882a593Smuzhiyun 	/* while we don't have any more not-yet-delivered message */
1488*4882a593Smuzhiyun 	/* report empty */
1489*4882a593Smuzhiyun 	return MPI_IO_STATUS_BUSY;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun 
pm8001_work_fn(struct work_struct * work)1492*4882a593Smuzhiyun void pm8001_work_fn(struct work_struct *work)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun 	struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
1495*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
1496*4882a593Smuzhiyun 	struct domain_device *dev;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	/*
1499*4882a593Smuzhiyun 	 * So far, all users of this stash an associated structure here.
1500*4882a593Smuzhiyun 	 * If we get here, and this pointer is null, then the action
1501*4882a593Smuzhiyun 	 * was cancelled. This nullification happens when the device
1502*4882a593Smuzhiyun 	 * goes away.
1503*4882a593Smuzhiyun 	 */
1504*4882a593Smuzhiyun 	pm8001_dev = pw->data; /* Most stash device structure */
1505*4882a593Smuzhiyun 	if ((pm8001_dev == NULL)
1506*4882a593Smuzhiyun 	 || ((pw->handler != IO_XFER_ERROR_BREAK)
1507*4882a593Smuzhiyun 	  && (pm8001_dev->dev_type == SAS_PHY_UNUSED))) {
1508*4882a593Smuzhiyun 		kfree(pw);
1509*4882a593Smuzhiyun 		return;
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	switch (pw->handler) {
1513*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
1514*4882a593Smuzhiyun 	{	/* This one stashes the sas_task instead */
1515*4882a593Smuzhiyun 		struct sas_task *t = (struct sas_task *)pm8001_dev;
1516*4882a593Smuzhiyun 		u32 tag;
1517*4882a593Smuzhiyun 		struct pm8001_ccb_info *ccb;
1518*4882a593Smuzhiyun 		struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1519*4882a593Smuzhiyun 		unsigned long flags, flags1;
1520*4882a593Smuzhiyun 		struct task_status_struct *ts;
1521*4882a593Smuzhiyun 		int i;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 		if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
1524*4882a593Smuzhiyun 			break; /* Task still on lu */
1525*4882a593Smuzhiyun 		spin_lock_irqsave(&pm8001_ha->lock, flags);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 		spin_lock_irqsave(&t->task_state_lock, flags1);
1528*4882a593Smuzhiyun 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1529*4882a593Smuzhiyun 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
1530*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1531*4882a593Smuzhiyun 			break; /* Task got completed by another */
1532*4882a593Smuzhiyun 		}
1533*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags1);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 		/* Search for a possible ccb that matches the task */
1536*4882a593Smuzhiyun 		for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1537*4882a593Smuzhiyun 			ccb = &pm8001_ha->ccb_info[i];
1538*4882a593Smuzhiyun 			tag = ccb->ccb_tag;
1539*4882a593Smuzhiyun 			if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1540*4882a593Smuzhiyun 				break;
1541*4882a593Smuzhiyun 		}
1542*4882a593Smuzhiyun 		if (!ccb) {
1543*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1544*4882a593Smuzhiyun 			break; /* Task got freed by another */
1545*4882a593Smuzhiyun 		}
1546*4882a593Smuzhiyun 		ts = &t->task_status;
1547*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1548*4882a593Smuzhiyun 		/* Force the midlayer to retry */
1549*4882a593Smuzhiyun 		ts->stat = SAS_QUEUE_FULL;
1550*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
1551*4882a593Smuzhiyun 		if (pm8001_dev)
1552*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1553*4882a593Smuzhiyun 		spin_lock_irqsave(&t->task_state_lock, flags1);
1554*4882a593Smuzhiyun 		t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1555*4882a593Smuzhiyun 		t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1556*4882a593Smuzhiyun 		t->task_state_flags |= SAS_TASK_STATE_DONE;
1557*4882a593Smuzhiyun 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1558*4882a593Smuzhiyun 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
1559*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with event 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
1560*4882a593Smuzhiyun 				   t, pw->handler, ts->resp, ts->stat);
1561*4882a593Smuzhiyun 			pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1562*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1563*4882a593Smuzhiyun 		} else {
1564*4882a593Smuzhiyun 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
1565*4882a593Smuzhiyun 			pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1566*4882a593Smuzhiyun 			mb();/* in order to force CPU ordering */
1567*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1568*4882a593Smuzhiyun 			t->task_done(t);
1569*4882a593Smuzhiyun 		}
1570*4882a593Smuzhiyun 	}	break;
1571*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
1572*4882a593Smuzhiyun 	{	/* This one stashes the sas_task instead */
1573*4882a593Smuzhiyun 		struct sas_task *t = (struct sas_task *)pm8001_dev;
1574*4882a593Smuzhiyun 		u32 tag;
1575*4882a593Smuzhiyun 		struct pm8001_ccb_info *ccb;
1576*4882a593Smuzhiyun 		struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1577*4882a593Smuzhiyun 		unsigned long flags, flags1;
1578*4882a593Smuzhiyun 		int i, ret = 0;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 		ret = pm8001_query_task(t);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 		if (ret == TMF_RESP_FUNC_SUCC)
1585*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "...Task on lu\n");
1586*4882a593Smuzhiyun 		else if (ret == TMF_RESP_FUNC_COMPLETE)
1587*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "...Task NOT on lu\n");
1588*4882a593Smuzhiyun 		else
1589*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, DEVIO, "...query task failed!!!\n");
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 		spin_lock_irqsave(&pm8001_ha->lock, flags);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 		spin_lock_irqsave(&t->task_state_lock, flags1);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1596*4882a593Smuzhiyun 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
1597*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1598*4882a593Smuzhiyun 			if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1599*4882a593Smuzhiyun 				(void)pm8001_abort_task(t);
1600*4882a593Smuzhiyun 			break; /* Task got completed by another */
1601*4882a593Smuzhiyun 		}
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags1);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 		/* Search for a possible ccb that matches the task */
1606*4882a593Smuzhiyun 		for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1607*4882a593Smuzhiyun 			ccb = &pm8001_ha->ccb_info[i];
1608*4882a593Smuzhiyun 			tag = ccb->ccb_tag;
1609*4882a593Smuzhiyun 			if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1610*4882a593Smuzhiyun 				break;
1611*4882a593Smuzhiyun 		}
1612*4882a593Smuzhiyun 		if (!ccb) {
1613*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1614*4882a593Smuzhiyun 			if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1615*4882a593Smuzhiyun 				(void)pm8001_abort_task(t);
1616*4882a593Smuzhiyun 			break; /* Task got freed by another */
1617*4882a593Smuzhiyun 		}
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
1620*4882a593Smuzhiyun 		dev = pm8001_dev->sas_device;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 		switch (ret) {
1623*4882a593Smuzhiyun 		case TMF_RESP_FUNC_SUCC: /* task on lu */
1624*4882a593Smuzhiyun 			ccb->open_retry = 1; /* Snub completion */
1625*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1626*4882a593Smuzhiyun 			ret = pm8001_abort_task(t);
1627*4882a593Smuzhiyun 			ccb->open_retry = 0;
1628*4882a593Smuzhiyun 			switch (ret) {
1629*4882a593Smuzhiyun 			case TMF_RESP_FUNC_SUCC:
1630*4882a593Smuzhiyun 			case TMF_RESP_FUNC_COMPLETE:
1631*4882a593Smuzhiyun 				break;
1632*4882a593Smuzhiyun 			default: /* device misbehavior */
1633*4882a593Smuzhiyun 				ret = TMF_RESP_FUNC_FAILED;
1634*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO, "...Reset phy\n");
1635*4882a593Smuzhiyun 				pm8001_I_T_nexus_reset(dev);
1636*4882a593Smuzhiyun 				break;
1637*4882a593Smuzhiyun 			}
1638*4882a593Smuzhiyun 			break;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 		case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
1641*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1642*4882a593Smuzhiyun 			/* Do we need to abort the task locally? */
1643*4882a593Smuzhiyun 			break;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 		default: /* device misbehavior */
1646*4882a593Smuzhiyun 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1647*4882a593Smuzhiyun 			ret = TMF_RESP_FUNC_FAILED;
1648*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "...Reset phy\n");
1649*4882a593Smuzhiyun 			pm8001_I_T_nexus_reset(dev);
1650*4882a593Smuzhiyun 		}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 		if (ret == TMF_RESP_FUNC_FAILED)
1653*4882a593Smuzhiyun 			t = NULL;
1654*4882a593Smuzhiyun 		pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
1655*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "...Complete\n");
1656*4882a593Smuzhiyun 	}	break;
1657*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1658*4882a593Smuzhiyun 		dev = pm8001_dev->sas_device;
1659*4882a593Smuzhiyun 		pm8001_I_T_nexus_event_handler(dev);
1660*4882a593Smuzhiyun 		break;
1661*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
1662*4882a593Smuzhiyun 		dev = pm8001_dev->sas_device;
1663*4882a593Smuzhiyun 		pm8001_I_T_nexus_reset(dev);
1664*4882a593Smuzhiyun 		break;
1665*4882a593Smuzhiyun 	case IO_DS_IN_ERROR:
1666*4882a593Smuzhiyun 		dev = pm8001_dev->sas_device;
1667*4882a593Smuzhiyun 		pm8001_I_T_nexus_reset(dev);
1668*4882a593Smuzhiyun 		break;
1669*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
1670*4882a593Smuzhiyun 		dev = pm8001_dev->sas_device;
1671*4882a593Smuzhiyun 		pm8001_I_T_nexus_reset(dev);
1672*4882a593Smuzhiyun 		break;
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 	kfree(pw);
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
pm8001_handle_event(struct pm8001_hba_info * pm8001_ha,void * data,int handler)1677*4882a593Smuzhiyun int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1678*4882a593Smuzhiyun 			       int handler)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	struct pm8001_work *pw;
1681*4882a593Smuzhiyun 	int ret = 0;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
1684*4882a593Smuzhiyun 	if (pw) {
1685*4882a593Smuzhiyun 		pw->pm8001_ha = pm8001_ha;
1686*4882a593Smuzhiyun 		pw->data = data;
1687*4882a593Smuzhiyun 		pw->handler = handler;
1688*4882a593Smuzhiyun 		INIT_WORK(&pw->work, pm8001_work_fn);
1689*4882a593Smuzhiyun 		queue_work(pm8001_wq, &pw->work);
1690*4882a593Smuzhiyun 	} else
1691*4882a593Smuzhiyun 		ret = -ENOMEM;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	return ret;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
pm8001_send_abort_all(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_ha_dev)1696*4882a593Smuzhiyun static void pm8001_send_abort_all(struct pm8001_hba_info *pm8001_ha,
1697*4882a593Smuzhiyun 		struct pm8001_device *pm8001_ha_dev)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	int res;
1700*4882a593Smuzhiyun 	u32 ccb_tag;
1701*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1702*4882a593Smuzhiyun 	struct sas_task *task = NULL;
1703*4882a593Smuzhiyun 	struct task_abort_req task_abort;
1704*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1705*4882a593Smuzhiyun 	u32 opc = OPC_INB_SATA_ABORT;
1706*4882a593Smuzhiyun 	int ret;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	if (!pm8001_ha_dev) {
1709*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "dev is null\n");
1710*4882a593Smuzhiyun 		return;
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	task = sas_alloc_slow_task(GFP_ATOMIC);
1714*4882a593Smuzhiyun 	if (!task) {
1715*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate task\n");
1716*4882a593Smuzhiyun 		return;
1717*4882a593Smuzhiyun 	}
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	task->task_done = pm8001_task_done;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
1722*4882a593Smuzhiyun 	if (res) {
1723*4882a593Smuzhiyun 		sas_free_task(task);
1724*4882a593Smuzhiyun 		return;
1725*4882a593Smuzhiyun 	}
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[ccb_tag];
1728*4882a593Smuzhiyun 	ccb->device = pm8001_ha_dev;
1729*4882a593Smuzhiyun 	ccb->ccb_tag = ccb_tag;
1730*4882a593Smuzhiyun 	ccb->task = task;
1731*4882a593Smuzhiyun 	ccb->n_elem = 0;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	memset(&task_abort, 0, sizeof(task_abort));
1736*4882a593Smuzhiyun 	task_abort.abort_all = cpu_to_le32(1);
1737*4882a593Smuzhiyun 	task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
1738*4882a593Smuzhiyun 	task_abort.tag = cpu_to_le32(ccb_tag);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort,
1741*4882a593Smuzhiyun 			sizeof(task_abort), 0);
1742*4882a593Smuzhiyun 	if (ret) {
1743*4882a593Smuzhiyun 		sas_free_task(task);
1744*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1745*4882a593Smuzhiyun 	}
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun 
pm8001_send_read_log(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_ha_dev)1749*4882a593Smuzhiyun static void pm8001_send_read_log(struct pm8001_hba_info *pm8001_ha,
1750*4882a593Smuzhiyun 		struct pm8001_device *pm8001_ha_dev)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	struct sata_start_req sata_cmd;
1753*4882a593Smuzhiyun 	int res;
1754*4882a593Smuzhiyun 	u32 ccb_tag;
1755*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1756*4882a593Smuzhiyun 	struct sas_task *task = NULL;
1757*4882a593Smuzhiyun 	struct host_to_dev_fis fis;
1758*4882a593Smuzhiyun 	struct domain_device *dev;
1759*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
1760*4882a593Smuzhiyun 	u32 opc = OPC_INB_SATA_HOST_OPSTART;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	task = sas_alloc_slow_task(GFP_ATOMIC);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	if (!task) {
1765*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate task !!!\n");
1766*4882a593Smuzhiyun 		return;
1767*4882a593Smuzhiyun 	}
1768*4882a593Smuzhiyun 	task->task_done = pm8001_task_done;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
1771*4882a593Smuzhiyun 	if (res) {
1772*4882a593Smuzhiyun 		sas_free_task(task);
1773*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "cannot allocate tag !!!\n");
1774*4882a593Smuzhiyun 		return;
1775*4882a593Smuzhiyun 	}
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	/* allocate domain device by ourselves as libsas
1778*4882a593Smuzhiyun 	 * is not going to provide any
1779*4882a593Smuzhiyun 	*/
1780*4882a593Smuzhiyun 	dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
1781*4882a593Smuzhiyun 	if (!dev) {
1782*4882a593Smuzhiyun 		sas_free_task(task);
1783*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1784*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
1785*4882a593Smuzhiyun 			   "Domain device cannot be allocated\n");
1786*4882a593Smuzhiyun 		return;
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 	task->dev = dev;
1789*4882a593Smuzhiyun 	task->dev->lldd_dev = pm8001_ha_dev;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[ccb_tag];
1792*4882a593Smuzhiyun 	ccb->device = pm8001_ha_dev;
1793*4882a593Smuzhiyun 	ccb->ccb_tag = ccb_tag;
1794*4882a593Smuzhiyun 	ccb->task = task;
1795*4882a593Smuzhiyun 	ccb->n_elem = 0;
1796*4882a593Smuzhiyun 	pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
1797*4882a593Smuzhiyun 	pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	memset(&sata_cmd, 0, sizeof(sata_cmd));
1800*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	/* construct read log FIS */
1803*4882a593Smuzhiyun 	memset(&fis, 0, sizeof(struct host_to_dev_fis));
1804*4882a593Smuzhiyun 	fis.fis_type = 0x27;
1805*4882a593Smuzhiyun 	fis.flags = 0x80;
1806*4882a593Smuzhiyun 	fis.command = ATA_CMD_READ_LOG_EXT;
1807*4882a593Smuzhiyun 	fis.lbal = 0x10;
1808*4882a593Smuzhiyun 	fis.sector_count = 0x1;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	sata_cmd.tag = cpu_to_le32(ccb_tag);
1811*4882a593Smuzhiyun 	sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
1812*4882a593Smuzhiyun 	sata_cmd.ncqtag_atap_dir_m = cpu_to_le32((0x1 << 7) | (0x5 << 9));
1813*4882a593Smuzhiyun 	memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd,
1816*4882a593Smuzhiyun 			sizeof(sata_cmd), 0);
1817*4882a593Smuzhiyun 	if (res) {
1818*4882a593Smuzhiyun 		sas_free_task(task);
1819*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, ccb_tag);
1820*4882a593Smuzhiyun 		kfree(dev);
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun /**
1825*4882a593Smuzhiyun  * mpi_ssp_completion- process the event that FW response to the SSP request.
1826*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
1827*4882a593Smuzhiyun  * @piomb: the message contents of this outbound message.
1828*4882a593Smuzhiyun  *
1829*4882a593Smuzhiyun  * When FW has completed a ssp request for example a IO request, after it has
1830*4882a593Smuzhiyun  * filled the SG data with the data, it will trigger this event represent
1831*4882a593Smuzhiyun  * that he has finished the job,please check the coresponding buffer.
1832*4882a593Smuzhiyun  * So we will tell the caller who maybe waiting the result to tell upper layer
1833*4882a593Smuzhiyun  * that the task has been finished.
1834*4882a593Smuzhiyun  */
1835*4882a593Smuzhiyun static void
mpi_ssp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)1836*4882a593Smuzhiyun mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun 	struct sas_task *t;
1839*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
1840*4882a593Smuzhiyun 	unsigned long flags;
1841*4882a593Smuzhiyun 	u32 status;
1842*4882a593Smuzhiyun 	u32 param;
1843*4882a593Smuzhiyun 	u32 tag;
1844*4882a593Smuzhiyun 	struct ssp_completion_resp *psspPayload;
1845*4882a593Smuzhiyun 	struct task_status_struct *ts;
1846*4882a593Smuzhiyun 	struct ssp_response_iu *iu;
1847*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
1848*4882a593Smuzhiyun 	psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1849*4882a593Smuzhiyun 	status = le32_to_cpu(psspPayload->status);
1850*4882a593Smuzhiyun 	tag = le32_to_cpu(psspPayload->tag);
1851*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
1852*4882a593Smuzhiyun 	if ((status == IO_ABORTED) && ccb->open_retry) {
1853*4882a593Smuzhiyun 		/* Being completed by another */
1854*4882a593Smuzhiyun 		ccb->open_retry = 0;
1855*4882a593Smuzhiyun 		return;
1856*4882a593Smuzhiyun 	}
1857*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
1858*4882a593Smuzhiyun 	param = le32_to_cpu(psspPayload->param);
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	t = ccb->task;
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	if (status && status != IO_UNDERFLOW)
1863*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", status);
1864*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
1865*4882a593Smuzhiyun 		return;
1866*4882a593Smuzhiyun 	ts = &t->task_status;
1867*4882a593Smuzhiyun 	/* Print sas address of IO failed device */
1868*4882a593Smuzhiyun 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
1869*4882a593Smuzhiyun 		(status != IO_UNDERFLOW))
1870*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SAS Address of IO Failure Drive:%016llx\n",
1871*4882a593Smuzhiyun 			   SAS_ADDR(t->dev->sas_addr));
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	if (status)
1874*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IOERR,
1875*4882a593Smuzhiyun 			   "status:0x%x, tag:0x%x, task:0x%p\n",
1876*4882a593Smuzhiyun 			   status, tag, t);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	switch (status) {
1879*4882a593Smuzhiyun 	case IO_SUCCESS:
1880*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS,param = %d\n",
1881*4882a593Smuzhiyun 			   param);
1882*4882a593Smuzhiyun 		if (param == 0) {
1883*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
1884*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
1885*4882a593Smuzhiyun 		} else {
1886*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
1887*4882a593Smuzhiyun 			ts->stat = SAS_PROTO_RESPONSE;
1888*4882a593Smuzhiyun 			ts->residual = param;
1889*4882a593Smuzhiyun 			iu = &psspPayload->ssp_resp_iu;
1890*4882a593Smuzhiyun 			sas_ssp_task_response(pm8001_ha->dev, t, iu);
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 		if (pm8001_dev)
1893*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1894*4882a593Smuzhiyun 		break;
1895*4882a593Smuzhiyun 	case IO_ABORTED:
1896*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
1897*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1898*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
1899*4882a593Smuzhiyun 		break;
1900*4882a593Smuzhiyun 	case IO_UNDERFLOW:
1901*4882a593Smuzhiyun 		/* SSP Completion with error */
1902*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW,param = %d\n",
1903*4882a593Smuzhiyun 			   param);
1904*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1905*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
1906*4882a593Smuzhiyun 		ts->residual = param;
1907*4882a593Smuzhiyun 		if (pm8001_dev)
1908*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
1909*4882a593Smuzhiyun 		break;
1910*4882a593Smuzhiyun 	case IO_NO_DEVICE:
1911*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
1912*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
1913*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
1914*4882a593Smuzhiyun 		break;
1915*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
1916*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
1917*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1918*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1919*4882a593Smuzhiyun 		/* Force the midlayer to retry */
1920*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1921*4882a593Smuzhiyun 		break;
1922*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
1923*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
1924*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1925*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1926*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1927*4882a593Smuzhiyun 		break;
1928*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1929*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1930*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
1931*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1932*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1933*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
1934*4882a593Smuzhiyun 		break;
1935*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1936*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1937*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
1938*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1939*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1940*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1941*4882a593Smuzhiyun 		break;
1942*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
1943*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
1944*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1945*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1946*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1947*4882a593Smuzhiyun 		break;
1948*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1949*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
1950*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1951*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1952*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1953*4882a593Smuzhiyun 		if (!t->uldd_task)
1954*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
1955*4882a593Smuzhiyun 				pm8001_dev,
1956*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1957*4882a593Smuzhiyun 		break;
1958*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1959*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1960*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
1961*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1962*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1963*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1964*4882a593Smuzhiyun 		break;
1965*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1966*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
1967*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1968*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1969*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1970*4882a593Smuzhiyun 		break;
1971*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1972*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
1973*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
1974*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
1975*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1976*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1977*4882a593Smuzhiyun 		break;
1978*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
1979*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
1980*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1981*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1982*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1983*4882a593Smuzhiyun 		break;
1984*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1985*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
1986*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1987*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
1988*4882a593Smuzhiyun 		break;
1989*4882a593Smuzhiyun 	case IO_XFER_ERROR_DMA:
1990*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
1991*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1992*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1993*4882a593Smuzhiyun 		break;
1994*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
1995*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
1996*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
1997*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
1998*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1999*4882a593Smuzhiyun 		break;
2000*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2001*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2002*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2003*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2004*4882a593Smuzhiyun 		break;
2005*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
2006*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2007*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2008*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2009*4882a593Smuzhiyun 		break;
2010*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
2011*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2012*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2013*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2014*4882a593Smuzhiyun 		if (!t->uldd_task)
2015*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2016*4882a593Smuzhiyun 				pm8001_dev,
2017*4882a593Smuzhiyun 				IO_DS_NON_OPERATIONAL);
2018*4882a593Smuzhiyun 		break;
2019*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
2020*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
2021*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2022*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2023*4882a593Smuzhiyun 		break;
2024*4882a593Smuzhiyun 	case IO_TM_TAG_NOT_FOUND:
2025*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_TM_TAG_NOT_FOUND\n");
2026*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2027*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2028*4882a593Smuzhiyun 		break;
2029*4882a593Smuzhiyun 	case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
2030*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SSP_EXT_IU_ZERO_LEN_ERROR\n");
2031*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2032*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2033*4882a593Smuzhiyun 		break;
2034*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2035*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2036*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2037*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2038*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2039*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2040*4882a593Smuzhiyun 		break;
2041*4882a593Smuzhiyun 	default:
2042*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2043*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2044*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2045*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2046*4882a593Smuzhiyun 		break;
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, IO, "scsi_status = %x\n",
2049*4882a593Smuzhiyun 		   psspPayload->ssp_resp_iu.status);
2050*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2051*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2052*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2053*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2054*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2055*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2056*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2057*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
2058*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2059*4882a593Smuzhiyun 	} else {
2060*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2061*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2062*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
2063*4882a593Smuzhiyun 		t->task_done(t);
2064*4882a593Smuzhiyun 	}
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
mpi_ssp_event(struct pm8001_hba_info * pm8001_ha,void * piomb)2068*4882a593Smuzhiyun static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
2069*4882a593Smuzhiyun {
2070*4882a593Smuzhiyun 	struct sas_task *t;
2071*4882a593Smuzhiyun 	unsigned long flags;
2072*4882a593Smuzhiyun 	struct task_status_struct *ts;
2073*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2074*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2075*4882a593Smuzhiyun 	struct ssp_event_resp *psspPayload =
2076*4882a593Smuzhiyun 		(struct ssp_event_resp *)(piomb + 4);
2077*4882a593Smuzhiyun 	u32 event = le32_to_cpu(psspPayload->event);
2078*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(psspPayload->tag);
2079*4882a593Smuzhiyun 	u32 port_id = le32_to_cpu(psspPayload->port_id);
2080*4882a593Smuzhiyun 	u32 dev_id = le32_to_cpu(psspPayload->device_id);
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2083*4882a593Smuzhiyun 	t = ccb->task;
2084*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
2085*4882a593Smuzhiyun 	if (event)
2086*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", event);
2087*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
2088*4882a593Smuzhiyun 		return;
2089*4882a593Smuzhiyun 	ts = &t->task_status;
2090*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO, "port_id = %x,device_id = %x\n",
2091*4882a593Smuzhiyun 		   port_id, dev_id);
2092*4882a593Smuzhiyun 	switch (event) {
2093*4882a593Smuzhiyun 	case IO_OVERFLOW:
2094*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2095*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2096*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2097*4882a593Smuzhiyun 		ts->residual = 0;
2098*4882a593Smuzhiyun 		if (pm8001_dev)
2099*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2100*4882a593Smuzhiyun 		break;
2101*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2102*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2103*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
2104*4882a593Smuzhiyun 		return;
2105*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2106*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2107*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2108*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2109*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2110*4882a593Smuzhiyun 		break;
2111*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2112*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2113*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2114*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2115*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2116*4882a593Smuzhiyun 		break;
2117*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2118*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2119*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2120*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2121*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2122*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2123*4882a593Smuzhiyun 		break;
2124*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2125*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2126*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2127*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2128*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2129*4882a593Smuzhiyun 		break;
2130*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2131*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2132*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2133*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2134*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2135*4882a593Smuzhiyun 		if (!t->uldd_task)
2136*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2137*4882a593Smuzhiyun 				pm8001_dev,
2138*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2139*4882a593Smuzhiyun 		break;
2140*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2141*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2142*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2143*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2144*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2145*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2146*4882a593Smuzhiyun 		break;
2147*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2148*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2149*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2150*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2151*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2152*4882a593Smuzhiyun 		break;
2153*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2154*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2155*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2156*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2157*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2158*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2159*4882a593Smuzhiyun 		break;
2160*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2161*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2162*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2163*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2164*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2165*4882a593Smuzhiyun 		break;
2166*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2167*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2168*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2169*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2170*4882a593Smuzhiyun 		break;
2171*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2172*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2173*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
2174*4882a593Smuzhiyun 		return;
2175*4882a593Smuzhiyun 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
2176*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2177*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2178*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2179*4882a593Smuzhiyun 		break;
2180*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2181*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2182*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2183*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2184*4882a593Smuzhiyun 		break;
2185*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2186*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2187*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2188*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2189*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2190*4882a593Smuzhiyun 		break;
2191*4882a593Smuzhiyun 	case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
2192*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2193*4882a593Smuzhiyun 			   "IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n");
2194*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2195*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2196*4882a593Smuzhiyun 		break;
2197*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2198*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2199*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2200*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2201*4882a593Smuzhiyun 		break;
2202*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2203*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2204*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2205*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2206*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2207*4882a593Smuzhiyun 		break;
2208*4882a593Smuzhiyun 	case IO_XFER_CMD_FRAME_ISSUED:
2209*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
2210*4882a593Smuzhiyun 		return;
2211*4882a593Smuzhiyun 	default:
2212*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", event);
2213*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2214*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2215*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2216*4882a593Smuzhiyun 		break;
2217*4882a593Smuzhiyun 	}
2218*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2219*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2220*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2221*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2222*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2223*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2224*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with event 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2225*4882a593Smuzhiyun 			   t, event, ts->resp, ts->stat);
2226*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2227*4882a593Smuzhiyun 	} else {
2228*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2229*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2230*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
2231*4882a593Smuzhiyun 		t->task_done(t);
2232*4882a593Smuzhiyun 	}
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
2236*4882a593Smuzhiyun static void
mpi_sata_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2237*4882a593Smuzhiyun mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun 	struct sas_task *t;
2240*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2241*4882a593Smuzhiyun 	u32 param;
2242*4882a593Smuzhiyun 	u32 status;
2243*4882a593Smuzhiyun 	u32 tag;
2244*4882a593Smuzhiyun 	int i, j;
2245*4882a593Smuzhiyun 	u8 sata_addr_low[4];
2246*4882a593Smuzhiyun 	u32 temp_sata_addr_low;
2247*4882a593Smuzhiyun 	u8 sata_addr_hi[4];
2248*4882a593Smuzhiyun 	u32 temp_sata_addr_hi;
2249*4882a593Smuzhiyun 	struct sata_completion_resp *psataPayload;
2250*4882a593Smuzhiyun 	struct task_status_struct *ts;
2251*4882a593Smuzhiyun 	struct ata_task_resp *resp ;
2252*4882a593Smuzhiyun 	u32 *sata_resp;
2253*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2254*4882a593Smuzhiyun 	unsigned long flags;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	psataPayload = (struct sata_completion_resp *)(piomb + 4);
2257*4882a593Smuzhiyun 	status = le32_to_cpu(psataPayload->status);
2258*4882a593Smuzhiyun 	tag = le32_to_cpu(psataPayload->tag);
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	if (!tag) {
2261*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "tag null\n");
2262*4882a593Smuzhiyun 		return;
2263*4882a593Smuzhiyun 	}
2264*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2265*4882a593Smuzhiyun 	param = le32_to_cpu(psataPayload->param);
2266*4882a593Smuzhiyun 	if (ccb) {
2267*4882a593Smuzhiyun 		t = ccb->task;
2268*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
2269*4882a593Smuzhiyun 	} else {
2270*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "ccb null\n");
2271*4882a593Smuzhiyun 		return;
2272*4882a593Smuzhiyun 	}
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	if (t) {
2275*4882a593Smuzhiyun 		if (t->dev && (t->dev->lldd_dev))
2276*4882a593Smuzhiyun 			pm8001_dev = t->dev->lldd_dev;
2277*4882a593Smuzhiyun 	} else {
2278*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task null\n");
2279*4882a593Smuzhiyun 		return;
2280*4882a593Smuzhiyun 	}
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
2283*4882a593Smuzhiyun 		&& unlikely(!t || !t->lldd_task || !t->dev)) {
2284*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task or dev null\n");
2285*4882a593Smuzhiyun 		return;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	ts = &t->task_status;
2289*4882a593Smuzhiyun 	if (!ts) {
2290*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "ts null\n");
2291*4882a593Smuzhiyun 		return;
2292*4882a593Smuzhiyun 	}
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	if (status)
2295*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IOERR,
2296*4882a593Smuzhiyun 			   "status:0x%x, tag:0x%x, task::0x%p\n",
2297*4882a593Smuzhiyun 			   status, tag, t);
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 	/* Print sas address of IO failed device */
2300*4882a593Smuzhiyun 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
2301*4882a593Smuzhiyun 		(status != IO_UNDERFLOW)) {
2302*4882a593Smuzhiyun 		if (!((t->dev->parent) &&
2303*4882a593Smuzhiyun 			(dev_is_expander(t->dev->parent->dev_type)))) {
2304*4882a593Smuzhiyun 			for (i = 0 , j = 4; j <= 7 && i <= 3; i++ , j++)
2305*4882a593Smuzhiyun 				sata_addr_low[i] = pm8001_ha->sas_addr[j];
2306*4882a593Smuzhiyun 			for (i = 0 , j = 0; j <= 3 && i <= 3; i++ , j++)
2307*4882a593Smuzhiyun 				sata_addr_hi[i] = pm8001_ha->sas_addr[j];
2308*4882a593Smuzhiyun 			memcpy(&temp_sata_addr_low, sata_addr_low,
2309*4882a593Smuzhiyun 				sizeof(sata_addr_low));
2310*4882a593Smuzhiyun 			memcpy(&temp_sata_addr_hi, sata_addr_hi,
2311*4882a593Smuzhiyun 				sizeof(sata_addr_hi));
2312*4882a593Smuzhiyun 			temp_sata_addr_hi = (((temp_sata_addr_hi >> 24) & 0xff)
2313*4882a593Smuzhiyun 						|((temp_sata_addr_hi << 8) &
2314*4882a593Smuzhiyun 						0xff0000) |
2315*4882a593Smuzhiyun 						((temp_sata_addr_hi >> 8)
2316*4882a593Smuzhiyun 						& 0xff00) |
2317*4882a593Smuzhiyun 						((temp_sata_addr_hi << 24) &
2318*4882a593Smuzhiyun 						0xff000000));
2319*4882a593Smuzhiyun 			temp_sata_addr_low = ((((temp_sata_addr_low >> 24)
2320*4882a593Smuzhiyun 						& 0xff) |
2321*4882a593Smuzhiyun 						((temp_sata_addr_low << 8)
2322*4882a593Smuzhiyun 						& 0xff0000) |
2323*4882a593Smuzhiyun 						((temp_sata_addr_low >> 8)
2324*4882a593Smuzhiyun 						& 0xff00) |
2325*4882a593Smuzhiyun 						((temp_sata_addr_low << 24)
2326*4882a593Smuzhiyun 						& 0xff000000)) +
2327*4882a593Smuzhiyun 						pm8001_dev->attached_phy +
2328*4882a593Smuzhiyun 						0x10);
2329*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
2330*4882a593Smuzhiyun 				   "SAS Address of IO Failure Drive:%08x%08x\n",
2331*4882a593Smuzhiyun 				   temp_sata_addr_hi,
2332*4882a593Smuzhiyun 				   temp_sata_addr_low);
2333*4882a593Smuzhiyun 		} else {
2334*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, FAIL,
2335*4882a593Smuzhiyun 				   "SAS Address of IO Failure Drive:%016llx\n",
2336*4882a593Smuzhiyun 				   SAS_ADDR(t->dev->sas_addr));
2337*4882a593Smuzhiyun 		}
2338*4882a593Smuzhiyun 	}
2339*4882a593Smuzhiyun 	switch (status) {
2340*4882a593Smuzhiyun 	case IO_SUCCESS:
2341*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
2342*4882a593Smuzhiyun 		if (param == 0) {
2343*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2344*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
2345*4882a593Smuzhiyun 			/* check if response is for SEND READ LOG */
2346*4882a593Smuzhiyun 			if (pm8001_dev &&
2347*4882a593Smuzhiyun 				(pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
2348*4882a593Smuzhiyun 				/* set new bit for abort_all */
2349*4882a593Smuzhiyun 				pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
2350*4882a593Smuzhiyun 				/* clear bit for read log */
2351*4882a593Smuzhiyun 				pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
2352*4882a593Smuzhiyun 				pm8001_send_abort_all(pm8001_ha, pm8001_dev);
2353*4882a593Smuzhiyun 				/* Free the tag */
2354*4882a593Smuzhiyun 				pm8001_tag_free(pm8001_ha, tag);
2355*4882a593Smuzhiyun 				sas_free_task(t);
2356*4882a593Smuzhiyun 				return;
2357*4882a593Smuzhiyun 			}
2358*4882a593Smuzhiyun 		} else {
2359*4882a593Smuzhiyun 			u8 len;
2360*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2361*4882a593Smuzhiyun 			ts->stat = SAS_PROTO_RESPONSE;
2362*4882a593Smuzhiyun 			ts->residual = param;
2363*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO,
2364*4882a593Smuzhiyun 				   "SAS_PROTO_RESPONSE len = %d\n",
2365*4882a593Smuzhiyun 				   param);
2366*4882a593Smuzhiyun 			sata_resp = &psataPayload->sata_resp[0];
2367*4882a593Smuzhiyun 			resp = (struct ata_task_resp *)ts->buf;
2368*4882a593Smuzhiyun 			if (t->ata_task.dma_xfer == 0 &&
2369*4882a593Smuzhiyun 			    t->data_dir == DMA_FROM_DEVICE) {
2370*4882a593Smuzhiyun 				len = sizeof(struct pio_setup_fis);
2371*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
2372*4882a593Smuzhiyun 					   "PIO read len = %d\n", len);
2373*4882a593Smuzhiyun 			} else if (t->ata_task.use_ncq &&
2374*4882a593Smuzhiyun 				   t->data_dir != DMA_NONE) {
2375*4882a593Smuzhiyun 				len = sizeof(struct set_dev_bits_fis);
2376*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO, "FPDMA len = %d\n",
2377*4882a593Smuzhiyun 					   len);
2378*4882a593Smuzhiyun 			} else {
2379*4882a593Smuzhiyun 				len = sizeof(struct dev_to_host_fis);
2380*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO, "other len = %d\n",
2381*4882a593Smuzhiyun 					   len);
2382*4882a593Smuzhiyun 			}
2383*4882a593Smuzhiyun 			if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
2384*4882a593Smuzhiyun 				resp->frame_len = len;
2385*4882a593Smuzhiyun 				memcpy(&resp->ending_fis[0], sata_resp, len);
2386*4882a593Smuzhiyun 				ts->buf_valid_size = sizeof(*resp);
2387*4882a593Smuzhiyun 			} else
2388*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, IO,
2389*4882a593Smuzhiyun 					   "response too large\n");
2390*4882a593Smuzhiyun 		}
2391*4882a593Smuzhiyun 		if (pm8001_dev)
2392*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2393*4882a593Smuzhiyun 		break;
2394*4882a593Smuzhiyun 	case IO_ABORTED:
2395*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
2396*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2397*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
2398*4882a593Smuzhiyun 		if (pm8001_dev)
2399*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2400*4882a593Smuzhiyun 		break;
2401*4882a593Smuzhiyun 		/* following cases are to do cases */
2402*4882a593Smuzhiyun 	case IO_UNDERFLOW:
2403*4882a593Smuzhiyun 		/* SATA Completion with error */
2404*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW param = %d\n", param);
2405*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2406*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2407*4882a593Smuzhiyun 		ts->residual =  param;
2408*4882a593Smuzhiyun 		if (pm8001_dev)
2409*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2410*4882a593Smuzhiyun 		break;
2411*4882a593Smuzhiyun 	case IO_NO_DEVICE:
2412*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
2413*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2414*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
2415*4882a593Smuzhiyun 		if (pm8001_dev)
2416*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2417*4882a593Smuzhiyun 		break;
2418*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2419*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2420*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2421*4882a593Smuzhiyun 		ts->stat = SAS_INTERRUPTED;
2422*4882a593Smuzhiyun 		if (pm8001_dev)
2423*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2424*4882a593Smuzhiyun 		break;
2425*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2426*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2427*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2428*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2429*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2430*4882a593Smuzhiyun 		if (pm8001_dev)
2431*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2432*4882a593Smuzhiyun 		break;
2433*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2434*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2435*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2436*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2437*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2438*4882a593Smuzhiyun 		if (pm8001_dev)
2439*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2440*4882a593Smuzhiyun 		break;
2441*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2442*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2443*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2444*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2445*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2446*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2447*4882a593Smuzhiyun 		if (pm8001_dev)
2448*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2449*4882a593Smuzhiyun 		break;
2450*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2451*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2452*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2453*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2454*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2455*4882a593Smuzhiyun 		if (pm8001_dev)
2456*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2457*4882a593Smuzhiyun 		break;
2458*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2459*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2460*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2461*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2462*4882a593Smuzhiyun 		if (!t->uldd_task) {
2463*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2464*4882a593Smuzhiyun 				pm8001_dev,
2465*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2466*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2467*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2468*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2469*4882a593Smuzhiyun 			return;
2470*4882a593Smuzhiyun 		}
2471*4882a593Smuzhiyun 		break;
2472*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2473*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2474*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2475*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2476*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2477*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2478*4882a593Smuzhiyun 		if (!t->uldd_task) {
2479*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2480*4882a593Smuzhiyun 				pm8001_dev,
2481*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2482*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2483*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2484*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2485*4882a593Smuzhiyun 			return;
2486*4882a593Smuzhiyun 		}
2487*4882a593Smuzhiyun 		break;
2488*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2489*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2490*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2491*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2492*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2493*4882a593Smuzhiyun 		if (pm8001_dev)
2494*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2495*4882a593Smuzhiyun 		break;
2496*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2497*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n");
2498*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2499*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2500*4882a593Smuzhiyun 		if (!t->uldd_task) {
2501*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2502*4882a593Smuzhiyun 				pm8001_dev,
2503*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2504*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2505*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2506*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2507*4882a593Smuzhiyun 			return;
2508*4882a593Smuzhiyun 		}
2509*4882a593Smuzhiyun 		break;
2510*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2511*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2512*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2513*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2514*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2515*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2516*4882a593Smuzhiyun 		if (pm8001_dev)
2517*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2518*4882a593Smuzhiyun 		break;
2519*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2520*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2521*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2522*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2523*4882a593Smuzhiyun 		if (pm8001_dev)
2524*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2525*4882a593Smuzhiyun 		break;
2526*4882a593Smuzhiyun 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2527*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2528*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2529*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2530*4882a593Smuzhiyun 		if (pm8001_dev)
2531*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2532*4882a593Smuzhiyun 		break;
2533*4882a593Smuzhiyun 	case IO_XFER_ERROR_DMA:
2534*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
2535*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2536*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
2537*4882a593Smuzhiyun 		if (pm8001_dev)
2538*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2539*4882a593Smuzhiyun 		break;
2540*4882a593Smuzhiyun 	case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2541*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_SATA_LINK_TIMEOUT\n");
2542*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2543*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2544*4882a593Smuzhiyun 		if (pm8001_dev)
2545*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2546*4882a593Smuzhiyun 		break;
2547*4882a593Smuzhiyun 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2548*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2549*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2550*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2551*4882a593Smuzhiyun 		if (pm8001_dev)
2552*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2553*4882a593Smuzhiyun 		break;
2554*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2555*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2556*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2557*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2558*4882a593Smuzhiyun 		if (pm8001_dev)
2559*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2560*4882a593Smuzhiyun 		break;
2561*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
2562*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2563*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2564*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2565*4882a593Smuzhiyun 		if (pm8001_dev)
2566*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2567*4882a593Smuzhiyun 		break;
2568*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
2569*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2570*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2571*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2572*4882a593Smuzhiyun 		if (!t->uldd_task) {
2573*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2574*4882a593Smuzhiyun 				    IO_DS_NON_OPERATIONAL);
2575*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2576*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2577*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2578*4882a593Smuzhiyun 			return;
2579*4882a593Smuzhiyun 		}
2580*4882a593Smuzhiyun 		break;
2581*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
2582*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "  IO_DS_IN_RECOVERY\n");
2583*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2584*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2585*4882a593Smuzhiyun 		if (pm8001_dev)
2586*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2587*4882a593Smuzhiyun 		break;
2588*4882a593Smuzhiyun 	case IO_DS_IN_ERROR:
2589*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_ERROR\n");
2590*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2591*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2592*4882a593Smuzhiyun 		if (!t->uldd_task) {
2593*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2594*4882a593Smuzhiyun 				    IO_DS_IN_ERROR);
2595*4882a593Smuzhiyun 			ts->resp = SAS_TASK_UNDELIVERED;
2596*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2597*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2598*4882a593Smuzhiyun 			return;
2599*4882a593Smuzhiyun 		}
2600*4882a593Smuzhiyun 		break;
2601*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2602*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2603*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2604*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2605*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2606*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2607*4882a593Smuzhiyun 		if (pm8001_dev)
2608*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2609*4882a593Smuzhiyun 		break;
2610*4882a593Smuzhiyun 	default:
2611*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2612*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2613*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2614*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2615*4882a593Smuzhiyun 		if (pm8001_dev)
2616*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2617*4882a593Smuzhiyun 		break;
2618*4882a593Smuzhiyun 	}
2619*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2620*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2621*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2622*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2623*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2624*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2625*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2626*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2627*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
2628*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2629*4882a593Smuzhiyun 	} else {
2630*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2631*4882a593Smuzhiyun 		pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2632*4882a593Smuzhiyun 	}
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
mpi_sata_event(struct pm8001_hba_info * pm8001_ha,void * piomb)2636*4882a593Smuzhiyun static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
2637*4882a593Smuzhiyun {
2638*4882a593Smuzhiyun 	struct sas_task *t;
2639*4882a593Smuzhiyun 	struct task_status_struct *ts;
2640*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2641*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2642*4882a593Smuzhiyun 	struct sata_event_resp *psataPayload =
2643*4882a593Smuzhiyun 		(struct sata_event_resp *)(piomb + 4);
2644*4882a593Smuzhiyun 	u32 event = le32_to_cpu(psataPayload->event);
2645*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(psataPayload->tag);
2646*4882a593Smuzhiyun 	u32 port_id = le32_to_cpu(psataPayload->port_id);
2647*4882a593Smuzhiyun 	u32 dev_id = le32_to_cpu(psataPayload->device_id);
2648*4882a593Smuzhiyun 	unsigned long flags;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	if (ccb) {
2653*4882a593Smuzhiyun 		t = ccb->task;
2654*4882a593Smuzhiyun 		pm8001_dev = ccb->device;
2655*4882a593Smuzhiyun 	} else {
2656*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "No CCB !!!. returning\n");
2657*4882a593Smuzhiyun 	}
2658*4882a593Smuzhiyun 	if (event)
2659*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "SATA EVENT 0x%x\n", event);
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	/* Check if this is NCQ error */
2662*4882a593Smuzhiyun 	if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
2663*4882a593Smuzhiyun 		/* find device using device id */
2664*4882a593Smuzhiyun 		pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
2665*4882a593Smuzhiyun 		/* send read log extension */
2666*4882a593Smuzhiyun 		if (pm8001_dev)
2667*4882a593Smuzhiyun 			pm8001_send_read_log(pm8001_ha, pm8001_dev);
2668*4882a593Smuzhiyun 		return;
2669*4882a593Smuzhiyun 	}
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2672*4882a593Smuzhiyun 	t = ccb->task;
2673*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
2674*4882a593Smuzhiyun 	if (event)
2675*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "sata IO status 0x%x\n", event);
2676*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
2677*4882a593Smuzhiyun 		return;
2678*4882a593Smuzhiyun 	ts = &t->task_status;
2679*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
2680*4882a593Smuzhiyun 		   "port_id:0x%x, device_id:0x%x, tag:0x%x, event:0x%x\n",
2681*4882a593Smuzhiyun 		   port_id, dev_id, tag, event);
2682*4882a593Smuzhiyun 	switch (event) {
2683*4882a593Smuzhiyun 	case IO_OVERFLOW:
2684*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2685*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2686*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2687*4882a593Smuzhiyun 		ts->residual = 0;
2688*4882a593Smuzhiyun 		if (pm8001_dev)
2689*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2690*4882a593Smuzhiyun 		break;
2691*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2692*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2693*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2694*4882a593Smuzhiyun 		ts->stat = SAS_INTERRUPTED;
2695*4882a593Smuzhiyun 		break;
2696*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2697*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2698*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2699*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2700*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2701*4882a593Smuzhiyun 		break;
2702*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2703*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2704*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2705*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2706*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2707*4882a593Smuzhiyun 		break;
2708*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2709*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2710*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2711*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2712*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2713*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2714*4882a593Smuzhiyun 		break;
2715*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2716*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2717*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2718*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2719*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2720*4882a593Smuzhiyun 		break;
2721*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2722*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2723*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2724*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2725*4882a593Smuzhiyun 		if (!t->uldd_task) {
2726*4882a593Smuzhiyun 			pm8001_handle_event(pm8001_ha,
2727*4882a593Smuzhiyun 				pm8001_dev,
2728*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2729*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
2730*4882a593Smuzhiyun 			ts->stat = SAS_QUEUE_FULL;
2731*4882a593Smuzhiyun 			pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2732*4882a593Smuzhiyun 			return;
2733*4882a593Smuzhiyun 		}
2734*4882a593Smuzhiyun 		break;
2735*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2736*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2737*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2738*4882a593Smuzhiyun 		ts->resp = SAS_TASK_UNDELIVERED;
2739*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2740*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2741*4882a593Smuzhiyun 		break;
2742*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2743*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2744*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2745*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2746*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2747*4882a593Smuzhiyun 		break;
2748*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2749*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2750*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2751*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2752*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2753*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2754*4882a593Smuzhiyun 		break;
2755*4882a593Smuzhiyun 	case IO_XFER_ERROR_NAK_RECEIVED:
2756*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2757*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2758*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2759*4882a593Smuzhiyun 		break;
2760*4882a593Smuzhiyun 	case IO_XFER_ERROR_PEER_ABORTED:
2761*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PEER_ABORTED\n");
2762*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2763*4882a593Smuzhiyun 		ts->stat = SAS_NAK_R_ERR;
2764*4882a593Smuzhiyun 		break;
2765*4882a593Smuzhiyun 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2766*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2767*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2768*4882a593Smuzhiyun 		ts->stat = SAS_DATA_UNDERRUN;
2769*4882a593Smuzhiyun 		break;
2770*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2771*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2772*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2773*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2774*4882a593Smuzhiyun 		break;
2775*4882a593Smuzhiyun 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
2776*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2777*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2778*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2779*4882a593Smuzhiyun 		break;
2780*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2781*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2782*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2783*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2784*4882a593Smuzhiyun 		break;
2785*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2786*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2787*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2788*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2789*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2790*4882a593Smuzhiyun 		break;
2791*4882a593Smuzhiyun 	case IO_XFER_ERROR_OFFSET_MISMATCH:
2792*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2793*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2794*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2795*4882a593Smuzhiyun 		break;
2796*4882a593Smuzhiyun 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2797*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2798*4882a593Smuzhiyun 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2799*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2800*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2801*4882a593Smuzhiyun 		break;
2802*4882a593Smuzhiyun 	case IO_XFER_CMD_FRAME_ISSUED:
2803*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
2804*4882a593Smuzhiyun 		break;
2805*4882a593Smuzhiyun 	case IO_XFER_PIO_SETUP_ERROR:
2806*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_PIO_SETUP_ERROR\n");
2807*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2808*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2809*4882a593Smuzhiyun 		break;
2810*4882a593Smuzhiyun 	default:
2811*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", event);
2812*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
2813*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2814*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_TO;
2815*4882a593Smuzhiyun 		break;
2816*4882a593Smuzhiyun 	}
2817*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
2818*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2819*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2820*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2821*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2822*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2823*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL,
2824*4882a593Smuzhiyun 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
2825*4882a593Smuzhiyun 			   t, event, ts->resp, ts->stat);
2826*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2827*4882a593Smuzhiyun 	} else {
2828*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2829*4882a593Smuzhiyun 		pm8001_ccb_task_free_done(pm8001_ha, t, ccb, tag);
2830*4882a593Smuzhiyun 	}
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun /*See the comments for mpi_ssp_completion */
2834*4882a593Smuzhiyun static void
mpi_smp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2835*4882a593Smuzhiyun mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2836*4882a593Smuzhiyun {
2837*4882a593Smuzhiyun 	struct sas_task *t;
2838*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
2839*4882a593Smuzhiyun 	unsigned long flags;
2840*4882a593Smuzhiyun 	u32 status;
2841*4882a593Smuzhiyun 	u32 tag;
2842*4882a593Smuzhiyun 	struct smp_completion_resp *psmpPayload;
2843*4882a593Smuzhiyun 	struct task_status_struct *ts;
2844*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2847*4882a593Smuzhiyun 	status = le32_to_cpu(psmpPayload->status);
2848*4882a593Smuzhiyun 	tag = le32_to_cpu(psmpPayload->tag);
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
2851*4882a593Smuzhiyun 	t = ccb->task;
2852*4882a593Smuzhiyun 	ts = &t->task_status;
2853*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
2854*4882a593Smuzhiyun 	if (status) {
2855*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "smp IO status 0x%x\n", status);
2856*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IOERR,
2857*4882a593Smuzhiyun 			   "status:0x%x, tag:0x%x, task:0x%p\n",
2858*4882a593Smuzhiyun 			   status, tag, t);
2859*4882a593Smuzhiyun 	}
2860*4882a593Smuzhiyun 	if (unlikely(!t || !t->lldd_task || !t->dev))
2861*4882a593Smuzhiyun 		return;
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	switch (status) {
2864*4882a593Smuzhiyun 	case IO_SUCCESS:
2865*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
2866*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2867*4882a593Smuzhiyun 		ts->stat = SAM_STAT_GOOD;
2868*4882a593Smuzhiyun 		if (pm8001_dev)
2869*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2870*4882a593Smuzhiyun 		break;
2871*4882a593Smuzhiyun 	case IO_ABORTED:
2872*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB\n");
2873*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2874*4882a593Smuzhiyun 		ts->stat = SAS_ABORTED_TASK;
2875*4882a593Smuzhiyun 		if (pm8001_dev)
2876*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2877*4882a593Smuzhiyun 		break;
2878*4882a593Smuzhiyun 	case IO_OVERFLOW:
2879*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2880*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2881*4882a593Smuzhiyun 		ts->stat = SAS_DATA_OVERRUN;
2882*4882a593Smuzhiyun 		ts->residual = 0;
2883*4882a593Smuzhiyun 		if (pm8001_dev)
2884*4882a593Smuzhiyun 			atomic_dec(&pm8001_dev->running_req);
2885*4882a593Smuzhiyun 		break;
2886*4882a593Smuzhiyun 	case IO_NO_DEVICE:
2887*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
2888*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2889*4882a593Smuzhiyun 		ts->stat = SAS_PHY_DOWN;
2890*4882a593Smuzhiyun 		break;
2891*4882a593Smuzhiyun 	case IO_ERROR_HW_TIMEOUT:
2892*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_HW_TIMEOUT\n");
2893*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2894*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
2895*4882a593Smuzhiyun 		break;
2896*4882a593Smuzhiyun 	case IO_XFER_ERROR_BREAK:
2897*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2898*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2899*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
2900*4882a593Smuzhiyun 		break;
2901*4882a593Smuzhiyun 	case IO_XFER_ERROR_PHY_NOT_READY:
2902*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2903*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2904*4882a593Smuzhiyun 		ts->stat = SAM_STAT_BUSY;
2905*4882a593Smuzhiyun 		break;
2906*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2907*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2908*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2909*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2910*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2911*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2912*4882a593Smuzhiyun 		break;
2913*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2914*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2915*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2916*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2917*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2918*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2919*4882a593Smuzhiyun 		break;
2920*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BREAK:
2921*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2922*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2923*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2924*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2925*4882a593Smuzhiyun 		break;
2926*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2927*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2928*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2929*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2930*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2931*4882a593Smuzhiyun 		pm8001_handle_event(pm8001_ha,
2932*4882a593Smuzhiyun 				pm8001_dev,
2933*4882a593Smuzhiyun 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2934*4882a593Smuzhiyun 		break;
2935*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2936*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2937*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2938*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2939*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2940*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2941*4882a593Smuzhiyun 		break;
2942*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2943*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2944*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2945*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2946*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2947*4882a593Smuzhiyun 		break;
2948*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2949*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2950*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2951*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2952*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2953*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2954*4882a593Smuzhiyun 		break;
2955*4882a593Smuzhiyun 	case IO_XFER_ERROR_RX_FRAME:
2956*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_RX_FRAME\n");
2957*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2958*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2959*4882a593Smuzhiyun 		break;
2960*4882a593Smuzhiyun 	case IO_XFER_OPEN_RETRY_TIMEOUT:
2961*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2962*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2963*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2964*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2965*4882a593Smuzhiyun 		break;
2966*4882a593Smuzhiyun 	case IO_ERROR_INTERNAL_SMP_RESOURCE:
2967*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_INTERNAL_SMP_RESOURCE\n");
2968*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2969*4882a593Smuzhiyun 		ts->stat = SAS_QUEUE_FULL;
2970*4882a593Smuzhiyun 		break;
2971*4882a593Smuzhiyun 	case IO_PORT_IN_RESET:
2972*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2973*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2974*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2975*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2976*4882a593Smuzhiyun 		break;
2977*4882a593Smuzhiyun 	case IO_DS_NON_OPERATIONAL:
2978*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2979*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2980*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2981*4882a593Smuzhiyun 		break;
2982*4882a593Smuzhiyun 	case IO_DS_IN_RECOVERY:
2983*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
2984*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2985*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2986*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2987*4882a593Smuzhiyun 		break;
2988*4882a593Smuzhiyun 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2989*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO,
2990*4882a593Smuzhiyun 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2991*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2992*4882a593Smuzhiyun 		ts->stat = SAS_OPEN_REJECT;
2993*4882a593Smuzhiyun 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2994*4882a593Smuzhiyun 		break;
2995*4882a593Smuzhiyun 	default:
2996*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2997*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
2998*4882a593Smuzhiyun 		ts->stat = SAS_DEV_NO_RESPONSE;
2999*4882a593Smuzhiyun 		/* not allowed case. Therefore, return failed status */
3000*4882a593Smuzhiyun 		break;
3001*4882a593Smuzhiyun 	}
3002*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
3003*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3004*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3005*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
3006*4882a593Smuzhiyun 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
3007*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
3008*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
3009*4882a593Smuzhiyun 			   t, status, ts->resp, ts->stat);
3010*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
3011*4882a593Smuzhiyun 	} else {
3012*4882a593Smuzhiyun 		spin_unlock_irqrestore(&t->task_state_lock, flags);
3013*4882a593Smuzhiyun 		pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
3014*4882a593Smuzhiyun 		mb();/* in order to force CPU ordering */
3015*4882a593Smuzhiyun 		t->task_done(t);
3016*4882a593Smuzhiyun 	}
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun 
pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3019*4882a593Smuzhiyun void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
3020*4882a593Smuzhiyun 		void *piomb)
3021*4882a593Smuzhiyun {
3022*4882a593Smuzhiyun 	struct set_dev_state_resp *pPayload =
3023*4882a593Smuzhiyun 		(struct set_dev_state_resp *)(piomb + 4);
3024*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(pPayload->tag);
3025*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3026*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = ccb->device;
3027*4882a593Smuzhiyun 	u32 status = le32_to_cpu(pPayload->status);
3028*4882a593Smuzhiyun 	u32 device_id = le32_to_cpu(pPayload->device_id);
3029*4882a593Smuzhiyun 	u8 pds = le32_to_cpu(pPayload->pds_nds) & PDS_BITS;
3030*4882a593Smuzhiyun 	u8 nds = le32_to_cpu(pPayload->pds_nds) & NDS_BITS;
3031*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "Set device id = 0x%x state from 0x%x to 0x%x status = 0x%x!\n",
3032*4882a593Smuzhiyun 		   device_id, pds, nds, status);
3033*4882a593Smuzhiyun 	complete(pm8001_dev->setds_completion);
3034*4882a593Smuzhiyun 	ccb->task = NULL;
3035*4882a593Smuzhiyun 	ccb->ccb_tag = 0xFFFFFFFF;
3036*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3037*4882a593Smuzhiyun }
3038*4882a593Smuzhiyun 
pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3039*4882a593Smuzhiyun void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3040*4882a593Smuzhiyun {
3041*4882a593Smuzhiyun 	struct get_nvm_data_resp *pPayload =
3042*4882a593Smuzhiyun 		(struct get_nvm_data_resp *)(piomb + 4);
3043*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(pPayload->tag);
3044*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3045*4882a593Smuzhiyun 	u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
3046*4882a593Smuzhiyun 	complete(pm8001_ha->nvmd_completion);
3047*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "Set nvm data complete!\n");
3048*4882a593Smuzhiyun 	if ((dlen_status & NVMD_STAT) != 0) {
3049*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Set nvm data error!\n");
3050*4882a593Smuzhiyun 		return;
3051*4882a593Smuzhiyun 	}
3052*4882a593Smuzhiyun 	ccb->task = NULL;
3053*4882a593Smuzhiyun 	ccb->ccb_tag = 0xFFFFFFFF;
3054*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3055*4882a593Smuzhiyun }
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun void
pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3058*4882a593Smuzhiyun pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3059*4882a593Smuzhiyun {
3060*4882a593Smuzhiyun 	struct fw_control_ex    *fw_control_context;
3061*4882a593Smuzhiyun 	struct get_nvm_data_resp *pPayload =
3062*4882a593Smuzhiyun 		(struct get_nvm_data_resp *)(piomb + 4);
3063*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(pPayload->tag);
3064*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3065*4882a593Smuzhiyun 	u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
3066*4882a593Smuzhiyun 	u32 ir_tds_bn_dps_das_nvm =
3067*4882a593Smuzhiyun 		le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
3068*4882a593Smuzhiyun 	void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
3069*4882a593Smuzhiyun 	fw_control_context = ccb->fw_control_context;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "Get nvm data complete!\n");
3072*4882a593Smuzhiyun 	if ((dlen_status & NVMD_STAT) != 0) {
3073*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "Get nvm data error!\n");
3074*4882a593Smuzhiyun 		complete(pm8001_ha->nvmd_completion);
3075*4882a593Smuzhiyun 		return;
3076*4882a593Smuzhiyun 	}
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	if (ir_tds_bn_dps_das_nvm & IPMode) {
3079*4882a593Smuzhiyun 		/* indirect mode - IR bit set */
3080*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "Get NVMD success, IR=1\n");
3081*4882a593Smuzhiyun 		if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
3082*4882a593Smuzhiyun 			if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
3083*4882a593Smuzhiyun 				memcpy(pm8001_ha->sas_addr,
3084*4882a593Smuzhiyun 				      ((u8 *)virt_addr + 4),
3085*4882a593Smuzhiyun 				       SAS_ADDR_SIZE);
3086*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, MSG, "Get SAS address from VPD successfully!\n");
3087*4882a593Smuzhiyun 			}
3088*4882a593Smuzhiyun 		} else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
3089*4882a593Smuzhiyun 			|| ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
3090*4882a593Smuzhiyun 			((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
3091*4882a593Smuzhiyun 				;
3092*4882a593Smuzhiyun 		} else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
3093*4882a593Smuzhiyun 			|| ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
3094*4882a593Smuzhiyun 			;
3095*4882a593Smuzhiyun 		} else {
3096*4882a593Smuzhiyun 			/* Should not be happened*/
3097*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, MSG,
3098*4882a593Smuzhiyun 				   "(IR=1)Wrong Device type 0x%x\n",
3099*4882a593Smuzhiyun 				   ir_tds_bn_dps_das_nvm);
3100*4882a593Smuzhiyun 		}
3101*4882a593Smuzhiyun 	} else /* direct mode */{
3102*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3103*4882a593Smuzhiyun 			   "Get NVMD success, IR=0, dataLen=%d\n",
3104*4882a593Smuzhiyun 			   (dlen_status & NVMD_LEN) >> 24);
3105*4882a593Smuzhiyun 	}
3106*4882a593Smuzhiyun 	/* Though fw_control_context is freed below, usrAddr still needs
3107*4882a593Smuzhiyun 	 * to be updated as this holds the response to the request function
3108*4882a593Smuzhiyun 	 */
3109*4882a593Smuzhiyun 	memcpy(fw_control_context->usrAddr,
3110*4882a593Smuzhiyun 		pm8001_ha->memoryMap.region[NVMD].virt_ptr,
3111*4882a593Smuzhiyun 		fw_control_context->len);
3112*4882a593Smuzhiyun 	kfree(ccb->fw_control_context);
3113*4882a593Smuzhiyun 	/* To avoid race condition, complete should be
3114*4882a593Smuzhiyun 	 * called after the message is copied to
3115*4882a593Smuzhiyun 	 * fw_control_context->usrAddr
3116*4882a593Smuzhiyun 	 */
3117*4882a593Smuzhiyun 	complete(pm8001_ha->nvmd_completion);
3118*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "Get nvmd data complete!\n");
3119*4882a593Smuzhiyun 	ccb->task = NULL;
3120*4882a593Smuzhiyun 	ccb->ccb_tag = 0xFFFFFFFF;
3121*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3122*4882a593Smuzhiyun }
3123*4882a593Smuzhiyun 
pm8001_mpi_local_phy_ctl(struct pm8001_hba_info * pm8001_ha,void * piomb)3124*4882a593Smuzhiyun int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
3125*4882a593Smuzhiyun {
3126*4882a593Smuzhiyun 	u32 tag;
3127*4882a593Smuzhiyun 	struct local_phy_ctl_resp *pPayload =
3128*4882a593Smuzhiyun 		(struct local_phy_ctl_resp *)(piomb + 4);
3129*4882a593Smuzhiyun 	u32 status = le32_to_cpu(pPayload->status);
3130*4882a593Smuzhiyun 	u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
3131*4882a593Smuzhiyun 	u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
3132*4882a593Smuzhiyun 	tag = le32_to_cpu(pPayload->tag);
3133*4882a593Smuzhiyun 	if (status != 0) {
3134*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3135*4882a593Smuzhiyun 			   "%x phy execute %x phy op failed!\n",
3136*4882a593Smuzhiyun 			   phy_id, phy_op);
3137*4882a593Smuzhiyun 	} else {
3138*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3139*4882a593Smuzhiyun 			   "%x phy execute %x phy op success!\n",
3140*4882a593Smuzhiyun 			   phy_id, phy_op);
3141*4882a593Smuzhiyun 		pm8001_ha->phy[phy_id].reset_success = true;
3142*4882a593Smuzhiyun 	}
3143*4882a593Smuzhiyun 	if (pm8001_ha->phy[phy_id].enable_completion) {
3144*4882a593Smuzhiyun 		complete(pm8001_ha->phy[phy_id].enable_completion);
3145*4882a593Smuzhiyun 		pm8001_ha->phy[phy_id].enable_completion = NULL;
3146*4882a593Smuzhiyun 	}
3147*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3148*4882a593Smuzhiyun 	return 0;
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun /**
3152*4882a593Smuzhiyun  * pm8001_bytes_dmaed - one of the interface function communication with libsas
3153*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3154*4882a593Smuzhiyun  * @i: which phy that received the event.
3155*4882a593Smuzhiyun  *
3156*4882a593Smuzhiyun  * when HBA driver received the identify done event or initiate FIS received
3157*4882a593Smuzhiyun  * event(for SATA), it will invoke this function to notify the sas layer that
3158*4882a593Smuzhiyun  * the sas toplogy has formed, please discover the the whole sas domain,
3159*4882a593Smuzhiyun  * while receive a broadcast(change) primitive just tell the sas
3160*4882a593Smuzhiyun  * layer to discover the changed domain rather than the whole domain.
3161*4882a593Smuzhiyun  */
pm8001_bytes_dmaed(struct pm8001_hba_info * pm8001_ha,int i)3162*4882a593Smuzhiyun void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
3163*4882a593Smuzhiyun {
3164*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[i];
3165*4882a593Smuzhiyun 	struct asd_sas_phy *sas_phy = &phy->sas_phy;
3166*4882a593Smuzhiyun 	if (!phy->phy_attached)
3167*4882a593Smuzhiyun 		return;
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 	if (sas_phy->phy) {
3170*4882a593Smuzhiyun 		struct sas_phy *sphy = sas_phy->phy;
3171*4882a593Smuzhiyun 		sphy->negotiated_linkrate = sas_phy->linkrate;
3172*4882a593Smuzhiyun 		sphy->minimum_linkrate = phy->minimum_linkrate;
3173*4882a593Smuzhiyun 		sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3174*4882a593Smuzhiyun 		sphy->maximum_linkrate = phy->maximum_linkrate;
3175*4882a593Smuzhiyun 		sphy->maximum_linkrate_hw = phy->maximum_linkrate;
3176*4882a593Smuzhiyun 	}
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	if (phy->phy_type & PORT_TYPE_SAS) {
3179*4882a593Smuzhiyun 		struct sas_identify_frame *id;
3180*4882a593Smuzhiyun 		id = (struct sas_identify_frame *)phy->frame_rcvd;
3181*4882a593Smuzhiyun 		id->dev_type = phy->identify.device_type;
3182*4882a593Smuzhiyun 		id->initiator_bits = SAS_PROTOCOL_ALL;
3183*4882a593Smuzhiyun 		id->target_bits = phy->identify.target_port_protocols;
3184*4882a593Smuzhiyun 	} else if (phy->phy_type & PORT_TYPE_SATA) {
3185*4882a593Smuzhiyun 		/*Nothing*/
3186*4882a593Smuzhiyun 	}
3187*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "phy %d byte dmaded.\n", i);
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
3190*4882a593Smuzhiyun 	sas_notify_port_event(sas_phy, PORTE_BYTES_DMAED);
3191*4882a593Smuzhiyun }
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun /* Get the link rate speed  */
pm8001_get_lrate_mode(struct pm8001_phy * phy,u8 link_rate)3194*4882a593Smuzhiyun void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun 	struct sas_phy *sas_phy = phy->sas_phy.phy;
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun 	switch (link_rate) {
3199*4882a593Smuzhiyun 	case PHY_SPEED_120:
3200*4882a593Smuzhiyun 		phy->sas_phy.linkrate = SAS_LINK_RATE_12_0_GBPS;
3201*4882a593Smuzhiyun 		phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_12_0_GBPS;
3202*4882a593Smuzhiyun 		break;
3203*4882a593Smuzhiyun 	case PHY_SPEED_60:
3204*4882a593Smuzhiyun 		phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
3205*4882a593Smuzhiyun 		phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
3206*4882a593Smuzhiyun 		break;
3207*4882a593Smuzhiyun 	case PHY_SPEED_30:
3208*4882a593Smuzhiyun 		phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
3209*4882a593Smuzhiyun 		phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
3210*4882a593Smuzhiyun 		break;
3211*4882a593Smuzhiyun 	case PHY_SPEED_15:
3212*4882a593Smuzhiyun 		phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
3213*4882a593Smuzhiyun 		phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
3214*4882a593Smuzhiyun 		break;
3215*4882a593Smuzhiyun 	}
3216*4882a593Smuzhiyun 	sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
3217*4882a593Smuzhiyun 	sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
3218*4882a593Smuzhiyun 	sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3219*4882a593Smuzhiyun 	sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
3220*4882a593Smuzhiyun 	sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
3221*4882a593Smuzhiyun }
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun /**
3224*4882a593Smuzhiyun  * asd_get_attached_sas_addr -- extract/generate attached SAS address
3225*4882a593Smuzhiyun  * @phy: pointer to asd_phy
3226*4882a593Smuzhiyun  * @sas_addr: pointer to buffer where the SAS address is to be written
3227*4882a593Smuzhiyun  *
3228*4882a593Smuzhiyun  * This function extracts the SAS address from an IDENTIFY frame
3229*4882a593Smuzhiyun  * received.  If OOB is SATA, then a SAS address is generated from the
3230*4882a593Smuzhiyun  * HA tables.
3231*4882a593Smuzhiyun  *
3232*4882a593Smuzhiyun  * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
3233*4882a593Smuzhiyun  * buffer.
3234*4882a593Smuzhiyun  */
pm8001_get_attached_sas_addr(struct pm8001_phy * phy,u8 * sas_addr)3235*4882a593Smuzhiyun void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
3236*4882a593Smuzhiyun 	u8 *sas_addr)
3237*4882a593Smuzhiyun {
3238*4882a593Smuzhiyun 	if (phy->sas_phy.frame_rcvd[0] == 0x34
3239*4882a593Smuzhiyun 		&& phy->sas_phy.oob_mode == SATA_OOB_MODE) {
3240*4882a593Smuzhiyun 		struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
3241*4882a593Smuzhiyun 		/* FIS device-to-host */
3242*4882a593Smuzhiyun 		u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
3243*4882a593Smuzhiyun 		addr += phy->sas_phy.id;
3244*4882a593Smuzhiyun 		*(__be64 *)sas_addr = cpu_to_be64(addr);
3245*4882a593Smuzhiyun 	} else {
3246*4882a593Smuzhiyun 		struct sas_identify_frame *idframe =
3247*4882a593Smuzhiyun 			(void *) phy->sas_phy.frame_rcvd;
3248*4882a593Smuzhiyun 		memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
3249*4882a593Smuzhiyun 	}
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun /**
3253*4882a593Smuzhiyun  * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
3254*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3255*4882a593Smuzhiyun  * @Qnum: the outbound queue message number.
3256*4882a593Smuzhiyun  * @SEA: source of event to ack
3257*4882a593Smuzhiyun  * @port_id: port id.
3258*4882a593Smuzhiyun  * @phyId: phy id.
3259*4882a593Smuzhiyun  * @param0: parameter 0.
3260*4882a593Smuzhiyun  * @param1: parameter 1.
3261*4882a593Smuzhiyun  */
pm8001_hw_event_ack_req(struct pm8001_hba_info * pm8001_ha,u32 Qnum,u32 SEA,u32 port_id,u32 phyId,u32 param0,u32 param1)3262*4882a593Smuzhiyun static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
3263*4882a593Smuzhiyun 	u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
3264*4882a593Smuzhiyun {
3265*4882a593Smuzhiyun 	struct hw_event_ack_req	 payload;
3266*4882a593Smuzhiyun 	u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	memset((u8 *)&payload, 0, sizeof(payload));
3271*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
3272*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(1);
3273*4882a593Smuzhiyun 	payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
3274*4882a593Smuzhiyun 		((phyId & 0x0F) << 4) | (port_id & 0x0F));
3275*4882a593Smuzhiyun 	payload.param0 = cpu_to_le32(param0);
3276*4882a593Smuzhiyun 	payload.param1 = cpu_to_le32(param1);
3277*4882a593Smuzhiyun 	pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
3278*4882a593Smuzhiyun 			sizeof(payload), 0);
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
3282*4882a593Smuzhiyun 	u32 phyId, u32 phy_op);
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun /**
3285*4882a593Smuzhiyun  * hw_event_sas_phy_up -FW tells me a SAS phy up event.
3286*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3287*4882a593Smuzhiyun  * @piomb: IO message buffer
3288*4882a593Smuzhiyun  */
3289*4882a593Smuzhiyun static void
hw_event_sas_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3290*4882a593Smuzhiyun hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3291*4882a593Smuzhiyun {
3292*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3293*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3294*4882a593Smuzhiyun 	u32 lr_evt_status_phyid_portid =
3295*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3296*4882a593Smuzhiyun 	u8 link_rate =
3297*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
3298*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3299*4882a593Smuzhiyun 	u8 phy_id =
3300*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3301*4882a593Smuzhiyun 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3302*4882a593Smuzhiyun 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
3303*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3304*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3305*4882a593Smuzhiyun 	unsigned long flags;
3306*4882a593Smuzhiyun 	u8 deviceType = pPayload->sas_identify.dev_type;
3307*4882a593Smuzhiyun 	port->port_state =  portstate;
3308*4882a593Smuzhiyun 	phy->phy_state = PHY_STATE_LINK_UP_SPC;
3309*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG,
3310*4882a593Smuzhiyun 		   "HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
3311*4882a593Smuzhiyun 		   port_id, phy_id);
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	switch (deviceType) {
3314*4882a593Smuzhiyun 	case SAS_PHY_UNUSED:
3315*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "device type no device.\n");
3316*4882a593Smuzhiyun 		break;
3317*4882a593Smuzhiyun 	case SAS_END_DEVICE:
3318*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "end device.\n");
3319*4882a593Smuzhiyun 		pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
3320*4882a593Smuzhiyun 			PHY_NOTIFY_ENABLE_SPINUP);
3321*4882a593Smuzhiyun 		port->port_attached = 1;
3322*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3323*4882a593Smuzhiyun 		break;
3324*4882a593Smuzhiyun 	case SAS_EDGE_EXPANDER_DEVICE:
3325*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "expander device.\n");
3326*4882a593Smuzhiyun 		port->port_attached = 1;
3327*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3328*4882a593Smuzhiyun 		break;
3329*4882a593Smuzhiyun 	case SAS_FANOUT_EXPANDER_DEVICE:
3330*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "fanout expander device.\n");
3331*4882a593Smuzhiyun 		port->port_attached = 1;
3332*4882a593Smuzhiyun 		pm8001_get_lrate_mode(phy, link_rate);
3333*4882a593Smuzhiyun 		break;
3334*4882a593Smuzhiyun 	default:
3335*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "unknown device type(%x)\n",
3336*4882a593Smuzhiyun 			   deviceType);
3337*4882a593Smuzhiyun 		break;
3338*4882a593Smuzhiyun 	}
3339*4882a593Smuzhiyun 	phy->phy_type |= PORT_TYPE_SAS;
3340*4882a593Smuzhiyun 	phy->identify.device_type = deviceType;
3341*4882a593Smuzhiyun 	phy->phy_attached = 1;
3342*4882a593Smuzhiyun 	if (phy->identify.device_type == SAS_END_DEVICE)
3343*4882a593Smuzhiyun 		phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
3344*4882a593Smuzhiyun 	else if (phy->identify.device_type != SAS_PHY_UNUSED)
3345*4882a593Smuzhiyun 		phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
3346*4882a593Smuzhiyun 	phy->sas_phy.oob_mode = SAS_OOB_MODE;
3347*4882a593Smuzhiyun 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3348*4882a593Smuzhiyun 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3349*4882a593Smuzhiyun 	memcpy(phy->frame_rcvd, &pPayload->sas_identify,
3350*4882a593Smuzhiyun 		sizeof(struct sas_identify_frame)-4);
3351*4882a593Smuzhiyun 	phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
3352*4882a593Smuzhiyun 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3353*4882a593Smuzhiyun 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3354*4882a593Smuzhiyun 	if (pm8001_ha->flags == PM8001F_RUN_TIME)
3355*4882a593Smuzhiyun 		mdelay(200);/*delay a moment to wait disk to spinup*/
3356*4882a593Smuzhiyun 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3357*4882a593Smuzhiyun }
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun /**
3360*4882a593Smuzhiyun  * hw_event_sata_phy_up -FW tells me a SATA phy up event.
3361*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3362*4882a593Smuzhiyun  * @piomb: IO message buffer
3363*4882a593Smuzhiyun  */
3364*4882a593Smuzhiyun static void
hw_event_sata_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3365*4882a593Smuzhiyun hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3366*4882a593Smuzhiyun {
3367*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3368*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3369*4882a593Smuzhiyun 	u32 lr_evt_status_phyid_portid =
3370*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3371*4882a593Smuzhiyun 	u8 link_rate =
3372*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
3373*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3374*4882a593Smuzhiyun 	u8 phy_id =
3375*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3376*4882a593Smuzhiyun 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3377*4882a593Smuzhiyun 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
3378*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3379*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3380*4882a593Smuzhiyun 	unsigned long flags;
3381*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO, "HW_EVENT_SATA_PHY_UP port id = %d, phy id = %d\n",
3382*4882a593Smuzhiyun 		   port_id, phy_id);
3383*4882a593Smuzhiyun 	port->port_state =  portstate;
3384*4882a593Smuzhiyun 	phy->phy_state = PHY_STATE_LINK_UP_SPC;
3385*4882a593Smuzhiyun 	port->port_attached = 1;
3386*4882a593Smuzhiyun 	pm8001_get_lrate_mode(phy, link_rate);
3387*4882a593Smuzhiyun 	phy->phy_type |= PORT_TYPE_SATA;
3388*4882a593Smuzhiyun 	phy->phy_attached = 1;
3389*4882a593Smuzhiyun 	phy->sas_phy.oob_mode = SATA_OOB_MODE;
3390*4882a593Smuzhiyun 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3391*4882a593Smuzhiyun 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3392*4882a593Smuzhiyun 	memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3393*4882a593Smuzhiyun 		sizeof(struct dev_to_host_fis));
3394*4882a593Smuzhiyun 	phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3395*4882a593Smuzhiyun 	phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3396*4882a593Smuzhiyun 	phy->identify.device_type = SAS_SATA_DEV;
3397*4882a593Smuzhiyun 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3398*4882a593Smuzhiyun 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3399*4882a593Smuzhiyun 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3400*4882a593Smuzhiyun }
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun /**
3403*4882a593Smuzhiyun  * hw_event_phy_down -we should notify the libsas the phy is down.
3404*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3405*4882a593Smuzhiyun  * @piomb: IO message buffer
3406*4882a593Smuzhiyun  */
3407*4882a593Smuzhiyun static void
hw_event_phy_down(struct pm8001_hba_info * pm8001_ha,void * piomb)3408*4882a593Smuzhiyun hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3409*4882a593Smuzhiyun {
3410*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3411*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3412*4882a593Smuzhiyun 	u32 lr_evt_status_phyid_portid =
3413*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3414*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3415*4882a593Smuzhiyun 	u8 phy_id =
3416*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3417*4882a593Smuzhiyun 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3418*4882a593Smuzhiyun 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
3419*4882a593Smuzhiyun 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3420*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3421*4882a593Smuzhiyun 	port->port_state =  portstate;
3422*4882a593Smuzhiyun 	phy->phy_type = 0;
3423*4882a593Smuzhiyun 	phy->identify.device_type = 0;
3424*4882a593Smuzhiyun 	phy->phy_attached = 0;
3425*4882a593Smuzhiyun 	memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
3426*4882a593Smuzhiyun 	switch (portstate) {
3427*4882a593Smuzhiyun 	case PORT_VALID:
3428*4882a593Smuzhiyun 		break;
3429*4882a593Smuzhiyun 	case PORT_INVALID:
3430*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " PortInvalid portID %d\n",
3431*4882a593Smuzhiyun 			   port_id);
3432*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3433*4882a593Smuzhiyun 			   " Last phy Down and port invalid\n");
3434*4882a593Smuzhiyun 		port->port_attached = 0;
3435*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3436*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3437*4882a593Smuzhiyun 		break;
3438*4882a593Smuzhiyun 	case PORT_IN_RESET:
3439*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " Port In Reset portID %d\n",
3440*4882a593Smuzhiyun 			   port_id);
3441*4882a593Smuzhiyun 		break;
3442*4882a593Smuzhiyun 	case PORT_NOT_ESTABLISHED:
3443*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3444*4882a593Smuzhiyun 			   " phy Down and PORT_NOT_ESTABLISHED\n");
3445*4882a593Smuzhiyun 		port->port_attached = 0;
3446*4882a593Smuzhiyun 		break;
3447*4882a593Smuzhiyun 	case PORT_LOSTCOMM:
3448*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, " phy Down and PORT_LOSTCOMM\n");
3449*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3450*4882a593Smuzhiyun 			   " Last phy Down and port invalid\n");
3451*4882a593Smuzhiyun 		port->port_attached = 0;
3452*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3453*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3454*4882a593Smuzhiyun 		break;
3455*4882a593Smuzhiyun 	default:
3456*4882a593Smuzhiyun 		port->port_attached = 0;
3457*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, " phy Down and(default) = %x\n",
3458*4882a593Smuzhiyun 			   portstate);
3459*4882a593Smuzhiyun 		break;
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 	}
3462*4882a593Smuzhiyun }
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun /**
3465*4882a593Smuzhiyun  * pm8001_mpi_reg_resp -process register device ID response.
3466*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3467*4882a593Smuzhiyun  * @piomb: IO message buffer
3468*4882a593Smuzhiyun  *
3469*4882a593Smuzhiyun  * when sas layer find a device it will notify LLDD, then the driver register
3470*4882a593Smuzhiyun  * the domain device to FW, this event is the return device ID which the FW
3471*4882a593Smuzhiyun  * has assigned, from now,inter-communication with FW is no longer using the
3472*4882a593Smuzhiyun  * SAS address, use device ID which FW assigned.
3473*4882a593Smuzhiyun  */
pm8001_mpi_reg_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3474*4882a593Smuzhiyun int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3475*4882a593Smuzhiyun {
3476*4882a593Smuzhiyun 	u32 status;
3477*4882a593Smuzhiyun 	u32 device_id;
3478*4882a593Smuzhiyun 	u32 htag;
3479*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
3480*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
3481*4882a593Smuzhiyun 	struct dev_reg_resp *registerRespPayload =
3482*4882a593Smuzhiyun 		(struct dev_reg_resp *)(piomb + 4);
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun 	htag = le32_to_cpu(registerRespPayload->tag);
3485*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[htag];
3486*4882a593Smuzhiyun 	pm8001_dev = ccb->device;
3487*4882a593Smuzhiyun 	status = le32_to_cpu(registerRespPayload->status);
3488*4882a593Smuzhiyun 	device_id = le32_to_cpu(registerRespPayload->device_id);
3489*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " register device is status = %d\n",
3490*4882a593Smuzhiyun 		   status);
3491*4882a593Smuzhiyun 	switch (status) {
3492*4882a593Smuzhiyun 	case DEVREG_SUCCESS:
3493*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_SUCCESS\n");
3494*4882a593Smuzhiyun 		pm8001_dev->device_id = device_id;
3495*4882a593Smuzhiyun 		break;
3496*4882a593Smuzhiyun 	case DEVREG_FAILURE_OUT_OF_RESOURCE:
3497*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_FAILURE_OUT_OF_RESOURCE\n");
3498*4882a593Smuzhiyun 		break;
3499*4882a593Smuzhiyun 	case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
3500*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3501*4882a593Smuzhiyun 			   "DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n");
3502*4882a593Smuzhiyun 		break;
3503*4882a593Smuzhiyun 	case DEVREG_FAILURE_INVALID_PHY_ID:
3504*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_FAILURE_INVALID_PHY_ID\n");
3505*4882a593Smuzhiyun 		break;
3506*4882a593Smuzhiyun 	case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
3507*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3508*4882a593Smuzhiyun 			   "DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n");
3509*4882a593Smuzhiyun 		break;
3510*4882a593Smuzhiyun 	case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
3511*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3512*4882a593Smuzhiyun 			   "DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n");
3513*4882a593Smuzhiyun 		break;
3514*4882a593Smuzhiyun 	case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
3515*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3516*4882a593Smuzhiyun 			   "DEVREG_FAILURE_PORT_NOT_VALID_STATE\n");
3517*4882a593Smuzhiyun 		break;
3518*4882a593Smuzhiyun 	case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
3519*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3520*4882a593Smuzhiyun 			   "DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n");
3521*4882a593Smuzhiyun 		break;
3522*4882a593Smuzhiyun 	default:
3523*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3524*4882a593Smuzhiyun 			   "DEVREG_FAILURE_DEVICE_TYPE_NOT_SUPPORTED\n");
3525*4882a593Smuzhiyun 		break;
3526*4882a593Smuzhiyun 	}
3527*4882a593Smuzhiyun 	complete(pm8001_dev->dcompletion);
3528*4882a593Smuzhiyun 	ccb->task = NULL;
3529*4882a593Smuzhiyun 	ccb->ccb_tag = 0xFFFFFFFF;
3530*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, htag);
3531*4882a593Smuzhiyun 	return 0;
3532*4882a593Smuzhiyun }
3533*4882a593Smuzhiyun 
pm8001_mpi_dereg_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3534*4882a593Smuzhiyun int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3535*4882a593Smuzhiyun {
3536*4882a593Smuzhiyun 	u32 status;
3537*4882a593Smuzhiyun 	u32 device_id;
3538*4882a593Smuzhiyun 	struct dev_reg_resp *registerRespPayload =
3539*4882a593Smuzhiyun 		(struct dev_reg_resp *)(piomb + 4);
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	status = le32_to_cpu(registerRespPayload->status);
3542*4882a593Smuzhiyun 	device_id = le32_to_cpu(registerRespPayload->device_id);
3543*4882a593Smuzhiyun 	if (status != 0)
3544*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3545*4882a593Smuzhiyun 			   " deregister device failed ,status = %x, device_id = %x\n",
3546*4882a593Smuzhiyun 			   status, device_id);
3547*4882a593Smuzhiyun 	return 0;
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun /**
3551*4882a593Smuzhiyun  * fw_flash_update_resp - Response from FW for flash update command.
3552*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3553*4882a593Smuzhiyun  * @piomb: IO message buffer
3554*4882a593Smuzhiyun  */
pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3555*4882a593Smuzhiyun int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
3556*4882a593Smuzhiyun 		void *piomb)
3557*4882a593Smuzhiyun {
3558*4882a593Smuzhiyun 	u32 status;
3559*4882a593Smuzhiyun 	struct fw_flash_Update_resp *ppayload =
3560*4882a593Smuzhiyun 		(struct fw_flash_Update_resp *)(piomb + 4);
3561*4882a593Smuzhiyun 	u32 tag = le32_to_cpu(ppayload->tag);
3562*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3563*4882a593Smuzhiyun 	status = le32_to_cpu(ppayload->status);
3564*4882a593Smuzhiyun 	switch (status) {
3565*4882a593Smuzhiyun 	case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
3566*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3567*4882a593Smuzhiyun 			   ": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n");
3568*4882a593Smuzhiyun 		break;
3569*4882a593Smuzhiyun 	case FLASH_UPDATE_IN_PROGRESS:
3570*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_IN_PROGRESS\n");
3571*4882a593Smuzhiyun 		break;
3572*4882a593Smuzhiyun 	case FLASH_UPDATE_HDR_ERR:
3573*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_HDR_ERR\n");
3574*4882a593Smuzhiyun 		break;
3575*4882a593Smuzhiyun 	case FLASH_UPDATE_OFFSET_ERR:
3576*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_OFFSET_ERR\n");
3577*4882a593Smuzhiyun 		break;
3578*4882a593Smuzhiyun 	case FLASH_UPDATE_CRC_ERR:
3579*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_CRC_ERR\n");
3580*4882a593Smuzhiyun 		break;
3581*4882a593Smuzhiyun 	case FLASH_UPDATE_LENGTH_ERR:
3582*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_LENGTH_ERR\n");
3583*4882a593Smuzhiyun 		break;
3584*4882a593Smuzhiyun 	case FLASH_UPDATE_HW_ERR:
3585*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_HW_ERR\n");
3586*4882a593Smuzhiyun 		break;
3587*4882a593Smuzhiyun 	case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
3588*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3589*4882a593Smuzhiyun 			   ": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n");
3590*4882a593Smuzhiyun 		break;
3591*4882a593Smuzhiyun 	case FLASH_UPDATE_DISABLED:
3592*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_DISABLED\n");
3593*4882a593Smuzhiyun 		break;
3594*4882a593Smuzhiyun 	default:
3595*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "No matched status = %d\n",
3596*4882a593Smuzhiyun 			   status);
3597*4882a593Smuzhiyun 		break;
3598*4882a593Smuzhiyun 	}
3599*4882a593Smuzhiyun 	kfree(ccb->fw_control_context);
3600*4882a593Smuzhiyun 	ccb->task = NULL;
3601*4882a593Smuzhiyun 	ccb->ccb_tag = 0xFFFFFFFF;
3602*4882a593Smuzhiyun 	pm8001_tag_free(pm8001_ha, tag);
3603*4882a593Smuzhiyun 	complete(pm8001_ha->nvmd_completion);
3604*4882a593Smuzhiyun 	return 0;
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun 
pm8001_mpi_general_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3607*4882a593Smuzhiyun int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
3608*4882a593Smuzhiyun {
3609*4882a593Smuzhiyun 	u32 status;
3610*4882a593Smuzhiyun 	int i;
3611*4882a593Smuzhiyun 	struct general_event_resp *pPayload =
3612*4882a593Smuzhiyun 		(struct general_event_resp *)(piomb + 4);
3613*4882a593Smuzhiyun 	status = le32_to_cpu(pPayload->status);
3614*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, " status = 0x%x\n", status);
3615*4882a593Smuzhiyun 	for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
3616*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "inb_IOMB_payload[0x%x] 0x%x,\n",
3617*4882a593Smuzhiyun 			   i,
3618*4882a593Smuzhiyun 			   pPayload->inb_IOMB_payload[i]);
3619*4882a593Smuzhiyun 	return 0;
3620*4882a593Smuzhiyun }
3621*4882a593Smuzhiyun 
pm8001_mpi_task_abort_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3622*4882a593Smuzhiyun int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3623*4882a593Smuzhiyun {
3624*4882a593Smuzhiyun 	struct sas_task *t;
3625*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
3626*4882a593Smuzhiyun 	unsigned long flags;
3627*4882a593Smuzhiyun 	u32 status ;
3628*4882a593Smuzhiyun 	u32 tag, scp;
3629*4882a593Smuzhiyun 	struct task_status_struct *ts;
3630*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev;
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun 	struct task_abort_resp *pPayload =
3633*4882a593Smuzhiyun 		(struct task_abort_resp *)(piomb + 4);
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 	status = le32_to_cpu(pPayload->status);
3636*4882a593Smuzhiyun 	tag = le32_to_cpu(pPayload->tag);
3637*4882a593Smuzhiyun 	if (!tag) {
3638*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, " TAG NULL. RETURNING !!!\n");
3639*4882a593Smuzhiyun 		return -1;
3640*4882a593Smuzhiyun 	}
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 	scp = le32_to_cpu(pPayload->scp);
3643*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
3644*4882a593Smuzhiyun 	t = ccb->task;
3645*4882a593Smuzhiyun 	pm8001_dev = ccb->device; /* retrieve device */
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	if (!t)	{
3648*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, " TASK NULL. RETURNING !!!\n");
3649*4882a593Smuzhiyun 		return -1;
3650*4882a593Smuzhiyun 	}
3651*4882a593Smuzhiyun 	ts = &t->task_status;
3652*4882a593Smuzhiyun 	if (status != 0)
3653*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, FAIL, "task abort failed status 0x%x ,tag = 0x%x, scp= 0x%x\n",
3654*4882a593Smuzhiyun 			   status, tag, scp);
3655*4882a593Smuzhiyun 	switch (status) {
3656*4882a593Smuzhiyun 	case IO_SUCCESS:
3657*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, EH, "IO_SUCCESS\n");
3658*4882a593Smuzhiyun 		ts->resp = SAS_TASK_COMPLETE;
3659*4882a593Smuzhiyun 		ts->stat = SAM_STAT_GOOD;
3660*4882a593Smuzhiyun 		break;
3661*4882a593Smuzhiyun 	case IO_NOT_VALID:
3662*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, EH, "IO_NOT_VALID\n");
3663*4882a593Smuzhiyun 		ts->resp = TMF_RESP_FUNC_FAILED;
3664*4882a593Smuzhiyun 		break;
3665*4882a593Smuzhiyun 	}
3666*4882a593Smuzhiyun 	spin_lock_irqsave(&t->task_state_lock, flags);
3667*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3668*4882a593Smuzhiyun 	t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3669*4882a593Smuzhiyun 	t->task_state_flags |= SAS_TASK_STATE_DONE;
3670*4882a593Smuzhiyun 	spin_unlock_irqrestore(&t->task_state_lock, flags);
3671*4882a593Smuzhiyun 	pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
3672*4882a593Smuzhiyun 	mb();
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun 	if (pm8001_dev->id & NCQ_ABORT_ALL_FLAG) {
3675*4882a593Smuzhiyun 		sas_free_task(t);
3676*4882a593Smuzhiyun 		pm8001_dev->id &= ~NCQ_ABORT_ALL_FLAG;
3677*4882a593Smuzhiyun 	} else {
3678*4882a593Smuzhiyun 		t->task_done(t);
3679*4882a593Smuzhiyun 	}
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun 	return 0;
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun /**
3685*4882a593Smuzhiyun  * mpi_hw_event -The hw event has come.
3686*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3687*4882a593Smuzhiyun  * @piomb: IO message buffer
3688*4882a593Smuzhiyun  */
mpi_hw_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3689*4882a593Smuzhiyun static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
3690*4882a593Smuzhiyun {
3691*4882a593Smuzhiyun 	unsigned long flags;
3692*4882a593Smuzhiyun 	struct hw_event_resp *pPayload =
3693*4882a593Smuzhiyun 		(struct hw_event_resp *)(piomb + 4);
3694*4882a593Smuzhiyun 	u32 lr_evt_status_phyid_portid =
3695*4882a593Smuzhiyun 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3696*4882a593Smuzhiyun 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3697*4882a593Smuzhiyun 	u8 phy_id =
3698*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3699*4882a593Smuzhiyun 	u16 eventType =
3700*4882a593Smuzhiyun 		(u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3701*4882a593Smuzhiyun 	u8 status =
3702*4882a593Smuzhiyun 		(u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3703*4882a593Smuzhiyun 	struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3704*4882a593Smuzhiyun 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3705*4882a593Smuzhiyun 	struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3706*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
3707*4882a593Smuzhiyun 		   "SPC HW event for portid:%d, phyid:%d, event:%x, status:%x\n",
3708*4882a593Smuzhiyun 		   port_id, phy_id, eventType, status);
3709*4882a593Smuzhiyun 	switch (eventType) {
3710*4882a593Smuzhiyun 	case HW_EVENT_PHY_START_STATUS:
3711*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_START_STATUS status = %x\n",
3712*4882a593Smuzhiyun 			   status);
3713*4882a593Smuzhiyun 		if (status == 0)
3714*4882a593Smuzhiyun 			phy->phy_state = 1;
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 		if (pm8001_ha->flags == PM8001F_RUN_TIME &&
3717*4882a593Smuzhiyun 				phy->enable_completion != NULL) {
3718*4882a593Smuzhiyun 			complete(phy->enable_completion);
3719*4882a593Smuzhiyun 			phy->enable_completion = NULL;
3720*4882a593Smuzhiyun 		}
3721*4882a593Smuzhiyun 		break;
3722*4882a593Smuzhiyun 	case HW_EVENT_SAS_PHY_UP:
3723*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_START_STATUS\n");
3724*4882a593Smuzhiyun 		hw_event_sas_phy_up(pm8001_ha, piomb);
3725*4882a593Smuzhiyun 		break;
3726*4882a593Smuzhiyun 	case HW_EVENT_SATA_PHY_UP:
3727*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_PHY_UP\n");
3728*4882a593Smuzhiyun 		hw_event_sata_phy_up(pm8001_ha, piomb);
3729*4882a593Smuzhiyun 		break;
3730*4882a593Smuzhiyun 	case HW_EVENT_PHY_STOP_STATUS:
3731*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_STOP_STATUS status = %x\n",
3732*4882a593Smuzhiyun 			   status);
3733*4882a593Smuzhiyun 		if (status == 0)
3734*4882a593Smuzhiyun 			phy->phy_state = 0;
3735*4882a593Smuzhiyun 		break;
3736*4882a593Smuzhiyun 	case HW_EVENT_SATA_SPINUP_HOLD:
3737*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_SPINUP_HOLD\n");
3738*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3739*4882a593Smuzhiyun 		break;
3740*4882a593Smuzhiyun 	case HW_EVENT_PHY_DOWN:
3741*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_DOWN\n");
3742*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3743*4882a593Smuzhiyun 		phy->phy_attached = 0;
3744*4882a593Smuzhiyun 		phy->phy_state = 0;
3745*4882a593Smuzhiyun 		hw_event_phy_down(pm8001_ha, piomb);
3746*4882a593Smuzhiyun 		break;
3747*4882a593Smuzhiyun 	case HW_EVENT_PORT_INVALID:
3748*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_INVALID\n");
3749*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3750*4882a593Smuzhiyun 		phy->phy_attached = 0;
3751*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3752*4882a593Smuzhiyun 		break;
3753*4882a593Smuzhiyun 	/* the broadcast change primitive received, tell the LIBSAS this event
3754*4882a593Smuzhiyun 	to revalidate the sas domain*/
3755*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_CHANGE:
3756*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_CHANGE\n");
3757*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3758*4882a593Smuzhiyun 			port_id, phy_id, 1, 0);
3759*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3760*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3761*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3762*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3763*4882a593Smuzhiyun 		break;
3764*4882a593Smuzhiyun 	case HW_EVENT_PHY_ERROR:
3765*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_ERROR\n");
3766*4882a593Smuzhiyun 		sas_phy_disconnected(&phy->sas_phy);
3767*4882a593Smuzhiyun 		phy->phy_attached = 0;
3768*4882a593Smuzhiyun 		sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3769*4882a593Smuzhiyun 		break;
3770*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_EXP:
3771*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_EXP\n");
3772*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3773*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3774*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3775*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3776*4882a593Smuzhiyun 		break;
3777*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_INVALID_DWORD:
3778*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3779*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_INVALID_DWORD\n");
3780*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3781*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3782*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3783*4882a593Smuzhiyun 		phy->phy_attached = 0;
3784*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3785*4882a593Smuzhiyun 		break;
3786*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3787*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3788*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_DISPARITY_ERROR\n");
3789*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3790*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3791*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3792*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3793*4882a593Smuzhiyun 		phy->phy_attached = 0;
3794*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3795*4882a593Smuzhiyun 		break;
3796*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3797*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3798*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_CODE_VIOLATION\n");
3799*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3800*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_CODE_VIOLATION,
3801*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3802*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3803*4882a593Smuzhiyun 		phy->phy_attached = 0;
3804*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3805*4882a593Smuzhiyun 		break;
3806*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3807*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3808*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n");
3809*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3810*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3811*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3812*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3813*4882a593Smuzhiyun 		phy->phy_attached = 0;
3814*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3815*4882a593Smuzhiyun 		break;
3816*4882a593Smuzhiyun 	case HW_EVENT_MALFUNCTION:
3817*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_MALFUNCTION\n");
3818*4882a593Smuzhiyun 		break;
3819*4882a593Smuzhiyun 	case HW_EVENT_BROADCAST_SES:
3820*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_SES\n");
3821*4882a593Smuzhiyun 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3822*4882a593Smuzhiyun 		sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3823*4882a593Smuzhiyun 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3824*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3825*4882a593Smuzhiyun 		break;
3826*4882a593Smuzhiyun 	case HW_EVENT_INBOUND_CRC_ERROR:
3827*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_INBOUND_CRC_ERROR\n");
3828*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3829*4882a593Smuzhiyun 			HW_EVENT_INBOUND_CRC_ERROR,
3830*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3831*4882a593Smuzhiyun 		break;
3832*4882a593Smuzhiyun 	case HW_EVENT_HARD_RESET_RECEIVED:
3833*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_HARD_RESET_RECEIVED\n");
3834*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_HARD_RESET);
3835*4882a593Smuzhiyun 		break;
3836*4882a593Smuzhiyun 	case HW_EVENT_ID_FRAME_TIMEOUT:
3837*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_ID_FRAME_TIMEOUT\n");
3838*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3839*4882a593Smuzhiyun 		phy->phy_attached = 0;
3840*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3841*4882a593Smuzhiyun 		break;
3842*4882a593Smuzhiyun 	case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3843*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3844*4882a593Smuzhiyun 			   "HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n");
3845*4882a593Smuzhiyun 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3846*4882a593Smuzhiyun 			HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3847*4882a593Smuzhiyun 			port_id, phy_id, 0, 0);
3848*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3849*4882a593Smuzhiyun 		phy->phy_attached = 0;
3850*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3851*4882a593Smuzhiyun 		break;
3852*4882a593Smuzhiyun 	case HW_EVENT_PORT_RESET_TIMER_TMO:
3853*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_TIMER_TMO\n");
3854*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3855*4882a593Smuzhiyun 		phy->phy_attached = 0;
3856*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3857*4882a593Smuzhiyun 		break;
3858*4882a593Smuzhiyun 	case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3859*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3860*4882a593Smuzhiyun 			   "HW_EVENT_PORT_RECOVERY_TIMER_TMO\n");
3861*4882a593Smuzhiyun 		sas_phy_disconnected(sas_phy);
3862*4882a593Smuzhiyun 		phy->phy_attached = 0;
3863*4882a593Smuzhiyun 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3864*4882a593Smuzhiyun 		break;
3865*4882a593Smuzhiyun 	case HW_EVENT_PORT_RECOVER:
3866*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RECOVER\n");
3867*4882a593Smuzhiyun 		break;
3868*4882a593Smuzhiyun 	case HW_EVENT_PORT_RESET_COMPLETE:
3869*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_COMPLETE\n");
3870*4882a593Smuzhiyun 		break;
3871*4882a593Smuzhiyun 	case EVENT_BROADCAST_ASYNCH_EVENT:
3872*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "EVENT_BROADCAST_ASYNCH_EVENT\n");
3873*4882a593Smuzhiyun 		break;
3874*4882a593Smuzhiyun 	default:
3875*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown event type = %x\n",
3876*4882a593Smuzhiyun 			   eventType);
3877*4882a593Smuzhiyun 		break;
3878*4882a593Smuzhiyun 	}
3879*4882a593Smuzhiyun 	return 0;
3880*4882a593Smuzhiyun }
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun /**
3883*4882a593Smuzhiyun  * process_one_iomb - process one outbound Queue memory block
3884*4882a593Smuzhiyun  * @pm8001_ha: our hba card information
3885*4882a593Smuzhiyun  * @piomb: IO message buffer
3886*4882a593Smuzhiyun  */
process_one_iomb(struct pm8001_hba_info * pm8001_ha,void * piomb)3887*4882a593Smuzhiyun static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3888*4882a593Smuzhiyun {
3889*4882a593Smuzhiyun 	__le32 pHeader = *(__le32 *)piomb;
3890*4882a593Smuzhiyun 	u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "process_one_iomb:\n");
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 	switch (opc) {
3895*4882a593Smuzhiyun 	case OPC_OUB_ECHO:
3896*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_ECHO\n");
3897*4882a593Smuzhiyun 		break;
3898*4882a593Smuzhiyun 	case OPC_OUB_HW_EVENT:
3899*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_HW_EVENT\n");
3900*4882a593Smuzhiyun 		mpi_hw_event(pm8001_ha, piomb);
3901*4882a593Smuzhiyun 		break;
3902*4882a593Smuzhiyun 	case OPC_OUB_SSP_COMP:
3903*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_COMP\n");
3904*4882a593Smuzhiyun 		mpi_ssp_completion(pm8001_ha, piomb);
3905*4882a593Smuzhiyun 		break;
3906*4882a593Smuzhiyun 	case OPC_OUB_SMP_COMP:
3907*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_COMP\n");
3908*4882a593Smuzhiyun 		mpi_smp_completion(pm8001_ha, piomb);
3909*4882a593Smuzhiyun 		break;
3910*4882a593Smuzhiyun 	case OPC_OUB_LOCAL_PHY_CNTRL:
3911*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_LOCAL_PHY_CNTRL\n");
3912*4882a593Smuzhiyun 		pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
3913*4882a593Smuzhiyun 		break;
3914*4882a593Smuzhiyun 	case OPC_OUB_DEV_REGIST:
3915*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_REGIST\n");
3916*4882a593Smuzhiyun 		pm8001_mpi_reg_resp(pm8001_ha, piomb);
3917*4882a593Smuzhiyun 		break;
3918*4882a593Smuzhiyun 	case OPC_OUB_DEREG_DEV:
3919*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "unregister the device\n");
3920*4882a593Smuzhiyun 		pm8001_mpi_dereg_resp(pm8001_ha, piomb);
3921*4882a593Smuzhiyun 		break;
3922*4882a593Smuzhiyun 	case OPC_OUB_GET_DEV_HANDLE:
3923*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEV_HANDLE\n");
3924*4882a593Smuzhiyun 		break;
3925*4882a593Smuzhiyun 	case OPC_OUB_SATA_COMP:
3926*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_COMP\n");
3927*4882a593Smuzhiyun 		mpi_sata_completion(pm8001_ha, piomb);
3928*4882a593Smuzhiyun 		break;
3929*4882a593Smuzhiyun 	case OPC_OUB_SATA_EVENT:
3930*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_EVENT\n");
3931*4882a593Smuzhiyun 		mpi_sata_event(pm8001_ha, piomb);
3932*4882a593Smuzhiyun 		break;
3933*4882a593Smuzhiyun 	case OPC_OUB_SSP_EVENT:
3934*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_EVENT\n");
3935*4882a593Smuzhiyun 		mpi_ssp_event(pm8001_ha, piomb);
3936*4882a593Smuzhiyun 		break;
3937*4882a593Smuzhiyun 	case OPC_OUB_DEV_HANDLE_ARRIV:
3938*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_HANDLE_ARRIV\n");
3939*4882a593Smuzhiyun 		/*This is for target*/
3940*4882a593Smuzhiyun 		break;
3941*4882a593Smuzhiyun 	case OPC_OUB_SSP_RECV_EVENT:
3942*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_RECV_EVENT\n");
3943*4882a593Smuzhiyun 		/*This is for target*/
3944*4882a593Smuzhiyun 		break;
3945*4882a593Smuzhiyun 	case OPC_OUB_DEV_INFO:
3946*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_INFO\n");
3947*4882a593Smuzhiyun 		break;
3948*4882a593Smuzhiyun 	case OPC_OUB_FW_FLASH_UPDATE:
3949*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_FW_FLASH_UPDATE\n");
3950*4882a593Smuzhiyun 		pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
3951*4882a593Smuzhiyun 		break;
3952*4882a593Smuzhiyun 	case OPC_OUB_GPIO_RESPONSE:
3953*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_RESPONSE\n");
3954*4882a593Smuzhiyun 		break;
3955*4882a593Smuzhiyun 	case OPC_OUB_GPIO_EVENT:
3956*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_EVENT\n");
3957*4882a593Smuzhiyun 		break;
3958*4882a593Smuzhiyun 	case OPC_OUB_GENERAL_EVENT:
3959*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GENERAL_EVENT\n");
3960*4882a593Smuzhiyun 		pm8001_mpi_general_event(pm8001_ha, piomb);
3961*4882a593Smuzhiyun 		break;
3962*4882a593Smuzhiyun 	case OPC_OUB_SSP_ABORT_RSP:
3963*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_ABORT_RSP\n");
3964*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3965*4882a593Smuzhiyun 		break;
3966*4882a593Smuzhiyun 	case OPC_OUB_SATA_ABORT_RSP:
3967*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_ABORT_RSP\n");
3968*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3969*4882a593Smuzhiyun 		break;
3970*4882a593Smuzhiyun 	case OPC_OUB_SAS_DIAG_MODE_START_END:
3971*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG,
3972*4882a593Smuzhiyun 			   "OPC_OUB_SAS_DIAG_MODE_START_END\n");
3973*4882a593Smuzhiyun 		break;
3974*4882a593Smuzhiyun 	case OPC_OUB_SAS_DIAG_EXECUTE:
3975*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_DIAG_EXECUTE\n");
3976*4882a593Smuzhiyun 		break;
3977*4882a593Smuzhiyun 	case OPC_OUB_GET_TIME_STAMP:
3978*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_TIME_STAMP\n");
3979*4882a593Smuzhiyun 		break;
3980*4882a593Smuzhiyun 	case OPC_OUB_SAS_HW_EVENT_ACK:
3981*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_HW_EVENT_ACK\n");
3982*4882a593Smuzhiyun 		break;
3983*4882a593Smuzhiyun 	case OPC_OUB_PORT_CONTROL:
3984*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_PORT_CONTROL\n");
3985*4882a593Smuzhiyun 		break;
3986*4882a593Smuzhiyun 	case OPC_OUB_SMP_ABORT_RSP:
3987*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_ABORT_RSP\n");
3988*4882a593Smuzhiyun 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3989*4882a593Smuzhiyun 		break;
3990*4882a593Smuzhiyun 	case OPC_OUB_GET_NVMD_DATA:
3991*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_NVMD_DATA\n");
3992*4882a593Smuzhiyun 		pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
3993*4882a593Smuzhiyun 		break;
3994*4882a593Smuzhiyun 	case OPC_OUB_SET_NVMD_DATA:
3995*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_NVMD_DATA\n");
3996*4882a593Smuzhiyun 		pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
3997*4882a593Smuzhiyun 		break;
3998*4882a593Smuzhiyun 	case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3999*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEVICE_HANDLE_REMOVAL\n");
4000*4882a593Smuzhiyun 		break;
4001*4882a593Smuzhiyun 	case OPC_OUB_SET_DEVICE_STATE:
4002*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEVICE_STATE\n");
4003*4882a593Smuzhiyun 		pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
4004*4882a593Smuzhiyun 		break;
4005*4882a593Smuzhiyun 	case OPC_OUB_GET_DEVICE_STATE:
4006*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEVICE_STATE\n");
4007*4882a593Smuzhiyun 		break;
4008*4882a593Smuzhiyun 	case OPC_OUB_SET_DEV_INFO:
4009*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEV_INFO\n");
4010*4882a593Smuzhiyun 		break;
4011*4882a593Smuzhiyun 	case OPC_OUB_SAS_RE_INITIALIZE:
4012*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_RE_INITIALIZE\n");
4013*4882a593Smuzhiyun 		break;
4014*4882a593Smuzhiyun 	default:
4015*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, DEVIO,
4016*4882a593Smuzhiyun 			   "Unknown outbound Queue IOMB OPC = %x\n",
4017*4882a593Smuzhiyun 			   opc);
4018*4882a593Smuzhiyun 		break;
4019*4882a593Smuzhiyun 	}
4020*4882a593Smuzhiyun }
4021*4882a593Smuzhiyun 
process_oq(struct pm8001_hba_info * pm8001_ha,u8 vec)4022*4882a593Smuzhiyun static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
4023*4882a593Smuzhiyun {
4024*4882a593Smuzhiyun 	struct outbound_queue_table *circularQ;
4025*4882a593Smuzhiyun 	void *pMsg1 = NULL;
4026*4882a593Smuzhiyun 	u8 bc;
4027*4882a593Smuzhiyun 	u32 ret = MPI_IO_STATUS_FAIL;
4028*4882a593Smuzhiyun 	unsigned long flags;
4029*4882a593Smuzhiyun 
4030*4882a593Smuzhiyun 	spin_lock_irqsave(&pm8001_ha->lock, flags);
4031*4882a593Smuzhiyun 	circularQ = &pm8001_ha->outbnd_q_tbl[vec];
4032*4882a593Smuzhiyun 	do {
4033*4882a593Smuzhiyun 		ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
4034*4882a593Smuzhiyun 		if (MPI_IO_STATUS_SUCCESS == ret) {
4035*4882a593Smuzhiyun 			/* process the outbound message */
4036*4882a593Smuzhiyun 			process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
4037*4882a593Smuzhiyun 			/* free the message from the outbound circular buffer */
4038*4882a593Smuzhiyun 			pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
4039*4882a593Smuzhiyun 							circularQ, bc);
4040*4882a593Smuzhiyun 		}
4041*4882a593Smuzhiyun 		if (MPI_IO_STATUS_BUSY == ret) {
4042*4882a593Smuzhiyun 			/* Update the producer index from SPC */
4043*4882a593Smuzhiyun 			circularQ->producer_index =
4044*4882a593Smuzhiyun 				cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
4045*4882a593Smuzhiyun 			if (le32_to_cpu(circularQ->producer_index) ==
4046*4882a593Smuzhiyun 				circularQ->consumer_idx)
4047*4882a593Smuzhiyun 				/* OQ is empty */
4048*4882a593Smuzhiyun 				break;
4049*4882a593Smuzhiyun 		}
4050*4882a593Smuzhiyun 	} while (1);
4051*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
4052*4882a593Smuzhiyun 	return ret;
4053*4882a593Smuzhiyun }
4054*4882a593Smuzhiyun 
4055*4882a593Smuzhiyun /* DMA_... to our direction translation. */
4056*4882a593Smuzhiyun static const u8 data_dir_flags[] = {
4057*4882a593Smuzhiyun 	[DMA_BIDIRECTIONAL]	= DATA_DIR_BYRECIPIENT,	/* UNSPECIFIED */
4058*4882a593Smuzhiyun 	[DMA_TO_DEVICE]		= DATA_DIR_OUT,		/* OUTBOUND */
4059*4882a593Smuzhiyun 	[DMA_FROM_DEVICE]	= DATA_DIR_IN,		/* INBOUND */
4060*4882a593Smuzhiyun 	[DMA_NONE]		= DATA_DIR_NONE,	/* NO TRANSFER */
4061*4882a593Smuzhiyun };
4062*4882a593Smuzhiyun void
pm8001_chip_make_sg(struct scatterlist * scatter,int nr,void * prd)4063*4882a593Smuzhiyun pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
4064*4882a593Smuzhiyun {
4065*4882a593Smuzhiyun 	int i;
4066*4882a593Smuzhiyun 	struct scatterlist *sg;
4067*4882a593Smuzhiyun 	struct pm8001_prd *buf_prd = prd;
4068*4882a593Smuzhiyun 
4069*4882a593Smuzhiyun 	for_each_sg(scatter, sg, nr, i) {
4070*4882a593Smuzhiyun 		buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
4071*4882a593Smuzhiyun 		buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
4072*4882a593Smuzhiyun 		buf_prd->im_len.e = 0;
4073*4882a593Smuzhiyun 		buf_prd++;
4074*4882a593Smuzhiyun 	}
4075*4882a593Smuzhiyun }
4076*4882a593Smuzhiyun 
build_smp_cmd(u32 deviceID,__le32 hTag,struct smp_req * psmp_cmd)4077*4882a593Smuzhiyun static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
4078*4882a593Smuzhiyun {
4079*4882a593Smuzhiyun 	psmp_cmd->tag = hTag;
4080*4882a593Smuzhiyun 	psmp_cmd->device_id = cpu_to_le32(deviceID);
4081*4882a593Smuzhiyun 	psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
4082*4882a593Smuzhiyun }
4083*4882a593Smuzhiyun 
4084*4882a593Smuzhiyun /**
4085*4882a593Smuzhiyun  * pm8001_chip_smp_req - send a SMP task to FW
4086*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4087*4882a593Smuzhiyun  * @ccb: the ccb information this request used.
4088*4882a593Smuzhiyun  */
pm8001_chip_smp_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4089*4882a593Smuzhiyun static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
4090*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4091*4882a593Smuzhiyun {
4092*4882a593Smuzhiyun 	int elem, rc;
4093*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4094*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4095*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4096*4882a593Smuzhiyun 	struct scatterlist *sg_req, *sg_resp;
4097*4882a593Smuzhiyun 	u32 req_len, resp_len;
4098*4882a593Smuzhiyun 	struct smp_req smp_cmd;
4099*4882a593Smuzhiyun 	u32 opc;
4100*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4101*4882a593Smuzhiyun 
4102*4882a593Smuzhiyun 	memset(&smp_cmd, 0, sizeof(smp_cmd));
4103*4882a593Smuzhiyun 	/*
4104*4882a593Smuzhiyun 	 * DMA-map SMP request, response buffers
4105*4882a593Smuzhiyun 	 */
4106*4882a593Smuzhiyun 	sg_req = &task->smp_task.smp_req;
4107*4882a593Smuzhiyun 	elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, DMA_TO_DEVICE);
4108*4882a593Smuzhiyun 	if (!elem)
4109*4882a593Smuzhiyun 		return -ENOMEM;
4110*4882a593Smuzhiyun 	req_len = sg_dma_len(sg_req);
4111*4882a593Smuzhiyun 
4112*4882a593Smuzhiyun 	sg_resp = &task->smp_task.smp_resp;
4113*4882a593Smuzhiyun 	elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, DMA_FROM_DEVICE);
4114*4882a593Smuzhiyun 	if (!elem) {
4115*4882a593Smuzhiyun 		rc = -ENOMEM;
4116*4882a593Smuzhiyun 		goto err_out;
4117*4882a593Smuzhiyun 	}
4118*4882a593Smuzhiyun 	resp_len = sg_dma_len(sg_resp);
4119*4882a593Smuzhiyun 	/* must be in dwords */
4120*4882a593Smuzhiyun 	if ((req_len & 0x3) || (resp_len & 0x3)) {
4121*4882a593Smuzhiyun 		rc = -EINVAL;
4122*4882a593Smuzhiyun 		goto err_out_2;
4123*4882a593Smuzhiyun 	}
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 	opc = OPC_INB_SMP_REQUEST;
4126*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4127*4882a593Smuzhiyun 	smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
4128*4882a593Smuzhiyun 	smp_cmd.long_smp_req.long_req_addr =
4129*4882a593Smuzhiyun 		cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
4130*4882a593Smuzhiyun 	smp_cmd.long_smp_req.long_req_size =
4131*4882a593Smuzhiyun 		cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
4132*4882a593Smuzhiyun 	smp_cmd.long_smp_req.long_resp_addr =
4133*4882a593Smuzhiyun 		cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
4134*4882a593Smuzhiyun 	smp_cmd.long_smp_req.long_resp_size =
4135*4882a593Smuzhiyun 		cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
4136*4882a593Smuzhiyun 	build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
4137*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
4138*4882a593Smuzhiyun 			&smp_cmd, sizeof(smp_cmd), 0);
4139*4882a593Smuzhiyun 	if (rc)
4140*4882a593Smuzhiyun 		goto err_out_2;
4141*4882a593Smuzhiyun 
4142*4882a593Smuzhiyun 	return 0;
4143*4882a593Smuzhiyun 
4144*4882a593Smuzhiyun err_out_2:
4145*4882a593Smuzhiyun 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
4146*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
4147*4882a593Smuzhiyun err_out:
4148*4882a593Smuzhiyun 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
4149*4882a593Smuzhiyun 			DMA_TO_DEVICE);
4150*4882a593Smuzhiyun 	return rc;
4151*4882a593Smuzhiyun }
4152*4882a593Smuzhiyun 
4153*4882a593Smuzhiyun /**
4154*4882a593Smuzhiyun  * pm8001_chip_ssp_io_req - send a SSP task to FW
4155*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4156*4882a593Smuzhiyun  * @ccb: the ccb information this request used.
4157*4882a593Smuzhiyun  */
pm8001_chip_ssp_io_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4158*4882a593Smuzhiyun static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
4159*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4160*4882a593Smuzhiyun {
4161*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4162*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4163*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4164*4882a593Smuzhiyun 	struct ssp_ini_io_start_req ssp_cmd;
4165*4882a593Smuzhiyun 	u32 tag = ccb->ccb_tag;
4166*4882a593Smuzhiyun 	int ret;
4167*4882a593Smuzhiyun 	u64 phys_addr;
4168*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4169*4882a593Smuzhiyun 	u32 opc = OPC_INB_SSPINIIOSTART;
4170*4882a593Smuzhiyun 	memset(&ssp_cmd, 0, sizeof(ssp_cmd));
4171*4882a593Smuzhiyun 	memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
4172*4882a593Smuzhiyun 	ssp_cmd.dir_m_tlr =
4173*4882a593Smuzhiyun 		cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
4174*4882a593Smuzhiyun 	SAS 1.1 compatible TLR*/
4175*4882a593Smuzhiyun 	ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4176*4882a593Smuzhiyun 	ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4177*4882a593Smuzhiyun 	ssp_cmd.tag = cpu_to_le32(tag);
4178*4882a593Smuzhiyun 	if (task->ssp_task.enable_first_burst)
4179*4882a593Smuzhiyun 		ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
4180*4882a593Smuzhiyun 	ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
4181*4882a593Smuzhiyun 	ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
4182*4882a593Smuzhiyun 	memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
4183*4882a593Smuzhiyun 	       task->ssp_task.cmd->cmd_len);
4184*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	/* fill in PRD (scatter/gather) table, if any */
4187*4882a593Smuzhiyun 	if (task->num_scatter > 1) {
4188*4882a593Smuzhiyun 		pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
4189*4882a593Smuzhiyun 		phys_addr = ccb->ccb_dma_handle;
4190*4882a593Smuzhiyun 		ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
4191*4882a593Smuzhiyun 		ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
4192*4882a593Smuzhiyun 		ssp_cmd.esgl = cpu_to_le32(1<<31);
4193*4882a593Smuzhiyun 	} else if (task->num_scatter == 1) {
4194*4882a593Smuzhiyun 		u64 dma_addr = sg_dma_address(task->scatter);
4195*4882a593Smuzhiyun 		ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
4196*4882a593Smuzhiyun 		ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
4197*4882a593Smuzhiyun 		ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4198*4882a593Smuzhiyun 		ssp_cmd.esgl = 0;
4199*4882a593Smuzhiyun 	} else if (task->num_scatter == 0) {
4200*4882a593Smuzhiyun 		ssp_cmd.addr_low = 0;
4201*4882a593Smuzhiyun 		ssp_cmd.addr_high = 0;
4202*4882a593Smuzhiyun 		ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4203*4882a593Smuzhiyun 		ssp_cmd.esgl = 0;
4204*4882a593Smuzhiyun 	}
4205*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd,
4206*4882a593Smuzhiyun 			sizeof(ssp_cmd), 0);
4207*4882a593Smuzhiyun 	return ret;
4208*4882a593Smuzhiyun }
4209*4882a593Smuzhiyun 
pm8001_chip_sata_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4210*4882a593Smuzhiyun static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
4211*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb)
4212*4882a593Smuzhiyun {
4213*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4214*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4215*4882a593Smuzhiyun 	struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
4216*4882a593Smuzhiyun 	u32 tag = ccb->ccb_tag;
4217*4882a593Smuzhiyun 	int ret;
4218*4882a593Smuzhiyun 	struct sata_start_req sata_cmd;
4219*4882a593Smuzhiyun 	u32 hdr_tag, ncg_tag = 0;
4220*4882a593Smuzhiyun 	u64 phys_addr;
4221*4882a593Smuzhiyun 	u32 ATAP = 0x0;
4222*4882a593Smuzhiyun 	u32 dir;
4223*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4224*4882a593Smuzhiyun 	unsigned long flags;
4225*4882a593Smuzhiyun 	u32  opc = OPC_INB_SATA_HOST_OPSTART;
4226*4882a593Smuzhiyun 	memset(&sata_cmd, 0, sizeof(sata_cmd));
4227*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4228*4882a593Smuzhiyun 
4229*4882a593Smuzhiyun 	if (task->data_dir == DMA_NONE && !task->ata_task.use_ncq) {
4230*4882a593Smuzhiyun 		ATAP = 0x04;  /* no data*/
4231*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, IO, "no data\n");
4232*4882a593Smuzhiyun 	} else if (likely(!task->ata_task.device_control_reg_update)) {
4233*4882a593Smuzhiyun 		if (task->ata_task.use_ncq &&
4234*4882a593Smuzhiyun 		    dev->sata_dev.class != ATA_DEV_ATAPI) {
4235*4882a593Smuzhiyun 			ATAP = 0x07; /* FPDMA */
4236*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "FPDMA\n");
4237*4882a593Smuzhiyun 		} else if (task->ata_task.dma_xfer) {
4238*4882a593Smuzhiyun 			ATAP = 0x06; /* DMA */
4239*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "DMA\n");
4240*4882a593Smuzhiyun 		} else {
4241*4882a593Smuzhiyun 			ATAP = 0x05; /* PIO*/
4242*4882a593Smuzhiyun 			pm8001_dbg(pm8001_ha, IO, "PIO\n");
4243*4882a593Smuzhiyun 		}
4244*4882a593Smuzhiyun 	}
4245*4882a593Smuzhiyun 	if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
4246*4882a593Smuzhiyun 		task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
4247*4882a593Smuzhiyun 		ncg_tag = hdr_tag;
4248*4882a593Smuzhiyun 	}
4249*4882a593Smuzhiyun 	dir = data_dir_flags[task->data_dir] << 8;
4250*4882a593Smuzhiyun 	sata_cmd.tag = cpu_to_le32(tag);
4251*4882a593Smuzhiyun 	sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
4252*4882a593Smuzhiyun 	sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4253*4882a593Smuzhiyun 	sata_cmd.ncqtag_atap_dir_m =
4254*4882a593Smuzhiyun 		cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
4255*4882a593Smuzhiyun 	sata_cmd.sata_fis = task->ata_task.fis;
4256*4882a593Smuzhiyun 	if (likely(!task->ata_task.device_control_reg_update))
4257*4882a593Smuzhiyun 		sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
4258*4882a593Smuzhiyun 	sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
4259*4882a593Smuzhiyun 	/* fill in PRD (scatter/gather) table, if any */
4260*4882a593Smuzhiyun 	if (task->num_scatter > 1) {
4261*4882a593Smuzhiyun 		pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
4262*4882a593Smuzhiyun 		phys_addr = ccb->ccb_dma_handle;
4263*4882a593Smuzhiyun 		sata_cmd.addr_low = lower_32_bits(phys_addr);
4264*4882a593Smuzhiyun 		sata_cmd.addr_high = upper_32_bits(phys_addr);
4265*4882a593Smuzhiyun 		sata_cmd.esgl = cpu_to_le32(1 << 31);
4266*4882a593Smuzhiyun 	} else if (task->num_scatter == 1) {
4267*4882a593Smuzhiyun 		u64 dma_addr = sg_dma_address(task->scatter);
4268*4882a593Smuzhiyun 		sata_cmd.addr_low = lower_32_bits(dma_addr);
4269*4882a593Smuzhiyun 		sata_cmd.addr_high = upper_32_bits(dma_addr);
4270*4882a593Smuzhiyun 		sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4271*4882a593Smuzhiyun 		sata_cmd.esgl = 0;
4272*4882a593Smuzhiyun 	} else if (task->num_scatter == 0) {
4273*4882a593Smuzhiyun 		sata_cmd.addr_low = 0;
4274*4882a593Smuzhiyun 		sata_cmd.addr_high = 0;
4275*4882a593Smuzhiyun 		sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4276*4882a593Smuzhiyun 		sata_cmd.esgl = 0;
4277*4882a593Smuzhiyun 	}
4278*4882a593Smuzhiyun 
4279*4882a593Smuzhiyun 	/* Check for read log for failed drive and return */
4280*4882a593Smuzhiyun 	if (sata_cmd.sata_fis.command == 0x2f) {
4281*4882a593Smuzhiyun 		if (((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
4282*4882a593Smuzhiyun 			(pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
4283*4882a593Smuzhiyun 			(pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
4284*4882a593Smuzhiyun 			struct task_status_struct *ts;
4285*4882a593Smuzhiyun 
4286*4882a593Smuzhiyun 			pm8001_ha_dev->id &= 0xDFFFFFFF;
4287*4882a593Smuzhiyun 			ts = &task->task_status;
4288*4882a593Smuzhiyun 
4289*4882a593Smuzhiyun 			spin_lock_irqsave(&task->task_state_lock, flags);
4290*4882a593Smuzhiyun 			ts->resp = SAS_TASK_COMPLETE;
4291*4882a593Smuzhiyun 			ts->stat = SAM_STAT_GOOD;
4292*4882a593Smuzhiyun 			task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
4293*4882a593Smuzhiyun 			task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
4294*4882a593Smuzhiyun 			task->task_state_flags |= SAS_TASK_STATE_DONE;
4295*4882a593Smuzhiyun 			if (unlikely((task->task_state_flags &
4296*4882a593Smuzhiyun 					SAS_TASK_STATE_ABORTED))) {
4297*4882a593Smuzhiyun 				spin_unlock_irqrestore(&task->task_state_lock,
4298*4882a593Smuzhiyun 							flags);
4299*4882a593Smuzhiyun 				pm8001_dbg(pm8001_ha, FAIL,
4300*4882a593Smuzhiyun 					   "task 0x%p resp 0x%x  stat 0x%x but aborted by upper layer\n",
4301*4882a593Smuzhiyun 					   task, ts->resp,
4302*4882a593Smuzhiyun 					   ts->stat);
4303*4882a593Smuzhiyun 				pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
4304*4882a593Smuzhiyun 			} else {
4305*4882a593Smuzhiyun 				spin_unlock_irqrestore(&task->task_state_lock,
4306*4882a593Smuzhiyun 							flags);
4307*4882a593Smuzhiyun 				pm8001_ccb_task_free_done(pm8001_ha, task,
4308*4882a593Smuzhiyun 								ccb, tag);
4309*4882a593Smuzhiyun 				return 0;
4310*4882a593Smuzhiyun 			}
4311*4882a593Smuzhiyun 		}
4312*4882a593Smuzhiyun 	}
4313*4882a593Smuzhiyun 
4314*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd,
4315*4882a593Smuzhiyun 			sizeof(sata_cmd), 0);
4316*4882a593Smuzhiyun 	return ret;
4317*4882a593Smuzhiyun }
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun /**
4320*4882a593Smuzhiyun  * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
4321*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4322*4882a593Smuzhiyun  * @phy_id: the phy id which we wanted to start up.
4323*4882a593Smuzhiyun  */
4324*4882a593Smuzhiyun static int
pm8001_chip_phy_start_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)4325*4882a593Smuzhiyun pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
4326*4882a593Smuzhiyun {
4327*4882a593Smuzhiyun 	struct phy_start_req payload;
4328*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4329*4882a593Smuzhiyun 	int ret;
4330*4882a593Smuzhiyun 	u32 tag = 0x01;
4331*4882a593Smuzhiyun 	u32 opcode = OPC_INB_PHYSTART;
4332*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4333*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4334*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4335*4882a593Smuzhiyun 	/*
4336*4882a593Smuzhiyun 	 ** [0:7]   PHY Identifier
4337*4882a593Smuzhiyun 	 ** [8:11]  link rate 1.5G, 3G, 6G
4338*4882a593Smuzhiyun 	 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
4339*4882a593Smuzhiyun 	 ** [14]    0b disable spin up hold; 1b enable spin up hold
4340*4882a593Smuzhiyun 	 */
4341*4882a593Smuzhiyun 	payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
4342*4882a593Smuzhiyun 		LINKMODE_AUTO |	LINKRATE_15 |
4343*4882a593Smuzhiyun 		LINKRATE_30 | LINKRATE_60 | phy_id);
4344*4882a593Smuzhiyun 	payload.sas_identify.dev_type = SAS_END_DEVICE;
4345*4882a593Smuzhiyun 	payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
4346*4882a593Smuzhiyun 	memcpy(payload.sas_identify.sas_addr,
4347*4882a593Smuzhiyun 		pm8001_ha->sas_addr, SAS_ADDR_SIZE);
4348*4882a593Smuzhiyun 	payload.sas_identify.phy_id = phy_id;
4349*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload,
4350*4882a593Smuzhiyun 			sizeof(payload), 0);
4351*4882a593Smuzhiyun 	return ret;
4352*4882a593Smuzhiyun }
4353*4882a593Smuzhiyun 
4354*4882a593Smuzhiyun /**
4355*4882a593Smuzhiyun  * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
4356*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4357*4882a593Smuzhiyun  * @phy_id: the phy id which we wanted to start up.
4358*4882a593Smuzhiyun  */
pm8001_chip_phy_stop_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)4359*4882a593Smuzhiyun static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
4360*4882a593Smuzhiyun 				    u8 phy_id)
4361*4882a593Smuzhiyun {
4362*4882a593Smuzhiyun 	struct phy_stop_req payload;
4363*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4364*4882a593Smuzhiyun 	int ret;
4365*4882a593Smuzhiyun 	u32 tag = 0x01;
4366*4882a593Smuzhiyun 	u32 opcode = OPC_INB_PHYSTOP;
4367*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4368*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4369*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4370*4882a593Smuzhiyun 	payload.phy_id = cpu_to_le32(phy_id);
4371*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload,
4372*4882a593Smuzhiyun 			sizeof(payload), 0);
4373*4882a593Smuzhiyun 	return ret;
4374*4882a593Smuzhiyun }
4375*4882a593Smuzhiyun 
4376*4882a593Smuzhiyun /*
4377*4882a593Smuzhiyun  * see comments on pm8001_mpi_reg_resp.
4378*4882a593Smuzhiyun  */
pm8001_chip_reg_dev_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u32 flag)4379*4882a593Smuzhiyun static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4380*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev, u32 flag)
4381*4882a593Smuzhiyun {
4382*4882a593Smuzhiyun 	struct reg_dev_req payload;
4383*4882a593Smuzhiyun 	u32	opc;
4384*4882a593Smuzhiyun 	u32 stp_sspsmp_sata = 0x4;
4385*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4386*4882a593Smuzhiyun 	u32 linkrate, phy_id;
4387*4882a593Smuzhiyun 	int rc, tag = 0xdeadbeef;
4388*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4389*4882a593Smuzhiyun 	u8 retryFlag = 0x1;
4390*4882a593Smuzhiyun 	u16 firstBurstSize = 0;
4391*4882a593Smuzhiyun 	u16 ITNT = 2000;
4392*4882a593Smuzhiyun 	struct domain_device *dev = pm8001_dev->sas_device;
4393*4882a593Smuzhiyun 	struct domain_device *parent_dev = dev->parent;
4394*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4397*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4398*4882a593Smuzhiyun 	if (rc)
4399*4882a593Smuzhiyun 		return rc;
4400*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4401*4882a593Smuzhiyun 	ccb->device = pm8001_dev;
4402*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4403*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4404*4882a593Smuzhiyun 	if (flag == 1)
4405*4882a593Smuzhiyun 		stp_sspsmp_sata = 0x02; /*direct attached sata */
4406*4882a593Smuzhiyun 	else {
4407*4882a593Smuzhiyun 		if (pm8001_dev->dev_type == SAS_SATA_DEV)
4408*4882a593Smuzhiyun 			stp_sspsmp_sata = 0x00; /* stp*/
4409*4882a593Smuzhiyun 		else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
4410*4882a593Smuzhiyun 			pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
4411*4882a593Smuzhiyun 			pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
4412*4882a593Smuzhiyun 			stp_sspsmp_sata = 0x01; /*ssp or smp*/
4413*4882a593Smuzhiyun 	}
4414*4882a593Smuzhiyun 	if (parent_dev && dev_is_expander(parent_dev->dev_type))
4415*4882a593Smuzhiyun 		phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4416*4882a593Smuzhiyun 	else
4417*4882a593Smuzhiyun 		phy_id = pm8001_dev->attached_phy;
4418*4882a593Smuzhiyun 	opc = OPC_INB_REG_DEV;
4419*4882a593Smuzhiyun 	linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4420*4882a593Smuzhiyun 			pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4421*4882a593Smuzhiyun 	payload.phyid_portid =
4422*4882a593Smuzhiyun 		cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
4423*4882a593Smuzhiyun 		((phy_id & 0x0F) << 4));
4424*4882a593Smuzhiyun 	payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4425*4882a593Smuzhiyun 		((linkrate & 0x0F) * 0x1000000) |
4426*4882a593Smuzhiyun 		((stp_sspsmp_sata & 0x03) * 0x10000000));
4427*4882a593Smuzhiyun 	payload.firstburstsize_ITNexustimeout =
4428*4882a593Smuzhiyun 		cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
4429*4882a593Smuzhiyun 	memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
4430*4882a593Smuzhiyun 		SAS_ADDR_SIZE);
4431*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4432*4882a593Smuzhiyun 			sizeof(payload), 0);
4433*4882a593Smuzhiyun 	if (rc)
4434*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4435*4882a593Smuzhiyun 
4436*4882a593Smuzhiyun 	return rc;
4437*4882a593Smuzhiyun }
4438*4882a593Smuzhiyun 
4439*4882a593Smuzhiyun /*
4440*4882a593Smuzhiyun  * see comments on pm8001_mpi_reg_resp.
4441*4882a593Smuzhiyun  */
pm8001_chip_dereg_dev_req(struct pm8001_hba_info * pm8001_ha,u32 device_id)4442*4882a593Smuzhiyun int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4443*4882a593Smuzhiyun 	u32 device_id)
4444*4882a593Smuzhiyun {
4445*4882a593Smuzhiyun 	struct dereg_dev_req payload;
4446*4882a593Smuzhiyun 	u32 opc = OPC_INB_DEREG_DEV_HANDLE;
4447*4882a593Smuzhiyun 	int ret;
4448*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4449*4882a593Smuzhiyun 
4450*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4451*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4452*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(1);
4453*4882a593Smuzhiyun 	payload.device_id = cpu_to_le32(device_id);
4454*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, MSG, "unregister device device_id = %d\n",
4455*4882a593Smuzhiyun 		   device_id);
4456*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4457*4882a593Smuzhiyun 			sizeof(payload), 0);
4458*4882a593Smuzhiyun 	return ret;
4459*4882a593Smuzhiyun }
4460*4882a593Smuzhiyun 
4461*4882a593Smuzhiyun /**
4462*4882a593Smuzhiyun  * pm8001_chip_phy_ctl_req - support the local phy operation
4463*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4464*4882a593Smuzhiyun  * @phyId: the phy id which we wanted to operate
4465*4882a593Smuzhiyun  * @phy_op: the phy operation to request
4466*4882a593Smuzhiyun  */
pm8001_chip_phy_ctl_req(struct pm8001_hba_info * pm8001_ha,u32 phyId,u32 phy_op)4467*4882a593Smuzhiyun static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4468*4882a593Smuzhiyun 	u32 phyId, u32 phy_op)
4469*4882a593Smuzhiyun {
4470*4882a593Smuzhiyun 	struct local_phy_ctl_req payload;
4471*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4472*4882a593Smuzhiyun 	int ret;
4473*4882a593Smuzhiyun 	u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
4474*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4475*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4476*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(1);
4477*4882a593Smuzhiyun 	payload.phyop_phyid =
4478*4882a593Smuzhiyun 		cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
4479*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4480*4882a593Smuzhiyun 			sizeof(payload), 0);
4481*4882a593Smuzhiyun 	return ret;
4482*4882a593Smuzhiyun }
4483*4882a593Smuzhiyun 
pm8001_chip_is_our_interrupt(struct pm8001_hba_info * pm8001_ha)4484*4882a593Smuzhiyun static u32 pm8001_chip_is_our_interrupt(struct pm8001_hba_info *pm8001_ha)
4485*4882a593Smuzhiyun {
4486*4882a593Smuzhiyun #ifdef PM8001_USE_MSIX
4487*4882a593Smuzhiyun 	return 1;
4488*4882a593Smuzhiyun #else
4489*4882a593Smuzhiyun 	u32 value;
4490*4882a593Smuzhiyun 
4491*4882a593Smuzhiyun 	value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4492*4882a593Smuzhiyun 	if (value)
4493*4882a593Smuzhiyun 		return 1;
4494*4882a593Smuzhiyun 	return 0;
4495*4882a593Smuzhiyun #endif
4496*4882a593Smuzhiyun }
4497*4882a593Smuzhiyun 
4498*4882a593Smuzhiyun /**
4499*4882a593Smuzhiyun  * pm8001_chip_isr - PM8001 isr handler.
4500*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4501*4882a593Smuzhiyun  * @vec: IRQ number
4502*4882a593Smuzhiyun  */
4503*4882a593Smuzhiyun static irqreturn_t
pm8001_chip_isr(struct pm8001_hba_info * pm8001_ha,u8 vec)4504*4882a593Smuzhiyun pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
4505*4882a593Smuzhiyun {
4506*4882a593Smuzhiyun 	pm8001_chip_interrupt_disable(pm8001_ha, vec);
4507*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
4508*4882a593Smuzhiyun 		   "irq vec %d, ODMR:0x%x\n",
4509*4882a593Smuzhiyun 		   vec, pm8001_cr32(pm8001_ha, 0, 0x30));
4510*4882a593Smuzhiyun 	process_oq(pm8001_ha, vec);
4511*4882a593Smuzhiyun 	pm8001_chip_interrupt_enable(pm8001_ha, vec);
4512*4882a593Smuzhiyun 	return IRQ_HANDLED;
4513*4882a593Smuzhiyun }
4514*4882a593Smuzhiyun 
send_task_abort(struct pm8001_hba_info * pm8001_ha,u32 opc,u32 dev_id,u8 flag,u32 task_tag,u32 cmd_tag)4515*4882a593Smuzhiyun static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
4516*4882a593Smuzhiyun 	u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
4517*4882a593Smuzhiyun {
4518*4882a593Smuzhiyun 	struct task_abort_req task_abort;
4519*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4520*4882a593Smuzhiyun 	int ret;
4521*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4522*4882a593Smuzhiyun 	memset(&task_abort, 0, sizeof(task_abort));
4523*4882a593Smuzhiyun 	if (ABORT_SINGLE == (flag & ABORT_MASK)) {
4524*4882a593Smuzhiyun 		task_abort.abort_all = 0;
4525*4882a593Smuzhiyun 		task_abort.device_id = cpu_to_le32(dev_id);
4526*4882a593Smuzhiyun 		task_abort.tag_to_abort = cpu_to_le32(task_tag);
4527*4882a593Smuzhiyun 		task_abort.tag = cpu_to_le32(cmd_tag);
4528*4882a593Smuzhiyun 	} else if (ABORT_ALL == (flag & ABORT_MASK)) {
4529*4882a593Smuzhiyun 		task_abort.abort_all = cpu_to_le32(1);
4530*4882a593Smuzhiyun 		task_abort.device_id = cpu_to_le32(dev_id);
4531*4882a593Smuzhiyun 		task_abort.tag = cpu_to_le32(cmd_tag);
4532*4882a593Smuzhiyun 	}
4533*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort,
4534*4882a593Smuzhiyun 			sizeof(task_abort), 0);
4535*4882a593Smuzhiyun 	return ret;
4536*4882a593Smuzhiyun }
4537*4882a593Smuzhiyun 
4538*4882a593Smuzhiyun /*
4539*4882a593Smuzhiyun  * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4540*4882a593Smuzhiyun  */
pm8001_chip_abort_task(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u8 flag,u32 task_tag,u32 cmd_tag)4541*4882a593Smuzhiyun int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
4542*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
4543*4882a593Smuzhiyun {
4544*4882a593Smuzhiyun 	u32 opc, device_id;
4545*4882a593Smuzhiyun 	int rc = TMF_RESP_FUNC_FAILED;
4546*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, EH, "cmd_tag = %x, abort task tag = 0x%x\n",
4547*4882a593Smuzhiyun 		   cmd_tag, task_tag);
4548*4882a593Smuzhiyun 	if (pm8001_dev->dev_type == SAS_END_DEVICE)
4549*4882a593Smuzhiyun 		opc = OPC_INB_SSP_ABORT;
4550*4882a593Smuzhiyun 	else if (pm8001_dev->dev_type == SAS_SATA_DEV)
4551*4882a593Smuzhiyun 		opc = OPC_INB_SATA_ABORT;
4552*4882a593Smuzhiyun 	else
4553*4882a593Smuzhiyun 		opc = OPC_INB_SMP_ABORT;/* SMP */
4554*4882a593Smuzhiyun 	device_id = pm8001_dev->device_id;
4555*4882a593Smuzhiyun 	rc = send_task_abort(pm8001_ha, opc, device_id, flag,
4556*4882a593Smuzhiyun 		task_tag, cmd_tag);
4557*4882a593Smuzhiyun 	if (rc != TMF_RESP_FUNC_COMPLETE)
4558*4882a593Smuzhiyun 		pm8001_dbg(pm8001_ha, EH, "rc= %d\n", rc);
4559*4882a593Smuzhiyun 	return rc;
4560*4882a593Smuzhiyun }
4561*4882a593Smuzhiyun 
4562*4882a593Smuzhiyun /**
4563*4882a593Smuzhiyun  * pm8001_chip_ssp_tm_req - built the task management command.
4564*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4565*4882a593Smuzhiyun  * @ccb: the ccb information.
4566*4882a593Smuzhiyun  * @tmf: task management function.
4567*4882a593Smuzhiyun  */
pm8001_chip_ssp_tm_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb,struct pm8001_tmf_task * tmf)4568*4882a593Smuzhiyun int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4569*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
4570*4882a593Smuzhiyun {
4571*4882a593Smuzhiyun 	struct sas_task *task = ccb->task;
4572*4882a593Smuzhiyun 	struct domain_device *dev = task->dev;
4573*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4574*4882a593Smuzhiyun 	u32 opc = OPC_INB_SSPINITMSTART;
4575*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4576*4882a593Smuzhiyun 	struct ssp_ini_tm_start_req sspTMCmd;
4577*4882a593Smuzhiyun 	int ret;
4578*4882a593Smuzhiyun 
4579*4882a593Smuzhiyun 	memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4580*4882a593Smuzhiyun 	sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4581*4882a593Smuzhiyun 	sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
4582*4882a593Smuzhiyun 	sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
4583*4882a593Smuzhiyun 	memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4584*4882a593Smuzhiyun 	sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4585*4882a593Smuzhiyun 	if (pm8001_ha->chip_id != chip_8001)
4586*4882a593Smuzhiyun 		sspTMCmd.ds_ads_m = cpu_to_le32(0x08);
4587*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4588*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd,
4589*4882a593Smuzhiyun 			sizeof(sspTMCmd), 0);
4590*4882a593Smuzhiyun 	return ret;
4591*4882a593Smuzhiyun }
4592*4882a593Smuzhiyun 
pm8001_chip_get_nvmd_req(struct pm8001_hba_info * pm8001_ha,void * payload)4593*4882a593Smuzhiyun int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4594*4882a593Smuzhiyun 	void *payload)
4595*4882a593Smuzhiyun {
4596*4882a593Smuzhiyun 	u32 opc = OPC_INB_GET_NVMD_DATA;
4597*4882a593Smuzhiyun 	u32 nvmd_type;
4598*4882a593Smuzhiyun 	int rc;
4599*4882a593Smuzhiyun 	u32 tag;
4600*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4601*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4602*4882a593Smuzhiyun 	struct get_nvm_data_req nvmd_req;
4603*4882a593Smuzhiyun 	struct fw_control_ex *fw_control_context;
4604*4882a593Smuzhiyun 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4605*4882a593Smuzhiyun 
4606*4882a593Smuzhiyun 	nvmd_type = ioctl_payload->minor_function;
4607*4882a593Smuzhiyun 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4608*4882a593Smuzhiyun 	if (!fw_control_context)
4609*4882a593Smuzhiyun 		return -ENOMEM;
4610*4882a593Smuzhiyun 	fw_control_context->usrAddr = (u8 *)ioctl_payload->func_specific;
4611*4882a593Smuzhiyun 	fw_control_context->len = ioctl_payload->rd_length;
4612*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4613*4882a593Smuzhiyun 	memset(&nvmd_req, 0, sizeof(nvmd_req));
4614*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4615*4882a593Smuzhiyun 	if (rc) {
4616*4882a593Smuzhiyun 		kfree(fw_control_context);
4617*4882a593Smuzhiyun 		return rc;
4618*4882a593Smuzhiyun 	}
4619*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4620*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4621*4882a593Smuzhiyun 	ccb->fw_control_context = fw_control_context;
4622*4882a593Smuzhiyun 	nvmd_req.tag = cpu_to_le32(tag);
4623*4882a593Smuzhiyun 
4624*4882a593Smuzhiyun 	switch (nvmd_type) {
4625*4882a593Smuzhiyun 	case TWI_DEVICE: {
4626*4882a593Smuzhiyun 		u32 twi_addr, twi_page_size;
4627*4882a593Smuzhiyun 		twi_addr = 0xa8;
4628*4882a593Smuzhiyun 		twi_page_size = 2;
4629*4882a593Smuzhiyun 
4630*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4631*4882a593Smuzhiyun 			twi_page_size << 8 | TWI_DEVICE);
4632*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4633*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4634*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4635*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4636*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4637*4882a593Smuzhiyun 		break;
4638*4882a593Smuzhiyun 	}
4639*4882a593Smuzhiyun 	case C_SEEPROM: {
4640*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4641*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4642*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4643*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4644*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4645*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4646*4882a593Smuzhiyun 		break;
4647*4882a593Smuzhiyun 	}
4648*4882a593Smuzhiyun 	case VPD_FLASH: {
4649*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4650*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4651*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4652*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4653*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4654*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4655*4882a593Smuzhiyun 		break;
4656*4882a593Smuzhiyun 	}
4657*4882a593Smuzhiyun 	case EXPAN_ROM: {
4658*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4659*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4660*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4661*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4662*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4663*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4664*4882a593Smuzhiyun 		break;
4665*4882a593Smuzhiyun 	}
4666*4882a593Smuzhiyun 	case IOP_RDUMP: {
4667*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | IOP_RDUMP);
4668*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4669*4882a593Smuzhiyun 		nvmd_req.vpd_offset = cpu_to_le32(ioctl_payload->offset);
4670*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4671*4882a593Smuzhiyun 		cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4672*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4673*4882a593Smuzhiyun 		cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4674*4882a593Smuzhiyun 		break;
4675*4882a593Smuzhiyun 	}
4676*4882a593Smuzhiyun 	default:
4677*4882a593Smuzhiyun 		break;
4678*4882a593Smuzhiyun 	}
4679*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req,
4680*4882a593Smuzhiyun 			sizeof(nvmd_req), 0);
4681*4882a593Smuzhiyun 	if (rc) {
4682*4882a593Smuzhiyun 		kfree(fw_control_context);
4683*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4684*4882a593Smuzhiyun 	}
4685*4882a593Smuzhiyun 	return rc;
4686*4882a593Smuzhiyun }
4687*4882a593Smuzhiyun 
pm8001_chip_set_nvmd_req(struct pm8001_hba_info * pm8001_ha,void * payload)4688*4882a593Smuzhiyun int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4689*4882a593Smuzhiyun 	void *payload)
4690*4882a593Smuzhiyun {
4691*4882a593Smuzhiyun 	u32 opc = OPC_INB_SET_NVMD_DATA;
4692*4882a593Smuzhiyun 	u32 nvmd_type;
4693*4882a593Smuzhiyun 	int rc;
4694*4882a593Smuzhiyun 	u32 tag;
4695*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4696*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4697*4882a593Smuzhiyun 	struct set_nvm_data_req nvmd_req;
4698*4882a593Smuzhiyun 	struct fw_control_ex *fw_control_context;
4699*4882a593Smuzhiyun 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4700*4882a593Smuzhiyun 
4701*4882a593Smuzhiyun 	nvmd_type = ioctl_payload->minor_function;
4702*4882a593Smuzhiyun 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4703*4882a593Smuzhiyun 	if (!fw_control_context)
4704*4882a593Smuzhiyun 		return -ENOMEM;
4705*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4706*4882a593Smuzhiyun 	memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
4707*4882a593Smuzhiyun 		&ioctl_payload->func_specific,
4708*4882a593Smuzhiyun 		ioctl_payload->wr_length);
4709*4882a593Smuzhiyun 	memset(&nvmd_req, 0, sizeof(nvmd_req));
4710*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4711*4882a593Smuzhiyun 	if (rc) {
4712*4882a593Smuzhiyun 		kfree(fw_control_context);
4713*4882a593Smuzhiyun 		return -EBUSY;
4714*4882a593Smuzhiyun 	}
4715*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4716*4882a593Smuzhiyun 	ccb->fw_control_context = fw_control_context;
4717*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4718*4882a593Smuzhiyun 	nvmd_req.tag = cpu_to_le32(tag);
4719*4882a593Smuzhiyun 	switch (nvmd_type) {
4720*4882a593Smuzhiyun 	case TWI_DEVICE: {
4721*4882a593Smuzhiyun 		u32 twi_addr, twi_page_size;
4722*4882a593Smuzhiyun 		twi_addr = 0xa8;
4723*4882a593Smuzhiyun 		twi_page_size = 2;
4724*4882a593Smuzhiyun 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4725*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4726*4882a593Smuzhiyun 			twi_page_size << 8 | TWI_DEVICE);
4727*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4728*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4729*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4730*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4731*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4732*4882a593Smuzhiyun 		break;
4733*4882a593Smuzhiyun 	}
4734*4882a593Smuzhiyun 	case C_SEEPROM:
4735*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4736*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4737*4882a593Smuzhiyun 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4738*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4739*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4740*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4741*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4742*4882a593Smuzhiyun 		break;
4743*4882a593Smuzhiyun 	case VPD_FLASH:
4744*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4745*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4746*4882a593Smuzhiyun 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4747*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4748*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4749*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4750*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4751*4882a593Smuzhiyun 		break;
4752*4882a593Smuzhiyun 	case EXPAN_ROM:
4753*4882a593Smuzhiyun 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4754*4882a593Smuzhiyun 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4755*4882a593Smuzhiyun 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4756*4882a593Smuzhiyun 		nvmd_req.resp_addr_hi =
4757*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4758*4882a593Smuzhiyun 		nvmd_req.resp_addr_lo =
4759*4882a593Smuzhiyun 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4760*4882a593Smuzhiyun 		break;
4761*4882a593Smuzhiyun 	default:
4762*4882a593Smuzhiyun 		break;
4763*4882a593Smuzhiyun 	}
4764*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req,
4765*4882a593Smuzhiyun 			sizeof(nvmd_req), 0);
4766*4882a593Smuzhiyun 	if (rc) {
4767*4882a593Smuzhiyun 		kfree(fw_control_context);
4768*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4769*4882a593Smuzhiyun 	}
4770*4882a593Smuzhiyun 	return rc;
4771*4882a593Smuzhiyun }
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun /**
4774*4882a593Smuzhiyun  * pm8001_chip_fw_flash_update_build - support the firmware update operation
4775*4882a593Smuzhiyun  * @pm8001_ha: our hba card information.
4776*4882a593Smuzhiyun  * @fw_flash_updata_info: firmware flash update param
4777*4882a593Smuzhiyun  * @tag: Tag to apply to the payload
4778*4882a593Smuzhiyun  */
4779*4882a593Smuzhiyun int
pm8001_chip_fw_flash_update_build(struct pm8001_hba_info * pm8001_ha,void * fw_flash_updata_info,u32 tag)4780*4882a593Smuzhiyun pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4781*4882a593Smuzhiyun 	void *fw_flash_updata_info, u32 tag)
4782*4882a593Smuzhiyun {
4783*4882a593Smuzhiyun 	struct fw_flash_Update_req payload;
4784*4882a593Smuzhiyun 	struct fw_flash_updata_info *info;
4785*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4786*4882a593Smuzhiyun 	int ret;
4787*4882a593Smuzhiyun 	u32 opc = OPC_INB_FW_FLASH_UPDATE;
4788*4882a593Smuzhiyun 
4789*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(struct fw_flash_Update_req));
4790*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4791*4882a593Smuzhiyun 	info = fw_flash_updata_info;
4792*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4793*4882a593Smuzhiyun 	payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4794*4882a593Smuzhiyun 	payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4795*4882a593Smuzhiyun 	payload.total_image_len = cpu_to_le32(info->total_image_len);
4796*4882a593Smuzhiyun 	payload.len = info->sgl.im_len.len ;
4797*4882a593Smuzhiyun 	payload.sgl_addr_lo =
4798*4882a593Smuzhiyun 		cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
4799*4882a593Smuzhiyun 	payload.sgl_addr_hi =
4800*4882a593Smuzhiyun 		cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
4801*4882a593Smuzhiyun 	ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4802*4882a593Smuzhiyun 			sizeof(payload), 0);
4803*4882a593Smuzhiyun 	return ret;
4804*4882a593Smuzhiyun }
4805*4882a593Smuzhiyun 
4806*4882a593Smuzhiyun int
pm8001_chip_fw_flash_update_req(struct pm8001_hba_info * pm8001_ha,void * payload)4807*4882a593Smuzhiyun pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4808*4882a593Smuzhiyun 	void *payload)
4809*4882a593Smuzhiyun {
4810*4882a593Smuzhiyun 	struct fw_flash_updata_info flash_update_info;
4811*4882a593Smuzhiyun 	struct fw_control_info *fw_control;
4812*4882a593Smuzhiyun 	struct fw_control_ex *fw_control_context;
4813*4882a593Smuzhiyun 	int rc;
4814*4882a593Smuzhiyun 	u32 tag;
4815*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4816*4882a593Smuzhiyun 	void *buffer = pm8001_ha->memoryMap.region[FW_FLASH].virt_ptr;
4817*4882a593Smuzhiyun 	dma_addr_t phys_addr = pm8001_ha->memoryMap.region[FW_FLASH].phys_addr;
4818*4882a593Smuzhiyun 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4819*4882a593Smuzhiyun 
4820*4882a593Smuzhiyun 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4821*4882a593Smuzhiyun 	if (!fw_control_context)
4822*4882a593Smuzhiyun 		return -ENOMEM;
4823*4882a593Smuzhiyun 	fw_control = (struct fw_control_info *)&ioctl_payload->func_specific;
4824*4882a593Smuzhiyun 	pm8001_dbg(pm8001_ha, DEVIO,
4825*4882a593Smuzhiyun 		   "dma fw_control context input length :%x\n",
4826*4882a593Smuzhiyun 		   fw_control->len);
4827*4882a593Smuzhiyun 	memcpy(buffer, fw_control->buffer, fw_control->len);
4828*4882a593Smuzhiyun 	flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4829*4882a593Smuzhiyun 	flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4830*4882a593Smuzhiyun 	flash_update_info.sgl.im_len.e = 0;
4831*4882a593Smuzhiyun 	flash_update_info.cur_image_offset = fw_control->offset;
4832*4882a593Smuzhiyun 	flash_update_info.cur_image_len = fw_control->len;
4833*4882a593Smuzhiyun 	flash_update_info.total_image_len = fw_control->size;
4834*4882a593Smuzhiyun 	fw_control_context->fw_control = fw_control;
4835*4882a593Smuzhiyun 	fw_control_context->virtAddr = buffer;
4836*4882a593Smuzhiyun 	fw_control_context->phys_addr = phys_addr;
4837*4882a593Smuzhiyun 	fw_control_context->len = fw_control->len;
4838*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4839*4882a593Smuzhiyun 	if (rc) {
4840*4882a593Smuzhiyun 		kfree(fw_control_context);
4841*4882a593Smuzhiyun 		return -EBUSY;
4842*4882a593Smuzhiyun 	}
4843*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4844*4882a593Smuzhiyun 	ccb->fw_control_context = fw_control_context;
4845*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4846*4882a593Smuzhiyun 	rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
4847*4882a593Smuzhiyun 		tag);
4848*4882a593Smuzhiyun 	if (rc) {
4849*4882a593Smuzhiyun 		kfree(fw_control_context);
4850*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4851*4882a593Smuzhiyun 	}
4852*4882a593Smuzhiyun 
4853*4882a593Smuzhiyun 	return rc;
4854*4882a593Smuzhiyun }
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun ssize_t
pm8001_get_gsm_dump(struct device * cdev,u32 length,char * buf)4857*4882a593Smuzhiyun pm8001_get_gsm_dump(struct device *cdev, u32 length, char *buf)
4858*4882a593Smuzhiyun {
4859*4882a593Smuzhiyun 	u32 value, rem, offset = 0, bar = 0;
4860*4882a593Smuzhiyun 	u32 index, work_offset, dw_length;
4861*4882a593Smuzhiyun 	u32 shift_value, gsm_base, gsm_dump_offset;
4862*4882a593Smuzhiyun 	char *direct_data;
4863*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(cdev);
4864*4882a593Smuzhiyun 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
4865*4882a593Smuzhiyun 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
4866*4882a593Smuzhiyun 
4867*4882a593Smuzhiyun 	direct_data = buf;
4868*4882a593Smuzhiyun 	gsm_dump_offset = pm8001_ha->fatal_forensic_shift_offset;
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun 	/* check max is 1 Mbytes */
4871*4882a593Smuzhiyun 	if ((length > 0x100000) || (gsm_dump_offset & 3) ||
4872*4882a593Smuzhiyun 		((gsm_dump_offset + length) > 0x1000000))
4873*4882a593Smuzhiyun 			return -EINVAL;
4874*4882a593Smuzhiyun 
4875*4882a593Smuzhiyun 	if (pm8001_ha->chip_id == chip_8001)
4876*4882a593Smuzhiyun 		bar = 2;
4877*4882a593Smuzhiyun 	else
4878*4882a593Smuzhiyun 		bar = 1;
4879*4882a593Smuzhiyun 
4880*4882a593Smuzhiyun 	work_offset = gsm_dump_offset & 0xFFFF0000;
4881*4882a593Smuzhiyun 	offset = gsm_dump_offset & 0x0000FFFF;
4882*4882a593Smuzhiyun 	gsm_dump_offset = work_offset;
4883*4882a593Smuzhiyun 	/* adjust length to dword boundary */
4884*4882a593Smuzhiyun 	rem = length & 3;
4885*4882a593Smuzhiyun 	dw_length = length >> 2;
4886*4882a593Smuzhiyun 
4887*4882a593Smuzhiyun 	for (index = 0; index < dw_length; index++) {
4888*4882a593Smuzhiyun 		if ((work_offset + offset) & 0xFFFF0000) {
4889*4882a593Smuzhiyun 			if (pm8001_ha->chip_id == chip_8001)
4890*4882a593Smuzhiyun 				shift_value = ((gsm_dump_offset + offset) &
4891*4882a593Smuzhiyun 						SHIFT_REG_64K_MASK);
4892*4882a593Smuzhiyun 			else
4893*4882a593Smuzhiyun 				shift_value = (((gsm_dump_offset + offset) &
4894*4882a593Smuzhiyun 						SHIFT_REG_64K_MASK) >>
4895*4882a593Smuzhiyun 						SHIFT_REG_BIT_SHIFT);
4896*4882a593Smuzhiyun 
4897*4882a593Smuzhiyun 			if (pm8001_ha->chip_id == chip_8001) {
4898*4882a593Smuzhiyun 				gsm_base = GSM_BASE;
4899*4882a593Smuzhiyun 				if (-1 == pm8001_bar4_shift(pm8001_ha,
4900*4882a593Smuzhiyun 						(gsm_base + shift_value)))
4901*4882a593Smuzhiyun 					return -EIO;
4902*4882a593Smuzhiyun 			} else {
4903*4882a593Smuzhiyun 				gsm_base = 0;
4904*4882a593Smuzhiyun 				if (-1 == pm80xx_bar4_shift(pm8001_ha,
4905*4882a593Smuzhiyun 						(gsm_base + shift_value)))
4906*4882a593Smuzhiyun 					return -EIO;
4907*4882a593Smuzhiyun 			}
4908*4882a593Smuzhiyun 			gsm_dump_offset = (gsm_dump_offset + offset) &
4909*4882a593Smuzhiyun 						0xFFFF0000;
4910*4882a593Smuzhiyun 			work_offset = 0;
4911*4882a593Smuzhiyun 			offset = offset & 0x0000FFFF;
4912*4882a593Smuzhiyun 		}
4913*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, bar, (work_offset + offset) &
4914*4882a593Smuzhiyun 						0x0000FFFF);
4915*4882a593Smuzhiyun 		direct_data += sprintf(direct_data, "%08x ", value);
4916*4882a593Smuzhiyun 		offset += 4;
4917*4882a593Smuzhiyun 	}
4918*4882a593Smuzhiyun 	if (rem != 0) {
4919*4882a593Smuzhiyun 		value = pm8001_cr32(pm8001_ha, bar, (work_offset + offset) &
4920*4882a593Smuzhiyun 						0x0000FFFF);
4921*4882a593Smuzhiyun 		/* xfr for non_dw */
4922*4882a593Smuzhiyun 		direct_data += sprintf(direct_data, "%08x ", value);
4923*4882a593Smuzhiyun 	}
4924*4882a593Smuzhiyun 	/* Shift back to BAR4 original address */
4925*4882a593Smuzhiyun 	if (-1 == pm8001_bar4_shift(pm8001_ha, 0))
4926*4882a593Smuzhiyun 			return -EIO;
4927*4882a593Smuzhiyun 	pm8001_ha->fatal_forensic_shift_offset += 1024;
4928*4882a593Smuzhiyun 
4929*4882a593Smuzhiyun 	if (pm8001_ha->fatal_forensic_shift_offset >= 0x100000)
4930*4882a593Smuzhiyun 		pm8001_ha->fatal_forensic_shift_offset = 0;
4931*4882a593Smuzhiyun 	return direct_data - buf;
4932*4882a593Smuzhiyun }
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun int
pm8001_chip_set_dev_state_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u32 state)4935*4882a593Smuzhiyun pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4936*4882a593Smuzhiyun 	struct pm8001_device *pm8001_dev, u32 state)
4937*4882a593Smuzhiyun {
4938*4882a593Smuzhiyun 	struct set_dev_state_req payload;
4939*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4940*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4941*4882a593Smuzhiyun 	int rc;
4942*4882a593Smuzhiyun 	u32 tag;
4943*4882a593Smuzhiyun 	u32 opc = OPC_INB_SET_DEVICE_STATE;
4944*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4945*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4946*4882a593Smuzhiyun 	if (rc)
4947*4882a593Smuzhiyun 		return -1;
4948*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4949*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4950*4882a593Smuzhiyun 	ccb->device = pm8001_dev;
4951*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4952*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4953*4882a593Smuzhiyun 	payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4954*4882a593Smuzhiyun 	payload.nds = cpu_to_le32(state);
4955*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4956*4882a593Smuzhiyun 			sizeof(payload), 0);
4957*4882a593Smuzhiyun 	if (rc)
4958*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4959*4882a593Smuzhiyun 
4960*4882a593Smuzhiyun 	return rc;
4961*4882a593Smuzhiyun 
4962*4882a593Smuzhiyun }
4963*4882a593Smuzhiyun 
4964*4882a593Smuzhiyun static int
pm8001_chip_sas_re_initialization(struct pm8001_hba_info * pm8001_ha)4965*4882a593Smuzhiyun pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4966*4882a593Smuzhiyun {
4967*4882a593Smuzhiyun 	struct sas_re_initialization_req payload;
4968*4882a593Smuzhiyun 	struct inbound_queue_table *circularQ;
4969*4882a593Smuzhiyun 	struct pm8001_ccb_info *ccb;
4970*4882a593Smuzhiyun 	int rc;
4971*4882a593Smuzhiyun 	u32 tag;
4972*4882a593Smuzhiyun 	u32 opc = OPC_INB_SAS_RE_INITIALIZE;
4973*4882a593Smuzhiyun 	memset(&payload, 0, sizeof(payload));
4974*4882a593Smuzhiyun 	rc = pm8001_tag_alloc(pm8001_ha, &tag);
4975*4882a593Smuzhiyun 	if (rc)
4976*4882a593Smuzhiyun 		return -ENOMEM;
4977*4882a593Smuzhiyun 	ccb = &pm8001_ha->ccb_info[tag];
4978*4882a593Smuzhiyun 	ccb->ccb_tag = tag;
4979*4882a593Smuzhiyun 	circularQ = &pm8001_ha->inbnd_q_tbl[0];
4980*4882a593Smuzhiyun 	payload.tag = cpu_to_le32(tag);
4981*4882a593Smuzhiyun 	payload.SSAHOLT = cpu_to_le32(0xd << 25);
4982*4882a593Smuzhiyun 	payload.sata_hol_tmo = cpu_to_le32(80);
4983*4882a593Smuzhiyun 	payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
4984*4882a593Smuzhiyun 	rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload,
4985*4882a593Smuzhiyun 			sizeof(payload), 0);
4986*4882a593Smuzhiyun 	if (rc)
4987*4882a593Smuzhiyun 		pm8001_tag_free(pm8001_ha, tag);
4988*4882a593Smuzhiyun 	return rc;
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun }
4991*4882a593Smuzhiyun 
4992*4882a593Smuzhiyun const struct pm8001_dispatch pm8001_8001_dispatch = {
4993*4882a593Smuzhiyun 	.name			= "pmc8001",
4994*4882a593Smuzhiyun 	.chip_init		= pm8001_chip_init,
4995*4882a593Smuzhiyun 	.chip_soft_rst		= pm8001_chip_soft_rst,
4996*4882a593Smuzhiyun 	.chip_rst		= pm8001_hw_chip_rst,
4997*4882a593Smuzhiyun 	.chip_iounmap		= pm8001_chip_iounmap,
4998*4882a593Smuzhiyun 	.isr			= pm8001_chip_isr,
4999*4882a593Smuzhiyun 	.is_our_interrupt	= pm8001_chip_is_our_interrupt,
5000*4882a593Smuzhiyun 	.isr_process_oq		= process_oq,
5001*4882a593Smuzhiyun 	.interrupt_enable 	= pm8001_chip_interrupt_enable,
5002*4882a593Smuzhiyun 	.interrupt_disable	= pm8001_chip_interrupt_disable,
5003*4882a593Smuzhiyun 	.make_prd		= pm8001_chip_make_sg,
5004*4882a593Smuzhiyun 	.smp_req		= pm8001_chip_smp_req,
5005*4882a593Smuzhiyun 	.ssp_io_req		= pm8001_chip_ssp_io_req,
5006*4882a593Smuzhiyun 	.sata_req		= pm8001_chip_sata_req,
5007*4882a593Smuzhiyun 	.phy_start_req		= pm8001_chip_phy_start_req,
5008*4882a593Smuzhiyun 	.phy_stop_req		= pm8001_chip_phy_stop_req,
5009*4882a593Smuzhiyun 	.reg_dev_req		= pm8001_chip_reg_dev_req,
5010*4882a593Smuzhiyun 	.dereg_dev_req		= pm8001_chip_dereg_dev_req,
5011*4882a593Smuzhiyun 	.phy_ctl_req		= pm8001_chip_phy_ctl_req,
5012*4882a593Smuzhiyun 	.task_abort		= pm8001_chip_abort_task,
5013*4882a593Smuzhiyun 	.ssp_tm_req		= pm8001_chip_ssp_tm_req,
5014*4882a593Smuzhiyun 	.get_nvmd_req		= pm8001_chip_get_nvmd_req,
5015*4882a593Smuzhiyun 	.set_nvmd_req		= pm8001_chip_set_nvmd_req,
5016*4882a593Smuzhiyun 	.fw_flash_update_req	= pm8001_chip_fw_flash_update_req,
5017*4882a593Smuzhiyun 	.set_dev_state_req	= pm8001_chip_set_dev_state_req,
5018*4882a593Smuzhiyun 	.sas_re_init_req	= pm8001_chip_sas_re_initialization,
5019*4882a593Smuzhiyun };
5020