1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /****************************************************************************** 3*4882a593Smuzhiyun ** Device driver for the PCI-SCSI NCR538XX controller family. 4*4882a593Smuzhiyun ** 5*4882a593Smuzhiyun ** Copyright (C) 1994 Wolfgang Stanglmeier 6*4882a593Smuzhiyun ** Copyright (C) 1998-2001 Gerard Roudier <groudier@free.fr> 7*4882a593Smuzhiyun ** 8*4882a593Smuzhiyun ** 9*4882a593Smuzhiyun **----------------------------------------------------------------------------- 10*4882a593Smuzhiyun ** 11*4882a593Smuzhiyun ** This driver has been ported to Linux from the FreeBSD NCR53C8XX driver 12*4882a593Smuzhiyun ** and is currently maintained by 13*4882a593Smuzhiyun ** 14*4882a593Smuzhiyun ** Gerard Roudier <groudier@free.fr> 15*4882a593Smuzhiyun ** 16*4882a593Smuzhiyun ** Being given that this driver originates from the FreeBSD version, and 17*4882a593Smuzhiyun ** in order to keep synergy on both, any suggested enhancements and corrections 18*4882a593Smuzhiyun ** received on Linux are automatically a potential candidate for the FreeBSD 19*4882a593Smuzhiyun ** version. 20*4882a593Smuzhiyun ** 21*4882a593Smuzhiyun ** The original driver has been written for 386bsd and FreeBSD by 22*4882a593Smuzhiyun ** Wolfgang Stanglmeier <wolf@cologne.de> 23*4882a593Smuzhiyun ** Stefan Esser <se@mi.Uni-Koeln.de> 24*4882a593Smuzhiyun ** 25*4882a593Smuzhiyun ** And has been ported to NetBSD by 26*4882a593Smuzhiyun ** Charles M. Hannum <mycroft@gnu.ai.mit.edu> 27*4882a593Smuzhiyun ** 28*4882a593Smuzhiyun ** NVRAM detection and reading. 29*4882a593Smuzhiyun ** Copyright (C) 1997 Richard Waltham <dormouse@farsrobt.demon.co.uk> 30*4882a593Smuzhiyun ** 31*4882a593Smuzhiyun ** Added support for MIPS big endian systems. 32*4882a593Smuzhiyun ** Carsten Langgaard, carstenl@mips.com 33*4882a593Smuzhiyun ** Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved. 34*4882a593Smuzhiyun ** 35*4882a593Smuzhiyun ** Added support for HP PARISC big endian systems. 36*4882a593Smuzhiyun ** Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved. 37*4882a593Smuzhiyun ** 38*4882a593Smuzhiyun ******************************************************************************* 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #ifndef NCR53C8XX_H 42*4882a593Smuzhiyun #define NCR53C8XX_H 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #include <scsi/scsi_host.h> 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun ** If you want a driver as small as possible, donnot define the 49*4882a593Smuzhiyun ** following options. 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define SCSI_NCR_BOOT_COMMAND_LINE_SUPPORT 52*4882a593Smuzhiyun #define SCSI_NCR_DEBUG_INFO_SUPPORT 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* 55*4882a593Smuzhiyun ** To disable integrity checking, do not define the 56*4882a593Smuzhiyun ** following option. 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_INTEGRITY_CHECK 59*4882a593Smuzhiyun # define SCSI_NCR_ENABLE_INTEGRITY_CHECK 60*4882a593Smuzhiyun #endif 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* --------------------------------------------------------------------- 63*4882a593Smuzhiyun ** Take into account kernel configured parameters. 64*4882a593Smuzhiyun ** Most of these options can be overridden at startup by a command line. 65*4882a593Smuzhiyun ** --------------------------------------------------------------------- 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun * For Ultra2 and Ultra3 SCSI support option, use special features. 70*4882a593Smuzhiyun * 71*4882a593Smuzhiyun * Value (default) means: 72*4882a593Smuzhiyun * bit 0 : all features enabled, except: 73*4882a593Smuzhiyun * bit 1 : PCI Write And Invalidate. 74*4882a593Smuzhiyun * bit 2 : Data Phase Mismatch handling from SCRIPTS. 75*4882a593Smuzhiyun * 76*4882a593Smuzhiyun * Use boot options ncr53c8xx=specf:1 if you want all chip features to be 77*4882a593Smuzhiyun * enabled by the driver. 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun #define SCSI_NCR_SETUP_SPECIAL_FEATURES (3) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define SCSI_NCR_MAX_SYNC (80) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* 84*4882a593Smuzhiyun * Allow tags from 2 to 256, default 8 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_MAX_TAGS 87*4882a593Smuzhiyun #if CONFIG_SCSI_NCR53C8XX_MAX_TAGS < 2 88*4882a593Smuzhiyun #define SCSI_NCR_MAX_TAGS (2) 89*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_MAX_TAGS > 256 90*4882a593Smuzhiyun #define SCSI_NCR_MAX_TAGS (256) 91*4882a593Smuzhiyun #else 92*4882a593Smuzhiyun #define SCSI_NCR_MAX_TAGS CONFIG_SCSI_NCR53C8XX_MAX_TAGS 93*4882a593Smuzhiyun #endif 94*4882a593Smuzhiyun #else 95*4882a593Smuzhiyun #define SCSI_NCR_MAX_TAGS (8) 96*4882a593Smuzhiyun #endif 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* 99*4882a593Smuzhiyun * Allow tagged command queuing support if configured with default number 100*4882a593Smuzhiyun * of tags set to max (see above). 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_DEFAULT_TAGS 103*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_TAGS CONFIG_SCSI_NCR53C8XX_DEFAULT_TAGS 104*4882a593Smuzhiyun #elif defined CONFIG_SCSI_NCR53C8XX_TAGGED_QUEUE 105*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_TAGS SCSI_NCR_MAX_TAGS 106*4882a593Smuzhiyun #else 107*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_TAGS (0) 108*4882a593Smuzhiyun #endif 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* 111*4882a593Smuzhiyun * Immediate arbitration 112*4882a593Smuzhiyun */ 113*4882a593Smuzhiyun #if defined(CONFIG_SCSI_NCR53C8XX_IARB) 114*4882a593Smuzhiyun #define SCSI_NCR_IARB_SUPPORT 115*4882a593Smuzhiyun #endif 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * Sync transfer frequency at startup. 119*4882a593Smuzhiyun * Allow from 5Mhz to 80Mhz default 20 Mhz. 120*4882a593Smuzhiyun */ 121*4882a593Smuzhiyun #ifndef CONFIG_SCSI_NCR53C8XX_SYNC 122*4882a593Smuzhiyun #define CONFIG_SCSI_NCR53C8XX_SYNC (20) 123*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_SYNC > SCSI_NCR_MAX_SYNC 124*4882a593Smuzhiyun #undef CONFIG_SCSI_NCR53C8XX_SYNC 125*4882a593Smuzhiyun #define CONFIG_SCSI_NCR53C8XX_SYNC SCSI_NCR_MAX_SYNC 126*4882a593Smuzhiyun #endif 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #if CONFIG_SCSI_NCR53C8XX_SYNC == 0 129*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (255) 130*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 5 131*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (50) 132*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 20 133*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (250/(CONFIG_SCSI_NCR53C8XX_SYNC)) 134*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 33 135*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (11) 136*4882a593Smuzhiyun #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 40 137*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (10) 138*4882a593Smuzhiyun #else 139*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DEFAULT_SYNC (9) 140*4882a593Smuzhiyun #endif 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* 143*4882a593Smuzhiyun * Disallow disconnections at boot-up 144*4882a593Smuzhiyun */ 145*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_NO_DISCONNECT 146*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DISCONNECTION (0) 147*4882a593Smuzhiyun #else 148*4882a593Smuzhiyun #define SCSI_NCR_SETUP_DISCONNECTION (1) 149*4882a593Smuzhiyun #endif 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * Force synchronous negotiation for all targets 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_FORCE_SYNC_NEGO 155*4882a593Smuzhiyun #define SCSI_NCR_SETUP_FORCE_SYNC_NEGO (1) 156*4882a593Smuzhiyun #else 157*4882a593Smuzhiyun #define SCSI_NCR_SETUP_FORCE_SYNC_NEGO (0) 158*4882a593Smuzhiyun #endif 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* 161*4882a593Smuzhiyun * Disable master parity checking (flawed hardwares need that) 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_DISABLE_MPARITY_CHECK 164*4882a593Smuzhiyun #define SCSI_NCR_SETUP_MASTER_PARITY (0) 165*4882a593Smuzhiyun #else 166*4882a593Smuzhiyun #define SCSI_NCR_SETUP_MASTER_PARITY (1) 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* 170*4882a593Smuzhiyun * Disable scsi parity checking (flawed devices may need that) 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_DISABLE_PARITY_CHECK 173*4882a593Smuzhiyun #define SCSI_NCR_SETUP_SCSI_PARITY (0) 174*4882a593Smuzhiyun #else 175*4882a593Smuzhiyun #define SCSI_NCR_SETUP_SCSI_PARITY (1) 176*4882a593Smuzhiyun #endif 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * Settle time after reset at boot-up 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define SCSI_NCR_SETUP_SETTLE_TIME (2) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* 184*4882a593Smuzhiyun ** Bridge quirks work-around option defaulted to 1. 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun #ifndef SCSI_NCR_PCIQ_WORK_AROUND_OPT 187*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_WORK_AROUND_OPT 1 188*4882a593Smuzhiyun #endif 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* 191*4882a593Smuzhiyun ** Work-around common bridge misbehaviour. 192*4882a593Smuzhiyun ** 193*4882a593Smuzhiyun ** - Do not flush posted writes in the opposite 194*4882a593Smuzhiyun ** direction on read. 195*4882a593Smuzhiyun ** - May reorder DMA writes to memory. 196*4882a593Smuzhiyun ** 197*4882a593Smuzhiyun ** This option should not affect performances 198*4882a593Smuzhiyun ** significantly, so it is the default. 199*4882a593Smuzhiyun */ 200*4882a593Smuzhiyun #if SCSI_NCR_PCIQ_WORK_AROUND_OPT == 1 201*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_NOT_FLUSH_PW_UPSTREAM 202*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_REORDER_WRITES 203*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_MISS_COMPLETIONS 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* 206*4882a593Smuzhiyun ** Same as option 1, but also deal with 207*4882a593Smuzhiyun ** misconfigured interrupts. 208*4882a593Smuzhiyun ** 209*4882a593Smuzhiyun ** - Edge triggered instead of level sensitive. 210*4882a593Smuzhiyun ** - No interrupt line connected. 211*4882a593Smuzhiyun ** - IRQ number misconfigured. 212*4882a593Smuzhiyun ** 213*4882a593Smuzhiyun ** If no interrupt is delivered, the driver will 214*4882a593Smuzhiyun ** catch the interrupt conditions 10 times per 215*4882a593Smuzhiyun ** second. No need to say that this option is 216*4882a593Smuzhiyun ** not recommended. 217*4882a593Smuzhiyun */ 218*4882a593Smuzhiyun #elif SCSI_NCR_PCIQ_WORK_AROUND_OPT == 2 219*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_NOT_FLUSH_PW_UPSTREAM 220*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_REORDER_WRITES 221*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_MAY_MISS_COMPLETIONS 222*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_BROKEN_INTR 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* 225*4882a593Smuzhiyun ** Some bridge designers decided to flush 226*4882a593Smuzhiyun ** everything prior to deliver the interrupt. 227*4882a593Smuzhiyun ** This option tries to deal with such a 228*4882a593Smuzhiyun ** behaviour. 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun #elif SCSI_NCR_PCIQ_WORK_AROUND_OPT == 3 231*4882a593Smuzhiyun #define SCSI_NCR_PCIQ_SYNC_ON_INTR 232*4882a593Smuzhiyun #endif 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* 235*4882a593Smuzhiyun ** Other parameters not configurable with "make config" 236*4882a593Smuzhiyun ** Avoid to change these constants, unless you know what you are doing. 237*4882a593Smuzhiyun */ 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define SCSI_NCR_ALWAYS_SIMPLE_TAG 240*4882a593Smuzhiyun #define SCSI_NCR_MAX_SCATTER (127) 241*4882a593Smuzhiyun #define SCSI_NCR_MAX_TARGET (16) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* 244*4882a593Smuzhiyun ** Compute some desirable value for CAN_QUEUE 245*4882a593Smuzhiyun ** and CMD_PER_LUN. 246*4882a593Smuzhiyun ** The driver will use lower values if these 247*4882a593Smuzhiyun ** ones appear to be too large. 248*4882a593Smuzhiyun */ 249*4882a593Smuzhiyun #define SCSI_NCR_CAN_QUEUE (8*SCSI_NCR_MAX_TAGS + 2*SCSI_NCR_MAX_TARGET) 250*4882a593Smuzhiyun #define SCSI_NCR_CMD_PER_LUN (SCSI_NCR_MAX_TAGS) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define SCSI_NCR_SG_TABLESIZE (SCSI_NCR_MAX_SCATTER) 253*4882a593Smuzhiyun #define SCSI_NCR_TIMER_INTERVAL (HZ) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define SCSI_NCR_MAX_LUN (16) 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* 258*4882a593Smuzhiyun * IO functions definition for big/little endian CPU support. 259*4882a593Smuzhiyun * For now, the NCR is only supported in little endian addressing mode, 260*4882a593Smuzhiyun */ 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define inw_l2b inw 265*4882a593Smuzhiyun #define inl_l2b inl 266*4882a593Smuzhiyun #define outw_b2l outw 267*4882a593Smuzhiyun #define outl_b2l outl 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #define readb_raw readb 270*4882a593Smuzhiyun #define writeb_raw writeb 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #if defined(SCSI_NCR_BIG_ENDIAN) 273*4882a593Smuzhiyun #define readw_l2b __raw_readw 274*4882a593Smuzhiyun #define readl_l2b __raw_readl 275*4882a593Smuzhiyun #define writew_b2l __raw_writew 276*4882a593Smuzhiyun #define writel_b2l __raw_writel 277*4882a593Smuzhiyun #define readw_raw __raw_readw 278*4882a593Smuzhiyun #define readl_raw __raw_readl 279*4882a593Smuzhiyun #define writew_raw __raw_writew 280*4882a593Smuzhiyun #define writel_raw __raw_writel 281*4882a593Smuzhiyun #else /* Other big-endian */ 282*4882a593Smuzhiyun #define readw_l2b readw 283*4882a593Smuzhiyun #define readl_l2b readl 284*4882a593Smuzhiyun #define writew_b2l writew 285*4882a593Smuzhiyun #define writel_b2l writel 286*4882a593Smuzhiyun #define readw_raw readw 287*4882a593Smuzhiyun #define readl_raw readl 288*4882a593Smuzhiyun #define writew_raw writew 289*4882a593Smuzhiyun #define writel_raw writel 290*4882a593Smuzhiyun #endif 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #else /* little endian */ 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define inw_raw inw 295*4882a593Smuzhiyun #define inl_raw inl 296*4882a593Smuzhiyun #define outw_raw outw 297*4882a593Smuzhiyun #define outl_raw outl 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define readb_raw readb 300*4882a593Smuzhiyun #define readw_raw readw 301*4882a593Smuzhiyun #define readl_raw readl 302*4882a593Smuzhiyun #define writeb_raw writeb 303*4882a593Smuzhiyun #define writew_raw writew 304*4882a593Smuzhiyun #define writel_raw writel 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #endif 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #if !defined(__hppa__) && !defined(__mips__) 309*4882a593Smuzhiyun #ifdef SCSI_NCR_BIG_ENDIAN 310*4882a593Smuzhiyun #error "The NCR in BIG ENDIAN addressing mode is not (yet) supported" 311*4882a593Smuzhiyun #endif 312*4882a593Smuzhiyun #endif 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define MEMORY_BARRIER() mb() 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* 318*4882a593Smuzhiyun * If the NCR uses big endian addressing mode over the 319*4882a593Smuzhiyun * PCI, actual io register addresses for byte and word 320*4882a593Smuzhiyun * accesses must be changed according to lane routing. 321*4882a593Smuzhiyun * Btw, ncr_offb() and ncr_offw() macros only apply to 322*4882a593Smuzhiyun * constants and so donnot generate bloated code. 323*4882a593Smuzhiyun */ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #if defined(SCSI_NCR_BIG_ENDIAN) 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun #define ncr_offb(o) (((o)&~3)+((~((o)&3))&3)) 328*4882a593Smuzhiyun #define ncr_offw(o) (((o)&~3)+((~((o)&3))&2)) 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #else 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define ncr_offb(o) (o) 333*4882a593Smuzhiyun #define ncr_offw(o) (o) 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #endif 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* 338*4882a593Smuzhiyun * If the CPU and the NCR use same endian-ness addressing, 339*4882a593Smuzhiyun * no byte reordering is needed for script patching. 340*4882a593Smuzhiyun * Macro cpu_to_scr() is to be used for script patching. 341*4882a593Smuzhiyun * Macro scr_to_cpu() is to be used for getting a DWORD 342*4882a593Smuzhiyun * from the script. 343*4882a593Smuzhiyun */ 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #if defined(__BIG_ENDIAN) && !defined(SCSI_NCR_BIG_ENDIAN) 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define cpu_to_scr(dw) cpu_to_le32(dw) 348*4882a593Smuzhiyun #define scr_to_cpu(dw) le32_to_cpu(dw) 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN) && defined(SCSI_NCR_BIG_ENDIAN) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define cpu_to_scr(dw) cpu_to_be32(dw) 353*4882a593Smuzhiyun #define scr_to_cpu(dw) be32_to_cpu(dw) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #else 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define cpu_to_scr(dw) (dw) 358*4882a593Smuzhiyun #define scr_to_cpu(dw) (dw) 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #endif 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* 363*4882a593Smuzhiyun * Access to the controller chip. 364*4882a593Smuzhiyun * 365*4882a593Smuzhiyun * If the CPU and the NCR use same endian-ness addressing, 366*4882a593Smuzhiyun * no byte reordering is needed for accessing chip io 367*4882a593Smuzhiyun * registers. Functions suffixed by '_raw' are assumed 368*4882a593Smuzhiyun * to access the chip over the PCI without doing byte 369*4882a593Smuzhiyun * reordering. Functions suffixed by '_l2b' are 370*4882a593Smuzhiyun * assumed to perform little-endian to big-endian byte 371*4882a593Smuzhiyun * reordering, those suffixed by '_b2l' blah, blah, 372*4882a593Smuzhiyun * blah, ... 373*4882a593Smuzhiyun */ 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* 376*4882a593Smuzhiyun * MEMORY mapped IO input / output 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define INB_OFF(o) readb_raw((char __iomem *)np->reg + ncr_offb(o)) 380*4882a593Smuzhiyun #define OUTB_OFF(o, val) writeb_raw((val), (char __iomem *)np->reg + ncr_offb(o)) 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun #if defined(__BIG_ENDIAN) && !defined(SCSI_NCR_BIG_ENDIAN) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun #define INW_OFF(o) readw_l2b((char __iomem *)np->reg + ncr_offw(o)) 385*4882a593Smuzhiyun #define INL_OFF(o) readl_l2b((char __iomem *)np->reg + (o)) 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define OUTW_OFF(o, val) writew_b2l((val), (char __iomem *)np->reg + ncr_offw(o)) 388*4882a593Smuzhiyun #define OUTL_OFF(o, val) writel_b2l((val), (char __iomem *)np->reg + (o)) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #elif defined(__LITTLE_ENDIAN) && defined(SCSI_NCR_BIG_ENDIAN) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define INW_OFF(o) readw_b2l((char __iomem *)np->reg + ncr_offw(o)) 393*4882a593Smuzhiyun #define INL_OFF(o) readl_b2l((char __iomem *)np->reg + (o)) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define OUTW_OFF(o, val) writew_l2b((val), (char __iomem *)np->reg + ncr_offw(o)) 396*4882a593Smuzhiyun #define OUTL_OFF(o, val) writel_l2b((val), (char __iomem *)np->reg + (o)) 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #else 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_NO_WORD_TRANSFERS 401*4882a593Smuzhiyun /* Only 8 or 32 bit transfers allowed */ 402*4882a593Smuzhiyun #define INW_OFF(o) (readb((char __iomem *)np->reg + ncr_offw(o)) << 8 | readb((char __iomem *)np->reg + ncr_offw(o) + 1)) 403*4882a593Smuzhiyun #else 404*4882a593Smuzhiyun #define INW_OFF(o) readw_raw((char __iomem *)np->reg + ncr_offw(o)) 405*4882a593Smuzhiyun #endif 406*4882a593Smuzhiyun #define INL_OFF(o) readl_raw((char __iomem *)np->reg + (o)) 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #ifdef CONFIG_SCSI_NCR53C8XX_NO_WORD_TRANSFERS 409*4882a593Smuzhiyun /* Only 8 or 32 bit transfers allowed */ 410*4882a593Smuzhiyun #define OUTW_OFF(o, val) do { writeb((char)((val) >> 8), (char __iomem *)np->reg + ncr_offw(o)); writeb((char)(val), (char __iomem *)np->reg + ncr_offw(o) + 1); } while (0) 411*4882a593Smuzhiyun #else 412*4882a593Smuzhiyun #define OUTW_OFF(o, val) writew_raw((val), (char __iomem *)np->reg + ncr_offw(o)) 413*4882a593Smuzhiyun #endif 414*4882a593Smuzhiyun #define OUTL_OFF(o, val) writel_raw((val), (char __iomem *)np->reg + (o)) 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #endif 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun #define INB(r) INB_OFF (offsetof(struct ncr_reg,r)) 419*4882a593Smuzhiyun #define INW(r) INW_OFF (offsetof(struct ncr_reg,r)) 420*4882a593Smuzhiyun #define INL(r) INL_OFF (offsetof(struct ncr_reg,r)) 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #define OUTB(r, val) OUTB_OFF (offsetof(struct ncr_reg,r), (val)) 423*4882a593Smuzhiyun #define OUTW(r, val) OUTW_OFF (offsetof(struct ncr_reg,r), (val)) 424*4882a593Smuzhiyun #define OUTL(r, val) OUTL_OFF (offsetof(struct ncr_reg,r), (val)) 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* 427*4882a593Smuzhiyun * Set bit field ON, OFF 428*4882a593Smuzhiyun */ 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define OUTONB(r, m) OUTB(r, INB(r) | (m)) 431*4882a593Smuzhiyun #define OUTOFFB(r, m) OUTB(r, INB(r) & ~(m)) 432*4882a593Smuzhiyun #define OUTONW(r, m) OUTW(r, INW(r) | (m)) 433*4882a593Smuzhiyun #define OUTOFFW(r, m) OUTW(r, INW(r) & ~(m)) 434*4882a593Smuzhiyun #define OUTONL(r, m) OUTL(r, INL(r) | (m)) 435*4882a593Smuzhiyun #define OUTOFFL(r, m) OUTL(r, INL(r) & ~(m)) 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* 438*4882a593Smuzhiyun * We normally want the chip to have a consistent view 439*4882a593Smuzhiyun * of driver internal data structures when we restart it. 440*4882a593Smuzhiyun * Thus these macros. 441*4882a593Smuzhiyun */ 442*4882a593Smuzhiyun #define OUTL_DSP(v) \ 443*4882a593Smuzhiyun do { \ 444*4882a593Smuzhiyun MEMORY_BARRIER(); \ 445*4882a593Smuzhiyun OUTL (nc_dsp, (v)); \ 446*4882a593Smuzhiyun } while (0) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define OUTONB_STD() \ 449*4882a593Smuzhiyun do { \ 450*4882a593Smuzhiyun MEMORY_BARRIER(); \ 451*4882a593Smuzhiyun OUTONB (nc_dcntl, (STD|NOCOM)); \ 452*4882a593Smuzhiyun } while (0) 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* 456*4882a593Smuzhiyun ** NCR53C8XX devices features table. 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun struct ncr_chip { 459*4882a593Smuzhiyun unsigned short revision_id; 460*4882a593Smuzhiyun unsigned char burst_max; /* log-base-2 of max burst */ 461*4882a593Smuzhiyun unsigned char offset_max; 462*4882a593Smuzhiyun unsigned char nr_divisor; 463*4882a593Smuzhiyun unsigned int features; 464*4882a593Smuzhiyun #define FE_LED0 (1<<0) 465*4882a593Smuzhiyun #define FE_WIDE (1<<1) /* Wide data transfers */ 466*4882a593Smuzhiyun #define FE_ULTRA (1<<2) /* Ultra speed 20Mtrans/sec */ 467*4882a593Smuzhiyun #define FE_DBLR (1<<4) /* Clock doubler present */ 468*4882a593Smuzhiyun #define FE_QUAD (1<<5) /* Clock quadrupler present */ 469*4882a593Smuzhiyun #define FE_ERL (1<<6) /* Enable read line */ 470*4882a593Smuzhiyun #define FE_CLSE (1<<7) /* Cache line size enable */ 471*4882a593Smuzhiyun #define FE_WRIE (1<<8) /* Write & Invalidate enable */ 472*4882a593Smuzhiyun #define FE_ERMP (1<<9) /* Enable read multiple */ 473*4882a593Smuzhiyun #define FE_BOF (1<<10) /* Burst opcode fetch */ 474*4882a593Smuzhiyun #define FE_DFS (1<<11) /* DMA fifo size */ 475*4882a593Smuzhiyun #define FE_PFEN (1<<12) /* Prefetch enable */ 476*4882a593Smuzhiyun #define FE_LDSTR (1<<13) /* Load/Store supported */ 477*4882a593Smuzhiyun #define FE_RAM (1<<14) /* On chip RAM present */ 478*4882a593Smuzhiyun #define FE_VARCLK (1<<15) /* SCSI clock may vary */ 479*4882a593Smuzhiyun #define FE_RAM8K (1<<16) /* On chip RAM sized 8Kb */ 480*4882a593Smuzhiyun #define FE_64BIT (1<<17) /* Have a 64-bit PCI interface */ 481*4882a593Smuzhiyun #define FE_IO256 (1<<18) /* Requires full 256 bytes in PCI space */ 482*4882a593Smuzhiyun #define FE_NOPM (1<<19) /* Scripts handles phase mismatch */ 483*4882a593Smuzhiyun #define FE_LEDC (1<<20) /* Hardware control of LED */ 484*4882a593Smuzhiyun #define FE_DIFF (1<<21) /* Support Differential SCSI */ 485*4882a593Smuzhiyun #define FE_66MHZ (1<<23) /* 66MHz PCI Support */ 486*4882a593Smuzhiyun #define FE_DAC (1<<24) /* Support DAC cycles (64 bit addressing) */ 487*4882a593Smuzhiyun #define FE_ISTAT1 (1<<25) /* Have ISTAT1, MBOX0, MBOX1 registers */ 488*4882a593Smuzhiyun #define FE_DAC_IN_USE (1<<26) /* Platform does DAC cycles */ 489*4882a593Smuzhiyun #define FE_EHP (1<<27) /* 720: Even host parity */ 490*4882a593Smuzhiyun #define FE_MUX (1<<28) /* 720: Multiplexed bus */ 491*4882a593Smuzhiyun #define FE_EA (1<<29) /* 720: Enable Ack */ 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define FE_CACHE_SET (FE_ERL|FE_CLSE|FE_WRIE|FE_ERMP) 494*4882a593Smuzhiyun #define FE_SCSI_SET (FE_WIDE|FE_ULTRA|FE_DBLR|FE_QUAD|F_CLK80) 495*4882a593Smuzhiyun #define FE_SPECIAL_SET (FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|FE_RAM) 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /* 500*4882a593Smuzhiyun ** Driver setup structure. 501*4882a593Smuzhiyun ** 502*4882a593Smuzhiyun ** This structure is initialized from linux config options. 503*4882a593Smuzhiyun ** It can be overridden at boot-up by the boot command line. 504*4882a593Smuzhiyun */ 505*4882a593Smuzhiyun #define SCSI_NCR_MAX_EXCLUDES 8 506*4882a593Smuzhiyun struct ncr_driver_setup { 507*4882a593Smuzhiyun u8 master_parity; 508*4882a593Smuzhiyun u8 scsi_parity; 509*4882a593Smuzhiyun u8 disconnection; 510*4882a593Smuzhiyun u8 special_features; 511*4882a593Smuzhiyun u8 force_sync_nego; 512*4882a593Smuzhiyun u8 reverse_probe; 513*4882a593Smuzhiyun u8 pci_fix_up; 514*4882a593Smuzhiyun u8 use_nvram; 515*4882a593Smuzhiyun u8 verbose; 516*4882a593Smuzhiyun u8 default_tags; 517*4882a593Smuzhiyun u16 default_sync; 518*4882a593Smuzhiyun u16 debug; 519*4882a593Smuzhiyun u8 burst_max; 520*4882a593Smuzhiyun u8 led_pin; 521*4882a593Smuzhiyun u8 max_wide; 522*4882a593Smuzhiyun u8 settle_delay; 523*4882a593Smuzhiyun u8 diff_support; 524*4882a593Smuzhiyun u8 irqm; 525*4882a593Smuzhiyun u8 bus_check; 526*4882a593Smuzhiyun u8 optimize; 527*4882a593Smuzhiyun u8 recovery; 528*4882a593Smuzhiyun u8 host_id; 529*4882a593Smuzhiyun u16 iarb; 530*4882a593Smuzhiyun u32 excludes[SCSI_NCR_MAX_EXCLUDES]; 531*4882a593Smuzhiyun char tag_ctrl[100]; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* 535*4882a593Smuzhiyun ** Initial setup. 536*4882a593Smuzhiyun ** Can be overridden at startup by a command line. 537*4882a593Smuzhiyun */ 538*4882a593Smuzhiyun #define SCSI_NCR_DRIVER_SETUP \ 539*4882a593Smuzhiyun { \ 540*4882a593Smuzhiyun SCSI_NCR_SETUP_MASTER_PARITY, \ 541*4882a593Smuzhiyun SCSI_NCR_SETUP_SCSI_PARITY, \ 542*4882a593Smuzhiyun SCSI_NCR_SETUP_DISCONNECTION, \ 543*4882a593Smuzhiyun SCSI_NCR_SETUP_SPECIAL_FEATURES, \ 544*4882a593Smuzhiyun SCSI_NCR_SETUP_FORCE_SYNC_NEGO, \ 545*4882a593Smuzhiyun 0, \ 546*4882a593Smuzhiyun 0, \ 547*4882a593Smuzhiyun 1, \ 548*4882a593Smuzhiyun 0, \ 549*4882a593Smuzhiyun SCSI_NCR_SETUP_DEFAULT_TAGS, \ 550*4882a593Smuzhiyun SCSI_NCR_SETUP_DEFAULT_SYNC, \ 551*4882a593Smuzhiyun 0x00, \ 552*4882a593Smuzhiyun 7, \ 553*4882a593Smuzhiyun 0, \ 554*4882a593Smuzhiyun 1, \ 555*4882a593Smuzhiyun SCSI_NCR_SETUP_SETTLE_TIME, \ 556*4882a593Smuzhiyun 0, \ 557*4882a593Smuzhiyun 0, \ 558*4882a593Smuzhiyun 1, \ 559*4882a593Smuzhiyun 0, \ 560*4882a593Smuzhiyun 0, \ 561*4882a593Smuzhiyun 255, \ 562*4882a593Smuzhiyun 0x00 \ 563*4882a593Smuzhiyun } 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun /* 566*4882a593Smuzhiyun ** Boot fail safe setup. 567*4882a593Smuzhiyun ** Override initial setup from boot command line: 568*4882a593Smuzhiyun ** ncr53c8xx=safe:y 569*4882a593Smuzhiyun */ 570*4882a593Smuzhiyun #define SCSI_NCR_DRIVER_SAFE_SETUP \ 571*4882a593Smuzhiyun { \ 572*4882a593Smuzhiyun 0, \ 573*4882a593Smuzhiyun 1, \ 574*4882a593Smuzhiyun 0, \ 575*4882a593Smuzhiyun 0, \ 576*4882a593Smuzhiyun 0, \ 577*4882a593Smuzhiyun 0, \ 578*4882a593Smuzhiyun 0, \ 579*4882a593Smuzhiyun 1, \ 580*4882a593Smuzhiyun 2, \ 581*4882a593Smuzhiyun 0, \ 582*4882a593Smuzhiyun 255, \ 583*4882a593Smuzhiyun 0x00, \ 584*4882a593Smuzhiyun 255, \ 585*4882a593Smuzhiyun 0, \ 586*4882a593Smuzhiyun 0, \ 587*4882a593Smuzhiyun 10, \ 588*4882a593Smuzhiyun 1, \ 589*4882a593Smuzhiyun 1, \ 590*4882a593Smuzhiyun 1, \ 591*4882a593Smuzhiyun 0, \ 592*4882a593Smuzhiyun 0, \ 593*4882a593Smuzhiyun 255 \ 594*4882a593Smuzhiyun } 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun /**************** ORIGINAL CONTENT of ncrreg.h from FreeBSD ******************/ 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /*----------------------------------------------------------------- 599*4882a593Smuzhiyun ** 600*4882a593Smuzhiyun ** The ncr 53c810 register structure. 601*4882a593Smuzhiyun ** 602*4882a593Smuzhiyun **----------------------------------------------------------------- 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun struct ncr_reg { 606*4882a593Smuzhiyun /*00*/ u8 nc_scntl0; /* full arb., ena parity, par->ATN */ 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun /*01*/ u8 nc_scntl1; /* no reset */ 609*4882a593Smuzhiyun #define ISCON 0x10 /* connected to scsi */ 610*4882a593Smuzhiyun #define CRST 0x08 /* force reset */ 611*4882a593Smuzhiyun #define IARB 0x02 /* immediate arbitration */ 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun /*02*/ u8 nc_scntl2; /* no disconnect expected */ 614*4882a593Smuzhiyun #define SDU 0x80 /* cmd: disconnect will raise error */ 615*4882a593Smuzhiyun #define CHM 0x40 /* sta: chained mode */ 616*4882a593Smuzhiyun #define WSS 0x08 /* sta: wide scsi send [W]*/ 617*4882a593Smuzhiyun #define WSR 0x01 /* sta: wide scsi received [W]*/ 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun /*03*/ u8 nc_scntl3; /* cnf system clock dependent */ 620*4882a593Smuzhiyun #define EWS 0x08 /* cmd: enable wide scsi [W]*/ 621*4882a593Smuzhiyun #define ULTRA 0x80 /* cmd: ULTRA enable */ 622*4882a593Smuzhiyun /* bits 0-2, 7 rsvd for C1010 */ 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun /*04*/ u8 nc_scid; /* cnf host adapter scsi address */ 625*4882a593Smuzhiyun #define RRE 0x40 /* r/w:e enable response to resel. */ 626*4882a593Smuzhiyun #define SRE 0x20 /* r/w:e enable response to select */ 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun /*05*/ u8 nc_sxfer; /* ### Sync speed and count */ 629*4882a593Smuzhiyun /* bits 6-7 rsvd for C1010 */ 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /*06*/ u8 nc_sdid; /* ### Destination-ID */ 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun /*07*/ u8 nc_gpreg; /* ??? IO-Pins */ 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /*08*/ u8 nc_sfbr; /* ### First byte in phase */ 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun /*09*/ u8 nc_socl; 638*4882a593Smuzhiyun #define CREQ 0x80 /* r/w: SCSI-REQ */ 639*4882a593Smuzhiyun #define CACK 0x40 /* r/w: SCSI-ACK */ 640*4882a593Smuzhiyun #define CBSY 0x20 /* r/w: SCSI-BSY */ 641*4882a593Smuzhiyun #define CSEL 0x10 /* r/w: SCSI-SEL */ 642*4882a593Smuzhiyun #define CATN 0x08 /* r/w: SCSI-ATN */ 643*4882a593Smuzhiyun #define CMSG 0x04 /* r/w: SCSI-MSG */ 644*4882a593Smuzhiyun #define CC_D 0x02 /* r/w: SCSI-C_D */ 645*4882a593Smuzhiyun #define CI_O 0x01 /* r/w: SCSI-I_O */ 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun /*0a*/ u8 nc_ssid; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun /*0b*/ u8 nc_sbcl; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun /*0c*/ u8 nc_dstat; 652*4882a593Smuzhiyun #define DFE 0x80 /* sta: dma fifo empty */ 653*4882a593Smuzhiyun #define MDPE 0x40 /* int: master data parity error */ 654*4882a593Smuzhiyun #define BF 0x20 /* int: script: bus fault */ 655*4882a593Smuzhiyun #define ABRT 0x10 /* int: script: command aborted */ 656*4882a593Smuzhiyun #define SSI 0x08 /* int: script: single step */ 657*4882a593Smuzhiyun #define SIR 0x04 /* int: script: interrupt instruct. */ 658*4882a593Smuzhiyun #define IID 0x01 /* int: script: illegal instruct. */ 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /*0d*/ u8 nc_sstat0; 661*4882a593Smuzhiyun #define ILF 0x80 /* sta: data in SIDL register lsb */ 662*4882a593Smuzhiyun #define ORF 0x40 /* sta: data in SODR register lsb */ 663*4882a593Smuzhiyun #define OLF 0x20 /* sta: data in SODL register lsb */ 664*4882a593Smuzhiyun #define AIP 0x10 /* sta: arbitration in progress */ 665*4882a593Smuzhiyun #define LOA 0x08 /* sta: arbitration lost */ 666*4882a593Smuzhiyun #define WOA 0x04 /* sta: arbitration won */ 667*4882a593Smuzhiyun #define IRST 0x02 /* sta: scsi reset signal */ 668*4882a593Smuzhiyun #define SDP 0x01 /* sta: scsi parity signal */ 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun /*0e*/ u8 nc_sstat1; 671*4882a593Smuzhiyun #define FF3210 0xf0 /* sta: bytes in the scsi fifo */ 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /*0f*/ u8 nc_sstat2; 674*4882a593Smuzhiyun #define ILF1 0x80 /* sta: data in SIDL register msb[W]*/ 675*4882a593Smuzhiyun #define ORF1 0x40 /* sta: data in SODR register msb[W]*/ 676*4882a593Smuzhiyun #define OLF1 0x20 /* sta: data in SODL register msb[W]*/ 677*4882a593Smuzhiyun #define DM 0x04 /* sta: DIFFSENS mismatch (895/6 only) */ 678*4882a593Smuzhiyun #define LDSC 0x02 /* sta: disconnect & reconnect */ 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun /*10*/ u8 nc_dsa; /* --> Base page */ 681*4882a593Smuzhiyun /*11*/ u8 nc_dsa1; 682*4882a593Smuzhiyun /*12*/ u8 nc_dsa2; 683*4882a593Smuzhiyun /*13*/ u8 nc_dsa3; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun /*14*/ u8 nc_istat; /* --> Main Command and status */ 686*4882a593Smuzhiyun #define CABRT 0x80 /* cmd: abort current operation */ 687*4882a593Smuzhiyun #define SRST 0x40 /* mod: reset chip */ 688*4882a593Smuzhiyun #define SIGP 0x20 /* r/w: message from host to ncr */ 689*4882a593Smuzhiyun #define SEM 0x10 /* r/w: message between host + ncr */ 690*4882a593Smuzhiyun #define CON 0x08 /* sta: connected to scsi */ 691*4882a593Smuzhiyun #define INTF 0x04 /* sta: int on the fly (reset by wr)*/ 692*4882a593Smuzhiyun #define SIP 0x02 /* sta: scsi-interrupt */ 693*4882a593Smuzhiyun #define DIP 0x01 /* sta: host/script interrupt */ 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun /*15*/ u8 nc_istat1; /* 896 and later cores only */ 696*4882a593Smuzhiyun #define FLSH 0x04 /* sta: chip is flushing */ 697*4882a593Smuzhiyun #define SRUN 0x02 /* sta: scripts are running */ 698*4882a593Smuzhiyun #define SIRQD 0x01 /* r/w: disable INT pin */ 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun /*16*/ u8 nc_mbox0; /* 896 and later cores only */ 701*4882a593Smuzhiyun /*17*/ u8 nc_mbox1; /* 896 and later cores only */ 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun /*18*/ u8 nc_ctest0; 704*4882a593Smuzhiyun #define EHP 0x04 /* 720 even host parity */ 705*4882a593Smuzhiyun /*19*/ u8 nc_ctest1; 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun /*1a*/ u8 nc_ctest2; 708*4882a593Smuzhiyun #define CSIGP 0x40 709*4882a593Smuzhiyun /* bits 0-2,7 rsvd for C1010 */ 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun /*1b*/ u8 nc_ctest3; 712*4882a593Smuzhiyun #define FLF 0x08 /* cmd: flush dma fifo */ 713*4882a593Smuzhiyun #define CLF 0x04 /* cmd: clear dma fifo */ 714*4882a593Smuzhiyun #define FM 0x02 /* mod: fetch pin mode */ 715*4882a593Smuzhiyun #define WRIE 0x01 /* mod: write and invalidate enable */ 716*4882a593Smuzhiyun /* bits 4-7 rsvd for C1010 */ 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun /*1c*/ u32 nc_temp; /* ### Temporary stack */ 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun /*20*/ u8 nc_dfifo; 721*4882a593Smuzhiyun /*21*/ u8 nc_ctest4; 722*4882a593Smuzhiyun #define MUX 0x80 /* 720 host bus multiplex mode */ 723*4882a593Smuzhiyun #define BDIS 0x80 /* mod: burst disable */ 724*4882a593Smuzhiyun #define MPEE 0x08 /* mod: master parity error enable */ 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun /*22*/ u8 nc_ctest5; 727*4882a593Smuzhiyun #define DFS 0x20 /* mod: dma fifo size */ 728*4882a593Smuzhiyun /* bits 0-1, 3-7 rsvd for C1010 */ 729*4882a593Smuzhiyun /*23*/ u8 nc_ctest6; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun /*24*/ u32 nc_dbc; /* ### Byte count and command */ 732*4882a593Smuzhiyun /*28*/ u32 nc_dnad; /* ### Next command register */ 733*4882a593Smuzhiyun /*2c*/ u32 nc_dsp; /* --> Script Pointer */ 734*4882a593Smuzhiyun /*30*/ u32 nc_dsps; /* --> Script pointer save/opcode#2 */ 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun /*34*/ u8 nc_scratcha; /* Temporary register a */ 737*4882a593Smuzhiyun /*35*/ u8 nc_scratcha1; 738*4882a593Smuzhiyun /*36*/ u8 nc_scratcha2; 739*4882a593Smuzhiyun /*37*/ u8 nc_scratcha3; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun /*38*/ u8 nc_dmode; 742*4882a593Smuzhiyun #define BL_2 0x80 /* mod: burst length shift value +2 */ 743*4882a593Smuzhiyun #define BL_1 0x40 /* mod: burst length shift value +1 */ 744*4882a593Smuzhiyun #define ERL 0x08 /* mod: enable read line */ 745*4882a593Smuzhiyun #define ERMP 0x04 /* mod: enable read multiple */ 746*4882a593Smuzhiyun #define BOF 0x02 /* mod: burst op code fetch */ 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun /*39*/ u8 nc_dien; 749*4882a593Smuzhiyun /*3a*/ u8 nc_sbr; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun /*3b*/ u8 nc_dcntl; /* --> Script execution control */ 752*4882a593Smuzhiyun #define CLSE 0x80 /* mod: cache line size enable */ 753*4882a593Smuzhiyun #define PFF 0x40 /* cmd: pre-fetch flush */ 754*4882a593Smuzhiyun #define PFEN 0x20 /* mod: pre-fetch enable */ 755*4882a593Smuzhiyun #define EA 0x20 /* mod: 720 enable-ack */ 756*4882a593Smuzhiyun #define SSM 0x10 /* mod: single step mode */ 757*4882a593Smuzhiyun #define IRQM 0x08 /* mod: irq mode (1 = totem pole !) */ 758*4882a593Smuzhiyun #define STD 0x04 /* cmd: start dma mode */ 759*4882a593Smuzhiyun #define IRQD 0x02 /* mod: irq disable */ 760*4882a593Smuzhiyun #define NOCOM 0x01 /* cmd: protect sfbr while reselect */ 761*4882a593Smuzhiyun /* bits 0-1 rsvd for C1010 */ 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun /*3c*/ u32 nc_adder; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /*40*/ u16 nc_sien; /* -->: interrupt enable */ 766*4882a593Smuzhiyun /*42*/ u16 nc_sist; /* <--: interrupt status */ 767*4882a593Smuzhiyun #define SBMC 0x1000/* sta: SCSI Bus Mode Change (895/6 only) */ 768*4882a593Smuzhiyun #define STO 0x0400/* sta: timeout (select) */ 769*4882a593Smuzhiyun #define GEN 0x0200/* sta: timeout (general) */ 770*4882a593Smuzhiyun #define HTH 0x0100/* sta: timeout (handshake) */ 771*4882a593Smuzhiyun #define MA 0x80 /* sta: phase mismatch */ 772*4882a593Smuzhiyun #define CMP 0x40 /* sta: arbitration complete */ 773*4882a593Smuzhiyun #define SEL 0x20 /* sta: selected by another device */ 774*4882a593Smuzhiyun #define RSL 0x10 /* sta: reselected by another device*/ 775*4882a593Smuzhiyun #define SGE 0x08 /* sta: gross error (over/underflow)*/ 776*4882a593Smuzhiyun #define UDC 0x04 /* sta: unexpected disconnect */ 777*4882a593Smuzhiyun #define RST 0x02 /* sta: scsi bus reset detected */ 778*4882a593Smuzhiyun #define PAR 0x01 /* sta: scsi parity error */ 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun /*44*/ u8 nc_slpar; 781*4882a593Smuzhiyun /*45*/ u8 nc_swide; 782*4882a593Smuzhiyun /*46*/ u8 nc_macntl; 783*4882a593Smuzhiyun /*47*/ u8 nc_gpcntl; 784*4882a593Smuzhiyun /*48*/ u8 nc_stime0; /* cmd: timeout for select&handshake*/ 785*4882a593Smuzhiyun /*49*/ u8 nc_stime1; /* cmd: timeout user defined */ 786*4882a593Smuzhiyun /*4a*/ u16 nc_respid; /* sta: Reselect-IDs */ 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun /*4c*/ u8 nc_stest0; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun /*4d*/ u8 nc_stest1; 791*4882a593Smuzhiyun #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ 792*4882a593Smuzhiyun #define DBLEN 0x08 /* clock doubler running */ 793*4882a593Smuzhiyun #define DBLSEL 0x04 /* clock doubler selected */ 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun /*4e*/ u8 nc_stest2; 797*4882a593Smuzhiyun #define ROF 0x40 /* reset scsi offset (after gross error!) */ 798*4882a593Smuzhiyun #define DIF 0x20 /* 720 SCSI differential mode */ 799*4882a593Smuzhiyun #define EXT 0x02 /* extended filtering */ 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun /*4f*/ u8 nc_stest3; 802*4882a593Smuzhiyun #define TE 0x80 /* c: tolerAnt enable */ 803*4882a593Smuzhiyun #define HSC 0x20 /* c: Halt SCSI Clock */ 804*4882a593Smuzhiyun #define CSF 0x02 /* c: clear scsi fifo */ 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /*50*/ u16 nc_sidl; /* Lowlevel: latched from scsi data */ 807*4882a593Smuzhiyun /*52*/ u8 nc_stest4; 808*4882a593Smuzhiyun #define SMODE 0xc0 /* SCSI bus mode (895/6 only) */ 809*4882a593Smuzhiyun #define SMODE_HVD 0x40 /* High Voltage Differential */ 810*4882a593Smuzhiyun #define SMODE_SE 0x80 /* Single Ended */ 811*4882a593Smuzhiyun #define SMODE_LVD 0xc0 /* Low Voltage Differential */ 812*4882a593Smuzhiyun #define LCKFRQ 0x20 /* Frequency Lock (895/6 only) */ 813*4882a593Smuzhiyun /* bits 0-5 rsvd for C1010 */ 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun /*53*/ u8 nc_53_; 816*4882a593Smuzhiyun /*54*/ u16 nc_sodl; /* Lowlevel: data out to scsi data */ 817*4882a593Smuzhiyun /*56*/ u8 nc_ccntl0; /* Chip Control 0 (896) */ 818*4882a593Smuzhiyun #define ENPMJ 0x80 /* Enable Phase Mismatch Jump */ 819*4882a593Smuzhiyun #define PMJCTL 0x40 /* Phase Mismatch Jump Control */ 820*4882a593Smuzhiyun #define ENNDJ 0x20 /* Enable Non Data PM Jump */ 821*4882a593Smuzhiyun #define DISFC 0x10 /* Disable Auto FIFO Clear */ 822*4882a593Smuzhiyun #define DILS 0x02 /* Disable Internal Load/Store */ 823*4882a593Smuzhiyun #define DPR 0x01 /* Disable Pipe Req */ 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /*57*/ u8 nc_ccntl1; /* Chip Control 1 (896) */ 826*4882a593Smuzhiyun #define ZMOD 0x80 /* High Impedance Mode */ 827*4882a593Smuzhiyun #define DIC 0x10 /* Disable Internal Cycles */ 828*4882a593Smuzhiyun #define DDAC 0x08 /* Disable Dual Address Cycle */ 829*4882a593Smuzhiyun #define XTIMOD 0x04 /* 64-bit Table Ind. Indexing Mode */ 830*4882a593Smuzhiyun #define EXTIBMV 0x02 /* Enable 64-bit Table Ind. BMOV */ 831*4882a593Smuzhiyun #define EXDBMV 0x01 /* Enable 64-bit Direct BMOV */ 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun /*58*/ u16 nc_sbdl; /* Lowlevel: data from scsi data */ 834*4882a593Smuzhiyun /*5a*/ u16 nc_5a_; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun /*5c*/ u8 nc_scr0; /* Working register B */ 837*4882a593Smuzhiyun /*5d*/ u8 nc_scr1; /* */ 838*4882a593Smuzhiyun /*5e*/ u8 nc_scr2; /* */ 839*4882a593Smuzhiyun /*5f*/ u8 nc_scr3; /* */ 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun /*60*/ u8 nc_scrx[64]; /* Working register C-R */ 842*4882a593Smuzhiyun /*a0*/ u32 nc_mmrs; /* Memory Move Read Selector */ 843*4882a593Smuzhiyun /*a4*/ u32 nc_mmws; /* Memory Move Write Selector */ 844*4882a593Smuzhiyun /*a8*/ u32 nc_sfs; /* Script Fetch Selector */ 845*4882a593Smuzhiyun /*ac*/ u32 nc_drs; /* DSA Relative Selector */ 846*4882a593Smuzhiyun /*b0*/ u32 nc_sbms; /* Static Block Move Selector */ 847*4882a593Smuzhiyun /*b4*/ u32 nc_dbms; /* Dynamic Block Move Selector */ 848*4882a593Smuzhiyun /*b8*/ u32 nc_dnad64; /* DMA Next Address 64 */ 849*4882a593Smuzhiyun /*bc*/ u16 nc_scntl4; /* C1010 only */ 850*4882a593Smuzhiyun #define U3EN 0x80 /* Enable Ultra 3 */ 851*4882a593Smuzhiyun #define AIPEN 0x40 /* Allow check upper byte lanes */ 852*4882a593Smuzhiyun #define XCLKH_DT 0x08 /* Extra clock of data hold on DT 853*4882a593Smuzhiyun transfer edge */ 854*4882a593Smuzhiyun #define XCLKH_ST 0x04 /* Extra clock of data hold on ST 855*4882a593Smuzhiyun transfer edge */ 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun /*be*/ u8 nc_aipcntl0; /* Epat Control 1 C1010 only */ 858*4882a593Smuzhiyun /*bf*/ u8 nc_aipcntl1; /* AIP Control C1010_66 Only */ 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun /*c0*/ u32 nc_pmjad1; /* Phase Mismatch Jump Address 1 */ 861*4882a593Smuzhiyun /*c4*/ u32 nc_pmjad2; /* Phase Mismatch Jump Address 2 */ 862*4882a593Smuzhiyun /*c8*/ u8 nc_rbc; /* Remaining Byte Count */ 863*4882a593Smuzhiyun /*c9*/ u8 nc_rbc1; /* */ 864*4882a593Smuzhiyun /*ca*/ u8 nc_rbc2; /* */ 865*4882a593Smuzhiyun /*cb*/ u8 nc_rbc3; /* */ 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun /*cc*/ u8 nc_ua; /* Updated Address */ 868*4882a593Smuzhiyun /*cd*/ u8 nc_ua1; /* */ 869*4882a593Smuzhiyun /*ce*/ u8 nc_ua2; /* */ 870*4882a593Smuzhiyun /*cf*/ u8 nc_ua3; /* */ 871*4882a593Smuzhiyun /*d0*/ u32 nc_esa; /* Entry Storage Address */ 872*4882a593Smuzhiyun /*d4*/ u8 nc_ia; /* Instruction Address */ 873*4882a593Smuzhiyun /*d5*/ u8 nc_ia1; 874*4882a593Smuzhiyun /*d6*/ u8 nc_ia2; 875*4882a593Smuzhiyun /*d7*/ u8 nc_ia3; 876*4882a593Smuzhiyun /*d8*/ u32 nc_sbc; /* SCSI Byte Count (3 bytes only) */ 877*4882a593Smuzhiyun /*dc*/ u32 nc_csbc; /* Cumulative SCSI Byte Count */ 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun /* Following for C1010 only */ 880*4882a593Smuzhiyun /*e0*/ u16 nc_crcpad; /* CRC Value */ 881*4882a593Smuzhiyun /*e2*/ u8 nc_crccntl0; /* CRC control register */ 882*4882a593Smuzhiyun #define SNDCRC 0x10 /* Send CRC Request */ 883*4882a593Smuzhiyun /*e3*/ u8 nc_crccntl1; /* CRC control register */ 884*4882a593Smuzhiyun /*e4*/ u32 nc_crcdata; /* CRC data register */ 885*4882a593Smuzhiyun /*e8*/ u32 nc_e8_; /* rsvd */ 886*4882a593Smuzhiyun /*ec*/ u32 nc_ec_; /* rsvd */ 887*4882a593Smuzhiyun /*f0*/ u16 nc_dfbc; /* DMA FIFO byte count */ 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /*----------------------------------------------------------- 892*4882a593Smuzhiyun ** 893*4882a593Smuzhiyun ** Utility macros for the script. 894*4882a593Smuzhiyun ** 895*4882a593Smuzhiyun **----------------------------------------------------------- 896*4882a593Smuzhiyun */ 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun #define REGJ(p,r) (offsetof(struct ncr_reg, p ## r)) 899*4882a593Smuzhiyun #define REG(r) REGJ (nc_, r) 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun typedef u32 ncrcmd; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun /*----------------------------------------------------------- 904*4882a593Smuzhiyun ** 905*4882a593Smuzhiyun ** SCSI phases 906*4882a593Smuzhiyun ** 907*4882a593Smuzhiyun ** DT phases illegal for ncr driver. 908*4882a593Smuzhiyun ** 909*4882a593Smuzhiyun **----------------------------------------------------------- 910*4882a593Smuzhiyun */ 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun #define SCR_DATA_OUT 0x00000000 913*4882a593Smuzhiyun #define SCR_DATA_IN 0x01000000 914*4882a593Smuzhiyun #define SCR_COMMAND 0x02000000 915*4882a593Smuzhiyun #define SCR_STATUS 0x03000000 916*4882a593Smuzhiyun #define SCR_DT_DATA_OUT 0x04000000 917*4882a593Smuzhiyun #define SCR_DT_DATA_IN 0x05000000 918*4882a593Smuzhiyun #define SCR_MSG_OUT 0x06000000 919*4882a593Smuzhiyun #define SCR_MSG_IN 0x07000000 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun #define SCR_ILG_OUT 0x04000000 922*4882a593Smuzhiyun #define SCR_ILG_IN 0x05000000 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun /*----------------------------------------------------------- 925*4882a593Smuzhiyun ** 926*4882a593Smuzhiyun ** Data transfer via SCSI. 927*4882a593Smuzhiyun ** 928*4882a593Smuzhiyun **----------------------------------------------------------- 929*4882a593Smuzhiyun ** 930*4882a593Smuzhiyun ** MOVE_ABS (LEN) 931*4882a593Smuzhiyun ** <<start address>> 932*4882a593Smuzhiyun ** 933*4882a593Smuzhiyun ** MOVE_IND (LEN) 934*4882a593Smuzhiyun ** <<dnad_offset>> 935*4882a593Smuzhiyun ** 936*4882a593Smuzhiyun ** MOVE_TBL 937*4882a593Smuzhiyun ** <<dnad_offset>> 938*4882a593Smuzhiyun ** 939*4882a593Smuzhiyun **----------------------------------------------------------- 940*4882a593Smuzhiyun */ 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun #define OPC_MOVE 0x08000000 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun #define SCR_MOVE_ABS(l) ((0x00000000 | OPC_MOVE) | (l)) 945*4882a593Smuzhiyun #define SCR_MOVE_IND(l) ((0x20000000 | OPC_MOVE) | (l)) 946*4882a593Smuzhiyun #define SCR_MOVE_TBL (0x10000000 | OPC_MOVE) 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun #define SCR_CHMOV_ABS(l) ((0x00000000) | (l)) 949*4882a593Smuzhiyun #define SCR_CHMOV_IND(l) ((0x20000000) | (l)) 950*4882a593Smuzhiyun #define SCR_CHMOV_TBL (0x10000000) 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun struct scr_tblmove { 953*4882a593Smuzhiyun u32 size; 954*4882a593Smuzhiyun u32 addr; 955*4882a593Smuzhiyun }; 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun /*----------------------------------------------------------- 958*4882a593Smuzhiyun ** 959*4882a593Smuzhiyun ** Selection 960*4882a593Smuzhiyun ** 961*4882a593Smuzhiyun **----------------------------------------------------------- 962*4882a593Smuzhiyun ** 963*4882a593Smuzhiyun ** SEL_ABS | SCR_ID (0..15) [ | REL_JMP] 964*4882a593Smuzhiyun ** <<alternate_address>> 965*4882a593Smuzhiyun ** 966*4882a593Smuzhiyun ** SEL_TBL | << dnad_offset>> [ | REL_JMP] 967*4882a593Smuzhiyun ** <<alternate_address>> 968*4882a593Smuzhiyun ** 969*4882a593Smuzhiyun **----------------------------------------------------------- 970*4882a593Smuzhiyun */ 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun #define SCR_SEL_ABS 0x40000000 973*4882a593Smuzhiyun #define SCR_SEL_ABS_ATN 0x41000000 974*4882a593Smuzhiyun #define SCR_SEL_TBL 0x42000000 975*4882a593Smuzhiyun #define SCR_SEL_TBL_ATN 0x43000000 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun #ifdef SCSI_NCR_BIG_ENDIAN 979*4882a593Smuzhiyun struct scr_tblsel { 980*4882a593Smuzhiyun u8 sel_scntl3; 981*4882a593Smuzhiyun u8 sel_id; 982*4882a593Smuzhiyun u8 sel_sxfer; 983*4882a593Smuzhiyun u8 sel_scntl4; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun #else 986*4882a593Smuzhiyun struct scr_tblsel { 987*4882a593Smuzhiyun u8 sel_scntl4; 988*4882a593Smuzhiyun u8 sel_sxfer; 989*4882a593Smuzhiyun u8 sel_id; 990*4882a593Smuzhiyun u8 sel_scntl3; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun #endif 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun #define SCR_JMP_REL 0x04000000 995*4882a593Smuzhiyun #define SCR_ID(id) (((u32)(id)) << 16) 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun /*----------------------------------------------------------- 998*4882a593Smuzhiyun ** 999*4882a593Smuzhiyun ** Waiting for Disconnect or Reselect 1000*4882a593Smuzhiyun ** 1001*4882a593Smuzhiyun **----------------------------------------------------------- 1002*4882a593Smuzhiyun ** 1003*4882a593Smuzhiyun ** WAIT_DISC 1004*4882a593Smuzhiyun ** dummy: <<alternate_address>> 1005*4882a593Smuzhiyun ** 1006*4882a593Smuzhiyun ** WAIT_RESEL 1007*4882a593Smuzhiyun ** <<alternate_address>> 1008*4882a593Smuzhiyun ** 1009*4882a593Smuzhiyun **----------------------------------------------------------- 1010*4882a593Smuzhiyun */ 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun #define SCR_WAIT_DISC 0x48000000 1013*4882a593Smuzhiyun #define SCR_WAIT_RESEL 0x50000000 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun /*----------------------------------------------------------- 1016*4882a593Smuzhiyun ** 1017*4882a593Smuzhiyun ** Bit Set / Reset 1018*4882a593Smuzhiyun ** 1019*4882a593Smuzhiyun **----------------------------------------------------------- 1020*4882a593Smuzhiyun ** 1021*4882a593Smuzhiyun ** SET (flags {|.. }) 1022*4882a593Smuzhiyun ** 1023*4882a593Smuzhiyun ** CLR (flags {|.. }) 1024*4882a593Smuzhiyun ** 1025*4882a593Smuzhiyun **----------------------------------------------------------- 1026*4882a593Smuzhiyun */ 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun #define SCR_SET(f) (0x58000000 | (f)) 1029*4882a593Smuzhiyun #define SCR_CLR(f) (0x60000000 | (f)) 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun #define SCR_CARRY 0x00000400 1032*4882a593Smuzhiyun #define SCR_TRG 0x00000200 1033*4882a593Smuzhiyun #define SCR_ACK 0x00000040 1034*4882a593Smuzhiyun #define SCR_ATN 0x00000008 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun /*----------------------------------------------------------- 1040*4882a593Smuzhiyun ** 1041*4882a593Smuzhiyun ** Memory to memory move 1042*4882a593Smuzhiyun ** 1043*4882a593Smuzhiyun **----------------------------------------------------------- 1044*4882a593Smuzhiyun ** 1045*4882a593Smuzhiyun ** COPY (bytecount) 1046*4882a593Smuzhiyun ** << source_address >> 1047*4882a593Smuzhiyun ** << destination_address >> 1048*4882a593Smuzhiyun ** 1049*4882a593Smuzhiyun ** SCR_COPY sets the NO FLUSH option by default. 1050*4882a593Smuzhiyun ** SCR_COPY_F does not set this option. 1051*4882a593Smuzhiyun ** 1052*4882a593Smuzhiyun ** For chips which do not support this option, 1053*4882a593Smuzhiyun ** ncr_copy_and_bind() will remove this bit. 1054*4882a593Smuzhiyun **----------------------------------------------------------- 1055*4882a593Smuzhiyun */ 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun #define SCR_NO_FLUSH 0x01000000 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun #define SCR_COPY(n) (0xc0000000 | SCR_NO_FLUSH | (n)) 1060*4882a593Smuzhiyun #define SCR_COPY_F(n) (0xc0000000 | (n)) 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun /*----------------------------------------------------------- 1063*4882a593Smuzhiyun ** 1064*4882a593Smuzhiyun ** Register move and binary operations 1065*4882a593Smuzhiyun ** 1066*4882a593Smuzhiyun **----------------------------------------------------------- 1067*4882a593Smuzhiyun ** 1068*4882a593Smuzhiyun ** SFBR_REG (reg, op, data) reg = SFBR op data 1069*4882a593Smuzhiyun ** << 0 >> 1070*4882a593Smuzhiyun ** 1071*4882a593Smuzhiyun ** REG_SFBR (reg, op, data) SFBR = reg op data 1072*4882a593Smuzhiyun ** << 0 >> 1073*4882a593Smuzhiyun ** 1074*4882a593Smuzhiyun ** REG_REG (reg, op, data) reg = reg op data 1075*4882a593Smuzhiyun ** << 0 >> 1076*4882a593Smuzhiyun ** 1077*4882a593Smuzhiyun **----------------------------------------------------------- 1078*4882a593Smuzhiyun ** On 810A, 860, 825A, 875, 895 and 896 chips the content 1079*4882a593Smuzhiyun ** of SFBR register can be used as data (SCR_SFBR_DATA). 1080*4882a593Smuzhiyun ** The 896 has additional IO registers starting at 1081*4882a593Smuzhiyun ** offset 0x80. Bit 7 of register offset is stored in 1082*4882a593Smuzhiyun ** bit 7 of the SCRIPTS instruction first DWORD. 1083*4882a593Smuzhiyun **----------------------------------------------------------- 1084*4882a593Smuzhiyun */ 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun #define SCR_REG_OFS(ofs) ((((ofs) & 0x7f) << 16ul) + ((ofs) & 0x80)) 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun #define SCR_SFBR_REG(reg,op,data) \ 1089*4882a593Smuzhiyun (0x68000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun #define SCR_REG_SFBR(reg,op,data) \ 1092*4882a593Smuzhiyun (0x70000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun #define SCR_REG_REG(reg,op,data) \ 1095*4882a593Smuzhiyun (0x78000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun #define SCR_LOAD 0x00000000 1099*4882a593Smuzhiyun #define SCR_SHL 0x01000000 1100*4882a593Smuzhiyun #define SCR_OR 0x02000000 1101*4882a593Smuzhiyun #define SCR_XOR 0x03000000 1102*4882a593Smuzhiyun #define SCR_AND 0x04000000 1103*4882a593Smuzhiyun #define SCR_SHR 0x05000000 1104*4882a593Smuzhiyun #define SCR_ADD 0x06000000 1105*4882a593Smuzhiyun #define SCR_ADDC 0x07000000 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun #define SCR_SFBR_DATA (0x00800000>>8ul) /* Use SFBR as data */ 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun /*----------------------------------------------------------- 1110*4882a593Smuzhiyun ** 1111*4882a593Smuzhiyun ** FROM_REG (reg) SFBR = reg 1112*4882a593Smuzhiyun ** << 0 >> 1113*4882a593Smuzhiyun ** 1114*4882a593Smuzhiyun ** TO_REG (reg) reg = SFBR 1115*4882a593Smuzhiyun ** << 0 >> 1116*4882a593Smuzhiyun ** 1117*4882a593Smuzhiyun ** LOAD_REG (reg, data) reg = <data> 1118*4882a593Smuzhiyun ** << 0 >> 1119*4882a593Smuzhiyun ** 1120*4882a593Smuzhiyun ** LOAD_SFBR(data) SFBR = <data> 1121*4882a593Smuzhiyun ** << 0 >> 1122*4882a593Smuzhiyun ** 1123*4882a593Smuzhiyun **----------------------------------------------------------- 1124*4882a593Smuzhiyun */ 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun #define SCR_FROM_REG(reg) \ 1127*4882a593Smuzhiyun SCR_REG_SFBR(reg,SCR_OR,0) 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun #define SCR_TO_REG(reg) \ 1130*4882a593Smuzhiyun SCR_SFBR_REG(reg,SCR_OR,0) 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun #define SCR_LOAD_REG(reg,data) \ 1133*4882a593Smuzhiyun SCR_REG_REG(reg,SCR_LOAD,data) 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun #define SCR_LOAD_SFBR(data) \ 1136*4882a593Smuzhiyun (SCR_REG_SFBR (gpreg, SCR_LOAD, data)) 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun /*----------------------------------------------------------- 1139*4882a593Smuzhiyun ** 1140*4882a593Smuzhiyun ** LOAD from memory to register. 1141*4882a593Smuzhiyun ** STORE from register to memory. 1142*4882a593Smuzhiyun ** 1143*4882a593Smuzhiyun ** Only supported by 810A, 860, 825A, 875, 895 and 896. 1144*4882a593Smuzhiyun ** 1145*4882a593Smuzhiyun **----------------------------------------------------------- 1146*4882a593Smuzhiyun ** 1147*4882a593Smuzhiyun ** LOAD_ABS (LEN) 1148*4882a593Smuzhiyun ** <<start address>> 1149*4882a593Smuzhiyun ** 1150*4882a593Smuzhiyun ** LOAD_REL (LEN) (DSA relative) 1151*4882a593Smuzhiyun ** <<dsa_offset>> 1152*4882a593Smuzhiyun ** 1153*4882a593Smuzhiyun **----------------------------------------------------------- 1154*4882a593Smuzhiyun */ 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun #define SCR_REG_OFS2(ofs) (((ofs) & 0xff) << 16ul) 1157*4882a593Smuzhiyun #define SCR_NO_FLUSH2 0x02000000 1158*4882a593Smuzhiyun #define SCR_DSA_REL2 0x10000000 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun #define SCR_LOAD_R(reg, how, n) \ 1161*4882a593Smuzhiyun (0xe1000000 | how | (SCR_REG_OFS2(REG(reg))) | (n)) 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun #define SCR_STORE_R(reg, how, n) \ 1164*4882a593Smuzhiyun (0xe0000000 | how | (SCR_REG_OFS2(REG(reg))) | (n)) 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun #define SCR_LOAD_ABS(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2, n) 1167*4882a593Smuzhiyun #define SCR_LOAD_REL(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2, n) 1168*4882a593Smuzhiyun #define SCR_LOAD_ABS_F(reg, n) SCR_LOAD_R(reg, 0, n) 1169*4882a593Smuzhiyun #define SCR_LOAD_REL_F(reg, n) SCR_LOAD_R(reg, SCR_DSA_REL2, n) 1170*4882a593Smuzhiyun 1171*4882a593Smuzhiyun #define SCR_STORE_ABS(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2, n) 1172*4882a593Smuzhiyun #define SCR_STORE_REL(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2,n) 1173*4882a593Smuzhiyun #define SCR_STORE_ABS_F(reg, n) SCR_STORE_R(reg, 0, n) 1174*4882a593Smuzhiyun #define SCR_STORE_REL_F(reg, n) SCR_STORE_R(reg, SCR_DSA_REL2, n) 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun /*----------------------------------------------------------- 1178*4882a593Smuzhiyun ** 1179*4882a593Smuzhiyun ** Waiting for Disconnect or Reselect 1180*4882a593Smuzhiyun ** 1181*4882a593Smuzhiyun **----------------------------------------------------------- 1182*4882a593Smuzhiyun ** 1183*4882a593Smuzhiyun ** JUMP [ | IFTRUE/IFFALSE ( ... ) ] 1184*4882a593Smuzhiyun ** <<address>> 1185*4882a593Smuzhiyun ** 1186*4882a593Smuzhiyun ** JUMPR [ | IFTRUE/IFFALSE ( ... ) ] 1187*4882a593Smuzhiyun ** <<distance>> 1188*4882a593Smuzhiyun ** 1189*4882a593Smuzhiyun ** CALL [ | IFTRUE/IFFALSE ( ... ) ] 1190*4882a593Smuzhiyun ** <<address>> 1191*4882a593Smuzhiyun ** 1192*4882a593Smuzhiyun ** CALLR [ | IFTRUE/IFFALSE ( ... ) ] 1193*4882a593Smuzhiyun ** <<distance>> 1194*4882a593Smuzhiyun ** 1195*4882a593Smuzhiyun ** RETURN [ | IFTRUE/IFFALSE ( ... ) ] 1196*4882a593Smuzhiyun ** <<dummy>> 1197*4882a593Smuzhiyun ** 1198*4882a593Smuzhiyun ** INT [ | IFTRUE/IFFALSE ( ... ) ] 1199*4882a593Smuzhiyun ** <<ident>> 1200*4882a593Smuzhiyun ** 1201*4882a593Smuzhiyun ** INT_FLY [ | IFTRUE/IFFALSE ( ... ) ] 1202*4882a593Smuzhiyun ** <<ident>> 1203*4882a593Smuzhiyun ** 1204*4882a593Smuzhiyun ** Conditions: 1205*4882a593Smuzhiyun ** WHEN (phase) 1206*4882a593Smuzhiyun ** IF (phase) 1207*4882a593Smuzhiyun ** CARRYSET 1208*4882a593Smuzhiyun ** DATA (data, mask) 1209*4882a593Smuzhiyun ** 1210*4882a593Smuzhiyun **----------------------------------------------------------- 1211*4882a593Smuzhiyun */ 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun #define SCR_NO_OP 0x80000000 1214*4882a593Smuzhiyun #define SCR_JUMP 0x80080000 1215*4882a593Smuzhiyun #define SCR_JUMP64 0x80480000 1216*4882a593Smuzhiyun #define SCR_JUMPR 0x80880000 1217*4882a593Smuzhiyun #define SCR_CALL 0x88080000 1218*4882a593Smuzhiyun #define SCR_CALLR 0x88880000 1219*4882a593Smuzhiyun #define SCR_RETURN 0x90080000 1220*4882a593Smuzhiyun #define SCR_INT 0x98080000 1221*4882a593Smuzhiyun #define SCR_INT_FLY 0x98180000 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun #define IFFALSE(arg) (0x00080000 | (arg)) 1224*4882a593Smuzhiyun #define IFTRUE(arg) (0x00000000 | (arg)) 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun #define WHEN(phase) (0x00030000 | (phase)) 1227*4882a593Smuzhiyun #define IF(phase) (0x00020000 | (phase)) 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun #define DATA(D) (0x00040000 | ((D) & 0xff)) 1230*4882a593Smuzhiyun #define MASK(D,M) (0x00040000 | (((M ^ 0xff) & 0xff) << 8ul)|((D) & 0xff)) 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun #define CARRYSET (0x00200000) 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun /*----------------------------------------------------------- 1235*4882a593Smuzhiyun ** 1236*4882a593Smuzhiyun ** SCSI constants. 1237*4882a593Smuzhiyun ** 1238*4882a593Smuzhiyun **----------------------------------------------------------- 1239*4882a593Smuzhiyun */ 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun /* 1242*4882a593Smuzhiyun ** Status 1243*4882a593Smuzhiyun */ 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun #define S_GOOD (0x00) 1246*4882a593Smuzhiyun #define S_CHECK_COND (0x02) 1247*4882a593Smuzhiyun #define S_COND_MET (0x04) 1248*4882a593Smuzhiyun #define S_BUSY (0x08) 1249*4882a593Smuzhiyun #define S_INT (0x10) 1250*4882a593Smuzhiyun #define S_INT_COND_MET (0x14) 1251*4882a593Smuzhiyun #define S_CONFLICT (0x18) 1252*4882a593Smuzhiyun #define S_TERMINATED (0x20) 1253*4882a593Smuzhiyun #define S_QUEUE_FULL (0x28) 1254*4882a593Smuzhiyun #define S_ILLEGAL (0xff) 1255*4882a593Smuzhiyun #define S_SENSE (0x80) 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun /* 1258*4882a593Smuzhiyun * End of ncrreg from FreeBSD 1259*4882a593Smuzhiyun */ 1260*4882a593Smuzhiyun 1261*4882a593Smuzhiyun /* 1262*4882a593Smuzhiyun Build a scatter/gather entry. 1263*4882a593Smuzhiyun see sym53c8xx_2/sym_hipd.h for more detailed sym_build_sge() 1264*4882a593Smuzhiyun implementation ;) 1265*4882a593Smuzhiyun */ 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun #define ncr_build_sge(np, data, badd, len) \ 1268*4882a593Smuzhiyun do { \ 1269*4882a593Smuzhiyun (data)->addr = cpu_to_scr(badd); \ 1270*4882a593Smuzhiyun (data)->size = cpu_to_scr(len); \ 1271*4882a593Smuzhiyun } while (0) 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun /*========================================================== 1274*4882a593Smuzhiyun ** 1275*4882a593Smuzhiyun ** Structures used by the detection routine to transmit 1276*4882a593Smuzhiyun ** device configuration to the attach function. 1277*4882a593Smuzhiyun ** 1278*4882a593Smuzhiyun **========================================================== 1279*4882a593Smuzhiyun */ 1280*4882a593Smuzhiyun struct ncr_slot { 1281*4882a593Smuzhiyun u_long base; 1282*4882a593Smuzhiyun u_long base_2; 1283*4882a593Smuzhiyun u_long base_c; 1284*4882a593Smuzhiyun u_long base_2_c; 1285*4882a593Smuzhiyun void __iomem *base_v; 1286*4882a593Smuzhiyun void __iomem *base_2_v; 1287*4882a593Smuzhiyun int irq; 1288*4882a593Smuzhiyun /* port and reg fields to use INB, OUTB macros */ 1289*4882a593Smuzhiyun volatile struct ncr_reg __iomem *reg; 1290*4882a593Smuzhiyun }; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun /*========================================================== 1293*4882a593Smuzhiyun ** 1294*4882a593Smuzhiyun ** Structure used by detection routine to save data on 1295*4882a593Smuzhiyun ** each detected board for attach. 1296*4882a593Smuzhiyun ** 1297*4882a593Smuzhiyun **========================================================== 1298*4882a593Smuzhiyun */ 1299*4882a593Smuzhiyun struct ncr_device { 1300*4882a593Smuzhiyun struct device *dev; 1301*4882a593Smuzhiyun struct ncr_slot slot; 1302*4882a593Smuzhiyun struct ncr_chip chip; 1303*4882a593Smuzhiyun u_char host_id; 1304*4882a593Smuzhiyun u8 differential; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun extern struct Scsi_Host *ncr_attach(struct scsi_host_template *tpnt, int unit, struct ncr_device *device); 1308*4882a593Smuzhiyun extern void ncr53c8xx_release(struct Scsi_Host *host); 1309*4882a593Smuzhiyun irqreturn_t ncr53c8xx_intr(int irq, void *dev_id); 1310*4882a593Smuzhiyun extern int ncr53c8xx_init(void); 1311*4882a593Smuzhiyun extern void ncr53c8xx_exit(void); 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun #endif /* NCR53C8XX_H */ 1314