1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Linux Driver for Mylex DAC960/AcceleRAID/eXtremeRAID PCI RAID Controllers
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This driver supports the newer, SCSI-based firmware interface only.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2018 Hannes Reinecke, SUSE Linux GmbH <hare@suse.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on the original DAC960 driver, which has
10*4882a593Smuzhiyun * Copyright 1998-2001 by Leonard N. Zubkoff <lnz@dandelion.com>
11*4882a593Smuzhiyun * Portions Copyright 2002 by Mylex (An IBM Business Unit)
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef _MYRS_H
15*4882a593Smuzhiyun #define _MYRS_H
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define MYRS_MAILBOX_TIMEOUT 1000000
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define MYRS_DCMD_TAG 1
20*4882a593Smuzhiyun #define MYRS_MCMD_TAG 2
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MYRS_LINE_BUFFER_SIZE 128
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MYRS_PRIMARY_MONITOR_INTERVAL (10 * HZ)
25*4882a593Smuzhiyun #define MYRS_SECONDARY_MONITOR_INTERVAL (60 * HZ)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Maximum number of Scatter/Gather Segments supported */
28*4882a593Smuzhiyun #define MYRS_SG_LIMIT 128
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Number of Command and Status Mailboxes used by the
32*4882a593Smuzhiyun * DAC960 V2 Firmware Memory Mailbox Interface.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define MYRS_MAX_CMD_MBOX 512
35*4882a593Smuzhiyun #define MYRS_MAX_STAT_MBOX 512
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define MYRS_DCDB_SIZE 16
38*4882a593Smuzhiyun #define MYRS_SENSE_SIZE 14
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * DAC960 V2 Firmware Command Opcodes.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun enum myrs_cmd_opcode {
44*4882a593Smuzhiyun MYRS_CMD_OP_MEMCOPY = 0x01,
45*4882a593Smuzhiyun MYRS_CMD_OP_SCSI_10_PASSTHRU = 0x02,
46*4882a593Smuzhiyun MYRS_CMD_OP_SCSI_255_PASSTHRU = 0x03,
47*4882a593Smuzhiyun MYRS_CMD_OP_SCSI_10 = 0x04,
48*4882a593Smuzhiyun MYRS_CMD_OP_SCSI_256 = 0x05,
49*4882a593Smuzhiyun MYRS_CMD_OP_IOCTL = 0x20,
50*4882a593Smuzhiyun } __packed;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * DAC960 V2 Firmware IOCTL Opcodes.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun enum myrs_ioctl_opcode {
56*4882a593Smuzhiyun MYRS_IOCTL_GET_CTLR_INFO = 0x01,
57*4882a593Smuzhiyun MYRS_IOCTL_GET_LDEV_INFO_VALID = 0x03,
58*4882a593Smuzhiyun MYRS_IOCTL_GET_PDEV_INFO_VALID = 0x05,
59*4882a593Smuzhiyun MYRS_IOCTL_GET_HEALTH_STATUS = 0x11,
60*4882a593Smuzhiyun MYRS_IOCTL_GET_EVENT = 0x15,
61*4882a593Smuzhiyun MYRS_IOCTL_START_DISCOVERY = 0x81,
62*4882a593Smuzhiyun MYRS_IOCTL_SET_DEVICE_STATE = 0x82,
63*4882a593Smuzhiyun MYRS_IOCTL_INIT_PDEV_START = 0x84,
64*4882a593Smuzhiyun MYRS_IOCTL_INIT_PDEV_STOP = 0x85,
65*4882a593Smuzhiyun MYRS_IOCTL_INIT_LDEV_START = 0x86,
66*4882a593Smuzhiyun MYRS_IOCTL_INIT_LDEV_STOP = 0x87,
67*4882a593Smuzhiyun MYRS_IOCTL_RBLD_DEVICE_START = 0x88,
68*4882a593Smuzhiyun MYRS_IOCTL_RBLD_DEVICE_STOP = 0x89,
69*4882a593Smuzhiyun MYRS_IOCTL_MAKE_CONSISTENT_START = 0x8A,
70*4882a593Smuzhiyun MYRS_IOCTL_MAKE_CONSISTENT_STOP = 0x8B,
71*4882a593Smuzhiyun MYRS_IOCTL_CC_START = 0x8C,
72*4882a593Smuzhiyun MYRS_IOCTL_CC_STOP = 0x8D,
73*4882a593Smuzhiyun MYRS_IOCTL_SET_MEM_MBOX = 0x8E,
74*4882a593Smuzhiyun MYRS_IOCTL_RESET_DEVICE = 0x90,
75*4882a593Smuzhiyun MYRS_IOCTL_FLUSH_DEVICE_DATA = 0x91,
76*4882a593Smuzhiyun MYRS_IOCTL_PAUSE_DEVICE = 0x92,
77*4882a593Smuzhiyun MYRS_IOCTL_UNPAUS_EDEVICE = 0x93,
78*4882a593Smuzhiyun MYRS_IOCTL_LOCATE_DEVICE = 0x94,
79*4882a593Smuzhiyun MYRS_IOCTL_CREATE_CONFIGURATION = 0xC0,
80*4882a593Smuzhiyun MYRS_IOCTL_DELETE_LDEV = 0xC1,
81*4882a593Smuzhiyun MYRS_IOCTL_REPLACE_INTERNALDEVICE = 0xC2,
82*4882a593Smuzhiyun MYRS_IOCTL_RENAME_LDEV = 0xC3,
83*4882a593Smuzhiyun MYRS_IOCTL_ADD_CONFIGURATION = 0xC4,
84*4882a593Smuzhiyun MYRS_IOCTL_XLATE_PDEV_TO_LDEV = 0xC5,
85*4882a593Smuzhiyun MYRS_IOCTL_CLEAR_CONFIGURATION = 0xCA,
86*4882a593Smuzhiyun } __packed;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * DAC960 V2 Firmware Command Status Codes.
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun #define MYRS_STATUS_SUCCESS 0x00
92*4882a593Smuzhiyun #define MYRS_STATUS_FAILED 0x02
93*4882a593Smuzhiyun #define MYRS_STATUS_DEVICE_BUSY 0x08
94*4882a593Smuzhiyun #define MYRS_STATUS_DEVICE_NON_RESPONSIVE 0x0E
95*4882a593Smuzhiyun #define MYRS_STATUS_DEVICE_NON_RESPONSIVE2 0x0F
96*4882a593Smuzhiyun #define MYRS_STATUS_RESERVATION_CONFLICT 0x18
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * DAC960 V2 Firmware Memory Type structure.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun struct myrs_mem_type {
102*4882a593Smuzhiyun enum {
103*4882a593Smuzhiyun MYRS_MEMTYPE_RESERVED = 0x00,
104*4882a593Smuzhiyun MYRS_MEMTYPE_DRAM = 0x01,
105*4882a593Smuzhiyun MYRS_MEMTYPE_EDRAM = 0x02,
106*4882a593Smuzhiyun MYRS_MEMTYPE_EDO = 0x03,
107*4882a593Smuzhiyun MYRS_MEMTYPE_SDRAM = 0x04,
108*4882a593Smuzhiyun MYRS_MEMTYPE_LAST = 0x1F,
109*4882a593Smuzhiyun } __packed mem_type:5; /* Byte 0 Bits 0-4 */
110*4882a593Smuzhiyun unsigned rsvd:1; /* Byte 0 Bit 5 */
111*4882a593Smuzhiyun unsigned mem_parity:1; /* Byte 0 Bit 6 */
112*4882a593Smuzhiyun unsigned mem_ecc:1; /* Byte 0 Bit 7 */
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * DAC960 V2 Firmware Processor Type structure.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun enum myrs_cpu_type {
119*4882a593Smuzhiyun MYRS_CPUTYPE_i960CA = 0x01,
120*4882a593Smuzhiyun MYRS_CPUTYPE_i960RD = 0x02,
121*4882a593Smuzhiyun MYRS_CPUTYPE_i960RN = 0x03,
122*4882a593Smuzhiyun MYRS_CPUTYPE_i960RP = 0x04,
123*4882a593Smuzhiyun MYRS_CPUTYPE_NorthBay = 0x05,
124*4882a593Smuzhiyun MYRS_CPUTYPE_StrongArm = 0x06,
125*4882a593Smuzhiyun MYRS_CPUTYPE_i960RM = 0x07,
126*4882a593Smuzhiyun } __packed;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * DAC960 V2 Firmware Get Controller Info reply structure.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun struct myrs_ctlr_info {
132*4882a593Smuzhiyun unsigned char rsvd1; /* Byte 0 */
133*4882a593Smuzhiyun enum {
134*4882a593Smuzhiyun MYRS_SCSI_BUS = 0x00,
135*4882a593Smuzhiyun MYRS_Fibre_BUS = 0x01,
136*4882a593Smuzhiyun MYRS_PCI_BUS = 0x03
137*4882a593Smuzhiyun } __packed bus; /* Byte 1 */
138*4882a593Smuzhiyun enum {
139*4882a593Smuzhiyun MYRS_CTLR_DAC960E = 0x01,
140*4882a593Smuzhiyun MYRS_CTLR_DAC960M = 0x08,
141*4882a593Smuzhiyun MYRS_CTLR_DAC960PD = 0x10,
142*4882a593Smuzhiyun MYRS_CTLR_DAC960PL = 0x11,
143*4882a593Smuzhiyun MYRS_CTLR_DAC960PU = 0x12,
144*4882a593Smuzhiyun MYRS_CTLR_DAC960PE = 0x13,
145*4882a593Smuzhiyun MYRS_CTLR_DAC960PG = 0x14,
146*4882a593Smuzhiyun MYRS_CTLR_DAC960PJ = 0x15,
147*4882a593Smuzhiyun MYRS_CTLR_DAC960PTL0 = 0x16,
148*4882a593Smuzhiyun MYRS_CTLR_DAC960PR = 0x17,
149*4882a593Smuzhiyun MYRS_CTLR_DAC960PRL = 0x18,
150*4882a593Smuzhiyun MYRS_CTLR_DAC960PT = 0x19,
151*4882a593Smuzhiyun MYRS_CTLR_DAC1164P = 0x1A,
152*4882a593Smuzhiyun MYRS_CTLR_DAC960PTL1 = 0x1B,
153*4882a593Smuzhiyun MYRS_CTLR_EXR2000P = 0x1C,
154*4882a593Smuzhiyun MYRS_CTLR_EXR3000P = 0x1D,
155*4882a593Smuzhiyun MYRS_CTLR_ACCELERAID352 = 0x1E,
156*4882a593Smuzhiyun MYRS_CTLR_ACCELERAID170 = 0x1F,
157*4882a593Smuzhiyun MYRS_CTLR_ACCELERAID160 = 0x20,
158*4882a593Smuzhiyun MYRS_CTLR_DAC960S = 0x60,
159*4882a593Smuzhiyun MYRS_CTLR_DAC960SU = 0x61,
160*4882a593Smuzhiyun MYRS_CTLR_DAC960SX = 0x62,
161*4882a593Smuzhiyun MYRS_CTLR_DAC960SF = 0x63,
162*4882a593Smuzhiyun MYRS_CTLR_DAC960SS = 0x64,
163*4882a593Smuzhiyun MYRS_CTLR_DAC960FL = 0x65,
164*4882a593Smuzhiyun MYRS_CTLR_DAC960LL = 0x66,
165*4882a593Smuzhiyun MYRS_CTLR_DAC960FF = 0x67,
166*4882a593Smuzhiyun MYRS_CTLR_DAC960HP = 0x68,
167*4882a593Smuzhiyun MYRS_CTLR_RAIDBRICK = 0x69,
168*4882a593Smuzhiyun MYRS_CTLR_METEOR_FL = 0x6A,
169*4882a593Smuzhiyun MYRS_CTLR_METEOR_FF = 0x6B
170*4882a593Smuzhiyun } __packed ctlr_type; /* Byte 2 */
171*4882a593Smuzhiyun unsigned char rsvd2; /* Byte 3 */
172*4882a593Smuzhiyun unsigned short bus_speed_mhz; /* Bytes 4-5 */
173*4882a593Smuzhiyun unsigned char bus_width; /* Byte 6 */
174*4882a593Smuzhiyun unsigned char flash_code; /* Byte 7 */
175*4882a593Smuzhiyun unsigned char ports_present; /* Byte 8 */
176*4882a593Smuzhiyun unsigned char rsvd3[7]; /* Bytes 9-15 */
177*4882a593Smuzhiyun unsigned char bus_name[16]; /* Bytes 16-31 */
178*4882a593Smuzhiyun unsigned char ctlr_name[16]; /* Bytes 32-47 */
179*4882a593Smuzhiyun unsigned char rsvd4[16]; /* Bytes 48-63 */
180*4882a593Smuzhiyun /* Firmware Release Information */
181*4882a593Smuzhiyun unsigned char fw_major_version; /* Byte 64 */
182*4882a593Smuzhiyun unsigned char fw_minor_version; /* Byte 65 */
183*4882a593Smuzhiyun unsigned char fw_turn_number; /* Byte 66 */
184*4882a593Smuzhiyun unsigned char fw_build_number; /* Byte 67 */
185*4882a593Smuzhiyun unsigned char fw_release_day; /* Byte 68 */
186*4882a593Smuzhiyun unsigned char fw_release_month; /* Byte 69 */
187*4882a593Smuzhiyun unsigned char fw_release_year_hi; /* Byte 70 */
188*4882a593Smuzhiyun unsigned char fw_release_year_lo; /* Byte 71 */
189*4882a593Smuzhiyun /* Hardware Release Information */
190*4882a593Smuzhiyun unsigned char hw_rev; /* Byte 72 */
191*4882a593Smuzhiyun unsigned char rsvd5[3]; /* Bytes 73-75 */
192*4882a593Smuzhiyun unsigned char hw_release_day; /* Byte 76 */
193*4882a593Smuzhiyun unsigned char hw_release_month; /* Byte 77 */
194*4882a593Smuzhiyun unsigned char hw_release_year_hi; /* Byte 78 */
195*4882a593Smuzhiyun unsigned char hw_release_year_lo; /* Byte 79 */
196*4882a593Smuzhiyun /* Hardware Manufacturing Information */
197*4882a593Smuzhiyun unsigned char manuf_batch_num; /* Byte 80 */
198*4882a593Smuzhiyun unsigned char rsvd6; /* Byte 81 */
199*4882a593Smuzhiyun unsigned char manuf_plant_num; /* Byte 82 */
200*4882a593Smuzhiyun unsigned char rsvd7; /* Byte 83 */
201*4882a593Smuzhiyun unsigned char hw_manuf_day; /* Byte 84 */
202*4882a593Smuzhiyun unsigned char hw_manuf_month; /* Byte 85 */
203*4882a593Smuzhiyun unsigned char hw_manuf_year_hi; /* Byte 86 */
204*4882a593Smuzhiyun unsigned char hw_manuf_year_lo; /* Byte 87 */
205*4882a593Smuzhiyun unsigned char max_pd_per_xld; /* Byte 88 */
206*4882a593Smuzhiyun unsigned char max_ild_per_xld; /* Byte 89 */
207*4882a593Smuzhiyun unsigned short nvram_size_kb; /* Bytes 90-91 */
208*4882a593Smuzhiyun unsigned char max_xld; /* Byte 92 */
209*4882a593Smuzhiyun unsigned char rsvd8[3]; /* Bytes 93-95 */
210*4882a593Smuzhiyun /* Unique Information per Controller */
211*4882a593Smuzhiyun unsigned char serial_number[16]; /* Bytes 96-111 */
212*4882a593Smuzhiyun unsigned char rsvd9[16]; /* Bytes 112-127 */
213*4882a593Smuzhiyun /* Vendor Information */
214*4882a593Smuzhiyun unsigned char rsvd10[3]; /* Bytes 128-130 */
215*4882a593Smuzhiyun unsigned char oem_code; /* Byte 131 */
216*4882a593Smuzhiyun unsigned char vendor[16]; /* Bytes 132-147 */
217*4882a593Smuzhiyun /* Other Physical/Controller/Operation Information */
218*4882a593Smuzhiyun unsigned char bbu_present:1; /* Byte 148 Bit 0 */
219*4882a593Smuzhiyun unsigned char cluster_mode:1; /* Byte 148 Bit 1 */
220*4882a593Smuzhiyun unsigned char rsvd11:6; /* Byte 148 Bits 2-7 */
221*4882a593Smuzhiyun unsigned char rsvd12[3]; /* Bytes 149-151 */
222*4882a593Smuzhiyun /* Physical Device Scan Information */
223*4882a593Smuzhiyun unsigned char pscan_active:1; /* Byte 152 Bit 0 */
224*4882a593Smuzhiyun unsigned char rsvd13:7; /* Byte 152 Bits 1-7 */
225*4882a593Smuzhiyun unsigned char pscan_chan; /* Byte 153 */
226*4882a593Smuzhiyun unsigned char pscan_target; /* Byte 154 */
227*4882a593Smuzhiyun unsigned char pscan_lun; /* Byte 155 */
228*4882a593Smuzhiyun /* Maximum Command Data Transfer Sizes */
229*4882a593Smuzhiyun unsigned short max_transfer_size; /* Bytes 156-157 */
230*4882a593Smuzhiyun unsigned short max_sge; /* Bytes 158-159 */
231*4882a593Smuzhiyun /* Logical/Physical Device Counts */
232*4882a593Smuzhiyun unsigned short ldev_present; /* Bytes 160-161 */
233*4882a593Smuzhiyun unsigned short ldev_critical; /* Bytes 162-163 */
234*4882a593Smuzhiyun unsigned short ldev_offline; /* Bytes 164-165 */
235*4882a593Smuzhiyun unsigned short pdev_present; /* Bytes 166-167 */
236*4882a593Smuzhiyun unsigned short pdisk_present; /* Bytes 168-169 */
237*4882a593Smuzhiyun unsigned short pdisk_critical; /* Bytes 170-171 */
238*4882a593Smuzhiyun unsigned short pdisk_offline; /* Bytes 172-173 */
239*4882a593Smuzhiyun unsigned short max_tcq; /* Bytes 174-175 */
240*4882a593Smuzhiyun /* Channel and Target ID Information */
241*4882a593Smuzhiyun unsigned char physchan_present; /* Byte 176 */
242*4882a593Smuzhiyun unsigned char virtchan_present; /* Byte 177 */
243*4882a593Smuzhiyun unsigned char physchan_max; /* Byte 178 */
244*4882a593Smuzhiyun unsigned char virtchan_max; /* Byte 179 */
245*4882a593Smuzhiyun unsigned char max_targets[16]; /* Bytes 180-195 */
246*4882a593Smuzhiyun unsigned char rsvd14[12]; /* Bytes 196-207 */
247*4882a593Smuzhiyun /* Memory/Cache Information */
248*4882a593Smuzhiyun unsigned short mem_size_mb; /* Bytes 208-209 */
249*4882a593Smuzhiyun unsigned short cache_size_mb; /* Bytes 210-211 */
250*4882a593Smuzhiyun unsigned int valid_cache_bytes; /* Bytes 212-215 */
251*4882a593Smuzhiyun unsigned int dirty_cache_bytes; /* Bytes 216-219 */
252*4882a593Smuzhiyun unsigned short mem_speed_mhz; /* Bytes 220-221 */
253*4882a593Smuzhiyun unsigned char mem_data_width; /* Byte 222 */
254*4882a593Smuzhiyun struct myrs_mem_type mem_type; /* Byte 223 */
255*4882a593Smuzhiyun unsigned char cache_mem_type_name[16]; /* Bytes 224-239 */
256*4882a593Smuzhiyun /* Execution Memory Information */
257*4882a593Smuzhiyun unsigned short exec_mem_size_mb; /* Bytes 240-241 */
258*4882a593Smuzhiyun unsigned short exec_l2_cache_size_mb; /* Bytes 242-243 */
259*4882a593Smuzhiyun unsigned char rsvd15[8]; /* Bytes 244-251 */
260*4882a593Smuzhiyun unsigned short exec_mem_speed_mhz; /* Bytes 252-253 */
261*4882a593Smuzhiyun unsigned char exec_mem_data_width; /* Byte 254 */
262*4882a593Smuzhiyun struct myrs_mem_type exec_mem_type; /* Byte 255 */
263*4882a593Smuzhiyun unsigned char exec_mem_type_name[16]; /* Bytes 256-271 */
264*4882a593Smuzhiyun /* CPU Type Information */
265*4882a593Smuzhiyun struct { /* Bytes 272-335 */
266*4882a593Smuzhiyun unsigned short cpu_speed_mhz;
267*4882a593Smuzhiyun enum myrs_cpu_type cpu_type;
268*4882a593Smuzhiyun unsigned char cpu_count;
269*4882a593Smuzhiyun unsigned char rsvd16[12];
270*4882a593Smuzhiyun unsigned char cpu_name[16];
271*4882a593Smuzhiyun } __packed cpu[2];
272*4882a593Smuzhiyun /* Debugging/Profiling/Command Time Tracing Information */
273*4882a593Smuzhiyun unsigned short cur_prof_page_num; /* Bytes 336-337 */
274*4882a593Smuzhiyun unsigned short num_prof_waiters; /* Bytes 338-339 */
275*4882a593Smuzhiyun unsigned short cur_trace_page_num; /* Bytes 340-341 */
276*4882a593Smuzhiyun unsigned short num_trace_waiters; /* Bytes 342-343 */
277*4882a593Smuzhiyun unsigned char rsvd18[8]; /* Bytes 344-351 */
278*4882a593Smuzhiyun /* Error Counters on Physical Devices */
279*4882a593Smuzhiyun unsigned short pdev_bus_resets; /* Bytes 352-353 */
280*4882a593Smuzhiyun unsigned short pdev_parity_errors; /* Bytes 355-355 */
281*4882a593Smuzhiyun unsigned short pdev_soft_errors; /* Bytes 356-357 */
282*4882a593Smuzhiyun unsigned short pdev_cmds_failed; /* Bytes 358-359 */
283*4882a593Smuzhiyun unsigned short pdev_misc_errors; /* Bytes 360-361 */
284*4882a593Smuzhiyun unsigned short pdev_cmd_timeouts; /* Bytes 362-363 */
285*4882a593Smuzhiyun unsigned short pdev_sel_timeouts; /* Bytes 364-365 */
286*4882a593Smuzhiyun unsigned short pdev_retries_done; /* Bytes 366-367 */
287*4882a593Smuzhiyun unsigned short pdev_aborts_done; /* Bytes 368-369 */
288*4882a593Smuzhiyun unsigned short pdev_host_aborts_done; /* Bytes 370-371 */
289*4882a593Smuzhiyun unsigned short pdev_predicted_failures; /* Bytes 372-373 */
290*4882a593Smuzhiyun unsigned short pdev_host_cmds_failed; /* Bytes 374-375 */
291*4882a593Smuzhiyun unsigned short pdev_hard_errors; /* Bytes 376-377 */
292*4882a593Smuzhiyun unsigned char rsvd19[6]; /* Bytes 378-383 */
293*4882a593Smuzhiyun /* Error Counters on Logical Devices */
294*4882a593Smuzhiyun unsigned short ldev_soft_errors; /* Bytes 384-385 */
295*4882a593Smuzhiyun unsigned short ldev_cmds_failed; /* Bytes 386-387 */
296*4882a593Smuzhiyun unsigned short ldev_host_aborts_done; /* Bytes 388-389 */
297*4882a593Smuzhiyun unsigned char rsvd20[2]; /* Bytes 390-391 */
298*4882a593Smuzhiyun /* Error Counters on Controller */
299*4882a593Smuzhiyun unsigned short ctlr_mem_errors; /* Bytes 392-393 */
300*4882a593Smuzhiyun unsigned short ctlr_host_aborts_done; /* Bytes 394-395 */
301*4882a593Smuzhiyun unsigned char rsvd21[4]; /* Bytes 396-399 */
302*4882a593Smuzhiyun /* Long Duration Activity Information */
303*4882a593Smuzhiyun unsigned short bg_init_active; /* Bytes 400-401 */
304*4882a593Smuzhiyun unsigned short ldev_init_active; /* Bytes 402-403 */
305*4882a593Smuzhiyun unsigned short pdev_init_active; /* Bytes 404-405 */
306*4882a593Smuzhiyun unsigned short cc_active; /* Bytes 406-407 */
307*4882a593Smuzhiyun unsigned short rbld_active; /* Bytes 408-409 */
308*4882a593Smuzhiyun unsigned short exp_active; /* Bytes 410-411 */
309*4882a593Smuzhiyun unsigned short patrol_active; /* Bytes 412-413 */
310*4882a593Smuzhiyun unsigned char rsvd22[2]; /* Bytes 414-415 */
311*4882a593Smuzhiyun /* Flash ROM Information */
312*4882a593Smuzhiyun unsigned char flash_type; /* Byte 416 */
313*4882a593Smuzhiyun unsigned char rsvd23; /* Byte 417 */
314*4882a593Smuzhiyun unsigned short flash_size_MB; /* Bytes 418-419 */
315*4882a593Smuzhiyun unsigned int flash_limit; /* Bytes 420-423 */
316*4882a593Smuzhiyun unsigned int flash_count; /* Bytes 424-427 */
317*4882a593Smuzhiyun unsigned char rsvd24[4]; /* Bytes 428-431 */
318*4882a593Smuzhiyun unsigned char flash_type_name[16]; /* Bytes 432-447 */
319*4882a593Smuzhiyun /* Firmware Run Time Information */
320*4882a593Smuzhiyun unsigned char rbld_rate; /* Byte 448 */
321*4882a593Smuzhiyun unsigned char bg_init_rate; /* Byte 449 */
322*4882a593Smuzhiyun unsigned char fg_init_rate; /* Byte 450 */
323*4882a593Smuzhiyun unsigned char cc_rate; /* Byte 451 */
324*4882a593Smuzhiyun unsigned char rsvd25[4]; /* Bytes 452-455 */
325*4882a593Smuzhiyun unsigned int max_dp; /* Bytes 456-459 */
326*4882a593Smuzhiyun unsigned int free_dp; /* Bytes 460-463 */
327*4882a593Smuzhiyun unsigned int max_iop; /* Bytes 464-467 */
328*4882a593Smuzhiyun unsigned int free_iop; /* Bytes 468-471 */
329*4882a593Smuzhiyun unsigned short max_combined_len; /* Bytes 472-473 */
330*4882a593Smuzhiyun unsigned short num_cfg_groups; /* Bytes 474-475 */
331*4882a593Smuzhiyun unsigned installation_abort_status:1; /* Byte 476 Bit 0 */
332*4882a593Smuzhiyun unsigned maint_mode_status:1; /* Byte 476 Bit 1 */
333*4882a593Smuzhiyun unsigned rsvd26:6; /* Byte 476 Bits 2-7 */
334*4882a593Smuzhiyun unsigned char rsvd27[6]; /* Bytes 477-511 */
335*4882a593Smuzhiyun unsigned char rsvd28[512]; /* Bytes 512-1023 */
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * DAC960 V2 Firmware Device State type.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun enum myrs_devstate {
342*4882a593Smuzhiyun MYRS_DEVICE_UNCONFIGURED = 0x00,
343*4882a593Smuzhiyun MYRS_DEVICE_ONLINE = 0x01,
344*4882a593Smuzhiyun MYRS_DEVICE_REBUILD = 0x03,
345*4882a593Smuzhiyun MYRS_DEVICE_MISSING = 0x04,
346*4882a593Smuzhiyun MYRS_DEVICE_SUSPECTED_CRITICAL = 0x05,
347*4882a593Smuzhiyun MYRS_DEVICE_OFFLINE = 0x08,
348*4882a593Smuzhiyun MYRS_DEVICE_CRITICAL = 0x09,
349*4882a593Smuzhiyun MYRS_DEVICE_SUSPECTED_DEAD = 0x0C,
350*4882a593Smuzhiyun MYRS_DEVICE_COMMANDED_OFFLINE = 0x10,
351*4882a593Smuzhiyun MYRS_DEVICE_STANDBY = 0x21,
352*4882a593Smuzhiyun MYRS_DEVICE_INVALID_STATE = 0xFF,
353*4882a593Smuzhiyun } __packed;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * DAC960 V2 RAID Levels
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun enum myrs_raid_level {
359*4882a593Smuzhiyun MYRS_RAID_LEVEL0 = 0x0, /* RAID 0 */
360*4882a593Smuzhiyun MYRS_RAID_LEVEL1 = 0x1, /* RAID 1 */
361*4882a593Smuzhiyun MYRS_RAID_LEVEL3 = 0x3, /* RAID 3 right asymmetric parity */
362*4882a593Smuzhiyun MYRS_RAID_LEVEL5 = 0x5, /* RAID 5 right asymmetric parity */
363*4882a593Smuzhiyun MYRS_RAID_LEVEL6 = 0x6, /* RAID 6 (Mylex RAID 6) */
364*4882a593Smuzhiyun MYRS_RAID_JBOD = 0x7, /* RAID 7 (JBOD) */
365*4882a593Smuzhiyun MYRS_RAID_NEWSPAN = 0x8, /* New Mylex SPAN */
366*4882a593Smuzhiyun MYRS_RAID_LEVEL3F = 0x9, /* RAID 3 fixed parity */
367*4882a593Smuzhiyun MYRS_RAID_LEVEL3L = 0xb, /* RAID 3 left symmetric parity */
368*4882a593Smuzhiyun MYRS_RAID_SPAN = 0xc, /* current spanning implementation */
369*4882a593Smuzhiyun MYRS_RAID_LEVEL5L = 0xd, /* RAID 5 left symmetric parity */
370*4882a593Smuzhiyun MYRS_RAID_LEVELE = 0xe, /* RAID E (concatenation) */
371*4882a593Smuzhiyun MYRS_RAID_PHYSICAL = 0xf, /* physical device */
372*4882a593Smuzhiyun } __packed;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun enum myrs_stripe_size {
375*4882a593Smuzhiyun MYRS_STRIPE_SIZE_0 = 0x0, /* no stripe (RAID 1, RAID 7, etc) */
376*4882a593Smuzhiyun MYRS_STRIPE_SIZE_512B = 0x1,
377*4882a593Smuzhiyun MYRS_STRIPE_SIZE_1K = 0x2,
378*4882a593Smuzhiyun MYRS_STRIPE_SIZE_2K = 0x3,
379*4882a593Smuzhiyun MYRS_STRIPE_SIZE_4K = 0x4,
380*4882a593Smuzhiyun MYRS_STRIPE_SIZE_8K = 0x5,
381*4882a593Smuzhiyun MYRS_STRIPE_SIZE_16K = 0x6,
382*4882a593Smuzhiyun MYRS_STRIPE_SIZE_32K = 0x7,
383*4882a593Smuzhiyun MYRS_STRIPE_SIZE_64K = 0x8,
384*4882a593Smuzhiyun MYRS_STRIPE_SIZE_128K = 0x9,
385*4882a593Smuzhiyun MYRS_STRIPE_SIZE_256K = 0xa,
386*4882a593Smuzhiyun MYRS_STRIPE_SIZE_512K = 0xb,
387*4882a593Smuzhiyun MYRS_STRIPE_SIZE_1M = 0xc,
388*4882a593Smuzhiyun } __packed;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun enum myrs_cacheline_size {
391*4882a593Smuzhiyun MYRS_CACHELINE_ZERO = 0x0, /* caching cannot be enabled */
392*4882a593Smuzhiyun MYRS_CACHELINE_512B = 0x1,
393*4882a593Smuzhiyun MYRS_CACHELINE_1K = 0x2,
394*4882a593Smuzhiyun MYRS_CACHELINE_2K = 0x3,
395*4882a593Smuzhiyun MYRS_CACHELINE_4K = 0x4,
396*4882a593Smuzhiyun MYRS_CACHELINE_8K = 0x5,
397*4882a593Smuzhiyun MYRS_CACHELINE_16K = 0x6,
398*4882a593Smuzhiyun MYRS_CACHELINE_32K = 0x7,
399*4882a593Smuzhiyun MYRS_CACHELINE_64K = 0x8,
400*4882a593Smuzhiyun } __packed;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * DAC960 V2 Firmware Get Logical Device Info reply structure.
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun struct myrs_ldev_info {
406*4882a593Smuzhiyun unsigned char ctlr; /* Byte 0 */
407*4882a593Smuzhiyun unsigned char channel; /* Byte 1 */
408*4882a593Smuzhiyun unsigned char target; /* Byte 2 */
409*4882a593Smuzhiyun unsigned char lun; /* Byte 3 */
410*4882a593Smuzhiyun enum myrs_devstate dev_state; /* Byte 4 */
411*4882a593Smuzhiyun unsigned char raid_level; /* Byte 5 */
412*4882a593Smuzhiyun enum myrs_stripe_size stripe_size; /* Byte 6 */
413*4882a593Smuzhiyun enum myrs_cacheline_size cacheline_size; /* Byte 7 */
414*4882a593Smuzhiyun struct {
415*4882a593Smuzhiyun enum {
416*4882a593Smuzhiyun MYRS_READCACHE_DISABLED = 0x0,
417*4882a593Smuzhiyun MYRS_READCACHE_ENABLED = 0x1,
418*4882a593Smuzhiyun MYRS_READAHEAD_ENABLED = 0x2,
419*4882a593Smuzhiyun MYRS_INTELLIGENT_READAHEAD_ENABLED = 0x3,
420*4882a593Smuzhiyun MYRS_READCACHE_LAST = 0x7,
421*4882a593Smuzhiyun } __packed rce:3; /* Byte 8 Bits 0-2 */
422*4882a593Smuzhiyun enum {
423*4882a593Smuzhiyun MYRS_WRITECACHE_DISABLED = 0x0,
424*4882a593Smuzhiyun MYRS_LOGICALDEVICE_RO = 0x1,
425*4882a593Smuzhiyun MYRS_WRITECACHE_ENABLED = 0x2,
426*4882a593Smuzhiyun MYRS_INTELLIGENT_WRITECACHE_ENABLED = 0x3,
427*4882a593Smuzhiyun MYRS_WRITECACHE_LAST = 0x7,
428*4882a593Smuzhiyun } __packed wce:3; /* Byte 8 Bits 3-5 */
429*4882a593Smuzhiyun unsigned rsvd1:1; /* Byte 8 Bit 6 */
430*4882a593Smuzhiyun unsigned ldev_init_done:1; /* Byte 8 Bit 7 */
431*4882a593Smuzhiyun } ldev_control; /* Byte 8 */
432*4882a593Smuzhiyun /* Logical Device Operations Status */
433*4882a593Smuzhiyun unsigned char cc_active:1; /* Byte 9 Bit 0 */
434*4882a593Smuzhiyun unsigned char rbld_active:1; /* Byte 9 Bit 1 */
435*4882a593Smuzhiyun unsigned char bg_init_active:1; /* Byte 9 Bit 2 */
436*4882a593Smuzhiyun unsigned char fg_init_active:1; /* Byte 9 Bit 3 */
437*4882a593Smuzhiyun unsigned char migration_active:1; /* Byte 9 Bit 4 */
438*4882a593Smuzhiyun unsigned char patrol_active:1; /* Byte 9 Bit 5 */
439*4882a593Smuzhiyun unsigned char rsvd2:2; /* Byte 9 Bits 6-7 */
440*4882a593Smuzhiyun unsigned char raid5_writeupdate; /* Byte 10 */
441*4882a593Smuzhiyun unsigned char raid5_algo; /* Byte 11 */
442*4882a593Smuzhiyun unsigned short ldev_num; /* Bytes 12-13 */
443*4882a593Smuzhiyun /* BIOS Info */
444*4882a593Smuzhiyun unsigned char bios_disabled:1; /* Byte 14 Bit 0 */
445*4882a593Smuzhiyun unsigned char cdrom_boot:1; /* Byte 14 Bit 1 */
446*4882a593Smuzhiyun unsigned char drv_coercion:1; /* Byte 14 Bit 2 */
447*4882a593Smuzhiyun unsigned char write_same_disabled:1; /* Byte 14 Bit 3 */
448*4882a593Smuzhiyun unsigned char hba_mode:1; /* Byte 14 Bit 4 */
449*4882a593Smuzhiyun enum {
450*4882a593Smuzhiyun MYRS_GEOMETRY_128_32 = 0x0,
451*4882a593Smuzhiyun MYRS_GEOMETRY_255_63 = 0x1,
452*4882a593Smuzhiyun MYRS_GEOMETRY_RSVD1 = 0x2,
453*4882a593Smuzhiyun MYRS_GEOMETRY_RSVD2 = 0x3
454*4882a593Smuzhiyun } __packed drv_geom:2; /* Byte 14 Bits 5-6 */
455*4882a593Smuzhiyun unsigned char super_ra_enabled:1; /* Byte 14 Bit 7 */
456*4882a593Smuzhiyun unsigned char rsvd3; /* Byte 15 */
457*4882a593Smuzhiyun /* Error Counters */
458*4882a593Smuzhiyun unsigned short soft_errs; /* Bytes 16-17 */
459*4882a593Smuzhiyun unsigned short cmds_failed; /* Bytes 18-19 */
460*4882a593Smuzhiyun unsigned short cmds_aborted; /* Bytes 20-21 */
461*4882a593Smuzhiyun unsigned short deferred_write_errs; /* Bytes 22-23 */
462*4882a593Smuzhiyun unsigned int rsvd4; /* Bytes 24-27 */
463*4882a593Smuzhiyun unsigned int rsvd5; /* Bytes 28-31 */
464*4882a593Smuzhiyun /* Device Size Information */
465*4882a593Smuzhiyun unsigned short rsvd6; /* Bytes 32-33 */
466*4882a593Smuzhiyun unsigned short devsize_bytes; /* Bytes 34-35 */
467*4882a593Smuzhiyun unsigned int orig_devsize; /* Bytes 36-39 */
468*4882a593Smuzhiyun unsigned int cfg_devsize; /* Bytes 40-43 */
469*4882a593Smuzhiyun unsigned int rsvd7; /* Bytes 44-47 */
470*4882a593Smuzhiyun unsigned char ldev_name[32]; /* Bytes 48-79 */
471*4882a593Smuzhiyun unsigned char inquiry[36]; /* Bytes 80-115 */
472*4882a593Smuzhiyun unsigned char rsvd8[12]; /* Bytes 116-127 */
473*4882a593Smuzhiyun u64 last_read_lba; /* Bytes 128-135 */
474*4882a593Smuzhiyun u64 last_write_lba; /* Bytes 136-143 */
475*4882a593Smuzhiyun u64 cc_lba; /* Bytes 144-151 */
476*4882a593Smuzhiyun u64 rbld_lba; /* Bytes 152-159 */
477*4882a593Smuzhiyun u64 bg_init_lba; /* Bytes 160-167 */
478*4882a593Smuzhiyun u64 fg_init_lba; /* Bytes 168-175 */
479*4882a593Smuzhiyun u64 migration_lba; /* Bytes 176-183 */
480*4882a593Smuzhiyun u64 patrol_lba; /* Bytes 184-191 */
481*4882a593Smuzhiyun unsigned char rsvd9[64]; /* Bytes 192-255 */
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * DAC960 V2 Firmware Get Physical Device Info reply structure.
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun struct myrs_pdev_info {
488*4882a593Smuzhiyun unsigned char rsvd1; /* Byte 0 */
489*4882a593Smuzhiyun unsigned char channel; /* Byte 1 */
490*4882a593Smuzhiyun unsigned char target; /* Byte 2 */
491*4882a593Smuzhiyun unsigned char lun; /* Byte 3 */
492*4882a593Smuzhiyun /* Configuration Status Bits */
493*4882a593Smuzhiyun unsigned char pdev_fault_tolerant:1; /* Byte 4 Bit 0 */
494*4882a593Smuzhiyun unsigned char pdev_connected:1; /* Byte 4 Bit 1 */
495*4882a593Smuzhiyun unsigned char pdev_local_to_ctlr:1; /* Byte 4 Bit 2 */
496*4882a593Smuzhiyun unsigned char rsvd2:5; /* Byte 4 Bits 3-7 */
497*4882a593Smuzhiyun /* Multiple Host/Controller Status Bits */
498*4882a593Smuzhiyun unsigned char remote_host_dead:1; /* Byte 5 Bit 0 */
499*4882a593Smuzhiyun unsigned char remove_ctlr_dead:1; /* Byte 5 Bit 1 */
500*4882a593Smuzhiyun unsigned char rsvd3:6; /* Byte 5 Bits 2-7 */
501*4882a593Smuzhiyun enum myrs_devstate dev_state; /* Byte 6 */
502*4882a593Smuzhiyun unsigned char nego_data_width; /* Byte 7 */
503*4882a593Smuzhiyun unsigned short nego_sync_rate; /* Bytes 8-9 */
504*4882a593Smuzhiyun /* Multiported Physical Device Information */
505*4882a593Smuzhiyun unsigned char num_ports; /* Byte 10 */
506*4882a593Smuzhiyun unsigned char drv_access_bitmap; /* Byte 11 */
507*4882a593Smuzhiyun unsigned int rsvd4; /* Bytes 12-15 */
508*4882a593Smuzhiyun unsigned char ip_address[16]; /* Bytes 16-31 */
509*4882a593Smuzhiyun unsigned short max_tags; /* Bytes 32-33 */
510*4882a593Smuzhiyun /* Physical Device Operations Status */
511*4882a593Smuzhiyun unsigned char cc_in_progress:1; /* Byte 34 Bit 0 */
512*4882a593Smuzhiyun unsigned char rbld_in_progress:1; /* Byte 34 Bit 1 */
513*4882a593Smuzhiyun unsigned char makecc_in_progress:1; /* Byte 34 Bit 2 */
514*4882a593Smuzhiyun unsigned char pdevinit_in_progress:1; /* Byte 34 Bit 3 */
515*4882a593Smuzhiyun unsigned char migration_in_progress:1; /* Byte 34 Bit 4 */
516*4882a593Smuzhiyun unsigned char patrol_in_progress:1; /* Byte 34 Bit 5 */
517*4882a593Smuzhiyun unsigned char rsvd5:2; /* Byte 34 Bits 6-7 */
518*4882a593Smuzhiyun unsigned char long_op_status; /* Byte 35 */
519*4882a593Smuzhiyun unsigned char parity_errs; /* Byte 36 */
520*4882a593Smuzhiyun unsigned char soft_errs; /* Byte 37 */
521*4882a593Smuzhiyun unsigned char hard_errs; /* Byte 38 */
522*4882a593Smuzhiyun unsigned char misc_errs; /* Byte 39 */
523*4882a593Smuzhiyun unsigned char cmd_timeouts; /* Byte 40 */
524*4882a593Smuzhiyun unsigned char retries; /* Byte 41 */
525*4882a593Smuzhiyun unsigned char aborts; /* Byte 42 */
526*4882a593Smuzhiyun unsigned char pred_failures; /* Byte 43 */
527*4882a593Smuzhiyun unsigned int rsvd6; /* Bytes 44-47 */
528*4882a593Smuzhiyun unsigned short rsvd7; /* Bytes 48-49 */
529*4882a593Smuzhiyun unsigned short devsize_bytes; /* Bytes 50-51 */
530*4882a593Smuzhiyun unsigned int orig_devsize; /* Bytes 52-55 */
531*4882a593Smuzhiyun unsigned int cfg_devsize; /* Bytes 56-59 */
532*4882a593Smuzhiyun unsigned int rsvd8; /* Bytes 60-63 */
533*4882a593Smuzhiyun unsigned char pdev_name[16]; /* Bytes 64-79 */
534*4882a593Smuzhiyun unsigned char rsvd9[16]; /* Bytes 80-95 */
535*4882a593Smuzhiyun unsigned char rsvd10[32]; /* Bytes 96-127 */
536*4882a593Smuzhiyun unsigned char inquiry[36]; /* Bytes 128-163 */
537*4882a593Smuzhiyun unsigned char rsvd11[20]; /* Bytes 164-183 */
538*4882a593Smuzhiyun unsigned char rsvd12[8]; /* Bytes 184-191 */
539*4882a593Smuzhiyun u64 last_read_lba; /* Bytes 192-199 */
540*4882a593Smuzhiyun u64 last_write_lba; /* Bytes 200-207 */
541*4882a593Smuzhiyun u64 cc_lba; /* Bytes 208-215 */
542*4882a593Smuzhiyun u64 rbld_lba; /* Bytes 216-223 */
543*4882a593Smuzhiyun u64 makecc_lba; /* Bytes 224-231 */
544*4882a593Smuzhiyun u64 devinit_lba; /* Bytes 232-239 */
545*4882a593Smuzhiyun u64 migration_lba; /* Bytes 240-247 */
546*4882a593Smuzhiyun u64 patrol_lba; /* Bytes 248-255 */
547*4882a593Smuzhiyun unsigned char rsvd13[256]; /* Bytes 256-511 */
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /*
551*4882a593Smuzhiyun * DAC960 V2 Firmware Health Status Buffer structure.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun struct myrs_fwstat {
554*4882a593Smuzhiyun unsigned int uptime_usecs; /* Bytes 0-3 */
555*4882a593Smuzhiyun unsigned int uptime_msecs; /* Bytes 4-7 */
556*4882a593Smuzhiyun unsigned int seconds; /* Bytes 8-11 */
557*4882a593Smuzhiyun unsigned char rsvd1[4]; /* Bytes 12-15 */
558*4882a593Smuzhiyun unsigned int epoch; /* Bytes 16-19 */
559*4882a593Smuzhiyun unsigned char rsvd2[4]; /* Bytes 20-23 */
560*4882a593Smuzhiyun unsigned int dbg_msgbuf_idx; /* Bytes 24-27 */
561*4882a593Smuzhiyun unsigned int coded_msgbuf_idx; /* Bytes 28-31 */
562*4882a593Smuzhiyun unsigned int cur_timetrace_page; /* Bytes 32-35 */
563*4882a593Smuzhiyun unsigned int cur_prof_page; /* Bytes 36-39 */
564*4882a593Smuzhiyun unsigned int next_evseq; /* Bytes 40-43 */
565*4882a593Smuzhiyun unsigned char rsvd3[4]; /* Bytes 44-47 */
566*4882a593Smuzhiyun unsigned char rsvd4[16]; /* Bytes 48-63 */
567*4882a593Smuzhiyun unsigned char rsvd5[64]; /* Bytes 64-127 */
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * DAC960 V2 Firmware Get Event reply structure.
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun struct myrs_event {
574*4882a593Smuzhiyun unsigned int ev_seq; /* Bytes 0-3 */
575*4882a593Smuzhiyun unsigned int ev_time; /* Bytes 4-7 */
576*4882a593Smuzhiyun unsigned int ev_code; /* Bytes 8-11 */
577*4882a593Smuzhiyun unsigned char rsvd1; /* Byte 12 */
578*4882a593Smuzhiyun unsigned char channel; /* Byte 13 */
579*4882a593Smuzhiyun unsigned char target; /* Byte 14 */
580*4882a593Smuzhiyun unsigned char lun; /* Byte 15 */
581*4882a593Smuzhiyun unsigned int rsvd2; /* Bytes 16-19 */
582*4882a593Smuzhiyun unsigned int ev_parm; /* Bytes 20-23 */
583*4882a593Smuzhiyun unsigned char sense_data[40]; /* Bytes 24-63 */
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * DAC960 V2 Firmware Command Control Bits structure.
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun struct myrs_cmd_ctrl {
590*4882a593Smuzhiyun unsigned char fua:1; /* Byte 0 Bit 0 */
591*4882a593Smuzhiyun unsigned char disable_pgout:1; /* Byte 0 Bit 1 */
592*4882a593Smuzhiyun unsigned char rsvd1:1; /* Byte 0 Bit 2 */
593*4882a593Smuzhiyun unsigned char add_sge_mem:1; /* Byte 0 Bit 3 */
594*4882a593Smuzhiyun unsigned char dma_ctrl_to_host:1; /* Byte 0 Bit 4 */
595*4882a593Smuzhiyun unsigned char rsvd2:1; /* Byte 0 Bit 5 */
596*4882a593Smuzhiyun unsigned char no_autosense:1; /* Byte 0 Bit 6 */
597*4882a593Smuzhiyun unsigned char disc_prohibited:1; /* Byte 0 Bit 7 */
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * DAC960 V2 Firmware Command Timeout structure.
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun struct myrs_cmd_tmo {
604*4882a593Smuzhiyun unsigned char tmo_val:6; /* Byte 0 Bits 0-5 */
605*4882a593Smuzhiyun enum {
606*4882a593Smuzhiyun MYRS_TMO_SCALE_SECONDS = 0,
607*4882a593Smuzhiyun MYRS_TMO_SCALE_MINUTES = 1,
608*4882a593Smuzhiyun MYRS_TMO_SCALE_HOURS = 2,
609*4882a593Smuzhiyun MYRS_TMO_SCALE_RESERVED = 3
610*4882a593Smuzhiyun } __packed tmo_scale:2; /* Byte 0 Bits 6-7 */
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * DAC960 V2 Firmware Physical Device structure.
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun struct myrs_pdev {
617*4882a593Smuzhiyun unsigned char lun; /* Byte 0 */
618*4882a593Smuzhiyun unsigned char target; /* Byte 1 */
619*4882a593Smuzhiyun unsigned char channel:3; /* Byte 2 Bits 0-2 */
620*4882a593Smuzhiyun unsigned char ctlr:5; /* Byte 2 Bits 3-7 */
621*4882a593Smuzhiyun } __packed;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * DAC960 V2 Firmware Logical Device structure.
625*4882a593Smuzhiyun */
626*4882a593Smuzhiyun struct myrs_ldev {
627*4882a593Smuzhiyun unsigned short ldev_num; /* Bytes 0-1 */
628*4882a593Smuzhiyun unsigned char rsvd:3; /* Byte 2 Bits 0-2 */
629*4882a593Smuzhiyun unsigned char ctlr:5; /* Byte 2 Bits 3-7 */
630*4882a593Smuzhiyun } __packed;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * DAC960 V2 Firmware Operation Device type.
634*4882a593Smuzhiyun */
635*4882a593Smuzhiyun enum myrs_opdev {
636*4882a593Smuzhiyun MYRS_PHYSICAL_DEVICE = 0x00,
637*4882a593Smuzhiyun MYRS_RAID_DEVICE = 0x01,
638*4882a593Smuzhiyun MYRS_PHYSICAL_CHANNEL = 0x02,
639*4882a593Smuzhiyun MYRS_RAID_CHANNEL = 0x03,
640*4882a593Smuzhiyun MYRS_PHYSICAL_CONTROLLER = 0x04,
641*4882a593Smuzhiyun MYRS_RAID_CONTROLLER = 0x05,
642*4882a593Smuzhiyun MYRS_CONFIGURATION_GROUP = 0x10,
643*4882a593Smuzhiyun MYRS_ENCLOSURE = 0x11,
644*4882a593Smuzhiyun } __packed;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /*
647*4882a593Smuzhiyun * DAC960 V2 Firmware Translate Physical To Logical Device structure.
648*4882a593Smuzhiyun */
649*4882a593Smuzhiyun struct myrs_devmap {
650*4882a593Smuzhiyun unsigned short ldev_num; /* Bytes 0-1 */
651*4882a593Smuzhiyun unsigned short rsvd; /* Bytes 2-3 */
652*4882a593Smuzhiyun unsigned char prev_boot_ctlr; /* Byte 4 */
653*4882a593Smuzhiyun unsigned char prev_boot_channel; /* Byte 5 */
654*4882a593Smuzhiyun unsigned char prev_boot_target; /* Byte 6 */
655*4882a593Smuzhiyun unsigned char prev_boot_lun; /* Byte 7 */
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun * DAC960 V2 Firmware Scatter/Gather List Entry structure.
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun struct myrs_sge {
662*4882a593Smuzhiyun u64 sge_addr; /* Bytes 0-7 */
663*4882a593Smuzhiyun u64 sge_count; /* Bytes 8-15 */
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun * DAC960 V2 Firmware Data Transfer Memory Address structure.
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun union myrs_sgl {
670*4882a593Smuzhiyun struct myrs_sge sge[2]; /* Bytes 0-31 */
671*4882a593Smuzhiyun struct {
672*4882a593Smuzhiyun unsigned short sge0_len; /* Bytes 0-1 */
673*4882a593Smuzhiyun unsigned short sge1_len; /* Bytes 2-3 */
674*4882a593Smuzhiyun unsigned short sge2_len; /* Bytes 4-5 */
675*4882a593Smuzhiyun unsigned short rsvd; /* Bytes 6-7 */
676*4882a593Smuzhiyun u64 sge0_addr; /* Bytes 8-15 */
677*4882a593Smuzhiyun u64 sge1_addr; /* Bytes 16-23 */
678*4882a593Smuzhiyun u64 sge2_addr; /* Bytes 24-31 */
679*4882a593Smuzhiyun } ext;
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /*
683*4882a593Smuzhiyun * 64 Byte DAC960 V2 Firmware Command Mailbox structure.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun union myrs_cmd_mbox {
686*4882a593Smuzhiyun unsigned int words[16]; /* Words 0-15 */
687*4882a593Smuzhiyun struct {
688*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
689*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
690*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
691*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
692*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
693*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
694*4882a593Smuzhiyun unsigned int rsvd1:24; /* Bytes 16-18 */
695*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
696*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
697*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
698*4882a593Smuzhiyun unsigned char rsvd2[10]; /* Bytes 22-31 */
699*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
700*4882a593Smuzhiyun } common;
701*4882a593Smuzhiyun struct {
702*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
703*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
704*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
705*4882a593Smuzhiyun u32 dma_size; /* Bytes 4-7 */
706*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
707*4882a593Smuzhiyun struct myrs_pdev pdev; /* Bytes 16-18 */
708*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
709*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
710*4882a593Smuzhiyun unsigned char cdb_len; /* Byte 21 */
711*4882a593Smuzhiyun unsigned char cdb[10]; /* Bytes 22-31 */
712*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
713*4882a593Smuzhiyun } SCSI_10;
714*4882a593Smuzhiyun struct {
715*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
716*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
717*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
718*4882a593Smuzhiyun u32 dma_size; /* Bytes 4-7 */
719*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
720*4882a593Smuzhiyun struct myrs_pdev pdev; /* Bytes 16-18 */
721*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
722*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
723*4882a593Smuzhiyun unsigned char cdb_len; /* Byte 21 */
724*4882a593Smuzhiyun unsigned short rsvd; /* Bytes 22-23 */
725*4882a593Smuzhiyun u64 cdb_addr; /* Bytes 24-31 */
726*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
727*4882a593Smuzhiyun } SCSI_255;
728*4882a593Smuzhiyun struct {
729*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
730*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
731*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
732*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
733*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
734*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
735*4882a593Smuzhiyun unsigned short rsvd1; /* Bytes 16-17 */
736*4882a593Smuzhiyun unsigned char ctlr_num; /* Byte 18 */
737*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
738*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
739*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
740*4882a593Smuzhiyun unsigned char rsvd2[10]; /* Bytes 22-31 */
741*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
742*4882a593Smuzhiyun } ctlr_info;
743*4882a593Smuzhiyun struct {
744*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
745*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
746*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
747*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
748*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
749*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
750*4882a593Smuzhiyun struct myrs_ldev ldev; /* Bytes 16-18 */
751*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
752*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
753*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
754*4882a593Smuzhiyun unsigned char rsvd[10]; /* Bytes 22-31 */
755*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
756*4882a593Smuzhiyun } ldev_info;
757*4882a593Smuzhiyun struct {
758*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
759*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
760*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
761*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
762*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
763*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
764*4882a593Smuzhiyun struct myrs_pdev pdev; /* Bytes 16-18 */
765*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
766*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
767*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
768*4882a593Smuzhiyun unsigned char rsvd[10]; /* Bytes 22-31 */
769*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
770*4882a593Smuzhiyun } pdev_info;
771*4882a593Smuzhiyun struct {
772*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
773*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
774*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
775*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
776*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
777*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
778*4882a593Smuzhiyun unsigned short evnum_upper; /* Bytes 16-17 */
779*4882a593Smuzhiyun unsigned char ctlr_num; /* Byte 18 */
780*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
781*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
782*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
783*4882a593Smuzhiyun unsigned short evnum_lower; /* Bytes 22-23 */
784*4882a593Smuzhiyun unsigned char rsvd[8]; /* Bytes 24-31 */
785*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
786*4882a593Smuzhiyun } get_event;
787*4882a593Smuzhiyun struct {
788*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
789*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
790*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
791*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
792*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
793*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
794*4882a593Smuzhiyun union {
795*4882a593Smuzhiyun struct myrs_ldev ldev; /* Bytes 16-18 */
796*4882a593Smuzhiyun struct myrs_pdev pdev; /* Bytes 16-18 */
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
799*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
800*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
801*4882a593Smuzhiyun enum myrs_devstate state; /* Byte 22 */
802*4882a593Smuzhiyun unsigned char rsvd[9]; /* Bytes 23-31 */
803*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
804*4882a593Smuzhiyun } set_devstate;
805*4882a593Smuzhiyun struct {
806*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
807*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
808*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
809*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
810*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
811*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
812*4882a593Smuzhiyun struct myrs_ldev ldev; /* Bytes 16-18 */
813*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
814*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
815*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
816*4882a593Smuzhiyun unsigned char restore_consistency:1; /* Byte 22 Bit 0 */
817*4882a593Smuzhiyun unsigned char initialized_area_only:1; /* Byte 22 Bit 1 */
818*4882a593Smuzhiyun unsigned char rsvd1:6; /* Byte 22 Bits 2-7 */
819*4882a593Smuzhiyun unsigned char rsvd2[9]; /* Bytes 23-31 */
820*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
821*4882a593Smuzhiyun } cc;
822*4882a593Smuzhiyun struct {
823*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
824*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
825*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
826*4882a593Smuzhiyun unsigned char first_cmd_mbox_size_kb; /* Byte 4 */
827*4882a593Smuzhiyun unsigned char first_stat_mbox_size_kb; /* Byte 5 */
828*4882a593Smuzhiyun unsigned char second_cmd_mbox_size_kb; /* Byte 6 */
829*4882a593Smuzhiyun unsigned char second_stat_mbox_size_kb; /* Byte 7 */
830*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
831*4882a593Smuzhiyun unsigned int rsvd1:24; /* Bytes 16-18 */
832*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
833*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
834*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
835*4882a593Smuzhiyun unsigned char fwstat_buf_size_kb; /* Byte 22 */
836*4882a593Smuzhiyun unsigned char rsvd2; /* Byte 23 */
837*4882a593Smuzhiyun u64 fwstat_buf_addr; /* Bytes 24-31 */
838*4882a593Smuzhiyun u64 first_cmd_mbox_addr; /* Bytes 32-39 */
839*4882a593Smuzhiyun u64 first_stat_mbox_addr; /* Bytes 40-47 */
840*4882a593Smuzhiyun u64 second_cmd_mbox_addr; /* Bytes 48-55 */
841*4882a593Smuzhiyun u64 second_stat_mbox_addr; /* Bytes 56-63 */
842*4882a593Smuzhiyun } set_mbox;
843*4882a593Smuzhiyun struct {
844*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
845*4882a593Smuzhiyun enum myrs_cmd_opcode opcode; /* Byte 2 */
846*4882a593Smuzhiyun struct myrs_cmd_ctrl control; /* Byte 3 */
847*4882a593Smuzhiyun u32 dma_size:24; /* Bytes 4-6 */
848*4882a593Smuzhiyun unsigned char dma_num; /* Byte 7 */
849*4882a593Smuzhiyun u64 sense_addr; /* Bytes 8-15 */
850*4882a593Smuzhiyun struct myrs_pdev pdev; /* Bytes 16-18 */
851*4882a593Smuzhiyun struct myrs_cmd_tmo tmo; /* Byte 19 */
852*4882a593Smuzhiyun unsigned char sense_len; /* Byte 20 */
853*4882a593Smuzhiyun enum myrs_ioctl_opcode ioctl_opcode; /* Byte 21 */
854*4882a593Smuzhiyun enum myrs_opdev opdev; /* Byte 22 */
855*4882a593Smuzhiyun unsigned char rsvd[9]; /* Bytes 23-31 */
856*4882a593Smuzhiyun union myrs_sgl dma_addr; /* Bytes 32-63 */
857*4882a593Smuzhiyun } dev_op;
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /*
861*4882a593Smuzhiyun * DAC960 V2 Firmware Controller Status Mailbox structure.
862*4882a593Smuzhiyun */
863*4882a593Smuzhiyun struct myrs_stat_mbox {
864*4882a593Smuzhiyun unsigned short id; /* Bytes 0-1 */
865*4882a593Smuzhiyun unsigned char status; /* Byte 2 */
866*4882a593Smuzhiyun unsigned char sense_len; /* Byte 3 */
867*4882a593Smuzhiyun int residual; /* Bytes 4-7 */
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun struct myrs_cmdblk {
871*4882a593Smuzhiyun union myrs_cmd_mbox mbox;
872*4882a593Smuzhiyun unsigned char status;
873*4882a593Smuzhiyun unsigned char sense_len;
874*4882a593Smuzhiyun int residual;
875*4882a593Smuzhiyun struct completion *complete;
876*4882a593Smuzhiyun struct myrs_sge *sgl;
877*4882a593Smuzhiyun dma_addr_t sgl_addr;
878*4882a593Smuzhiyun unsigned char *dcdb;
879*4882a593Smuzhiyun dma_addr_t dcdb_dma;
880*4882a593Smuzhiyun unsigned char *sense;
881*4882a593Smuzhiyun dma_addr_t sense_addr;
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /*
885*4882a593Smuzhiyun * DAC960 Driver Controller structure.
886*4882a593Smuzhiyun */
887*4882a593Smuzhiyun struct myrs_hba {
888*4882a593Smuzhiyun void __iomem *io_base;
889*4882a593Smuzhiyun void __iomem *mmio_base;
890*4882a593Smuzhiyun phys_addr_t io_addr;
891*4882a593Smuzhiyun phys_addr_t pci_addr;
892*4882a593Smuzhiyun unsigned int irq;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun unsigned char model_name[28];
895*4882a593Smuzhiyun unsigned char fw_version[12];
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun struct Scsi_Host *host;
898*4882a593Smuzhiyun struct pci_dev *pdev;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun unsigned int epoch;
901*4882a593Smuzhiyun unsigned int next_evseq;
902*4882a593Smuzhiyun /* Monitor flags */
903*4882a593Smuzhiyun bool needs_update;
904*4882a593Smuzhiyun bool disable_enc_msg;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun struct workqueue_struct *work_q;
907*4882a593Smuzhiyun char work_q_name[20];
908*4882a593Smuzhiyun struct delayed_work monitor_work;
909*4882a593Smuzhiyun unsigned long primary_monitor_time;
910*4882a593Smuzhiyun unsigned long secondary_monitor_time;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun spinlock_t queue_lock;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun struct dma_pool *sg_pool;
915*4882a593Smuzhiyun struct dma_pool *sense_pool;
916*4882a593Smuzhiyun struct dma_pool *dcdb_pool;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun void (*write_cmd_mbox)(union myrs_cmd_mbox *next_mbox,
919*4882a593Smuzhiyun union myrs_cmd_mbox *cmd_mbox);
920*4882a593Smuzhiyun void (*get_cmd_mbox)(void __iomem *base);
921*4882a593Smuzhiyun void (*disable_intr)(void __iomem *base);
922*4882a593Smuzhiyun void (*reset)(void __iomem *base);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun dma_addr_t cmd_mbox_addr;
925*4882a593Smuzhiyun size_t cmd_mbox_size;
926*4882a593Smuzhiyun union myrs_cmd_mbox *first_cmd_mbox;
927*4882a593Smuzhiyun union myrs_cmd_mbox *last_cmd_mbox;
928*4882a593Smuzhiyun union myrs_cmd_mbox *next_cmd_mbox;
929*4882a593Smuzhiyun union myrs_cmd_mbox *prev_cmd_mbox1;
930*4882a593Smuzhiyun union myrs_cmd_mbox *prev_cmd_mbox2;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun dma_addr_t stat_mbox_addr;
933*4882a593Smuzhiyun size_t stat_mbox_size;
934*4882a593Smuzhiyun struct myrs_stat_mbox *first_stat_mbox;
935*4882a593Smuzhiyun struct myrs_stat_mbox *last_stat_mbox;
936*4882a593Smuzhiyun struct myrs_stat_mbox *next_stat_mbox;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun struct myrs_cmdblk dcmd_blk;
939*4882a593Smuzhiyun struct myrs_cmdblk mcmd_blk;
940*4882a593Smuzhiyun struct mutex dcmd_mutex;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun struct myrs_fwstat *fwstat_buf;
943*4882a593Smuzhiyun dma_addr_t fwstat_addr;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun struct myrs_ctlr_info *ctlr_info;
946*4882a593Smuzhiyun struct mutex cinfo_mutex;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun struct myrs_event *event_buf;
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun typedef unsigned char (*enable_mbox_t)(void __iomem *base, dma_addr_t addr);
952*4882a593Smuzhiyun typedef int (*myrs_hwinit_t)(struct pci_dev *pdev,
953*4882a593Smuzhiyun struct myrs_hba *c, void __iomem *base);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun struct myrs_privdata {
956*4882a593Smuzhiyun myrs_hwinit_t hw_init;
957*4882a593Smuzhiyun irq_handler_t irq_handler;
958*4882a593Smuzhiyun unsigned int mmio_size;
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /*
962*4882a593Smuzhiyun * DAC960 GEM Series Controller Interface Register Offsets.
963*4882a593Smuzhiyun */
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun #define DAC960_GEM_mmio_size 0x600
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun enum DAC960_GEM_reg_offset {
968*4882a593Smuzhiyun DAC960_GEM_IDB_READ_OFFSET = 0x214,
969*4882a593Smuzhiyun DAC960_GEM_IDB_CLEAR_OFFSET = 0x218,
970*4882a593Smuzhiyun DAC960_GEM_ODB_READ_OFFSET = 0x224,
971*4882a593Smuzhiyun DAC960_GEM_ODB_CLEAR_OFFSET = 0x228,
972*4882a593Smuzhiyun DAC960_GEM_IRQSTS_OFFSET = 0x208,
973*4882a593Smuzhiyun DAC960_GEM_IRQMASK_READ_OFFSET = 0x22C,
974*4882a593Smuzhiyun DAC960_GEM_IRQMASK_CLEAR_OFFSET = 0x230,
975*4882a593Smuzhiyun DAC960_GEM_CMDMBX_OFFSET = 0x510,
976*4882a593Smuzhiyun DAC960_GEM_CMDSTS_OFFSET = 0x518,
977*4882a593Smuzhiyun DAC960_GEM_ERRSTS_READ_OFFSET = 0x224,
978*4882a593Smuzhiyun DAC960_GEM_ERRSTS_CLEAR_OFFSET = 0x228,
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /*
982*4882a593Smuzhiyun * DAC960 GEM Series Inbound Door Bell Register.
983*4882a593Smuzhiyun */
984*4882a593Smuzhiyun #define DAC960_GEM_IDB_HWMBOX_NEW_CMD 0x01
985*4882a593Smuzhiyun #define DAC960_GEM_IDB_HWMBOX_ACK_STS 0x02
986*4882a593Smuzhiyun #define DAC960_GEM_IDB_GEN_IRQ 0x04
987*4882a593Smuzhiyun #define DAC960_GEM_IDB_CTRL_RESET 0x08
988*4882a593Smuzhiyun #define DAC960_GEM_IDB_MMBOX_NEW_CMD 0x10
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun #define DAC960_GEM_IDB_HWMBOX_FULL 0x01
991*4882a593Smuzhiyun #define DAC960_GEM_IDB_INIT_IN_PROGRESS 0x02
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * DAC960 GEM Series Outbound Door Bell Register.
995*4882a593Smuzhiyun */
996*4882a593Smuzhiyun #define DAC960_GEM_ODB_HWMBOX_ACK_IRQ 0x01
997*4882a593Smuzhiyun #define DAC960_GEM_ODB_MMBOX_ACK_IRQ 0x02
998*4882a593Smuzhiyun #define DAC960_GEM_ODB_HWMBOX_STS_AVAIL 0x01
999*4882a593Smuzhiyun #define DAC960_GEM_ODB_MMBOX_STS_AVAIL 0x02
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /*
1002*4882a593Smuzhiyun * DAC960 GEM Series Interrupt Mask Register.
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun #define DAC960_GEM_IRQMASK_HWMBOX_IRQ 0x01
1005*4882a593Smuzhiyun #define DAC960_GEM_IRQMASK_MMBOX_IRQ 0x02
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * DAC960 GEM Series Error Status Register.
1009*4882a593Smuzhiyun */
1010*4882a593Smuzhiyun #define DAC960_GEM_ERRSTS_PENDING 0x20
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /*
1013*4882a593Smuzhiyun * dma_addr_writeql is provided to write dma_addr_t types
1014*4882a593Smuzhiyun * to a 64-bit pci address space register. The controller
1015*4882a593Smuzhiyun * will accept having the register written as two 32-bit
1016*4882a593Smuzhiyun * values.
1017*4882a593Smuzhiyun *
1018*4882a593Smuzhiyun * In HIGHMEM kernels, dma_addr_t is a 64-bit value.
1019*4882a593Smuzhiyun * without HIGHMEM, dma_addr_t is a 32-bit value.
1020*4882a593Smuzhiyun *
1021*4882a593Smuzhiyun * The compiler should always fix up the assignment
1022*4882a593Smuzhiyun * to u.wq appropriately, depending upon the size of
1023*4882a593Smuzhiyun * dma_addr_t.
1024*4882a593Smuzhiyun */
1025*4882a593Smuzhiyun static inline
dma_addr_writeql(dma_addr_t addr,void __iomem * write_address)1026*4882a593Smuzhiyun void dma_addr_writeql(dma_addr_t addr, void __iomem *write_address)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun union {
1029*4882a593Smuzhiyun u64 wq;
1030*4882a593Smuzhiyun uint wl[2];
1031*4882a593Smuzhiyun } u;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun u.wq = addr;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun writel(u.wl[0], write_address);
1036*4882a593Smuzhiyun writel(u.wl[1], write_address + 4);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /*
1040*4882a593Smuzhiyun * DAC960 BA Series Controller Interface Register Offsets.
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun #define DAC960_BA_mmio_size 0x80
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun enum DAC960_BA_reg_offset {
1046*4882a593Smuzhiyun DAC960_BA_IRQSTS_OFFSET = 0x30,
1047*4882a593Smuzhiyun DAC960_BA_IRQMASK_OFFSET = 0x34,
1048*4882a593Smuzhiyun DAC960_BA_CMDMBX_OFFSET = 0x50,
1049*4882a593Smuzhiyun DAC960_BA_CMDSTS_OFFSET = 0x58,
1050*4882a593Smuzhiyun DAC960_BA_IDB_OFFSET = 0x60,
1051*4882a593Smuzhiyun DAC960_BA_ODB_OFFSET = 0x61,
1052*4882a593Smuzhiyun DAC960_BA_ERRSTS_OFFSET = 0x63,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun * DAC960 BA Series Inbound Door Bell Register.
1057*4882a593Smuzhiyun */
1058*4882a593Smuzhiyun #define DAC960_BA_IDB_HWMBOX_NEW_CMD 0x01
1059*4882a593Smuzhiyun #define DAC960_BA_IDB_HWMBOX_ACK_STS 0x02
1060*4882a593Smuzhiyun #define DAC960_BA_IDB_GEN_IRQ 0x04
1061*4882a593Smuzhiyun #define DAC960_BA_IDB_CTRL_RESET 0x08
1062*4882a593Smuzhiyun #define DAC960_BA_IDB_MMBOX_NEW_CMD 0x10
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun #define DAC960_BA_IDB_HWMBOX_EMPTY 0x01
1065*4882a593Smuzhiyun #define DAC960_BA_IDB_INIT_DONE 0x02
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /*
1068*4882a593Smuzhiyun * DAC960 BA Series Outbound Door Bell Register.
1069*4882a593Smuzhiyun */
1070*4882a593Smuzhiyun #define DAC960_BA_ODB_HWMBOX_ACK_IRQ 0x01
1071*4882a593Smuzhiyun #define DAC960_BA_ODB_MMBOX_ACK_IRQ 0x02
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun #define DAC960_BA_ODB_HWMBOX_STS_AVAIL 0x01
1074*4882a593Smuzhiyun #define DAC960_BA_ODB_MMBOX_STS_AVAIL 0x02
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /*
1077*4882a593Smuzhiyun * DAC960 BA Series Interrupt Mask Register.
1078*4882a593Smuzhiyun */
1079*4882a593Smuzhiyun #define DAC960_BA_IRQMASK_DISABLE_IRQ 0x04
1080*4882a593Smuzhiyun #define DAC960_BA_IRQMASK_DISABLEW_I2O 0x08
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /*
1083*4882a593Smuzhiyun * DAC960 BA Series Error Status Register.
1084*4882a593Smuzhiyun */
1085*4882a593Smuzhiyun #define DAC960_BA_ERRSTS_PENDING 0x04
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun * DAC960 LP Series Controller Interface Register Offsets.
1089*4882a593Smuzhiyun */
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun #define DAC960_LP_mmio_size 0x80
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun enum DAC960_LP_reg_offset {
1094*4882a593Smuzhiyun DAC960_LP_CMDMBX_OFFSET = 0x10,
1095*4882a593Smuzhiyun DAC960_LP_CMDSTS_OFFSET = 0x18,
1096*4882a593Smuzhiyun DAC960_LP_IDB_OFFSET = 0x20,
1097*4882a593Smuzhiyun DAC960_LP_ODB_OFFSET = 0x2C,
1098*4882a593Smuzhiyun DAC960_LP_ERRSTS_OFFSET = 0x2E,
1099*4882a593Smuzhiyun DAC960_LP_IRQSTS_OFFSET = 0x30,
1100*4882a593Smuzhiyun DAC960_LP_IRQMASK_OFFSET = 0x34,
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /*
1104*4882a593Smuzhiyun * DAC960 LP Series Inbound Door Bell Register.
1105*4882a593Smuzhiyun */
1106*4882a593Smuzhiyun #define DAC960_LP_IDB_HWMBOX_NEW_CMD 0x01
1107*4882a593Smuzhiyun #define DAC960_LP_IDB_HWMBOX_ACK_STS 0x02
1108*4882a593Smuzhiyun #define DAC960_LP_IDB_GEN_IRQ 0x04
1109*4882a593Smuzhiyun #define DAC960_LP_IDB_CTRL_RESET 0x08
1110*4882a593Smuzhiyun #define DAC960_LP_IDB_MMBOX_NEW_CMD 0x10
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun #define DAC960_LP_IDB_HWMBOX_FULL 0x01
1113*4882a593Smuzhiyun #define DAC960_LP_IDB_INIT_IN_PROGRESS 0x02
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /*
1116*4882a593Smuzhiyun * DAC960 LP Series Outbound Door Bell Register.
1117*4882a593Smuzhiyun */
1118*4882a593Smuzhiyun #define DAC960_LP_ODB_HWMBOX_ACK_IRQ 0x01
1119*4882a593Smuzhiyun #define DAC960_LP_ODB_MMBOX_ACK_IRQ 0x02
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun #define DAC960_LP_ODB_HWMBOX_STS_AVAIL 0x01
1122*4882a593Smuzhiyun #define DAC960_LP_ODB_MMBOX_STS_AVAIL 0x02
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /*
1125*4882a593Smuzhiyun * DAC960 LP Series Interrupt Mask Register.
1126*4882a593Smuzhiyun */
1127*4882a593Smuzhiyun #define DAC960_LP_IRQMASK_DISABLE_IRQ 0x04
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun * DAC960 LP Series Error Status Register.
1131*4882a593Smuzhiyun */
1132*4882a593Smuzhiyun #define DAC960_LP_ERRSTS_PENDING 0x04
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun #endif /* _MYRS_H */
1135