1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell UMI driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Marvell. <jyli@marvell.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/list.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/ktime.h>
19*4882a593Smuzhiyun #include <linux/blkdev.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <scsi/scsi.h>
22*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
23*4882a593Smuzhiyun #include <scsi/scsi_device.h>
24*4882a593Smuzhiyun #include <scsi/scsi_host.h>
25*4882a593Smuzhiyun #include <scsi/scsi_transport.h>
26*4882a593Smuzhiyun #include <scsi/scsi_eh.h>
27*4882a593Smuzhiyun #include <linux/uaccess.h>
28*4882a593Smuzhiyun #include <linux/kthread.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "mvumi.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun MODULE_LICENSE("GPL");
33*4882a593Smuzhiyun MODULE_AUTHOR("jyli@marvell.com");
34*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell UMI Driver");
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct pci_device_id mvumi_pci_table[] = {
37*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9143) },
38*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9580) },
39*4882a593Smuzhiyun { 0 }
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mvumi_pci_table);
43*4882a593Smuzhiyun
tag_init(struct mvumi_tag * st,unsigned short size)44*4882a593Smuzhiyun static void tag_init(struct mvumi_tag *st, unsigned short size)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun unsigned short i;
47*4882a593Smuzhiyun BUG_ON(size != st->size);
48*4882a593Smuzhiyun st->top = size;
49*4882a593Smuzhiyun for (i = 0; i < size; i++)
50*4882a593Smuzhiyun st->stack[i] = size - 1 - i;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
tag_get_one(struct mvumi_hba * mhba,struct mvumi_tag * st)53*4882a593Smuzhiyun static unsigned short tag_get_one(struct mvumi_hba *mhba, struct mvumi_tag *st)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun BUG_ON(st->top <= 0);
56*4882a593Smuzhiyun return st->stack[--st->top];
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
tag_release_one(struct mvumi_hba * mhba,struct mvumi_tag * st,unsigned short tag)59*4882a593Smuzhiyun static void tag_release_one(struct mvumi_hba *mhba, struct mvumi_tag *st,
60*4882a593Smuzhiyun unsigned short tag)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun BUG_ON(st->top >= st->size);
63*4882a593Smuzhiyun st->stack[st->top++] = tag;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
tag_is_empty(struct mvumi_tag * st)66*4882a593Smuzhiyun static bool tag_is_empty(struct mvumi_tag *st)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun if (st->top == 0)
69*4882a593Smuzhiyun return 1;
70*4882a593Smuzhiyun else
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
mvumi_unmap_pci_addr(struct pci_dev * dev,void ** addr_array)74*4882a593Smuzhiyun static void mvumi_unmap_pci_addr(struct pci_dev *dev, void **addr_array)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun int i;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun for (i = 0; i < MAX_BASE_ADDRESS; i++)
79*4882a593Smuzhiyun if ((pci_resource_flags(dev, i) & IORESOURCE_MEM) &&
80*4882a593Smuzhiyun addr_array[i])
81*4882a593Smuzhiyun pci_iounmap(dev, addr_array[i]);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
mvumi_map_pci_addr(struct pci_dev * dev,void ** addr_array)84*4882a593Smuzhiyun static int mvumi_map_pci_addr(struct pci_dev *dev, void **addr_array)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int i;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun for (i = 0; i < MAX_BASE_ADDRESS; i++) {
89*4882a593Smuzhiyun if (pci_resource_flags(dev, i) & IORESOURCE_MEM) {
90*4882a593Smuzhiyun addr_array[i] = pci_iomap(dev, i, 0);
91*4882a593Smuzhiyun if (!addr_array[i]) {
92*4882a593Smuzhiyun dev_err(&dev->dev, "failed to map Bar[%d]\n",
93*4882a593Smuzhiyun i);
94*4882a593Smuzhiyun mvumi_unmap_pci_addr(dev, addr_array);
95*4882a593Smuzhiyun return -ENOMEM;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun } else
98*4882a593Smuzhiyun addr_array[i] = NULL;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun dev_dbg(&dev->dev, "Bar %d : %p.\n", i, addr_array[i]);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
mvumi_alloc_mem_resource(struct mvumi_hba * mhba,enum resource_type type,unsigned int size)106*4882a593Smuzhiyun static struct mvumi_res *mvumi_alloc_mem_resource(struct mvumi_hba *mhba,
107*4882a593Smuzhiyun enum resource_type type, unsigned int size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct mvumi_res *res = kzalloc(sizeof(*res), GFP_ATOMIC);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (!res) {
112*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
113*4882a593Smuzhiyun "Failed to allocate memory for resource manager.\n");
114*4882a593Smuzhiyun return NULL;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun switch (type) {
118*4882a593Smuzhiyun case RESOURCE_CACHED_MEMORY:
119*4882a593Smuzhiyun res->virt_addr = kzalloc(size, GFP_ATOMIC);
120*4882a593Smuzhiyun if (!res->virt_addr) {
121*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
122*4882a593Smuzhiyun "unable to allocate memory,size = %d.\n", size);
123*4882a593Smuzhiyun kfree(res);
124*4882a593Smuzhiyun return NULL;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun case RESOURCE_UNCACHED_MEMORY:
129*4882a593Smuzhiyun size = round_up(size, 8);
130*4882a593Smuzhiyun res->virt_addr = dma_alloc_coherent(&mhba->pdev->dev, size,
131*4882a593Smuzhiyun &res->bus_addr,
132*4882a593Smuzhiyun GFP_KERNEL);
133*4882a593Smuzhiyun if (!res->virt_addr) {
134*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
135*4882a593Smuzhiyun "unable to allocate consistent mem,"
136*4882a593Smuzhiyun "size = %d.\n", size);
137*4882a593Smuzhiyun kfree(res);
138*4882a593Smuzhiyun return NULL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun default:
143*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "unknown resource type %d.\n", type);
144*4882a593Smuzhiyun kfree(res);
145*4882a593Smuzhiyun return NULL;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun res->type = type;
149*4882a593Smuzhiyun res->size = size;
150*4882a593Smuzhiyun INIT_LIST_HEAD(&res->entry);
151*4882a593Smuzhiyun list_add_tail(&res->entry, &mhba->res_list);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return res;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
mvumi_release_mem_resource(struct mvumi_hba * mhba)156*4882a593Smuzhiyun static void mvumi_release_mem_resource(struct mvumi_hba *mhba)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct mvumi_res *res, *tmp;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, &mhba->res_list, entry) {
161*4882a593Smuzhiyun switch (res->type) {
162*4882a593Smuzhiyun case RESOURCE_UNCACHED_MEMORY:
163*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, res->size,
164*4882a593Smuzhiyun res->virt_addr, res->bus_addr);
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case RESOURCE_CACHED_MEMORY:
167*4882a593Smuzhiyun kfree(res->virt_addr);
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun default:
170*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
171*4882a593Smuzhiyun "unknown resource type %d\n", res->type);
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun list_del(&res->entry);
175*4882a593Smuzhiyun kfree(res);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun mhba->fw_flag &= ~MVUMI_FW_ALLOC;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /**
181*4882a593Smuzhiyun * mvumi_make_sgl - Prepares SGL
182*4882a593Smuzhiyun * @mhba: Adapter soft state
183*4882a593Smuzhiyun * @scmd: SCSI command from the mid-layer
184*4882a593Smuzhiyun * @sgl_p: SGL to be filled in
185*4882a593Smuzhiyun * @sg_count return the number of SG elements
186*4882a593Smuzhiyun *
187*4882a593Smuzhiyun * If successful, this function returns 0. otherwise, it returns -1.
188*4882a593Smuzhiyun */
mvumi_make_sgl(struct mvumi_hba * mhba,struct scsi_cmnd * scmd,void * sgl_p,unsigned char * sg_count)189*4882a593Smuzhiyun static int mvumi_make_sgl(struct mvumi_hba *mhba, struct scsi_cmnd *scmd,
190*4882a593Smuzhiyun void *sgl_p, unsigned char *sg_count)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct scatterlist *sg;
193*4882a593Smuzhiyun struct mvumi_sgl *m_sg = (struct mvumi_sgl *) sgl_p;
194*4882a593Smuzhiyun unsigned int i;
195*4882a593Smuzhiyun unsigned int sgnum = scsi_sg_count(scmd);
196*4882a593Smuzhiyun dma_addr_t busaddr;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun *sg_count = dma_map_sg(&mhba->pdev->dev, scsi_sglist(scmd), sgnum,
199*4882a593Smuzhiyun scmd->sc_data_direction);
200*4882a593Smuzhiyun if (*sg_count > mhba->max_sge) {
201*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
202*4882a593Smuzhiyun "sg count[0x%x] is bigger than max sg[0x%x].\n",
203*4882a593Smuzhiyun *sg_count, mhba->max_sge);
204*4882a593Smuzhiyun dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd), sgnum,
205*4882a593Smuzhiyun scmd->sc_data_direction);
206*4882a593Smuzhiyun return -1;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun scsi_for_each_sg(scmd, sg, *sg_count, i) {
209*4882a593Smuzhiyun busaddr = sg_dma_address(sg);
210*4882a593Smuzhiyun m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(busaddr));
211*4882a593Smuzhiyun m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(busaddr));
212*4882a593Smuzhiyun m_sg->flags = 0;
213*4882a593Smuzhiyun sgd_setsz(mhba, m_sg, cpu_to_le32(sg_dma_len(sg)));
214*4882a593Smuzhiyun if ((i + 1) == *sg_count)
215*4882a593Smuzhiyun m_sg->flags |= 1U << mhba->eot_flag;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun sgd_inc(mhba, m_sg);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
mvumi_internal_cmd_sgl(struct mvumi_hba * mhba,struct mvumi_cmd * cmd,unsigned int size)223*4882a593Smuzhiyun static int mvumi_internal_cmd_sgl(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
224*4882a593Smuzhiyun unsigned int size)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct mvumi_sgl *m_sg;
227*4882a593Smuzhiyun void *virt_addr;
228*4882a593Smuzhiyun dma_addr_t phy_addr;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (size == 0)
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun virt_addr = dma_alloc_coherent(&mhba->pdev->dev, size, &phy_addr,
234*4882a593Smuzhiyun GFP_KERNEL);
235*4882a593Smuzhiyun if (!virt_addr)
236*4882a593Smuzhiyun return -1;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
239*4882a593Smuzhiyun cmd->frame->sg_counts = 1;
240*4882a593Smuzhiyun cmd->data_buf = virt_addr;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(phy_addr));
243*4882a593Smuzhiyun m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(phy_addr));
244*4882a593Smuzhiyun m_sg->flags = 1U << mhba->eot_flag;
245*4882a593Smuzhiyun sgd_setsz(mhba, m_sg, cpu_to_le32(size));
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
mvumi_create_internal_cmd(struct mvumi_hba * mhba,unsigned int buf_size)250*4882a593Smuzhiyun static struct mvumi_cmd *mvumi_create_internal_cmd(struct mvumi_hba *mhba,
251*4882a593Smuzhiyun unsigned int buf_size)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct mvumi_cmd *cmd;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
256*4882a593Smuzhiyun if (!cmd) {
257*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "failed to create a internal cmd\n");
258*4882a593Smuzhiyun return NULL;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun INIT_LIST_HEAD(&cmd->queue_pointer);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun cmd->frame = dma_alloc_coherent(&mhba->pdev->dev, mhba->ib_max_size,
263*4882a593Smuzhiyun &cmd->frame_phys, GFP_KERNEL);
264*4882a593Smuzhiyun if (!cmd->frame) {
265*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "failed to allocate memory for FW"
266*4882a593Smuzhiyun " frame,size = %d.\n", mhba->ib_max_size);
267*4882a593Smuzhiyun kfree(cmd);
268*4882a593Smuzhiyun return NULL;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (buf_size) {
272*4882a593Smuzhiyun if (mvumi_internal_cmd_sgl(mhba, cmd, buf_size)) {
273*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "failed to allocate memory"
274*4882a593Smuzhiyun " for internal frame\n");
275*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, mhba->ib_max_size,
276*4882a593Smuzhiyun cmd->frame, cmd->frame_phys);
277*4882a593Smuzhiyun kfree(cmd);
278*4882a593Smuzhiyun return NULL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun } else
281*4882a593Smuzhiyun cmd->frame->sg_counts = 0;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return cmd;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
mvumi_delete_internal_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd)286*4882a593Smuzhiyun static void mvumi_delete_internal_cmd(struct mvumi_hba *mhba,
287*4882a593Smuzhiyun struct mvumi_cmd *cmd)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct mvumi_sgl *m_sg;
290*4882a593Smuzhiyun unsigned int size;
291*4882a593Smuzhiyun dma_addr_t phy_addr;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (cmd && cmd->frame) {
294*4882a593Smuzhiyun if (cmd->frame->sg_counts) {
295*4882a593Smuzhiyun m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
296*4882a593Smuzhiyun sgd_getsz(mhba, m_sg, size);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun phy_addr = (dma_addr_t) m_sg->baseaddr_l |
299*4882a593Smuzhiyun (dma_addr_t) ((m_sg->baseaddr_h << 16) << 16);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, size, cmd->data_buf,
302*4882a593Smuzhiyun phy_addr);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, mhba->ib_max_size,
305*4882a593Smuzhiyun cmd->frame, cmd->frame_phys);
306*4882a593Smuzhiyun kfree(cmd);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /**
311*4882a593Smuzhiyun * mvumi_get_cmd - Get a command from the free pool
312*4882a593Smuzhiyun * @mhba: Adapter soft state
313*4882a593Smuzhiyun *
314*4882a593Smuzhiyun * Returns a free command from the pool
315*4882a593Smuzhiyun */
mvumi_get_cmd(struct mvumi_hba * mhba)316*4882a593Smuzhiyun static struct mvumi_cmd *mvumi_get_cmd(struct mvumi_hba *mhba)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct mvumi_cmd *cmd = NULL;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (likely(!list_empty(&mhba->cmd_pool))) {
321*4882a593Smuzhiyun cmd = list_entry((&mhba->cmd_pool)->next,
322*4882a593Smuzhiyun struct mvumi_cmd, queue_pointer);
323*4882a593Smuzhiyun list_del_init(&cmd->queue_pointer);
324*4882a593Smuzhiyun } else
325*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "command pool is empty!\n");
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return cmd;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /**
331*4882a593Smuzhiyun * mvumi_return_cmd - Return a cmd to free command pool
332*4882a593Smuzhiyun * @mhba: Adapter soft state
333*4882a593Smuzhiyun * @cmd: Command packet to be returned to free command pool
334*4882a593Smuzhiyun */
mvumi_return_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd)335*4882a593Smuzhiyun static inline void mvumi_return_cmd(struct mvumi_hba *mhba,
336*4882a593Smuzhiyun struct mvumi_cmd *cmd)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun cmd->scmd = NULL;
339*4882a593Smuzhiyun list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /**
343*4882a593Smuzhiyun * mvumi_free_cmds - Free all the cmds in the free cmd pool
344*4882a593Smuzhiyun * @mhba: Adapter soft state
345*4882a593Smuzhiyun */
mvumi_free_cmds(struct mvumi_hba * mhba)346*4882a593Smuzhiyun static void mvumi_free_cmds(struct mvumi_hba *mhba)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct mvumi_cmd *cmd;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun while (!list_empty(&mhba->cmd_pool)) {
351*4882a593Smuzhiyun cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
352*4882a593Smuzhiyun queue_pointer);
353*4882a593Smuzhiyun list_del(&cmd->queue_pointer);
354*4882a593Smuzhiyun if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
355*4882a593Smuzhiyun kfree(cmd->frame);
356*4882a593Smuzhiyun kfree(cmd);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /**
361*4882a593Smuzhiyun * mvumi_alloc_cmds - Allocates the command packets
362*4882a593Smuzhiyun * @mhba: Adapter soft state
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun */
mvumi_alloc_cmds(struct mvumi_hba * mhba)365*4882a593Smuzhiyun static int mvumi_alloc_cmds(struct mvumi_hba *mhba)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun int i;
368*4882a593Smuzhiyun struct mvumi_cmd *cmd;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun for (i = 0; i < mhba->max_io; i++) {
371*4882a593Smuzhiyun cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
372*4882a593Smuzhiyun if (!cmd)
373*4882a593Smuzhiyun goto err_exit;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun INIT_LIST_HEAD(&cmd->queue_pointer);
376*4882a593Smuzhiyun list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
377*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
378*4882a593Smuzhiyun cmd->frame = mhba->ib_frame + i * mhba->ib_max_size;
379*4882a593Smuzhiyun cmd->frame_phys = mhba->ib_frame_phys
380*4882a593Smuzhiyun + i * mhba->ib_max_size;
381*4882a593Smuzhiyun } else
382*4882a593Smuzhiyun cmd->frame = kzalloc(mhba->ib_max_size, GFP_KERNEL);
383*4882a593Smuzhiyun if (!cmd->frame)
384*4882a593Smuzhiyun goto err_exit;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun err_exit:
389*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
390*4882a593Smuzhiyun "failed to allocate memory for cmd[0x%x].\n", i);
391*4882a593Smuzhiyun while (!list_empty(&mhba->cmd_pool)) {
392*4882a593Smuzhiyun cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
393*4882a593Smuzhiyun queue_pointer);
394*4882a593Smuzhiyun list_del(&cmd->queue_pointer);
395*4882a593Smuzhiyun if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
396*4882a593Smuzhiyun kfree(cmd->frame);
397*4882a593Smuzhiyun kfree(cmd);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun return -ENOMEM;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
mvumi_check_ib_list_9143(struct mvumi_hba * mhba)402*4882a593Smuzhiyun static unsigned int mvumi_check_ib_list_9143(struct mvumi_hba *mhba)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun unsigned int ib_rp_reg;
405*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ib_rp_reg = ioread32(mhba->regs->inb_read_pointer);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (unlikely(((ib_rp_reg & regs->cl_slot_num_mask) ==
410*4882a593Smuzhiyun (mhba->ib_cur_slot & regs->cl_slot_num_mask)) &&
411*4882a593Smuzhiyun ((ib_rp_reg & regs->cl_pointer_toggle)
412*4882a593Smuzhiyun != (mhba->ib_cur_slot & regs->cl_pointer_toggle)))) {
413*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "no free slot to use.\n");
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun if (atomic_read(&mhba->fw_outstanding) >= mhba->max_io) {
417*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "firmware io overflow.\n");
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun return mhba->max_io - atomic_read(&mhba->fw_outstanding);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
mvumi_check_ib_list_9580(struct mvumi_hba * mhba)424*4882a593Smuzhiyun static unsigned int mvumi_check_ib_list_9580(struct mvumi_hba *mhba)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun unsigned int count;
427*4882a593Smuzhiyun if (atomic_read(&mhba->fw_outstanding) >= (mhba->max_io - 1))
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun count = ioread32(mhba->ib_shadow);
430*4882a593Smuzhiyun if (count == 0xffff)
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun return count;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
mvumi_get_ib_list_entry(struct mvumi_hba * mhba,void ** ib_entry)435*4882a593Smuzhiyun static void mvumi_get_ib_list_entry(struct mvumi_hba *mhba, void **ib_entry)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun unsigned int cur_ib_entry;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun cur_ib_entry = mhba->ib_cur_slot & mhba->regs->cl_slot_num_mask;
440*4882a593Smuzhiyun cur_ib_entry++;
441*4882a593Smuzhiyun if (cur_ib_entry >= mhba->list_num_io) {
442*4882a593Smuzhiyun cur_ib_entry -= mhba->list_num_io;
443*4882a593Smuzhiyun mhba->ib_cur_slot ^= mhba->regs->cl_pointer_toggle;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun mhba->ib_cur_slot &= ~mhba->regs->cl_slot_num_mask;
446*4882a593Smuzhiyun mhba->ib_cur_slot |= (cur_ib_entry & mhba->regs->cl_slot_num_mask);
447*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
448*4882a593Smuzhiyun *ib_entry = mhba->ib_list + cur_ib_entry *
449*4882a593Smuzhiyun sizeof(struct mvumi_dyn_list_entry);
450*4882a593Smuzhiyun } else {
451*4882a593Smuzhiyun *ib_entry = mhba->ib_list + cur_ib_entry * mhba->ib_max_size;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun atomic_inc(&mhba->fw_outstanding);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
mvumi_send_ib_list_entry(struct mvumi_hba * mhba)456*4882a593Smuzhiyun static void mvumi_send_ib_list_entry(struct mvumi_hba *mhba)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun iowrite32(0xffff, mhba->ib_shadow);
459*4882a593Smuzhiyun iowrite32(mhba->ib_cur_slot, mhba->regs->inb_write_pointer);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
mvumi_check_ob_frame(struct mvumi_hba * mhba,unsigned int cur_obf,struct mvumi_rsp_frame * p_outb_frame)462*4882a593Smuzhiyun static char mvumi_check_ob_frame(struct mvumi_hba *mhba,
463*4882a593Smuzhiyun unsigned int cur_obf, struct mvumi_rsp_frame *p_outb_frame)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun unsigned short tag, request_id;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun udelay(1);
468*4882a593Smuzhiyun p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
469*4882a593Smuzhiyun request_id = p_outb_frame->request_id;
470*4882a593Smuzhiyun tag = p_outb_frame->tag;
471*4882a593Smuzhiyun if (tag > mhba->tag_pool.size) {
472*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "ob frame data error\n");
473*4882a593Smuzhiyun return -1;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun if (mhba->tag_cmd[tag] == NULL) {
476*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "tag[0x%x] with NO command\n", tag);
477*4882a593Smuzhiyun return -1;
478*4882a593Smuzhiyun } else if (mhba->tag_cmd[tag]->request_id != request_id &&
479*4882a593Smuzhiyun mhba->request_id_enabled) {
480*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "request ID from FW:0x%x,"
481*4882a593Smuzhiyun "cmd request ID:0x%x\n", request_id,
482*4882a593Smuzhiyun mhba->tag_cmd[tag]->request_id);
483*4882a593Smuzhiyun return -1;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
mvumi_check_ob_list_9143(struct mvumi_hba * mhba,unsigned int * cur_obf,unsigned int * assign_obf_end)489*4882a593Smuzhiyun static int mvumi_check_ob_list_9143(struct mvumi_hba *mhba,
490*4882a593Smuzhiyun unsigned int *cur_obf, unsigned int *assign_obf_end)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun unsigned int ob_write, ob_write_shadow;
493*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun do {
496*4882a593Smuzhiyun ob_write = ioread32(regs->outb_copy_pointer);
497*4882a593Smuzhiyun ob_write_shadow = ioread32(mhba->ob_shadow);
498*4882a593Smuzhiyun } while ((ob_write & regs->cl_slot_num_mask) != ob_write_shadow);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
501*4882a593Smuzhiyun *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if ((ob_write & regs->cl_pointer_toggle) !=
504*4882a593Smuzhiyun (mhba->ob_cur_slot & regs->cl_pointer_toggle)) {
505*4882a593Smuzhiyun *assign_obf_end += mhba->list_num_io;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
mvumi_check_ob_list_9580(struct mvumi_hba * mhba,unsigned int * cur_obf,unsigned int * assign_obf_end)510*4882a593Smuzhiyun static int mvumi_check_ob_list_9580(struct mvumi_hba *mhba,
511*4882a593Smuzhiyun unsigned int *cur_obf, unsigned int *assign_obf_end)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun unsigned int ob_write;
514*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun ob_write = ioread32(regs->outb_read_pointer);
517*4882a593Smuzhiyun ob_write = ioread32(regs->outb_copy_pointer);
518*4882a593Smuzhiyun *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
519*4882a593Smuzhiyun *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
520*4882a593Smuzhiyun if (*assign_obf_end < *cur_obf)
521*4882a593Smuzhiyun *assign_obf_end += mhba->list_num_io;
522*4882a593Smuzhiyun else if (*assign_obf_end == *cur_obf)
523*4882a593Smuzhiyun return -1;
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
mvumi_receive_ob_list_entry(struct mvumi_hba * mhba)527*4882a593Smuzhiyun static void mvumi_receive_ob_list_entry(struct mvumi_hba *mhba)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun unsigned int cur_obf, assign_obf_end, i;
530*4882a593Smuzhiyun struct mvumi_ob_data *ob_data;
531*4882a593Smuzhiyun struct mvumi_rsp_frame *p_outb_frame;
532*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (mhba->instancet->check_ob_list(mhba, &cur_obf, &assign_obf_end))
535*4882a593Smuzhiyun return;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun for (i = (assign_obf_end - cur_obf); i != 0; i--) {
538*4882a593Smuzhiyun cur_obf++;
539*4882a593Smuzhiyun if (cur_obf >= mhba->list_num_io) {
540*4882a593Smuzhiyun cur_obf -= mhba->list_num_io;
541*4882a593Smuzhiyun mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Copy pointer may point to entry in outbound list
547*4882a593Smuzhiyun * before entry has valid data
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun if (unlikely(p_outb_frame->tag > mhba->tag_pool.size ||
550*4882a593Smuzhiyun mhba->tag_cmd[p_outb_frame->tag] == NULL ||
551*4882a593Smuzhiyun p_outb_frame->request_id !=
552*4882a593Smuzhiyun mhba->tag_cmd[p_outb_frame->tag]->request_id))
553*4882a593Smuzhiyun if (mvumi_check_ob_frame(mhba, cur_obf, p_outb_frame))
554*4882a593Smuzhiyun continue;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (!list_empty(&mhba->ob_data_list)) {
557*4882a593Smuzhiyun ob_data = (struct mvumi_ob_data *)
558*4882a593Smuzhiyun list_first_entry(&mhba->ob_data_list,
559*4882a593Smuzhiyun struct mvumi_ob_data, list);
560*4882a593Smuzhiyun list_del_init(&ob_data->list);
561*4882a593Smuzhiyun } else {
562*4882a593Smuzhiyun ob_data = NULL;
563*4882a593Smuzhiyun if (cur_obf == 0) {
564*4882a593Smuzhiyun cur_obf = mhba->list_num_io - 1;
565*4882a593Smuzhiyun mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
566*4882a593Smuzhiyun } else
567*4882a593Smuzhiyun cur_obf -= 1;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun memcpy(ob_data->data, p_outb_frame, mhba->ob_max_size);
572*4882a593Smuzhiyun p_outb_frame->tag = 0xff;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun list_add_tail(&ob_data->list, &mhba->free_ob_list);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun mhba->ob_cur_slot &= ~regs->cl_slot_num_mask;
577*4882a593Smuzhiyun mhba->ob_cur_slot |= (cur_obf & regs->cl_slot_num_mask);
578*4882a593Smuzhiyun iowrite32(mhba->ob_cur_slot, regs->outb_read_pointer);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
mvumi_reset(struct mvumi_hba * mhba)581*4882a593Smuzhiyun static void mvumi_reset(struct mvumi_hba *mhba)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun iowrite32(0, regs->enpointa_mask_reg);
586*4882a593Smuzhiyun if (ioread32(regs->arm_to_pciea_msg1) != HANDSHAKE_DONESTATE)
587*4882a593Smuzhiyun return;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun iowrite32(DRBL_SOFT_RESET, regs->pciea_to_arm_drbl_reg);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static unsigned char mvumi_start(struct mvumi_hba *mhba);
593*4882a593Smuzhiyun
mvumi_wait_for_outstanding(struct mvumi_hba * mhba)594*4882a593Smuzhiyun static int mvumi_wait_for_outstanding(struct mvumi_hba *mhba)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun mhba->fw_state = FW_STATE_ABORT;
597*4882a593Smuzhiyun mvumi_reset(mhba);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (mvumi_start(mhba))
600*4882a593Smuzhiyun return FAILED;
601*4882a593Smuzhiyun else
602*4882a593Smuzhiyun return SUCCESS;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
mvumi_wait_for_fw(struct mvumi_hba * mhba)605*4882a593Smuzhiyun static int mvumi_wait_for_fw(struct mvumi_hba *mhba)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
608*4882a593Smuzhiyun u32 tmp;
609*4882a593Smuzhiyun unsigned long before;
610*4882a593Smuzhiyun before = jiffies;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun iowrite32(0, regs->enpointa_mask_reg);
613*4882a593Smuzhiyun tmp = ioread32(regs->arm_to_pciea_msg1);
614*4882a593Smuzhiyun while (tmp != HANDSHAKE_READYSTATE) {
615*4882a593Smuzhiyun iowrite32(DRBL_MU_RESET, regs->pciea_to_arm_drbl_reg);
616*4882a593Smuzhiyun if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
617*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
618*4882a593Smuzhiyun "FW reset failed [0x%x].\n", tmp);
619*4882a593Smuzhiyun return FAILED;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun msleep(500);
623*4882a593Smuzhiyun rmb();
624*4882a593Smuzhiyun tmp = ioread32(regs->arm_to_pciea_msg1);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return SUCCESS;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
mvumi_backup_bar_addr(struct mvumi_hba * mhba)630*4882a593Smuzhiyun static void mvumi_backup_bar_addr(struct mvumi_hba *mhba)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun unsigned char i;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun for (i = 0; i < MAX_BASE_ADDRESS; i++) {
635*4882a593Smuzhiyun pci_read_config_dword(mhba->pdev, 0x10 + i * 4,
636*4882a593Smuzhiyun &mhba->pci_base[i]);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
mvumi_restore_bar_addr(struct mvumi_hba * mhba)640*4882a593Smuzhiyun static void mvumi_restore_bar_addr(struct mvumi_hba *mhba)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun unsigned char i;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun for (i = 0; i < MAX_BASE_ADDRESS; i++) {
645*4882a593Smuzhiyun if (mhba->pci_base[i])
646*4882a593Smuzhiyun pci_write_config_dword(mhba->pdev, 0x10 + i * 4,
647*4882a593Smuzhiyun mhba->pci_base[i]);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
mvumi_pci_set_master(struct pci_dev * pdev)651*4882a593Smuzhiyun static int mvumi_pci_set_master(struct pci_dev *pdev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun int ret = 0;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun pci_set_master(pdev);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (IS_DMA64) {
658*4882a593Smuzhiyun if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)))
659*4882a593Smuzhiyun ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
660*4882a593Smuzhiyun } else
661*4882a593Smuzhiyun ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return ret;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
mvumi_reset_host_9580(struct mvumi_hba * mhba)666*4882a593Smuzhiyun static int mvumi_reset_host_9580(struct mvumi_hba *mhba)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun mhba->fw_state = FW_STATE_ABORT;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun iowrite32(0, mhba->regs->reset_enable);
671*4882a593Smuzhiyun iowrite32(0xf, mhba->regs->reset_request);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun iowrite32(0x10, mhba->regs->reset_enable);
674*4882a593Smuzhiyun iowrite32(0x10, mhba->regs->reset_request);
675*4882a593Smuzhiyun msleep(100);
676*4882a593Smuzhiyun pci_disable_device(mhba->pdev);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (pci_enable_device(mhba->pdev)) {
679*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "enable device failed\n");
680*4882a593Smuzhiyun return FAILED;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun if (mvumi_pci_set_master(mhba->pdev)) {
683*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "set master failed\n");
684*4882a593Smuzhiyun return FAILED;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun mvumi_restore_bar_addr(mhba);
687*4882a593Smuzhiyun if (mvumi_wait_for_fw(mhba) == FAILED)
688*4882a593Smuzhiyun return FAILED;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return mvumi_wait_for_outstanding(mhba);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
mvumi_reset_host_9143(struct mvumi_hba * mhba)693*4882a593Smuzhiyun static int mvumi_reset_host_9143(struct mvumi_hba *mhba)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun return mvumi_wait_for_outstanding(mhba);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
mvumi_host_reset(struct scsi_cmnd * scmd)698*4882a593Smuzhiyun static int mvumi_host_reset(struct scsi_cmnd *scmd)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct mvumi_hba *mhba;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun mhba = (struct mvumi_hba *) scmd->device->host->hostdata;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun scmd_printk(KERN_NOTICE, scmd, "RESET -%u cmd=%x retries=%x\n",
705*4882a593Smuzhiyun scmd->request->tag, scmd->cmnd[0], scmd->retries);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return mhba->instancet->reset_host(mhba);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
mvumi_issue_blocked_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd)710*4882a593Smuzhiyun static int mvumi_issue_blocked_cmd(struct mvumi_hba *mhba,
711*4882a593Smuzhiyun struct mvumi_cmd *cmd)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun unsigned long flags;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun cmd->cmd_status = REQ_STATUS_PENDING;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (atomic_read(&cmd->sync_cmd)) {
718*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
719*4882a593Smuzhiyun "last blocked cmd not finished, sync_cmd = %d\n",
720*4882a593Smuzhiyun atomic_read(&cmd->sync_cmd));
721*4882a593Smuzhiyun BUG_ON(1);
722*4882a593Smuzhiyun return -1;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun atomic_inc(&cmd->sync_cmd);
725*4882a593Smuzhiyun spin_lock_irqsave(mhba->shost->host_lock, flags);
726*4882a593Smuzhiyun mhba->instancet->fire_cmd(mhba, cmd);
727*4882a593Smuzhiyun spin_unlock_irqrestore(mhba->shost->host_lock, flags);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun wait_event_timeout(mhba->int_cmd_wait_q,
730*4882a593Smuzhiyun (cmd->cmd_status != REQ_STATUS_PENDING),
731*4882a593Smuzhiyun MVUMI_INTERNAL_CMD_WAIT_TIME * HZ);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* command timeout */
734*4882a593Smuzhiyun if (atomic_read(&cmd->sync_cmd)) {
735*4882a593Smuzhiyun spin_lock_irqsave(mhba->shost->host_lock, flags);
736*4882a593Smuzhiyun atomic_dec(&cmd->sync_cmd);
737*4882a593Smuzhiyun if (mhba->tag_cmd[cmd->frame->tag]) {
738*4882a593Smuzhiyun mhba->tag_cmd[cmd->frame->tag] = NULL;
739*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "TIMEOUT:release tag [%d]\n",
740*4882a593Smuzhiyun cmd->frame->tag);
741*4882a593Smuzhiyun tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun if (!list_empty(&cmd->queue_pointer)) {
744*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev,
745*4882a593Smuzhiyun "TIMEOUT:A internal command doesn't send!\n");
746*4882a593Smuzhiyun list_del_init(&cmd->queue_pointer);
747*4882a593Smuzhiyun } else
748*4882a593Smuzhiyun atomic_dec(&mhba->fw_outstanding);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun spin_unlock_irqrestore(mhba->shost->host_lock, flags);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
mvumi_release_fw(struct mvumi_hba * mhba)755*4882a593Smuzhiyun static void mvumi_release_fw(struct mvumi_hba *mhba)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun mvumi_free_cmds(mhba);
758*4882a593Smuzhiyun mvumi_release_mem_resource(mhba);
759*4882a593Smuzhiyun mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
760*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, HSP_MAX_SIZE,
761*4882a593Smuzhiyun mhba->handshake_page, mhba->handshake_page_phys);
762*4882a593Smuzhiyun kfree(mhba->regs);
763*4882a593Smuzhiyun pci_release_regions(mhba->pdev);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
mvumi_flush_cache(struct mvumi_hba * mhba)766*4882a593Smuzhiyun static unsigned char mvumi_flush_cache(struct mvumi_hba *mhba)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct mvumi_cmd *cmd;
769*4882a593Smuzhiyun struct mvumi_msg_frame *frame;
770*4882a593Smuzhiyun unsigned char device_id, retry = 0;
771*4882a593Smuzhiyun unsigned char bitcount = sizeof(unsigned char) * 8;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun for (device_id = 0; device_id < mhba->max_target_id; device_id++) {
774*4882a593Smuzhiyun if (!(mhba->target_map[device_id / bitcount] &
775*4882a593Smuzhiyun (1 << (device_id % bitcount))))
776*4882a593Smuzhiyun continue;
777*4882a593Smuzhiyun get_cmd: cmd = mvumi_create_internal_cmd(mhba, 0);
778*4882a593Smuzhiyun if (!cmd) {
779*4882a593Smuzhiyun if (retry++ >= 5) {
780*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "failed to get memory"
781*4882a593Smuzhiyun " for internal flush cache cmd for "
782*4882a593Smuzhiyun "device %d", device_id);
783*4882a593Smuzhiyun retry = 0;
784*4882a593Smuzhiyun continue;
785*4882a593Smuzhiyun } else
786*4882a593Smuzhiyun goto get_cmd;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun cmd->scmd = NULL;
789*4882a593Smuzhiyun cmd->cmd_status = REQ_STATUS_PENDING;
790*4882a593Smuzhiyun atomic_set(&cmd->sync_cmd, 0);
791*4882a593Smuzhiyun frame = cmd->frame;
792*4882a593Smuzhiyun frame->req_function = CL_FUN_SCSI_CMD;
793*4882a593Smuzhiyun frame->device_id = device_id;
794*4882a593Smuzhiyun frame->cmd_flag = CMD_FLAG_NON_DATA;
795*4882a593Smuzhiyun frame->data_transfer_length = 0;
796*4882a593Smuzhiyun frame->cdb_length = MAX_COMMAND_SIZE;
797*4882a593Smuzhiyun memset(frame->cdb, 0, MAX_COMMAND_SIZE);
798*4882a593Smuzhiyun frame->cdb[0] = SCSI_CMD_MARVELL_SPECIFIC;
799*4882a593Smuzhiyun frame->cdb[1] = CDB_CORE_MODULE;
800*4882a593Smuzhiyun frame->cdb[2] = CDB_CORE_SHUTDOWN;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun mvumi_issue_blocked_cmd(mhba, cmd);
803*4882a593Smuzhiyun if (cmd->cmd_status != SAM_STAT_GOOD) {
804*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
805*4882a593Smuzhiyun "device %d flush cache failed, status=0x%x.\n",
806*4882a593Smuzhiyun device_id, cmd->cmd_status);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun mvumi_delete_internal_cmd(mhba, cmd);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static unsigned char
mvumi_calculate_checksum(struct mvumi_hs_header * p_header,unsigned short len)815*4882a593Smuzhiyun mvumi_calculate_checksum(struct mvumi_hs_header *p_header,
816*4882a593Smuzhiyun unsigned short len)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun unsigned char *ptr;
819*4882a593Smuzhiyun unsigned char ret = 0, i;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ptr = (unsigned char *) p_header->frame_content;
822*4882a593Smuzhiyun for (i = 0; i < len; i++) {
823*4882a593Smuzhiyun ret ^= *ptr;
824*4882a593Smuzhiyun ptr++;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
mvumi_hs_build_page(struct mvumi_hba * mhba,struct mvumi_hs_header * hs_header)830*4882a593Smuzhiyun static void mvumi_hs_build_page(struct mvumi_hba *mhba,
831*4882a593Smuzhiyun struct mvumi_hs_header *hs_header)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct mvumi_hs_page2 *hs_page2;
834*4882a593Smuzhiyun struct mvumi_hs_page4 *hs_page4;
835*4882a593Smuzhiyun struct mvumi_hs_page3 *hs_page3;
836*4882a593Smuzhiyun u64 time;
837*4882a593Smuzhiyun u64 local_time;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun switch (hs_header->page_code) {
840*4882a593Smuzhiyun case HS_PAGE_HOST_INFO:
841*4882a593Smuzhiyun hs_page2 = (struct mvumi_hs_page2 *) hs_header;
842*4882a593Smuzhiyun hs_header->frame_length = sizeof(*hs_page2) - 4;
843*4882a593Smuzhiyun memset(hs_header->frame_content, 0, hs_header->frame_length);
844*4882a593Smuzhiyun hs_page2->host_type = 3; /* 3 mean linux*/
845*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
846*4882a593Smuzhiyun hs_page2->host_cap = 0x08;/* host dynamic source mode */
847*4882a593Smuzhiyun hs_page2->host_ver.ver_major = VER_MAJOR;
848*4882a593Smuzhiyun hs_page2->host_ver.ver_minor = VER_MINOR;
849*4882a593Smuzhiyun hs_page2->host_ver.ver_oem = VER_OEM;
850*4882a593Smuzhiyun hs_page2->host_ver.ver_build = VER_BUILD;
851*4882a593Smuzhiyun hs_page2->system_io_bus = 0;
852*4882a593Smuzhiyun hs_page2->slot_number = 0;
853*4882a593Smuzhiyun hs_page2->intr_level = 0;
854*4882a593Smuzhiyun hs_page2->intr_vector = 0;
855*4882a593Smuzhiyun time = ktime_get_real_seconds();
856*4882a593Smuzhiyun local_time = (time - (sys_tz.tz_minuteswest * 60));
857*4882a593Smuzhiyun hs_page2->seconds_since1970 = local_time;
858*4882a593Smuzhiyun hs_header->checksum = mvumi_calculate_checksum(hs_header,
859*4882a593Smuzhiyun hs_header->frame_length);
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun case HS_PAGE_FIRM_CTL:
863*4882a593Smuzhiyun hs_page3 = (struct mvumi_hs_page3 *) hs_header;
864*4882a593Smuzhiyun hs_header->frame_length = sizeof(*hs_page3) - 4;
865*4882a593Smuzhiyun memset(hs_header->frame_content, 0, hs_header->frame_length);
866*4882a593Smuzhiyun hs_header->checksum = mvumi_calculate_checksum(hs_header,
867*4882a593Smuzhiyun hs_header->frame_length);
868*4882a593Smuzhiyun break;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun case HS_PAGE_CL_INFO:
871*4882a593Smuzhiyun hs_page4 = (struct mvumi_hs_page4 *) hs_header;
872*4882a593Smuzhiyun hs_header->frame_length = sizeof(*hs_page4) - 4;
873*4882a593Smuzhiyun memset(hs_header->frame_content, 0, hs_header->frame_length);
874*4882a593Smuzhiyun hs_page4->ib_baseaddr_l = lower_32_bits(mhba->ib_list_phys);
875*4882a593Smuzhiyun hs_page4->ib_baseaddr_h = upper_32_bits(mhba->ib_list_phys);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun hs_page4->ob_baseaddr_l = lower_32_bits(mhba->ob_list_phys);
878*4882a593Smuzhiyun hs_page4->ob_baseaddr_h = upper_32_bits(mhba->ob_list_phys);
879*4882a593Smuzhiyun hs_page4->ib_entry_size = mhba->ib_max_size_setting;
880*4882a593Smuzhiyun hs_page4->ob_entry_size = mhba->ob_max_size_setting;
881*4882a593Smuzhiyun if (mhba->hba_capability
882*4882a593Smuzhiyun & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF) {
883*4882a593Smuzhiyun hs_page4->ob_depth = find_first_bit((unsigned long *)
884*4882a593Smuzhiyun &mhba->list_num_io,
885*4882a593Smuzhiyun BITS_PER_LONG);
886*4882a593Smuzhiyun hs_page4->ib_depth = find_first_bit((unsigned long *)
887*4882a593Smuzhiyun &mhba->list_num_io,
888*4882a593Smuzhiyun BITS_PER_LONG);
889*4882a593Smuzhiyun } else {
890*4882a593Smuzhiyun hs_page4->ob_depth = (u8) mhba->list_num_io;
891*4882a593Smuzhiyun hs_page4->ib_depth = (u8) mhba->list_num_io;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun hs_header->checksum = mvumi_calculate_checksum(hs_header,
894*4882a593Smuzhiyun hs_header->frame_length);
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun default:
898*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "cannot build page, code[0x%x]\n",
899*4882a593Smuzhiyun hs_header->page_code);
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /**
905*4882a593Smuzhiyun * mvumi_init_data - Initialize requested date for FW
906*4882a593Smuzhiyun * @mhba: Adapter soft state
907*4882a593Smuzhiyun */
mvumi_init_data(struct mvumi_hba * mhba)908*4882a593Smuzhiyun static int mvumi_init_data(struct mvumi_hba *mhba)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct mvumi_ob_data *ob_pool;
911*4882a593Smuzhiyun struct mvumi_res *res_mgnt;
912*4882a593Smuzhiyun unsigned int tmp_size, offset, i;
913*4882a593Smuzhiyun void *virmem, *v;
914*4882a593Smuzhiyun dma_addr_t p;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (mhba->fw_flag & MVUMI_FW_ALLOC)
917*4882a593Smuzhiyun return 0;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun tmp_size = mhba->ib_max_size * mhba->max_io;
920*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
921*4882a593Smuzhiyun tmp_size += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun tmp_size += 128 + mhba->ob_max_size * mhba->max_io;
924*4882a593Smuzhiyun tmp_size += 8 + sizeof(u32)*2 + 16;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun res_mgnt = mvumi_alloc_mem_resource(mhba,
927*4882a593Smuzhiyun RESOURCE_UNCACHED_MEMORY, tmp_size);
928*4882a593Smuzhiyun if (!res_mgnt) {
929*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
930*4882a593Smuzhiyun "failed to allocate memory for inbound list\n");
931*4882a593Smuzhiyun goto fail_alloc_dma_buf;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun p = res_mgnt->bus_addr;
935*4882a593Smuzhiyun v = res_mgnt->virt_addr;
936*4882a593Smuzhiyun /* ib_list */
937*4882a593Smuzhiyun offset = round_up(p, 128) - p;
938*4882a593Smuzhiyun p += offset;
939*4882a593Smuzhiyun v += offset;
940*4882a593Smuzhiyun mhba->ib_list = v;
941*4882a593Smuzhiyun mhba->ib_list_phys = p;
942*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
943*4882a593Smuzhiyun v += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
944*4882a593Smuzhiyun p += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
945*4882a593Smuzhiyun mhba->ib_frame = v;
946*4882a593Smuzhiyun mhba->ib_frame_phys = p;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun v += mhba->ib_max_size * mhba->max_io;
949*4882a593Smuzhiyun p += mhba->ib_max_size * mhba->max_io;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* ib shadow */
952*4882a593Smuzhiyun offset = round_up(p, 8) - p;
953*4882a593Smuzhiyun p += offset;
954*4882a593Smuzhiyun v += offset;
955*4882a593Smuzhiyun mhba->ib_shadow = v;
956*4882a593Smuzhiyun mhba->ib_shadow_phys = p;
957*4882a593Smuzhiyun p += sizeof(u32)*2;
958*4882a593Smuzhiyun v += sizeof(u32)*2;
959*4882a593Smuzhiyun /* ob shadow */
960*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
961*4882a593Smuzhiyun offset = round_up(p, 8) - p;
962*4882a593Smuzhiyun p += offset;
963*4882a593Smuzhiyun v += offset;
964*4882a593Smuzhiyun mhba->ob_shadow = v;
965*4882a593Smuzhiyun mhba->ob_shadow_phys = p;
966*4882a593Smuzhiyun p += 8;
967*4882a593Smuzhiyun v += 8;
968*4882a593Smuzhiyun } else {
969*4882a593Smuzhiyun offset = round_up(p, 4) - p;
970*4882a593Smuzhiyun p += offset;
971*4882a593Smuzhiyun v += offset;
972*4882a593Smuzhiyun mhba->ob_shadow = v;
973*4882a593Smuzhiyun mhba->ob_shadow_phys = p;
974*4882a593Smuzhiyun p += 4;
975*4882a593Smuzhiyun v += 4;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* ob list */
979*4882a593Smuzhiyun offset = round_up(p, 128) - p;
980*4882a593Smuzhiyun p += offset;
981*4882a593Smuzhiyun v += offset;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun mhba->ob_list = v;
984*4882a593Smuzhiyun mhba->ob_list_phys = p;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* ob data pool */
987*4882a593Smuzhiyun tmp_size = mhba->max_io * (mhba->ob_max_size + sizeof(*ob_pool));
988*4882a593Smuzhiyun tmp_size = round_up(tmp_size, 8);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun res_mgnt = mvumi_alloc_mem_resource(mhba,
991*4882a593Smuzhiyun RESOURCE_CACHED_MEMORY, tmp_size);
992*4882a593Smuzhiyun if (!res_mgnt) {
993*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
994*4882a593Smuzhiyun "failed to allocate memory for outbound data buffer\n");
995*4882a593Smuzhiyun goto fail_alloc_dma_buf;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun virmem = res_mgnt->virt_addr;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun for (i = mhba->max_io; i != 0; i--) {
1000*4882a593Smuzhiyun ob_pool = (struct mvumi_ob_data *) virmem;
1001*4882a593Smuzhiyun list_add_tail(&ob_pool->list, &mhba->ob_data_list);
1002*4882a593Smuzhiyun virmem += mhba->ob_max_size + sizeof(*ob_pool);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun tmp_size = sizeof(unsigned short) * mhba->max_io +
1006*4882a593Smuzhiyun sizeof(struct mvumi_cmd *) * mhba->max_io;
1007*4882a593Smuzhiyun tmp_size += round_up(mhba->max_target_id, sizeof(unsigned char) * 8) /
1008*4882a593Smuzhiyun (sizeof(unsigned char) * 8);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun res_mgnt = mvumi_alloc_mem_resource(mhba,
1011*4882a593Smuzhiyun RESOURCE_CACHED_MEMORY, tmp_size);
1012*4882a593Smuzhiyun if (!res_mgnt) {
1013*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1014*4882a593Smuzhiyun "failed to allocate memory for tag and target map\n");
1015*4882a593Smuzhiyun goto fail_alloc_dma_buf;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun virmem = res_mgnt->virt_addr;
1019*4882a593Smuzhiyun mhba->tag_pool.stack = virmem;
1020*4882a593Smuzhiyun mhba->tag_pool.size = mhba->max_io;
1021*4882a593Smuzhiyun tag_init(&mhba->tag_pool, mhba->max_io);
1022*4882a593Smuzhiyun virmem += sizeof(unsigned short) * mhba->max_io;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun mhba->tag_cmd = virmem;
1025*4882a593Smuzhiyun virmem += sizeof(struct mvumi_cmd *) * mhba->max_io;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun mhba->target_map = virmem;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun mhba->fw_flag |= MVUMI_FW_ALLOC;
1030*4882a593Smuzhiyun return 0;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun fail_alloc_dma_buf:
1033*4882a593Smuzhiyun mvumi_release_mem_resource(mhba);
1034*4882a593Smuzhiyun return -1;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
mvumi_hs_process_page(struct mvumi_hba * mhba,struct mvumi_hs_header * hs_header)1037*4882a593Smuzhiyun static int mvumi_hs_process_page(struct mvumi_hba *mhba,
1038*4882a593Smuzhiyun struct mvumi_hs_header *hs_header)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun struct mvumi_hs_page1 *hs_page1;
1041*4882a593Smuzhiyun unsigned char page_checksum;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun page_checksum = mvumi_calculate_checksum(hs_header,
1044*4882a593Smuzhiyun hs_header->frame_length);
1045*4882a593Smuzhiyun if (page_checksum != hs_header->checksum) {
1046*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "checksum error\n");
1047*4882a593Smuzhiyun return -1;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun switch (hs_header->page_code) {
1051*4882a593Smuzhiyun case HS_PAGE_FIRM_CAP:
1052*4882a593Smuzhiyun hs_page1 = (struct mvumi_hs_page1 *) hs_header;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun mhba->max_io = hs_page1->max_io_support;
1055*4882a593Smuzhiyun mhba->list_num_io = hs_page1->cl_inout_list_depth;
1056*4882a593Smuzhiyun mhba->max_transfer_size = hs_page1->max_transfer_size;
1057*4882a593Smuzhiyun mhba->max_target_id = hs_page1->max_devices_support;
1058*4882a593Smuzhiyun mhba->hba_capability = hs_page1->capability;
1059*4882a593Smuzhiyun mhba->ib_max_size_setting = hs_page1->cl_in_max_entry_size;
1060*4882a593Smuzhiyun mhba->ib_max_size = (1 << hs_page1->cl_in_max_entry_size) << 2;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun mhba->ob_max_size_setting = hs_page1->cl_out_max_entry_size;
1063*4882a593Smuzhiyun mhba->ob_max_size = (1 << hs_page1->cl_out_max_entry_size) << 2;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "FW version:%d\n",
1066*4882a593Smuzhiyun hs_page1->fw_ver.ver_build);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG)
1069*4882a593Smuzhiyun mhba->eot_flag = 22;
1070*4882a593Smuzhiyun else
1071*4882a593Smuzhiyun mhba->eot_flag = 27;
1072*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF)
1073*4882a593Smuzhiyun mhba->list_num_io = 1 << hs_page1->cl_inout_list_depth;
1074*4882a593Smuzhiyun break;
1075*4882a593Smuzhiyun default:
1076*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "handshake: page code error\n");
1077*4882a593Smuzhiyun return -1;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun return 0;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /**
1083*4882a593Smuzhiyun * mvumi_handshake - Move the FW to READY state
1084*4882a593Smuzhiyun * @mhba: Adapter soft state
1085*4882a593Smuzhiyun *
1086*4882a593Smuzhiyun * During the initialization, FW passes can potentially be in any one of
1087*4882a593Smuzhiyun * several possible states. If the FW in operational, waiting-for-handshake
1088*4882a593Smuzhiyun * states, driver must take steps to bring it to ready state. Otherwise, it
1089*4882a593Smuzhiyun * has to wait for the ready state.
1090*4882a593Smuzhiyun */
mvumi_handshake(struct mvumi_hba * mhba)1091*4882a593Smuzhiyun static int mvumi_handshake(struct mvumi_hba *mhba)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun unsigned int hs_state, tmp, hs_fun;
1094*4882a593Smuzhiyun struct mvumi_hs_header *hs_header;
1095*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (mhba->fw_state == FW_STATE_STARTING)
1098*4882a593Smuzhiyun hs_state = HS_S_START;
1099*4882a593Smuzhiyun else {
1100*4882a593Smuzhiyun tmp = ioread32(regs->arm_to_pciea_msg0);
1101*4882a593Smuzhiyun hs_state = HS_GET_STATE(tmp);
1102*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "handshake state[0x%x].\n", hs_state);
1103*4882a593Smuzhiyun if (HS_GET_STATUS(tmp) != HS_STATUS_OK) {
1104*4882a593Smuzhiyun mhba->fw_state = FW_STATE_STARTING;
1105*4882a593Smuzhiyun return -1;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun hs_fun = 0;
1110*4882a593Smuzhiyun switch (hs_state) {
1111*4882a593Smuzhiyun case HS_S_START:
1112*4882a593Smuzhiyun mhba->fw_state = FW_STATE_HANDSHAKING;
1113*4882a593Smuzhiyun HS_SET_STATUS(hs_fun, HS_STATUS_OK);
1114*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_RESET);
1115*4882a593Smuzhiyun iowrite32(HANDSHAKE_SIGNATURE, regs->pciea_to_arm_msg1);
1116*4882a593Smuzhiyun iowrite32(hs_fun, regs->pciea_to_arm_msg0);
1117*4882a593Smuzhiyun iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
1118*4882a593Smuzhiyun break;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun case HS_S_RESET:
1121*4882a593Smuzhiyun iowrite32(lower_32_bits(mhba->handshake_page_phys),
1122*4882a593Smuzhiyun regs->pciea_to_arm_msg1);
1123*4882a593Smuzhiyun iowrite32(upper_32_bits(mhba->handshake_page_phys),
1124*4882a593Smuzhiyun regs->arm_to_pciea_msg1);
1125*4882a593Smuzhiyun HS_SET_STATUS(hs_fun, HS_STATUS_OK);
1126*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_PAGE_ADDR);
1127*4882a593Smuzhiyun iowrite32(hs_fun, regs->pciea_to_arm_msg0);
1128*4882a593Smuzhiyun iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun case HS_S_PAGE_ADDR:
1132*4882a593Smuzhiyun case HS_S_QUERY_PAGE:
1133*4882a593Smuzhiyun case HS_S_SEND_PAGE:
1134*4882a593Smuzhiyun hs_header = (struct mvumi_hs_header *) mhba->handshake_page;
1135*4882a593Smuzhiyun if (hs_header->page_code == HS_PAGE_FIRM_CAP) {
1136*4882a593Smuzhiyun mhba->hba_total_pages =
1137*4882a593Smuzhiyun ((struct mvumi_hs_page1 *) hs_header)->total_pages;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (mhba->hba_total_pages == 0)
1140*4882a593Smuzhiyun mhba->hba_total_pages = HS_PAGE_TOTAL-1;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun if (hs_state == HS_S_QUERY_PAGE) {
1144*4882a593Smuzhiyun if (mvumi_hs_process_page(mhba, hs_header)) {
1145*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_ABORT);
1146*4882a593Smuzhiyun return -1;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun if (mvumi_init_data(mhba)) {
1149*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_ABORT);
1150*4882a593Smuzhiyun return -1;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun } else if (hs_state == HS_S_PAGE_ADDR) {
1153*4882a593Smuzhiyun hs_header->page_code = 0;
1154*4882a593Smuzhiyun mhba->hba_total_pages = HS_PAGE_TOTAL-1;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if ((hs_header->page_code + 1) <= mhba->hba_total_pages) {
1158*4882a593Smuzhiyun hs_header->page_code++;
1159*4882a593Smuzhiyun if (hs_header->page_code != HS_PAGE_FIRM_CAP) {
1160*4882a593Smuzhiyun mvumi_hs_build_page(mhba, hs_header);
1161*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_SEND_PAGE);
1162*4882a593Smuzhiyun } else
1163*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_QUERY_PAGE);
1164*4882a593Smuzhiyun } else
1165*4882a593Smuzhiyun HS_SET_STATE(hs_fun, HS_S_END);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun HS_SET_STATUS(hs_fun, HS_STATUS_OK);
1168*4882a593Smuzhiyun iowrite32(hs_fun, regs->pciea_to_arm_msg0);
1169*4882a593Smuzhiyun iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun case HS_S_END:
1173*4882a593Smuzhiyun /* Set communication list ISR */
1174*4882a593Smuzhiyun tmp = ioread32(regs->enpointa_mask_reg);
1175*4882a593Smuzhiyun tmp |= regs->int_comaout | regs->int_comaerr;
1176*4882a593Smuzhiyun iowrite32(tmp, regs->enpointa_mask_reg);
1177*4882a593Smuzhiyun iowrite32(mhba->list_num_io, mhba->ib_shadow);
1178*4882a593Smuzhiyun /* Set InBound List Available count shadow */
1179*4882a593Smuzhiyun iowrite32(lower_32_bits(mhba->ib_shadow_phys),
1180*4882a593Smuzhiyun regs->inb_aval_count_basel);
1181*4882a593Smuzhiyun iowrite32(upper_32_bits(mhba->ib_shadow_phys),
1182*4882a593Smuzhiyun regs->inb_aval_count_baseh);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143) {
1185*4882a593Smuzhiyun /* Set OutBound List Available count shadow */
1186*4882a593Smuzhiyun iowrite32((mhba->list_num_io-1) |
1187*4882a593Smuzhiyun regs->cl_pointer_toggle,
1188*4882a593Smuzhiyun mhba->ob_shadow);
1189*4882a593Smuzhiyun iowrite32(lower_32_bits(mhba->ob_shadow_phys),
1190*4882a593Smuzhiyun regs->outb_copy_basel);
1191*4882a593Smuzhiyun iowrite32(upper_32_bits(mhba->ob_shadow_phys),
1192*4882a593Smuzhiyun regs->outb_copy_baseh);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun mhba->ib_cur_slot = (mhba->list_num_io - 1) |
1196*4882a593Smuzhiyun regs->cl_pointer_toggle;
1197*4882a593Smuzhiyun mhba->ob_cur_slot = (mhba->list_num_io - 1) |
1198*4882a593Smuzhiyun regs->cl_pointer_toggle;
1199*4882a593Smuzhiyun mhba->fw_state = FW_STATE_STARTED;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun break;
1202*4882a593Smuzhiyun default:
1203*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "unknown handshake state [0x%x].\n",
1204*4882a593Smuzhiyun hs_state);
1205*4882a593Smuzhiyun return -1;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun return 0;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
mvumi_handshake_event(struct mvumi_hba * mhba)1210*4882a593Smuzhiyun static unsigned char mvumi_handshake_event(struct mvumi_hba *mhba)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun unsigned int isr_status;
1213*4882a593Smuzhiyun unsigned long before;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun before = jiffies;
1216*4882a593Smuzhiyun mvumi_handshake(mhba);
1217*4882a593Smuzhiyun do {
1218*4882a593Smuzhiyun isr_status = mhba->instancet->read_fw_status_reg(mhba);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (mhba->fw_state == FW_STATE_STARTED)
1221*4882a593Smuzhiyun return 0;
1222*4882a593Smuzhiyun if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
1223*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1224*4882a593Smuzhiyun "no handshake response at state 0x%x.\n",
1225*4882a593Smuzhiyun mhba->fw_state);
1226*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1227*4882a593Smuzhiyun "isr : global=0x%x,status=0x%x.\n",
1228*4882a593Smuzhiyun mhba->global_isr, isr_status);
1229*4882a593Smuzhiyun return -1;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun rmb();
1232*4882a593Smuzhiyun usleep_range(1000, 2000);
1233*4882a593Smuzhiyun } while (!(isr_status & DRBL_HANDSHAKE_ISR));
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
mvumi_check_handshake(struct mvumi_hba * mhba)1238*4882a593Smuzhiyun static unsigned char mvumi_check_handshake(struct mvumi_hba *mhba)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun unsigned int tmp;
1241*4882a593Smuzhiyun unsigned long before;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun before = jiffies;
1244*4882a593Smuzhiyun tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
1245*4882a593Smuzhiyun while ((tmp != HANDSHAKE_READYSTATE) && (tmp != HANDSHAKE_DONESTATE)) {
1246*4882a593Smuzhiyun if (tmp != HANDSHAKE_READYSTATE)
1247*4882a593Smuzhiyun iowrite32(DRBL_MU_RESET,
1248*4882a593Smuzhiyun mhba->regs->pciea_to_arm_drbl_reg);
1249*4882a593Smuzhiyun if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
1250*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1251*4882a593Smuzhiyun "invalid signature [0x%x].\n", tmp);
1252*4882a593Smuzhiyun return -1;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun usleep_range(1000, 2000);
1255*4882a593Smuzhiyun rmb();
1256*4882a593Smuzhiyun tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun mhba->fw_state = FW_STATE_STARTING;
1260*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "start firmware handshake...\n");
1261*4882a593Smuzhiyun do {
1262*4882a593Smuzhiyun if (mvumi_handshake_event(mhba)) {
1263*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1264*4882a593Smuzhiyun "handshake failed at state 0x%x.\n",
1265*4882a593Smuzhiyun mhba->fw_state);
1266*4882a593Smuzhiyun return -1;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun } while (mhba->fw_state != FW_STATE_STARTED);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "firmware handshake done\n");
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
mvumi_start(struct mvumi_hba * mhba)1275*4882a593Smuzhiyun static unsigned char mvumi_start(struct mvumi_hba *mhba)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun unsigned int tmp;
1278*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* clear Door bell */
1281*4882a593Smuzhiyun tmp = ioread32(regs->arm_to_pciea_drbl_reg);
1282*4882a593Smuzhiyun iowrite32(tmp, regs->arm_to_pciea_drbl_reg);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
1285*4882a593Smuzhiyun tmp = ioread32(regs->enpointa_mask_reg) | regs->int_dl_cpu2pciea;
1286*4882a593Smuzhiyun iowrite32(tmp, regs->enpointa_mask_reg);
1287*4882a593Smuzhiyun msleep(100);
1288*4882a593Smuzhiyun if (mvumi_check_handshake(mhba))
1289*4882a593Smuzhiyun return -1;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /**
1295*4882a593Smuzhiyun * mvumi_complete_cmd - Completes a command
1296*4882a593Smuzhiyun * @mhba: Adapter soft state
1297*4882a593Smuzhiyun * @cmd: Command to be completed
1298*4882a593Smuzhiyun */
mvumi_complete_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd,struct mvumi_rsp_frame * ob_frame)1299*4882a593Smuzhiyun static void mvumi_complete_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
1300*4882a593Smuzhiyun struct mvumi_rsp_frame *ob_frame)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun struct scsi_cmnd *scmd = cmd->scmd;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun cmd->scmd->SCp.ptr = NULL;
1305*4882a593Smuzhiyun scmd->result = ob_frame->req_status;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun switch (ob_frame->req_status) {
1308*4882a593Smuzhiyun case SAM_STAT_GOOD:
1309*4882a593Smuzhiyun scmd->result |= DID_OK << 16;
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun case SAM_STAT_BUSY:
1312*4882a593Smuzhiyun scmd->result |= DID_BUS_BUSY << 16;
1313*4882a593Smuzhiyun break;
1314*4882a593Smuzhiyun case SAM_STAT_CHECK_CONDITION:
1315*4882a593Smuzhiyun scmd->result |= (DID_OK << 16);
1316*4882a593Smuzhiyun if (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) {
1317*4882a593Smuzhiyun memcpy(cmd->scmd->sense_buffer, ob_frame->payload,
1318*4882a593Smuzhiyun sizeof(struct mvumi_sense_data));
1319*4882a593Smuzhiyun scmd->result |= (DRIVER_SENSE << 24);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun break;
1322*4882a593Smuzhiyun default:
1323*4882a593Smuzhiyun scmd->result |= (DRIVER_INVALID << 24) | (DID_ABORT << 16);
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (scsi_bufflen(scmd))
1328*4882a593Smuzhiyun dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd),
1329*4882a593Smuzhiyun scsi_sg_count(scmd),
1330*4882a593Smuzhiyun scmd->sc_data_direction);
1331*4882a593Smuzhiyun cmd->scmd->scsi_done(scmd);
1332*4882a593Smuzhiyun mvumi_return_cmd(mhba, cmd);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
mvumi_complete_internal_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd,struct mvumi_rsp_frame * ob_frame)1335*4882a593Smuzhiyun static void mvumi_complete_internal_cmd(struct mvumi_hba *mhba,
1336*4882a593Smuzhiyun struct mvumi_cmd *cmd,
1337*4882a593Smuzhiyun struct mvumi_rsp_frame *ob_frame)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun if (atomic_read(&cmd->sync_cmd)) {
1340*4882a593Smuzhiyun cmd->cmd_status = ob_frame->req_status;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if ((ob_frame->req_status == SAM_STAT_CHECK_CONDITION) &&
1343*4882a593Smuzhiyun (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) &&
1344*4882a593Smuzhiyun cmd->data_buf) {
1345*4882a593Smuzhiyun memcpy(cmd->data_buf, ob_frame->payload,
1346*4882a593Smuzhiyun sizeof(struct mvumi_sense_data));
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun atomic_dec(&cmd->sync_cmd);
1349*4882a593Smuzhiyun wake_up(&mhba->int_cmd_wait_q);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
mvumi_show_event(struct mvumi_hba * mhba,struct mvumi_driver_event * ptr)1353*4882a593Smuzhiyun static void mvumi_show_event(struct mvumi_hba *mhba,
1354*4882a593Smuzhiyun struct mvumi_driver_event *ptr)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun unsigned int i;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev,
1359*4882a593Smuzhiyun "Event[0x%x] id[0x%x] severity[0x%x] device id[0x%x]\n",
1360*4882a593Smuzhiyun ptr->sequence_no, ptr->event_id, ptr->severity, ptr->device_id);
1361*4882a593Smuzhiyun if (ptr->param_count) {
1362*4882a593Smuzhiyun printk(KERN_WARNING "Event param(len 0x%x): ",
1363*4882a593Smuzhiyun ptr->param_count);
1364*4882a593Smuzhiyun for (i = 0; i < ptr->param_count; i++)
1365*4882a593Smuzhiyun printk(KERN_WARNING "0x%x ", ptr->params[i]);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun printk(KERN_WARNING "\n");
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (ptr->sense_data_length) {
1371*4882a593Smuzhiyun printk(KERN_WARNING "Event sense data(len 0x%x): ",
1372*4882a593Smuzhiyun ptr->sense_data_length);
1373*4882a593Smuzhiyun for (i = 0; i < ptr->sense_data_length; i++)
1374*4882a593Smuzhiyun printk(KERN_WARNING "0x%x ", ptr->sense_data[i]);
1375*4882a593Smuzhiyun printk(KERN_WARNING "\n");
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
mvumi_handle_hotplug(struct mvumi_hba * mhba,u16 devid,int status)1379*4882a593Smuzhiyun static int mvumi_handle_hotplug(struct mvumi_hba *mhba, u16 devid, int status)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun struct scsi_device *sdev;
1382*4882a593Smuzhiyun int ret = -1;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (status == DEVICE_OFFLINE) {
1385*4882a593Smuzhiyun sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
1386*4882a593Smuzhiyun if (sdev) {
1387*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "remove disk %d-%d-%d.\n", 0,
1388*4882a593Smuzhiyun sdev->id, 0);
1389*4882a593Smuzhiyun scsi_remove_device(sdev);
1390*4882a593Smuzhiyun scsi_device_put(sdev);
1391*4882a593Smuzhiyun ret = 0;
1392*4882a593Smuzhiyun } else
1393*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, " no disk[%d] to remove\n",
1394*4882a593Smuzhiyun devid);
1395*4882a593Smuzhiyun } else if (status == DEVICE_ONLINE) {
1396*4882a593Smuzhiyun sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
1397*4882a593Smuzhiyun if (!sdev) {
1398*4882a593Smuzhiyun scsi_add_device(mhba->shost, 0, devid, 0);
1399*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, " add disk %d-%d-%d.\n", 0,
1400*4882a593Smuzhiyun devid, 0);
1401*4882a593Smuzhiyun ret = 0;
1402*4882a593Smuzhiyun } else {
1403*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, " don't add disk %d-%d-%d.\n",
1404*4882a593Smuzhiyun 0, devid, 0);
1405*4882a593Smuzhiyun scsi_device_put(sdev);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun return ret;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
mvumi_inquiry(struct mvumi_hba * mhba,unsigned int id,struct mvumi_cmd * cmd)1411*4882a593Smuzhiyun static u64 mvumi_inquiry(struct mvumi_hba *mhba,
1412*4882a593Smuzhiyun unsigned int id, struct mvumi_cmd *cmd)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun struct mvumi_msg_frame *frame;
1415*4882a593Smuzhiyun u64 wwid = 0;
1416*4882a593Smuzhiyun int cmd_alloc = 0;
1417*4882a593Smuzhiyun int data_buf_len = 64;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (!cmd) {
1420*4882a593Smuzhiyun cmd = mvumi_create_internal_cmd(mhba, data_buf_len);
1421*4882a593Smuzhiyun if (cmd)
1422*4882a593Smuzhiyun cmd_alloc = 1;
1423*4882a593Smuzhiyun else
1424*4882a593Smuzhiyun return 0;
1425*4882a593Smuzhiyun } else {
1426*4882a593Smuzhiyun memset(cmd->data_buf, 0, data_buf_len);
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun cmd->scmd = NULL;
1429*4882a593Smuzhiyun cmd->cmd_status = REQ_STATUS_PENDING;
1430*4882a593Smuzhiyun atomic_set(&cmd->sync_cmd, 0);
1431*4882a593Smuzhiyun frame = cmd->frame;
1432*4882a593Smuzhiyun frame->device_id = (u16) id;
1433*4882a593Smuzhiyun frame->cmd_flag = CMD_FLAG_DATA_IN;
1434*4882a593Smuzhiyun frame->req_function = CL_FUN_SCSI_CMD;
1435*4882a593Smuzhiyun frame->cdb_length = 6;
1436*4882a593Smuzhiyun frame->data_transfer_length = MVUMI_INQUIRY_LENGTH;
1437*4882a593Smuzhiyun memset(frame->cdb, 0, frame->cdb_length);
1438*4882a593Smuzhiyun frame->cdb[0] = INQUIRY;
1439*4882a593Smuzhiyun frame->cdb[4] = frame->data_transfer_length;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun mvumi_issue_blocked_cmd(mhba, cmd);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun if (cmd->cmd_status == SAM_STAT_GOOD) {
1444*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
1445*4882a593Smuzhiyun wwid = id + 1;
1446*4882a593Smuzhiyun else
1447*4882a593Smuzhiyun memcpy((void *)&wwid,
1448*4882a593Smuzhiyun (cmd->data_buf + MVUMI_INQUIRY_UUID_OFF),
1449*4882a593Smuzhiyun MVUMI_INQUIRY_UUID_LEN);
1450*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev,
1451*4882a593Smuzhiyun "inquiry device(0:%d:0) wwid(%llx)\n", id, wwid);
1452*4882a593Smuzhiyun } else {
1453*4882a593Smuzhiyun wwid = 0;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun if (cmd_alloc)
1456*4882a593Smuzhiyun mvumi_delete_internal_cmd(mhba, cmd);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return wwid;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
mvumi_detach_devices(struct mvumi_hba * mhba)1461*4882a593Smuzhiyun static void mvumi_detach_devices(struct mvumi_hba *mhba)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct mvumi_device *mv_dev = NULL , *dev_next;
1464*4882a593Smuzhiyun struct scsi_device *sdev = NULL;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun mutex_lock(&mhba->device_lock);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /* detach Hard Disk */
1469*4882a593Smuzhiyun list_for_each_entry_safe(mv_dev, dev_next,
1470*4882a593Smuzhiyun &mhba->shost_dev_list, list) {
1471*4882a593Smuzhiyun mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
1472*4882a593Smuzhiyun list_del_init(&mv_dev->list);
1473*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
1474*4882a593Smuzhiyun mv_dev->id, mv_dev->wwid);
1475*4882a593Smuzhiyun kfree(mv_dev);
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun list_for_each_entry_safe(mv_dev, dev_next, &mhba->mhba_dev_list, list) {
1478*4882a593Smuzhiyun list_del_init(&mv_dev->list);
1479*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
1480*4882a593Smuzhiyun mv_dev->id, mv_dev->wwid);
1481*4882a593Smuzhiyun kfree(mv_dev);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* detach virtual device */
1485*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
1486*4882a593Smuzhiyun sdev = scsi_device_lookup(mhba->shost, 0,
1487*4882a593Smuzhiyun mhba->max_target_id - 1, 0);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if (sdev) {
1490*4882a593Smuzhiyun scsi_remove_device(sdev);
1491*4882a593Smuzhiyun scsi_device_put(sdev);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun mutex_unlock(&mhba->device_lock);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
mvumi_rescan_devices(struct mvumi_hba * mhba,int id)1497*4882a593Smuzhiyun static void mvumi_rescan_devices(struct mvumi_hba *mhba, int id)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun struct scsi_device *sdev;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun sdev = scsi_device_lookup(mhba->shost, 0, id, 0);
1502*4882a593Smuzhiyun if (sdev) {
1503*4882a593Smuzhiyun scsi_rescan_device(&sdev->sdev_gendev);
1504*4882a593Smuzhiyun scsi_device_put(sdev);
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
mvumi_match_devices(struct mvumi_hba * mhba,int id,u64 wwid)1508*4882a593Smuzhiyun static int mvumi_match_devices(struct mvumi_hba *mhba, int id, u64 wwid)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun struct mvumi_device *mv_dev = NULL;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun list_for_each_entry(mv_dev, &mhba->shost_dev_list, list) {
1513*4882a593Smuzhiyun if (mv_dev->wwid == wwid) {
1514*4882a593Smuzhiyun if (mv_dev->id != id) {
1515*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1516*4882a593Smuzhiyun "%s has same wwid[%llx] ,"
1517*4882a593Smuzhiyun " but different id[%d %d]\n",
1518*4882a593Smuzhiyun __func__, mv_dev->wwid, mv_dev->id, id);
1519*4882a593Smuzhiyun return -1;
1520*4882a593Smuzhiyun } else {
1521*4882a593Smuzhiyun if (mhba->pdev->device ==
1522*4882a593Smuzhiyun PCI_DEVICE_ID_MARVELL_MV9143)
1523*4882a593Smuzhiyun mvumi_rescan_devices(mhba, id);
1524*4882a593Smuzhiyun return 1;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun return 0;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
mvumi_remove_devices(struct mvumi_hba * mhba,int id)1531*4882a593Smuzhiyun static void mvumi_remove_devices(struct mvumi_hba *mhba, int id)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun struct mvumi_device *mv_dev = NULL, *dev_next;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun list_for_each_entry_safe(mv_dev, dev_next,
1536*4882a593Smuzhiyun &mhba->shost_dev_list, list) {
1537*4882a593Smuzhiyun if (mv_dev->id == id) {
1538*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev,
1539*4882a593Smuzhiyun "detach device(0:%d:0) wwid(%llx) from HOST\n",
1540*4882a593Smuzhiyun mv_dev->id, mv_dev->wwid);
1541*4882a593Smuzhiyun mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
1542*4882a593Smuzhiyun list_del_init(&mv_dev->list);
1543*4882a593Smuzhiyun kfree(mv_dev);
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
mvumi_probe_devices(struct mvumi_hba * mhba)1548*4882a593Smuzhiyun static int mvumi_probe_devices(struct mvumi_hba *mhba)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun int id, maxid;
1551*4882a593Smuzhiyun u64 wwid = 0;
1552*4882a593Smuzhiyun struct mvumi_device *mv_dev = NULL;
1553*4882a593Smuzhiyun struct mvumi_cmd *cmd = NULL;
1554*4882a593Smuzhiyun int found = 0;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun cmd = mvumi_create_internal_cmd(mhba, 64);
1557*4882a593Smuzhiyun if (!cmd)
1558*4882a593Smuzhiyun return -1;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
1561*4882a593Smuzhiyun maxid = mhba->max_target_id;
1562*4882a593Smuzhiyun else
1563*4882a593Smuzhiyun maxid = mhba->max_target_id - 1;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun for (id = 0; id < maxid; id++) {
1566*4882a593Smuzhiyun wwid = mvumi_inquiry(mhba, id, cmd);
1567*4882a593Smuzhiyun if (!wwid) {
1568*4882a593Smuzhiyun /* device no response, remove it */
1569*4882a593Smuzhiyun mvumi_remove_devices(mhba, id);
1570*4882a593Smuzhiyun } else {
1571*4882a593Smuzhiyun /* device response, add it */
1572*4882a593Smuzhiyun found = mvumi_match_devices(mhba, id, wwid);
1573*4882a593Smuzhiyun if (!found) {
1574*4882a593Smuzhiyun mvumi_remove_devices(mhba, id);
1575*4882a593Smuzhiyun mv_dev = kzalloc(sizeof(struct mvumi_device),
1576*4882a593Smuzhiyun GFP_KERNEL);
1577*4882a593Smuzhiyun if (!mv_dev) {
1578*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1579*4882a593Smuzhiyun "%s alloc mv_dev failed\n",
1580*4882a593Smuzhiyun __func__);
1581*4882a593Smuzhiyun continue;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun mv_dev->id = id;
1584*4882a593Smuzhiyun mv_dev->wwid = wwid;
1585*4882a593Smuzhiyun mv_dev->sdev = NULL;
1586*4882a593Smuzhiyun INIT_LIST_HEAD(&mv_dev->list);
1587*4882a593Smuzhiyun list_add_tail(&mv_dev->list,
1588*4882a593Smuzhiyun &mhba->mhba_dev_list);
1589*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev,
1590*4882a593Smuzhiyun "probe a new device(0:%d:0)"
1591*4882a593Smuzhiyun " wwid(%llx)\n", id, mv_dev->wwid);
1592*4882a593Smuzhiyun } else if (found == -1)
1593*4882a593Smuzhiyun return -1;
1594*4882a593Smuzhiyun else
1595*4882a593Smuzhiyun continue;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun if (cmd)
1600*4882a593Smuzhiyun mvumi_delete_internal_cmd(mhba, cmd);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun return 0;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
mvumi_rescan_bus(void * data)1605*4882a593Smuzhiyun static int mvumi_rescan_bus(void *data)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun int ret = 0;
1608*4882a593Smuzhiyun struct mvumi_hba *mhba = (struct mvumi_hba *) data;
1609*4882a593Smuzhiyun struct mvumi_device *mv_dev = NULL , *dev_next;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun while (!kthread_should_stop()) {
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
1614*4882a593Smuzhiyun if (!atomic_read(&mhba->pnp_count))
1615*4882a593Smuzhiyun schedule();
1616*4882a593Smuzhiyun msleep(1000);
1617*4882a593Smuzhiyun atomic_set(&mhba->pnp_count, 0);
1618*4882a593Smuzhiyun __set_current_state(TASK_RUNNING);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun mutex_lock(&mhba->device_lock);
1621*4882a593Smuzhiyun ret = mvumi_probe_devices(mhba);
1622*4882a593Smuzhiyun if (!ret) {
1623*4882a593Smuzhiyun list_for_each_entry_safe(mv_dev, dev_next,
1624*4882a593Smuzhiyun &mhba->mhba_dev_list, list) {
1625*4882a593Smuzhiyun if (mvumi_handle_hotplug(mhba, mv_dev->id,
1626*4882a593Smuzhiyun DEVICE_ONLINE)) {
1627*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
1628*4882a593Smuzhiyun "%s add device(0:%d:0) failed"
1629*4882a593Smuzhiyun "wwid(%llx) has exist\n",
1630*4882a593Smuzhiyun __func__,
1631*4882a593Smuzhiyun mv_dev->id, mv_dev->wwid);
1632*4882a593Smuzhiyun list_del_init(&mv_dev->list);
1633*4882a593Smuzhiyun kfree(mv_dev);
1634*4882a593Smuzhiyun } else {
1635*4882a593Smuzhiyun list_move_tail(&mv_dev->list,
1636*4882a593Smuzhiyun &mhba->shost_dev_list);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun mutex_unlock(&mhba->device_lock);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun return 0;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
mvumi_proc_msg(struct mvumi_hba * mhba,struct mvumi_hotplug_event * param)1645*4882a593Smuzhiyun static void mvumi_proc_msg(struct mvumi_hba *mhba,
1646*4882a593Smuzhiyun struct mvumi_hotplug_event *param)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun u16 size = param->size;
1649*4882a593Smuzhiyun const unsigned long *ar_bitmap;
1650*4882a593Smuzhiyun const unsigned long *re_bitmap;
1651*4882a593Smuzhiyun int index;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun if (mhba->fw_flag & MVUMI_FW_ATTACH) {
1654*4882a593Smuzhiyun index = -1;
1655*4882a593Smuzhiyun ar_bitmap = (const unsigned long *) param->bitmap;
1656*4882a593Smuzhiyun re_bitmap = (const unsigned long *) ¶m->bitmap[size >> 3];
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun mutex_lock(&mhba->sas_discovery_mutex);
1659*4882a593Smuzhiyun do {
1660*4882a593Smuzhiyun index = find_next_zero_bit(ar_bitmap, size, index + 1);
1661*4882a593Smuzhiyun if (index >= size)
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun mvumi_handle_hotplug(mhba, index, DEVICE_ONLINE);
1664*4882a593Smuzhiyun } while (1);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun index = -1;
1667*4882a593Smuzhiyun do {
1668*4882a593Smuzhiyun index = find_next_zero_bit(re_bitmap, size, index + 1);
1669*4882a593Smuzhiyun if (index >= size)
1670*4882a593Smuzhiyun break;
1671*4882a593Smuzhiyun mvumi_handle_hotplug(mhba, index, DEVICE_OFFLINE);
1672*4882a593Smuzhiyun } while (1);
1673*4882a593Smuzhiyun mutex_unlock(&mhba->sas_discovery_mutex);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun
mvumi_notification(struct mvumi_hba * mhba,u8 msg,void * buffer)1677*4882a593Smuzhiyun static void mvumi_notification(struct mvumi_hba *mhba, u8 msg, void *buffer)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun if (msg == APICDB1_EVENT_GETEVENT) {
1680*4882a593Smuzhiyun int i, count;
1681*4882a593Smuzhiyun struct mvumi_driver_event *param = NULL;
1682*4882a593Smuzhiyun struct mvumi_event_req *er = buffer;
1683*4882a593Smuzhiyun count = er->count;
1684*4882a593Smuzhiyun if (count > MAX_EVENTS_RETURNED) {
1685*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "event count[0x%x] is bigger"
1686*4882a593Smuzhiyun " than max event count[0x%x].\n",
1687*4882a593Smuzhiyun count, MAX_EVENTS_RETURNED);
1688*4882a593Smuzhiyun return;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun for (i = 0; i < count; i++) {
1691*4882a593Smuzhiyun param = &er->events[i];
1692*4882a593Smuzhiyun mvumi_show_event(mhba, param);
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun } else if (msg == APICDB1_HOST_GETEVENT) {
1695*4882a593Smuzhiyun mvumi_proc_msg(mhba, buffer);
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
mvumi_get_event(struct mvumi_hba * mhba,unsigned char msg)1699*4882a593Smuzhiyun static int mvumi_get_event(struct mvumi_hba *mhba, unsigned char msg)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun struct mvumi_cmd *cmd;
1702*4882a593Smuzhiyun struct mvumi_msg_frame *frame;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun cmd = mvumi_create_internal_cmd(mhba, 512);
1705*4882a593Smuzhiyun if (!cmd)
1706*4882a593Smuzhiyun return -1;
1707*4882a593Smuzhiyun cmd->scmd = NULL;
1708*4882a593Smuzhiyun cmd->cmd_status = REQ_STATUS_PENDING;
1709*4882a593Smuzhiyun atomic_set(&cmd->sync_cmd, 0);
1710*4882a593Smuzhiyun frame = cmd->frame;
1711*4882a593Smuzhiyun frame->device_id = 0;
1712*4882a593Smuzhiyun frame->cmd_flag = CMD_FLAG_DATA_IN;
1713*4882a593Smuzhiyun frame->req_function = CL_FUN_SCSI_CMD;
1714*4882a593Smuzhiyun frame->cdb_length = MAX_COMMAND_SIZE;
1715*4882a593Smuzhiyun frame->data_transfer_length = sizeof(struct mvumi_event_req);
1716*4882a593Smuzhiyun memset(frame->cdb, 0, MAX_COMMAND_SIZE);
1717*4882a593Smuzhiyun frame->cdb[0] = APICDB0_EVENT;
1718*4882a593Smuzhiyun frame->cdb[1] = msg;
1719*4882a593Smuzhiyun mvumi_issue_blocked_cmd(mhba, cmd);
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun if (cmd->cmd_status != SAM_STAT_GOOD)
1722*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "get event failed, status=0x%x.\n",
1723*4882a593Smuzhiyun cmd->cmd_status);
1724*4882a593Smuzhiyun else
1725*4882a593Smuzhiyun mvumi_notification(mhba, cmd->frame->cdb[1], cmd->data_buf);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun mvumi_delete_internal_cmd(mhba, cmd);
1728*4882a593Smuzhiyun return 0;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
mvumi_scan_events(struct work_struct * work)1731*4882a593Smuzhiyun static void mvumi_scan_events(struct work_struct *work)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun struct mvumi_events_wq *mu_ev =
1734*4882a593Smuzhiyun container_of(work, struct mvumi_events_wq, work_q);
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun mvumi_get_event(mu_ev->mhba, mu_ev->event);
1737*4882a593Smuzhiyun kfree(mu_ev);
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
mvumi_launch_events(struct mvumi_hba * mhba,u32 isr_status)1740*4882a593Smuzhiyun static void mvumi_launch_events(struct mvumi_hba *mhba, u32 isr_status)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun struct mvumi_events_wq *mu_ev;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun while (isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY)) {
1745*4882a593Smuzhiyun if (isr_status & DRBL_BUS_CHANGE) {
1746*4882a593Smuzhiyun atomic_inc(&mhba->pnp_count);
1747*4882a593Smuzhiyun wake_up_process(mhba->dm_thread);
1748*4882a593Smuzhiyun isr_status &= ~(DRBL_BUS_CHANGE);
1749*4882a593Smuzhiyun continue;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun mu_ev = kzalloc(sizeof(*mu_ev), GFP_ATOMIC);
1753*4882a593Smuzhiyun if (mu_ev) {
1754*4882a593Smuzhiyun INIT_WORK(&mu_ev->work_q, mvumi_scan_events);
1755*4882a593Smuzhiyun mu_ev->mhba = mhba;
1756*4882a593Smuzhiyun mu_ev->event = APICDB1_EVENT_GETEVENT;
1757*4882a593Smuzhiyun isr_status &= ~(DRBL_EVENT_NOTIFY);
1758*4882a593Smuzhiyun mu_ev->param = NULL;
1759*4882a593Smuzhiyun schedule_work(&mu_ev->work_q);
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
mvumi_handle_clob(struct mvumi_hba * mhba)1764*4882a593Smuzhiyun static void mvumi_handle_clob(struct mvumi_hba *mhba)
1765*4882a593Smuzhiyun {
1766*4882a593Smuzhiyun struct mvumi_rsp_frame *ob_frame;
1767*4882a593Smuzhiyun struct mvumi_cmd *cmd;
1768*4882a593Smuzhiyun struct mvumi_ob_data *pool;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun while (!list_empty(&mhba->free_ob_list)) {
1771*4882a593Smuzhiyun pool = list_first_entry(&mhba->free_ob_list,
1772*4882a593Smuzhiyun struct mvumi_ob_data, list);
1773*4882a593Smuzhiyun list_del_init(&pool->list);
1774*4882a593Smuzhiyun list_add_tail(&pool->list, &mhba->ob_data_list);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun ob_frame = (struct mvumi_rsp_frame *) &pool->data[0];
1777*4882a593Smuzhiyun cmd = mhba->tag_cmd[ob_frame->tag];
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun atomic_dec(&mhba->fw_outstanding);
1780*4882a593Smuzhiyun mhba->tag_cmd[ob_frame->tag] = NULL;
1781*4882a593Smuzhiyun tag_release_one(mhba, &mhba->tag_pool, ob_frame->tag);
1782*4882a593Smuzhiyun if (cmd->scmd)
1783*4882a593Smuzhiyun mvumi_complete_cmd(mhba, cmd, ob_frame);
1784*4882a593Smuzhiyun else
1785*4882a593Smuzhiyun mvumi_complete_internal_cmd(mhba, cmd, ob_frame);
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun mhba->instancet->fire_cmd(mhba, NULL);
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
mvumi_isr_handler(int irq,void * devp)1790*4882a593Smuzhiyun static irqreturn_t mvumi_isr_handler(int irq, void *devp)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun struct mvumi_hba *mhba = (struct mvumi_hba *) devp;
1793*4882a593Smuzhiyun unsigned long flags;
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun spin_lock_irqsave(mhba->shost->host_lock, flags);
1796*4882a593Smuzhiyun if (unlikely(mhba->instancet->clear_intr(mhba) || !mhba->global_isr)) {
1797*4882a593Smuzhiyun spin_unlock_irqrestore(mhba->shost->host_lock, flags);
1798*4882a593Smuzhiyun return IRQ_NONE;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun if (mhba->global_isr & mhba->regs->int_dl_cpu2pciea) {
1802*4882a593Smuzhiyun if (mhba->isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY))
1803*4882a593Smuzhiyun mvumi_launch_events(mhba, mhba->isr_status);
1804*4882a593Smuzhiyun if (mhba->isr_status & DRBL_HANDSHAKE_ISR) {
1805*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "enter handshake again!\n");
1806*4882a593Smuzhiyun mvumi_handshake(mhba);
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (mhba->global_isr & mhba->regs->int_comaout)
1812*4882a593Smuzhiyun mvumi_receive_ob_list_entry(mhba);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun mhba->global_isr = 0;
1815*4882a593Smuzhiyun mhba->isr_status = 0;
1816*4882a593Smuzhiyun if (mhba->fw_state == FW_STATE_STARTED)
1817*4882a593Smuzhiyun mvumi_handle_clob(mhba);
1818*4882a593Smuzhiyun spin_unlock_irqrestore(mhba->shost->host_lock, flags);
1819*4882a593Smuzhiyun return IRQ_HANDLED;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
mvumi_send_command(struct mvumi_hba * mhba,struct mvumi_cmd * cmd)1822*4882a593Smuzhiyun static enum mvumi_qc_result mvumi_send_command(struct mvumi_hba *mhba,
1823*4882a593Smuzhiyun struct mvumi_cmd *cmd)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun void *ib_entry;
1826*4882a593Smuzhiyun struct mvumi_msg_frame *ib_frame;
1827*4882a593Smuzhiyun unsigned int frame_len;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun ib_frame = cmd->frame;
1830*4882a593Smuzhiyun if (unlikely(mhba->fw_state != FW_STATE_STARTED)) {
1831*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "firmware not ready.\n");
1832*4882a593Smuzhiyun return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun if (tag_is_empty(&mhba->tag_pool)) {
1835*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "no free tag.\n");
1836*4882a593Smuzhiyun return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun mvumi_get_ib_list_entry(mhba, &ib_entry);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun cmd->frame->tag = tag_get_one(mhba, &mhba->tag_pool);
1841*4882a593Smuzhiyun cmd->frame->request_id = mhba->io_seq++;
1842*4882a593Smuzhiyun cmd->request_id = cmd->frame->request_id;
1843*4882a593Smuzhiyun mhba->tag_cmd[cmd->frame->tag] = cmd;
1844*4882a593Smuzhiyun frame_len = sizeof(*ib_frame) - 4 +
1845*4882a593Smuzhiyun ib_frame->sg_counts * sizeof(struct mvumi_sgl);
1846*4882a593Smuzhiyun if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
1847*4882a593Smuzhiyun struct mvumi_dyn_list_entry *dle;
1848*4882a593Smuzhiyun dle = ib_entry;
1849*4882a593Smuzhiyun dle->src_low_addr =
1850*4882a593Smuzhiyun cpu_to_le32(lower_32_bits(cmd->frame_phys));
1851*4882a593Smuzhiyun dle->src_high_addr =
1852*4882a593Smuzhiyun cpu_to_le32(upper_32_bits(cmd->frame_phys));
1853*4882a593Smuzhiyun dle->if_length = (frame_len >> 2) & 0xFFF;
1854*4882a593Smuzhiyun } else {
1855*4882a593Smuzhiyun memcpy(ib_entry, ib_frame, frame_len);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun return MV_QUEUE_COMMAND_RESULT_SENT;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
mvumi_fire_cmd(struct mvumi_hba * mhba,struct mvumi_cmd * cmd)1860*4882a593Smuzhiyun static void mvumi_fire_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun unsigned short num_of_cl_sent = 0;
1863*4882a593Smuzhiyun unsigned int count;
1864*4882a593Smuzhiyun enum mvumi_qc_result result;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun if (cmd)
1867*4882a593Smuzhiyun list_add_tail(&cmd->queue_pointer, &mhba->waiting_req_list);
1868*4882a593Smuzhiyun count = mhba->instancet->check_ib_list(mhba);
1869*4882a593Smuzhiyun if (list_empty(&mhba->waiting_req_list) || !count)
1870*4882a593Smuzhiyun return;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun do {
1873*4882a593Smuzhiyun cmd = list_first_entry(&mhba->waiting_req_list,
1874*4882a593Smuzhiyun struct mvumi_cmd, queue_pointer);
1875*4882a593Smuzhiyun list_del_init(&cmd->queue_pointer);
1876*4882a593Smuzhiyun result = mvumi_send_command(mhba, cmd);
1877*4882a593Smuzhiyun switch (result) {
1878*4882a593Smuzhiyun case MV_QUEUE_COMMAND_RESULT_SENT:
1879*4882a593Smuzhiyun num_of_cl_sent++;
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun case MV_QUEUE_COMMAND_RESULT_NO_RESOURCE:
1882*4882a593Smuzhiyun list_add(&cmd->queue_pointer, &mhba->waiting_req_list);
1883*4882a593Smuzhiyun if (num_of_cl_sent > 0)
1884*4882a593Smuzhiyun mvumi_send_ib_list_entry(mhba);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun return;
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun } while (!list_empty(&mhba->waiting_req_list) && count--);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (num_of_cl_sent > 0)
1891*4882a593Smuzhiyun mvumi_send_ib_list_entry(mhba);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /**
1895*4882a593Smuzhiyun * mvumi_enable_intr - Enables interrupts
1896*4882a593Smuzhiyun * @mhba: Adapter soft state
1897*4882a593Smuzhiyun */
mvumi_enable_intr(struct mvumi_hba * mhba)1898*4882a593Smuzhiyun static void mvumi_enable_intr(struct mvumi_hba *mhba)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun unsigned int mask;
1901*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
1904*4882a593Smuzhiyun mask = ioread32(regs->enpointa_mask_reg);
1905*4882a593Smuzhiyun mask |= regs->int_dl_cpu2pciea | regs->int_comaout | regs->int_comaerr;
1906*4882a593Smuzhiyun iowrite32(mask, regs->enpointa_mask_reg);
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun /**
1910*4882a593Smuzhiyun * mvumi_disable_intr -Disables interrupt
1911*4882a593Smuzhiyun * @mhba: Adapter soft state
1912*4882a593Smuzhiyun */
mvumi_disable_intr(struct mvumi_hba * mhba)1913*4882a593Smuzhiyun static void mvumi_disable_intr(struct mvumi_hba *mhba)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun unsigned int mask;
1916*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun iowrite32(0, regs->arm_to_pciea_mask_reg);
1919*4882a593Smuzhiyun mask = ioread32(regs->enpointa_mask_reg);
1920*4882a593Smuzhiyun mask &= ~(regs->int_dl_cpu2pciea | regs->int_comaout |
1921*4882a593Smuzhiyun regs->int_comaerr);
1922*4882a593Smuzhiyun iowrite32(mask, regs->enpointa_mask_reg);
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
mvumi_clear_intr(void * extend)1925*4882a593Smuzhiyun static int mvumi_clear_intr(void *extend)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun struct mvumi_hba *mhba = (struct mvumi_hba *) extend;
1928*4882a593Smuzhiyun unsigned int status, isr_status = 0, tmp = 0;
1929*4882a593Smuzhiyun struct mvumi_hw_regs *regs = mhba->regs;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun status = ioread32(regs->main_int_cause_reg);
1932*4882a593Smuzhiyun if (!(status & regs->int_mu) || status == 0xFFFFFFFF)
1933*4882a593Smuzhiyun return 1;
1934*4882a593Smuzhiyun if (unlikely(status & regs->int_comaerr)) {
1935*4882a593Smuzhiyun tmp = ioread32(regs->outb_isr_cause);
1936*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
1937*4882a593Smuzhiyun if (tmp & regs->clic_out_err) {
1938*4882a593Smuzhiyun iowrite32(tmp & regs->clic_out_err,
1939*4882a593Smuzhiyun regs->outb_isr_cause);
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun } else {
1942*4882a593Smuzhiyun if (tmp & (regs->clic_in_err | regs->clic_out_err))
1943*4882a593Smuzhiyun iowrite32(tmp & (regs->clic_in_err |
1944*4882a593Smuzhiyun regs->clic_out_err),
1945*4882a593Smuzhiyun regs->outb_isr_cause);
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun status ^= mhba->regs->int_comaerr;
1948*4882a593Smuzhiyun /* inbound or outbound parity error, command will timeout */
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun if (status & regs->int_comaout) {
1951*4882a593Smuzhiyun tmp = ioread32(regs->outb_isr_cause);
1952*4882a593Smuzhiyun if (tmp & regs->clic_irq)
1953*4882a593Smuzhiyun iowrite32(tmp & regs->clic_irq, regs->outb_isr_cause);
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun if (status & regs->int_dl_cpu2pciea) {
1956*4882a593Smuzhiyun isr_status = ioread32(regs->arm_to_pciea_drbl_reg);
1957*4882a593Smuzhiyun if (isr_status)
1958*4882a593Smuzhiyun iowrite32(isr_status, regs->arm_to_pciea_drbl_reg);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun mhba->global_isr = status;
1962*4882a593Smuzhiyun mhba->isr_status = isr_status;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun return 0;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun /**
1968*4882a593Smuzhiyun * mvumi_read_fw_status_reg - returns the current FW status value
1969*4882a593Smuzhiyun * @mhba: Adapter soft state
1970*4882a593Smuzhiyun */
mvumi_read_fw_status_reg(struct mvumi_hba * mhba)1971*4882a593Smuzhiyun static unsigned int mvumi_read_fw_status_reg(struct mvumi_hba *mhba)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun unsigned int status;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun status = ioread32(mhba->regs->arm_to_pciea_drbl_reg);
1976*4882a593Smuzhiyun if (status)
1977*4882a593Smuzhiyun iowrite32(status, mhba->regs->arm_to_pciea_drbl_reg);
1978*4882a593Smuzhiyun return status;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun static struct mvumi_instance_template mvumi_instance_9143 = {
1982*4882a593Smuzhiyun .fire_cmd = mvumi_fire_cmd,
1983*4882a593Smuzhiyun .enable_intr = mvumi_enable_intr,
1984*4882a593Smuzhiyun .disable_intr = mvumi_disable_intr,
1985*4882a593Smuzhiyun .clear_intr = mvumi_clear_intr,
1986*4882a593Smuzhiyun .read_fw_status_reg = mvumi_read_fw_status_reg,
1987*4882a593Smuzhiyun .check_ib_list = mvumi_check_ib_list_9143,
1988*4882a593Smuzhiyun .check_ob_list = mvumi_check_ob_list_9143,
1989*4882a593Smuzhiyun .reset_host = mvumi_reset_host_9143,
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static struct mvumi_instance_template mvumi_instance_9580 = {
1993*4882a593Smuzhiyun .fire_cmd = mvumi_fire_cmd,
1994*4882a593Smuzhiyun .enable_intr = mvumi_enable_intr,
1995*4882a593Smuzhiyun .disable_intr = mvumi_disable_intr,
1996*4882a593Smuzhiyun .clear_intr = mvumi_clear_intr,
1997*4882a593Smuzhiyun .read_fw_status_reg = mvumi_read_fw_status_reg,
1998*4882a593Smuzhiyun .check_ib_list = mvumi_check_ib_list_9580,
1999*4882a593Smuzhiyun .check_ob_list = mvumi_check_ob_list_9580,
2000*4882a593Smuzhiyun .reset_host = mvumi_reset_host_9580,
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun
mvumi_slave_configure(struct scsi_device * sdev)2003*4882a593Smuzhiyun static int mvumi_slave_configure(struct scsi_device *sdev)
2004*4882a593Smuzhiyun {
2005*4882a593Smuzhiyun struct mvumi_hba *mhba;
2006*4882a593Smuzhiyun unsigned char bitcount = sizeof(unsigned char) * 8;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun mhba = (struct mvumi_hba *) sdev->host->hostdata;
2009*4882a593Smuzhiyun if (sdev->id >= mhba->max_target_id)
2010*4882a593Smuzhiyun return -EINVAL;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun mhba->target_map[sdev->id / bitcount] |= (1 << (sdev->id % bitcount));
2013*4882a593Smuzhiyun return 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /**
2017*4882a593Smuzhiyun * mvumi_build_frame - Prepares a direct cdb (DCDB) command
2018*4882a593Smuzhiyun * @mhba: Adapter soft state
2019*4882a593Smuzhiyun * @scmd: SCSI command
2020*4882a593Smuzhiyun * @cmd: Command to be prepared in
2021*4882a593Smuzhiyun *
2022*4882a593Smuzhiyun * This function prepares CDB commands. These are typcially pass-through
2023*4882a593Smuzhiyun * commands to the devices.
2024*4882a593Smuzhiyun */
mvumi_build_frame(struct mvumi_hba * mhba,struct scsi_cmnd * scmd,struct mvumi_cmd * cmd)2025*4882a593Smuzhiyun static unsigned char mvumi_build_frame(struct mvumi_hba *mhba,
2026*4882a593Smuzhiyun struct scsi_cmnd *scmd, struct mvumi_cmd *cmd)
2027*4882a593Smuzhiyun {
2028*4882a593Smuzhiyun struct mvumi_msg_frame *pframe;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun cmd->scmd = scmd;
2031*4882a593Smuzhiyun cmd->cmd_status = REQ_STATUS_PENDING;
2032*4882a593Smuzhiyun pframe = cmd->frame;
2033*4882a593Smuzhiyun pframe->device_id = ((unsigned short) scmd->device->id) |
2034*4882a593Smuzhiyun (((unsigned short) scmd->device->lun) << 8);
2035*4882a593Smuzhiyun pframe->cmd_flag = 0;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun switch (scmd->sc_data_direction) {
2038*4882a593Smuzhiyun case DMA_NONE:
2039*4882a593Smuzhiyun pframe->cmd_flag |= CMD_FLAG_NON_DATA;
2040*4882a593Smuzhiyun break;
2041*4882a593Smuzhiyun case DMA_FROM_DEVICE:
2042*4882a593Smuzhiyun pframe->cmd_flag |= CMD_FLAG_DATA_IN;
2043*4882a593Smuzhiyun break;
2044*4882a593Smuzhiyun case DMA_TO_DEVICE:
2045*4882a593Smuzhiyun pframe->cmd_flag |= CMD_FLAG_DATA_OUT;
2046*4882a593Smuzhiyun break;
2047*4882a593Smuzhiyun case DMA_BIDIRECTIONAL:
2048*4882a593Smuzhiyun default:
2049*4882a593Smuzhiyun dev_warn(&mhba->pdev->dev, "unexpected data direction[%d] "
2050*4882a593Smuzhiyun "cmd[0x%x]\n", scmd->sc_data_direction, scmd->cmnd[0]);
2051*4882a593Smuzhiyun goto error;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun pframe->cdb_length = scmd->cmd_len;
2055*4882a593Smuzhiyun memcpy(pframe->cdb, scmd->cmnd, pframe->cdb_length);
2056*4882a593Smuzhiyun pframe->req_function = CL_FUN_SCSI_CMD;
2057*4882a593Smuzhiyun if (scsi_bufflen(scmd)) {
2058*4882a593Smuzhiyun if (mvumi_make_sgl(mhba, scmd, &pframe->payload[0],
2059*4882a593Smuzhiyun &pframe->sg_counts))
2060*4882a593Smuzhiyun goto error;
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun pframe->data_transfer_length = scsi_bufflen(scmd);
2063*4882a593Smuzhiyun } else {
2064*4882a593Smuzhiyun pframe->sg_counts = 0;
2065*4882a593Smuzhiyun pframe->data_transfer_length = 0;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun return 0;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun error:
2070*4882a593Smuzhiyun scmd->result = (DID_OK << 16) | (DRIVER_SENSE << 24) |
2071*4882a593Smuzhiyun SAM_STAT_CHECK_CONDITION;
2072*4882a593Smuzhiyun scsi_build_sense_buffer(0, scmd->sense_buffer, ILLEGAL_REQUEST, 0x24,
2073*4882a593Smuzhiyun 0);
2074*4882a593Smuzhiyun return -1;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /**
2078*4882a593Smuzhiyun * mvumi_queue_command - Queue entry point
2079*4882a593Smuzhiyun * @scmd: SCSI command to be queued
2080*4882a593Smuzhiyun * @done: Callback entry point
2081*4882a593Smuzhiyun */
mvumi_queue_command(struct Scsi_Host * shost,struct scsi_cmnd * scmd)2082*4882a593Smuzhiyun static int mvumi_queue_command(struct Scsi_Host *shost,
2083*4882a593Smuzhiyun struct scsi_cmnd *scmd)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun struct mvumi_cmd *cmd;
2086*4882a593Smuzhiyun struct mvumi_hba *mhba;
2087*4882a593Smuzhiyun unsigned long irq_flags;
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun spin_lock_irqsave(shost->host_lock, irq_flags);
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun mhba = (struct mvumi_hba *) shost->hostdata;
2092*4882a593Smuzhiyun scmd->result = 0;
2093*4882a593Smuzhiyun cmd = mvumi_get_cmd(mhba);
2094*4882a593Smuzhiyun if (unlikely(!cmd)) {
2095*4882a593Smuzhiyun spin_unlock_irqrestore(shost->host_lock, irq_flags);
2096*4882a593Smuzhiyun return SCSI_MLQUEUE_HOST_BUSY;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if (unlikely(mvumi_build_frame(mhba, scmd, cmd)))
2100*4882a593Smuzhiyun goto out_return_cmd;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun cmd->scmd = scmd;
2103*4882a593Smuzhiyun scmd->SCp.ptr = (char *) cmd;
2104*4882a593Smuzhiyun mhba->instancet->fire_cmd(mhba, cmd);
2105*4882a593Smuzhiyun spin_unlock_irqrestore(shost->host_lock, irq_flags);
2106*4882a593Smuzhiyun return 0;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun out_return_cmd:
2109*4882a593Smuzhiyun mvumi_return_cmd(mhba, cmd);
2110*4882a593Smuzhiyun scmd->scsi_done(scmd);
2111*4882a593Smuzhiyun spin_unlock_irqrestore(shost->host_lock, irq_flags);
2112*4882a593Smuzhiyun return 0;
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
mvumi_timed_out(struct scsi_cmnd * scmd)2115*4882a593Smuzhiyun static enum blk_eh_timer_return mvumi_timed_out(struct scsi_cmnd *scmd)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun struct mvumi_cmd *cmd = (struct mvumi_cmd *) scmd->SCp.ptr;
2118*4882a593Smuzhiyun struct Scsi_Host *host = scmd->device->host;
2119*4882a593Smuzhiyun struct mvumi_hba *mhba = shost_priv(host);
2120*4882a593Smuzhiyun unsigned long flags;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun spin_lock_irqsave(mhba->shost->host_lock, flags);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun if (mhba->tag_cmd[cmd->frame->tag]) {
2125*4882a593Smuzhiyun mhba->tag_cmd[cmd->frame->tag] = NULL;
2126*4882a593Smuzhiyun tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun if (!list_empty(&cmd->queue_pointer))
2129*4882a593Smuzhiyun list_del_init(&cmd->queue_pointer);
2130*4882a593Smuzhiyun else
2131*4882a593Smuzhiyun atomic_dec(&mhba->fw_outstanding);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun scmd->result = (DRIVER_INVALID << 24) | (DID_ABORT << 16);
2134*4882a593Smuzhiyun scmd->SCp.ptr = NULL;
2135*4882a593Smuzhiyun if (scsi_bufflen(scmd)) {
2136*4882a593Smuzhiyun dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd),
2137*4882a593Smuzhiyun scsi_sg_count(scmd),
2138*4882a593Smuzhiyun scmd->sc_data_direction);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun mvumi_return_cmd(mhba, cmd);
2141*4882a593Smuzhiyun spin_unlock_irqrestore(mhba->shost->host_lock, flags);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun return BLK_EH_DONE;
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun static int
mvumi_bios_param(struct scsi_device * sdev,struct block_device * bdev,sector_t capacity,int geom[])2147*4882a593Smuzhiyun mvumi_bios_param(struct scsi_device *sdev, struct block_device *bdev,
2148*4882a593Smuzhiyun sector_t capacity, int geom[])
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun int heads, sectors;
2151*4882a593Smuzhiyun sector_t cylinders;
2152*4882a593Smuzhiyun unsigned long tmp;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun heads = 64;
2155*4882a593Smuzhiyun sectors = 32;
2156*4882a593Smuzhiyun tmp = heads * sectors;
2157*4882a593Smuzhiyun cylinders = capacity;
2158*4882a593Smuzhiyun sector_div(cylinders, tmp);
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun if (capacity >= 0x200000) {
2161*4882a593Smuzhiyun heads = 255;
2162*4882a593Smuzhiyun sectors = 63;
2163*4882a593Smuzhiyun tmp = heads * sectors;
2164*4882a593Smuzhiyun cylinders = capacity;
2165*4882a593Smuzhiyun sector_div(cylinders, tmp);
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun geom[0] = heads;
2168*4882a593Smuzhiyun geom[1] = sectors;
2169*4882a593Smuzhiyun geom[2] = cylinders;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun return 0;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun static struct scsi_host_template mvumi_template = {
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun .module = THIS_MODULE,
2177*4882a593Smuzhiyun .name = "Marvell Storage Controller",
2178*4882a593Smuzhiyun .slave_configure = mvumi_slave_configure,
2179*4882a593Smuzhiyun .queuecommand = mvumi_queue_command,
2180*4882a593Smuzhiyun .eh_timed_out = mvumi_timed_out,
2181*4882a593Smuzhiyun .eh_host_reset_handler = mvumi_host_reset,
2182*4882a593Smuzhiyun .bios_param = mvumi_bios_param,
2183*4882a593Smuzhiyun .dma_boundary = PAGE_SIZE - 1,
2184*4882a593Smuzhiyun .this_id = -1,
2185*4882a593Smuzhiyun };
2186*4882a593Smuzhiyun
mvumi_cfg_hw_reg(struct mvumi_hba * mhba)2187*4882a593Smuzhiyun static int mvumi_cfg_hw_reg(struct mvumi_hba *mhba)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun void *base = NULL;
2190*4882a593Smuzhiyun struct mvumi_hw_regs *regs;
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun switch (mhba->pdev->device) {
2193*4882a593Smuzhiyun case PCI_DEVICE_ID_MARVELL_MV9143:
2194*4882a593Smuzhiyun mhba->mmio = mhba->base_addr[0];
2195*4882a593Smuzhiyun base = mhba->mmio;
2196*4882a593Smuzhiyun if (!mhba->regs) {
2197*4882a593Smuzhiyun mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
2198*4882a593Smuzhiyun if (mhba->regs == NULL)
2199*4882a593Smuzhiyun return -ENOMEM;
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun regs = mhba->regs;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun /* For Arm */
2204*4882a593Smuzhiyun regs->ctrl_sts_reg = base + 0x20104;
2205*4882a593Smuzhiyun regs->rstoutn_mask_reg = base + 0x20108;
2206*4882a593Smuzhiyun regs->sys_soft_rst_reg = base + 0x2010C;
2207*4882a593Smuzhiyun regs->main_int_cause_reg = base + 0x20200;
2208*4882a593Smuzhiyun regs->enpointa_mask_reg = base + 0x2020C;
2209*4882a593Smuzhiyun regs->rstoutn_en_reg = base + 0xF1400;
2210*4882a593Smuzhiyun /* For Doorbell */
2211*4882a593Smuzhiyun regs->pciea_to_arm_drbl_reg = base + 0x20400;
2212*4882a593Smuzhiyun regs->arm_to_pciea_drbl_reg = base + 0x20408;
2213*4882a593Smuzhiyun regs->arm_to_pciea_mask_reg = base + 0x2040C;
2214*4882a593Smuzhiyun regs->pciea_to_arm_msg0 = base + 0x20430;
2215*4882a593Smuzhiyun regs->pciea_to_arm_msg1 = base + 0x20434;
2216*4882a593Smuzhiyun regs->arm_to_pciea_msg0 = base + 0x20438;
2217*4882a593Smuzhiyun regs->arm_to_pciea_msg1 = base + 0x2043C;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun /* For Message Unit */
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun regs->inb_aval_count_basel = base + 0x508;
2222*4882a593Smuzhiyun regs->inb_aval_count_baseh = base + 0x50C;
2223*4882a593Smuzhiyun regs->inb_write_pointer = base + 0x518;
2224*4882a593Smuzhiyun regs->inb_read_pointer = base + 0x51C;
2225*4882a593Smuzhiyun regs->outb_coal_cfg = base + 0x568;
2226*4882a593Smuzhiyun regs->outb_copy_basel = base + 0x5B0;
2227*4882a593Smuzhiyun regs->outb_copy_baseh = base + 0x5B4;
2228*4882a593Smuzhiyun regs->outb_copy_pointer = base + 0x544;
2229*4882a593Smuzhiyun regs->outb_read_pointer = base + 0x548;
2230*4882a593Smuzhiyun regs->outb_isr_cause = base + 0x560;
2231*4882a593Smuzhiyun regs->outb_coal_cfg = base + 0x568;
2232*4882a593Smuzhiyun /* Bit setting for HW */
2233*4882a593Smuzhiyun regs->int_comaout = 1 << 8;
2234*4882a593Smuzhiyun regs->int_comaerr = 1 << 6;
2235*4882a593Smuzhiyun regs->int_dl_cpu2pciea = 1 << 1;
2236*4882a593Smuzhiyun regs->cl_pointer_toggle = 1 << 12;
2237*4882a593Smuzhiyun regs->clic_irq = 1 << 1;
2238*4882a593Smuzhiyun regs->clic_in_err = 1 << 8;
2239*4882a593Smuzhiyun regs->clic_out_err = 1 << 12;
2240*4882a593Smuzhiyun regs->cl_slot_num_mask = 0xFFF;
2241*4882a593Smuzhiyun regs->int_drbl_int_mask = 0x3FFFFFFF;
2242*4882a593Smuzhiyun regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout |
2243*4882a593Smuzhiyun regs->int_comaerr;
2244*4882a593Smuzhiyun break;
2245*4882a593Smuzhiyun case PCI_DEVICE_ID_MARVELL_MV9580:
2246*4882a593Smuzhiyun mhba->mmio = mhba->base_addr[2];
2247*4882a593Smuzhiyun base = mhba->mmio;
2248*4882a593Smuzhiyun if (!mhba->regs) {
2249*4882a593Smuzhiyun mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
2250*4882a593Smuzhiyun if (mhba->regs == NULL)
2251*4882a593Smuzhiyun return -ENOMEM;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun regs = mhba->regs;
2254*4882a593Smuzhiyun /* For Arm */
2255*4882a593Smuzhiyun regs->ctrl_sts_reg = base + 0x20104;
2256*4882a593Smuzhiyun regs->rstoutn_mask_reg = base + 0x1010C;
2257*4882a593Smuzhiyun regs->sys_soft_rst_reg = base + 0x10108;
2258*4882a593Smuzhiyun regs->main_int_cause_reg = base + 0x10200;
2259*4882a593Smuzhiyun regs->enpointa_mask_reg = base + 0x1020C;
2260*4882a593Smuzhiyun regs->rstoutn_en_reg = base + 0xF1400;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* For Doorbell */
2263*4882a593Smuzhiyun regs->pciea_to_arm_drbl_reg = base + 0x10460;
2264*4882a593Smuzhiyun regs->arm_to_pciea_drbl_reg = base + 0x10480;
2265*4882a593Smuzhiyun regs->arm_to_pciea_mask_reg = base + 0x10484;
2266*4882a593Smuzhiyun regs->pciea_to_arm_msg0 = base + 0x10400;
2267*4882a593Smuzhiyun regs->pciea_to_arm_msg1 = base + 0x10404;
2268*4882a593Smuzhiyun regs->arm_to_pciea_msg0 = base + 0x10420;
2269*4882a593Smuzhiyun regs->arm_to_pciea_msg1 = base + 0x10424;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun /* For reset*/
2272*4882a593Smuzhiyun regs->reset_request = base + 0x10108;
2273*4882a593Smuzhiyun regs->reset_enable = base + 0x1010c;
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun /* For Message Unit */
2276*4882a593Smuzhiyun regs->inb_aval_count_basel = base + 0x4008;
2277*4882a593Smuzhiyun regs->inb_aval_count_baseh = base + 0x400C;
2278*4882a593Smuzhiyun regs->inb_write_pointer = base + 0x4018;
2279*4882a593Smuzhiyun regs->inb_read_pointer = base + 0x401C;
2280*4882a593Smuzhiyun regs->outb_copy_basel = base + 0x4058;
2281*4882a593Smuzhiyun regs->outb_copy_baseh = base + 0x405C;
2282*4882a593Smuzhiyun regs->outb_copy_pointer = base + 0x406C;
2283*4882a593Smuzhiyun regs->outb_read_pointer = base + 0x4070;
2284*4882a593Smuzhiyun regs->outb_coal_cfg = base + 0x4080;
2285*4882a593Smuzhiyun regs->outb_isr_cause = base + 0x4088;
2286*4882a593Smuzhiyun /* Bit setting for HW */
2287*4882a593Smuzhiyun regs->int_comaout = 1 << 4;
2288*4882a593Smuzhiyun regs->int_dl_cpu2pciea = 1 << 12;
2289*4882a593Smuzhiyun regs->int_comaerr = 1 << 29;
2290*4882a593Smuzhiyun regs->cl_pointer_toggle = 1 << 14;
2291*4882a593Smuzhiyun regs->cl_slot_num_mask = 0x3FFF;
2292*4882a593Smuzhiyun regs->clic_irq = 1 << 0;
2293*4882a593Smuzhiyun regs->clic_out_err = 1 << 1;
2294*4882a593Smuzhiyun regs->int_drbl_int_mask = 0x3FFFFFFF;
2295*4882a593Smuzhiyun regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout;
2296*4882a593Smuzhiyun break;
2297*4882a593Smuzhiyun default:
2298*4882a593Smuzhiyun return -1;
2299*4882a593Smuzhiyun break;
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun return 0;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun /**
2306*4882a593Smuzhiyun * mvumi_init_fw - Initializes the FW
2307*4882a593Smuzhiyun * @mhba: Adapter soft state
2308*4882a593Smuzhiyun *
2309*4882a593Smuzhiyun * This is the main function for initializing firmware.
2310*4882a593Smuzhiyun */
mvumi_init_fw(struct mvumi_hba * mhba)2311*4882a593Smuzhiyun static int mvumi_init_fw(struct mvumi_hba *mhba)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun int ret = 0;
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun if (pci_request_regions(mhba->pdev, MV_DRIVER_NAME)) {
2316*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "IO memory region busy!\n");
2317*4882a593Smuzhiyun return -EBUSY;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
2320*4882a593Smuzhiyun if (ret)
2321*4882a593Smuzhiyun goto fail_ioremap;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun switch (mhba->pdev->device) {
2324*4882a593Smuzhiyun case PCI_DEVICE_ID_MARVELL_MV9143:
2325*4882a593Smuzhiyun mhba->instancet = &mvumi_instance_9143;
2326*4882a593Smuzhiyun mhba->io_seq = 0;
2327*4882a593Smuzhiyun mhba->max_sge = MVUMI_MAX_SG_ENTRY;
2328*4882a593Smuzhiyun mhba->request_id_enabled = 1;
2329*4882a593Smuzhiyun break;
2330*4882a593Smuzhiyun case PCI_DEVICE_ID_MARVELL_MV9580:
2331*4882a593Smuzhiyun mhba->instancet = &mvumi_instance_9580;
2332*4882a593Smuzhiyun mhba->io_seq = 0;
2333*4882a593Smuzhiyun mhba->max_sge = MVUMI_MAX_SG_ENTRY;
2334*4882a593Smuzhiyun break;
2335*4882a593Smuzhiyun default:
2336*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "device 0x%x not supported!\n",
2337*4882a593Smuzhiyun mhba->pdev->device);
2338*4882a593Smuzhiyun mhba->instancet = NULL;
2339*4882a593Smuzhiyun ret = -EINVAL;
2340*4882a593Smuzhiyun goto fail_alloc_mem;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun dev_dbg(&mhba->pdev->dev, "device id : %04X is found.\n",
2343*4882a593Smuzhiyun mhba->pdev->device);
2344*4882a593Smuzhiyun ret = mvumi_cfg_hw_reg(mhba);
2345*4882a593Smuzhiyun if (ret) {
2346*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
2347*4882a593Smuzhiyun "failed to allocate memory for reg\n");
2348*4882a593Smuzhiyun ret = -ENOMEM;
2349*4882a593Smuzhiyun goto fail_alloc_mem;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun mhba->handshake_page = dma_alloc_coherent(&mhba->pdev->dev,
2352*4882a593Smuzhiyun HSP_MAX_SIZE, &mhba->handshake_page_phys, GFP_KERNEL);
2353*4882a593Smuzhiyun if (!mhba->handshake_page) {
2354*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
2355*4882a593Smuzhiyun "failed to allocate memory for handshake\n");
2356*4882a593Smuzhiyun ret = -ENOMEM;
2357*4882a593Smuzhiyun goto fail_alloc_page;
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun if (mvumi_start(mhba)) {
2361*4882a593Smuzhiyun ret = -EINVAL;
2362*4882a593Smuzhiyun goto fail_ready_state;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun ret = mvumi_alloc_cmds(mhba);
2365*4882a593Smuzhiyun if (ret)
2366*4882a593Smuzhiyun goto fail_ready_state;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun return 0;
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun fail_ready_state:
2371*4882a593Smuzhiyun mvumi_release_mem_resource(mhba);
2372*4882a593Smuzhiyun dma_free_coherent(&mhba->pdev->dev, HSP_MAX_SIZE,
2373*4882a593Smuzhiyun mhba->handshake_page, mhba->handshake_page_phys);
2374*4882a593Smuzhiyun fail_alloc_page:
2375*4882a593Smuzhiyun kfree(mhba->regs);
2376*4882a593Smuzhiyun fail_alloc_mem:
2377*4882a593Smuzhiyun mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
2378*4882a593Smuzhiyun fail_ioremap:
2379*4882a593Smuzhiyun pci_release_regions(mhba->pdev);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun return ret;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun /**
2385*4882a593Smuzhiyun * mvumi_io_attach - Attaches this driver to SCSI mid-layer
2386*4882a593Smuzhiyun * @mhba: Adapter soft state
2387*4882a593Smuzhiyun */
mvumi_io_attach(struct mvumi_hba * mhba)2388*4882a593Smuzhiyun static int mvumi_io_attach(struct mvumi_hba *mhba)
2389*4882a593Smuzhiyun {
2390*4882a593Smuzhiyun struct Scsi_Host *host = mhba->shost;
2391*4882a593Smuzhiyun struct scsi_device *sdev = NULL;
2392*4882a593Smuzhiyun int ret;
2393*4882a593Smuzhiyun unsigned int max_sg = (mhba->ib_max_size + 4 -
2394*4882a593Smuzhiyun sizeof(struct mvumi_msg_frame)) / sizeof(struct mvumi_sgl);
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun host->irq = mhba->pdev->irq;
2397*4882a593Smuzhiyun host->unique_id = mhba->unique_id;
2398*4882a593Smuzhiyun host->can_queue = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
2399*4882a593Smuzhiyun host->sg_tablesize = mhba->max_sge > max_sg ? max_sg : mhba->max_sge;
2400*4882a593Smuzhiyun host->max_sectors = mhba->max_transfer_size / 512;
2401*4882a593Smuzhiyun host->cmd_per_lun = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
2402*4882a593Smuzhiyun host->max_id = mhba->max_target_id;
2403*4882a593Smuzhiyun host->max_cmd_len = MAX_COMMAND_SIZE;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun ret = scsi_add_host(host, &mhba->pdev->dev);
2406*4882a593Smuzhiyun if (ret) {
2407*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "scsi_add_host failed\n");
2408*4882a593Smuzhiyun return ret;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun mhba->fw_flag |= MVUMI_FW_ATTACH;
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun mutex_lock(&mhba->sas_discovery_mutex);
2413*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
2414*4882a593Smuzhiyun ret = scsi_add_device(host, 0, mhba->max_target_id - 1, 0);
2415*4882a593Smuzhiyun else
2416*4882a593Smuzhiyun ret = 0;
2417*4882a593Smuzhiyun if (ret) {
2418*4882a593Smuzhiyun dev_err(&mhba->pdev->dev, "add virtual device failed\n");
2419*4882a593Smuzhiyun mutex_unlock(&mhba->sas_discovery_mutex);
2420*4882a593Smuzhiyun goto fail_add_device;
2421*4882a593Smuzhiyun }
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun mhba->dm_thread = kthread_create(mvumi_rescan_bus,
2424*4882a593Smuzhiyun mhba, "mvumi_scanthread");
2425*4882a593Smuzhiyun if (IS_ERR(mhba->dm_thread)) {
2426*4882a593Smuzhiyun dev_err(&mhba->pdev->dev,
2427*4882a593Smuzhiyun "failed to create device scan thread\n");
2428*4882a593Smuzhiyun ret = PTR_ERR(mhba->dm_thread);
2429*4882a593Smuzhiyun mutex_unlock(&mhba->sas_discovery_mutex);
2430*4882a593Smuzhiyun goto fail_create_thread;
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun atomic_set(&mhba->pnp_count, 1);
2433*4882a593Smuzhiyun wake_up_process(mhba->dm_thread);
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun mutex_unlock(&mhba->sas_discovery_mutex);
2436*4882a593Smuzhiyun return 0;
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun fail_create_thread:
2439*4882a593Smuzhiyun if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
2440*4882a593Smuzhiyun sdev = scsi_device_lookup(mhba->shost, 0,
2441*4882a593Smuzhiyun mhba->max_target_id - 1, 0);
2442*4882a593Smuzhiyun if (sdev) {
2443*4882a593Smuzhiyun scsi_remove_device(sdev);
2444*4882a593Smuzhiyun scsi_device_put(sdev);
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun fail_add_device:
2447*4882a593Smuzhiyun scsi_remove_host(mhba->shost);
2448*4882a593Smuzhiyun return ret;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun /**
2452*4882a593Smuzhiyun * mvumi_probe_one - PCI hotplug entry point
2453*4882a593Smuzhiyun * @pdev: PCI device structure
2454*4882a593Smuzhiyun * @id: PCI ids of supported hotplugged adapter
2455*4882a593Smuzhiyun */
mvumi_probe_one(struct pci_dev * pdev,const struct pci_device_id * id)2456*4882a593Smuzhiyun static int mvumi_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun struct Scsi_Host *host;
2459*4882a593Smuzhiyun struct mvumi_hba *mhba;
2460*4882a593Smuzhiyun int ret;
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun dev_dbg(&pdev->dev, " %#4.04x:%#4.04x:%#4.04x:%#4.04x: ",
2463*4882a593Smuzhiyun pdev->vendor, pdev->device, pdev->subsystem_vendor,
2464*4882a593Smuzhiyun pdev->subsystem_device);
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun ret = pci_enable_device(pdev);
2467*4882a593Smuzhiyun if (ret)
2468*4882a593Smuzhiyun return ret;
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun ret = mvumi_pci_set_master(pdev);
2471*4882a593Smuzhiyun if (ret)
2472*4882a593Smuzhiyun goto fail_set_dma_mask;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun host = scsi_host_alloc(&mvumi_template, sizeof(*mhba));
2475*4882a593Smuzhiyun if (!host) {
2476*4882a593Smuzhiyun dev_err(&pdev->dev, "scsi_host_alloc failed\n");
2477*4882a593Smuzhiyun ret = -ENOMEM;
2478*4882a593Smuzhiyun goto fail_alloc_instance;
2479*4882a593Smuzhiyun }
2480*4882a593Smuzhiyun mhba = shost_priv(host);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->cmd_pool);
2483*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->ob_data_list);
2484*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->free_ob_list);
2485*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->res_list);
2486*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->waiting_req_list);
2487*4882a593Smuzhiyun mutex_init(&mhba->device_lock);
2488*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->mhba_dev_list);
2489*4882a593Smuzhiyun INIT_LIST_HEAD(&mhba->shost_dev_list);
2490*4882a593Smuzhiyun atomic_set(&mhba->fw_outstanding, 0);
2491*4882a593Smuzhiyun init_waitqueue_head(&mhba->int_cmd_wait_q);
2492*4882a593Smuzhiyun mutex_init(&mhba->sas_discovery_mutex);
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun mhba->pdev = pdev;
2495*4882a593Smuzhiyun mhba->shost = host;
2496*4882a593Smuzhiyun mhba->unique_id = pdev->bus->number << 8 | pdev->devfn;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun ret = mvumi_init_fw(mhba);
2499*4882a593Smuzhiyun if (ret)
2500*4882a593Smuzhiyun goto fail_init_fw;
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun ret = request_irq(mhba->pdev->irq, mvumi_isr_handler, IRQF_SHARED,
2503*4882a593Smuzhiyun "mvumi", mhba);
2504*4882a593Smuzhiyun if (ret) {
2505*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register IRQ\n");
2506*4882a593Smuzhiyun goto fail_init_irq;
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun mhba->instancet->enable_intr(mhba);
2510*4882a593Smuzhiyun pci_set_drvdata(pdev, mhba);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun ret = mvumi_io_attach(mhba);
2513*4882a593Smuzhiyun if (ret)
2514*4882a593Smuzhiyun goto fail_io_attach;
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun mvumi_backup_bar_addr(mhba);
2517*4882a593Smuzhiyun dev_dbg(&pdev->dev, "probe mvumi driver successfully.\n");
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun return 0;
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun fail_io_attach:
2522*4882a593Smuzhiyun mhba->instancet->disable_intr(mhba);
2523*4882a593Smuzhiyun free_irq(mhba->pdev->irq, mhba);
2524*4882a593Smuzhiyun fail_init_irq:
2525*4882a593Smuzhiyun mvumi_release_fw(mhba);
2526*4882a593Smuzhiyun fail_init_fw:
2527*4882a593Smuzhiyun scsi_host_put(host);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun fail_alloc_instance:
2530*4882a593Smuzhiyun fail_set_dma_mask:
2531*4882a593Smuzhiyun pci_disable_device(pdev);
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun return ret;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun
mvumi_detach_one(struct pci_dev * pdev)2536*4882a593Smuzhiyun static void mvumi_detach_one(struct pci_dev *pdev)
2537*4882a593Smuzhiyun {
2538*4882a593Smuzhiyun struct Scsi_Host *host;
2539*4882a593Smuzhiyun struct mvumi_hba *mhba;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun mhba = pci_get_drvdata(pdev);
2542*4882a593Smuzhiyun if (mhba->dm_thread) {
2543*4882a593Smuzhiyun kthread_stop(mhba->dm_thread);
2544*4882a593Smuzhiyun mhba->dm_thread = NULL;
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun mvumi_detach_devices(mhba);
2548*4882a593Smuzhiyun host = mhba->shost;
2549*4882a593Smuzhiyun scsi_remove_host(mhba->shost);
2550*4882a593Smuzhiyun mvumi_flush_cache(mhba);
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun mhba->instancet->disable_intr(mhba);
2553*4882a593Smuzhiyun free_irq(mhba->pdev->irq, mhba);
2554*4882a593Smuzhiyun mvumi_release_fw(mhba);
2555*4882a593Smuzhiyun scsi_host_put(host);
2556*4882a593Smuzhiyun pci_disable_device(pdev);
2557*4882a593Smuzhiyun dev_dbg(&pdev->dev, "driver is removed!\n");
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun /**
2561*4882a593Smuzhiyun * mvumi_shutdown - Shutdown entry point
2562*4882a593Smuzhiyun * @device: Generic device structure
2563*4882a593Smuzhiyun */
mvumi_shutdown(struct pci_dev * pdev)2564*4882a593Smuzhiyun static void mvumi_shutdown(struct pci_dev *pdev)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun struct mvumi_hba *mhba = pci_get_drvdata(pdev);
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun mvumi_flush_cache(mhba);
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun
mvumi_suspend(struct pci_dev * pdev,pm_message_t state)2571*4882a593Smuzhiyun static int __maybe_unused mvumi_suspend(struct pci_dev *pdev, pm_message_t state)
2572*4882a593Smuzhiyun {
2573*4882a593Smuzhiyun struct mvumi_hba *mhba = NULL;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun mhba = pci_get_drvdata(pdev);
2576*4882a593Smuzhiyun mvumi_flush_cache(mhba);
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun pci_set_drvdata(pdev, mhba);
2579*4882a593Smuzhiyun mhba->instancet->disable_intr(mhba);
2580*4882a593Smuzhiyun free_irq(mhba->pdev->irq, mhba);
2581*4882a593Smuzhiyun mvumi_unmap_pci_addr(pdev, mhba->base_addr);
2582*4882a593Smuzhiyun pci_release_regions(pdev);
2583*4882a593Smuzhiyun pci_save_state(pdev);
2584*4882a593Smuzhiyun pci_disable_device(pdev);
2585*4882a593Smuzhiyun pci_set_power_state(pdev, pci_choose_state(pdev, state));
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
mvumi_resume(struct pci_dev * pdev)2590*4882a593Smuzhiyun static int __maybe_unused mvumi_resume(struct pci_dev *pdev)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun int ret;
2593*4882a593Smuzhiyun struct mvumi_hba *mhba = NULL;
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun mhba = pci_get_drvdata(pdev);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
2598*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D0, 0);
2599*4882a593Smuzhiyun pci_restore_state(pdev);
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun ret = pci_enable_device(pdev);
2602*4882a593Smuzhiyun if (ret) {
2603*4882a593Smuzhiyun dev_err(&pdev->dev, "enable device failed\n");
2604*4882a593Smuzhiyun return ret;
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun ret = mvumi_pci_set_master(pdev);
2608*4882a593Smuzhiyun ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
2609*4882a593Smuzhiyun if (ret)
2610*4882a593Smuzhiyun goto fail;
2611*4882a593Smuzhiyun ret = pci_request_regions(mhba->pdev, MV_DRIVER_NAME);
2612*4882a593Smuzhiyun if (ret)
2613*4882a593Smuzhiyun goto fail;
2614*4882a593Smuzhiyun ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
2615*4882a593Smuzhiyun if (ret)
2616*4882a593Smuzhiyun goto release_regions;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun if (mvumi_cfg_hw_reg(mhba)) {
2619*4882a593Smuzhiyun ret = -EINVAL;
2620*4882a593Smuzhiyun goto unmap_pci_addr;
2621*4882a593Smuzhiyun }
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun mhba->mmio = mhba->base_addr[0];
2624*4882a593Smuzhiyun mvumi_reset(mhba);
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun if (mvumi_start(mhba)) {
2627*4882a593Smuzhiyun ret = -EINVAL;
2628*4882a593Smuzhiyun goto unmap_pci_addr;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun ret = request_irq(mhba->pdev->irq, mvumi_isr_handler, IRQF_SHARED,
2632*4882a593Smuzhiyun "mvumi", mhba);
2633*4882a593Smuzhiyun if (ret) {
2634*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register IRQ\n");
2635*4882a593Smuzhiyun goto unmap_pci_addr;
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun mhba->instancet->enable_intr(mhba);
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun return 0;
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun unmap_pci_addr:
2642*4882a593Smuzhiyun mvumi_unmap_pci_addr(pdev, mhba->base_addr);
2643*4882a593Smuzhiyun release_regions:
2644*4882a593Smuzhiyun pci_release_regions(pdev);
2645*4882a593Smuzhiyun fail:
2646*4882a593Smuzhiyun pci_disable_device(pdev);
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun return ret;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun static struct pci_driver mvumi_pci_driver = {
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun .name = MV_DRIVER_NAME,
2654*4882a593Smuzhiyun .id_table = mvumi_pci_table,
2655*4882a593Smuzhiyun .probe = mvumi_probe_one,
2656*4882a593Smuzhiyun .remove = mvumi_detach_one,
2657*4882a593Smuzhiyun .shutdown = mvumi_shutdown,
2658*4882a593Smuzhiyun #ifdef CONFIG_PM
2659*4882a593Smuzhiyun .suspend = mvumi_suspend,
2660*4882a593Smuzhiyun .resume = mvumi_resume,
2661*4882a593Smuzhiyun #endif
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun module_pci_driver(mvumi_pci_driver);
2665