1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Marvell 88SE64xx/88SE94xx const head file 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007 Red Hat, Inc. 6*4882a593Smuzhiyun * Copyright 2008 Marvell. <kewei@marvell.com> 7*4882a593Smuzhiyun * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _MV_DEFS_H_ 11*4882a593Smuzhiyun #define _MV_DEFS_H_ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1300 0x1300 14*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1320 0x1320 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun enum chip_flavors { 17*4882a593Smuzhiyun chip_6320, 18*4882a593Smuzhiyun chip_6440, 19*4882a593Smuzhiyun chip_6485, 20*4882a593Smuzhiyun chip_9480, 21*4882a593Smuzhiyun chip_9180, 22*4882a593Smuzhiyun chip_9445, 23*4882a593Smuzhiyun chip_9485, 24*4882a593Smuzhiyun chip_1300, 25*4882a593Smuzhiyun chip_1320 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* driver compile-time configuration */ 29*4882a593Smuzhiyun enum driver_configuration { 30*4882a593Smuzhiyun MVS_TX_RING_SZ = 1024, /* TX ring size (12-bit) */ 31*4882a593Smuzhiyun MVS_RX_RING_SZ = 1024, /* RX ring size (12-bit) */ 32*4882a593Smuzhiyun /* software requires power-of-2 33*4882a593Smuzhiyun ring size */ 34*4882a593Smuzhiyun MVS_SOC_SLOTS = 64, 35*4882a593Smuzhiyun MVS_SOC_TX_RING_SZ = MVS_SOC_SLOTS * 2, 36*4882a593Smuzhiyun MVS_SOC_RX_RING_SZ = MVS_SOC_SLOTS * 2, 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun MVS_SLOT_BUF_SZ = 8192, /* cmd tbl + IU + status + PRD */ 39*4882a593Smuzhiyun MVS_SSP_CMD_SZ = 64, /* SSP command table buffer size */ 40*4882a593Smuzhiyun MVS_ATA_CMD_SZ = 96, /* SATA command table buffer size */ 41*4882a593Smuzhiyun MVS_OAF_SZ = 64, /* Open address frame buffer size */ 42*4882a593Smuzhiyun MVS_QUEUE_SIZE = 64, /* Support Queue depth */ 43*4882a593Smuzhiyun MVS_SOC_CAN_QUEUE = MVS_SOC_SLOTS - 2, 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /* unchangeable hardware details */ 47*4882a593Smuzhiyun enum hardware_details { 48*4882a593Smuzhiyun MVS_MAX_PHYS = 8, /* max. possible phys */ 49*4882a593Smuzhiyun MVS_MAX_PORTS = 8, /* max. possible ports */ 50*4882a593Smuzhiyun MVS_SOC_PHYS = 4, /* soc phys */ 51*4882a593Smuzhiyun MVS_SOC_PORTS = 4, /* soc phys */ 52*4882a593Smuzhiyun MVS_MAX_DEVICES = 1024, /* max supported device */ 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* peripheral registers (BAR2) */ 56*4882a593Smuzhiyun enum peripheral_registers { 57*4882a593Smuzhiyun SPI_CTL = 0x10, /* EEPROM control */ 58*4882a593Smuzhiyun SPI_CMD = 0x14, /* EEPROM command */ 59*4882a593Smuzhiyun SPI_DATA = 0x18, /* EEPROM data */ 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun enum peripheral_register_bits { 63*4882a593Smuzhiyun TWSI_RDY = (1U << 7), /* EEPROM interface ready */ 64*4882a593Smuzhiyun TWSI_RD = (1U << 4), /* EEPROM read access */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun SPI_ADDR_MASK = 0x3ffff, /* bits 17:0 */ 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun enum hw_register_bits { 70*4882a593Smuzhiyun /* MVS_GBL_CTL */ 71*4882a593Smuzhiyun INT_EN = (1U << 1), /* Global int enable */ 72*4882a593Smuzhiyun HBA_RST = (1U << 0), /* HBA reset */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* MVS_GBL_INT_STAT */ 75*4882a593Smuzhiyun INT_XOR = (1U << 4), /* XOR engine event */ 76*4882a593Smuzhiyun INT_SAS_SATA = (1U << 0), /* SAS/SATA event */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* MVS_GBL_PORT_TYPE */ /* shl for ports 1-3 */ 79*4882a593Smuzhiyun SATA_TARGET = (1U << 16), /* port0 SATA target enable */ 80*4882a593Smuzhiyun MODE_AUTO_DET_PORT7 = (1U << 15), /* port0 SAS/SATA autodetect */ 81*4882a593Smuzhiyun MODE_AUTO_DET_PORT6 = (1U << 14), 82*4882a593Smuzhiyun MODE_AUTO_DET_PORT5 = (1U << 13), 83*4882a593Smuzhiyun MODE_AUTO_DET_PORT4 = (1U << 12), 84*4882a593Smuzhiyun MODE_AUTO_DET_PORT3 = (1U << 11), 85*4882a593Smuzhiyun MODE_AUTO_DET_PORT2 = (1U << 10), 86*4882a593Smuzhiyun MODE_AUTO_DET_PORT1 = (1U << 9), 87*4882a593Smuzhiyun MODE_AUTO_DET_PORT0 = (1U << 8), 88*4882a593Smuzhiyun MODE_AUTO_DET_EN = MODE_AUTO_DET_PORT0 | MODE_AUTO_DET_PORT1 | 89*4882a593Smuzhiyun MODE_AUTO_DET_PORT2 | MODE_AUTO_DET_PORT3 | 90*4882a593Smuzhiyun MODE_AUTO_DET_PORT4 | MODE_AUTO_DET_PORT5 | 91*4882a593Smuzhiyun MODE_AUTO_DET_PORT6 | MODE_AUTO_DET_PORT7, 92*4882a593Smuzhiyun MODE_SAS_PORT7_MASK = (1U << 7), /* port0 SAS(1), SATA(0) mode */ 93*4882a593Smuzhiyun MODE_SAS_PORT6_MASK = (1U << 6), 94*4882a593Smuzhiyun MODE_SAS_PORT5_MASK = (1U << 5), 95*4882a593Smuzhiyun MODE_SAS_PORT4_MASK = (1U << 4), 96*4882a593Smuzhiyun MODE_SAS_PORT3_MASK = (1U << 3), 97*4882a593Smuzhiyun MODE_SAS_PORT2_MASK = (1U << 2), 98*4882a593Smuzhiyun MODE_SAS_PORT1_MASK = (1U << 1), 99*4882a593Smuzhiyun MODE_SAS_PORT0_MASK = (1U << 0), 100*4882a593Smuzhiyun MODE_SAS_SATA = MODE_SAS_PORT0_MASK | MODE_SAS_PORT1_MASK | 101*4882a593Smuzhiyun MODE_SAS_PORT2_MASK | MODE_SAS_PORT3_MASK | 102*4882a593Smuzhiyun MODE_SAS_PORT4_MASK | MODE_SAS_PORT5_MASK | 103*4882a593Smuzhiyun MODE_SAS_PORT6_MASK | MODE_SAS_PORT7_MASK, 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* SAS_MODE value may be 106*4882a593Smuzhiyun * dictated (in hw) by values 107*4882a593Smuzhiyun * of SATA_TARGET & AUTO_DET 108*4882a593Smuzhiyun */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* MVS_TX_CFG */ 111*4882a593Smuzhiyun TX_EN = (1U << 16), /* Enable TX */ 112*4882a593Smuzhiyun TX_RING_SZ_MASK = 0xfff, /* TX ring size, bits 11:0 */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* MVS_RX_CFG */ 115*4882a593Smuzhiyun RX_EN = (1U << 16), /* Enable RX */ 116*4882a593Smuzhiyun RX_RING_SZ_MASK = 0xfff, /* RX ring size, bits 11:0 */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* MVS_INT_COAL */ 119*4882a593Smuzhiyun COAL_EN = (1U << 16), /* Enable int coalescing */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* MVS_INT_STAT, MVS_INT_MASK */ 122*4882a593Smuzhiyun CINT_I2C = (1U << 31), /* I2C event */ 123*4882a593Smuzhiyun CINT_SW0 = (1U << 30), /* software event 0 */ 124*4882a593Smuzhiyun CINT_SW1 = (1U << 29), /* software event 1 */ 125*4882a593Smuzhiyun CINT_PRD_BC = (1U << 28), /* PRD BC err for read cmd */ 126*4882a593Smuzhiyun CINT_DMA_PCIE = (1U << 27), /* DMA to PCIE timeout */ 127*4882a593Smuzhiyun CINT_MEM = (1U << 26), /* int mem parity err */ 128*4882a593Smuzhiyun CINT_I2C_SLAVE = (1U << 25), /* slave I2C event */ 129*4882a593Smuzhiyun CINT_NON_SPEC_NCQ_ERROR = (1U << 25), /* Non specific NCQ error */ 130*4882a593Smuzhiyun CINT_SRS = (1U << 3), /* SRS event */ 131*4882a593Smuzhiyun CINT_CI_STOP = (1U << 1), /* cmd issue stopped */ 132*4882a593Smuzhiyun CINT_DONE = (1U << 0), /* cmd completion */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* shl for ports 1-3 */ 135*4882a593Smuzhiyun CINT_PORT_STOPPED = (1U << 16), /* port0 stopped */ 136*4882a593Smuzhiyun CINT_PORT = (1U << 8), /* port0 event */ 137*4882a593Smuzhiyun CINT_PORT_MASK_OFFSET = 8, 138*4882a593Smuzhiyun CINT_PORT_MASK = (0xFF << CINT_PORT_MASK_OFFSET), 139*4882a593Smuzhiyun CINT_PHY_MASK_OFFSET = 4, 140*4882a593Smuzhiyun CINT_PHY_MASK = (0x0F << CINT_PHY_MASK_OFFSET), 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* TX (delivery) ring bits */ 143*4882a593Smuzhiyun TXQ_CMD_SHIFT = 29, 144*4882a593Smuzhiyun TXQ_CMD_SSP = 1, /* SSP protocol */ 145*4882a593Smuzhiyun TXQ_CMD_SMP = 2, /* SMP protocol */ 146*4882a593Smuzhiyun TXQ_CMD_STP = 3, /* STP/SATA protocol */ 147*4882a593Smuzhiyun TXQ_CMD_SSP_FREE_LIST = 4, /* add to SSP target free list */ 148*4882a593Smuzhiyun TXQ_CMD_SLOT_RESET = 7, /* reset command slot */ 149*4882a593Smuzhiyun TXQ_MODE_I = (1U << 28), /* mode: 0=target,1=initiator */ 150*4882a593Smuzhiyun TXQ_MODE_TARGET = 0, 151*4882a593Smuzhiyun TXQ_MODE_INITIATOR = 1, 152*4882a593Smuzhiyun TXQ_PRIO_HI = (1U << 27), /* priority: 0=normal, 1=high */ 153*4882a593Smuzhiyun TXQ_PRI_NORMAL = 0, 154*4882a593Smuzhiyun TXQ_PRI_HIGH = 1, 155*4882a593Smuzhiyun TXQ_SRS_SHIFT = 20, /* SATA register set */ 156*4882a593Smuzhiyun TXQ_SRS_MASK = 0x7f, 157*4882a593Smuzhiyun TXQ_PHY_SHIFT = 12, /* PHY bitmap */ 158*4882a593Smuzhiyun TXQ_PHY_MASK = 0xff, 159*4882a593Smuzhiyun TXQ_SLOT_MASK = 0xfff, /* slot number */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* RX (completion) ring bits */ 162*4882a593Smuzhiyun RXQ_GOOD = (1U << 23), /* Response good */ 163*4882a593Smuzhiyun RXQ_SLOT_RESET = (1U << 21), /* Slot reset complete */ 164*4882a593Smuzhiyun RXQ_CMD_RX = (1U << 20), /* target cmd received */ 165*4882a593Smuzhiyun RXQ_ATTN = (1U << 19), /* attention */ 166*4882a593Smuzhiyun RXQ_RSP = (1U << 18), /* response frame xfer'd */ 167*4882a593Smuzhiyun RXQ_ERR = (1U << 17), /* err info rec xfer'd */ 168*4882a593Smuzhiyun RXQ_DONE = (1U << 16), /* cmd complete */ 169*4882a593Smuzhiyun RXQ_SLOT_MASK = 0xfff, /* slot number */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* mvs_cmd_hdr bits */ 172*4882a593Smuzhiyun MCH_PRD_LEN_SHIFT = 16, /* 16-bit PRD table len */ 173*4882a593Smuzhiyun MCH_SSP_FR_TYPE_SHIFT = 13, /* SSP frame type */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* SSP initiator only */ 176*4882a593Smuzhiyun MCH_SSP_FR_CMD = 0x0, /* COMMAND frame */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* SSP initiator or target */ 179*4882a593Smuzhiyun MCH_SSP_FR_TASK = 0x1, /* TASK frame */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* SSP target only */ 182*4882a593Smuzhiyun MCH_SSP_FR_XFER_RDY = 0x4, /* XFER_RDY frame */ 183*4882a593Smuzhiyun MCH_SSP_FR_RESP = 0x5, /* RESPONSE frame */ 184*4882a593Smuzhiyun MCH_SSP_FR_READ = 0x6, /* Read DATA frame(s) */ 185*4882a593Smuzhiyun MCH_SSP_FR_READ_RESP = 0x7, /* ditto, plus RESPONSE */ 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun MCH_SSP_MODE_PASSTHRU = 1, 188*4882a593Smuzhiyun MCH_SSP_MODE_NORMAL = 0, 189*4882a593Smuzhiyun MCH_PASSTHRU = (1U << 12), /* pass-through (SSP) */ 190*4882a593Smuzhiyun MCH_FBURST = (1U << 11), /* first burst (SSP) */ 191*4882a593Smuzhiyun MCH_CHK_LEN = (1U << 10), /* chk xfer len (SSP) */ 192*4882a593Smuzhiyun MCH_RETRY = (1U << 9), /* tport layer retry (SSP) */ 193*4882a593Smuzhiyun MCH_PROTECTION = (1U << 8), /* protection info rec (SSP) */ 194*4882a593Smuzhiyun MCH_RESET = (1U << 7), /* Reset (STP/SATA) */ 195*4882a593Smuzhiyun MCH_FPDMA = (1U << 6), /* First party DMA (STP/SATA) */ 196*4882a593Smuzhiyun MCH_ATAPI = (1U << 5), /* ATAPI (STP/SATA) */ 197*4882a593Smuzhiyun MCH_BIST = (1U << 4), /* BIST activate (STP/SATA) */ 198*4882a593Smuzhiyun MCH_PMP_MASK = 0xf, /* PMP from cmd FIS (STP/SATA)*/ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun CCTL_RST = (1U << 5), /* port logic reset */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 0(LSB first), 1(MSB first) */ 203*4882a593Smuzhiyun CCTL_ENDIAN_DATA = (1U << 3), /* PRD data */ 204*4882a593Smuzhiyun CCTL_ENDIAN_RSP = (1U << 2), /* response frame */ 205*4882a593Smuzhiyun CCTL_ENDIAN_OPEN = (1U << 1), /* open address frame */ 206*4882a593Smuzhiyun CCTL_ENDIAN_CMD = (1U << 0), /* command table */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* MVS_Px_SER_CTLSTAT (per-phy control) */ 209*4882a593Smuzhiyun PHY_SSP_RST = (1U << 3), /* reset SSP link layer */ 210*4882a593Smuzhiyun PHY_BCAST_CHG = (1U << 2), /* broadcast(change) notif */ 211*4882a593Smuzhiyun PHY_RST_HARD = (1U << 1), /* hard reset + phy reset */ 212*4882a593Smuzhiyun PHY_RST = (1U << 0), /* phy reset */ 213*4882a593Smuzhiyun PHY_READY_MASK = (1U << 20), 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* MVS_Px_INT_STAT, MVS_Px_INT_MASK (per-phy events) */ 216*4882a593Smuzhiyun PHYEV_DEC_ERR = (1U << 24), /* Phy Decoding Error */ 217*4882a593Smuzhiyun PHYEV_DCDR_ERR = (1U << 23), /* STP Deocder Error */ 218*4882a593Smuzhiyun PHYEV_CRC_ERR = (1U << 22), /* STP CRC Error */ 219*4882a593Smuzhiyun PHYEV_UNASSOC_FIS = (1U << 19), /* unassociated FIS rx'd */ 220*4882a593Smuzhiyun PHYEV_AN = (1U << 18), /* SATA async notification */ 221*4882a593Smuzhiyun PHYEV_BIST_ACT = (1U << 17), /* BIST activate FIS */ 222*4882a593Smuzhiyun PHYEV_SIG_FIS = (1U << 16), /* signature FIS */ 223*4882a593Smuzhiyun PHYEV_POOF = (1U << 12), /* phy ready from 1 -> 0 */ 224*4882a593Smuzhiyun PHYEV_IU_BIG = (1U << 11), /* IU too long err */ 225*4882a593Smuzhiyun PHYEV_IU_SMALL = (1U << 10), /* IU too short err */ 226*4882a593Smuzhiyun PHYEV_UNK_TAG = (1U << 9), /* unknown tag */ 227*4882a593Smuzhiyun PHYEV_BROAD_CH = (1U << 8), /* broadcast(CHANGE) */ 228*4882a593Smuzhiyun PHYEV_COMWAKE = (1U << 7), /* COMWAKE rx'd */ 229*4882a593Smuzhiyun PHYEV_PORT_SEL = (1U << 6), /* port selector present */ 230*4882a593Smuzhiyun PHYEV_HARD_RST = (1U << 5), /* hard reset rx'd */ 231*4882a593Smuzhiyun PHYEV_ID_TMOUT = (1U << 4), /* identify timeout */ 232*4882a593Smuzhiyun PHYEV_ID_FAIL = (1U << 3), /* identify failed */ 233*4882a593Smuzhiyun PHYEV_ID_DONE = (1U << 2), /* identify done */ 234*4882a593Smuzhiyun PHYEV_HARD_RST_DONE = (1U << 1), /* hard reset done */ 235*4882a593Smuzhiyun PHYEV_RDY_CH = (1U << 0), /* phy ready changed state */ 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* MVS_PCS */ 238*4882a593Smuzhiyun PCS_EN_SATA_REG_SHIFT = (16), /* Enable SATA Register Set */ 239*4882a593Smuzhiyun PCS_EN_PORT_XMT_SHIFT = (12), /* Enable Port Transmit */ 240*4882a593Smuzhiyun PCS_EN_PORT_XMT_SHIFT2 = (8), /* For 6485 */ 241*4882a593Smuzhiyun PCS_SATA_RETRY = (1U << 8), /* retry ctl FIS on R_ERR */ 242*4882a593Smuzhiyun PCS_RSP_RX_EN = (1U << 7), /* raw response rx */ 243*4882a593Smuzhiyun PCS_SATA_RETRY_2 = (1U << 6), /* For 9180 */ 244*4882a593Smuzhiyun PCS_SELF_CLEAR = (1U << 5), /* self-clearing int mode */ 245*4882a593Smuzhiyun PCS_FIS_RX_EN = (1U << 4), /* FIS rx enable */ 246*4882a593Smuzhiyun PCS_CMD_STOP_ERR = (1U << 3), /* cmd stop-on-err enable */ 247*4882a593Smuzhiyun PCS_CMD_RST = (1U << 1), /* reset cmd issue */ 248*4882a593Smuzhiyun PCS_CMD_EN = (1U << 0), /* enable cmd issue */ 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* Port n Attached Device Info */ 251*4882a593Smuzhiyun PORT_DEV_SSP_TRGT = (1U << 19), 252*4882a593Smuzhiyun PORT_DEV_SMP_TRGT = (1U << 18), 253*4882a593Smuzhiyun PORT_DEV_STP_TRGT = (1U << 17), 254*4882a593Smuzhiyun PORT_DEV_SSP_INIT = (1U << 11), 255*4882a593Smuzhiyun PORT_DEV_SMP_INIT = (1U << 10), 256*4882a593Smuzhiyun PORT_DEV_STP_INIT = (1U << 9), 257*4882a593Smuzhiyun PORT_PHY_ID_MASK = (0xFFU << 24), 258*4882a593Smuzhiyun PORT_SSP_TRGT_MASK = (0x1U << 19), 259*4882a593Smuzhiyun PORT_SSP_INIT_MASK = (0x1U << 11), 260*4882a593Smuzhiyun PORT_DEV_TRGT_MASK = (0x7U << 17), 261*4882a593Smuzhiyun PORT_DEV_INIT_MASK = (0x7U << 9), 262*4882a593Smuzhiyun PORT_DEV_TYPE_MASK = (0x7U << 0), 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Port n PHY Status */ 265*4882a593Smuzhiyun PHY_RDY = (1U << 2), 266*4882a593Smuzhiyun PHY_DW_SYNC = (1U << 1), 267*4882a593Smuzhiyun PHY_OOB_DTCTD = (1U << 0), 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* VSR */ 270*4882a593Smuzhiyun /* PHYMODE 6 (CDB) */ 271*4882a593Smuzhiyun PHY_MODE6_LATECLK = (1U << 29), /* Lock Clock */ 272*4882a593Smuzhiyun PHY_MODE6_DTL_SPEED = (1U << 27), /* Digital Loop Speed */ 273*4882a593Smuzhiyun PHY_MODE6_FC_ORDER = (1U << 26), /* Fibre Channel Mode Order*/ 274*4882a593Smuzhiyun PHY_MODE6_MUCNT_EN = (1U << 24), /* u Count Enable */ 275*4882a593Smuzhiyun PHY_MODE6_SEL_MUCNT_LEN = (1U << 22), /* Training Length Select */ 276*4882a593Smuzhiyun PHY_MODE6_SELMUPI = (1U << 20), /* Phase Multi Select (init) */ 277*4882a593Smuzhiyun PHY_MODE6_SELMUPF = (1U << 18), /* Phase Multi Select (final) */ 278*4882a593Smuzhiyun PHY_MODE6_SELMUFF = (1U << 16), /* Freq Loop Multi Sel(final) */ 279*4882a593Smuzhiyun PHY_MODE6_SELMUFI = (1U << 14), /* Freq Loop Multi Sel(init) */ 280*4882a593Smuzhiyun PHY_MODE6_FREEZE_LOOP = (1U << 12), /* Freeze Rx CDR Loop */ 281*4882a593Smuzhiyun PHY_MODE6_INT_RXFOFFS = (1U << 3), /* Rx CDR Freq Loop Enable */ 282*4882a593Smuzhiyun PHY_MODE6_FRC_RXFOFFS = (1U << 2), /* Initial Rx CDR Offset */ 283*4882a593Smuzhiyun PHY_MODE6_STAU_0D8 = (1U << 1), /* Rx CDR Freq Loop Saturate */ 284*4882a593Smuzhiyun PHY_MODE6_RXSAT_DIS = (1U << 0), /* Saturate Ctl */ 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* SAS/SATA configuration port registers, aka phy registers */ 288*4882a593Smuzhiyun enum sas_sata_config_port_regs { 289*4882a593Smuzhiyun PHYR_IDENTIFY = 0x00, /* info for IDENTIFY frame */ 290*4882a593Smuzhiyun PHYR_ADDR_LO = 0x04, /* my SAS address (low) */ 291*4882a593Smuzhiyun PHYR_ADDR_HI = 0x08, /* my SAS address (high) */ 292*4882a593Smuzhiyun PHYR_ATT_DEV_INFO = 0x0C, /* attached device info */ 293*4882a593Smuzhiyun PHYR_ATT_ADDR_LO = 0x10, /* attached dev SAS addr (low) */ 294*4882a593Smuzhiyun PHYR_ATT_ADDR_HI = 0x14, /* attached dev SAS addr (high) */ 295*4882a593Smuzhiyun PHYR_SATA_CTL = 0x18, /* SATA control */ 296*4882a593Smuzhiyun PHYR_PHY_STAT = 0x1C, /* PHY status */ 297*4882a593Smuzhiyun PHYR_SATA_SIG0 = 0x20, /*port SATA signature FIS(Byte 0-3) */ 298*4882a593Smuzhiyun PHYR_SATA_SIG1 = 0x24, /*port SATA signature FIS(Byte 4-7) */ 299*4882a593Smuzhiyun PHYR_SATA_SIG2 = 0x28, /*port SATA signature FIS(Byte 8-11) */ 300*4882a593Smuzhiyun PHYR_SATA_SIG3 = 0x2c, /*port SATA signature FIS(Byte 12-15) */ 301*4882a593Smuzhiyun PHYR_R_ERR_COUNT = 0x30, /* port R_ERR count register */ 302*4882a593Smuzhiyun PHYR_CRC_ERR_COUNT = 0x34, /* port CRC error count register */ 303*4882a593Smuzhiyun PHYR_WIDE_PORT = 0x38, /* wide port participating */ 304*4882a593Smuzhiyun PHYR_CURRENT0 = 0x80, /* current connection info 0 */ 305*4882a593Smuzhiyun PHYR_CURRENT1 = 0x84, /* current connection info 1 */ 306*4882a593Smuzhiyun PHYR_CURRENT2 = 0x88, /* current connection info 2 */ 307*4882a593Smuzhiyun CONFIG_ID_FRAME0 = 0x100, /* Port device ID frame register 0 */ 308*4882a593Smuzhiyun CONFIG_ID_FRAME1 = 0x104, /* Port device ID frame register 1 */ 309*4882a593Smuzhiyun CONFIG_ID_FRAME2 = 0x108, /* Port device ID frame register 2 */ 310*4882a593Smuzhiyun CONFIG_ID_FRAME3 = 0x10c, /* Port device ID frame register 3 */ 311*4882a593Smuzhiyun CONFIG_ID_FRAME4 = 0x110, /* Port device ID frame register 4 */ 312*4882a593Smuzhiyun CONFIG_ID_FRAME5 = 0x114, /* Port device ID frame register 5 */ 313*4882a593Smuzhiyun CONFIG_ID_FRAME6 = 0x118, /* Port device ID frame register 6 */ 314*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME0 = 0x11c, /* attached ID frame register 0 */ 315*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME1 = 0x120, /* attached ID frame register 1 */ 316*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME2 = 0x124, /* attached ID frame register 2 */ 317*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME3 = 0x128, /* attached ID frame register 3 */ 318*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME4 = 0x12c, /* attached ID frame register 4 */ 319*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME5 = 0x130, /* attached ID frame register 5 */ 320*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME6 = 0x134, /* attached ID frame register 6 */ 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun enum sas_cmd_port_registers { 324*4882a593Smuzhiyun CMD_CMRST_OOB_DET = 0x100, /* COMRESET OOB detect register */ 325*4882a593Smuzhiyun CMD_CMWK_OOB_DET = 0x104, /* COMWAKE OOB detect register */ 326*4882a593Smuzhiyun CMD_CMSAS_OOB_DET = 0x108, /* COMSAS OOB detect register */ 327*4882a593Smuzhiyun CMD_BRST_OOB_DET = 0x10c, /* burst OOB detect register */ 328*4882a593Smuzhiyun CMD_OOB_SPACE = 0x110, /* OOB space control register */ 329*4882a593Smuzhiyun CMD_OOB_BURST = 0x114, /* OOB burst control register */ 330*4882a593Smuzhiyun CMD_PHY_TIMER = 0x118, /* PHY timer control register */ 331*4882a593Smuzhiyun CMD_PHY_CONFIG0 = 0x11c, /* PHY config register 0 */ 332*4882a593Smuzhiyun CMD_PHY_CONFIG1 = 0x120, /* PHY config register 1 */ 333*4882a593Smuzhiyun CMD_SAS_CTL0 = 0x124, /* SAS control register 0 */ 334*4882a593Smuzhiyun CMD_SAS_CTL1 = 0x128, /* SAS control register 1 */ 335*4882a593Smuzhiyun CMD_SAS_CTL2 = 0x12c, /* SAS control register 2 */ 336*4882a593Smuzhiyun CMD_SAS_CTL3 = 0x130, /* SAS control register 3 */ 337*4882a593Smuzhiyun CMD_ID_TEST = 0x134, /* ID test register */ 338*4882a593Smuzhiyun CMD_PL_TIMER = 0x138, /* PL timer register */ 339*4882a593Smuzhiyun CMD_WD_TIMER = 0x13c, /* WD timer register */ 340*4882a593Smuzhiyun CMD_PORT_SEL_COUNT = 0x140, /* port selector count register */ 341*4882a593Smuzhiyun CMD_APP_MEM_CTL = 0x144, /* Application Memory Control */ 342*4882a593Smuzhiyun CMD_XOR_MEM_CTL = 0x148, /* XOR Block Memory Control */ 343*4882a593Smuzhiyun CMD_DMA_MEM_CTL = 0x14c, /* DMA Block Memory Control */ 344*4882a593Smuzhiyun CMD_PORT_MEM_CTL0 = 0x150, /* Port Memory Control 0 */ 345*4882a593Smuzhiyun CMD_PORT_MEM_CTL1 = 0x154, /* Port Memory Control 1 */ 346*4882a593Smuzhiyun CMD_SATA_PORT_MEM_CTL0 = 0x158, /* SATA Port Memory Control 0 */ 347*4882a593Smuzhiyun CMD_SATA_PORT_MEM_CTL1 = 0x15c, /* SATA Port Memory Control 1 */ 348*4882a593Smuzhiyun CMD_XOR_MEM_BIST_CTL = 0x160, /* XOR Memory BIST Control */ 349*4882a593Smuzhiyun CMD_XOR_MEM_BIST_STAT = 0x164, /* XOR Memroy BIST Status */ 350*4882a593Smuzhiyun CMD_DMA_MEM_BIST_CTL = 0x168, /* DMA Memory BIST Control */ 351*4882a593Smuzhiyun CMD_DMA_MEM_BIST_STAT = 0x16c, /* DMA Memory BIST Status */ 352*4882a593Smuzhiyun CMD_PORT_MEM_BIST_CTL = 0x170, /* Port Memory BIST Control */ 353*4882a593Smuzhiyun CMD_PORT_MEM_BIST_STAT0 = 0x174, /* Port Memory BIST Status 0 */ 354*4882a593Smuzhiyun CMD_PORT_MEM_BIST_STAT1 = 0x178, /* Port Memory BIST Status 1 */ 355*4882a593Smuzhiyun CMD_STP_MEM_BIST_CTL = 0x17c, /* STP Memory BIST Control */ 356*4882a593Smuzhiyun CMD_STP_MEM_BIST_STAT0 = 0x180, /* STP Memory BIST Status 0 */ 357*4882a593Smuzhiyun CMD_STP_MEM_BIST_STAT1 = 0x184, /* STP Memory BIST Status 1 */ 358*4882a593Smuzhiyun CMD_RESET_COUNT = 0x188, /* Reset Count */ 359*4882a593Smuzhiyun CMD_MONTR_DATA_SEL = 0x18C, /* Monitor Data/Select */ 360*4882a593Smuzhiyun CMD_PLL_PHY_CONFIG = 0x190, /* PLL/PHY Configuration */ 361*4882a593Smuzhiyun CMD_PHY_CTL = 0x194, /* PHY Control and Status */ 362*4882a593Smuzhiyun CMD_PHY_TEST_COUNT0 = 0x198, /* Phy Test Count 0 */ 363*4882a593Smuzhiyun CMD_PHY_TEST_COUNT1 = 0x19C, /* Phy Test Count 1 */ 364*4882a593Smuzhiyun CMD_PHY_TEST_COUNT2 = 0x1A0, /* Phy Test Count 2 */ 365*4882a593Smuzhiyun CMD_APP_ERR_CONFIG = 0x1A4, /* Application Error Configuration */ 366*4882a593Smuzhiyun CMD_PND_FIFO_CTL0 = 0x1A8, /* Pending FIFO Control 0 */ 367*4882a593Smuzhiyun CMD_HOST_CTL = 0x1AC, /* Host Control Status */ 368*4882a593Smuzhiyun CMD_HOST_WR_DATA = 0x1B0, /* Host Write Data */ 369*4882a593Smuzhiyun CMD_HOST_RD_DATA = 0x1B4, /* Host Read Data */ 370*4882a593Smuzhiyun CMD_PHY_MODE_21 = 0x1B8, /* Phy Mode 21 */ 371*4882a593Smuzhiyun CMD_SL_MODE0 = 0x1BC, /* SL Mode 0 */ 372*4882a593Smuzhiyun CMD_SL_MODE1 = 0x1C0, /* SL Mode 1 */ 373*4882a593Smuzhiyun CMD_PND_FIFO_CTL1 = 0x1C4, /* Pending FIFO Control 1 */ 374*4882a593Smuzhiyun CMD_PORT_LAYER_TIMER1 = 0x1E0, /* Port Layer Timer 1 */ 375*4882a593Smuzhiyun CMD_LINK_TIMER = 0x1E4, /* Link Timer */ 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun enum mvs_info_flags { 379*4882a593Smuzhiyun MVF_PHY_PWR_FIX = (1U << 1), /* bug workaround */ 380*4882a593Smuzhiyun MVF_FLAG_SOC = (1U << 2), /* SoC integrated controllers */ 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun enum mvs_event_flags { 384*4882a593Smuzhiyun PHY_PLUG_EVENT = (3U), 385*4882a593Smuzhiyun PHY_PLUG_IN = (1U << 0), /* phy plug in */ 386*4882a593Smuzhiyun PHY_PLUG_OUT = (1U << 1), /* phy plug out */ 387*4882a593Smuzhiyun EXP_BRCT_CHG = (1U << 2), /* broadcast change */ 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun enum mvs_port_type { 391*4882a593Smuzhiyun PORT_TGT_MASK = (1U << 5), 392*4882a593Smuzhiyun PORT_INIT_PORT = (1U << 4), 393*4882a593Smuzhiyun PORT_TGT_PORT = (1U << 3), 394*4882a593Smuzhiyun PORT_INIT_TGT_PORT = (PORT_INIT_PORT | PORT_TGT_PORT), 395*4882a593Smuzhiyun PORT_TYPE_SAS = (1U << 1), 396*4882a593Smuzhiyun PORT_TYPE_SATA = (1U << 0), 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /* Command Table Format */ 400*4882a593Smuzhiyun enum ct_format { 401*4882a593Smuzhiyun /* SSP */ 402*4882a593Smuzhiyun SSP_F_H = 0x00, 403*4882a593Smuzhiyun SSP_F_IU = 0x18, 404*4882a593Smuzhiyun SSP_F_MAX = 0x4D, 405*4882a593Smuzhiyun /* STP */ 406*4882a593Smuzhiyun STP_CMD_FIS = 0x00, 407*4882a593Smuzhiyun STP_ATAPI_CMD = 0x40, 408*4882a593Smuzhiyun STP_F_MAX = 0x10, 409*4882a593Smuzhiyun /* SMP */ 410*4882a593Smuzhiyun SMP_F_T = 0x00, 411*4882a593Smuzhiyun SMP_F_DEP = 0x01, 412*4882a593Smuzhiyun SMP_F_MAX = 0x101, 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun enum status_buffer { 416*4882a593Smuzhiyun SB_EIR_OFF = 0x00, /* Error Information Record */ 417*4882a593Smuzhiyun SB_RFB_OFF = 0x08, /* Response Frame Buffer */ 418*4882a593Smuzhiyun SB_RFB_MAX = 0x400, /* RFB size*/ 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun enum error_info_rec { 422*4882a593Smuzhiyun CMD_ISS_STPD = (1U << 31), /* Cmd Issue Stopped */ 423*4882a593Smuzhiyun CMD_PI_ERR = (1U << 30), /* Protection info error. see flags2 */ 424*4882a593Smuzhiyun RSP_OVER = (1U << 29), /* rsp buffer overflow */ 425*4882a593Smuzhiyun RETRY_LIM = (1U << 28), /* FIS/frame retry limit exceeded */ 426*4882a593Smuzhiyun UNK_FIS = (1U << 27), /* unknown FIS */ 427*4882a593Smuzhiyun DMA_TERM = (1U << 26), /* DMA terminate primitive rx'd */ 428*4882a593Smuzhiyun SYNC_ERR = (1U << 25), /* SYNC rx'd during frame xmit */ 429*4882a593Smuzhiyun TFILE_ERR = (1U << 24), /* SATA taskfile Error bit set */ 430*4882a593Smuzhiyun R_ERR = (1U << 23), /* SATA returned R_ERR prim */ 431*4882a593Smuzhiyun RD_OFS = (1U << 20), /* Read DATA frame invalid offset */ 432*4882a593Smuzhiyun XFER_RDY_OFS = (1U << 19), /* XFER_RDY offset error */ 433*4882a593Smuzhiyun UNEXP_XFER_RDY = (1U << 18), /* unexpected XFER_RDY error */ 434*4882a593Smuzhiyun DATA_OVER_UNDER = (1U << 16), /* data overflow/underflow */ 435*4882a593Smuzhiyun INTERLOCK = (1U << 15), /* interlock error */ 436*4882a593Smuzhiyun NAK = (1U << 14), /* NAK rx'd */ 437*4882a593Smuzhiyun ACK_NAK_TO = (1U << 13), /* ACK/NAK timeout */ 438*4882a593Smuzhiyun CXN_CLOSED = (1U << 12), /* cxn closed w/out ack/nak */ 439*4882a593Smuzhiyun OPEN_TO = (1U << 11), /* I_T nexus lost, open cxn timeout */ 440*4882a593Smuzhiyun PATH_BLOCKED = (1U << 10), /* I_T nexus lost, pathway blocked */ 441*4882a593Smuzhiyun NO_DEST = (1U << 9), /* I_T nexus lost, no destination */ 442*4882a593Smuzhiyun STP_RES_BSY = (1U << 8), /* STP resources busy */ 443*4882a593Smuzhiyun BREAK = (1U << 7), /* break received */ 444*4882a593Smuzhiyun BAD_DEST = (1U << 6), /* bad destination */ 445*4882a593Smuzhiyun BAD_PROTO = (1U << 5), /* protocol not supported */ 446*4882a593Smuzhiyun BAD_RATE = (1U << 4), /* cxn rate not supported */ 447*4882a593Smuzhiyun WRONG_DEST = (1U << 3), /* wrong destination error */ 448*4882a593Smuzhiyun CREDIT_TO = (1U << 2), /* credit timeout */ 449*4882a593Smuzhiyun WDOG_TO = (1U << 1), /* watchdog timeout */ 450*4882a593Smuzhiyun BUF_PAR = (1U << 0), /* buffer parity error */ 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun enum error_info_rec_2 { 454*4882a593Smuzhiyun SLOT_BSY_ERR = (1U << 31), /* Slot Busy Error */ 455*4882a593Smuzhiyun GRD_CHK_ERR = (1U << 14), /* Guard Check Error */ 456*4882a593Smuzhiyun APP_CHK_ERR = (1U << 13), /* Application Check error */ 457*4882a593Smuzhiyun REF_CHK_ERR = (1U << 12), /* Reference Check Error */ 458*4882a593Smuzhiyun USR_BLK_NM = (1U << 0), /* User Block Number */ 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun enum pci_cfg_register_bits { 462*4882a593Smuzhiyun PCTL_PWR_OFF = (0xFU << 24), 463*4882a593Smuzhiyun PCTL_COM_ON = (0xFU << 20), 464*4882a593Smuzhiyun PCTL_LINK_RST = (0xFU << 16), 465*4882a593Smuzhiyun PCTL_LINK_OFFS = (16), 466*4882a593Smuzhiyun PCTL_PHY_DSBL = (0xFU << 12), 467*4882a593Smuzhiyun PCTL_PHY_DSBL_OFFS = (12), 468*4882a593Smuzhiyun PRD_REQ_SIZE = (0x4000), 469*4882a593Smuzhiyun PRD_REQ_MASK = (0x00007000), 470*4882a593Smuzhiyun PLS_NEG_LINK_WD = (0x3FU << 4), 471*4882a593Smuzhiyun PLS_NEG_LINK_WD_OFFS = 4, 472*4882a593Smuzhiyun PLS_LINK_SPD = (0x0FU << 0), 473*4882a593Smuzhiyun PLS_LINK_SPD_OFFS = 0, 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun enum open_frame_protocol { 477*4882a593Smuzhiyun PROTOCOL_SMP = 0x0, 478*4882a593Smuzhiyun PROTOCOL_SSP = 0x1, 479*4882a593Smuzhiyun PROTOCOL_STP = 0x2, 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun /* define for response frame datapres field */ 483*4882a593Smuzhiyun enum datapres_field { 484*4882a593Smuzhiyun NO_DATA = 0, 485*4882a593Smuzhiyun RESPONSE_DATA = 1, 486*4882a593Smuzhiyun SENSE_DATA = 2, 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* define task management IU */ 490*4882a593Smuzhiyun struct mvs_tmf_task{ 491*4882a593Smuzhiyun u8 tmf; 492*4882a593Smuzhiyun u16 tag_of_task_to_be_managed; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun #endif 495