xref: /OK3568_Linux_fs/kernel/drivers/scsi/mvsas/mv_chips.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88SE64xx/88SE94xx register IO interface
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007 Red Hat, Inc.
6*4882a593Smuzhiyun  * Copyright 2008 Marvell. <kewei@marvell.com>
7*4882a593Smuzhiyun  * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _MV_CHIPS_H_
12*4882a593Smuzhiyun #define _MV_CHIPS_H_
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define mr32(reg)	readl(regs + reg)
15*4882a593Smuzhiyun #define mw32(reg, val)	writel((val), regs + reg)
16*4882a593Smuzhiyun #define mw32_f(reg, val)	do {			\
17*4882a593Smuzhiyun 				mw32(reg, val);	\
18*4882a593Smuzhiyun 				mr32(reg);	\
19*4882a593Smuzhiyun 			} while (0)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define iow32(reg, val) 	outl(val, (unsigned long)(regs + reg))
22*4882a593Smuzhiyun #define ior32(reg) 		inl((unsigned long)(regs + reg))
23*4882a593Smuzhiyun #define iow16(reg, val) 	outw((unsigned long)(val, regs + reg))
24*4882a593Smuzhiyun #define ior16(reg) 		inw((unsigned long)(regs + reg))
25*4882a593Smuzhiyun #define iow8(reg, val) 		outb((unsigned long)(val, regs + reg))
26*4882a593Smuzhiyun #define ior8(reg) 		inb((unsigned long)(regs + reg))
27*4882a593Smuzhiyun 
mvs_cr32(struct mvs_info * mvi,u32 addr)28*4882a593Smuzhiyun static inline u32 mvs_cr32(struct mvs_info *mvi, u32 addr)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
31*4882a593Smuzhiyun 	mw32(MVS_CMD_ADDR, addr);
32*4882a593Smuzhiyun 	return mr32(MVS_CMD_DATA);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
mvs_cw32(struct mvs_info * mvi,u32 addr,u32 val)35*4882a593Smuzhiyun static inline void mvs_cw32(struct mvs_info *mvi, u32 addr, u32 val)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
38*4882a593Smuzhiyun 	mw32(MVS_CMD_ADDR, addr);
39*4882a593Smuzhiyun 	mw32(MVS_CMD_DATA, val);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
mvs_read_phy_ctl(struct mvs_info * mvi,u32 port)42*4882a593Smuzhiyun static inline u32 mvs_read_phy_ctl(struct mvs_info *mvi, u32 port)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
45*4882a593Smuzhiyun 	return (port < 4) ? mr32(MVS_P0_SER_CTLSTAT + port * 4) :
46*4882a593Smuzhiyun 		mr32(MVS_P4_SER_CTLSTAT + (port - 4) * 4);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
mvs_write_phy_ctl(struct mvs_info * mvi,u32 port,u32 val)49*4882a593Smuzhiyun static inline void mvs_write_phy_ctl(struct mvs_info *mvi, u32 port, u32 val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
52*4882a593Smuzhiyun 	if (port < 4)
53*4882a593Smuzhiyun 		mw32(MVS_P0_SER_CTLSTAT + port * 4, val);
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		mw32(MVS_P4_SER_CTLSTAT + (port - 4) * 4, val);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
mvs_read_port(struct mvs_info * mvi,u32 off,u32 off2,u32 port)58*4882a593Smuzhiyun static inline u32 mvs_read_port(struct mvs_info *mvi, u32 off,
59*4882a593Smuzhiyun 				u32 off2, u32 port)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs + off;
62*4882a593Smuzhiyun 	void __iomem *regs2 = mvi->regs + off2;
63*4882a593Smuzhiyun 	return (port < 4) ? readl(regs + port * 8) :
64*4882a593Smuzhiyun 		readl(regs2 + (port - 4) * 8);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
mvs_write_port(struct mvs_info * mvi,u32 off,u32 off2,u32 port,u32 val)67*4882a593Smuzhiyun static inline void mvs_write_port(struct mvs_info *mvi, u32 off, u32 off2,
68*4882a593Smuzhiyun 				u32 port, u32 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs + off;
71*4882a593Smuzhiyun 	void __iomem *regs2 = mvi->regs + off2;
72*4882a593Smuzhiyun 	if (port < 4)
73*4882a593Smuzhiyun 		writel(val, regs + port * 8);
74*4882a593Smuzhiyun 	else
75*4882a593Smuzhiyun 		writel(val, regs2 + (port - 4) * 8);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
mvs_read_port_cfg_data(struct mvs_info * mvi,u32 port)78*4882a593Smuzhiyun static inline u32 mvs_read_port_cfg_data(struct mvs_info *mvi, u32 port)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	return mvs_read_port(mvi, MVS_P0_CFG_DATA,
81*4882a593Smuzhiyun 			MVS_P4_CFG_DATA, port);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
mvs_write_port_cfg_data(struct mvs_info * mvi,u32 port,u32 val)84*4882a593Smuzhiyun static inline void mvs_write_port_cfg_data(struct mvs_info *mvi,
85*4882a593Smuzhiyun 						u32 port, u32 val)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_CFG_DATA,
88*4882a593Smuzhiyun 			MVS_P4_CFG_DATA, port, val);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
mvs_write_port_cfg_addr(struct mvs_info * mvi,u32 port,u32 addr)91*4882a593Smuzhiyun static inline void mvs_write_port_cfg_addr(struct mvs_info *mvi,
92*4882a593Smuzhiyun 						u32 port, u32 addr)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_CFG_ADDR,
95*4882a593Smuzhiyun 			MVS_P4_CFG_ADDR, port, addr);
96*4882a593Smuzhiyun 	mdelay(10);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
mvs_read_port_vsr_data(struct mvs_info * mvi,u32 port)99*4882a593Smuzhiyun static inline u32 mvs_read_port_vsr_data(struct mvs_info *mvi, u32 port)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	return mvs_read_port(mvi, MVS_P0_VSR_DATA,
102*4882a593Smuzhiyun 			MVS_P4_VSR_DATA, port);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
mvs_write_port_vsr_data(struct mvs_info * mvi,u32 port,u32 val)105*4882a593Smuzhiyun static inline void mvs_write_port_vsr_data(struct mvs_info *mvi,
106*4882a593Smuzhiyun 						u32 port, u32 val)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_VSR_DATA,
109*4882a593Smuzhiyun 			MVS_P4_VSR_DATA, port, val);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mvs_write_port_vsr_addr(struct mvs_info * mvi,u32 port,u32 addr)112*4882a593Smuzhiyun static inline void mvs_write_port_vsr_addr(struct mvs_info *mvi,
113*4882a593Smuzhiyun 						u32 port, u32 addr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_VSR_ADDR,
116*4882a593Smuzhiyun 			MVS_P4_VSR_ADDR, port, addr);
117*4882a593Smuzhiyun 	mdelay(10);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
mvs_read_port_irq_stat(struct mvs_info * mvi,u32 port)120*4882a593Smuzhiyun static inline u32 mvs_read_port_irq_stat(struct mvs_info *mvi, u32 port)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	return mvs_read_port(mvi, MVS_P0_INT_STAT,
123*4882a593Smuzhiyun 			MVS_P4_INT_STAT, port);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
mvs_write_port_irq_stat(struct mvs_info * mvi,u32 port,u32 val)126*4882a593Smuzhiyun static inline void mvs_write_port_irq_stat(struct mvs_info *mvi,
127*4882a593Smuzhiyun 						u32 port, u32 val)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_INT_STAT,
130*4882a593Smuzhiyun 			MVS_P4_INT_STAT, port, val);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
mvs_read_port_irq_mask(struct mvs_info * mvi,u32 port)133*4882a593Smuzhiyun static inline u32 mvs_read_port_irq_mask(struct mvs_info *mvi, u32 port)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return mvs_read_port(mvi, MVS_P0_INT_MASK,
136*4882a593Smuzhiyun 			MVS_P4_INT_MASK, port);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
mvs_write_port_irq_mask(struct mvs_info * mvi,u32 port,u32 val)140*4882a593Smuzhiyun static inline void mvs_write_port_irq_mask(struct mvs_info *mvi,
141*4882a593Smuzhiyun 						u32 port, u32 val)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	mvs_write_port(mvi, MVS_P0_INT_MASK,
144*4882a593Smuzhiyun 			MVS_P4_INT_MASK, port, val);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
mvs_phy_hacks(struct mvs_info * mvi)147*4882a593Smuzhiyun static inline void mvs_phy_hacks(struct mvs_info *mvi)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u32 tmp;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
152*4882a593Smuzhiyun 	tmp &= ~(1 << 9);
153*4882a593Smuzhiyun 	tmp |= (1 << 10);
154*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* enable retry 127 times */
157*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_SAS_CTL1, 0x7f7f);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* extend open frame timeout to max */
160*4882a593Smuzhiyun 	tmp = mvs_cr32(mvi, CMD_SAS_CTL0);
161*4882a593Smuzhiyun 	tmp &= ~0xffff;
162*4882a593Smuzhiyun 	tmp |= 0x3fff;
163*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_SAS_CTL0, tmp);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_WD_TIMER, 0x7a0000);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* not to halt for different port op during wideport link change */
168*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_APP_ERR_CONFIG, 0xffefbf7d);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
mvs_int_sata(struct mvs_info * mvi)171*4882a593Smuzhiyun static inline void mvs_int_sata(struct mvs_info *mvi)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u32 tmp;
174*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
175*4882a593Smuzhiyun 	tmp = mr32(MVS_INT_STAT_SRS_0);
176*4882a593Smuzhiyun 	if (tmp)
177*4882a593Smuzhiyun 		mw32(MVS_INT_STAT_SRS_0, tmp);
178*4882a593Smuzhiyun 	MVS_CHIP_DISP->clear_active_cmds(mvi);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
mvs_int_full(struct mvs_info * mvi)181*4882a593Smuzhiyun static inline void mvs_int_full(struct mvs_info *mvi)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
184*4882a593Smuzhiyun 	u32 tmp, stat;
185*4882a593Smuzhiyun 	int i;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	stat = mr32(MVS_INT_STAT);
188*4882a593Smuzhiyun 	mvs_int_rx(mvi, false);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	for (i = 0; i < mvi->chip->n_phy; i++) {
191*4882a593Smuzhiyun 		tmp = (stat >> i) & (CINT_PORT | CINT_PORT_STOPPED);
192*4882a593Smuzhiyun 		if (tmp)
193*4882a593Smuzhiyun 			mvs_int_port(mvi, i, tmp);
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (stat & CINT_NON_SPEC_NCQ_ERROR)
197*4882a593Smuzhiyun 		MVS_CHIP_DISP->non_spec_ncq_error(mvi);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (stat & CINT_SRS)
200*4882a593Smuzhiyun 		mvs_int_sata(mvi);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	mw32(MVS_INT_STAT, stat);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
mvs_start_delivery(struct mvs_info * mvi,u32 tx)205*4882a593Smuzhiyun static inline void mvs_start_delivery(struct mvs_info *mvi, u32 tx)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
208*4882a593Smuzhiyun 	mw32(MVS_TX_PROD_IDX, tx);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
mvs_rx_update(struct mvs_info * mvi)211*4882a593Smuzhiyun static inline u32 mvs_rx_update(struct mvs_info *mvi)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
214*4882a593Smuzhiyun 	return mr32(MVS_RX_CONS_IDX);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
mvs_get_prd_size(void)217*4882a593Smuzhiyun static inline u32 mvs_get_prd_size(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	return sizeof(struct mvs_prd);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
mvs_get_prd_count(void)222*4882a593Smuzhiyun static inline u32 mvs_get_prd_count(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	return MAX_SG_ENTRY;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
mvs_show_pcie_usage(struct mvs_info * mvi)227*4882a593Smuzhiyun static inline void mvs_show_pcie_usage(struct mvs_info *mvi)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u16 link_stat, link_spd;
230*4882a593Smuzhiyun 	const char *spd[] = {
231*4882a593Smuzhiyun 		"UnKnown",
232*4882a593Smuzhiyun 		"2.5",
233*4882a593Smuzhiyun 		"5.0",
234*4882a593Smuzhiyun 	};
235*4882a593Smuzhiyun 	if (mvi->flags & MVF_FLAG_SOC || mvi->id > 0)
236*4882a593Smuzhiyun 		return;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	pci_read_config_word(mvi->pdev, PCR_LINK_STAT, &link_stat);
239*4882a593Smuzhiyun 	link_spd = (link_stat & PLS_LINK_SPD) >> PLS_LINK_SPD_OFFS;
240*4882a593Smuzhiyun 	if (link_spd >= 3)
241*4882a593Smuzhiyun 		link_spd = 0;
242*4882a593Smuzhiyun 	dev_printk(KERN_INFO, mvi->dev,
243*4882a593Smuzhiyun 		"mvsas: PCI-E x%u, Bandwidth Usage: %s Gbps\n",
244*4882a593Smuzhiyun 	       (link_stat & PLS_NEG_LINK_WD) >> PLS_NEG_LINK_WD_OFFS,
245*4882a593Smuzhiyun 	       spd[link_spd]);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
mvs_hw_max_link_rate(void)248*4882a593Smuzhiyun static inline u32 mvs_hw_max_link_rate(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return MAX_LINK_RATE;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #endif  /* _MV_CHIPS_H_ */
254*4882a593Smuzhiyun 
255