1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88SE94xx hardware specific head file
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Red Hat, Inc.
6*4882a593Smuzhiyun * Copyright 2008 Marvell. <kewei@marvell.com>
7*4882a593Smuzhiyun * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef _MVS94XX_REG_H_
11*4882a593Smuzhiyun #define _MVS94XX_REG_H_
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MAX_LINK_RATE SAS_LINK_RATE_6_0_GBPS
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun enum VANIR_REVISION_ID {
18*4882a593Smuzhiyun VANIR_A0_REV = 0xA0,
19*4882a593Smuzhiyun VANIR_B0_REV = 0x01,
20*4882a593Smuzhiyun VANIR_C0_REV = 0x02,
21*4882a593Smuzhiyun VANIR_C1_REV = 0x03,
22*4882a593Smuzhiyun VANIR_C2_REV = 0xC2,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum host_registers {
26*4882a593Smuzhiyun MVS_HST_CHIP_CONFIG = 0x10104, /* chip configuration */
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum hw_registers {
30*4882a593Smuzhiyun MVS_GBL_CTL = 0x04, /* global control */
31*4882a593Smuzhiyun MVS_GBL_INT_STAT = 0x00, /* global irq status */
32*4882a593Smuzhiyun MVS_GBL_PI = 0x0C, /* ports implemented bitmask */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun MVS_PHY_CTL = 0x40, /* SOC PHY Control */
35*4882a593Smuzhiyun MVS_PORTS_IMP = 0x9C, /* SOC Port Implemented */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun MVS_GBL_PORT_TYPE = 0xa0, /* port type */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun MVS_CTL = 0x100, /* SAS/SATA port configuration */
40*4882a593Smuzhiyun MVS_PCS = 0x104, /* SAS/SATA port control/status */
41*4882a593Smuzhiyun MVS_CMD_LIST_LO = 0x108, /* cmd list addr */
42*4882a593Smuzhiyun MVS_CMD_LIST_HI = 0x10C,
43*4882a593Smuzhiyun MVS_RX_FIS_LO = 0x110, /* RX FIS list addr */
44*4882a593Smuzhiyun MVS_RX_FIS_HI = 0x114,
45*4882a593Smuzhiyun MVS_STP_REG_SET_0 = 0x118, /* STP/SATA Register Set Enable */
46*4882a593Smuzhiyun MVS_STP_REG_SET_1 = 0x11C,
47*4882a593Smuzhiyun MVS_TX_CFG = 0x120, /* TX configuration */
48*4882a593Smuzhiyun MVS_TX_LO = 0x124, /* TX (delivery) ring addr */
49*4882a593Smuzhiyun MVS_TX_HI = 0x128,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun MVS_TX_PROD_IDX = 0x12C, /* TX producer pointer */
52*4882a593Smuzhiyun MVS_TX_CONS_IDX = 0x130, /* TX consumer pointer (RO) */
53*4882a593Smuzhiyun MVS_RX_CFG = 0x134, /* RX configuration */
54*4882a593Smuzhiyun MVS_RX_LO = 0x138, /* RX (completion) ring addr */
55*4882a593Smuzhiyun MVS_RX_HI = 0x13C,
56*4882a593Smuzhiyun MVS_RX_CONS_IDX = 0x140, /* RX consumer pointer (RO) */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun MVS_INT_COAL = 0x148, /* Int coalescing config */
59*4882a593Smuzhiyun MVS_INT_COAL_TMOUT = 0x14C, /* Int coalescing timeout */
60*4882a593Smuzhiyun MVS_INT_STAT = 0x150, /* Central int status */
61*4882a593Smuzhiyun MVS_INT_MASK = 0x154, /* Central int enable */
62*4882a593Smuzhiyun MVS_INT_STAT_SRS_0 = 0x158, /* SATA register set status */
63*4882a593Smuzhiyun MVS_INT_MASK_SRS_0 = 0x15C,
64*4882a593Smuzhiyun MVS_INT_STAT_SRS_1 = 0x160,
65*4882a593Smuzhiyun MVS_INT_MASK_SRS_1 = 0x164,
66*4882a593Smuzhiyun MVS_NON_NCQ_ERR_0 = 0x168, /* SRS Non-specific NCQ Error */
67*4882a593Smuzhiyun MVS_NON_NCQ_ERR_1 = 0x16C,
68*4882a593Smuzhiyun MVS_CMD_ADDR = 0x170, /* Command register port (addr) */
69*4882a593Smuzhiyun MVS_CMD_DATA = 0x174, /* Command register port (data) */
70*4882a593Smuzhiyun MVS_MEM_PARITY_ERR = 0x178, /* Memory parity error */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* ports 1-3 follow after this */
73*4882a593Smuzhiyun MVS_P0_INT_STAT = 0x180, /* port0 interrupt status */
74*4882a593Smuzhiyun MVS_P0_INT_MASK = 0x184, /* port0 interrupt mask */
75*4882a593Smuzhiyun /* ports 5-7 follow after this */
76*4882a593Smuzhiyun MVS_P4_INT_STAT = 0x1A0, /* Port4 interrupt status */
77*4882a593Smuzhiyun MVS_P4_INT_MASK = 0x1A4, /* Port4 interrupt enable mask */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* ports 1-3 follow after this */
80*4882a593Smuzhiyun MVS_P0_SER_CTLSTAT = 0x1D0, /* port0 serial control/status */
81*4882a593Smuzhiyun /* ports 5-7 follow after this */
82*4882a593Smuzhiyun MVS_P4_SER_CTLSTAT = 0x1E0, /* port4 serial control/status */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* ports 1-3 follow after this */
85*4882a593Smuzhiyun MVS_P0_CFG_ADDR = 0x200, /* port0 phy register address */
86*4882a593Smuzhiyun MVS_P0_CFG_DATA = 0x204, /* port0 phy register data */
87*4882a593Smuzhiyun /* ports 5-7 follow after this */
88*4882a593Smuzhiyun MVS_P4_CFG_ADDR = 0x220, /* Port4 config address */
89*4882a593Smuzhiyun MVS_P4_CFG_DATA = 0x224, /* Port4 config data */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* phys 1-3 follow after this */
92*4882a593Smuzhiyun MVS_P0_VSR_ADDR = 0x250, /* phy0 VSR address */
93*4882a593Smuzhiyun MVS_P0_VSR_DATA = 0x254, /* phy0 VSR data */
94*4882a593Smuzhiyun /* phys 1-3 follow after this */
95*4882a593Smuzhiyun /* multiplexing */
96*4882a593Smuzhiyun MVS_P4_VSR_ADDR = 0x250, /* phy4 VSR address */
97*4882a593Smuzhiyun MVS_P4_VSR_DATA = 0x254, /* phy4 VSR data */
98*4882a593Smuzhiyun MVS_PA_VSR_ADDR = 0x290, /* All port VSR addr */
99*4882a593Smuzhiyun MVS_PA_VSR_PORT = 0x294, /* All port VSR data */
100*4882a593Smuzhiyun MVS_COMMAND_ACTIVE = 0x300,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum pci_cfg_registers {
104*4882a593Smuzhiyun PCR_PHY_CTL = 0x40,
105*4882a593Smuzhiyun PCR_PHY_CTL2 = 0x90,
106*4882a593Smuzhiyun PCR_DEV_CTRL = 0x78,
107*4882a593Smuzhiyun PCR_LINK_STAT = 0x82,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* SAS/SATA Vendor Specific Port Registers */
111*4882a593Smuzhiyun enum sas_sata_vsp_regs {
112*4882a593Smuzhiyun VSR_PHY_STAT = 0x00 * 4, /* Phy Interrupt Status */
113*4882a593Smuzhiyun VSR_PHY_MODE1 = 0x01 * 4, /* phy Interrupt Enable */
114*4882a593Smuzhiyun VSR_PHY_MODE2 = 0x02 * 4, /* Phy Configuration */
115*4882a593Smuzhiyun VSR_PHY_MODE3 = 0x03 * 4, /* Phy Status */
116*4882a593Smuzhiyun VSR_PHY_MODE4 = 0x04 * 4, /* Phy Counter 0 */
117*4882a593Smuzhiyun VSR_PHY_MODE5 = 0x05 * 4, /* Phy Counter 1 */
118*4882a593Smuzhiyun VSR_PHY_MODE6 = 0x06 * 4, /* Event Counter Control */
119*4882a593Smuzhiyun VSR_PHY_MODE7 = 0x07 * 4, /* Event Counter Select */
120*4882a593Smuzhiyun VSR_PHY_MODE8 = 0x08 * 4, /* Event Counter 0 */
121*4882a593Smuzhiyun VSR_PHY_MODE9 = 0x09 * 4, /* Event Counter 1 */
122*4882a593Smuzhiyun VSR_PHY_MODE10 = 0x0A * 4, /* Event Counter 2 */
123*4882a593Smuzhiyun VSR_PHY_MODE11 = 0x0B * 4, /* Event Counter 3 */
124*4882a593Smuzhiyun VSR_PHY_ACT_LED = 0x0C * 4, /* Activity LED control */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun VSR_PHY_FFE_CONTROL = 0x10C,
127*4882a593Smuzhiyun VSR_PHY_DFE_UPDATE_CRTL = 0x110,
128*4882a593Smuzhiyun VSR_REF_CLOCK_CRTL = 0x1A0,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun enum chip_register_bits {
132*4882a593Smuzhiyun PHY_MIN_SPP_PHYS_LINK_RATE_MASK = (0x7 << 8),
133*4882a593Smuzhiyun PHY_MAX_SPP_PHYS_LINK_RATE_MASK = (0x7 << 12),
134*4882a593Smuzhiyun PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET = (16),
135*4882a593Smuzhiyun PHY_NEG_SPP_PHYS_LINK_RATE_MASK =
136*4882a593Smuzhiyun (0x3 << PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET),
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun enum pci_interrupt_cause {
140*4882a593Smuzhiyun /* MAIN_IRQ_CAUSE (R10200) Bits*/
141*4882a593Smuzhiyun MVS_IRQ_COM_IN_I2O_IOP0 = (1 << 0),
142*4882a593Smuzhiyun MVS_IRQ_COM_IN_I2O_IOP1 = (1 << 1),
143*4882a593Smuzhiyun MVS_IRQ_COM_IN_I2O_IOP2 = (1 << 2),
144*4882a593Smuzhiyun MVS_IRQ_COM_IN_I2O_IOP3 = (1 << 3),
145*4882a593Smuzhiyun MVS_IRQ_COM_OUT_I2O_HOS0 = (1 << 4),
146*4882a593Smuzhiyun MVS_IRQ_COM_OUT_I2O_HOS1 = (1 << 5),
147*4882a593Smuzhiyun MVS_IRQ_COM_OUT_I2O_HOS2 = (1 << 6),
148*4882a593Smuzhiyun MVS_IRQ_COM_OUT_I2O_HOS3 = (1 << 7),
149*4882a593Smuzhiyun MVS_IRQ_PCIF_TO_CPU_DRBL0 = (1 << 8),
150*4882a593Smuzhiyun MVS_IRQ_PCIF_TO_CPU_DRBL1 = (1 << 9),
151*4882a593Smuzhiyun MVS_IRQ_PCIF_TO_CPU_DRBL2 = (1 << 10),
152*4882a593Smuzhiyun MVS_IRQ_PCIF_TO_CPU_DRBL3 = (1 << 11),
153*4882a593Smuzhiyun MVS_IRQ_PCIF_DRBL0 = (1 << 12),
154*4882a593Smuzhiyun MVS_IRQ_PCIF_DRBL1 = (1 << 13),
155*4882a593Smuzhiyun MVS_IRQ_PCIF_DRBL2 = (1 << 14),
156*4882a593Smuzhiyun MVS_IRQ_PCIF_DRBL3 = (1 << 15),
157*4882a593Smuzhiyun MVS_IRQ_XOR_A = (1 << 16),
158*4882a593Smuzhiyun MVS_IRQ_XOR_B = (1 << 17),
159*4882a593Smuzhiyun MVS_IRQ_SAS_A = (1 << 18),
160*4882a593Smuzhiyun MVS_IRQ_SAS_B = (1 << 19),
161*4882a593Smuzhiyun MVS_IRQ_CPU_CNTRL = (1 << 20),
162*4882a593Smuzhiyun MVS_IRQ_GPIO = (1 << 21),
163*4882a593Smuzhiyun MVS_IRQ_UART = (1 << 22),
164*4882a593Smuzhiyun MVS_IRQ_SPI = (1 << 23),
165*4882a593Smuzhiyun MVS_IRQ_I2C = (1 << 24),
166*4882a593Smuzhiyun MVS_IRQ_SGPIO = (1 << 25),
167*4882a593Smuzhiyun MVS_IRQ_COM_ERR = (1 << 29),
168*4882a593Smuzhiyun MVS_IRQ_I2O_ERR = (1 << 30),
169*4882a593Smuzhiyun MVS_IRQ_PCIE_ERR = (1 << 31),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun union reg_phy_cfg {
173*4882a593Smuzhiyun u32 v;
174*4882a593Smuzhiyun struct {
175*4882a593Smuzhiyun u32 phy_reset:1;
176*4882a593Smuzhiyun u32 sas_support:1;
177*4882a593Smuzhiyun u32 sata_support:1;
178*4882a593Smuzhiyun u32 sata_host_mode:1;
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * bit 2: 6Gbps support
181*4882a593Smuzhiyun * bit 1: 3Gbps support
182*4882a593Smuzhiyun * bit 0: 1.5Gbps support
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun u32 speed_support:3;
185*4882a593Smuzhiyun u32 snw_3_support:1;
186*4882a593Smuzhiyun u32 tx_lnk_parity:1;
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * bit 5: G1 (1.5Gbps) Without SSC
189*4882a593Smuzhiyun * bit 4: G1 (1.5Gbps) with SSC
190*4882a593Smuzhiyun * bit 3: G2 (3.0Gbps) Without SSC
191*4882a593Smuzhiyun * bit 2: G2 (3.0Gbps) with SSC
192*4882a593Smuzhiyun * bit 1: G3 (6.0Gbps) without SSC
193*4882a593Smuzhiyun * bit 0: G3 (6.0Gbps) with SSC
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun u32 tx_spt_phs_lnk_rate:6;
196*4882a593Smuzhiyun /* 8h: 1.5Gbps 9h: 3Gbps Ah: 6Gbps */
197*4882a593Smuzhiyun u32 tx_lgcl_lnk_rate:4;
198*4882a593Smuzhiyun u32 tx_ssc_type:1;
199*4882a593Smuzhiyun u32 sata_spin_up_spt:1;
200*4882a593Smuzhiyun u32 sata_spin_up_en:1;
201*4882a593Smuzhiyun u32 bypass_oob:1;
202*4882a593Smuzhiyun u32 disable_phy:1;
203*4882a593Smuzhiyun u32 rsvd:8;
204*4882a593Smuzhiyun } u;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define MAX_SG_ENTRY 255
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun struct mvs_prd_imt {
210*4882a593Smuzhiyun #ifndef __BIG_ENDIAN
211*4882a593Smuzhiyun __le32 len:22;
212*4882a593Smuzhiyun u8 _r_a:2;
213*4882a593Smuzhiyun u8 misc_ctl:4;
214*4882a593Smuzhiyun u8 inter_sel:4;
215*4882a593Smuzhiyun #else
216*4882a593Smuzhiyun u32 inter_sel:4;
217*4882a593Smuzhiyun u32 misc_ctl:4;
218*4882a593Smuzhiyun u32 _r_a:2;
219*4882a593Smuzhiyun u32 len:22;
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun struct mvs_prd {
224*4882a593Smuzhiyun /* 64-bit buffer address */
225*4882a593Smuzhiyun __le64 addr;
226*4882a593Smuzhiyun /* 22-bit length */
227*4882a593Smuzhiyun __le32 im_len;
228*4882a593Smuzhiyun } __attribute__ ((packed));
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun enum sgpio_registers {
231*4882a593Smuzhiyun MVS_SGPIO_HOST_OFFSET = 0x100, /* offset between hosts */
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun MVS_SGPIO_CFG0 = 0xc200,
234*4882a593Smuzhiyun MVS_SGPIO_CFG0_ENABLE = (1 << 0), /* enable pins */
235*4882a593Smuzhiyun MVS_SGPIO_CFG0_BLINKB = (1 << 1), /* blink generators */
236*4882a593Smuzhiyun MVS_SGPIO_CFG0_BLINKA = (1 << 2),
237*4882a593Smuzhiyun MVS_SGPIO_CFG0_INVSCLK = (1 << 3), /* invert signal? */
238*4882a593Smuzhiyun MVS_SGPIO_CFG0_INVSLOAD = (1 << 4),
239*4882a593Smuzhiyun MVS_SGPIO_CFG0_INVSDOUT = (1 << 5),
240*4882a593Smuzhiyun MVS_SGPIO_CFG0_SLOAD_FALLEDGE = (1 << 6), /* rise/fall edge? */
241*4882a593Smuzhiyun MVS_SGPIO_CFG0_SDOUT_FALLEDGE = (1 << 7),
242*4882a593Smuzhiyun MVS_SGPIO_CFG0_SDIN_RISEEDGE = (1 << 8),
243*4882a593Smuzhiyun MVS_SGPIO_CFG0_MAN_BITLEN_SHIFT = 18, /* bits/frame manual mode */
244*4882a593Smuzhiyun MVS_SGPIO_CFG0_AUT_BITLEN_SHIFT = 24, /* bits/frame auto mode */
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun MVS_SGPIO_CFG1 = 0xc204, /* blink timing register */
247*4882a593Smuzhiyun MVS_SGPIO_CFG1_LOWA_SHIFT = 0, /* A off time */
248*4882a593Smuzhiyun MVS_SGPIO_CFG1_HIA_SHIFT = 4, /* A on time */
249*4882a593Smuzhiyun MVS_SGPIO_CFG1_LOWB_SHIFT = 8, /* B off time */
250*4882a593Smuzhiyun MVS_SGPIO_CFG1_HIB_SHIFT = 12, /* B on time */
251*4882a593Smuzhiyun MVS_SGPIO_CFG1_MAXACTON_SHIFT = 16, /* max activity on time */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* force activity off time */
254*4882a593Smuzhiyun MVS_SGPIO_CFG1_FORCEACTOFF_SHIFT = 20,
255*4882a593Smuzhiyun /* stretch activity on time */
256*4882a593Smuzhiyun MVS_SGPIO_CFG1_STRCHACTON_SHIFT = 24,
257*4882a593Smuzhiyun /* stretch activiity off time */
258*4882a593Smuzhiyun MVS_SGPIO_CFG1_STRCHACTOFF_SHIFT = 28,
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun MVS_SGPIO_CFG2 = 0xc208, /* clock speed register */
262*4882a593Smuzhiyun MVS_SGPIO_CFG2_CLK_SHIFT = 0,
263*4882a593Smuzhiyun MVS_SGPIO_CFG2_BLINK_SHIFT = 20,
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun MVS_SGPIO_CTRL = 0xc20c, /* SDOUT/SDIN mode control */
266*4882a593Smuzhiyun MVS_SGPIO_CTRL_SDOUT_AUTO = 2,
267*4882a593Smuzhiyun MVS_SGPIO_CTRL_SDOUT_SHIFT = 2,
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun MVS_SGPIO_DSRC = 0xc220, /* map ODn bits to drives */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun MVS_SGPIO_DCTRL = 0xc238,
272*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ERR_SHIFT = 0,
273*4882a593Smuzhiyun MVS_SGPIO_DCTRL_LOC_SHIFT = 3,
274*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT = 5,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun enum sgpio_led_status {
278*4882a593Smuzhiyun LED_OFF = 0,
279*4882a593Smuzhiyun LED_ON = 1,
280*4882a593Smuzhiyun LED_BLINKA = 2,
281*4882a593Smuzhiyun LED_BLINKA_INV = 3,
282*4882a593Smuzhiyun LED_BLINKA_SOF = 4,
283*4882a593Smuzhiyun LED_BLINKA_EOF = 5,
284*4882a593Smuzhiyun LED_BLINKB = 6,
285*4882a593Smuzhiyun LED_BLINKB_INV = 7,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define DEFAULT_SGPIO_BITS ((LED_BLINKA_SOF << \
289*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 3) | \
290*4882a593Smuzhiyun (LED_BLINKA_SOF << \
291*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 2) | \
292*4882a593Smuzhiyun (LED_BLINKA_SOF << \
293*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 1) | \
294*4882a593Smuzhiyun (LED_BLINKA_SOF << \
295*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 0))
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * these registers are accessed through port vendor
299*4882a593Smuzhiyun * specific address/data registers
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun enum sas_sata_phy_regs {
302*4882a593Smuzhiyun GENERATION_1_SETTING = 0x118,
303*4882a593Smuzhiyun GENERATION_1_2_SETTING = 0x11C,
304*4882a593Smuzhiyun GENERATION_2_3_SETTING = 0x120,
305*4882a593Smuzhiyun GENERATION_3_4_SETTING = 0x124,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define SPI_CTRL_REG_94XX 0xc800
309*4882a593Smuzhiyun #define SPI_ADDR_REG_94XX 0xc804
310*4882a593Smuzhiyun #define SPI_WR_DATA_REG_94XX 0xc808
311*4882a593Smuzhiyun #define SPI_RD_DATA_REG_94XX 0xc80c
312*4882a593Smuzhiyun #define SPI_CTRL_READ_94XX (1U << 2)
313*4882a593Smuzhiyun #define SPI_ADDR_VLD_94XX (1U << 1)
314*4882a593Smuzhiyun #define SPI_CTRL_SpiStart_94XX (1U << 0)
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static inline int
mv_ffc64(u64 v)317*4882a593Smuzhiyun mv_ffc64(u64 v)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun u64 x = ~v;
320*4882a593Smuzhiyun return x ? __ffs64(x) : -1;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define r_reg_set_enable(i) \
324*4882a593Smuzhiyun (((i) > 31) ? mr32(MVS_STP_REG_SET_1) : \
325*4882a593Smuzhiyun mr32(MVS_STP_REG_SET_0))
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define w_reg_set_enable(i, tmp) \
328*4882a593Smuzhiyun (((i) > 31) ? mw32(MVS_STP_REG_SET_1, tmp) : \
329*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_0, tmp))
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun extern const struct mvs_dispatch mvs_94xx_dispatch;
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun
334