1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell 88SE94xx hardware specific
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Red Hat, Inc.
6*4882a593Smuzhiyun * Copyright 2008 Marvell. <kewei@marvell.com>
7*4882a593Smuzhiyun * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "mv_sas.h"
11*4882a593Smuzhiyun #include "mv_94xx.h"
12*4882a593Smuzhiyun #include "mv_chips.h"
13*4882a593Smuzhiyun
mvs_94xx_detect_porttype(struct mvs_info * mvi,int i)14*4882a593Smuzhiyun static void mvs_94xx_detect_porttype(struct mvs_info *mvi, int i)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun u32 reg;
17*4882a593Smuzhiyun struct mvs_phy *phy = &mvi->phy[i];
18*4882a593Smuzhiyun u32 phy_status;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE3);
21*4882a593Smuzhiyun reg = mvs_read_port_vsr_data(mvi, i);
22*4882a593Smuzhiyun phy_status = ((reg & 0x3f0000) >> 16) & 0xff;
23*4882a593Smuzhiyun phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
24*4882a593Smuzhiyun switch (phy_status) {
25*4882a593Smuzhiyun case 0x10:
26*4882a593Smuzhiyun phy->phy_type |= PORT_TYPE_SAS;
27*4882a593Smuzhiyun break;
28*4882a593Smuzhiyun case 0x1d:
29*4882a593Smuzhiyun default:
30*4882a593Smuzhiyun phy->phy_type |= PORT_TYPE_SATA;
31*4882a593Smuzhiyun break;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
set_phy_tuning(struct mvs_info * mvi,int phy_id,struct phy_tuning phy_tuning)35*4882a593Smuzhiyun static void set_phy_tuning(struct mvs_info *mvi, int phy_id,
36*4882a593Smuzhiyun struct phy_tuning phy_tuning)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun u32 tmp, setting_0 = 0, setting_1 = 0;
39*4882a593Smuzhiyun u8 i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Remap information for B0 chip:
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * R0Ch -> R118h[15:0] (Adapted DFE F3 - F5 coefficient)
44*4882a593Smuzhiyun * R0Dh -> R118h[31:16] (Generation 1 Setting 0)
45*4882a593Smuzhiyun * R0Eh -> R11Ch[15:0] (Generation 1 Setting 1)
46*4882a593Smuzhiyun * R0Fh -> R11Ch[31:16] (Generation 2 Setting 0)
47*4882a593Smuzhiyun * R10h -> R120h[15:0] (Generation 2 Setting 1)
48*4882a593Smuzhiyun * R11h -> R120h[31:16] (Generation 3 Setting 0)
49*4882a593Smuzhiyun * R12h -> R124h[15:0] (Generation 3 Setting 1)
50*4882a593Smuzhiyun * R13h -> R124h[31:16] (Generation 4 Setting 0 (Reserved))
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* A0 has a different set of registers */
54*4882a593Smuzhiyun if (mvi->pdev->revision == VANIR_A0_REV)
55*4882a593Smuzhiyun return;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
58*4882a593Smuzhiyun /* loop 3 times, set Gen 1, Gen 2, Gen 3 */
59*4882a593Smuzhiyun switch (i) {
60*4882a593Smuzhiyun case 0:
61*4882a593Smuzhiyun setting_0 = GENERATION_1_SETTING;
62*4882a593Smuzhiyun setting_1 = GENERATION_1_2_SETTING;
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun case 1:
65*4882a593Smuzhiyun setting_0 = GENERATION_1_2_SETTING;
66*4882a593Smuzhiyun setting_1 = GENERATION_2_3_SETTING;
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun case 2:
69*4882a593Smuzhiyun setting_0 = GENERATION_2_3_SETTING;
70*4882a593Smuzhiyun setting_1 = GENERATION_3_4_SETTING;
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Set:
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * Transmitter Emphasis Enable
77*4882a593Smuzhiyun * Transmitter Emphasis Amplitude
78*4882a593Smuzhiyun * Transmitter Amplitude
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, setting_0);
81*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
82*4882a593Smuzhiyun tmp &= ~(0xFBE << 16);
83*4882a593Smuzhiyun tmp |= (((phy_tuning.trans_emp_en << 11) |
84*4882a593Smuzhiyun (phy_tuning.trans_emp_amp << 7) |
85*4882a593Smuzhiyun (phy_tuning.trans_amp << 1)) << 16);
86*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Set Transmitter Amplitude Adjust */
89*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, setting_1);
90*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
91*4882a593Smuzhiyun tmp &= ~(0xC000);
92*4882a593Smuzhiyun tmp |= (phy_tuning.trans_amp_adj << 14);
93*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
set_phy_ffe_tuning(struct mvs_info * mvi,int phy_id,struct ffe_control ffe)97*4882a593Smuzhiyun static void set_phy_ffe_tuning(struct mvs_info *mvi, int phy_id,
98*4882a593Smuzhiyun struct ffe_control ffe)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun u32 tmp;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Don't run this if A0/B0 */
103*4882a593Smuzhiyun if ((mvi->pdev->revision == VANIR_A0_REV)
104*4882a593Smuzhiyun || (mvi->pdev->revision == VANIR_B0_REV))
105*4882a593Smuzhiyun return;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* FFE Resistor and Capacitor */
108*4882a593Smuzhiyun /* R10Ch DFE Resolution Control/Squelch and FFE Setting
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * FFE_FORCE [7]
111*4882a593Smuzhiyun * FFE_RES_SEL [6:4]
112*4882a593Smuzhiyun * FFE_CAP_SEL [3:0]
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_FFE_CONTROL);
115*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
116*4882a593Smuzhiyun tmp &= ~0xFF;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Read from HBA_Info_Page */
119*4882a593Smuzhiyun tmp |= ((0x1 << 7) |
120*4882a593Smuzhiyun (ffe.ffe_rss_sel << 4) |
121*4882a593Smuzhiyun (ffe.ffe_cap_sel << 0));
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* R064h PHY Mode Register 1
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * DFE_DIS 18
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
130*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
131*4882a593Smuzhiyun tmp &= ~0x40001;
132*4882a593Smuzhiyun /* Hard coding */
133*4882a593Smuzhiyun /* No defines in HBA_Info_Page */
134*4882a593Smuzhiyun tmp |= (0 << 18);
135*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* R110h DFE F0-F1 Coefficient Control/DFE Update Control
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * DFE_UPDATE_EN [11:6]
140*4882a593Smuzhiyun * DFE_FX_FORCE [5:0]
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_DFE_UPDATE_CRTL);
143*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
144*4882a593Smuzhiyun tmp &= ~0xFFF;
145*4882a593Smuzhiyun /* Hard coding */
146*4882a593Smuzhiyun /* No defines in HBA_Info_Page */
147*4882a593Smuzhiyun tmp |= ((0x3F << 6) | (0x0 << 0));
148*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* R1A0h Interface and Digital Reference Clock Control/Reserved_50h
151*4882a593Smuzhiyun *
152*4882a593Smuzhiyun * FFE_TRAIN_EN 3
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
155*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
156*4882a593Smuzhiyun tmp &= ~0x8;
157*4882a593Smuzhiyun /* Hard coding */
158*4882a593Smuzhiyun /* No defines in HBA_Info_Page */
159*4882a593Smuzhiyun tmp |= (0 << 3);
160*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*Notice: this function must be called when phy is disabled*/
set_phy_rate(struct mvs_info * mvi,int phy_id,u8 rate)164*4882a593Smuzhiyun static void set_phy_rate(struct mvs_info *mvi, int phy_id, u8 rate)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun union reg_phy_cfg phy_cfg, phy_cfg_tmp;
167*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
168*4882a593Smuzhiyun phy_cfg_tmp.v = mvs_read_port_vsr_data(mvi, phy_id);
169*4882a593Smuzhiyun phy_cfg.v = 0;
170*4882a593Smuzhiyun phy_cfg.u.disable_phy = phy_cfg_tmp.u.disable_phy;
171*4882a593Smuzhiyun phy_cfg.u.sas_support = 1;
172*4882a593Smuzhiyun phy_cfg.u.sata_support = 1;
173*4882a593Smuzhiyun phy_cfg.u.sata_host_mode = 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun switch (rate) {
176*4882a593Smuzhiyun case 0x0:
177*4882a593Smuzhiyun /* support 1.5 Gbps */
178*4882a593Smuzhiyun phy_cfg.u.speed_support = 1;
179*4882a593Smuzhiyun phy_cfg.u.snw_3_support = 0;
180*4882a593Smuzhiyun phy_cfg.u.tx_lnk_parity = 1;
181*4882a593Smuzhiyun phy_cfg.u.tx_spt_phs_lnk_rate = 0x30;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case 0x1:
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* support 1.5, 3.0 Gbps */
186*4882a593Smuzhiyun phy_cfg.u.speed_support = 3;
187*4882a593Smuzhiyun phy_cfg.u.tx_spt_phs_lnk_rate = 0x3c;
188*4882a593Smuzhiyun phy_cfg.u.tx_lgcl_lnk_rate = 0x08;
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case 0x2:
191*4882a593Smuzhiyun default:
192*4882a593Smuzhiyun /* support 1.5, 3.0, 6.0 Gbps */
193*4882a593Smuzhiyun phy_cfg.u.speed_support = 7;
194*4882a593Smuzhiyun phy_cfg.u.snw_3_support = 1;
195*4882a593Smuzhiyun phy_cfg.u.tx_lnk_parity = 1;
196*4882a593Smuzhiyun phy_cfg.u.tx_spt_phs_lnk_rate = 0x3f;
197*4882a593Smuzhiyun phy_cfg.u.tx_lgcl_lnk_rate = 0x09;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, phy_cfg.v);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
mvs_94xx_config_reg_from_hba(struct mvs_info * mvi,int phy_id)203*4882a593Smuzhiyun static void mvs_94xx_config_reg_from_hba(struct mvs_info *mvi, int phy_id)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun u32 temp;
206*4882a593Smuzhiyun temp = (u32)(*(u32 *)&mvi->hba_info_param.phy_tuning[phy_id]);
207*4882a593Smuzhiyun if (temp == 0xFFFFFFFFL) {
208*4882a593Smuzhiyun mvi->hba_info_param.phy_tuning[phy_id].trans_emp_amp = 0x6;
209*4882a593Smuzhiyun mvi->hba_info_param.phy_tuning[phy_id].trans_amp = 0x1A;
210*4882a593Smuzhiyun mvi->hba_info_param.phy_tuning[phy_id].trans_amp_adj = 0x3;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun temp = (u8)(*(u8 *)&mvi->hba_info_param.ffe_ctl[phy_id]);
214*4882a593Smuzhiyun if (temp == 0xFFL) {
215*4882a593Smuzhiyun switch (mvi->pdev->revision) {
216*4882a593Smuzhiyun case VANIR_A0_REV:
217*4882a593Smuzhiyun case VANIR_B0_REV:
218*4882a593Smuzhiyun mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
219*4882a593Smuzhiyun mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0x7;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case VANIR_C0_REV:
222*4882a593Smuzhiyun case VANIR_C1_REV:
223*4882a593Smuzhiyun case VANIR_C2_REV:
224*4882a593Smuzhiyun default:
225*4882a593Smuzhiyun mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
226*4882a593Smuzhiyun mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0xC;
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun temp = (u8)(*(u8 *)&mvi->hba_info_param.phy_rate[phy_id]);
232*4882a593Smuzhiyun if (temp == 0xFFL)
233*4882a593Smuzhiyun /*set default phy_rate = 6Gbps*/
234*4882a593Smuzhiyun mvi->hba_info_param.phy_rate[phy_id] = 0x2;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun set_phy_tuning(mvi, phy_id,
237*4882a593Smuzhiyun mvi->hba_info_param.phy_tuning[phy_id]);
238*4882a593Smuzhiyun set_phy_ffe_tuning(mvi, phy_id,
239*4882a593Smuzhiyun mvi->hba_info_param.ffe_ctl[phy_id]);
240*4882a593Smuzhiyun set_phy_rate(mvi, phy_id,
241*4882a593Smuzhiyun mvi->hba_info_param.phy_rate[phy_id]);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
mvs_94xx_enable_xmt(struct mvs_info * mvi,int phy_id)244*4882a593Smuzhiyun static void mvs_94xx_enable_xmt(struct mvs_info *mvi, int phy_id)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
247*4882a593Smuzhiyun u32 tmp;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun tmp = mr32(MVS_PCS);
250*4882a593Smuzhiyun tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT2);
251*4882a593Smuzhiyun mw32(MVS_PCS, tmp);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
mvs_94xx_phy_reset(struct mvs_info * mvi,u32 phy_id,int hard)254*4882a593Smuzhiyun static void mvs_94xx_phy_reset(struct mvs_info *mvi, u32 phy_id, int hard)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun u32 tmp;
257*4882a593Smuzhiyun u32 delay = 5000;
258*4882a593Smuzhiyun if (hard == MVS_PHY_TUNE) {
259*4882a593Smuzhiyun mvs_write_port_cfg_addr(mvi, phy_id, PHYR_SATA_CTL);
260*4882a593Smuzhiyun tmp = mvs_read_port_cfg_data(mvi, phy_id);
261*4882a593Smuzhiyun mvs_write_port_cfg_data(mvi, phy_id, tmp|0x20000000);
262*4882a593Smuzhiyun mvs_write_port_cfg_data(mvi, phy_id, tmp|0x100000);
263*4882a593Smuzhiyun return;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun tmp = mvs_read_port_irq_stat(mvi, phy_id);
266*4882a593Smuzhiyun tmp &= ~PHYEV_RDY_CH;
267*4882a593Smuzhiyun mvs_write_port_irq_stat(mvi, phy_id, tmp);
268*4882a593Smuzhiyun if (hard) {
269*4882a593Smuzhiyun tmp = mvs_read_phy_ctl(mvi, phy_id);
270*4882a593Smuzhiyun tmp |= PHY_RST_HARD;
271*4882a593Smuzhiyun mvs_write_phy_ctl(mvi, phy_id, tmp);
272*4882a593Smuzhiyun do {
273*4882a593Smuzhiyun tmp = mvs_read_phy_ctl(mvi, phy_id);
274*4882a593Smuzhiyun udelay(10);
275*4882a593Smuzhiyun delay--;
276*4882a593Smuzhiyun } while ((tmp & PHY_RST_HARD) && delay);
277*4882a593Smuzhiyun if (!delay)
278*4882a593Smuzhiyun mv_dprintk("phy hard reset failed.\n");
279*4882a593Smuzhiyun } else {
280*4882a593Smuzhiyun tmp = mvs_read_phy_ctl(mvi, phy_id);
281*4882a593Smuzhiyun tmp |= PHY_RST;
282*4882a593Smuzhiyun mvs_write_phy_ctl(mvi, phy_id, tmp);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
mvs_94xx_phy_disable(struct mvs_info * mvi,u32 phy_id)286*4882a593Smuzhiyun static void mvs_94xx_phy_disable(struct mvs_info *mvi, u32 phy_id)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun u32 tmp;
289*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
290*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
291*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp | 0x00800000);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
mvs_94xx_phy_enable(struct mvs_info * mvi,u32 phy_id)294*4882a593Smuzhiyun static void mvs_94xx_phy_enable(struct mvs_info *mvi, u32 phy_id)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun u32 tmp;
297*4882a593Smuzhiyun u8 revision = 0;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun revision = mvi->pdev->revision;
300*4882a593Smuzhiyun if (revision == VANIR_A0_REV) {
301*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
302*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, 0x8300ffc1);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun if (revision == VANIR_B0_REV) {
305*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, CMD_APP_MEM_CTL);
306*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, 0x08001006);
307*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
308*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, 0x0000705f);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
312*4882a593Smuzhiyun tmp = mvs_read_port_vsr_data(mvi, phy_id);
313*4882a593Smuzhiyun tmp |= bit(0);
314*4882a593Smuzhiyun mvs_write_port_vsr_data(mvi, phy_id, tmp & 0xfd7fffff);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
mvs_94xx_sgpio_init(struct mvs_info * mvi)317*4882a593Smuzhiyun static void mvs_94xx_sgpio_init(struct mvs_info *mvi)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
320*4882a593Smuzhiyun u32 tmp;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun tmp = mr32(MVS_HST_CHIP_CONFIG);
323*4882a593Smuzhiyun tmp |= 0x100;
324*4882a593Smuzhiyun mw32(MVS_HST_CHIP_CONFIG, tmp);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun mw32(MVS_SGPIO_CTRL + MVS_SGPIO_HOST_OFFSET * mvi->id,
327*4882a593Smuzhiyun MVS_SGPIO_CTRL_SDOUT_AUTO << MVS_SGPIO_CTRL_SDOUT_SHIFT);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun mw32(MVS_SGPIO_CFG1 + MVS_SGPIO_HOST_OFFSET * mvi->id,
330*4882a593Smuzhiyun 8 << MVS_SGPIO_CFG1_LOWA_SHIFT |
331*4882a593Smuzhiyun 8 << MVS_SGPIO_CFG1_HIA_SHIFT |
332*4882a593Smuzhiyun 4 << MVS_SGPIO_CFG1_LOWB_SHIFT |
333*4882a593Smuzhiyun 4 << MVS_SGPIO_CFG1_HIB_SHIFT |
334*4882a593Smuzhiyun 2 << MVS_SGPIO_CFG1_MAXACTON_SHIFT |
335*4882a593Smuzhiyun 1 << MVS_SGPIO_CFG1_FORCEACTOFF_SHIFT
336*4882a593Smuzhiyun );
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun mw32(MVS_SGPIO_CFG2 + MVS_SGPIO_HOST_OFFSET * mvi->id,
339*4882a593Smuzhiyun (300000 / 100) << MVS_SGPIO_CFG2_CLK_SHIFT | /* 100kHz clock */
340*4882a593Smuzhiyun 66 << MVS_SGPIO_CFG2_BLINK_SHIFT /* (66 * 0,121 Hz?)*/
341*4882a593Smuzhiyun );
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun mw32(MVS_SGPIO_CFG0 + MVS_SGPIO_HOST_OFFSET * mvi->id,
344*4882a593Smuzhiyun MVS_SGPIO_CFG0_ENABLE |
345*4882a593Smuzhiyun MVS_SGPIO_CFG0_BLINKA |
346*4882a593Smuzhiyun MVS_SGPIO_CFG0_BLINKB |
347*4882a593Smuzhiyun /* 3*4 data bits / PDU */
348*4882a593Smuzhiyun (12 - 1) << MVS_SGPIO_CFG0_AUT_BITLEN_SHIFT
349*4882a593Smuzhiyun );
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun mw32(MVS_SGPIO_DCTRL + MVS_SGPIO_HOST_OFFSET * mvi->id,
352*4882a593Smuzhiyun DEFAULT_SGPIO_BITS);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun mw32(MVS_SGPIO_DSRC + MVS_SGPIO_HOST_OFFSET * mvi->id,
355*4882a593Smuzhiyun ((mvi->id * 4) + 3) << (8 * 3) |
356*4882a593Smuzhiyun ((mvi->id * 4) + 2) << (8 * 2) |
357*4882a593Smuzhiyun ((mvi->id * 4) + 1) << (8 * 1) |
358*4882a593Smuzhiyun ((mvi->id * 4) + 0) << (8 * 0));
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
mvs_94xx_init(struct mvs_info * mvi)362*4882a593Smuzhiyun static int mvs_94xx_init(struct mvs_info *mvi)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
365*4882a593Smuzhiyun int i;
366*4882a593Smuzhiyun u32 tmp, cctl;
367*4882a593Smuzhiyun u8 revision;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun revision = mvi->pdev->revision;
370*4882a593Smuzhiyun mvs_show_pcie_usage(mvi);
371*4882a593Smuzhiyun if (mvi->flags & MVF_FLAG_SOC) {
372*4882a593Smuzhiyun tmp = mr32(MVS_PHY_CTL);
373*4882a593Smuzhiyun tmp &= ~PCTL_PWR_OFF;
374*4882a593Smuzhiyun tmp |= PCTL_PHY_DSBL;
375*4882a593Smuzhiyun mw32(MVS_PHY_CTL, tmp);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Init Chip */
379*4882a593Smuzhiyun /* make sure RST is set; HBA_RST /should/ have done that for us */
380*4882a593Smuzhiyun cctl = mr32(MVS_CTL) & 0xFFFF;
381*4882a593Smuzhiyun if (cctl & CCTL_RST)
382*4882a593Smuzhiyun cctl &= ~CCTL_RST;
383*4882a593Smuzhiyun else
384*4882a593Smuzhiyun mw32_f(MVS_CTL, cctl | CCTL_RST);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (mvi->flags & MVF_FLAG_SOC) {
387*4882a593Smuzhiyun tmp = mr32(MVS_PHY_CTL);
388*4882a593Smuzhiyun tmp &= ~PCTL_PWR_OFF;
389*4882a593Smuzhiyun tmp |= PCTL_COM_ON;
390*4882a593Smuzhiyun tmp &= ~PCTL_PHY_DSBL;
391*4882a593Smuzhiyun tmp |= PCTL_LINK_RST;
392*4882a593Smuzhiyun mw32(MVS_PHY_CTL, tmp);
393*4882a593Smuzhiyun msleep(100);
394*4882a593Smuzhiyun tmp &= ~PCTL_LINK_RST;
395*4882a593Smuzhiyun mw32(MVS_PHY_CTL, tmp);
396*4882a593Smuzhiyun msleep(100);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* disable Multiplexing, enable phy implemented */
400*4882a593Smuzhiyun mw32(MVS_PORTS_IMP, 0xFF);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (revision == VANIR_A0_REV) {
403*4882a593Smuzhiyun mw32(MVS_PA_VSR_ADDR, CMD_CMWK_OOB_DET);
404*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, 0x00018080);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun mw32(MVS_PA_VSR_ADDR, VSR_PHY_MODE2);
407*4882a593Smuzhiyun if (revision == VANIR_A0_REV || revision == VANIR_B0_REV)
408*4882a593Smuzhiyun /* set 6G/3G/1.5G, multiplexing, without SSC */
409*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, 0x0084d4fe);
410*4882a593Smuzhiyun else
411*4882a593Smuzhiyun /* set 6G/3G/1.5G, multiplexing, with and without SSC */
412*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, 0x0084fffe);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (revision == VANIR_B0_REV) {
415*4882a593Smuzhiyun mw32(MVS_PA_VSR_ADDR, CMD_APP_MEM_CTL);
416*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, 0x08001006);
417*4882a593Smuzhiyun mw32(MVS_PA_VSR_ADDR, CMD_HOST_RD_DATA);
418*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, 0x0000705f);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* reset control */
422*4882a593Smuzhiyun mw32(MVS_PCS, 0); /* MVS_PCS */
423*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_0, 0);
424*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_1, 0);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* init phys */
427*4882a593Smuzhiyun mvs_phy_hacks(mvi);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* disable non data frame retry */
430*4882a593Smuzhiyun tmp = mvs_cr32(mvi, CMD_SAS_CTL1);
431*4882a593Smuzhiyun if ((revision == VANIR_A0_REV) ||
432*4882a593Smuzhiyun (revision == VANIR_B0_REV) ||
433*4882a593Smuzhiyun (revision == VANIR_C0_REV)) {
434*4882a593Smuzhiyun tmp &= ~0xffff;
435*4882a593Smuzhiyun tmp |= 0x007f;
436*4882a593Smuzhiyun mvs_cw32(mvi, CMD_SAS_CTL1, tmp);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* set LED blink when IO*/
440*4882a593Smuzhiyun mw32(MVS_PA_VSR_ADDR, VSR_PHY_ACT_LED);
441*4882a593Smuzhiyun tmp = mr32(MVS_PA_VSR_PORT);
442*4882a593Smuzhiyun tmp &= 0xFFFF00FF;
443*4882a593Smuzhiyun tmp |= 0x00003300;
444*4882a593Smuzhiyun mw32(MVS_PA_VSR_PORT, tmp);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun mw32(MVS_CMD_LIST_LO, mvi->slot_dma);
447*4882a593Smuzhiyun mw32(MVS_CMD_LIST_HI, (mvi->slot_dma >> 16) >> 16);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun mw32(MVS_RX_FIS_LO, mvi->rx_fis_dma);
450*4882a593Smuzhiyun mw32(MVS_RX_FIS_HI, (mvi->rx_fis_dma >> 16) >> 16);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ);
453*4882a593Smuzhiyun mw32(MVS_TX_LO, mvi->tx_dma);
454*4882a593Smuzhiyun mw32(MVS_TX_HI, (mvi->tx_dma >> 16) >> 16);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun mw32(MVS_RX_CFG, MVS_RX_RING_SZ);
457*4882a593Smuzhiyun mw32(MVS_RX_LO, mvi->rx_dma);
458*4882a593Smuzhiyun mw32(MVS_RX_HI, (mvi->rx_dma >> 16) >> 16);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun for (i = 0; i < mvi->chip->n_phy; i++) {
461*4882a593Smuzhiyun mvs_94xx_phy_disable(mvi, i);
462*4882a593Smuzhiyun /* set phy local SAS address */
463*4882a593Smuzhiyun mvs_set_sas_addr(mvi, i, CONFIG_ID_FRAME3, CONFIG_ID_FRAME4,
464*4882a593Smuzhiyun cpu_to_le64(mvi->phy[i].dev_sas_addr));
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun mvs_94xx_enable_xmt(mvi, i);
467*4882a593Smuzhiyun mvs_94xx_config_reg_from_hba(mvi, i);
468*4882a593Smuzhiyun mvs_94xx_phy_enable(mvi, i);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun mvs_94xx_phy_reset(mvi, i, PHY_RST_HARD);
471*4882a593Smuzhiyun msleep(500);
472*4882a593Smuzhiyun mvs_94xx_detect_porttype(mvi, i);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (mvi->flags & MVF_FLAG_SOC) {
476*4882a593Smuzhiyun /* set select registers */
477*4882a593Smuzhiyun writel(0x0E008000, regs + 0x000);
478*4882a593Smuzhiyun writel(0x59000008, regs + 0x004);
479*4882a593Smuzhiyun writel(0x20, regs + 0x008);
480*4882a593Smuzhiyun writel(0x20, regs + 0x00c);
481*4882a593Smuzhiyun writel(0x20, regs + 0x010);
482*4882a593Smuzhiyun writel(0x20, regs + 0x014);
483*4882a593Smuzhiyun writel(0x20, regs + 0x018);
484*4882a593Smuzhiyun writel(0x20, regs + 0x01c);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun for (i = 0; i < mvi->chip->n_phy; i++) {
487*4882a593Smuzhiyun /* clear phy int status */
488*4882a593Smuzhiyun tmp = mvs_read_port_irq_stat(mvi, i);
489*4882a593Smuzhiyun tmp &= ~PHYEV_SIG_FIS;
490*4882a593Smuzhiyun mvs_write_port_irq_stat(mvi, i, tmp);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* set phy int mask */
493*4882a593Smuzhiyun tmp = PHYEV_RDY_CH | PHYEV_BROAD_CH |
494*4882a593Smuzhiyun PHYEV_ID_DONE | PHYEV_DCDR_ERR | PHYEV_CRC_ERR ;
495*4882a593Smuzhiyun mvs_write_port_irq_mask(mvi, i, tmp);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun msleep(100);
498*4882a593Smuzhiyun mvs_update_phyinfo(mvi, i, 1);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* little endian for open address and command table, etc. */
502*4882a593Smuzhiyun cctl = mr32(MVS_CTL);
503*4882a593Smuzhiyun cctl |= CCTL_ENDIAN_CMD;
504*4882a593Smuzhiyun cctl &= ~CCTL_ENDIAN_OPEN;
505*4882a593Smuzhiyun cctl |= CCTL_ENDIAN_RSP;
506*4882a593Smuzhiyun mw32_f(MVS_CTL, cctl);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* reset CMD queue */
509*4882a593Smuzhiyun tmp = mr32(MVS_PCS);
510*4882a593Smuzhiyun tmp |= PCS_CMD_RST;
511*4882a593Smuzhiyun tmp &= ~PCS_SELF_CLEAR;
512*4882a593Smuzhiyun mw32(MVS_PCS, tmp);
513*4882a593Smuzhiyun /*
514*4882a593Smuzhiyun * the max count is 0x1ff, while our max slot is 0x200,
515*4882a593Smuzhiyun * it will make count 0.
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun tmp = 0;
518*4882a593Smuzhiyun if (MVS_CHIP_SLOT_SZ > 0x1ff)
519*4882a593Smuzhiyun mw32(MVS_INT_COAL, 0x1ff | COAL_EN);
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ | COAL_EN);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* default interrupt coalescing time is 128us */
524*4882a593Smuzhiyun tmp = 0x10000 | interrupt_coalescing;
525*4882a593Smuzhiyun mw32(MVS_INT_COAL_TMOUT, tmp);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* ladies and gentlemen, start your engines */
528*4882a593Smuzhiyun mw32(MVS_TX_CFG, 0);
529*4882a593Smuzhiyun mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ | TX_EN);
530*4882a593Smuzhiyun mw32(MVS_RX_CFG, MVS_RX_RING_SZ | RX_EN);
531*4882a593Smuzhiyun /* enable CMD/CMPL_Q/RESP mode */
532*4882a593Smuzhiyun mw32(MVS_PCS, PCS_SATA_RETRY_2 | PCS_FIS_RX_EN |
533*4882a593Smuzhiyun PCS_CMD_EN | PCS_CMD_STOP_ERR);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* enable completion queue interrupt */
536*4882a593Smuzhiyun tmp = (CINT_PORT_MASK | CINT_DONE | CINT_MEM | CINT_SRS | CINT_CI_STOP |
537*4882a593Smuzhiyun CINT_DMA_PCIE | CINT_NON_SPEC_NCQ_ERROR);
538*4882a593Smuzhiyun tmp |= CINT_PHY_MASK;
539*4882a593Smuzhiyun mw32(MVS_INT_MASK, tmp);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun tmp = mvs_cr32(mvi, CMD_LINK_TIMER);
542*4882a593Smuzhiyun tmp |= 0xFFFF0000;
543*4882a593Smuzhiyun mvs_cw32(mvi, CMD_LINK_TIMER, tmp);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* tune STP performance */
546*4882a593Smuzhiyun tmp = 0x003F003F;
547*4882a593Smuzhiyun mvs_cw32(mvi, CMD_PL_TIMER, tmp);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* This can improve expander large block size seq write performance */
550*4882a593Smuzhiyun tmp = mvs_cr32(mvi, CMD_PORT_LAYER_TIMER1);
551*4882a593Smuzhiyun tmp |= 0xFFFF007F;
552*4882a593Smuzhiyun mvs_cw32(mvi, CMD_PORT_LAYER_TIMER1, tmp);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* change the connection open-close behavior (bit 9)
555*4882a593Smuzhiyun * set bit8 to 1 for performance tuning */
556*4882a593Smuzhiyun tmp = mvs_cr32(mvi, CMD_SL_MODE0);
557*4882a593Smuzhiyun tmp |= 0x00000300;
558*4882a593Smuzhiyun /* set bit0 to 0 to enable retry for no_dest reject case */
559*4882a593Smuzhiyun tmp &= 0xFFFFFFFE;
560*4882a593Smuzhiyun mvs_cw32(mvi, CMD_SL_MODE0, tmp);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Enable SRS interrupt */
563*4882a593Smuzhiyun mw32(MVS_INT_MASK_SRS_0, 0xFFFF);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun mvs_94xx_sgpio_init(mvi);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
mvs_94xx_ioremap(struct mvs_info * mvi)570*4882a593Smuzhiyun static int mvs_94xx_ioremap(struct mvs_info *mvi)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun if (!mvs_ioremap(mvi, 2, -1)) {
573*4882a593Smuzhiyun mvi->regs_ex = mvi->regs + 0x10200;
574*4882a593Smuzhiyun mvi->regs += 0x20000;
575*4882a593Smuzhiyun if (mvi->id == 1)
576*4882a593Smuzhiyun mvi->regs += 0x4000;
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun return -1;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
mvs_94xx_iounmap(struct mvs_info * mvi)582*4882a593Smuzhiyun static void mvs_94xx_iounmap(struct mvs_info *mvi)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun if (mvi->regs) {
585*4882a593Smuzhiyun mvi->regs -= 0x20000;
586*4882a593Smuzhiyun if (mvi->id == 1)
587*4882a593Smuzhiyun mvi->regs -= 0x4000;
588*4882a593Smuzhiyun mvs_iounmap(mvi->regs);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
mvs_94xx_interrupt_enable(struct mvs_info * mvi)592*4882a593Smuzhiyun static void mvs_94xx_interrupt_enable(struct mvs_info *mvi)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex;
595*4882a593Smuzhiyun u32 tmp;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun tmp = mr32(MVS_GBL_CTL);
598*4882a593Smuzhiyun tmp |= (MVS_IRQ_SAS_A | MVS_IRQ_SAS_B);
599*4882a593Smuzhiyun mw32(MVS_GBL_INT_STAT, tmp);
600*4882a593Smuzhiyun writel(tmp, regs + 0x0C);
601*4882a593Smuzhiyun writel(tmp, regs + 0x10);
602*4882a593Smuzhiyun writel(tmp, regs + 0x14);
603*4882a593Smuzhiyun writel(tmp, regs + 0x18);
604*4882a593Smuzhiyun mw32(MVS_GBL_CTL, tmp);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
mvs_94xx_interrupt_disable(struct mvs_info * mvi)607*4882a593Smuzhiyun static void mvs_94xx_interrupt_disable(struct mvs_info *mvi)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex;
610*4882a593Smuzhiyun u32 tmp;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun tmp = mr32(MVS_GBL_CTL);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun tmp &= ~(MVS_IRQ_SAS_A | MVS_IRQ_SAS_B);
615*4882a593Smuzhiyun mw32(MVS_GBL_INT_STAT, tmp);
616*4882a593Smuzhiyun writel(tmp, regs + 0x0C);
617*4882a593Smuzhiyun writel(tmp, regs + 0x10);
618*4882a593Smuzhiyun writel(tmp, regs + 0x14);
619*4882a593Smuzhiyun writel(tmp, regs + 0x18);
620*4882a593Smuzhiyun mw32(MVS_GBL_CTL, tmp);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
mvs_94xx_isr_status(struct mvs_info * mvi,int irq)623*4882a593Smuzhiyun static u32 mvs_94xx_isr_status(struct mvs_info *mvi, int irq)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex;
626*4882a593Smuzhiyun u32 stat = 0;
627*4882a593Smuzhiyun if (!(mvi->flags & MVF_FLAG_SOC)) {
628*4882a593Smuzhiyun stat = mr32(MVS_GBL_INT_STAT);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun if (!(stat & (MVS_IRQ_SAS_A | MVS_IRQ_SAS_B)))
631*4882a593Smuzhiyun return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun return stat;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
mvs_94xx_isr(struct mvs_info * mvi,int irq,u32 stat)636*4882a593Smuzhiyun static irqreturn_t mvs_94xx_isr(struct mvs_info *mvi, int irq, u32 stat)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (((stat & MVS_IRQ_SAS_A) && mvi->id == 0) ||
641*4882a593Smuzhiyun ((stat & MVS_IRQ_SAS_B) && mvi->id == 1)) {
642*4882a593Smuzhiyun mw32_f(MVS_INT_STAT, CINT_DONE);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun spin_lock(&mvi->lock);
645*4882a593Smuzhiyun mvs_int_full(mvi);
646*4882a593Smuzhiyun spin_unlock(&mvi->lock);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun return IRQ_HANDLED;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
mvs_94xx_command_active(struct mvs_info * mvi,u32 slot_idx)651*4882a593Smuzhiyun static void mvs_94xx_command_active(struct mvs_info *mvi, u32 slot_idx)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun u32 tmp;
654*4882a593Smuzhiyun tmp = mvs_cr32(mvi, MVS_COMMAND_ACTIVE+(slot_idx >> 3));
655*4882a593Smuzhiyun if (tmp & 1 << (slot_idx % 32)) {
656*4882a593Smuzhiyun mv_printk("command active %08X, slot [%x].\n", tmp, slot_idx);
657*4882a593Smuzhiyun mvs_cw32(mvi, MVS_COMMAND_ACTIVE + (slot_idx >> 3),
658*4882a593Smuzhiyun 1 << (slot_idx % 32));
659*4882a593Smuzhiyun do {
660*4882a593Smuzhiyun tmp = mvs_cr32(mvi,
661*4882a593Smuzhiyun MVS_COMMAND_ACTIVE + (slot_idx >> 3));
662*4882a593Smuzhiyun } while (tmp & 1 << (slot_idx % 32));
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static void
mvs_94xx_clear_srs_irq(struct mvs_info * mvi,u8 reg_set,u8 clear_all)667*4882a593Smuzhiyun mvs_94xx_clear_srs_irq(struct mvs_info *mvi, u8 reg_set, u8 clear_all)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
670*4882a593Smuzhiyun u32 tmp;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (clear_all) {
673*4882a593Smuzhiyun tmp = mr32(MVS_INT_STAT_SRS_0);
674*4882a593Smuzhiyun if (tmp) {
675*4882a593Smuzhiyun mv_dprintk("check SRS 0 %08X.\n", tmp);
676*4882a593Smuzhiyun mw32(MVS_INT_STAT_SRS_0, tmp);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun tmp = mr32(MVS_INT_STAT_SRS_1);
679*4882a593Smuzhiyun if (tmp) {
680*4882a593Smuzhiyun mv_dprintk("check SRS 1 %08X.\n", tmp);
681*4882a593Smuzhiyun mw32(MVS_INT_STAT_SRS_1, tmp);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun } else {
684*4882a593Smuzhiyun if (reg_set > 31)
685*4882a593Smuzhiyun tmp = mr32(MVS_INT_STAT_SRS_1);
686*4882a593Smuzhiyun else
687*4882a593Smuzhiyun tmp = mr32(MVS_INT_STAT_SRS_0);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (tmp & (1 << (reg_set % 32))) {
690*4882a593Smuzhiyun mv_dprintk("register set 0x%x was stopped.\n", reg_set);
691*4882a593Smuzhiyun if (reg_set > 31)
692*4882a593Smuzhiyun mw32(MVS_INT_STAT_SRS_1, 1 << (reg_set % 32));
693*4882a593Smuzhiyun else
694*4882a593Smuzhiyun mw32(MVS_INT_STAT_SRS_0, 1 << (reg_set % 32));
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
mvs_94xx_issue_stop(struct mvs_info * mvi,enum mvs_port_type type,u32 tfs)699*4882a593Smuzhiyun static void mvs_94xx_issue_stop(struct mvs_info *mvi, enum mvs_port_type type,
700*4882a593Smuzhiyun u32 tfs)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
703*4882a593Smuzhiyun u32 tmp;
704*4882a593Smuzhiyun mvs_94xx_clear_srs_irq(mvi, 0, 1);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun tmp = mr32(MVS_INT_STAT);
707*4882a593Smuzhiyun mw32(MVS_INT_STAT, tmp | CINT_CI_STOP);
708*4882a593Smuzhiyun tmp = mr32(MVS_PCS) | 0xFF00;
709*4882a593Smuzhiyun mw32(MVS_PCS, tmp);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
mvs_94xx_non_spec_ncq_error(struct mvs_info * mvi)712*4882a593Smuzhiyun static void mvs_94xx_non_spec_ncq_error(struct mvs_info *mvi)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
715*4882a593Smuzhiyun u32 err_0, err_1;
716*4882a593Smuzhiyun u8 i;
717*4882a593Smuzhiyun struct mvs_device *device;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun err_0 = mr32(MVS_NON_NCQ_ERR_0);
720*4882a593Smuzhiyun err_1 = mr32(MVS_NON_NCQ_ERR_1);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun mv_dprintk("non specific ncq error err_0:%x,err_1:%x.\n",
723*4882a593Smuzhiyun err_0, err_1);
724*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
725*4882a593Smuzhiyun if (err_0 & bit(i)) {
726*4882a593Smuzhiyun device = mvs_find_dev_by_reg_set(mvi, i);
727*4882a593Smuzhiyun if (device)
728*4882a593Smuzhiyun mvs_release_task(mvi, device->sas_device);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun if (err_1 & bit(i)) {
731*4882a593Smuzhiyun device = mvs_find_dev_by_reg_set(mvi, i+32);
732*4882a593Smuzhiyun if (device)
733*4882a593Smuzhiyun mvs_release_task(mvi, device->sas_device);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun mw32(MVS_NON_NCQ_ERR_0, err_0);
738*4882a593Smuzhiyun mw32(MVS_NON_NCQ_ERR_1, err_1);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
mvs_94xx_free_reg_set(struct mvs_info * mvi,u8 * tfs)741*4882a593Smuzhiyun static void mvs_94xx_free_reg_set(struct mvs_info *mvi, u8 *tfs)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
744*4882a593Smuzhiyun u8 reg_set = *tfs;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (*tfs == MVS_ID_NOT_MAPPED)
747*4882a593Smuzhiyun return;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun mvi->sata_reg_set &= ~bit(reg_set);
750*4882a593Smuzhiyun if (reg_set < 32)
751*4882a593Smuzhiyun w_reg_set_enable(reg_set, (u32)mvi->sata_reg_set);
752*4882a593Smuzhiyun else
753*4882a593Smuzhiyun w_reg_set_enable(reg_set, (u32)(mvi->sata_reg_set >> 32));
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun *tfs = MVS_ID_NOT_MAPPED;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
mvs_94xx_assign_reg_set(struct mvs_info * mvi,u8 * tfs)760*4882a593Smuzhiyun static u8 mvs_94xx_assign_reg_set(struct mvs_info *mvi, u8 *tfs)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun int i;
763*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (*tfs != MVS_ID_NOT_MAPPED)
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun i = mv_ffc64(mvi->sata_reg_set);
769*4882a593Smuzhiyun if (i >= 32) {
770*4882a593Smuzhiyun mvi->sata_reg_set |= bit(i);
771*4882a593Smuzhiyun w_reg_set_enable(i, (u32)(mvi->sata_reg_set >> 32));
772*4882a593Smuzhiyun *tfs = i;
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun } else if (i >= 0) {
775*4882a593Smuzhiyun mvi->sata_reg_set |= bit(i);
776*4882a593Smuzhiyun w_reg_set_enable(i, (u32)mvi->sata_reg_set);
777*4882a593Smuzhiyun *tfs = i;
778*4882a593Smuzhiyun return 0;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun return MVS_ID_NOT_MAPPED;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
mvs_94xx_make_prd(struct scatterlist * scatter,int nr,void * prd)783*4882a593Smuzhiyun static void mvs_94xx_make_prd(struct scatterlist *scatter, int nr, void *prd)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun int i;
786*4882a593Smuzhiyun struct scatterlist *sg;
787*4882a593Smuzhiyun struct mvs_prd *buf_prd = prd;
788*4882a593Smuzhiyun struct mvs_prd_imt im_len;
789*4882a593Smuzhiyun *(u32 *)&im_len = 0;
790*4882a593Smuzhiyun for_each_sg(scatter, sg, nr, i) {
791*4882a593Smuzhiyun buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
792*4882a593Smuzhiyun im_len.len = sg_dma_len(sg);
793*4882a593Smuzhiyun buf_prd->im_len = cpu_to_le32(*(u32 *)&im_len);
794*4882a593Smuzhiyun buf_prd++;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
mvs_94xx_oob_done(struct mvs_info * mvi,int i)798*4882a593Smuzhiyun static int mvs_94xx_oob_done(struct mvs_info *mvi, int i)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun u32 phy_st;
801*4882a593Smuzhiyun phy_st = mvs_read_phy_ctl(mvi, i);
802*4882a593Smuzhiyun if (phy_st & PHY_READY_MASK)
803*4882a593Smuzhiyun return 1;
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
mvs_94xx_get_dev_identify_frame(struct mvs_info * mvi,int port_id,struct sas_identify_frame * id)807*4882a593Smuzhiyun static void mvs_94xx_get_dev_identify_frame(struct mvs_info *mvi, int port_id,
808*4882a593Smuzhiyun struct sas_identify_frame *id)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun int i;
811*4882a593Smuzhiyun u32 id_frame[7];
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
814*4882a593Smuzhiyun mvs_write_port_cfg_addr(mvi, port_id,
815*4882a593Smuzhiyun CONFIG_ID_FRAME0 + i * 4);
816*4882a593Smuzhiyun id_frame[i] = cpu_to_le32(mvs_read_port_cfg_data(mvi, port_id));
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun memcpy(id, id_frame, 28);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
mvs_94xx_get_att_identify_frame(struct mvs_info * mvi,int port_id,struct sas_identify_frame * id)821*4882a593Smuzhiyun static void mvs_94xx_get_att_identify_frame(struct mvs_info *mvi, int port_id,
822*4882a593Smuzhiyun struct sas_identify_frame *id)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int i;
825*4882a593Smuzhiyun u32 id_frame[7];
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun for (i = 0; i < 7; i++) {
828*4882a593Smuzhiyun mvs_write_port_cfg_addr(mvi, port_id,
829*4882a593Smuzhiyun CONFIG_ATT_ID_FRAME0 + i * 4);
830*4882a593Smuzhiyun id_frame[i] = cpu_to_le32(mvs_read_port_cfg_data(mvi, port_id));
831*4882a593Smuzhiyun mv_dprintk("94xx phy %d atta frame %d %x.\n",
832*4882a593Smuzhiyun port_id + mvi->id * mvi->chip->n_phy, i, id_frame[i]);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun memcpy(id, id_frame, 28);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
mvs_94xx_make_dev_info(struct sas_identify_frame * id)837*4882a593Smuzhiyun static u32 mvs_94xx_make_dev_info(struct sas_identify_frame *id)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun u32 att_dev_info = 0;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun att_dev_info |= id->dev_type;
842*4882a593Smuzhiyun if (id->stp_iport)
843*4882a593Smuzhiyun att_dev_info |= PORT_DEV_STP_INIT;
844*4882a593Smuzhiyun if (id->smp_iport)
845*4882a593Smuzhiyun att_dev_info |= PORT_DEV_SMP_INIT;
846*4882a593Smuzhiyun if (id->ssp_iport)
847*4882a593Smuzhiyun att_dev_info |= PORT_DEV_SSP_INIT;
848*4882a593Smuzhiyun if (id->stp_tport)
849*4882a593Smuzhiyun att_dev_info |= PORT_DEV_STP_TRGT;
850*4882a593Smuzhiyun if (id->smp_tport)
851*4882a593Smuzhiyun att_dev_info |= PORT_DEV_SMP_TRGT;
852*4882a593Smuzhiyun if (id->ssp_tport)
853*4882a593Smuzhiyun att_dev_info |= PORT_DEV_SSP_TRGT;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun att_dev_info |= (u32)id->phy_id<<24;
856*4882a593Smuzhiyun return att_dev_info;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
mvs_94xx_make_att_info(struct sas_identify_frame * id)859*4882a593Smuzhiyun static u32 mvs_94xx_make_att_info(struct sas_identify_frame *id)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun return mvs_94xx_make_dev_info(id);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
mvs_94xx_fix_phy_info(struct mvs_info * mvi,int i,struct sas_identify_frame * id)864*4882a593Smuzhiyun static void mvs_94xx_fix_phy_info(struct mvs_info *mvi, int i,
865*4882a593Smuzhiyun struct sas_identify_frame *id)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct mvs_phy *phy = &mvi->phy[i];
868*4882a593Smuzhiyun struct asd_sas_phy *sas_phy = &phy->sas_phy;
869*4882a593Smuzhiyun mv_dprintk("get all reg link rate is 0x%x\n", phy->phy_status);
870*4882a593Smuzhiyun sas_phy->linkrate =
871*4882a593Smuzhiyun (phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
872*4882a593Smuzhiyun PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET;
873*4882a593Smuzhiyun sas_phy->linkrate += 0x8;
874*4882a593Smuzhiyun mv_dprintk("get link rate is %d\n", sas_phy->linkrate);
875*4882a593Smuzhiyun phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
876*4882a593Smuzhiyun phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
877*4882a593Smuzhiyun mvs_94xx_get_dev_identify_frame(mvi, i, id);
878*4882a593Smuzhiyun phy->dev_info = mvs_94xx_make_dev_info(id);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (phy->phy_type & PORT_TYPE_SAS) {
881*4882a593Smuzhiyun mvs_94xx_get_att_identify_frame(mvi, i, id);
882*4882a593Smuzhiyun phy->att_dev_info = mvs_94xx_make_att_info(id);
883*4882a593Smuzhiyun phy->att_dev_sas_addr = *(u64 *)id->sas_addr;
884*4882a593Smuzhiyun } else {
885*4882a593Smuzhiyun phy->att_dev_info = PORT_DEV_STP_TRGT | 1;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* enable spin up bit */
889*4882a593Smuzhiyun mvs_write_port_cfg_addr(mvi, i, PHYR_PHY_STAT);
890*4882a593Smuzhiyun mvs_write_port_cfg_data(mvi, i, 0x04);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
mvs_94xx_phy_set_link_rate(struct mvs_info * mvi,u32 phy_id,struct sas_phy_linkrates * rates)894*4882a593Smuzhiyun static void mvs_94xx_phy_set_link_rate(struct mvs_info *mvi, u32 phy_id,
895*4882a593Smuzhiyun struct sas_phy_linkrates *rates)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun u32 lrmax = 0;
898*4882a593Smuzhiyun u32 tmp;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun tmp = mvs_read_phy_ctl(mvi, phy_id);
901*4882a593Smuzhiyun lrmax = (rates->maximum_linkrate - SAS_LINK_RATE_1_5_GBPS) << 12;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (lrmax) {
904*4882a593Smuzhiyun tmp &= ~(0x3 << 12);
905*4882a593Smuzhiyun tmp |= lrmax;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun mvs_write_phy_ctl(mvi, phy_id, tmp);
908*4882a593Smuzhiyun mvs_94xx_phy_reset(mvi, phy_id, PHY_RST_HARD);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
mvs_94xx_clear_active_cmds(struct mvs_info * mvi)911*4882a593Smuzhiyun static void mvs_94xx_clear_active_cmds(struct mvs_info *mvi)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun u32 tmp;
914*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
915*4882a593Smuzhiyun tmp = mr32(MVS_STP_REG_SET_0);
916*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_0, 0);
917*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_0, tmp);
918*4882a593Smuzhiyun tmp = mr32(MVS_STP_REG_SET_1);
919*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_1, 0);
920*4882a593Smuzhiyun mw32(MVS_STP_REG_SET_1, tmp);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun
mvs_94xx_spi_read_data(struct mvs_info * mvi)924*4882a593Smuzhiyun static u32 mvs_94xx_spi_read_data(struct mvs_info *mvi)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
927*4882a593Smuzhiyun return mr32(SPI_RD_DATA_REG_94XX);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
mvs_94xx_spi_write_data(struct mvs_info * mvi,u32 data)930*4882a593Smuzhiyun static void mvs_94xx_spi_write_data(struct mvs_info *mvi, u32 data)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun mw32(SPI_RD_DATA_REG_94XX, data);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun
mvs_94xx_spi_buildcmd(struct mvs_info * mvi,u32 * dwCmd,u8 cmd,u8 read,u8 length,u32 addr)938*4882a593Smuzhiyun static int mvs_94xx_spi_buildcmd(struct mvs_info *mvi,
939*4882a593Smuzhiyun u32 *dwCmd,
940*4882a593Smuzhiyun u8 cmd,
941*4882a593Smuzhiyun u8 read,
942*4882a593Smuzhiyun u8 length,
943*4882a593Smuzhiyun u32 addr
944*4882a593Smuzhiyun )
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
947*4882a593Smuzhiyun u32 dwTmp;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun dwTmp = ((u32)cmd << 8) | ((u32)length << 4);
950*4882a593Smuzhiyun if (read)
951*4882a593Smuzhiyun dwTmp |= SPI_CTRL_READ_94XX;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (addr != MV_MAX_U32) {
954*4882a593Smuzhiyun mw32(SPI_ADDR_REG_94XX, (addr & 0x0003FFFFL));
955*4882a593Smuzhiyun dwTmp |= SPI_ADDR_VLD_94XX;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun *dwCmd = dwTmp;
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun
mvs_94xx_spi_issuecmd(struct mvs_info * mvi,u32 cmd)963*4882a593Smuzhiyun static int mvs_94xx_spi_issuecmd(struct mvs_info *mvi, u32 cmd)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
966*4882a593Smuzhiyun mw32(SPI_CTRL_REG_94XX, cmd | SPI_CTRL_SpiStart_94XX);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return 0;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
mvs_94xx_spi_waitdataready(struct mvs_info * mvi,u32 timeout)971*4882a593Smuzhiyun static int mvs_94xx_spi_waitdataready(struct mvs_info *mvi, u32 timeout)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
974*4882a593Smuzhiyun u32 i, dwTmp;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun for (i = 0; i < timeout; i++) {
977*4882a593Smuzhiyun dwTmp = mr32(SPI_CTRL_REG_94XX);
978*4882a593Smuzhiyun if (!(dwTmp & SPI_CTRL_SpiStart_94XX))
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun msleep(10);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun return -1;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
mvs_94xx_fix_dma(struct mvs_info * mvi,u32 phy_mask,int buf_len,int from,void * prd)986*4882a593Smuzhiyun static void mvs_94xx_fix_dma(struct mvs_info *mvi, u32 phy_mask,
987*4882a593Smuzhiyun int buf_len, int from, void *prd)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun int i;
990*4882a593Smuzhiyun struct mvs_prd *buf_prd = prd;
991*4882a593Smuzhiyun dma_addr_t buf_dma;
992*4882a593Smuzhiyun struct mvs_prd_imt im_len;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun *(u32 *)&im_len = 0;
995*4882a593Smuzhiyun buf_prd += from;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun #define PRD_CHAINED_ENTRY 0x01
998*4882a593Smuzhiyun if ((mvi->pdev->revision == VANIR_A0_REV) ||
999*4882a593Smuzhiyun (mvi->pdev->revision == VANIR_B0_REV))
1000*4882a593Smuzhiyun buf_dma = (phy_mask <= 0x08) ?
1001*4882a593Smuzhiyun mvi->bulk_buffer_dma : mvi->bulk_buffer_dma1;
1002*4882a593Smuzhiyun else
1003*4882a593Smuzhiyun return;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun for (i = from; i < MAX_SG_ENTRY; i++, ++buf_prd) {
1006*4882a593Smuzhiyun if (i == MAX_SG_ENTRY - 1) {
1007*4882a593Smuzhiyun buf_prd->addr = cpu_to_le64(virt_to_phys(buf_prd - 1));
1008*4882a593Smuzhiyun im_len.len = 2;
1009*4882a593Smuzhiyun im_len.misc_ctl = PRD_CHAINED_ENTRY;
1010*4882a593Smuzhiyun } else {
1011*4882a593Smuzhiyun buf_prd->addr = cpu_to_le64(buf_dma);
1012*4882a593Smuzhiyun im_len.len = buf_len;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun buf_prd->im_len = cpu_to_le32(*(u32 *)&im_len);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
mvs_94xx_tune_interrupt(struct mvs_info * mvi,u32 time)1018*4882a593Smuzhiyun static void mvs_94xx_tune_interrupt(struct mvs_info *mvi, u32 time)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun void __iomem *regs = mvi->regs;
1021*4882a593Smuzhiyun u32 tmp = 0;
1022*4882a593Smuzhiyun /*
1023*4882a593Smuzhiyun * the max count is 0x1ff, while our max slot is 0x200,
1024*4882a593Smuzhiyun * it will make count 0.
1025*4882a593Smuzhiyun */
1026*4882a593Smuzhiyun if (time == 0) {
1027*4882a593Smuzhiyun mw32(MVS_INT_COAL, 0);
1028*4882a593Smuzhiyun mw32(MVS_INT_COAL_TMOUT, 0x10000);
1029*4882a593Smuzhiyun } else {
1030*4882a593Smuzhiyun if (MVS_CHIP_SLOT_SZ > 0x1ff)
1031*4882a593Smuzhiyun mw32(MVS_INT_COAL, 0x1ff|COAL_EN);
1032*4882a593Smuzhiyun else
1033*4882a593Smuzhiyun mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ|COAL_EN);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun tmp = 0x10000 | time;
1036*4882a593Smuzhiyun mw32(MVS_INT_COAL_TMOUT, tmp);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
mvs_94xx_gpio_write(struct mvs_prv_info * mvs_prv,u8 reg_type,u8 reg_index,u8 reg_count,u8 * write_data)1041*4882a593Smuzhiyun static int mvs_94xx_gpio_write(struct mvs_prv_info *mvs_prv,
1042*4882a593Smuzhiyun u8 reg_type, u8 reg_index,
1043*4882a593Smuzhiyun u8 reg_count, u8 *write_data)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun int i;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun switch (reg_type) {
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun case SAS_GPIO_REG_TX_GP:
1050*4882a593Smuzhiyun if (reg_index == 0)
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (reg_count > 1)
1054*4882a593Smuzhiyun return -EINVAL;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (reg_count == 0)
1057*4882a593Smuzhiyun return 0;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* maximum supported bits = hosts * 4 drives * 3 bits */
1060*4882a593Smuzhiyun for (i = 0; i < mvs_prv->n_host * 4 * 3; i++) {
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* select host */
1063*4882a593Smuzhiyun struct mvs_info *mvi = mvs_prv->mvi[i/(4*3)];
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun int drive = (i/3) & (4-1); /* drive number on host */
1068*4882a593Smuzhiyun int driveshift = drive * 8; /* bit offset of drive */
1069*4882a593Smuzhiyun u32 block = ioread32be(regs + MVS_SGPIO_DCTRL +
1070*4882a593Smuzhiyun MVS_SGPIO_HOST_OFFSET * mvi->id);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * if bit is set then create a mask with the first
1074*4882a593Smuzhiyun * bit of the drive set in the mask ...
1075*4882a593Smuzhiyun */
1076*4882a593Smuzhiyun u32 bit = get_unaligned_be32(write_data) & (1 << i) ?
1077*4882a593Smuzhiyun 1 << driveshift : 0;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /*
1080*4882a593Smuzhiyun * ... and then shift it to the right position based
1081*4882a593Smuzhiyun * on the led type (activity/id/fail)
1082*4882a593Smuzhiyun */
1083*4882a593Smuzhiyun switch (i%3) {
1084*4882a593Smuzhiyun case 0: /* activity */
1085*4882a593Smuzhiyun block &= ~((0x7 << MVS_SGPIO_DCTRL_ACT_SHIFT)
1086*4882a593Smuzhiyun << driveshift);
1087*4882a593Smuzhiyun /* hardwire activity bit to SOF */
1088*4882a593Smuzhiyun block |= LED_BLINKA_SOF << (
1089*4882a593Smuzhiyun MVS_SGPIO_DCTRL_ACT_SHIFT +
1090*4882a593Smuzhiyun driveshift);
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun case 1: /* id */
1093*4882a593Smuzhiyun block &= ~((0x3 << MVS_SGPIO_DCTRL_LOC_SHIFT)
1094*4882a593Smuzhiyun << driveshift);
1095*4882a593Smuzhiyun block |= bit << MVS_SGPIO_DCTRL_LOC_SHIFT;
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun case 2: /* fail */
1098*4882a593Smuzhiyun block &= ~((0x7 << MVS_SGPIO_DCTRL_ERR_SHIFT)
1099*4882a593Smuzhiyun << driveshift);
1100*4882a593Smuzhiyun block |= bit << MVS_SGPIO_DCTRL_ERR_SHIFT;
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun iowrite32be(block,
1105*4882a593Smuzhiyun regs + MVS_SGPIO_DCTRL +
1106*4882a593Smuzhiyun MVS_SGPIO_HOST_OFFSET * mvi->id);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return reg_count;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun case SAS_GPIO_REG_TX:
1113*4882a593Smuzhiyun if (reg_index + reg_count > mvs_prv->n_host)
1114*4882a593Smuzhiyun return -EINVAL;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun for (i = 0; i < reg_count; i++) {
1117*4882a593Smuzhiyun struct mvs_info *mvi = mvs_prv->mvi[i+reg_index];
1118*4882a593Smuzhiyun void __iomem *regs = mvi->regs_ex - 0x10200;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun mw32(MVS_SGPIO_DCTRL + MVS_SGPIO_HOST_OFFSET * mvi->id,
1121*4882a593Smuzhiyun ((u32 *) write_data)[i]);
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun return reg_count;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun return -ENOSYS;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun const struct mvs_dispatch mvs_94xx_dispatch = {
1129*4882a593Smuzhiyun "mv94xx",
1130*4882a593Smuzhiyun mvs_94xx_init,
1131*4882a593Smuzhiyun NULL,
1132*4882a593Smuzhiyun mvs_94xx_ioremap,
1133*4882a593Smuzhiyun mvs_94xx_iounmap,
1134*4882a593Smuzhiyun mvs_94xx_isr,
1135*4882a593Smuzhiyun mvs_94xx_isr_status,
1136*4882a593Smuzhiyun mvs_94xx_interrupt_enable,
1137*4882a593Smuzhiyun mvs_94xx_interrupt_disable,
1138*4882a593Smuzhiyun mvs_read_phy_ctl,
1139*4882a593Smuzhiyun mvs_write_phy_ctl,
1140*4882a593Smuzhiyun mvs_read_port_cfg_data,
1141*4882a593Smuzhiyun mvs_write_port_cfg_data,
1142*4882a593Smuzhiyun mvs_write_port_cfg_addr,
1143*4882a593Smuzhiyun mvs_read_port_vsr_data,
1144*4882a593Smuzhiyun mvs_write_port_vsr_data,
1145*4882a593Smuzhiyun mvs_write_port_vsr_addr,
1146*4882a593Smuzhiyun mvs_read_port_irq_stat,
1147*4882a593Smuzhiyun mvs_write_port_irq_stat,
1148*4882a593Smuzhiyun mvs_read_port_irq_mask,
1149*4882a593Smuzhiyun mvs_write_port_irq_mask,
1150*4882a593Smuzhiyun mvs_94xx_command_active,
1151*4882a593Smuzhiyun mvs_94xx_clear_srs_irq,
1152*4882a593Smuzhiyun mvs_94xx_issue_stop,
1153*4882a593Smuzhiyun mvs_start_delivery,
1154*4882a593Smuzhiyun mvs_rx_update,
1155*4882a593Smuzhiyun mvs_int_full,
1156*4882a593Smuzhiyun mvs_94xx_assign_reg_set,
1157*4882a593Smuzhiyun mvs_94xx_free_reg_set,
1158*4882a593Smuzhiyun mvs_get_prd_size,
1159*4882a593Smuzhiyun mvs_get_prd_count,
1160*4882a593Smuzhiyun mvs_94xx_make_prd,
1161*4882a593Smuzhiyun mvs_94xx_detect_porttype,
1162*4882a593Smuzhiyun mvs_94xx_oob_done,
1163*4882a593Smuzhiyun mvs_94xx_fix_phy_info,
1164*4882a593Smuzhiyun NULL,
1165*4882a593Smuzhiyun mvs_94xx_phy_set_link_rate,
1166*4882a593Smuzhiyun mvs_hw_max_link_rate,
1167*4882a593Smuzhiyun mvs_94xx_phy_disable,
1168*4882a593Smuzhiyun mvs_94xx_phy_enable,
1169*4882a593Smuzhiyun mvs_94xx_phy_reset,
1170*4882a593Smuzhiyun NULL,
1171*4882a593Smuzhiyun mvs_94xx_clear_active_cmds,
1172*4882a593Smuzhiyun mvs_94xx_spi_read_data,
1173*4882a593Smuzhiyun mvs_94xx_spi_write_data,
1174*4882a593Smuzhiyun mvs_94xx_spi_buildcmd,
1175*4882a593Smuzhiyun mvs_94xx_spi_issuecmd,
1176*4882a593Smuzhiyun mvs_94xx_spi_waitdataready,
1177*4882a593Smuzhiyun mvs_94xx_fix_dma,
1178*4882a593Smuzhiyun mvs_94xx_tune_interrupt,
1179*4882a593Smuzhiyun mvs_94xx_non_spec_ncq_error,
1180*4882a593Smuzhiyun mvs_94xx_gpio_write,
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183