xref: /OK3568_Linux_fs/kernel/drivers/scsi/mvsas/mv_64xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 88SE64xx hardware specific
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007 Red Hat, Inc.
6*4882a593Smuzhiyun  * Copyright 2008 Marvell. <kewei@marvell.com>
7*4882a593Smuzhiyun  * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "mv_sas.h"
11*4882a593Smuzhiyun #include "mv_64xx.h"
12*4882a593Smuzhiyun #include "mv_chips.h"
13*4882a593Smuzhiyun 
mvs_64xx_detect_porttype(struct mvs_info * mvi,int i)14*4882a593Smuzhiyun static void mvs_64xx_detect_porttype(struct mvs_info *mvi, int i)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
17*4882a593Smuzhiyun 	u32 reg;
18*4882a593Smuzhiyun 	struct mvs_phy *phy = &mvi->phy[i];
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	reg = mr32(MVS_GBL_PORT_TYPE);
21*4882a593Smuzhiyun 	phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
22*4882a593Smuzhiyun 	if (reg & MODE_SAS_SATA & (1 << i))
23*4882a593Smuzhiyun 		phy->phy_type |= PORT_TYPE_SAS;
24*4882a593Smuzhiyun 	else
25*4882a593Smuzhiyun 		phy->phy_type |= PORT_TYPE_SATA;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
mvs_64xx_enable_xmt(struct mvs_info * mvi,int phy_id)28*4882a593Smuzhiyun static void mvs_64xx_enable_xmt(struct mvs_info *mvi, int phy_id)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
31*4882a593Smuzhiyun 	u32 tmp;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	tmp = mr32(MVS_PCS);
34*4882a593Smuzhiyun 	if (mvi->chip->n_phy <= MVS_SOC_PORTS)
35*4882a593Smuzhiyun 		tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT);
36*4882a593Smuzhiyun 	else
37*4882a593Smuzhiyun 		tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT2);
38*4882a593Smuzhiyun 	mw32(MVS_PCS, tmp);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
mvs_64xx_phy_hacks(struct mvs_info * mvi)41*4882a593Smuzhiyun static void mvs_64xx_phy_hacks(struct mvs_info *mvi)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
44*4882a593Smuzhiyun 	int i;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	mvs_phy_hacks(mvi);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
49*4882a593Smuzhiyun 		for (i = 0; i < MVS_SOC_PORTS; i++) {
50*4882a593Smuzhiyun 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE8);
51*4882a593Smuzhiyun 			mvs_write_port_vsr_data(mvi, i, 0x2F0);
52*4882a593Smuzhiyun 		}
53*4882a593Smuzhiyun 	} else {
54*4882a593Smuzhiyun 		/* disable auto port detection */
55*4882a593Smuzhiyun 		mw32(MVS_GBL_PORT_TYPE, 0);
56*4882a593Smuzhiyun 		for (i = 0; i < mvi->chip->n_phy; i++) {
57*4882a593Smuzhiyun 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE7);
58*4882a593Smuzhiyun 			mvs_write_port_vsr_data(mvi, i, 0x90000000);
59*4882a593Smuzhiyun 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE9);
60*4882a593Smuzhiyun 			mvs_write_port_vsr_data(mvi, i, 0x50f2);
61*4882a593Smuzhiyun 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE11);
62*4882a593Smuzhiyun 			mvs_write_port_vsr_data(mvi, i, 0x0e);
63*4882a593Smuzhiyun 		}
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
mvs_64xx_stp_reset(struct mvs_info * mvi,u32 phy_id)67*4882a593Smuzhiyun static void mvs_64xx_stp_reset(struct mvs_info *mvi, u32 phy_id)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
70*4882a593Smuzhiyun 	u32 reg, tmp;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
73*4882a593Smuzhiyun 		if (phy_id < MVS_SOC_PORTS)
74*4882a593Smuzhiyun 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &reg);
75*4882a593Smuzhiyun 		else
76*4882a593Smuzhiyun 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &reg);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	} else
79*4882a593Smuzhiyun 		reg = mr32(MVS_PHY_CTL);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	tmp = reg;
82*4882a593Smuzhiyun 	if (phy_id < MVS_SOC_PORTS)
83*4882a593Smuzhiyun 		tmp |= (1U << phy_id) << PCTL_LINK_OFFS;
84*4882a593Smuzhiyun 	else
85*4882a593Smuzhiyun 		tmp |= (1U << (phy_id - MVS_SOC_PORTS)) << PCTL_LINK_OFFS;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
88*4882a593Smuzhiyun 		if (phy_id < MVS_SOC_PORTS) {
89*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
90*4882a593Smuzhiyun 			mdelay(10);
91*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, reg);
92*4882a593Smuzhiyun 		} else {
93*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
94*4882a593Smuzhiyun 			mdelay(10);
95*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, reg);
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 	} else {
98*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
99*4882a593Smuzhiyun 		mdelay(10);
100*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, reg);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
mvs_64xx_phy_reset(struct mvs_info * mvi,u32 phy_id,int hard)104*4882a593Smuzhiyun static void mvs_64xx_phy_reset(struct mvs_info *mvi, u32 phy_id, int hard)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 tmp;
107*4882a593Smuzhiyun 	tmp = mvs_read_port_irq_stat(mvi, phy_id);
108*4882a593Smuzhiyun 	tmp &= ~PHYEV_RDY_CH;
109*4882a593Smuzhiyun 	mvs_write_port_irq_stat(mvi, phy_id, tmp);
110*4882a593Smuzhiyun 	tmp = mvs_read_phy_ctl(mvi, phy_id);
111*4882a593Smuzhiyun 	if (hard == MVS_HARD_RESET)
112*4882a593Smuzhiyun 		tmp |= PHY_RST_HARD;
113*4882a593Smuzhiyun 	else if (hard == MVS_SOFT_RESET)
114*4882a593Smuzhiyun 		tmp |= PHY_RST;
115*4882a593Smuzhiyun 	mvs_write_phy_ctl(mvi, phy_id, tmp);
116*4882a593Smuzhiyun 	if (hard) {
117*4882a593Smuzhiyun 		do {
118*4882a593Smuzhiyun 			tmp = mvs_read_phy_ctl(mvi, phy_id);
119*4882a593Smuzhiyun 		} while (tmp & PHY_RST_HARD);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static void
mvs_64xx_clear_srs_irq(struct mvs_info * mvi,u8 reg_set,u8 clear_all)124*4882a593Smuzhiyun mvs_64xx_clear_srs_irq(struct mvs_info *mvi, u8 reg_set, u8 clear_all)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
127*4882a593Smuzhiyun 	u32 tmp;
128*4882a593Smuzhiyun 	if (clear_all) {
129*4882a593Smuzhiyun 		tmp = mr32(MVS_INT_STAT_SRS_0);
130*4882a593Smuzhiyun 		if (tmp) {
131*4882a593Smuzhiyun 			printk(KERN_DEBUG "check SRS 0 %08X.\n", tmp);
132*4882a593Smuzhiyun 			mw32(MVS_INT_STAT_SRS_0, tmp);
133*4882a593Smuzhiyun 		}
134*4882a593Smuzhiyun 	} else {
135*4882a593Smuzhiyun 		tmp = mr32(MVS_INT_STAT_SRS_0);
136*4882a593Smuzhiyun 		if (tmp &  (1 << (reg_set % 32))) {
137*4882a593Smuzhiyun 			printk(KERN_DEBUG "register set 0x%x was stopped.\n",
138*4882a593Smuzhiyun 			       reg_set);
139*4882a593Smuzhiyun 			mw32(MVS_INT_STAT_SRS_0, 1 << (reg_set % 32));
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
mvs_64xx_chip_reset(struct mvs_info * mvi)144*4882a593Smuzhiyun static int mvs_64xx_chip_reset(struct mvs_info *mvi)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
147*4882a593Smuzhiyun 	u32 tmp;
148*4882a593Smuzhiyun 	int i;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* make sure interrupts are masked immediately (paranoia) */
151*4882a593Smuzhiyun 	mw32(MVS_GBL_CTL, 0);
152*4882a593Smuzhiyun 	tmp = mr32(MVS_GBL_CTL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Reset Controller */
155*4882a593Smuzhiyun 	if (!(tmp & HBA_RST)) {
156*4882a593Smuzhiyun 		if (mvi->flags & MVF_PHY_PWR_FIX) {
157*4882a593Smuzhiyun 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &tmp);
158*4882a593Smuzhiyun 			tmp &= ~PCTL_PWR_OFF;
159*4882a593Smuzhiyun 			tmp |= PCTL_PHY_DSBL;
160*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &tmp);
163*4882a593Smuzhiyun 			tmp &= ~PCTL_PWR_OFF;
164*4882a593Smuzhiyun 			tmp |= PCTL_PHY_DSBL;
165*4882a593Smuzhiyun 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
166*4882a593Smuzhiyun 		}
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* make sure interrupts are masked immediately (paranoia) */
170*4882a593Smuzhiyun 	mw32(MVS_GBL_CTL, 0);
171*4882a593Smuzhiyun 	tmp = mr32(MVS_GBL_CTL);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Reset Controller */
174*4882a593Smuzhiyun 	if (!(tmp & HBA_RST)) {
175*4882a593Smuzhiyun 		/* global reset, incl. COMRESET/H_RESET_N (self-clearing) */
176*4882a593Smuzhiyun 		mw32_f(MVS_GBL_CTL, HBA_RST);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* wait for reset to finish; timeout is just a guess */
180*4882a593Smuzhiyun 	i = 1000;
181*4882a593Smuzhiyun 	while (i-- > 0) {
182*4882a593Smuzhiyun 		msleep(10);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		if (!(mr32(MVS_GBL_CTL) & HBA_RST))
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 	if (mr32(MVS_GBL_CTL) & HBA_RST) {
188*4882a593Smuzhiyun 		dev_printk(KERN_ERR, mvi->dev, "HBA reset failed\n");
189*4882a593Smuzhiyun 		return -EBUSY;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
mvs_64xx_phy_disable(struct mvs_info * mvi,u32 phy_id)194*4882a593Smuzhiyun static void mvs_64xx_phy_disable(struct mvs_info *mvi, u32 phy_id)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
197*4882a593Smuzhiyun 	u32 tmp;
198*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
199*4882a593Smuzhiyun 		u32 offs;
200*4882a593Smuzhiyun 		if (phy_id < 4)
201*4882a593Smuzhiyun 			offs = PCR_PHY_CTL;
202*4882a593Smuzhiyun 		else {
203*4882a593Smuzhiyun 			offs = PCR_PHY_CTL2;
204*4882a593Smuzhiyun 			phy_id -= 4;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 		pci_read_config_dword(mvi->pdev, offs, &tmp);
207*4882a593Smuzhiyun 		tmp |= 1U << (PCTL_PHY_DSBL_OFFS + phy_id);
208*4882a593Smuzhiyun 		pci_write_config_dword(mvi->pdev, offs, tmp);
209*4882a593Smuzhiyun 	} else {
210*4882a593Smuzhiyun 		tmp = mr32(MVS_PHY_CTL);
211*4882a593Smuzhiyun 		tmp |= 1U << (PCTL_PHY_DSBL_OFFS + phy_id);
212*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
mvs_64xx_phy_enable(struct mvs_info * mvi,u32 phy_id)216*4882a593Smuzhiyun static void mvs_64xx_phy_enable(struct mvs_info *mvi, u32 phy_id)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
219*4882a593Smuzhiyun 	u32 tmp;
220*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
221*4882a593Smuzhiyun 		u32 offs;
222*4882a593Smuzhiyun 		if (phy_id < 4)
223*4882a593Smuzhiyun 			offs = PCR_PHY_CTL;
224*4882a593Smuzhiyun 		else {
225*4882a593Smuzhiyun 			offs = PCR_PHY_CTL2;
226*4882a593Smuzhiyun 			phy_id -= 4;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 		pci_read_config_dword(mvi->pdev, offs, &tmp);
229*4882a593Smuzhiyun 		tmp &= ~(1U << (PCTL_PHY_DSBL_OFFS + phy_id));
230*4882a593Smuzhiyun 		pci_write_config_dword(mvi->pdev, offs, tmp);
231*4882a593Smuzhiyun 	} else {
232*4882a593Smuzhiyun 		tmp = mr32(MVS_PHY_CTL);
233*4882a593Smuzhiyun 		tmp &= ~(1U << (PCTL_PHY_DSBL_OFFS + phy_id));
234*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
mvs_64xx_init(struct mvs_info * mvi)238*4882a593Smuzhiyun static int mvs_64xx_init(struct mvs_info *mvi)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
241*4882a593Smuzhiyun 	int i;
242*4882a593Smuzhiyun 	u32 tmp, cctl;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (mvi->pdev && mvi->pdev->revision == 0)
245*4882a593Smuzhiyun 		mvi->flags |= MVF_PHY_PWR_FIX;
246*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
247*4882a593Smuzhiyun 		mvs_show_pcie_usage(mvi);
248*4882a593Smuzhiyun 		tmp = mvs_64xx_chip_reset(mvi);
249*4882a593Smuzhiyun 		if (tmp)
250*4882a593Smuzhiyun 			return tmp;
251*4882a593Smuzhiyun 	} else {
252*4882a593Smuzhiyun 		tmp = mr32(MVS_PHY_CTL);
253*4882a593Smuzhiyun 		tmp &= ~PCTL_PWR_OFF;
254*4882a593Smuzhiyun 		tmp |= PCTL_PHY_DSBL;
255*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Init Chip */
259*4882a593Smuzhiyun 	/* make sure RST is set; HBA_RST /should/ have done that for us */
260*4882a593Smuzhiyun 	cctl = mr32(MVS_CTL) & 0xFFFF;
261*4882a593Smuzhiyun 	if (cctl & CCTL_RST)
262*4882a593Smuzhiyun 		cctl &= ~CCTL_RST;
263*4882a593Smuzhiyun 	else
264*4882a593Smuzhiyun 		mw32_f(MVS_CTL, cctl | CCTL_RST);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
267*4882a593Smuzhiyun 		/* write to device control _AND_ device status register */
268*4882a593Smuzhiyun 		pci_read_config_dword(mvi->pdev, PCR_DEV_CTRL, &tmp);
269*4882a593Smuzhiyun 		tmp &= ~PRD_REQ_MASK;
270*4882a593Smuzhiyun 		tmp |= PRD_REQ_SIZE;
271*4882a593Smuzhiyun 		pci_write_config_dword(mvi->pdev, PCR_DEV_CTRL, tmp);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &tmp);
274*4882a593Smuzhiyun 		tmp &= ~PCTL_PWR_OFF;
275*4882a593Smuzhiyun 		tmp &= ~PCTL_PHY_DSBL;
276*4882a593Smuzhiyun 		pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &tmp);
279*4882a593Smuzhiyun 		tmp &= PCTL_PWR_OFF;
280*4882a593Smuzhiyun 		tmp &= ~PCTL_PHY_DSBL;
281*4882a593Smuzhiyun 		pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
282*4882a593Smuzhiyun 	} else {
283*4882a593Smuzhiyun 		tmp = mr32(MVS_PHY_CTL);
284*4882a593Smuzhiyun 		tmp &= ~PCTL_PWR_OFF;
285*4882a593Smuzhiyun 		tmp |= PCTL_COM_ON;
286*4882a593Smuzhiyun 		tmp &= ~PCTL_PHY_DSBL;
287*4882a593Smuzhiyun 		tmp |= PCTL_LINK_RST;
288*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
289*4882a593Smuzhiyun 		msleep(100);
290*4882a593Smuzhiyun 		tmp &= ~PCTL_LINK_RST;
291*4882a593Smuzhiyun 		mw32(MVS_PHY_CTL, tmp);
292*4882a593Smuzhiyun 		msleep(100);
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* reset control */
296*4882a593Smuzhiyun 	mw32(MVS_PCS, 0);		/* MVS_PCS */
297*4882a593Smuzhiyun 	/* init phys */
298*4882a593Smuzhiyun 	mvs_64xx_phy_hacks(mvi);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	tmp = mvs_cr32(mvi, CMD_PHY_MODE_21);
301*4882a593Smuzhiyun 	tmp &= 0x0000ffff;
302*4882a593Smuzhiyun 	tmp |= 0x00fa0000;
303*4882a593Smuzhiyun 	mvs_cw32(mvi, CMD_PHY_MODE_21, tmp);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* enable auto port detection */
306*4882a593Smuzhiyun 	mw32(MVS_GBL_PORT_TYPE, MODE_AUTO_DET_EN);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	mw32(MVS_CMD_LIST_LO, mvi->slot_dma);
309*4882a593Smuzhiyun 	mw32(MVS_CMD_LIST_HI, (mvi->slot_dma >> 16) >> 16);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	mw32(MVS_RX_FIS_LO, mvi->rx_fis_dma);
312*4882a593Smuzhiyun 	mw32(MVS_RX_FIS_HI, (mvi->rx_fis_dma >> 16) >> 16);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ);
315*4882a593Smuzhiyun 	mw32(MVS_TX_LO, mvi->tx_dma);
316*4882a593Smuzhiyun 	mw32(MVS_TX_HI, (mvi->tx_dma >> 16) >> 16);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	mw32(MVS_RX_CFG, MVS_RX_RING_SZ);
319*4882a593Smuzhiyun 	mw32(MVS_RX_LO, mvi->rx_dma);
320*4882a593Smuzhiyun 	mw32(MVS_RX_HI, (mvi->rx_dma >> 16) >> 16);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	for (i = 0; i < mvi->chip->n_phy; i++) {
323*4882a593Smuzhiyun 		/* set phy local SAS address */
324*4882a593Smuzhiyun 		/* should set little endian SAS address to 64xx chip */
325*4882a593Smuzhiyun 		mvs_set_sas_addr(mvi, i, PHYR_ADDR_LO, PHYR_ADDR_HI,
326*4882a593Smuzhiyun 				cpu_to_be64(mvi->phy[i].dev_sas_addr));
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		mvs_64xx_enable_xmt(mvi, i);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		mvs_64xx_phy_reset(mvi, i, MVS_HARD_RESET);
331*4882a593Smuzhiyun 		msleep(500);
332*4882a593Smuzhiyun 		mvs_64xx_detect_porttype(mvi, i);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 	if (mvi->flags & MVF_FLAG_SOC) {
335*4882a593Smuzhiyun 		/* set select registers */
336*4882a593Smuzhiyun 		writel(0x0E008000, regs + 0x000);
337*4882a593Smuzhiyun 		writel(0x59000008, regs + 0x004);
338*4882a593Smuzhiyun 		writel(0x20, regs + 0x008);
339*4882a593Smuzhiyun 		writel(0x20, regs + 0x00c);
340*4882a593Smuzhiyun 		writel(0x20, regs + 0x010);
341*4882a593Smuzhiyun 		writel(0x20, regs + 0x014);
342*4882a593Smuzhiyun 		writel(0x20, regs + 0x018);
343*4882a593Smuzhiyun 		writel(0x20, regs + 0x01c);
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 	for (i = 0; i < mvi->chip->n_phy; i++) {
346*4882a593Smuzhiyun 		/* clear phy int status */
347*4882a593Smuzhiyun 		tmp = mvs_read_port_irq_stat(mvi, i);
348*4882a593Smuzhiyun 		tmp &= ~PHYEV_SIG_FIS;
349*4882a593Smuzhiyun 		mvs_write_port_irq_stat(mvi, i, tmp);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		/* set phy int mask */
352*4882a593Smuzhiyun 		tmp = PHYEV_RDY_CH | PHYEV_BROAD_CH | PHYEV_UNASSOC_FIS |
353*4882a593Smuzhiyun 			PHYEV_ID_DONE | PHYEV_DCDR_ERR | PHYEV_CRC_ERR |
354*4882a593Smuzhiyun 			PHYEV_DEC_ERR;
355*4882a593Smuzhiyun 		mvs_write_port_irq_mask(mvi, i, tmp);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		msleep(100);
358*4882a593Smuzhiyun 		mvs_update_phyinfo(mvi, i, 1);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* little endian for open address and command table, etc. */
362*4882a593Smuzhiyun 	cctl = mr32(MVS_CTL);
363*4882a593Smuzhiyun 	cctl |= CCTL_ENDIAN_CMD;
364*4882a593Smuzhiyun 	cctl |= CCTL_ENDIAN_DATA;
365*4882a593Smuzhiyun 	cctl &= ~CCTL_ENDIAN_OPEN;
366*4882a593Smuzhiyun 	cctl |= CCTL_ENDIAN_RSP;
367*4882a593Smuzhiyun 	mw32_f(MVS_CTL, cctl);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* reset CMD queue */
370*4882a593Smuzhiyun 	tmp = mr32(MVS_PCS);
371*4882a593Smuzhiyun 	tmp |= PCS_CMD_RST;
372*4882a593Smuzhiyun 	tmp &= ~PCS_SELF_CLEAR;
373*4882a593Smuzhiyun 	mw32(MVS_PCS, tmp);
374*4882a593Smuzhiyun 	/*
375*4882a593Smuzhiyun 	 * the max count is 0x1ff, while our max slot is 0x200,
376*4882a593Smuzhiyun 	 * it will make count 0.
377*4882a593Smuzhiyun 	 */
378*4882a593Smuzhiyun 	tmp = 0;
379*4882a593Smuzhiyun 	if (MVS_CHIP_SLOT_SZ > 0x1ff)
380*4882a593Smuzhiyun 		mw32(MVS_INT_COAL, 0x1ff | COAL_EN);
381*4882a593Smuzhiyun 	else
382*4882a593Smuzhiyun 		mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ | COAL_EN);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	tmp = 0x10000 | interrupt_coalescing;
385*4882a593Smuzhiyun 	mw32(MVS_INT_COAL_TMOUT, tmp);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* ladies and gentlemen, start your engines */
388*4882a593Smuzhiyun 	mw32(MVS_TX_CFG, 0);
389*4882a593Smuzhiyun 	mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ | TX_EN);
390*4882a593Smuzhiyun 	mw32(MVS_RX_CFG, MVS_RX_RING_SZ | RX_EN);
391*4882a593Smuzhiyun 	/* enable CMD/CMPL_Q/RESP mode */
392*4882a593Smuzhiyun 	mw32(MVS_PCS, PCS_SATA_RETRY | PCS_FIS_RX_EN |
393*4882a593Smuzhiyun 		PCS_CMD_EN | PCS_CMD_STOP_ERR);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* enable completion queue interrupt */
396*4882a593Smuzhiyun 	tmp = (CINT_PORT_MASK | CINT_DONE | CINT_MEM | CINT_SRS | CINT_CI_STOP |
397*4882a593Smuzhiyun 		CINT_DMA_PCIE);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	mw32(MVS_INT_MASK, tmp);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Enable SRS interrupt */
402*4882a593Smuzhiyun 	mw32(MVS_INT_MASK_SRS_0, 0xFFFF);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
mvs_64xx_ioremap(struct mvs_info * mvi)407*4882a593Smuzhiyun static int mvs_64xx_ioremap(struct mvs_info *mvi)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	if (!mvs_ioremap(mvi, 4, 2))
410*4882a593Smuzhiyun 		return 0;
411*4882a593Smuzhiyun 	return -1;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
mvs_64xx_iounmap(struct mvs_info * mvi)414*4882a593Smuzhiyun static void mvs_64xx_iounmap(struct mvs_info *mvi)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	mvs_iounmap(mvi->regs);
417*4882a593Smuzhiyun 	mvs_iounmap(mvi->regs_ex);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
mvs_64xx_interrupt_enable(struct mvs_info * mvi)420*4882a593Smuzhiyun static void mvs_64xx_interrupt_enable(struct mvs_info *mvi)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
423*4882a593Smuzhiyun 	u32 tmp;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	tmp = mr32(MVS_GBL_CTL);
426*4882a593Smuzhiyun 	mw32(MVS_GBL_CTL, tmp | INT_EN);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
mvs_64xx_interrupt_disable(struct mvs_info * mvi)429*4882a593Smuzhiyun static void mvs_64xx_interrupt_disable(struct mvs_info *mvi)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
432*4882a593Smuzhiyun 	u32 tmp;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	tmp = mr32(MVS_GBL_CTL);
435*4882a593Smuzhiyun 	mw32(MVS_GBL_CTL, tmp & ~INT_EN);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
mvs_64xx_isr_status(struct mvs_info * mvi,int irq)438*4882a593Smuzhiyun static u32 mvs_64xx_isr_status(struct mvs_info *mvi, int irq)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
441*4882a593Smuzhiyun 	u32 stat;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (!(mvi->flags & MVF_FLAG_SOC)) {
444*4882a593Smuzhiyun 		stat = mr32(MVS_GBL_INT_STAT);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		if (stat == 0 || stat == 0xffffffff)
447*4882a593Smuzhiyun 			return 0;
448*4882a593Smuzhiyun 	} else
449*4882a593Smuzhiyun 		stat = 1;
450*4882a593Smuzhiyun 	return stat;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
mvs_64xx_isr(struct mvs_info * mvi,int irq,u32 stat)453*4882a593Smuzhiyun static irqreturn_t mvs_64xx_isr(struct mvs_info *mvi, int irq, u32 stat)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* clear CMD_CMPLT ASAP */
458*4882a593Smuzhiyun 	mw32_f(MVS_INT_STAT, CINT_DONE);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	spin_lock(&mvi->lock);
461*4882a593Smuzhiyun 	mvs_int_full(mvi);
462*4882a593Smuzhiyun 	spin_unlock(&mvi->lock);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return IRQ_HANDLED;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
mvs_64xx_command_active(struct mvs_info * mvi,u32 slot_idx)467*4882a593Smuzhiyun static void mvs_64xx_command_active(struct mvs_info *mvi, u32 slot_idx)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	u32 tmp;
470*4882a593Smuzhiyun 	mvs_cw32(mvi, 0x40 + (slot_idx >> 3), 1 << (slot_idx % 32));
471*4882a593Smuzhiyun 	mvs_cw32(mvi, 0x00 + (slot_idx >> 3), 1 << (slot_idx % 32));
472*4882a593Smuzhiyun 	do {
473*4882a593Smuzhiyun 		tmp = mvs_cr32(mvi, 0x00 + (slot_idx >> 3));
474*4882a593Smuzhiyun 	} while (tmp & 1 << (slot_idx % 32));
475*4882a593Smuzhiyun 	do {
476*4882a593Smuzhiyun 		tmp = mvs_cr32(mvi, 0x40 + (slot_idx >> 3));
477*4882a593Smuzhiyun 	} while (tmp & 1 << (slot_idx % 32));
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
mvs_64xx_issue_stop(struct mvs_info * mvi,enum mvs_port_type type,u32 tfs)480*4882a593Smuzhiyun static void mvs_64xx_issue_stop(struct mvs_info *mvi, enum mvs_port_type type,
481*4882a593Smuzhiyun 				u32 tfs)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
484*4882a593Smuzhiyun 	u32 tmp;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (type == PORT_TYPE_SATA) {
487*4882a593Smuzhiyun 		tmp = mr32(MVS_INT_STAT_SRS_0) | (1U << tfs);
488*4882a593Smuzhiyun 		mw32(MVS_INT_STAT_SRS_0, tmp);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	mw32(MVS_INT_STAT, CINT_CI_STOP);
491*4882a593Smuzhiyun 	tmp = mr32(MVS_PCS) | 0xFF00;
492*4882a593Smuzhiyun 	mw32(MVS_PCS, tmp);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
mvs_64xx_free_reg_set(struct mvs_info * mvi,u8 * tfs)495*4882a593Smuzhiyun static void mvs_64xx_free_reg_set(struct mvs_info *mvi, u8 *tfs)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
498*4882a593Smuzhiyun 	u32 tmp, offs;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (*tfs == MVS_ID_NOT_MAPPED)
501*4882a593Smuzhiyun 		return;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	offs = 1U << ((*tfs & 0x0f) + PCS_EN_SATA_REG_SHIFT);
504*4882a593Smuzhiyun 	if (*tfs < 16) {
505*4882a593Smuzhiyun 		tmp = mr32(MVS_PCS);
506*4882a593Smuzhiyun 		mw32(MVS_PCS, tmp & ~offs);
507*4882a593Smuzhiyun 	} else {
508*4882a593Smuzhiyun 		tmp = mr32(MVS_CTL);
509*4882a593Smuzhiyun 		mw32(MVS_CTL, tmp & ~offs);
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	tmp = mr32(MVS_INT_STAT_SRS_0) & (1U << *tfs);
513*4882a593Smuzhiyun 	if (tmp)
514*4882a593Smuzhiyun 		mw32(MVS_INT_STAT_SRS_0, tmp);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	*tfs = MVS_ID_NOT_MAPPED;
517*4882a593Smuzhiyun 	return;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
mvs_64xx_assign_reg_set(struct mvs_info * mvi,u8 * tfs)520*4882a593Smuzhiyun static u8 mvs_64xx_assign_reg_set(struct mvs_info *mvi, u8 *tfs)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	int i;
523*4882a593Smuzhiyun 	u32 tmp, offs;
524*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (*tfs != MVS_ID_NOT_MAPPED)
527*4882a593Smuzhiyun 		return 0;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	tmp = mr32(MVS_PCS);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	for (i = 0; i < mvi->chip->srs_sz; i++) {
532*4882a593Smuzhiyun 		if (i == 16)
533*4882a593Smuzhiyun 			tmp = mr32(MVS_CTL);
534*4882a593Smuzhiyun 		offs = 1U << ((i & 0x0f) + PCS_EN_SATA_REG_SHIFT);
535*4882a593Smuzhiyun 		if (!(tmp & offs)) {
536*4882a593Smuzhiyun 			*tfs = i;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 			if (i < 16)
539*4882a593Smuzhiyun 				mw32(MVS_PCS, tmp | offs);
540*4882a593Smuzhiyun 			else
541*4882a593Smuzhiyun 				mw32(MVS_CTL, tmp | offs);
542*4882a593Smuzhiyun 			tmp = mr32(MVS_INT_STAT_SRS_0) & (1U << i);
543*4882a593Smuzhiyun 			if (tmp)
544*4882a593Smuzhiyun 				mw32(MVS_INT_STAT_SRS_0, tmp);
545*4882a593Smuzhiyun 			return 0;
546*4882a593Smuzhiyun 		}
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	return MVS_ID_NOT_MAPPED;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
mvs_64xx_make_prd(struct scatterlist * scatter,int nr,void * prd)551*4882a593Smuzhiyun static void mvs_64xx_make_prd(struct scatterlist *scatter, int nr, void *prd)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	int i;
554*4882a593Smuzhiyun 	struct scatterlist *sg;
555*4882a593Smuzhiyun 	struct mvs_prd *buf_prd = prd;
556*4882a593Smuzhiyun 	for_each_sg(scatter, sg, nr, i) {
557*4882a593Smuzhiyun 		buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
558*4882a593Smuzhiyun 		buf_prd->len = cpu_to_le32(sg_dma_len(sg));
559*4882a593Smuzhiyun 		buf_prd++;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
mvs_64xx_oob_done(struct mvs_info * mvi,int i)563*4882a593Smuzhiyun static int mvs_64xx_oob_done(struct mvs_info *mvi, int i)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	u32 phy_st;
566*4882a593Smuzhiyun 	mvs_write_port_cfg_addr(mvi, i,
567*4882a593Smuzhiyun 			PHYR_PHY_STAT);
568*4882a593Smuzhiyun 	phy_st = mvs_read_port_cfg_data(mvi, i);
569*4882a593Smuzhiyun 	if (phy_st & PHY_OOB_DTCTD)
570*4882a593Smuzhiyun 		return 1;
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mvs_64xx_fix_phy_info(struct mvs_info * mvi,int i,struct sas_identify_frame * id)574*4882a593Smuzhiyun static void mvs_64xx_fix_phy_info(struct mvs_info *mvi, int i,
575*4882a593Smuzhiyun 				struct sas_identify_frame *id)
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct mvs_phy *phy = &mvi->phy[i];
579*4882a593Smuzhiyun 	struct asd_sas_phy *sas_phy = &phy->sas_phy;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	sas_phy->linkrate =
582*4882a593Smuzhiyun 		(phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
583*4882a593Smuzhiyun 			PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	phy->minimum_linkrate =
586*4882a593Smuzhiyun 		(phy->phy_status &
587*4882a593Smuzhiyun 			PHY_MIN_SPP_PHYS_LINK_RATE_MASK) >> 8;
588*4882a593Smuzhiyun 	phy->maximum_linkrate =
589*4882a593Smuzhiyun 		(phy->phy_status &
590*4882a593Smuzhiyun 			PHY_MAX_SPP_PHYS_LINK_RATE_MASK) >> 12;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	mvs_write_port_cfg_addr(mvi, i, PHYR_IDENTIFY);
593*4882a593Smuzhiyun 	phy->dev_info = mvs_read_port_cfg_data(mvi, i);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_DEV_INFO);
596*4882a593Smuzhiyun 	phy->att_dev_info = mvs_read_port_cfg_data(mvi, i);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_ADDR_HI);
599*4882a593Smuzhiyun 	phy->att_dev_sas_addr =
600*4882a593Smuzhiyun 	     (u64) mvs_read_port_cfg_data(mvi, i) << 32;
601*4882a593Smuzhiyun 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_ADDR_LO);
602*4882a593Smuzhiyun 	phy->att_dev_sas_addr |= mvs_read_port_cfg_data(mvi, i);
603*4882a593Smuzhiyun 	phy->att_dev_sas_addr = SAS_ADDR(&phy->att_dev_sas_addr);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
mvs_64xx_phy_work_around(struct mvs_info * mvi,int i)606*4882a593Smuzhiyun static void mvs_64xx_phy_work_around(struct mvs_info *mvi, int i)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	u32 tmp;
609*4882a593Smuzhiyun 	struct mvs_phy *phy = &mvi->phy[i];
610*4882a593Smuzhiyun 	mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE6);
611*4882a593Smuzhiyun 	tmp = mvs_read_port_vsr_data(mvi, i);
612*4882a593Smuzhiyun 	if (((phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
613*4882a593Smuzhiyun 	     PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET) ==
614*4882a593Smuzhiyun 		SAS_LINK_RATE_1_5_GBPS)
615*4882a593Smuzhiyun 		tmp &= ~PHY_MODE6_LATECLK;
616*4882a593Smuzhiyun 	else
617*4882a593Smuzhiyun 		tmp |= PHY_MODE6_LATECLK;
618*4882a593Smuzhiyun 	mvs_write_port_vsr_data(mvi, i, tmp);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
mvs_64xx_phy_set_link_rate(struct mvs_info * mvi,u32 phy_id,struct sas_phy_linkrates * rates)621*4882a593Smuzhiyun static void mvs_64xx_phy_set_link_rate(struct mvs_info *mvi, u32 phy_id,
622*4882a593Smuzhiyun 			struct sas_phy_linkrates *rates)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	u32 lrmin = 0, lrmax = 0;
625*4882a593Smuzhiyun 	u32 tmp;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	tmp = mvs_read_phy_ctl(mvi, phy_id);
628*4882a593Smuzhiyun 	lrmin = (rates->minimum_linkrate << 8);
629*4882a593Smuzhiyun 	lrmax = (rates->maximum_linkrate << 12);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (lrmin) {
632*4882a593Smuzhiyun 		tmp &= ~(0xf << 8);
633*4882a593Smuzhiyun 		tmp |= lrmin;
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun 	if (lrmax) {
636*4882a593Smuzhiyun 		tmp &= ~(0xf << 12);
637*4882a593Smuzhiyun 		tmp |= lrmax;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	mvs_write_phy_ctl(mvi, phy_id, tmp);
640*4882a593Smuzhiyun 	mvs_64xx_phy_reset(mvi, phy_id, MVS_HARD_RESET);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
mvs_64xx_clear_active_cmds(struct mvs_info * mvi)643*4882a593Smuzhiyun static void mvs_64xx_clear_active_cmds(struct mvs_info *mvi)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	u32 tmp;
646*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
647*4882a593Smuzhiyun 	tmp = mr32(MVS_PCS);
648*4882a593Smuzhiyun 	mw32(MVS_PCS, tmp & 0xFFFF);
649*4882a593Smuzhiyun 	mw32(MVS_PCS, tmp);
650*4882a593Smuzhiyun 	tmp = mr32(MVS_CTL);
651*4882a593Smuzhiyun 	mw32(MVS_CTL, tmp & 0xFFFF);
652*4882a593Smuzhiyun 	mw32(MVS_CTL, tmp);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 
mvs_64xx_spi_read_data(struct mvs_info * mvi)656*4882a593Smuzhiyun static u32 mvs_64xx_spi_read_data(struct mvs_info *mvi)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs_ex;
659*4882a593Smuzhiyun 	return ior32(SPI_DATA_REG_64XX);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
mvs_64xx_spi_write_data(struct mvs_info * mvi,u32 data)662*4882a593Smuzhiyun static void mvs_64xx_spi_write_data(struct mvs_info *mvi, u32 data)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs_ex;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	iow32(SPI_DATA_REG_64XX, data);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 
mvs_64xx_spi_buildcmd(struct mvs_info * mvi,u32 * dwCmd,u8 cmd,u8 read,u8 length,u32 addr)670*4882a593Smuzhiyun static int mvs_64xx_spi_buildcmd(struct mvs_info *mvi,
671*4882a593Smuzhiyun 			u32      *dwCmd,
672*4882a593Smuzhiyun 			u8       cmd,
673*4882a593Smuzhiyun 			u8       read,
674*4882a593Smuzhiyun 			u8       length,
675*4882a593Smuzhiyun 			u32      addr
676*4882a593Smuzhiyun 			)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	u32  dwTmp;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	dwTmp = ((u32)cmd << 24) | ((u32)length << 19);
681*4882a593Smuzhiyun 	if (read)
682*4882a593Smuzhiyun 		dwTmp |= 1U<<23;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (addr != MV_MAX_U32) {
685*4882a593Smuzhiyun 		dwTmp |= 1U<<22;
686*4882a593Smuzhiyun 		dwTmp |= (addr & 0x0003FFFF);
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	*dwCmd = dwTmp;
690*4882a593Smuzhiyun 	return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 
mvs_64xx_spi_issuecmd(struct mvs_info * mvi,u32 cmd)694*4882a593Smuzhiyun static int mvs_64xx_spi_issuecmd(struct mvs_info *mvi, u32 cmd)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs_ex;
697*4882a593Smuzhiyun 	int     retry;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	for (retry = 0; retry < 1; retry++) {
700*4882a593Smuzhiyun 		iow32(SPI_CTRL_REG_64XX, SPI_CTRL_VENDOR_ENABLE);
701*4882a593Smuzhiyun 		iow32(SPI_CMD_REG_64XX, cmd);
702*4882a593Smuzhiyun 		iow32(SPI_CTRL_REG_64XX,
703*4882a593Smuzhiyun 			SPI_CTRL_VENDOR_ENABLE | SPI_CTRL_SPISTART);
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
mvs_64xx_spi_waitdataready(struct mvs_info * mvi,u32 timeout)709*4882a593Smuzhiyun static int mvs_64xx_spi_waitdataready(struct mvs_info *mvi, u32 timeout)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs_ex;
712*4882a593Smuzhiyun 	u32 i, dwTmp;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	for (i = 0; i < timeout; i++) {
715*4882a593Smuzhiyun 		dwTmp = ior32(SPI_CTRL_REG_64XX);
716*4882a593Smuzhiyun 		if (!(dwTmp & SPI_CTRL_SPISTART))
717*4882a593Smuzhiyun 			return 0;
718*4882a593Smuzhiyun 		msleep(10);
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return -1;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
mvs_64xx_fix_dma(struct mvs_info * mvi,u32 phy_mask,int buf_len,int from,void * prd)724*4882a593Smuzhiyun static void mvs_64xx_fix_dma(struct mvs_info *mvi, u32 phy_mask,
725*4882a593Smuzhiyun 				int buf_len, int from, void *prd)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	int i;
728*4882a593Smuzhiyun 	struct mvs_prd *buf_prd = prd;
729*4882a593Smuzhiyun 	dma_addr_t buf_dma = mvi->bulk_buffer_dma;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	buf_prd	+= from;
732*4882a593Smuzhiyun 	for (i = 0; i < MAX_SG_ENTRY - from; i++) {
733*4882a593Smuzhiyun 		buf_prd->addr = cpu_to_le64(buf_dma);
734*4882a593Smuzhiyun 		buf_prd->len = cpu_to_le32(buf_len);
735*4882a593Smuzhiyun 		++buf_prd;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
mvs_64xx_tune_interrupt(struct mvs_info * mvi,u32 time)739*4882a593Smuzhiyun static void mvs_64xx_tune_interrupt(struct mvs_info *mvi, u32 time)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	void __iomem *regs = mvi->regs;
742*4882a593Smuzhiyun 	u32 tmp = 0;
743*4882a593Smuzhiyun 	/*
744*4882a593Smuzhiyun 	 * the max count is 0x1ff, while our max slot is 0x200,
745*4882a593Smuzhiyun 	 * it will make count 0.
746*4882a593Smuzhiyun 	 */
747*4882a593Smuzhiyun 	if (time == 0) {
748*4882a593Smuzhiyun 		mw32(MVS_INT_COAL, 0);
749*4882a593Smuzhiyun 		mw32(MVS_INT_COAL_TMOUT, 0x10000);
750*4882a593Smuzhiyun 	} else {
751*4882a593Smuzhiyun 		if (MVS_CHIP_SLOT_SZ > 0x1ff)
752*4882a593Smuzhiyun 			mw32(MVS_INT_COAL, 0x1ff|COAL_EN);
753*4882a593Smuzhiyun 		else
754*4882a593Smuzhiyun 			mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ|COAL_EN);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		tmp = 0x10000 | time;
757*4882a593Smuzhiyun 		mw32(MVS_INT_COAL_TMOUT, tmp);
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun const struct mvs_dispatch mvs_64xx_dispatch = {
762*4882a593Smuzhiyun 	"mv64xx",
763*4882a593Smuzhiyun 	mvs_64xx_init,
764*4882a593Smuzhiyun 	NULL,
765*4882a593Smuzhiyun 	mvs_64xx_ioremap,
766*4882a593Smuzhiyun 	mvs_64xx_iounmap,
767*4882a593Smuzhiyun 	mvs_64xx_isr,
768*4882a593Smuzhiyun 	mvs_64xx_isr_status,
769*4882a593Smuzhiyun 	mvs_64xx_interrupt_enable,
770*4882a593Smuzhiyun 	mvs_64xx_interrupt_disable,
771*4882a593Smuzhiyun 	mvs_read_phy_ctl,
772*4882a593Smuzhiyun 	mvs_write_phy_ctl,
773*4882a593Smuzhiyun 	mvs_read_port_cfg_data,
774*4882a593Smuzhiyun 	mvs_write_port_cfg_data,
775*4882a593Smuzhiyun 	mvs_write_port_cfg_addr,
776*4882a593Smuzhiyun 	mvs_read_port_vsr_data,
777*4882a593Smuzhiyun 	mvs_write_port_vsr_data,
778*4882a593Smuzhiyun 	mvs_write_port_vsr_addr,
779*4882a593Smuzhiyun 	mvs_read_port_irq_stat,
780*4882a593Smuzhiyun 	mvs_write_port_irq_stat,
781*4882a593Smuzhiyun 	mvs_read_port_irq_mask,
782*4882a593Smuzhiyun 	mvs_write_port_irq_mask,
783*4882a593Smuzhiyun 	mvs_64xx_command_active,
784*4882a593Smuzhiyun 	mvs_64xx_clear_srs_irq,
785*4882a593Smuzhiyun 	mvs_64xx_issue_stop,
786*4882a593Smuzhiyun 	mvs_start_delivery,
787*4882a593Smuzhiyun 	mvs_rx_update,
788*4882a593Smuzhiyun 	mvs_int_full,
789*4882a593Smuzhiyun 	mvs_64xx_assign_reg_set,
790*4882a593Smuzhiyun 	mvs_64xx_free_reg_set,
791*4882a593Smuzhiyun 	mvs_get_prd_size,
792*4882a593Smuzhiyun 	mvs_get_prd_count,
793*4882a593Smuzhiyun 	mvs_64xx_make_prd,
794*4882a593Smuzhiyun 	mvs_64xx_detect_porttype,
795*4882a593Smuzhiyun 	mvs_64xx_oob_done,
796*4882a593Smuzhiyun 	mvs_64xx_fix_phy_info,
797*4882a593Smuzhiyun 	mvs_64xx_phy_work_around,
798*4882a593Smuzhiyun 	mvs_64xx_phy_set_link_rate,
799*4882a593Smuzhiyun 	mvs_hw_max_link_rate,
800*4882a593Smuzhiyun 	mvs_64xx_phy_disable,
801*4882a593Smuzhiyun 	mvs_64xx_phy_enable,
802*4882a593Smuzhiyun 	mvs_64xx_phy_reset,
803*4882a593Smuzhiyun 	mvs_64xx_stp_reset,
804*4882a593Smuzhiyun 	mvs_64xx_clear_active_cmds,
805*4882a593Smuzhiyun 	mvs_64xx_spi_read_data,
806*4882a593Smuzhiyun 	mvs_64xx_spi_write_data,
807*4882a593Smuzhiyun 	mvs_64xx_spi_buildcmd,
808*4882a593Smuzhiyun 	mvs_64xx_spi_issuecmd,
809*4882a593Smuzhiyun 	mvs_64xx_spi_waitdataready,
810*4882a593Smuzhiyun 	mvs_64xx_fix_dma,
811*4882a593Smuzhiyun 	mvs_64xx_tune_interrupt,
812*4882a593Smuzhiyun 	NULL,
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815