xref: /OK3568_Linux_fs/kernel/drivers/scsi/mpt3sas/mpi/mpi2_cnfg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2000-2020 Broadcom Inc. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *          Name:  mpi2_cnfg.h
7*4882a593Smuzhiyun  *         Title:  MPI Configuration messages and pages
8*4882a593Smuzhiyun  * Creation Date:  November 10, 2006
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *    mpi2_cnfg.h Version:  02.00.47
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
13*4882a593Smuzhiyun  *       prefix are for use only on MPI v2.5 products, and must not be used
14*4882a593Smuzhiyun  *       with MPI v2.0 products. Unless otherwise noted, names beginning with
15*4882a593Smuzhiyun  *       MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Version History
18*4882a593Smuzhiyun  * ---------------
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Date      Version   Description
21*4882a593Smuzhiyun  * --------  --------  ------------------------------------------------------
22*4882a593Smuzhiyun  * 04-30-07  02.00.00  Corresponds to Fusion-MPT MPI Specification Rev A.
23*4882a593Smuzhiyun  * 06-04-07  02.00.01  Added defines for SAS IO Unit Page 2 PhyFlags.
24*4882a593Smuzhiyun  *                     Added Manufacturing Page 11.
25*4882a593Smuzhiyun  *                     Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
26*4882a593Smuzhiyun  *                     define.
27*4882a593Smuzhiyun  * 06-26-07  02.00.02  Adding generic structure for product-specific
28*4882a593Smuzhiyun  *                     Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
29*4882a593Smuzhiyun  *                     Rework of BIOS Page 2 configuration page.
30*4882a593Smuzhiyun  *                     Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
31*4882a593Smuzhiyun  *                     forms.
32*4882a593Smuzhiyun  *                     Added configuration pages IOC Page 8 and Driver
33*4882a593Smuzhiyun  *                     Persistent Mapping Page 0.
34*4882a593Smuzhiyun  * 08-31-07  02.00.03  Modified configuration pages dealing with Integrated
35*4882a593Smuzhiyun  *                     RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
36*4882a593Smuzhiyun  *                     RAID Physical Disk Pages 0 and 1, RAID Configuration
37*4882a593Smuzhiyun  *                     Page 0).
38*4882a593Smuzhiyun  *                     Added new value for AccessStatus field of SAS Device
39*4882a593Smuzhiyun  *                     Page 0 (_SATA_NEEDS_INITIALIZATION).
40*4882a593Smuzhiyun  * 10-31-07  02.00.04  Added missing SEPDevHandle field to
41*4882a593Smuzhiyun  *                     MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
42*4882a593Smuzhiyun  * 12-18-07  02.00.05  Modified IO Unit Page 0 to use 32-bit version fields for
43*4882a593Smuzhiyun  *                     NVDATA.
44*4882a593Smuzhiyun  *                     Modified IOC Page 7 to use masks and added field for
45*4882a593Smuzhiyun  *                     SASBroadcastPrimitiveMasks.
46*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_PAGE_BIOS_4.
47*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_PAGE_LOG_0.
48*4882a593Smuzhiyun  * 02-29-08  02.00.06  Modified various names to make them 32-character unique.
49*4882a593Smuzhiyun  *                     Added SAS Device IDs.
50*4882a593Smuzhiyun  *                     Updated Integrated RAID configuration pages including
51*4882a593Smuzhiyun  *                     Manufacturing Page 4, IOC Page 6, and RAID Configuration
52*4882a593Smuzhiyun  *                     Page 0.
53*4882a593Smuzhiyun  * 05-21-08  02.00.07  Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
54*4882a593Smuzhiyun  *                     Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
55*4882a593Smuzhiyun  *                     Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
56*4882a593Smuzhiyun  *                     Added missing MaxNumRoutedSasAddresses field to
57*4882a593Smuzhiyun  *                     MPI2_CONFIG_PAGE_EXPANDER_0.
58*4882a593Smuzhiyun  *                     Added SAS Port Page 0.
59*4882a593Smuzhiyun  *                     Modified structure layout for
60*4882a593Smuzhiyun  *                     MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
61*4882a593Smuzhiyun  * 06-27-08  02.00.08  Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
62*4882a593Smuzhiyun  *                     MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
63*4882a593Smuzhiyun  * 10-02-08  02.00.09  Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
64*4882a593Smuzhiyun  *                     to 0x000000FF.
65*4882a593Smuzhiyun  *                     Added two new values for the Physical Disk Coercion Size
66*4882a593Smuzhiyun  *                     bits in the Flags field of Manufacturing Page 4.
67*4882a593Smuzhiyun  *                     Added product-specific Manufacturing pages 16 to 31.
68*4882a593Smuzhiyun  *                     Modified Flags bits for controlling write cache on SATA
69*4882a593Smuzhiyun  *                     drives in IO Unit Page 1.
70*4882a593Smuzhiyun  *                     Added new bit to AdditionalControlFlags of SAS IO Unit
71*4882a593Smuzhiyun  *                     Page 1 to control Invalid Topology Correction.
72*4882a593Smuzhiyun  *                     Added additional defines for RAID Volume Page 0
73*4882a593Smuzhiyun  *                     VolumeStatusFlags field.
74*4882a593Smuzhiyun  *                     Modified meaning of RAID Volume Page 0 VolumeSettings
75*4882a593Smuzhiyun  *                     define for auto-configure of hot-swap drives.
76*4882a593Smuzhiyun  *                     Added SupportedPhysDisks field to RAID Volume Page 1 and
77*4882a593Smuzhiyun  *                     added related defines.
78*4882a593Smuzhiyun  *                     Added PhysDiskAttributes field (and related defines) to
79*4882a593Smuzhiyun  *                     RAID Physical Disk Page 0.
80*4882a593Smuzhiyun  *                     Added MPI2_SAS_PHYINFO_PHY_VACANT define.
81*4882a593Smuzhiyun  *                     Added three new DiscoveryStatus bits for SAS IO Unit
82*4882a593Smuzhiyun  *                     Page 0 and SAS Expander Page 0.
83*4882a593Smuzhiyun  *                     Removed multiplexing information from SAS IO Unit pages.
84*4882a593Smuzhiyun  *                     Added BootDeviceWaitTime field to SAS IO Unit Page 4.
85*4882a593Smuzhiyun  *                     Removed Zone Address Resolved bit from PhyInfo and from
86*4882a593Smuzhiyun  *                     Expander Page 0 Flags field.
87*4882a593Smuzhiyun  *                     Added two new AccessStatus values to SAS Device Page 0
88*4882a593Smuzhiyun  *                     for indicating routing problems. Added 3 reserved words
89*4882a593Smuzhiyun  *                     to this page.
90*4882a593Smuzhiyun  * 01-19-09  02.00.10  Fixed defines for GPIOVal field of IO Unit Page 3.
91*4882a593Smuzhiyun  *                     Inserted missing reserved field into structure for IOC
92*4882a593Smuzhiyun  *                     Page 6.
93*4882a593Smuzhiyun  *                     Added more pending task bits to RAID Volume Page 0
94*4882a593Smuzhiyun  *                     VolumeStatusFlags defines.
95*4882a593Smuzhiyun  *                     Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
96*4882a593Smuzhiyun  *                     Added a new DiscoveryStatus bit for SAS IO Unit Page 0
97*4882a593Smuzhiyun  *                     and SAS Expander Page 0 to flag a downstream initiator
98*4882a593Smuzhiyun  *                     when in simplified routing mode.
99*4882a593Smuzhiyun  *                     Removed SATA Init Failure defines for DiscoveryStatus
100*4882a593Smuzhiyun  *                     fields of SAS IO Unit Page 0 and SAS Expander Page 0.
101*4882a593Smuzhiyun  *                     Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
102*4882a593Smuzhiyun  *                     Added PortGroups, DmaGroup, and ControlGroup fields to
103*4882a593Smuzhiyun  *                     SAS Device Page 0.
104*4882a593Smuzhiyun  * 05-06-09  02.00.11  Added structures and defines for IO Unit Page 5 and IO
105*4882a593Smuzhiyun  *                     Unit Page 6.
106*4882a593Smuzhiyun  *                     Added expander reduced functionality data to SAS
107*4882a593Smuzhiyun  *                     Expander Page 0.
108*4882a593Smuzhiyun  *                     Added SAS PHY Page 2 and SAS PHY Page 3.
109*4882a593Smuzhiyun  * 07-30-09  02.00.12  Added IO Unit Page 7.
110*4882a593Smuzhiyun  *                     Added new device ids.
111*4882a593Smuzhiyun  *                     Added SAS IO Unit Page 5.
112*4882a593Smuzhiyun  *                     Added partial and slumber power management capable flags
113*4882a593Smuzhiyun  *                     to SAS Device Page 0 Flags field.
114*4882a593Smuzhiyun  *                     Added PhyInfo defines for power condition.
115*4882a593Smuzhiyun  *                     Added Ethernet configuration pages.
116*4882a593Smuzhiyun  * 10-28-09  02.00.13  Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
117*4882a593Smuzhiyun  *                     Added SAS PHY Page 4 structure and defines.
118*4882a593Smuzhiyun  * 02-10-10  02.00.14  Modified the comments for the configuration page
119*4882a593Smuzhiyun  *                     structures that contain an array of data. The host
120*4882a593Smuzhiyun  *                     should use the "count" field in the page data (e.g. the
121*4882a593Smuzhiyun  *                     NumPhys field) to determine the number of valid elements
122*4882a593Smuzhiyun  *                     in the array.
123*4882a593Smuzhiyun  *                     Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
124*4882a593Smuzhiyun  *                     Added PowerManagementCapabilities to IO Unit Page 7.
125*4882a593Smuzhiyun  *                     Added PortWidthModGroup field to
126*4882a593Smuzhiyun  *                     MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
127*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
128*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
129*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
130*4882a593Smuzhiyun  * 05-12-10  02.00.15  Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
131*4882a593Smuzhiyun  *                     define.
132*4882a593Smuzhiyun  *                     Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
133*4882a593Smuzhiyun  *                     Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
134*4882a593Smuzhiyun  * 08-11-10  02.00.16  Removed IO Unit Page 1 device path (multi-pathing)
135*4882a593Smuzhiyun  *                     defines.
136*4882a593Smuzhiyun  * 11-10-10  02.00.17  Added ReceptacleID field (replacing Reserved1) to
137*4882a593Smuzhiyun  *                     MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
138*4882a593Smuzhiyun  *                     the Pinout field.
139*4882a593Smuzhiyun  *                     Added BoardTemperature and BoardTemperatureUnits fields
140*4882a593Smuzhiyun  *                     to MPI2_CONFIG_PAGE_IO_UNIT_7.
141*4882a593Smuzhiyun  *                     Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
142*4882a593Smuzhiyun  *                     and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
143*4882a593Smuzhiyun  * 02-23-11  02.00.18  Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
144*4882a593Smuzhiyun  *                     Added IO Unit Page 8, IO Unit Page 9,
145*4882a593Smuzhiyun  *                     and IO Unit Page 10.
146*4882a593Smuzhiyun  *                     Added SASNotifyPrimitiveMasks field to
147*4882a593Smuzhiyun  *                     MPI2_CONFIG_PAGE_IOC_7.
148*4882a593Smuzhiyun  * 03-09-11  02.00.19  Fixed IO Unit Page 10 (to match the spec).
149*4882a593Smuzhiyun  * 05-25-11  02.00.20  Cleaned up a few comments.
150*4882a593Smuzhiyun  * 08-24-11  02.00.21  Marked the IO Unit Page 7 PowerManagementCapabilities
151*4882a593Smuzhiyun  *                     for PCIe link as obsolete.
152*4882a593Smuzhiyun  *                     Added SpinupFlags field containing a Disable Spin-up bit
153*4882a593Smuzhiyun  *                     to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
154*4882a593Smuzhiyun  *                     Unit Page 4.
155*4882a593Smuzhiyun  * 11-18-11  02.00.22  Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
156*4882a593Smuzhiyun  *                     Added UEFIVersion field to BIOS Page 1 and defined new
157*4882a593Smuzhiyun  *                     BiosOptions bits.
158*4882a593Smuzhiyun  *                     Incorporating additions for MPI v2.5.
159*4882a593Smuzhiyun  * 11-27-12  02.00.23  Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
160*4882a593Smuzhiyun  *                     Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
161*4882a593Smuzhiyun  * 12-20-12  02.00.24  Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
162*4882a593Smuzhiyun  *                     obsolete for MPI v2.5 and later.
163*4882a593Smuzhiyun  *                     Added some defines for 12G SAS speeds.
164*4882a593Smuzhiyun  * 04-09-13  02.00.25  Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
165*4882a593Smuzhiyun  *                     Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
166*4882a593Smuzhiyun  *                     match the specification.
167*4882a593Smuzhiyun  * 08-19-13  02.00.26  Added reserved words to MPI2_CONFIG_PAGE_IO_UNIT_7 for
168*4882a593Smuzhiyun  *			future use.
169*4882a593Smuzhiyun  * 12-05-13  02.00.27  Added MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL for
170*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_MAN_7.
171*4882a593Smuzhiyun  *		       Added EnclosureLevel and ConnectorName fields to
172*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_SAS_DEV_0.
173*4882a593Smuzhiyun  *		       Added MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID for
174*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_SAS_DEV_0.
175*4882a593Smuzhiyun  *		       Added EnclosureLevel field to
176*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
177*4882a593Smuzhiyun  *		       Added MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID for
178*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
179*4882a593Smuzhiyun  * 01-08-14  02.00.28  Added more defines for the BiosOptions field of
180*4882a593Smuzhiyun  *		       MPI2_CONFIG_PAGE_BIOS_1.
181*4882a593Smuzhiyun  * 06-13-14  02.00.29  Added SSUTimeout field to MPI2_CONFIG_PAGE_BIOS_1, and
182*4882a593Smuzhiyun  *                     more defines for the BiosOptions field.
183*4882a593Smuzhiyun  * 11-18-14  02.00.30  Updated copyright information.
184*4882a593Smuzhiyun  *                     Added MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG.
185*4882a593Smuzhiyun  *                     Added AdapterOrderAux fields to BIOS Page 3.
186*4882a593Smuzhiyun  * 03-16-15  02.00.31  Updated for MPI v2.6.
187*4882a593Smuzhiyun  *                     Added Flags field to IO Unit Page 7.
188*4882a593Smuzhiyun  *                     Added new SAS Phy Event codes
189*4882a593Smuzhiyun  * 05-25-15  02.00.33  Added more defines for the BiosOptions field of
190*4882a593Smuzhiyun  *                     MPI2_CONFIG_PAGE_BIOS_1.
191*4882a593Smuzhiyun  * 08-25-15  02.00.34  Bumped Header Version.
192*4882a593Smuzhiyun  * 12-18-15  02.00.35  Added SATADeviceWaitTime to SAS IO Unit Page 4.
193*4882a593Smuzhiyun  * 01-21-16  02.00.36  Added/modified MPI2_MFGPAGE_DEVID_SAS defines.
194*4882a593Smuzhiyun  *                     Added Link field to PCIe Link Pages
195*4882a593Smuzhiyun  *                     Added EnclosureLevel and ConnectorName to PCIe
196*4882a593Smuzhiyun  *                     Device Page 0.
197*4882a593Smuzhiyun  *                     Added define for PCIE IoUnit page 1 max rate shift.
198*4882a593Smuzhiyun  *                     Added comment for reserved ExtPageTypes.
199*4882a593Smuzhiyun  *                     Added SAS 4 22.5 gbs speed support.
200*4882a593Smuzhiyun  *                     Added PCIe 4 16.0 GT/sec speec support.
201*4882a593Smuzhiyun  *                     Removed AHCI support.
202*4882a593Smuzhiyun  *                     Removed SOP support.
203*4882a593Smuzhiyun  *                     Added NegotiatedLinkRate and NegotiatedPortWidth to
204*4882a593Smuzhiyun  *                     PCIe device page 0.
205*4882a593Smuzhiyun  * 04-10-16  02.00.37  Fixed MPI2_MFGPAGE_DEVID_SAS3616/3708 defines
206*4882a593Smuzhiyun  * 07-01-16  02.00.38  Added Manufacturing page 7 Connector types.
207*4882a593Smuzhiyun  *                     Changed declaration of ConnectorName in PCIe DevicePage0
208*4882a593Smuzhiyun  *                     to match SAS DevicePage 0.
209*4882a593Smuzhiyun  *                     Added SATADeviceWaitTime to IO Unit Page 11.
210*4882a593Smuzhiyun  *                     Added MPI26_MFGPAGE_DEVID_SAS4008
211*4882a593Smuzhiyun  *                     Added x16 PCIe width to IO Unit Page 7
212*4882a593Smuzhiyun  *                     Added LINKFLAGS to control SRIS in PCIe IO Unit page 1
213*4882a593Smuzhiyun  *                     phy data.
214*4882a593Smuzhiyun  *                     Added InitStatus to PCIe IO Unit Page 1 header.
215*4882a593Smuzhiyun  * 09-01-16  02.00.39  Added MPI26_CONFIG_PAGE_ENCLOSURE_0 and related defines.
216*4882a593Smuzhiyun  *                     Added MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE and
217*4882a593Smuzhiyun  *                     MPI26_ENCLOS_PGAD_FORM_HANDLE page address formats.
218*4882a593Smuzhiyun  * 02-02-17  02.00.40  Added MPI2_MANPAGE7_SLOT_UNKNOWN.
219*4882a593Smuzhiyun  *                     Added ChassisSlot field to SAS Enclosure Page 0.
220*4882a593Smuzhiyun  *                     Added ChassisSlot Valid bit (bit 5) to the Flags field
221*4882a593Smuzhiyun  *                     in SAS Enclosure Page 0.
222*4882a593Smuzhiyun  * 06-13-17  02.00.41  Added MPI26_MFGPAGE_DEVID_SAS3816 and
223*4882a593Smuzhiyun  *                     MPI26_MFGPAGE_DEVID_SAS3916 defines.
224*4882a593Smuzhiyun  *                     Removed MPI26_MFGPAGE_DEVID_SAS4008 define.
225*4882a593Smuzhiyun  *                     Added MPI26_PCIEIOUNIT1_LINKFLAGS_SRNS_EN define.
226*4882a593Smuzhiyun  *                     Renamed PI26_PCIEIOUNIT1_LINKFLAGS_EN_SRIS to
227*4882a593Smuzhiyun  *                     PI26_PCIEIOUNIT1_LINKFLAGS_SRIS_EN.
228*4882a593Smuzhiyun  *                     Renamed MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SRIS to
229*4882a593Smuzhiyun  *                     MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SEPARATE_REFCLK.
230*4882a593Smuzhiyun  * 09-29-17  02.00.42  Added ControllerResetTO field to PCIe Device Page 2.
231*4882a593Smuzhiyun  *                     Added NOIOB field to PCIe Device Page 2.
232*4882a593Smuzhiyun  *                     Added MPI26_PCIEDEV2_CAP_DATA_BLK_ALIGN_AND_GRAN to
233*4882a593Smuzhiyun  *                     the Capabilities field of PCIe Device Page 2.
234*4882a593Smuzhiyun  * 07-22-18  02.00.43  Added defines for SAS3916 and SAS3816.
235*4882a593Smuzhiyun  *                     Added WRiteCache defines to IO Unit Page 1.
236*4882a593Smuzhiyun  *                     Added MaxEnclosureLevel to BIOS Page 1.
237*4882a593Smuzhiyun  *                     Added OEMRD to SAS Enclosure Page 1.
238*4882a593Smuzhiyun  *                     Added DMDReportPCIe to PCIe IO Unit Page 1.
239*4882a593Smuzhiyun  *                     Added Flags field and flags for Retimers to
240*4882a593Smuzhiyun  *                     PCIe Switch Page 1.
241*4882a593Smuzhiyun  * 08-02-18  02.00.44  Added Slotx2, Slotx4 to ManPage 7.
242*4882a593Smuzhiyun  * 08-15-18  02.00.45  Added ProductSpecific field at end of IOC Page 1
243*4882a593Smuzhiyun  * 08-28-18  02.00.46  Added NVMs Write Cache flag to IOUnitPage1
244*4882a593Smuzhiyun  *                     Added DMDReport Delay Time defines to
245*4882a593Smuzhiyun  *                     PCIeIOUnitPage1
246*4882a593Smuzhiyun  * --------------------------------------------------------------------------
247*4882a593Smuzhiyun  * 08-02-18  02.00.44  Added Slotx2, Slotx4 to ManPage 7.
248*4882a593Smuzhiyun  * 08-15-18  02.00.45  Added ProductSpecific field at end of IOC Page 1
249*4882a593Smuzhiyun  * 08-28-18  02.00.46  Added NVMs Write Cache flag to IOUnitPage1
250*4882a593Smuzhiyun  *                     Added DMDReport Delay Time defines to PCIeIOUnitPage1
251*4882a593Smuzhiyun  * 12-17-18  02.00.47  Swap locations of Slotx2 and Slotx4 in ManPage 7.
252*4882a593Smuzhiyun  * 08-01-19  02.00.49  Add MPI26_MANPAGE7_FLAG_X2_X4_SLOT_INFO_VALID
253*4882a593Smuzhiyun  *                     Add MPI26_IOUNITPAGE1_NVME_WRCACHE_SHIFT
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #ifndef MPI2_CNFG_H
257*4882a593Smuzhiyun #define MPI2_CNFG_H
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /*****************************************************************************
260*4882a593Smuzhiyun *  Configuration Page Header and defines
261*4882a593Smuzhiyun *****************************************************************************/
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /*Config Page Header */
264*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_HEADER {
265*4882a593Smuzhiyun 	U8                 PageVersion;                /*0x00 */
266*4882a593Smuzhiyun 	U8                 PageLength;                 /*0x01 */
267*4882a593Smuzhiyun 	U8                 PageNumber;                 /*0x02 */
268*4882a593Smuzhiyun 	U8                 PageType;                   /*0x03 */
269*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
270*4882a593Smuzhiyun 	Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
273*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER  Struct;
274*4882a593Smuzhiyun 	U8                       Bytes[4];
275*4882a593Smuzhiyun 	U16                      Word16[2];
276*4882a593Smuzhiyun 	U32                      Word32;
277*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
278*4882a593Smuzhiyun 	Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /*Extended Config Page Header */
281*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
282*4882a593Smuzhiyun 	U8                  PageVersion;                /*0x00 */
283*4882a593Smuzhiyun 	U8                  Reserved1;                  /*0x01 */
284*4882a593Smuzhiyun 	U8                  PageNumber;                 /*0x02 */
285*4882a593Smuzhiyun 	U8                  PageType;                   /*0x03 */
286*4882a593Smuzhiyun 	U16                 ExtPageLength;              /*0x04 */
287*4882a593Smuzhiyun 	U8                  ExtPageType;                /*0x06 */
288*4882a593Smuzhiyun 	U8                  Reserved2;                  /*0x07 */
289*4882a593Smuzhiyun } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
290*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
291*4882a593Smuzhiyun 	Mpi2ConfigExtendedPageHeader_t,
292*4882a593Smuzhiyun 	*pMpi2ConfigExtendedPageHeader_t;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
295*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER          Struct;
296*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
297*4882a593Smuzhiyun 	U8                               Bytes[8];
298*4882a593Smuzhiyun 	U16                              Word16[4];
299*4882a593Smuzhiyun 	U32                              Word32[2];
300*4882a593Smuzhiyun } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
301*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
302*4882a593Smuzhiyun 	Mpi2ConfigPageExtendedHeaderUnion,
303*4882a593Smuzhiyun 	*pMpi2ConfigPageExtendedHeaderUnion;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*PageType field values */
307*4882a593Smuzhiyun #define MPI2_CONFIG_PAGEATTR_READ_ONLY              (0x00)
308*4882a593Smuzhiyun #define MPI2_CONFIG_PAGEATTR_CHANGEABLE             (0x10)
309*4882a593Smuzhiyun #define MPI2_CONFIG_PAGEATTR_PERSISTENT             (0x20)
310*4882a593Smuzhiyun #define MPI2_CONFIG_PAGEATTR_MASK                   (0xF0)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_IO_UNIT                (0x00)
313*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_IOC                    (0x01)
314*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_BIOS                   (0x02)
315*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME            (0x08)
316*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_MANUFACTURING          (0x09)
317*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK          (0x0A)
318*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_EXTENDED               (0x0F)
319*4882a593Smuzhiyun #define MPI2_CONFIG_PAGETYPE_MASK                   (0x0F)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define MPI2_CONFIG_TYPENUM_MASK                    (0x0FFF)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /*ExtPageType field values */
325*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT         (0x10)
326*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER        (0x11)
327*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE          (0x12)
328*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY             (0x13)
329*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_LOG                 (0x14)
330*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE           (0x15)
331*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG         (0x16)
332*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING      (0x17)
333*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT            (0x18)
334*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET            (0x19)
335*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING   (0x1A)
336*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_PCIE_IO_UNIT        (0x1B)
337*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_PCIE_SWITCH         (0x1C)
338*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_PCIE_DEVICE         (0x1D)
339*4882a593Smuzhiyun #define MPI2_CONFIG_EXTPAGETYPE_PCIE_LINK           (0x1E)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*****************************************************************************
343*4882a593Smuzhiyun *  PageAddress defines
344*4882a593Smuzhiyun *****************************************************************************/
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*RAID Volume PageAddress format */
347*4882a593Smuzhiyun #define MPI2_RAID_VOLUME_PGAD_FORM_MASK             (0xF0000000)
348*4882a593Smuzhiyun #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE  (0x00000000)
349*4882a593Smuzhiyun #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE           (0x10000000)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK           (0x0000FFFF)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*RAID Physical Disk PageAddress format */
355*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_FORM_MASK                    (0xF0000000)
356*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM    (0x00000000)
357*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM             (0x10000000)
358*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE               (0x20000000)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK             (0x000000FF)
361*4882a593Smuzhiyun #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK               (0x0000FFFF)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /*SAS Expander PageAddress format */
365*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_FORM_MASK              (0xF0000000)
366*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL     (0x00000000)
367*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM      (0x10000000)
368*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL              (0x20000000)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK            (0x0000FFFF)
371*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK            (0x00FF0000)
372*4882a593Smuzhiyun #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT           (16)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /*SAS Device PageAddress format */
376*4882a593Smuzhiyun #define MPI2_SAS_DEVICE_PGAD_FORM_MASK              (0xF0000000)
377*4882a593Smuzhiyun #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE   (0x00000000)
378*4882a593Smuzhiyun #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE            (0x20000000)
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK            (0x0000FFFF)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /*SAS PHY PageAddress format */
384*4882a593Smuzhiyun #define MPI2_SAS_PHY_PGAD_FORM_MASK                 (0xF0000000)
385*4882a593Smuzhiyun #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER           (0x00000000)
386*4882a593Smuzhiyun #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX        (0x10000000)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK           (0x000000FF)
389*4882a593Smuzhiyun #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK        (0x0000FFFF)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /*SAS Port PageAddress format */
393*4882a593Smuzhiyun #define MPI2_SASPORT_PGAD_FORM_MASK                 (0xF0000000)
394*4882a593Smuzhiyun #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT        (0x00000000)
395*4882a593Smuzhiyun #define MPI2_SASPORT_PGAD_FORM_PORT_NUM             (0x10000000)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK           (0x00000FFF)
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*SAS Enclosure PageAddress format */
401*4882a593Smuzhiyun #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK              (0xF0000000)
402*4882a593Smuzhiyun #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE   (0x00000000)
403*4882a593Smuzhiyun #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE            (0x10000000)
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK            (0x0000FFFF)
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /*Enclosure PageAddress format */
408*4882a593Smuzhiyun #define MPI26_ENCLOS_PGAD_FORM_MASK                 (0xF0000000)
409*4882a593Smuzhiyun #define MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE      (0x00000000)
410*4882a593Smuzhiyun #define MPI26_ENCLOS_PGAD_FORM_HANDLE               (0x10000000)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define MPI26_ENCLOS_PGAD_HANDLE_MASK               (0x0000FFFF)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /*RAID Configuration PageAddress format */
415*4882a593Smuzhiyun #define MPI2_RAID_PGAD_FORM_MASK                    (0xF0000000)
416*4882a593Smuzhiyun #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM      (0x00000000)
417*4882a593Smuzhiyun #define MPI2_RAID_PGAD_FORM_CONFIGNUM               (0x10000000)
418*4882a593Smuzhiyun #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG           (0x20000000)
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define MPI2_RAID_PGAD_CONFIGNUM_MASK               (0x000000FF)
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /*Driver Persistent Mapping PageAddress format */
424*4882a593Smuzhiyun #define MPI2_DPM_PGAD_FORM_MASK                     (0xF0000000)
425*4882a593Smuzhiyun #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE              (0x00000000)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK              (0x0FFF0000)
428*4882a593Smuzhiyun #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT             (16)
429*4882a593Smuzhiyun #define MPI2_DPM_PGAD_START_ENTRY_MASK              (0x0000FFFF)
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /*Ethernet PageAddress format */
433*4882a593Smuzhiyun #define MPI2_ETHERNET_PGAD_FORM_MASK                (0xF0000000)
434*4882a593Smuzhiyun #define MPI2_ETHERNET_PGAD_FORM_IF_NUM              (0x00000000)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK           (0x000000FF)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*PCIe Switch PageAddress format */
440*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_FORM_MASK            (0xF0000000)
441*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_FORM_GET_NEXT_HNDL   (0x00000000)
442*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_FORM_HNDL_PORTNUM    (0x10000000)
443*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_EXPAND_PGAD_FORM_HNDL     (0x20000000)
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_HANDLE_MASK          (0x0000FFFF)
446*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_MASK         (0x00FF0000)
447*4882a593Smuzhiyun #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_SHIFT        (16)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /*PCIe Device PageAddress format */
451*4882a593Smuzhiyun #define MPI26_PCIE_DEVICE_PGAD_FORM_MASK            (0xF0000000)
452*4882a593Smuzhiyun #define MPI26_PCIE_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
453*4882a593Smuzhiyun #define MPI26_PCIE_DEVICE_PGAD_FORM_HANDLE          (0x20000000)
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #define MPI26_PCIE_DEVICE_PGAD_HANDLE_MASK          (0x0000FFFF)
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /*PCIe Link PageAddress format */
458*4882a593Smuzhiyun #define MPI26_PCIE_LINK_PGAD_FORM_MASK            (0xF0000000)
459*4882a593Smuzhiyun #define MPI26_PCIE_LINK_PGAD_FORM_GET_NEXT_LINK   (0x00000000)
460*4882a593Smuzhiyun #define MPI26_PCIE_LINK_PGAD_FORM_LINK_NUM        (0x10000000)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define MPI26_PCIE_DEVICE_PGAD_LINKNUM_MASK       (0x000000FF)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /****************************************************************************
467*4882a593Smuzhiyun *  Configuration messages
468*4882a593Smuzhiyun ****************************************************************************/
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /*Configuration Request Message */
471*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_REQUEST {
472*4882a593Smuzhiyun 	U8                      Action;                     /*0x00 */
473*4882a593Smuzhiyun 	U8                      SGLFlags;                   /*0x01 */
474*4882a593Smuzhiyun 	U8                      ChainOffset;                /*0x02 */
475*4882a593Smuzhiyun 	U8                      Function;                   /*0x03 */
476*4882a593Smuzhiyun 	U16                     ExtPageLength;              /*0x04 */
477*4882a593Smuzhiyun 	U8                      ExtPageType;                /*0x06 */
478*4882a593Smuzhiyun 	U8                      MsgFlags;                   /*0x07 */
479*4882a593Smuzhiyun 	U8                      VP_ID;                      /*0x08 */
480*4882a593Smuzhiyun 	U8                      VF_ID;                      /*0x09 */
481*4882a593Smuzhiyun 	U16                     Reserved1;                  /*0x0A */
482*4882a593Smuzhiyun 	U8                      Reserved2;                  /*0x0C */
483*4882a593Smuzhiyun 	U8                      ProxyVF_ID;                 /*0x0D */
484*4882a593Smuzhiyun 	U16                     Reserved4;                  /*0x0E */
485*4882a593Smuzhiyun 	U32                     Reserved3;                  /*0x10 */
486*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x14 */
487*4882a593Smuzhiyun 	U32                     PageAddress;                /*0x18 */
488*4882a593Smuzhiyun 	MPI2_SGE_IO_UNION       PageBufferSGE;              /*0x1C */
489*4882a593Smuzhiyun } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
490*4882a593Smuzhiyun 	Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /*values for the Action field */
493*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_HEADER              (0x00)
494*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT        (0x01)
495*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT       (0x02)
496*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_DEFAULT             (0x03)
497*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM         (0x04)
498*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT        (0x05)
499*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM          (0x06)
500*4882a593Smuzhiyun #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE      (0x07)
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /*Config Reply Message */
506*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_REPLY {
507*4882a593Smuzhiyun 	U8                      Action;                     /*0x00 */
508*4882a593Smuzhiyun 	U8                      SGLFlags;                   /*0x01 */
509*4882a593Smuzhiyun 	U8                      MsgLength;                  /*0x02 */
510*4882a593Smuzhiyun 	U8                      Function;                   /*0x03 */
511*4882a593Smuzhiyun 	U16                     ExtPageLength;              /*0x04 */
512*4882a593Smuzhiyun 	U8                      ExtPageType;                /*0x06 */
513*4882a593Smuzhiyun 	U8                      MsgFlags;                   /*0x07 */
514*4882a593Smuzhiyun 	U8                      VP_ID;                      /*0x08 */
515*4882a593Smuzhiyun 	U8                      VF_ID;                      /*0x09 */
516*4882a593Smuzhiyun 	U16                     Reserved1;                  /*0x0A */
517*4882a593Smuzhiyun 	U16                     Reserved2;                  /*0x0C */
518*4882a593Smuzhiyun 	U16                     IOCStatus;                  /*0x0E */
519*4882a593Smuzhiyun 	U32                     IOCLogInfo;                 /*0x10 */
520*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x14 */
521*4882a593Smuzhiyun } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
522*4882a593Smuzhiyun 	Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /*****************************************************************************
527*4882a593Smuzhiyun *
528*4882a593Smuzhiyun *              C o n f i g u r a t i o n    P a g e s
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun *****************************************************************************/
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /****************************************************************************
533*4882a593Smuzhiyun *  Manufacturing Config pages
534*4882a593Smuzhiyun ****************************************************************************/
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define MPI2_MFGPAGE_VENDORID_LSI                   (0x1000)
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun /*MPI v2.0 SAS products */
539*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2004                  (0x0070)
540*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2008                  (0x0072)
541*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2108_1                (0x0074)
542*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2108_2                (0x0076)
543*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2108_3                (0x0077)
544*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2116_1                (0x0064)
545*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2116_2                (0x0065)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SSS6200                  (0x007E)
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_1                (0x0080)
550*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_2                (0x0081)
551*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_3                (0x0082)
552*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_4                (0x0083)
553*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_5                (0x0084)
554*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2208_6                (0x0085)
555*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2308_1                (0x0086)
556*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2308_2                (0x0087)
557*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SAS2308_3                (0x006E)
558*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SWITCH_MPI_EP            (0x02B0)
559*4882a593Smuzhiyun #define MPI2_MFGPAGE_DEVID_SWITCH_MPI_EP_1          (0x02B1)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*MPI v2.5 SAS products */
562*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3004                 (0x0096)
563*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3008                 (0x0097)
564*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3108_1               (0x0090)
565*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3108_2               (0x0091)
566*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3108_5               (0x0094)
567*4882a593Smuzhiyun #define MPI25_MFGPAGE_DEVID_SAS3108_6               (0x0095)
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /* MPI v2.6 SAS Products */
570*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3216                 (0x00C9)
571*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3224                 (0x00C4)
572*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3316_1               (0x00C5)
573*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3316_2               (0x00C6)
574*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3316_3               (0x00C7)
575*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3316_4               (0x00C8)
576*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3324_1               (0x00C0)
577*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3324_2               (0x00C1)
578*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3324_3               (0x00C2)
579*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3324_4               (0x00C3)
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3516                 (0x00AA)
582*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3516_1               (0x00AB)
583*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3416                 (0x00AC)
584*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3508                 (0x00AD)
585*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3508_1               (0x00AE)
586*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3408                 (0x00AF)
587*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3716                 (0x00D0)
588*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3616                 (0x00D1)
589*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SAS3708                 (0x00D2)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SEC_MASK_3916           (0x0003)
592*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_INVALID0_3916           (0x00E0)
593*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_CFG_SEC_3916            (0x00E1)
594*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_HARD_SEC_3916           (0x00E2)
595*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_INVALID1_3916           (0x00E3)
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_SEC_MASK_3816           (0x0003)
598*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_INVALID0_3816           (0x00E4)
599*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_CFG_SEC_3816            (0x00E5)
600*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_HARD_SEC_3816           (0x00E6)
601*4882a593Smuzhiyun #define MPI26_MFGPAGE_DEVID_INVALID1_3816           (0x00E7)
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun /*Manufacturing Page 0 */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
607*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
608*4882a593Smuzhiyun 	U8                      ChipName[16];               /*0x04 */
609*4882a593Smuzhiyun 	U8                      ChipRevision[8];            /*0x14 */
610*4882a593Smuzhiyun 	U8                      BoardName[16];              /*0x1C */
611*4882a593Smuzhiyun 	U8                      BoardAssembly[16];          /*0x2C */
612*4882a593Smuzhiyun 	U8                      BoardTracerNumber[16];      /*0x3C */
613*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_0,
614*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_0,
615*4882a593Smuzhiyun 	Mpi2ManufacturingPage0_t,
616*4882a593Smuzhiyun 	*pMpi2ManufacturingPage0_t;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define MPI2_MANUFACTURING0_PAGEVERSION                (0x00)
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /*Manufacturing Page 1 */
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
624*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
625*4882a593Smuzhiyun 	U8                      VPD[256];                   /*0x04 */
626*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_1,
627*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_1,
628*4882a593Smuzhiyun 	Mpi2ManufacturingPage1_t,
629*4882a593Smuzhiyun 	*pMpi2ManufacturingPage1_t;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define MPI2_MANUFACTURING1_PAGEVERSION                (0x00)
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun typedef struct _MPI2_CHIP_REVISION_ID {
635*4882a593Smuzhiyun 	U16 DeviceID;                                       /*0x00 */
636*4882a593Smuzhiyun 	U8  PCIRevisionID;                                  /*0x02 */
637*4882a593Smuzhiyun 	U8  Reserved;                                       /*0x03 */
638*4882a593Smuzhiyun } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
639*4882a593Smuzhiyun 	Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /*Manufacturing Page 2 */
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
646*4882a593Smuzhiyun  *one and check Header.PageLength at runtime.
647*4882a593Smuzhiyun  */
648*4882a593Smuzhiyun #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
649*4882a593Smuzhiyun #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS   (1)
650*4882a593Smuzhiyun #endif
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
653*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
654*4882a593Smuzhiyun 	MPI2_CHIP_REVISION_ID   ChipId;                     /*0x04 */
655*4882a593Smuzhiyun 	U32
656*4882a593Smuzhiyun 		HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
657*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_2,
658*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_2,
659*4882a593Smuzhiyun 	Mpi2ManufacturingPage2_t,
660*4882a593Smuzhiyun 	*pMpi2ManufacturingPage2_t;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #define MPI2_MANUFACTURING2_PAGEVERSION                 (0x00)
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /*Manufacturing Page 3 */
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
669*4882a593Smuzhiyun  *one and check Header.PageLength at runtime.
670*4882a593Smuzhiyun  */
671*4882a593Smuzhiyun #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
672*4882a593Smuzhiyun #define MPI2_MAN_PAGE_3_INFO_WORDS          (1)
673*4882a593Smuzhiyun #endif
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
676*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER             Header;         /*0x00 */
677*4882a593Smuzhiyun 	MPI2_CHIP_REVISION_ID               ChipId;         /*0x04 */
678*4882a593Smuzhiyun 	U32
679*4882a593Smuzhiyun 		Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
680*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_3,
681*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_3,
682*4882a593Smuzhiyun 	Mpi2ManufacturingPage3_t,
683*4882a593Smuzhiyun 	*pMpi2ManufacturingPage3_t;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define MPI2_MANUFACTURING3_PAGEVERSION                 (0x00)
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /*Manufacturing Page 4 */
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
691*4882a593Smuzhiyun 	U8                          PowerSaveFlags;                 /*0x00 */
692*4882a593Smuzhiyun 	U8                          InternalOperationsSleepTime;    /*0x01 */
693*4882a593Smuzhiyun 	U8                          InternalOperationsRunTime;      /*0x02 */
694*4882a593Smuzhiyun 	U8                          HostIdleTime;                   /*0x03 */
695*4882a593Smuzhiyun } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
696*4882a593Smuzhiyun 	*PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
697*4882a593Smuzhiyun 	Mpi2ManPage4PwrSaveSettings_t,
698*4882a593Smuzhiyun 	*pMpi2ManPage4PwrSaveSettings_t;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun /*defines for the PowerSaveFlags field */
701*4882a593Smuzhiyun #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE               (0x03)
702*4882a593Smuzhiyun #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED           (0x00)
703*4882a593Smuzhiyun #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE             (0x01)
704*4882a593Smuzhiyun #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE               (0x02)
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
707*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER             Header;                 /*0x00 */
708*4882a593Smuzhiyun 	U32                                 Reserved1;              /*0x04 */
709*4882a593Smuzhiyun 	U32                                 Flags;                  /*0x08 */
710*4882a593Smuzhiyun 	U8                                  InquirySize;            /*0x0C */
711*4882a593Smuzhiyun 	U8                                  Reserved2;              /*0x0D */
712*4882a593Smuzhiyun 	U16                                 Reserved3;              /*0x0E */
713*4882a593Smuzhiyun 	U8                                  InquiryData[56];        /*0x10 */
714*4882a593Smuzhiyun 	U32                                 RAID0VolumeSettings;    /*0x48 */
715*4882a593Smuzhiyun 	U32                                 RAID1EVolumeSettings;   /*0x4C */
716*4882a593Smuzhiyun 	U32                                 RAID1VolumeSettings;    /*0x50 */
717*4882a593Smuzhiyun 	U32                                 RAID10VolumeSettings;   /*0x54 */
718*4882a593Smuzhiyun 	U32                                 Reserved4;              /*0x58 */
719*4882a593Smuzhiyun 	U32                                 Reserved5;              /*0x5C */
720*4882a593Smuzhiyun 	MPI2_MANPAGE4_PWR_SAVE_SETTINGS     PowerSaveSettings;      /*0x60 */
721*4882a593Smuzhiyun 	U8                                  MaxOCEDisks;            /*0x64 */
722*4882a593Smuzhiyun 	U8                                  ResyncRate;             /*0x65 */
723*4882a593Smuzhiyun 	U16                                 DataScrubDuration;      /*0x66 */
724*4882a593Smuzhiyun 	U8                                  MaxHotSpares;           /*0x68 */
725*4882a593Smuzhiyun 	U8                                  MaxPhysDisksPerVol;     /*0x69 */
726*4882a593Smuzhiyun 	U8                                  MaxPhysDisks;           /*0x6A */
727*4882a593Smuzhiyun 	U8                                  MaxVolumes;             /*0x6B */
728*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_4,
729*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_4,
730*4882a593Smuzhiyun 	Mpi2ManufacturingPage4_t,
731*4882a593Smuzhiyun 	*pMpi2ManufacturingPage4_t;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun #define MPI2_MANUFACTURING4_PAGEVERSION                 (0x0A)
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /*Manufacturing Page 4 Flags field */
736*4882a593Smuzhiyun #define MPI2_MANPAGE4_METADATA_SIZE_MASK                (0x00030000)
737*4882a593Smuzhiyun #define MPI2_MANPAGE4_METADATA_512MB                    (0x00000000)
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA                  (0x00008000)
740*4882a593Smuzhiyun #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD               (0x00004000)
741*4882a593Smuzhiyun #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR              (0x00002000)
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION            (0x00001C00)
744*4882a593Smuzhiyun #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB             (0x00000000)
745*4882a593Smuzhiyun #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION           (0x00000400)
746*4882a593Smuzhiyun #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION        (0x00000800)
747*4882a593Smuzhiyun #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION            (0x00000C00)
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING            (0x00000300)
750*4882a593Smuzhiyun #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING         (0x00000000)
751*4882a593Smuzhiyun #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING           (0x00000100)
752*4882a593Smuzhiyun #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING      (0x00000200)
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER            (0x00000080)
755*4882a593Smuzhiyun #define MPI2_MANPAGE4_RAID10_DISABLE                    (0x00000040)
756*4882a593Smuzhiyun #define MPI2_MANPAGE4_RAID1E_DISABLE                    (0x00000020)
757*4882a593Smuzhiyun #define MPI2_MANPAGE4_RAID1_DISABLE                     (0x00000010)
758*4882a593Smuzhiyun #define MPI2_MANPAGE4_RAID0_DISABLE                     (0x00000008)
759*4882a593Smuzhiyun #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE              (0x00000004)
760*4882a593Smuzhiyun #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE            (0x00000002)
761*4882a593Smuzhiyun #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA                (0x00000001)
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun /*Manufacturing Page 5 */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
768*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
769*4882a593Smuzhiyun  */
770*4882a593Smuzhiyun #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
771*4882a593Smuzhiyun #define MPI2_MAN_PAGE_5_PHY_ENTRIES         (1)
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun typedef struct _MPI2_MANUFACTURING5_ENTRY {
775*4882a593Smuzhiyun 	U64                                 WWID;           /*0x00 */
776*4882a593Smuzhiyun 	U64                                 DeviceName;     /*0x08 */
777*4882a593Smuzhiyun } MPI2_MANUFACTURING5_ENTRY,
778*4882a593Smuzhiyun 	*PTR_MPI2_MANUFACTURING5_ENTRY,
779*4882a593Smuzhiyun 	Mpi2Manufacturing5Entry_t,
780*4882a593Smuzhiyun 	*pMpi2Manufacturing5Entry_t;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
783*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER             Header;         /*0x00 */
784*4882a593Smuzhiyun 	U8                                  NumPhys;        /*0x04 */
785*4882a593Smuzhiyun 	U8                                  Reserved1;      /*0x05 */
786*4882a593Smuzhiyun 	U16                                 Reserved2;      /*0x06 */
787*4882a593Smuzhiyun 	U32                                 Reserved3;      /*0x08 */
788*4882a593Smuzhiyun 	U32                                 Reserved4;      /*0x0C */
789*4882a593Smuzhiyun 	MPI2_MANUFACTURING5_ENTRY
790*4882a593Smuzhiyun 		Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
791*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_5,
792*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_5,
793*4882a593Smuzhiyun 	Mpi2ManufacturingPage5_t,
794*4882a593Smuzhiyun 	*pMpi2ManufacturingPage5_t;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #define MPI2_MANUFACTURING5_PAGEVERSION                 (0x03)
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun /*Manufacturing Page 6 */
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
802*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER         Header;             /*0x00 */
803*4882a593Smuzhiyun 	U32                             ProductSpecificInfo;/*0x04 */
804*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_6,
805*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_6,
806*4882a593Smuzhiyun 	Mpi2ManufacturingPage6_t,
807*4882a593Smuzhiyun 	*pMpi2ManufacturingPage6_t;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define MPI2_MANUFACTURING6_PAGEVERSION                 (0x00)
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /*Manufacturing Page 7 */
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
815*4882a593Smuzhiyun 	U32                         Pinout;                 /*0x00 */
816*4882a593Smuzhiyun 	U8                          Connector[16];          /*0x04 */
817*4882a593Smuzhiyun 	U8                          Location;               /*0x14 */
818*4882a593Smuzhiyun 	U8                          ReceptacleID;           /*0x15 */
819*4882a593Smuzhiyun 	U16                         Slot;                   /*0x16 */
820*4882a593Smuzhiyun 	U16                         Slotx2;                 /*0x18 */
821*4882a593Smuzhiyun 	U16                         Slotx4;                 /*0x1A */
822*4882a593Smuzhiyun } MPI2_MANPAGE7_CONNECTOR_INFO,
823*4882a593Smuzhiyun 	*PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
824*4882a593Smuzhiyun 	Mpi2ManPage7ConnectorInfo_t,
825*4882a593Smuzhiyun 	*pMpi2ManPage7ConnectorInfo_t;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun /*defines for the Pinout field */
828*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_LANE_MASK                  (0x0000FF00)
829*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT                 (8)
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_TYPE_MASK                  (0x000000FF)
832*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN               (0x00)
833*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE                (0x01)
834*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8482                   (0x02)
835*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8486                   (0x03)
836*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8484                   (0x04)
837*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8087                   (0x05)
838*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I                (0x06)
839*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I                (0x07)
840*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8470                   (0x08)
841*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8088                   (0x09)
842*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X                (0x0A)
843*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X                (0x0B)
844*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X               (0x0C)
845*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8436                   (0x0D)
846*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8088_A                 (0x0E)
847*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8643_16i               (0x0F)
848*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8654_4i                (0x10)
849*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8654_8i                (0x11)
850*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8611_4i                (0x12)
851*4882a593Smuzhiyun #define MPI2_MANPAGE7_PINOUT_SFF_8611_8i                (0x13)
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun /*defines for the Location field */
854*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_UNKNOWN                  (0x01)
855*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_INTERNAL                 (0x02)
856*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_EXTERNAL                 (0x04)
857*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_SWITCHABLE               (0x08)
858*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_AUTO                     (0x10)
859*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT              (0x20)
860*4882a593Smuzhiyun #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED            (0x80)
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun /*defines for the Slot field */
863*4882a593Smuzhiyun #define MPI2_MANPAGE7_SLOT_UNKNOWN                      (0xFFFF)
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
867*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
868*4882a593Smuzhiyun  */
869*4882a593Smuzhiyun #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
870*4882a593Smuzhiyun #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX  (1)
871*4882a593Smuzhiyun #endif
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
874*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER         Header;             /*0x00 */
875*4882a593Smuzhiyun 	U32                             Reserved1;          /*0x04 */
876*4882a593Smuzhiyun 	U32                             Reserved2;          /*0x08 */
877*4882a593Smuzhiyun 	U32                             Flags;              /*0x0C */
878*4882a593Smuzhiyun 	U8                              EnclosureName[16];  /*0x10 */
879*4882a593Smuzhiyun 	U8                              NumPhys;            /*0x20 */
880*4882a593Smuzhiyun 	U8                              Reserved3;          /*0x21 */
881*4882a593Smuzhiyun 	U16                             Reserved4;          /*0x22 */
882*4882a593Smuzhiyun 	MPI2_MANPAGE7_CONNECTOR_INFO
883*4882a593Smuzhiyun 	ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
884*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_7,
885*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_7,
886*4882a593Smuzhiyun 	Mpi2ManufacturingPage7_t,
887*4882a593Smuzhiyun 	*pMpi2ManufacturingPage7_t;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun #define MPI2_MANUFACTURING7_PAGEVERSION                 (0x01)
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /*defines for the Flags field */
892*4882a593Smuzhiyun #define MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL         (0x00000008)
893*4882a593Smuzhiyun #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER       (0x00000002)
894*4882a593Smuzhiyun #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO                (0x00000001)
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun #define MPI26_MANPAGE7_FLAG_CONN_LANE_USE_PINOUT        (0x00000020)
897*4882a593Smuzhiyun #define MPI26_MANPAGE7_FLAG_X2_X4_SLOT_INFO_VALID       (0x00000010)
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun /*
900*4882a593Smuzhiyun  *Generic structure to use for product-specific manufacturing pages
901*4882a593Smuzhiyun  *(currently Manufacturing Page 8 through Manufacturing Page 31).
902*4882a593Smuzhiyun  */
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
905*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER         Header;             /*0x00 */
906*4882a593Smuzhiyun 	U32                             ProductSpecificInfo;/*0x04 */
907*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_MAN_PS,
908*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_MAN_PS,
909*4882a593Smuzhiyun 	Mpi2ManufacturingPagePS_t,
910*4882a593Smuzhiyun 	*pMpi2ManufacturingPagePS_t;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun #define MPI2_MANUFACTURING8_PAGEVERSION                 (0x00)
913*4882a593Smuzhiyun #define MPI2_MANUFACTURING9_PAGEVERSION                 (0x00)
914*4882a593Smuzhiyun #define MPI2_MANUFACTURING10_PAGEVERSION                (0x00)
915*4882a593Smuzhiyun #define MPI2_MANUFACTURING11_PAGEVERSION                (0x00)
916*4882a593Smuzhiyun #define MPI2_MANUFACTURING12_PAGEVERSION                (0x00)
917*4882a593Smuzhiyun #define MPI2_MANUFACTURING13_PAGEVERSION                (0x00)
918*4882a593Smuzhiyun #define MPI2_MANUFACTURING14_PAGEVERSION                (0x00)
919*4882a593Smuzhiyun #define MPI2_MANUFACTURING15_PAGEVERSION                (0x00)
920*4882a593Smuzhiyun #define MPI2_MANUFACTURING16_PAGEVERSION                (0x00)
921*4882a593Smuzhiyun #define MPI2_MANUFACTURING17_PAGEVERSION                (0x00)
922*4882a593Smuzhiyun #define MPI2_MANUFACTURING18_PAGEVERSION                (0x00)
923*4882a593Smuzhiyun #define MPI2_MANUFACTURING19_PAGEVERSION                (0x00)
924*4882a593Smuzhiyun #define MPI2_MANUFACTURING20_PAGEVERSION                (0x00)
925*4882a593Smuzhiyun #define MPI2_MANUFACTURING21_PAGEVERSION                (0x00)
926*4882a593Smuzhiyun #define MPI2_MANUFACTURING22_PAGEVERSION                (0x00)
927*4882a593Smuzhiyun #define MPI2_MANUFACTURING23_PAGEVERSION                (0x00)
928*4882a593Smuzhiyun #define MPI2_MANUFACTURING24_PAGEVERSION                (0x00)
929*4882a593Smuzhiyun #define MPI2_MANUFACTURING25_PAGEVERSION                (0x00)
930*4882a593Smuzhiyun #define MPI2_MANUFACTURING26_PAGEVERSION                (0x00)
931*4882a593Smuzhiyun #define MPI2_MANUFACTURING27_PAGEVERSION                (0x00)
932*4882a593Smuzhiyun #define MPI2_MANUFACTURING28_PAGEVERSION                (0x00)
933*4882a593Smuzhiyun #define MPI2_MANUFACTURING29_PAGEVERSION                (0x00)
934*4882a593Smuzhiyun #define MPI2_MANUFACTURING30_PAGEVERSION                (0x00)
935*4882a593Smuzhiyun #define MPI2_MANUFACTURING31_PAGEVERSION                (0x00)
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun /****************************************************************************
939*4882a593Smuzhiyun *  IO Unit Config Pages
940*4882a593Smuzhiyun ****************************************************************************/
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun /*IO Unit Page 0 */
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
945*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
946*4882a593Smuzhiyun 	U64                     UniqueValue;                /*0x04 */
947*4882a593Smuzhiyun 	MPI2_VERSION_UNION      NvdataVersionDefault;       /*0x08 */
948*4882a593Smuzhiyun 	MPI2_VERSION_UNION      NvdataVersionPersistent;    /*0x0A */
949*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_0,
950*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
951*4882a593Smuzhiyun 	Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun #define MPI2_IOUNITPAGE0_PAGEVERSION                    (0x02)
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun /*IO Unit Page 1 */
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
959*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
960*4882a593Smuzhiyun 	U32                     Flags;                      /*0x04 */
961*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_1,
962*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
963*4882a593Smuzhiyun 	Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_PAGEVERSION                    (0x04)
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun /* IO Unit Page 1 Flags defines */
968*4882a593Smuzhiyun #define MPI26_IOUNITPAGE1_NVME_WRCACHE_MASK             (0x00030000)
969*4882a593Smuzhiyun #define MPI26_IOUNITPAGE1_NVME_WRCACHE_SHIFT            (16)
970*4882a593Smuzhiyun #define MPI26_IOUNITPAGE1_NVME_WRCACHE_NO_CHANGE        (0x00000000)
971*4882a593Smuzhiyun #define MPI26_IOUNITPAGE1_NVME_WRCACHE_ENABLE           (0x00010000)
972*4882a593Smuzhiyun #define MPI26_IOUNITPAGE1_NVME_WRCACHE_DISABLE          (0x00020000)
973*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK       (0x00004000)
974*4882a593Smuzhiyun #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE  (0x00002000)
975*4882a593Smuzhiyun #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH             (0x00001000)
976*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY    (0x00000800)
977*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE          (0x00000600)
978*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT         (9)
979*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE        (0x00000000)
980*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE       (0x00000200)
981*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE     (0x00000400)
982*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE       (0x00000100)
983*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_DISABLE_IR                     (0x00000040)
984*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
985*4882a593Smuzhiyun #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID        (0x00000004)
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun /*IO Unit Page 3 */
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun /*
991*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
992*4882a593Smuzhiyun  *one and check the value returned for GPIOCount at runtime.
993*4882a593Smuzhiyun  */
994*4882a593Smuzhiyun #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
995*4882a593Smuzhiyun #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX    (1)
996*4882a593Smuzhiyun #endif
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
999*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;			 /*0x00 */
1000*4882a593Smuzhiyun 	U8                      GPIOCount;		 /*0x04 */
1001*4882a593Smuzhiyun 	U8                      Reserved1;		 /*0x05 */
1002*4882a593Smuzhiyun 	U16                     Reserved2;		 /*0x06 */
1003*4882a593Smuzhiyun 	U16
1004*4882a593Smuzhiyun 		GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
1005*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_3,
1006*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
1007*4882a593Smuzhiyun 	Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun #define MPI2_IOUNITPAGE3_PAGEVERSION                    (0x01)
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun /*defines for IO Unit Page 3 GPIOVal field */
1012*4882a593Smuzhiyun #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK             (0xFFFC)
1013*4882a593Smuzhiyun #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT            (2)
1014*4882a593Smuzhiyun #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF               (0x0000)
1015*4882a593Smuzhiyun #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON                (0x0001)
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /*IO Unit Page 5 */
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun /*
1021*4882a593Smuzhiyun  *Upper layer code (drivers, utilities, etc.) should leave this define set to
1022*4882a593Smuzhiyun  *one and check the value returned for NumDmaEngines at runtime.
1023*4882a593Smuzhiyun  */
1024*4882a593Smuzhiyun #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
1025*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES      (1)
1026*4882a593Smuzhiyun #endif
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
1029*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1030*4882a593Smuzhiyun 	U64
1031*4882a593Smuzhiyun 		RaidAcceleratorBufferBaseAddress;           /*0x04 */
1032*4882a593Smuzhiyun 	U64
1033*4882a593Smuzhiyun 		RaidAcceleratorBufferSize;                  /*0x0C */
1034*4882a593Smuzhiyun 	U64
1035*4882a593Smuzhiyun 		RaidAcceleratorControlBaseAddress;          /*0x14 */
1036*4882a593Smuzhiyun 	U8                      RAControlSize;              /*0x1C */
1037*4882a593Smuzhiyun 	U8                      NumDmaEngines;              /*0x1D */
1038*4882a593Smuzhiyun 	U8                      RAMinControlSize;           /*0x1E */
1039*4882a593Smuzhiyun 	U8                      RAMaxControlSize;           /*0x1F */
1040*4882a593Smuzhiyun 	U32                     Reserved1;                  /*0x20 */
1041*4882a593Smuzhiyun 	U32                     Reserved2;                  /*0x24 */
1042*4882a593Smuzhiyun 	U32                     Reserved3;                  /*0x28 */
1043*4882a593Smuzhiyun 	U32
1044*4882a593Smuzhiyun 	DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
1045*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_5,
1046*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
1047*4882a593Smuzhiyun 	Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_PAGEVERSION                    (0x00)
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun /*defines for IO Unit Page 5 DmaEngineCapabilities field */
1052*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS      (0xFFFF0000)
1053*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS     (16)
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP                   (0x0008)
1056*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION      (0x0004)
1057*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING                (0x0002)
1058*4882a593Smuzhiyun #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION             (0x0001)
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun /*IO Unit Page 6 */
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
1064*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                 /*0x00 */
1065*4882a593Smuzhiyun 	U16                     Flags;                  /*0x04 */
1066*4882a593Smuzhiyun 	U8                      RAHostControlSize;      /*0x06 */
1067*4882a593Smuzhiyun 	U8                      Reserved0;              /*0x07 */
1068*4882a593Smuzhiyun 	U64
1069*4882a593Smuzhiyun 		RaidAcceleratorHostControlBaseAddress;  /*0x08 */
1070*4882a593Smuzhiyun 	U32                     Reserved1;              /*0x10 */
1071*4882a593Smuzhiyun 	U32                     Reserved2;              /*0x14 */
1072*4882a593Smuzhiyun 	U32                     Reserved3;              /*0x18 */
1073*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_6,
1074*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
1075*4882a593Smuzhiyun 	Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun #define MPI2_IOUNITPAGE6_PAGEVERSION                    (0x00)
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun /*defines for IO Unit Page 6 Flags field */
1080*4882a593Smuzhiyun #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR  (0x0001)
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun /*IO Unit Page 7 */
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
1086*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                 /*0x00 */
1087*4882a593Smuzhiyun 	U8                      CurrentPowerMode;       /*0x04 */
1088*4882a593Smuzhiyun 	U8                      PreviousPowerMode;      /*0x05 */
1089*4882a593Smuzhiyun 	U8                      PCIeWidth;              /*0x06 */
1090*4882a593Smuzhiyun 	U8                      PCIeSpeed;              /*0x07 */
1091*4882a593Smuzhiyun 	U32                     ProcessorState;         /*0x08 */
1092*4882a593Smuzhiyun 	U32
1093*4882a593Smuzhiyun 		PowerManagementCapabilities;            /*0x0C */
1094*4882a593Smuzhiyun 	U16                     IOCTemperature;         /*0x10 */
1095*4882a593Smuzhiyun 	U8
1096*4882a593Smuzhiyun 		IOCTemperatureUnits;                    /*0x12 */
1097*4882a593Smuzhiyun 	U8                      IOCSpeed;               /*0x13 */
1098*4882a593Smuzhiyun 	U16                     BoardTemperature;       /*0x14 */
1099*4882a593Smuzhiyun 	U8
1100*4882a593Smuzhiyun 		BoardTemperatureUnits;                  /*0x16 */
1101*4882a593Smuzhiyun 	U8                      Reserved3;              /*0x17 */
1102*4882a593Smuzhiyun 	U32			BoardPowerRequirement;	/*0x18 */
1103*4882a593Smuzhiyun 	U32			PCISlotPowerAllocation;	/*0x1C */
1104*4882a593Smuzhiyun /* reserved prior to MPI v2.6 */
1105*4882a593Smuzhiyun 	U8		Flags;			/* 0x20 */
1106*4882a593Smuzhiyun 	U8		Reserved6;			/* 0x21 */
1107*4882a593Smuzhiyun 	U16		Reserved7;			/* 0x22 */
1108*4882a593Smuzhiyun 	U32		Reserved8;			/* 0x24 */
1109*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_7,
1110*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
1111*4882a593Smuzhiyun 	Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PAGEVERSION			(0x05)
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
1116*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_INIT_MASK              (0xC0)
1117*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE       (0x00)
1118*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_INIT_HOST              (0x40)
1119*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT           (0x80)
1120*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA          (0xC0)
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_MASK              (0x07)
1123*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE       (0x00)
1124*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN           (0x01)
1125*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER        (0x04)
1126*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER     (0x05)
1127*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY           (0x06)
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun /*defines for IO Unit Page 7 PCIeWidth field */
1131*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1              (0x01)
1132*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2              (0x02)
1133*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4              (0x04)
1134*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8              (0x08)
1135*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X16             (0x10)
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun /*defines for IO Unit Page 7 PCIeSpeed field */
1138*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS        (0x00)
1139*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS        (0x01)
1140*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS        (0x02)
1141*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PCIE_SPEED_16_0_GBPS       (0x03)
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun /*defines for IO Unit Page 7 ProcessorState field */
1144*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND         (0x0000000F)
1145*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND        (0)
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT         (0x00)
1148*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PSTATE_DISABLED            (0x01)
1149*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PSTATE_ENABLED             (0x02)
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun /*defines for IO Unit Page 7 PowerManagementCapabilities field */
1152*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE       (0x00400000)
1153*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE    (0x00200000)
1154*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE        (0x00100000)
1155*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE      (0x00040000)
1156*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE   (0x00020000)
1157*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE       (0x00010000)
1158*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE        (0x00004000)
1159*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE     (0x00002000)
1160*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE         (0x00001000)
1161*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED   (0x00000400)
1162*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED   (0x00000200)
1163*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED   (0x00000100)
1164*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED    (0x00000040)
1165*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED    (0x00000020)
1166*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED    (0x00000010)
1167*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE   (0x00000008)
1168*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE   (0x00000004)
1169*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE    (0x00000002)
1170*4882a593Smuzhiyun #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE    (0x00000001)
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /*obsolete names for the PowerManagementCapabilities bits (above) */
1173*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED    (0x00000400)
1174*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED    (0x00000200)
1175*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED    (0x00000100)
1176*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE    (0x00000008) /*obsolete */
1177*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE    (0x00000004) /*obsolete */
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*defines for IO Unit Page 7 IOCTemperatureUnits field */
1181*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT       (0x00)
1182*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT        (0x01)
1183*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS           (0x02)
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun /*defines for IO Unit Page 7 IOCSpeed field */
1186*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL             (0x01)
1187*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF             (0x02)
1188*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER          (0x04)
1189*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH           (0x08)
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun /*defines for IO Unit Page 7 BoardTemperatureUnits field */
1192*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT     (0x00)
1193*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT      (0x01)
1194*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS         (0x02)
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun /* defines for IO Unit Page 7 Flags field */
1197*4882a593Smuzhiyun #define MPI2_IOUNITPAGE7_FLAG_CABLE_POWER_EXC       (0x01)
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /*IO Unit Page 8 */
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun #define MPI2_IOUNIT8_NUM_THRESHOLDS     (4)
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun typedef struct _MPI2_IOUNIT8_SENSOR {
1204*4882a593Smuzhiyun 	U16                     Flags;                  /*0x00 */
1205*4882a593Smuzhiyun 	U16                     Reserved1;              /*0x02 */
1206*4882a593Smuzhiyun 	U16
1207*4882a593Smuzhiyun 		Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
1208*4882a593Smuzhiyun 	U32                     Reserved2;              /*0x0C */
1209*4882a593Smuzhiyun 	U32                     Reserved3;              /*0x10 */
1210*4882a593Smuzhiyun 	U32                     Reserved4;              /*0x14 */
1211*4882a593Smuzhiyun } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
1212*4882a593Smuzhiyun 	Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun /*defines for IO Unit Page 8 Sensor Flags field */
1215*4882a593Smuzhiyun #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE         (0x0008)
1216*4882a593Smuzhiyun #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE         (0x0004)
1217*4882a593Smuzhiyun #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE         (0x0002)
1218*4882a593Smuzhiyun #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE         (0x0001)
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun /*
1221*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1222*4882a593Smuzhiyun  *one and check the value returned for NumSensors at runtime.
1223*4882a593Smuzhiyun  */
1224*4882a593Smuzhiyun #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
1225*4882a593Smuzhiyun #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES     (1)
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
1229*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                 /*0x00 */
1230*4882a593Smuzhiyun 	U32                     Reserved1;              /*0x04 */
1231*4882a593Smuzhiyun 	U32                     Reserved2;              /*0x08 */
1232*4882a593Smuzhiyun 	U8                      NumSensors;             /*0x0C */
1233*4882a593Smuzhiyun 	U8                      PollingInterval;        /*0x0D */
1234*4882a593Smuzhiyun 	U16                     Reserved3;              /*0x0E */
1235*4882a593Smuzhiyun 	MPI2_IOUNIT8_SENSOR
1236*4882a593Smuzhiyun 		Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
1237*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_8,
1238*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
1239*4882a593Smuzhiyun 	Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun #define MPI2_IOUNITPAGE8_PAGEVERSION                    (0x00)
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun /*IO Unit Page 9 */
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun typedef struct _MPI2_IOUNIT9_SENSOR {
1247*4882a593Smuzhiyun 	U16                     CurrentTemperature;     /*0x00 */
1248*4882a593Smuzhiyun 	U16                     Reserved1;              /*0x02 */
1249*4882a593Smuzhiyun 	U8                      Flags;                  /*0x04 */
1250*4882a593Smuzhiyun 	U8                      Reserved2;              /*0x05 */
1251*4882a593Smuzhiyun 	U16                     Reserved3;              /*0x06 */
1252*4882a593Smuzhiyun 	U32                     Reserved4;              /*0x08 */
1253*4882a593Smuzhiyun 	U32                     Reserved5;              /*0x0C */
1254*4882a593Smuzhiyun } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
1255*4882a593Smuzhiyun 	Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun /*defines for IO Unit Page 9 Sensor Flags field */
1258*4882a593Smuzhiyun #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID        (0x01)
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /*
1261*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1262*4882a593Smuzhiyun  *one and check the value returned for NumSensors at runtime.
1263*4882a593Smuzhiyun  */
1264*4882a593Smuzhiyun #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
1265*4882a593Smuzhiyun #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES     (1)
1266*4882a593Smuzhiyun #endif
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
1269*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                 /*0x00 */
1270*4882a593Smuzhiyun 	U32                     Reserved1;              /*0x04 */
1271*4882a593Smuzhiyun 	U32                     Reserved2;              /*0x08 */
1272*4882a593Smuzhiyun 	U8                      NumSensors;             /*0x0C */
1273*4882a593Smuzhiyun 	U8                      Reserved4;              /*0x0D */
1274*4882a593Smuzhiyun 	U16                     Reserved3;              /*0x0E */
1275*4882a593Smuzhiyun 	MPI2_IOUNIT9_SENSOR
1276*4882a593Smuzhiyun 		Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
1277*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_9,
1278*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
1279*4882a593Smuzhiyun 	Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun #define MPI2_IOUNITPAGE9_PAGEVERSION                    (0x00)
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun /*IO Unit Page 10 */
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun typedef struct _MPI2_IOUNIT10_FUNCTION {
1287*4882a593Smuzhiyun 	U8                      CreditPercent;      /*0x00 */
1288*4882a593Smuzhiyun 	U8                      Reserved1;          /*0x01 */
1289*4882a593Smuzhiyun 	U16                     Reserved2;          /*0x02 */
1290*4882a593Smuzhiyun } MPI2_IOUNIT10_FUNCTION,
1291*4882a593Smuzhiyun 	*PTR_MPI2_IOUNIT10_FUNCTION,
1292*4882a593Smuzhiyun 	Mpi2IOUnit10Function_t,
1293*4882a593Smuzhiyun 	*pMpi2IOUnit10Function_t;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun /*
1296*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1297*4882a593Smuzhiyun  *one and check the value returned for NumFunctions at runtime.
1298*4882a593Smuzhiyun  */
1299*4882a593Smuzhiyun #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
1300*4882a593Smuzhiyun #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES      (1)
1301*4882a593Smuzhiyun #endif
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
1304*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                      /*0x00 */
1305*4882a593Smuzhiyun 	U8                      NumFunctions;                /*0x04 */
1306*4882a593Smuzhiyun 	U8                      Reserved1;                   /*0x05 */
1307*4882a593Smuzhiyun 	U16                     Reserved2;                   /*0x06 */
1308*4882a593Smuzhiyun 	U32                     Reserved3;                   /*0x08 */
1309*4882a593Smuzhiyun 	U32                     Reserved4;                   /*0x0C */
1310*4882a593Smuzhiyun 	MPI2_IOUNIT10_FUNCTION
1311*4882a593Smuzhiyun 		Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
1312*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IO_UNIT_10,
1313*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
1314*4882a593Smuzhiyun 	Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun #define MPI2_IOUNITPAGE10_PAGEVERSION                   (0x01)
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /* IO Unit Page 11 (for MPI v2.6 and later) */
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun typedef struct _MPI26_IOUNIT11_SPINUP_GROUP {
1322*4882a593Smuzhiyun 	U8          MaxTargetSpinup;            /* 0x00 */
1323*4882a593Smuzhiyun 	U8          SpinupDelay;                /* 0x01 */
1324*4882a593Smuzhiyun 	U8          SpinupFlags;                /* 0x02 */
1325*4882a593Smuzhiyun 	U8          Reserved1;                  /* 0x03 */
1326*4882a593Smuzhiyun } MPI26_IOUNIT11_SPINUP_GROUP,
1327*4882a593Smuzhiyun 	*PTR_MPI26_IOUNIT11_SPINUP_GROUP,
1328*4882a593Smuzhiyun 	Mpi26IOUnit11SpinupGroup_t,
1329*4882a593Smuzhiyun 	*pMpi26IOUnit11SpinupGroup_t;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun /* defines for IO Unit Page 11 SpinupFlags */
1332*4882a593Smuzhiyun #define MPI26_IOUNITPAGE11_SPINUP_DISABLE_FLAG          (0x01)
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun /*
1336*4882a593Smuzhiyun  * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1337*4882a593Smuzhiyun  * four and check the value returned for NumPhys at runtime.
1338*4882a593Smuzhiyun  */
1339*4882a593Smuzhiyun #ifndef MPI26_IOUNITPAGE11_PHY_MAX
1340*4882a593Smuzhiyun #define MPI26_IOUNITPAGE11_PHY_MAX        (4)
1341*4882a593Smuzhiyun #endif
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_IO_UNIT_11 {
1344*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER       Header;			       /*0x00 */
1345*4882a593Smuzhiyun 	U32                           Reserved1;                      /*0x04 */
1346*4882a593Smuzhiyun 	MPI26_IOUNIT11_SPINUP_GROUP   SpinupGroupParameters[4];       /*0x08 */
1347*4882a593Smuzhiyun 	U32                           Reserved2;                      /*0x18 */
1348*4882a593Smuzhiyun 	U32                           Reserved3;                      /*0x1C */
1349*4882a593Smuzhiyun 	U32                           Reserved4;                      /*0x20 */
1350*4882a593Smuzhiyun 	U8                            BootDeviceWaitTime;             /*0x24 */
1351*4882a593Smuzhiyun 	U8                            Reserved5;                      /*0x25 */
1352*4882a593Smuzhiyun 	U16                           Reserved6;                      /*0x26 */
1353*4882a593Smuzhiyun 	U8                            NumPhys;                        /*0x28 */
1354*4882a593Smuzhiyun 	U8                            PEInitialSpinupDelay;           /*0x29 */
1355*4882a593Smuzhiyun 	U8                            PEReplyDelay;                   /*0x2A */
1356*4882a593Smuzhiyun 	U8                            Flags;                          /*0x2B */
1357*4882a593Smuzhiyun 	U8			      PHY[MPI26_IOUNITPAGE11_PHY_MAX];/*0x2C */
1358*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_IO_UNIT_11,
1359*4882a593Smuzhiyun 	*PTR_MPI26_CONFIG_PAGE_IO_UNIT_11,
1360*4882a593Smuzhiyun 	Mpi26IOUnitPage11_t,
1361*4882a593Smuzhiyun 	*pMpi26IOUnitPage11_t;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun #define MPI26_IOUNITPAGE11_PAGEVERSION                  (0x00)
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun /* defines for Flags field */
1366*4882a593Smuzhiyun #define MPI26_IOUNITPAGE11_FLAGS_AUTO_PORTENABLE        (0x01)
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun /* defines for PHY field */
1369*4882a593Smuzhiyun #define MPI26_IOUNITPAGE11_PHY_SPINUP_GROUP_MASK        (0x03)
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun /****************************************************************************
1377*4882a593Smuzhiyun *  IOC Config Pages
1378*4882a593Smuzhiyun ****************************************************************************/
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun /*IOC Page 0 */
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
1383*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1384*4882a593Smuzhiyun 	U32                     Reserved1;                  /*0x04 */
1385*4882a593Smuzhiyun 	U32                     Reserved2;                  /*0x08 */
1386*4882a593Smuzhiyun 	U16                     VendorID;                   /*0x0C */
1387*4882a593Smuzhiyun 	U16                     DeviceID;                   /*0x0E */
1388*4882a593Smuzhiyun 	U8                      RevisionID;                 /*0x10 */
1389*4882a593Smuzhiyun 	U8                      Reserved3;                  /*0x11 */
1390*4882a593Smuzhiyun 	U16                     Reserved4;                  /*0x12 */
1391*4882a593Smuzhiyun 	U32                     ClassCode;                  /*0x14 */
1392*4882a593Smuzhiyun 	U16                     SubsystemVendorID;          /*0x18 */
1393*4882a593Smuzhiyun 	U16                     SubsystemID;                /*0x1A */
1394*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IOC_0,
1395*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IOC_0,
1396*4882a593Smuzhiyun 	Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun #define MPI2_IOCPAGE0_PAGEVERSION                       (0x02)
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun /*IOC Page 1 */
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
1404*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1405*4882a593Smuzhiyun 	U32                     Flags;                      /*0x04 */
1406*4882a593Smuzhiyun 	U32                     CoalescingTimeout;          /*0x08 */
1407*4882a593Smuzhiyun 	U8                      CoalescingDepth;            /*0x0C */
1408*4882a593Smuzhiyun 	U8                      PCISlotNum;                 /*0x0D */
1409*4882a593Smuzhiyun 	U8                      PCIBusNum;                  /*0x0E */
1410*4882a593Smuzhiyun 	U8                      PCIDomainSegment;           /*0x0F */
1411*4882a593Smuzhiyun 	U32                     Reserved1;                  /*0x10 */
1412*4882a593Smuzhiyun 	U32                     ProductSpecific;            /* 0x14 */
1413*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IOC_1,
1414*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IOC_1,
1415*4882a593Smuzhiyun 	Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun #define MPI2_IOCPAGE1_PAGEVERSION                       (0x05)
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun /*defines for IOC Page 1 Flags field */
1420*4882a593Smuzhiyun #define MPI2_IOCPAGE1_REPLY_COALESCING                  (0x00000001)
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN                (0xFF)
1423*4882a593Smuzhiyun #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN                 (0xFF)
1424*4882a593Smuzhiyun #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN                 (0xFF)
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun /*IOC Page 6 */
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
1429*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;         /*0x00 */
1430*4882a593Smuzhiyun 	U32
1431*4882a593Smuzhiyun 		CapabilitiesFlags;              /*0x04 */
1432*4882a593Smuzhiyun 	U8                      MaxDrivesRAID0; /*0x08 */
1433*4882a593Smuzhiyun 	U8                      MaxDrivesRAID1; /*0x09 */
1434*4882a593Smuzhiyun 	U8
1435*4882a593Smuzhiyun 		 MaxDrivesRAID1E;                /*0x0A */
1436*4882a593Smuzhiyun 	U8
1437*4882a593Smuzhiyun 		 MaxDrivesRAID10;		/*0x0B */
1438*4882a593Smuzhiyun 	U8                      MinDrivesRAID0; /*0x0C */
1439*4882a593Smuzhiyun 	U8                      MinDrivesRAID1; /*0x0D */
1440*4882a593Smuzhiyun 	U8
1441*4882a593Smuzhiyun 		 MinDrivesRAID1E;                /*0x0E */
1442*4882a593Smuzhiyun 	U8
1443*4882a593Smuzhiyun 		 MinDrivesRAID10;                /*0x0F */
1444*4882a593Smuzhiyun 	U32                     Reserved1;      /*0x10 */
1445*4882a593Smuzhiyun 	U8
1446*4882a593Smuzhiyun 		 MaxGlobalHotSpares;             /*0x14 */
1447*4882a593Smuzhiyun 	U8                      MaxPhysDisks;   /*0x15 */
1448*4882a593Smuzhiyun 	U8                      MaxVolumes;     /*0x16 */
1449*4882a593Smuzhiyun 	U8                      MaxConfigs;     /*0x17 */
1450*4882a593Smuzhiyun 	U8                      MaxOCEDisks;    /*0x18 */
1451*4882a593Smuzhiyun 	U8                      Reserved2;      /*0x19 */
1452*4882a593Smuzhiyun 	U16                     Reserved3;      /*0x1A */
1453*4882a593Smuzhiyun 	U32
1454*4882a593Smuzhiyun 		SupportedStripeSizeMapRAID0;    /*0x1C */
1455*4882a593Smuzhiyun 	U32
1456*4882a593Smuzhiyun 		SupportedStripeSizeMapRAID1E;   /*0x20 */
1457*4882a593Smuzhiyun 	U32
1458*4882a593Smuzhiyun 		SupportedStripeSizeMapRAID10;   /*0x24 */
1459*4882a593Smuzhiyun 	U32                     Reserved4;      /*0x28 */
1460*4882a593Smuzhiyun 	U32                     Reserved5;      /*0x2C */
1461*4882a593Smuzhiyun 	U16
1462*4882a593Smuzhiyun 		DefaultMetadataSize;            /*0x30 */
1463*4882a593Smuzhiyun 	U16                     Reserved6;      /*0x32 */
1464*4882a593Smuzhiyun 	U16
1465*4882a593Smuzhiyun 		MaxBadBlockTableEntries;        /*0x34 */
1466*4882a593Smuzhiyun 	U16                     Reserved7;      /*0x36 */
1467*4882a593Smuzhiyun 	U32
1468*4882a593Smuzhiyun 		IRNvsramVersion;                /*0x38 */
1469*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IOC_6,
1470*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IOC_6,
1471*4882a593Smuzhiyun 	Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun #define MPI2_IOCPAGE6_PAGEVERSION                       (0x05)
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun /*defines for IOC Page 6 CapabilitiesFlags */
1476*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT      (0x00000020)
1477*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT          (0x00000010)
1478*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT           (0x00000008)
1479*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT          (0x00000004)
1480*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT           (0x00000002)
1481*4882a593Smuzhiyun #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE        (0x00000001)
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun /*IOC Page 7 */
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun #define MPI2_IOCPAGE7_EVENTMASK_WORDS       (4)
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
1489*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1490*4882a593Smuzhiyun 	U32                     Reserved1;                  /*0x04 */
1491*4882a593Smuzhiyun 	U32
1492*4882a593Smuzhiyun 		EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
1493*4882a593Smuzhiyun 	U16                     SASBroadcastPrimitiveMasks; /*0x18 */
1494*4882a593Smuzhiyun 	U16                     SASNotifyPrimitiveMasks;    /*0x1A */
1495*4882a593Smuzhiyun 	U32                     Reserved3;                  /*0x1C */
1496*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IOC_7,
1497*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IOC_7,
1498*4882a593Smuzhiyun 	Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun #define MPI2_IOCPAGE7_PAGEVERSION                       (0x02)
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun /*IOC Page 8 */
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
1506*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1507*4882a593Smuzhiyun 	U8                      NumDevsPerEnclosure;        /*0x04 */
1508*4882a593Smuzhiyun 	U8                      Reserved1;                  /*0x05 */
1509*4882a593Smuzhiyun 	U16                     Reserved2;                  /*0x06 */
1510*4882a593Smuzhiyun 	U16                     MaxPersistentEntries;       /*0x08 */
1511*4882a593Smuzhiyun 	U16                     MaxNumPhysicalMappedIDs;    /*0x0A */
1512*4882a593Smuzhiyun 	U16                     Flags;                      /*0x0C */
1513*4882a593Smuzhiyun 	U16                     Reserved3;                  /*0x0E */
1514*4882a593Smuzhiyun 	U16                     IRVolumeMappingFlags;       /*0x10 */
1515*4882a593Smuzhiyun 	U16                     Reserved4;                  /*0x12 */
1516*4882a593Smuzhiyun 	U32                     Reserved5;                  /*0x14 */
1517*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_IOC_8,
1518*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_IOC_8,
1519*4882a593Smuzhiyun 	Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun #define MPI2_IOCPAGE8_PAGEVERSION                       (0x00)
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun /*defines for IOC Page 8 Flags field */
1524*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1             (0x00000020)
1525*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0         (0x00000010)
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE           (0x0000000E)
1528*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING  (0x00000000)
1529*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING      (0x00000002)
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING  (0x00000001)
1532*4882a593Smuzhiyun #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING   (0x00000000)
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun /*defines for IOC Page 8 IRVolumeMappingFlags */
1535*4882a593Smuzhiyun #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE  (0x00000003)
1536*4882a593Smuzhiyun #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING        (0x00000000)
1537*4882a593Smuzhiyun #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING       (0x00000001)
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun /****************************************************************************
1541*4882a593Smuzhiyun *  BIOS Config Pages
1542*4882a593Smuzhiyun ****************************************************************************/
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun /*BIOS Page 1 */
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
1547*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1548*4882a593Smuzhiyun 	U32                     BiosOptions;                /*0x04 */
1549*4882a593Smuzhiyun 	U32                     IOCSettings;                /*0x08 */
1550*4882a593Smuzhiyun 	U8                      SSUTimeout;                 /*0x0C */
1551*4882a593Smuzhiyun 	U8                      MaxEnclosureLevel;          /*0x0D */
1552*4882a593Smuzhiyun 	U16                     Reserved2;                  /*0x0E */
1553*4882a593Smuzhiyun 	U32                     DeviceSettings;             /*0x10 */
1554*4882a593Smuzhiyun 	U16                     NumberOfDevices;            /*0x14 */
1555*4882a593Smuzhiyun 	U16                     UEFIVersion;                /*0x16 */
1556*4882a593Smuzhiyun 	U16                     IOTimeoutBlockDevicesNonRM; /*0x18 */
1557*4882a593Smuzhiyun 	U16                     IOTimeoutSequential;        /*0x1A */
1558*4882a593Smuzhiyun 	U16                     IOTimeoutOther;             /*0x1C */
1559*4882a593Smuzhiyun 	U16                     IOTimeoutBlockDevicesRM;    /*0x1E */
1560*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_BIOS_1,
1561*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_BIOS_1,
1562*4882a593Smuzhiyun 	Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_PAGEVERSION                      (0x07)
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun /*values for BIOS Page 1 BiosOptions field */
1567*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_BOOT_LIST_ADD_ALT_BOOT_DEVICE    (0x00008000)
1568*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG                  (0x00004000)
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK                         (0x00003800)
1571*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_PBDHL                        (0x00000000)
1572*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_ENCSLOSURE                   (0x00000800)
1573*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_LWWID                        (0x00001000)
1574*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_PSENS                        (0x00001800)
1575*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_PNS_ESPHY                        (0x00002000)
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_X86_DISABLE_BIOS		(0x00000400)
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_MASK_REGISTRATION_UEFI_BSD	(0x00000300)
1580*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_USE_BIT0_REGISTRATION_UEFI_BSD	(0x00000000)
1581*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_FULL_REGISTRATION_UEFI_BSD	(0x00000100)
1582*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_ADAPTER_REGISTRATION_UEFI_BSD	(0x00000200)
1583*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_REGISTRATION_UEFI_BSD	(0x00000300)
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID                  (0x000000F0)
1586*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID                   (0x00000000)
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION   (0x00000006)
1589*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII              (0x00000000)
1590*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII             (0x00000002)
1591*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII       (0x00000004)
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS                 (0x00000001)
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /*values for BIOS Page 1 IOCSettings field */
1596*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE      (0x00030000)
1597*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT       (0x00000000)
1598*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT          (0x00010000)
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING           (0x000000C0)
1601*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING           (0x00000000)
1602*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING           (0x00000040)
1603*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING          (0x00000080)
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT      (0x00000030)
1606*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT                (0x00000000)
1607*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT              (0x00000010)
1608*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT                (0x00000020)
1609*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT               (0x00000030)
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS             (0x00000008)
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun /*values for BIOS Page 1 DeviceSettings field */
1614*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING     (0x00000010)
1615*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN           (0x00000008)
1616*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN            (0x00000004)
1617*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN        (0x00000002)
1618*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN         (0x00000001)
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun /*defines for BIOS Page 1 UEFIVersion field */
1621*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK              (0xFF00)
1622*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT             (8)
1623*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK              (0x00FF)
1624*4882a593Smuzhiyun #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT             (0)
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun /*BIOS Page 2 */
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
1631*4882a593Smuzhiyun 	U32         Reserved1;                              /*0x00 */
1632*4882a593Smuzhiyun 	U32         Reserved2;                              /*0x04 */
1633*4882a593Smuzhiyun 	U32         Reserved3;                              /*0x08 */
1634*4882a593Smuzhiyun 	U32         Reserved4;                              /*0x0C */
1635*4882a593Smuzhiyun 	U32         Reserved5;                              /*0x10 */
1636*4882a593Smuzhiyun 	U32         Reserved6;                              /*0x14 */
1637*4882a593Smuzhiyun } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
1638*4882a593Smuzhiyun 	*PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
1639*4882a593Smuzhiyun 	Mpi2BootDeviceAdapterOrder_t,
1640*4882a593Smuzhiyun 	*pMpi2BootDeviceAdapterOrder_t;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
1643*4882a593Smuzhiyun 	U64         SASAddress;                             /*0x00 */
1644*4882a593Smuzhiyun 	U8          LUN[8];                                 /*0x08 */
1645*4882a593Smuzhiyun 	U32         Reserved1;                              /*0x10 */
1646*4882a593Smuzhiyun 	U32         Reserved2;                              /*0x14 */
1647*4882a593Smuzhiyun } MPI2_BOOT_DEVICE_SAS_WWID,
1648*4882a593Smuzhiyun 	*PTR_MPI2_BOOT_DEVICE_SAS_WWID,
1649*4882a593Smuzhiyun 	Mpi2BootDeviceSasWwid_t,
1650*4882a593Smuzhiyun 	*pMpi2BootDeviceSasWwid_t;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
1653*4882a593Smuzhiyun 	U64         EnclosureLogicalID;                     /*0x00 */
1654*4882a593Smuzhiyun 	U32         Reserved1;                              /*0x08 */
1655*4882a593Smuzhiyun 	U32         Reserved2;                              /*0x0C */
1656*4882a593Smuzhiyun 	U16         SlotNumber;                             /*0x10 */
1657*4882a593Smuzhiyun 	U16         Reserved3;                              /*0x12 */
1658*4882a593Smuzhiyun 	U32         Reserved4;                              /*0x14 */
1659*4882a593Smuzhiyun } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
1660*4882a593Smuzhiyun 	*PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
1661*4882a593Smuzhiyun 	Mpi2BootDeviceEnclosureSlot_t,
1662*4882a593Smuzhiyun 	*pMpi2BootDeviceEnclosureSlot_t;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
1665*4882a593Smuzhiyun 	U64         DeviceName;                             /*0x00 */
1666*4882a593Smuzhiyun 	U8          LUN[8];                                 /*0x08 */
1667*4882a593Smuzhiyun 	U32         Reserved1;                              /*0x10 */
1668*4882a593Smuzhiyun 	U32         Reserved2;                              /*0x14 */
1669*4882a593Smuzhiyun } MPI2_BOOT_DEVICE_DEVICE_NAME,
1670*4882a593Smuzhiyun 	*PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
1671*4882a593Smuzhiyun 	Mpi2BootDeviceDeviceName_t,
1672*4882a593Smuzhiyun 	*pMpi2BootDeviceDeviceName_t;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
1675*4882a593Smuzhiyun 	MPI2_BOOT_DEVICE_ADAPTER_ORDER  AdapterOrder;
1676*4882a593Smuzhiyun 	MPI2_BOOT_DEVICE_SAS_WWID       SasWwid;
1677*4882a593Smuzhiyun 	MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
1678*4882a593Smuzhiyun 	MPI2_BOOT_DEVICE_DEVICE_NAME    DeviceName;
1679*4882a593Smuzhiyun } MPI2_BIOSPAGE2_BOOT_DEVICE,
1680*4882a593Smuzhiyun 	*PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
1681*4882a593Smuzhiyun 	Mpi2BiosPage2BootDevice_t,
1682*4882a593Smuzhiyun 	*pMpi2BiosPage2BootDevice_t;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
1685*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER     Header;                 /*0x00 */
1686*4882a593Smuzhiyun 	U32                         Reserved1;              /*0x04 */
1687*4882a593Smuzhiyun 	U32                         Reserved2;              /*0x08 */
1688*4882a593Smuzhiyun 	U32                         Reserved3;              /*0x0C */
1689*4882a593Smuzhiyun 	U32                         Reserved4;              /*0x10 */
1690*4882a593Smuzhiyun 	U32                         Reserved5;              /*0x14 */
1691*4882a593Smuzhiyun 	U32                         Reserved6;              /*0x18 */
1692*4882a593Smuzhiyun 	U8                          ReqBootDeviceForm;      /*0x1C */
1693*4882a593Smuzhiyun 	U8                          Reserved7;              /*0x1D */
1694*4882a593Smuzhiyun 	U16                         Reserved8;              /*0x1E */
1695*4882a593Smuzhiyun 	MPI2_BIOSPAGE2_BOOT_DEVICE  RequestedBootDevice;    /*0x20 */
1696*4882a593Smuzhiyun 	U8                          ReqAltBootDeviceForm;   /*0x38 */
1697*4882a593Smuzhiyun 	U8                          Reserved9;              /*0x39 */
1698*4882a593Smuzhiyun 	U16                         Reserved10;             /*0x3A */
1699*4882a593Smuzhiyun 	MPI2_BIOSPAGE2_BOOT_DEVICE  RequestedAltBootDevice; /*0x3C */
1700*4882a593Smuzhiyun 	U8                          CurrentBootDeviceForm;  /*0x58 */
1701*4882a593Smuzhiyun 	U8                          Reserved11;             /*0x59 */
1702*4882a593Smuzhiyun 	U16                         Reserved12;             /*0x5A */
1703*4882a593Smuzhiyun 	MPI2_BIOSPAGE2_BOOT_DEVICE  CurrentBootDevice;      /*0x58 */
1704*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
1705*4882a593Smuzhiyun 	Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_PAGEVERSION                      (0x04)
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun /*values for BIOS Page 2 BootDeviceForm fields */
1710*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_FORM_MASK                        (0x0F)
1711*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED         (0x00)
1712*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_FORM_SAS_WWID                    (0x05)
1713*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT              (0x06)
1714*4882a593Smuzhiyun #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME                 (0x07)
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun /*BIOS Page 3 */
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_NUM_ADAPTER      (4)
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun typedef struct _MPI2_ADAPTER_INFO {
1722*4882a593Smuzhiyun 	U8      PciBusNumber;                        /*0x00 */
1723*4882a593Smuzhiyun 	U8      PciDeviceAndFunctionNumber;          /*0x01 */
1724*4882a593Smuzhiyun 	U16     AdapterFlags;                        /*0x02 */
1725*4882a593Smuzhiyun } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
1726*4882a593Smuzhiyun 	Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED                (0x0001)
1729*4882a593Smuzhiyun #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS             (0x0002)
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun typedef struct _MPI2_ADAPTER_ORDER_AUX {
1732*4882a593Smuzhiyun 	U64     WWID;					/* 0x00 */
1733*4882a593Smuzhiyun 	U32     Reserved1;				/* 0x08 */
1734*4882a593Smuzhiyun 	U32     Reserved2;				/* 0x0C */
1735*4882a593Smuzhiyun } MPI2_ADAPTER_ORDER_AUX, *PTR_MPI2_ADAPTER_ORDER_AUX,
1736*4882a593Smuzhiyun 	Mpi2AdapterOrderAux_t, *pMpi2AdapterOrderAux_t;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
1740*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;              /*0x00 */
1741*4882a593Smuzhiyun 	U32                     GlobalFlags;         /*0x04 */
1742*4882a593Smuzhiyun 	U32                     BiosVersion;         /*0x08 */
1743*4882a593Smuzhiyun 	MPI2_ADAPTER_INFO       AdapterOrder[MPI2_BIOSPAGE3_NUM_ADAPTER];
1744*4882a593Smuzhiyun 	U32                     Reserved1;           /*0x1C */
1745*4882a593Smuzhiyun 	MPI2_ADAPTER_ORDER_AUX  AdapterOrderAux[MPI2_BIOSPAGE3_NUM_ADAPTER];
1746*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_BIOS_3,
1747*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_BIOS_3,
1748*4882a593Smuzhiyun 	Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_PAGEVERSION                      (0x01)
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun /*values for BIOS Page 3 GlobalFlags */
1753*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR             (0x00000002)
1754*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE             (0x00000004)
1755*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE        (0x00000010)
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK      (0x000000E0)
1758*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY      (0x00000000)
1759*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY            (0x00000020)
1760*4882a593Smuzhiyun #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY        (0x00000040)
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun /*BIOS Page 4 */
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun /*
1766*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1767*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
1768*4882a593Smuzhiyun  */
1769*4882a593Smuzhiyun #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
1770*4882a593Smuzhiyun #define MPI2_BIOS_PAGE_4_PHY_ENTRIES        (1)
1771*4882a593Smuzhiyun #endif
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun typedef struct _MPI2_BIOS4_ENTRY {
1774*4882a593Smuzhiyun 	U64                     ReassignmentWWID;       /*0x00 */
1775*4882a593Smuzhiyun 	U64                     ReassignmentDeviceName; /*0x08 */
1776*4882a593Smuzhiyun } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
1777*4882a593Smuzhiyun 	Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
1780*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;             /*0x00 */
1781*4882a593Smuzhiyun 	U8                      NumPhys;            /*0x04 */
1782*4882a593Smuzhiyun 	U8                      Reserved1;          /*0x05 */
1783*4882a593Smuzhiyun 	U16                     Reserved2;          /*0x06 */
1784*4882a593Smuzhiyun 	MPI2_BIOS4_ENTRY
1785*4882a593Smuzhiyun 		Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES];  /*0x08 */
1786*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
1787*4882a593Smuzhiyun 	Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun #define MPI2_BIOSPAGE4_PAGEVERSION                      (0x01)
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun /****************************************************************************
1793*4882a593Smuzhiyun *  RAID Volume Config Pages
1794*4882a593Smuzhiyun ****************************************************************************/
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun /*RAID Volume Page 0 */
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
1799*4882a593Smuzhiyun 	U8                      RAIDSetNum;        /*0x00 */
1800*4882a593Smuzhiyun 	U8                      PhysDiskMap;       /*0x01 */
1801*4882a593Smuzhiyun 	U8                      PhysDiskNum;       /*0x02 */
1802*4882a593Smuzhiyun 	U8                      Reserved;          /*0x03 */
1803*4882a593Smuzhiyun } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
1804*4882a593Smuzhiyun 	Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun /*defines for the PhysDiskMap field */
1807*4882a593Smuzhiyun #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY                  (0x01)
1808*4882a593Smuzhiyun #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY                (0x02)
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun typedef struct _MPI2_RAIDVOL0_SETTINGS {
1811*4882a593Smuzhiyun 	U16                     Settings;          /*0x00 */
1812*4882a593Smuzhiyun 	U8                      HotSparePool;      /*0x01 */
1813*4882a593Smuzhiyun 	U8                      Reserved;          /*0x02 */
1814*4882a593Smuzhiyun } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
1815*4882a593Smuzhiyun 	Mpi2RaidVol0Settings_t,
1816*4882a593Smuzhiyun 	*pMpi2RaidVol0Settings_t;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
1819*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_0                      (0x01)
1820*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_1                      (0x02)
1821*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_2                      (0x04)
1822*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_3                      (0x08)
1823*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_4                      (0x10)
1824*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_5                      (0x20)
1825*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_6                      (0x40)
1826*4882a593Smuzhiyun #define MPI2_RAID_HOT_SPARE_POOL_7                      (0x80)
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun /*RAID Volume Page 0 VolumeSettings defines */
1829*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX     (0x0008)
1830*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING        (0x0003)
1833*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_UNCHANGED                 (0x0000)
1834*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING     (0x0001)
1835*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING      (0x0002)
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun /*
1838*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
1839*4882a593Smuzhiyun  *one and check the value returned for NumPhysDisks at runtime.
1840*4882a593Smuzhiyun  */
1841*4882a593Smuzhiyun #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
1842*4882a593Smuzhiyun #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX       (1)
1843*4882a593Smuzhiyun #endif
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
1846*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;            /*0x00 */
1847*4882a593Smuzhiyun 	U16                     DevHandle;         /*0x04 */
1848*4882a593Smuzhiyun 	U8                      VolumeState;       /*0x06 */
1849*4882a593Smuzhiyun 	U8                      VolumeType;        /*0x07 */
1850*4882a593Smuzhiyun 	U32                     VolumeStatusFlags; /*0x08 */
1851*4882a593Smuzhiyun 	MPI2_RAIDVOL0_SETTINGS  VolumeSettings;    /*0x0C */
1852*4882a593Smuzhiyun 	U64                     MaxLBA;            /*0x10 */
1853*4882a593Smuzhiyun 	U32                     StripeSize;        /*0x18 */
1854*4882a593Smuzhiyun 	U16                     BlockSize;         /*0x1C */
1855*4882a593Smuzhiyun 	U16                     Reserved1;         /*0x1E */
1856*4882a593Smuzhiyun 	U8                      SupportedPhysDisks;/*0x20 */
1857*4882a593Smuzhiyun 	U8                      ResyncRate;        /*0x21 */
1858*4882a593Smuzhiyun 	U16                     DataScrubDuration; /*0x22 */
1859*4882a593Smuzhiyun 	U8                      NumPhysDisks;      /*0x24 */
1860*4882a593Smuzhiyun 	U8                      Reserved2;         /*0x25 */
1861*4882a593Smuzhiyun 	U8                      Reserved3;         /*0x26 */
1862*4882a593Smuzhiyun 	U8                      InactiveStatus;    /*0x27 */
1863*4882a593Smuzhiyun 	MPI2_RAIDVOL0_PHYS_DISK
1864*4882a593Smuzhiyun 	PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
1865*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_RAID_VOL_0,
1866*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
1867*4882a593Smuzhiyun 	Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_PAGEVERSION           (0x0A)
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun /*values for RAID VolumeState */
1872*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_MISSING                         (0x00)
1873*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_FAILED                          (0x01)
1874*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_INITIALIZING                    (0x02)
1875*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_ONLINE                          (0x03)
1876*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_DEGRADED                        (0x04)
1877*4882a593Smuzhiyun #define MPI2_RAID_VOL_STATE_OPTIMAL                         (0x05)
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun /*values for RAID VolumeType */
1880*4882a593Smuzhiyun #define MPI2_RAID_VOL_TYPE_RAID0                            (0x00)
1881*4882a593Smuzhiyun #define MPI2_RAID_VOL_TYPE_RAID1E                           (0x01)
1882*4882a593Smuzhiyun #define MPI2_RAID_VOL_TYPE_RAID1                            (0x02)
1883*4882a593Smuzhiyun #define MPI2_RAID_VOL_TYPE_RAID10                           (0x05)
1884*4882a593Smuzhiyun #define MPI2_RAID_VOL_TYPE_UNKNOWN                          (0xFF)
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun /*values for RAID Volume Page 0 VolumeStatusFlags field */
1887*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC            (0x02000000)
1888*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING        (0x01000000)
1889*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING               (0x00800000)
1890*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING      (0x00400000)
1891*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT      (0x00200000)
1892*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB                (0x00100000)
1893*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK         (0x00080000)
1894*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION        (0x00040000)
1895*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT           (0x00020000)
1896*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS        (0x00010000)
1897*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT        (0x00000080)
1898*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED               (0x00000040)
1899*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE              (0x00000020)
1900*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR          (0x00000000)
1901*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR        (0x00000010)
1902*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL      (0x00000008)
1903*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE           (0x00000004)
1904*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED                  (0x00000002)
1905*4882a593Smuzhiyun #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED                   (0x00000001)
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun /*values for RAID Volume Page 0 SupportedPhysDisks field */
1908*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS             (0x08)
1909*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS                    (0x04)
1910*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL                  (0x02)
1911*4882a593Smuzhiyun #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL                 (0x01)
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun /*values for RAID Volume Page 0 InactiveStatus field */
1914*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE                  (0x00)
1915*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE           (0x01)
1916*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE           (0x02)
1917*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE    (0x03)
1918*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE             (0x04)
1919*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE    (0x05)
1920*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED                (0x06)
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun /*RAID Volume Page 1 */
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
1926*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER Header;                     /*0x00 */
1927*4882a593Smuzhiyun 	U16                     DevHandle;                  /*0x04 */
1928*4882a593Smuzhiyun 	U16                     Reserved0;                  /*0x06 */
1929*4882a593Smuzhiyun 	U8                      GUID[24];                   /*0x08 */
1930*4882a593Smuzhiyun 	U8                      Name[16];                   /*0x20 */
1931*4882a593Smuzhiyun 	U64                     WWID;                       /*0x30 */
1932*4882a593Smuzhiyun 	U32                     Reserved1;                  /*0x38 */
1933*4882a593Smuzhiyun 	U32                     Reserved2;                  /*0x3C */
1934*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_RAID_VOL_1,
1935*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
1936*4882a593Smuzhiyun 	Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun #define MPI2_RAIDVOLPAGE1_PAGEVERSION           (0x03)
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun /****************************************************************************
1942*4882a593Smuzhiyun *  RAID Physical Disk Config Pages
1943*4882a593Smuzhiyun ****************************************************************************/
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun /*RAID Physical Disk Page 0 */
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
1948*4882a593Smuzhiyun 	U16                     Reserved1;                  /*0x00 */
1949*4882a593Smuzhiyun 	U8                      HotSparePool;               /*0x02 */
1950*4882a593Smuzhiyun 	U8                      Reserved2;                  /*0x03 */
1951*4882a593Smuzhiyun } MPI2_RAIDPHYSDISK0_SETTINGS,
1952*4882a593Smuzhiyun 	*PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
1953*4882a593Smuzhiyun 	Mpi2RaidPhysDisk0Settings_t,
1954*4882a593Smuzhiyun 	*pMpi2RaidPhysDisk0Settings_t;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
1959*4882a593Smuzhiyun 	U8                      VendorID[8];                /*0x00 */
1960*4882a593Smuzhiyun 	U8                      ProductID[16];              /*0x08 */
1961*4882a593Smuzhiyun 	U8                      ProductRevLevel[4];         /*0x18 */
1962*4882a593Smuzhiyun 	U8                      SerialNum[32];              /*0x1C */
1963*4882a593Smuzhiyun } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
1964*4882a593Smuzhiyun 	*PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
1965*4882a593Smuzhiyun 	Mpi2RaidPhysDisk0InquiryData_t,
1966*4882a593Smuzhiyun 	*pMpi2RaidPhysDisk0InquiryData_t;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
1969*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER         Header;             /*0x00 */
1970*4882a593Smuzhiyun 	U16                             DevHandle;          /*0x04 */
1971*4882a593Smuzhiyun 	U8                              Reserved1;          /*0x06 */
1972*4882a593Smuzhiyun 	U8                              PhysDiskNum;        /*0x07 */
1973*4882a593Smuzhiyun 	MPI2_RAIDPHYSDISK0_SETTINGS     PhysDiskSettings;   /*0x08 */
1974*4882a593Smuzhiyun 	U32                             Reserved2;          /*0x0C */
1975*4882a593Smuzhiyun 	MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData;        /*0x10 */
1976*4882a593Smuzhiyun 	U32                             Reserved3;          /*0x4C */
1977*4882a593Smuzhiyun 	U8                              PhysDiskState;      /*0x50 */
1978*4882a593Smuzhiyun 	U8                              OfflineReason;      /*0x51 */
1979*4882a593Smuzhiyun 	U8                              IncompatibleReason; /*0x52 */
1980*4882a593Smuzhiyun 	U8                              PhysDiskAttributes; /*0x53 */
1981*4882a593Smuzhiyun 	U32                             PhysDiskStatusFlags;/*0x54 */
1982*4882a593Smuzhiyun 	U64                             DeviceMaxLBA;       /*0x58 */
1983*4882a593Smuzhiyun 	U64                             HostMaxLBA;         /*0x60 */
1984*4882a593Smuzhiyun 	U64                             CoercedMaxLBA;      /*0x68 */
1985*4882a593Smuzhiyun 	U16                             BlockSize;          /*0x70 */
1986*4882a593Smuzhiyun 	U16                             Reserved5;          /*0x72 */
1987*4882a593Smuzhiyun 	U32                             Reserved6;          /*0x74 */
1988*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_RD_PDISK_0,
1989*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
1990*4882a593Smuzhiyun 	Mpi2RaidPhysDiskPage0_t,
1991*4882a593Smuzhiyun 	*pMpi2RaidPhysDiskPage0_t;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION          (0x05)
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun /*PhysDiskState defines */
1996*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_NOT_CONFIGURED               (0x00)
1997*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE               (0x01)
1998*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_OFFLINE                      (0x02)
1999*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_ONLINE                       (0x03)
2000*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_HOT_SPARE                    (0x04)
2001*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_DEGRADED                     (0x05)
2002*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_REBUILDING                   (0x06)
2003*4882a593Smuzhiyun #define MPI2_RAID_PD_STATE_OPTIMAL                      (0x07)
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun /*OfflineReason defines */
2006*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ONLINE                           (0x00)
2007*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_MISSING                  (0x01)
2008*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_FAILED                   (0x03)
2009*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING             (0x04)
2010*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_REQUESTED                (0x05)
2011*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED         (0x06)
2012*4882a593Smuzhiyun #define MPI2_PHYSDISK0_OFFLINE_OTHER                    (0xFF)
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun /*IncompatibleReason defines */
2015*4882a593Smuzhiyun #define MPI2_PHYSDISK0_COMPATIBLE                       (0x00)
2016*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL            (0x01)
2017*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE           (0x02)
2018*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA             (0x03)
2019*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD   (0x04)
2020*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA    (0x05)
2021*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE          (0x06)
2022*4882a593Smuzhiyun #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN             (0xFF)
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun /*PhysDiskAttributes defines */
2025*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK                (0x0C)
2026*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE         (0x08)
2027*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE           (0x04)
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK             (0x03)
2030*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL              (0x02)
2031*4882a593Smuzhiyun #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL             (0x01)
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun /*PhysDiskStatusFlags defines */
2034*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED        (0x00000040)
2035*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET           (0x00000020)
2036*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED  (0x00000010)
2037*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS     (0x00000000)
2038*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
2039*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME      (0x00000004)
2040*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED             (0x00000002)
2041*4882a593Smuzhiyun #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC          (0x00000001)
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun /*RAID Physical Disk Page 1 */
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun /*
2047*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2048*4882a593Smuzhiyun  *one and check the value returned for NumPhysDiskPaths at runtime.
2049*4882a593Smuzhiyun  */
2050*4882a593Smuzhiyun #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
2051*4882a593Smuzhiyun #define MPI2_RAID_PHYS_DISK1_PATH_MAX   (1)
2052*4882a593Smuzhiyun #endif
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun typedef struct _MPI2_RAIDPHYSDISK1_PATH {
2055*4882a593Smuzhiyun 	U16             DevHandle;          /*0x00 */
2056*4882a593Smuzhiyun 	U16             Reserved1;          /*0x02 */
2057*4882a593Smuzhiyun 	U64             WWID;               /*0x04 */
2058*4882a593Smuzhiyun 	U64             OwnerWWID;          /*0x0C */
2059*4882a593Smuzhiyun 	U8              OwnerIdentifier;    /*0x14 */
2060*4882a593Smuzhiyun 	U8              Reserved2;          /*0x15 */
2061*4882a593Smuzhiyun 	U16             Flags;              /*0x16 */
2062*4882a593Smuzhiyun } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
2063*4882a593Smuzhiyun 	Mpi2RaidPhysDisk1Path_t,
2064*4882a593Smuzhiyun 	*pMpi2RaidPhysDisk1Path_t;
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
2067*4882a593Smuzhiyun #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY        (0x0004)
2068*4882a593Smuzhiyun #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN         (0x0002)
2069*4882a593Smuzhiyun #define MPI2_RAID_PHYSDISK1_FLAG_INVALID        (0x0001)
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
2072*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_HEADER         Header;             /*0x00 */
2073*4882a593Smuzhiyun 	U8                              NumPhysDiskPaths;   /*0x04 */
2074*4882a593Smuzhiyun 	U8                              PhysDiskNum;        /*0x05 */
2075*4882a593Smuzhiyun 	U16                             Reserved1;          /*0x06 */
2076*4882a593Smuzhiyun 	U32                             Reserved2;          /*0x08 */
2077*4882a593Smuzhiyun 	MPI2_RAIDPHYSDISK1_PATH
2078*4882a593Smuzhiyun 		PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
2079*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_RD_PDISK_1,
2080*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
2081*4882a593Smuzhiyun 	Mpi2RaidPhysDiskPage1_t,
2082*4882a593Smuzhiyun 	*pMpi2RaidPhysDiskPage1_t;
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION          (0x02)
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun /****************************************************************************
2088*4882a593Smuzhiyun *  values for fields used by several types of SAS Config Pages
2089*4882a593Smuzhiyun ****************************************************************************/
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun /*values for NegotiatedLinkRates fields */
2092*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL             (0xF0)
2093*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL            (4)
2094*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL            (0x0F)
2095*4882a593Smuzhiyun /*link rates used for Negotiated Physical and Logical Link Rate */
2096*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE        (0x00)
2097*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED             (0x01)
2098*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED       (0x02)
2099*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE        (0x03)
2100*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR            (0x04)
2101*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS    (0x05)
2102*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY          (0x06)
2103*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_1_5                      (0x08)
2104*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_3_0                      (0x09)
2105*4882a593Smuzhiyun #define MPI2_SAS_NEG_LINK_RATE_6_0                      (0x0A)
2106*4882a593Smuzhiyun #define MPI25_SAS_NEG_LINK_RATE_12_0                    (0x0B)
2107*4882a593Smuzhiyun #define MPI26_SAS_NEG_LINK_RATE_22_5                    (0x0C)
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun /*values for AttachedPhyInfo fields */
2111*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT       (0x00000040)
2112*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS        (0x00000020)
2113*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE           (0x00000010)
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_MASK                   (0x0000000F)
2116*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_UNKNOWN                (0x00000000)
2117*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_POWER_ON               (0x00000001)
2118*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_HARD_RESET             (0x00000002)
2119*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL        (0x00000003)
2120*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC           (0x00000004)
2121*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ       (0x00000005)
2122*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER    (0x00000006)
2123*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT          (0x00000007)
2124*4882a593Smuzhiyun #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED       (0x00000008)
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun /*values for PhyInfo fields */
2128*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_PHY_VACANT                     (0x80000000)
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK       (0x18000000)
2131*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION      (27)
2132*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE               (0x00000000)
2133*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL              (0x08000000)
2134*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER              (0x10000000)
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS       (0x04000000)
2137*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT        (0x02000000)
2138*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS               (0x01000000)
2139*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT          (0x00400000)
2140*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS                   (0x00200000)
2141*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_ZONING_ENABLED                 (0x00100000)
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_MASK                    (0x000F0000)
2144*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_UNKNOWN                 (0x00000000)
2145*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_POWER_ON                (0x00010000)
2146*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_HARD_RESET              (0x00020000)
2147*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL         (0x00030000)
2148*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC            (0x00040000)
2149*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ        (0x00050000)
2150*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER     (0x00060000)
2151*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT           (0x00070000)
2152*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED        (0x00080000)
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED         (0x00008000)
2155*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE               (0x00004000)
2156*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT     (0x00002000)
2157*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_VIRTUAL_PHY                    (0x00001000)
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME      (0x00000F00)
2160*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME     (8)
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE         (0x000000F0)
2163*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_DIRECT_ROUTING                 (0x00000000)
2164*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING            (0x00000010)
2165*4882a593Smuzhiyun #define MPI2_SAS_PHYINFO_TABLE_ROUTING                  (0x00000020)
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun /*values for SAS ProgrammedLinkRate fields */
2169*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MAX_RATE_MASK                    (0xF0)
2170*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE        (0x00)
2171*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MAX_RATE_1_5                     (0x80)
2172*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MAX_RATE_3_0                     (0x90)
2173*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MAX_RATE_6_0                     (0xA0)
2174*4882a593Smuzhiyun #define MPI25_SAS_PRATE_MAX_RATE_12_0                   (0xB0)
2175*4882a593Smuzhiyun #define MPI26_SAS_PRATE_MAX_RATE_22_5                   (0xC0)
2176*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MIN_RATE_MASK                    (0x0F)
2177*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE        (0x00)
2178*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MIN_RATE_1_5                     (0x08)
2179*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MIN_RATE_3_0                     (0x09)
2180*4882a593Smuzhiyun #define MPI2_SAS_PRATE_MIN_RATE_6_0                     (0x0A)
2181*4882a593Smuzhiyun #define MPI25_SAS_PRATE_MIN_RATE_12_0                   (0x0B)
2182*4882a593Smuzhiyun #define MPI26_SAS_PRATE_MIN_RATE_22_5                   (0x0C)
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun /*values for SAS HwLinkRate fields */
2186*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MAX_RATE_MASK                   (0xF0)
2187*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MAX_RATE_1_5                    (0x80)
2188*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MAX_RATE_3_0                    (0x90)
2189*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MAX_RATE_6_0                    (0xA0)
2190*4882a593Smuzhiyun #define MPI25_SAS_HWRATE_MAX_RATE_12_0                  (0xB0)
2191*4882a593Smuzhiyun #define MPI26_SAS_HWRATE_MAX_RATE_22_5                  (0xC0)
2192*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MIN_RATE_MASK                   (0x0F)
2193*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MIN_RATE_1_5                    (0x08)
2194*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MIN_RATE_3_0                    (0x09)
2195*4882a593Smuzhiyun #define MPI2_SAS_HWRATE_MIN_RATE_6_0                    (0x0A)
2196*4882a593Smuzhiyun #define MPI25_SAS_HWRATE_MIN_RATE_12_0                  (0x0B)
2197*4882a593Smuzhiyun #define MPI26_SAS_HWRATE_MIN_RATE_22_5                  (0x0C)
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun /****************************************************************************
2202*4882a593Smuzhiyun *  SAS IO Unit Config Pages
2203*4882a593Smuzhiyun ****************************************************************************/
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun /*SAS IO Unit Page 0 */
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
2208*4882a593Smuzhiyun 	U8          Port;                   /*0x00 */
2209*4882a593Smuzhiyun 	U8          PortFlags;              /*0x01 */
2210*4882a593Smuzhiyun 	U8          PhyFlags;               /*0x02 */
2211*4882a593Smuzhiyun 	U8          NegotiatedLinkRate;     /*0x03 */
2212*4882a593Smuzhiyun 	U32         ControllerPhyDeviceInfo;/*0x04 */
2213*4882a593Smuzhiyun 	U16         AttachedDevHandle;      /*0x08 */
2214*4882a593Smuzhiyun 	U16         ControllerDevHandle;    /*0x0A */
2215*4882a593Smuzhiyun 	U32         DiscoveryStatus;        /*0x0C */
2216*4882a593Smuzhiyun 	U32         Reserved;               /*0x10 */
2217*4882a593Smuzhiyun } MPI2_SAS_IO_UNIT0_PHY_DATA,
2218*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
2219*4882a593Smuzhiyun 	Mpi2SasIOUnit0PhyData_t,
2220*4882a593Smuzhiyun 	*pMpi2SasIOUnit0PhyData_t;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun /*
2223*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2224*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
2225*4882a593Smuzhiyun  */
2226*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
2227*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT0_PHY_MAX        (1)
2228*4882a593Smuzhiyun #endif
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
2231*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;   /*0x00 */
2232*4882a593Smuzhiyun 	U32                                 Reserved1;/*0x08 */
2233*4882a593Smuzhiyun 	U8                                  NumPhys;  /*0x0C */
2234*4882a593Smuzhiyun 	U8                                  Reserved2;/*0x0D */
2235*4882a593Smuzhiyun 	U16                                 Reserved3;/*0x0E */
2236*4882a593Smuzhiyun 	MPI2_SAS_IO_UNIT0_PHY_DATA
2237*4882a593Smuzhiyun 		PhyData[MPI2_SAS_IOUNIT0_PHY_MAX];    /*0x10 */
2238*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_0,
2239*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
2240*4882a593Smuzhiyun 	Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE0_PAGEVERSION                     (0x05)
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun /*values for SAS IO Unit Page 0 PortFlags */
2245*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS     (0x08)
2246*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG          (0x01)
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun /*values for SAS IO Unit Page 0 PhyFlags */
2249*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT       (0x40)
2250*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT       (0x20)
2251*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED             (0x10)
2252*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED               (0x08)
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun /*see mpi2_sas.h for values for
2257*4882a593Smuzhiyun  *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun /*values for SAS IO Unit Page 0 DiscoveryStatus */
2260*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED            (0x80000000)
2261*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED             (0x40000000)
2262*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED               (0x20000000)
2263*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED             (0x10000000)
2264*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR             (0x08000000)
2265*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE    (0x00008000)
2266*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE            (0x00004000)
2267*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN                (0x00002000)
2268*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK        (0x00001000)
2269*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE               (0x00000800)
2270*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_TABLE_LINK                       (0x00000400)
2271*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK                 (0x00000200)
2272*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR                    (0x00000100)
2273*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED              (0x00000080)
2274*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST                  (0x00000040)
2275*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES                (0x00000020)
2276*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT                      (0x00000010)
2277*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS                   (0x00000004)
2278*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE             (0x00000002)
2279*4882a593Smuzhiyun #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED                    (0x00000001)
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun /*SAS IO Unit Page 1 */
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
2285*4882a593Smuzhiyun 	U8          Port;                       /*0x00 */
2286*4882a593Smuzhiyun 	U8          PortFlags;                  /*0x01 */
2287*4882a593Smuzhiyun 	U8          PhyFlags;                   /*0x02 */
2288*4882a593Smuzhiyun 	U8          MaxMinLinkRate;             /*0x03 */
2289*4882a593Smuzhiyun 	U32         ControllerPhyDeviceInfo;    /*0x04 */
2290*4882a593Smuzhiyun 	U16         MaxTargetPortConnectTime;   /*0x08 */
2291*4882a593Smuzhiyun 	U16         Reserved1;                  /*0x0A */
2292*4882a593Smuzhiyun } MPI2_SAS_IO_UNIT1_PHY_DATA,
2293*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
2294*4882a593Smuzhiyun 	Mpi2SasIOUnit1PhyData_t,
2295*4882a593Smuzhiyun 	*pMpi2SasIOUnit1PhyData_t;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun /*
2298*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2299*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
2300*4882a593Smuzhiyun  */
2301*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
2302*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT1_PHY_MAX        (1)
2303*4882a593Smuzhiyun #endif
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
2306*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header; /*0x00 */
2307*4882a593Smuzhiyun 	U16
2308*4882a593Smuzhiyun 		ControlFlags;                       /*0x08 */
2309*4882a593Smuzhiyun 	U16
2310*4882a593Smuzhiyun 		SASNarrowMaxQueueDepth;             /*0x0A */
2311*4882a593Smuzhiyun 	U16
2312*4882a593Smuzhiyun 		AdditionalControlFlags;             /*0x0C */
2313*4882a593Smuzhiyun 	U16
2314*4882a593Smuzhiyun 		SASWideMaxQueueDepth;               /*0x0E */
2315*4882a593Smuzhiyun 	U8
2316*4882a593Smuzhiyun 		NumPhys;                            /*0x10 */
2317*4882a593Smuzhiyun 	U8
2318*4882a593Smuzhiyun 		SATAMaxQDepth;                      /*0x11 */
2319*4882a593Smuzhiyun 	U8
2320*4882a593Smuzhiyun 		ReportDeviceMissingDelay;           /*0x12 */
2321*4882a593Smuzhiyun 	U8
2322*4882a593Smuzhiyun 		IODeviceMissingDelay;               /*0x13 */
2323*4882a593Smuzhiyun 	MPI2_SAS_IO_UNIT1_PHY_DATA
2324*4882a593Smuzhiyun 		PhyData[MPI2_SAS_IOUNIT1_PHY_MAX];  /*0x14 */
2325*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_1,
2326*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
2327*4882a593Smuzhiyun 	Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE1_PAGEVERSION     (0x09)
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun /*values for SAS IO Unit Page 1 ControlFlags */
2332*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST                    (0x8000)
2333*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX                        (0x4000)
2334*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX                        (0x2000)
2335*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE                    (0x1000)
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT                    (0x0600)
2338*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT                   (9)
2339*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH                    (0x0)
2340*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT                     (0x1)
2341*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT                    (0x2)
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED             (0x0080)
2344*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED                 (0x0040)
2345*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED                   (0x0020)
2346*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED                   (0x0010)
2347*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL           (0x0008)
2348*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL                 (0x0004)
2349*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY                 (0x0002)
2350*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION                   (0x0001)
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun /*values for SAS IO Unit Page 1 AdditionalControlFlags */
2353*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT                 (0x0100)
2354*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL          (0x0080)
2355*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION    (0x0040)
2356*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION        (0x0020)
2357*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET   (0x0010)
2358*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET  (0x0008)
2359*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET   (0x0004)
2360*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET     (0x0002)
2361*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE               (0x0001)
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
2364*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK                 (0x7F)
2365*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16                      (0x80)
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun /*values for SAS IO Unit Page 1 PortFlags */
2368*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG                 (0x01)
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun /*values for SAS IO Unit Page 1 PhyFlags */
2371*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT               (0x40)
2372*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT               (0x20)
2373*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE                      (0x10)
2374*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE                        (0x08)
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun /*values for SAS IO Unit Page 1 MaxMinLinkRate */
2377*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MAX_RATE_MASK                               (0xF0)
2378*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MAX_RATE_1_5                                (0x80)
2379*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MAX_RATE_3_0                                (0x90)
2380*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MAX_RATE_6_0                                (0xA0)
2381*4882a593Smuzhiyun #define MPI25_SASIOUNIT1_MAX_RATE_12_0                              (0xB0)
2382*4882a593Smuzhiyun #define MPI26_SASIOUNIT1_MAX_RATE_22_5                              (0xC0)
2383*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MIN_RATE_MASK                               (0x0F)
2384*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MIN_RATE_1_5                                (0x08)
2385*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MIN_RATE_3_0                                (0x09)
2386*4882a593Smuzhiyun #define MPI2_SASIOUNIT1_MIN_RATE_6_0                                (0x0A)
2387*4882a593Smuzhiyun #define MPI25_SASIOUNIT1_MIN_RATE_12_0                              (0x0B)
2388*4882a593Smuzhiyun #define MPI26_SASIOUNIT1_MIN_RATE_22_5                              (0x0C)
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun /*see mpi2_sas.h for values for
2391*4882a593Smuzhiyun  *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun /*SAS IO Unit Page 4 (for MPI v2.5 and earlier) */
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
2397*4882a593Smuzhiyun 	U8          MaxTargetSpinup;            /*0x00 */
2398*4882a593Smuzhiyun 	U8          SpinupDelay;                /*0x01 */
2399*4882a593Smuzhiyun 	U8          SpinupFlags;                /*0x02 */
2400*4882a593Smuzhiyun 	U8          Reserved1;                  /*0x03 */
2401*4882a593Smuzhiyun } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
2402*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
2403*4882a593Smuzhiyun 	Mpi2SasIOUnit4SpinupGroup_t,
2404*4882a593Smuzhiyun 	*pMpi2SasIOUnit4SpinupGroup_t;
2405*4882a593Smuzhiyun /*defines for SAS IO Unit Page 4 SpinupFlags */
2406*4882a593Smuzhiyun #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG         (0x01)
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun /*
2410*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2411*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
2412*4882a593Smuzhiyun  */
2413*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
2414*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT4_PHY_MAX        (4)
2415*4882a593Smuzhiyun #endif
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
2418*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;/*0x00 */
2419*4882a593Smuzhiyun 	MPI2_SAS_IOUNIT4_SPINUP_GROUP
2420*4882a593Smuzhiyun 		SpinupGroupParameters[4];       /*0x08 */
2421*4882a593Smuzhiyun 	U32
2422*4882a593Smuzhiyun 		Reserved1;                      /*0x18 */
2423*4882a593Smuzhiyun 	U32
2424*4882a593Smuzhiyun 		Reserved2;                      /*0x1C */
2425*4882a593Smuzhiyun 	U32
2426*4882a593Smuzhiyun 		Reserved3;                      /*0x20 */
2427*4882a593Smuzhiyun 	U8
2428*4882a593Smuzhiyun 		BootDeviceWaitTime;             /*0x24 */
2429*4882a593Smuzhiyun 	U8
2430*4882a593Smuzhiyun 		SATADeviceWaitTime;		/*0x25 */
2431*4882a593Smuzhiyun 	U16
2432*4882a593Smuzhiyun 		Reserved5;                      /*0x26 */
2433*4882a593Smuzhiyun 	U8
2434*4882a593Smuzhiyun 		NumPhys;                        /*0x28 */
2435*4882a593Smuzhiyun 	U8
2436*4882a593Smuzhiyun 		PEInitialSpinupDelay;           /*0x29 */
2437*4882a593Smuzhiyun 	U8
2438*4882a593Smuzhiyun 		PEReplyDelay;                   /*0x2A */
2439*4882a593Smuzhiyun 	U8
2440*4882a593Smuzhiyun 		Flags;                          /*0x2B */
2441*4882a593Smuzhiyun 	U8
2442*4882a593Smuzhiyun 		PHY[MPI2_SAS_IOUNIT4_PHY_MAX];  /*0x2C */
2443*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_4,
2444*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
2445*4882a593Smuzhiyun 	Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE4_PAGEVERSION     (0x02)
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun /*defines for Flags field */
2450*4882a593Smuzhiyun #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE               (0x01)
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun /*defines for PHY field */
2453*4882a593Smuzhiyun #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK               (0x03)
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun /*SAS IO Unit Page 5 */
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
2459*4882a593Smuzhiyun 	U8          ControlFlags;               /*0x00 */
2460*4882a593Smuzhiyun 	U8          PortWidthModGroup;          /*0x01 */
2461*4882a593Smuzhiyun 	U16         InactivityTimerExponent;    /*0x02 */
2462*4882a593Smuzhiyun 	U8          SATAPartialTimeout;         /*0x04 */
2463*4882a593Smuzhiyun 	U8          Reserved2;                  /*0x05 */
2464*4882a593Smuzhiyun 	U8          SATASlumberTimeout;         /*0x06 */
2465*4882a593Smuzhiyun 	U8          Reserved3;                  /*0x07 */
2466*4882a593Smuzhiyun 	U8          SASPartialTimeout;          /*0x08 */
2467*4882a593Smuzhiyun 	U8          Reserved4;                  /*0x09 */
2468*4882a593Smuzhiyun 	U8          SASSlumberTimeout;          /*0x0A */
2469*4882a593Smuzhiyun 	U8          Reserved5;                  /*0x0B */
2470*4882a593Smuzhiyun } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
2471*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
2472*4882a593Smuzhiyun 	Mpi2SasIOUnit5PhyPmSettings_t,
2473*4882a593Smuzhiyun 	*pMpi2SasIOUnit5PhyPmSettings_t;
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun /*defines for ControlFlags field */
2476*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE      (0x08)
2477*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE      (0x04)
2478*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE     (0x02)
2479*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE     (0x01)
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun /*defines for PortWidthModeGroup field */
2482*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_PWMG_DISABLE                    (0xFF)
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun /*defines for InactivityTimerExponent field */
2485*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER            (0x7000)
2486*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER           (12)
2487*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL            (0x0700)
2488*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL           (8)
2489*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER           (0x0070)
2490*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER          (4)
2491*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL           (0x0007)
2492*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL          (0)
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS                 (7)
2495*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_ONE_SECOND                  (6)
2496*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS        (5)
2497*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS            (4)
2498*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND             (3)
2499*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS        (2)
2500*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS            (1)
2501*4882a593Smuzhiyun #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND             (0)
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun /*
2504*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2505*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
2506*4882a593Smuzhiyun  */
2507*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
2508*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT5_PHY_MAX        (1)
2509*4882a593Smuzhiyun #endif
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
2512*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;   /*0x00 */
2513*4882a593Smuzhiyun 	U8                                  NumPhys;  /*0x08 */
2514*4882a593Smuzhiyun 	U8                                  Reserved1;/*0x09 */
2515*4882a593Smuzhiyun 	U16                                 Reserved2;/*0x0A */
2516*4882a593Smuzhiyun 	U32                                 Reserved3;/*0x0C */
2517*4882a593Smuzhiyun 	MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
2518*4882a593Smuzhiyun 	SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
2519*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_5,
2520*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
2521*4882a593Smuzhiyun 	Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE5_PAGEVERSION     (0x01)
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun /*SAS IO Unit Page 6 */
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
2529*4882a593Smuzhiyun 	U8          CurrentStatus;              /*0x00 */
2530*4882a593Smuzhiyun 	U8          CurrentModulation;          /*0x01 */
2531*4882a593Smuzhiyun 	U8          CurrentUtilization;         /*0x02 */
2532*4882a593Smuzhiyun 	U8          Reserved1;                  /*0x03 */
2533*4882a593Smuzhiyun 	U32         Reserved2;                  /*0x04 */
2534*4882a593Smuzhiyun } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
2535*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
2536*4882a593Smuzhiyun 	Mpi2SasIOUnit6PortWidthModGroupStatus_t,
2537*4882a593Smuzhiyun 	*pMpi2SasIOUnit6PortWidthModGroupStatus_t;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun /*defines for CurrentStatus field */
2540*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE                      (0x00)
2541*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED                     (0x01)
2542*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG                   (0x02)
2543*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN                        (0x03)
2544*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY                 (0x04)
2545*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_INACTIVE                         (0x05)
2546*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT                    (0x06)
2547*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST                      (0x07)
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun /*defines for CurrentModulation field */
2550*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT                   (0x00)
2551*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT                   (0x01)
2552*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT                   (0x02)
2553*4882a593Smuzhiyun #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT                  (0x03)
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun /*
2556*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2557*4882a593Smuzhiyun  *one and check the value returned for NumGroups at runtime.
2558*4882a593Smuzhiyun  */
2559*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
2560*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT6_GROUP_MAX      (1)
2561*4882a593Smuzhiyun #endif
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
2564*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;                 /*0x00 */
2565*4882a593Smuzhiyun 	U32                                 Reserved1;              /*0x08 */
2566*4882a593Smuzhiyun 	U32                                 Reserved2;              /*0x0C */
2567*4882a593Smuzhiyun 	U8                                  NumGroups;              /*0x10 */
2568*4882a593Smuzhiyun 	U8                                  Reserved3;              /*0x11 */
2569*4882a593Smuzhiyun 	U16                                 Reserved4;              /*0x12 */
2570*4882a593Smuzhiyun 	MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
2571*4882a593Smuzhiyun 	PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
2572*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_6,
2573*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
2574*4882a593Smuzhiyun 	Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE6_PAGEVERSION     (0x00)
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun /*SAS IO Unit Page 7 */
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
2582*4882a593Smuzhiyun 	U8          Flags;                      /*0x00 */
2583*4882a593Smuzhiyun 	U8          Reserved1;                  /*0x01 */
2584*4882a593Smuzhiyun 	U16         Reserved2;                  /*0x02 */
2585*4882a593Smuzhiyun 	U8          Threshold75Pct;             /*0x04 */
2586*4882a593Smuzhiyun 	U8          Threshold50Pct;             /*0x05 */
2587*4882a593Smuzhiyun 	U8          Threshold25Pct;             /*0x06 */
2588*4882a593Smuzhiyun 	U8          Reserved3;                  /*0x07 */
2589*4882a593Smuzhiyun } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
2590*4882a593Smuzhiyun 	*PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
2591*4882a593Smuzhiyun 	Mpi2SasIOUnit7PortWidthModGroupSettings_t,
2592*4882a593Smuzhiyun 	*pMpi2SasIOUnit7PortWidthModGroupSettings_t;
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun /*defines for Flags field */
2595*4882a593Smuzhiyun #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION  (0x01)
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun /*
2599*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
2600*4882a593Smuzhiyun  *one and check the value returned for NumGroups at runtime.
2601*4882a593Smuzhiyun  */
2602*4882a593Smuzhiyun #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
2603*4882a593Smuzhiyun #define MPI2_SAS_IOUNIT7_GROUP_MAX      (1)
2604*4882a593Smuzhiyun #endif
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
2607*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;             /*0x00 */
2608*4882a593Smuzhiyun 	U8                               SamplingInterval;   /*0x08 */
2609*4882a593Smuzhiyun 	U8                               WindowLength;       /*0x09 */
2610*4882a593Smuzhiyun 	U16                              Reserved1;          /*0x0A */
2611*4882a593Smuzhiyun 	U32                              Reserved2;          /*0x0C */
2612*4882a593Smuzhiyun 	U32                              Reserved3;          /*0x10 */
2613*4882a593Smuzhiyun 	U8                               NumGroups;          /*0x14 */
2614*4882a593Smuzhiyun 	U8                               Reserved4;          /*0x15 */
2615*4882a593Smuzhiyun 	U16                              Reserved5;          /*0x16 */
2616*4882a593Smuzhiyun 	MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
2617*4882a593Smuzhiyun 	PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
2618*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_7,
2619*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
2620*4882a593Smuzhiyun 	Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE7_PAGEVERSION     (0x00)
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun /*SAS IO Unit Page 8 */
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
2628*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2629*4882a593Smuzhiyun 		Header;                         /*0x00 */
2630*4882a593Smuzhiyun 	U32
2631*4882a593Smuzhiyun 		Reserved1;                      /*0x08 */
2632*4882a593Smuzhiyun 	U32
2633*4882a593Smuzhiyun 		PowerManagementCapabilities;    /*0x0C */
2634*4882a593Smuzhiyun 	U8
2635*4882a593Smuzhiyun 		TxRxSleepStatus;                /*0x10 */
2636*4882a593Smuzhiyun 	U8
2637*4882a593Smuzhiyun 		Reserved2;                      /*0x11 */
2638*4882a593Smuzhiyun 	U16
2639*4882a593Smuzhiyun 		Reserved3;                      /*0x12 */
2640*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT_8,
2641*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
2642*4882a593Smuzhiyun 	Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE8_PAGEVERSION     (0x00)
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun /*defines for PowerManagementCapabilities field */
2647*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD          (0x00001000)
2648*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE        (0x00000800)
2649*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE        (0x00000400)
2650*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE       (0x00000200)
2651*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE       (0x00000100)
2652*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD        (0x00000010)
2653*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE      (0x00000008)
2654*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE      (0x00000004)
2655*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE     (0x00000002)
2656*4882a593Smuzhiyun #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE     (0x00000001)
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun /*defines for TxRxSleepStatus field */
2659*4882a593Smuzhiyun #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED          (0x00)
2660*4882a593Smuzhiyun #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED           (0x01)
2661*4882a593Smuzhiyun #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE               (0x02)
2662*4882a593Smuzhiyun #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN             (0x03)
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun /*SAS IO Unit Page 16 */
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
2669*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2670*4882a593Smuzhiyun 		Header;                             /*0x00 */
2671*4882a593Smuzhiyun 	U64
2672*4882a593Smuzhiyun 		TimeStamp;                          /*0x08 */
2673*4882a593Smuzhiyun 	U32
2674*4882a593Smuzhiyun 		Reserved1;                          /*0x10 */
2675*4882a593Smuzhiyun 	U32
2676*4882a593Smuzhiyun 		Reserved2;                          /*0x14 */
2677*4882a593Smuzhiyun 	U32
2678*4882a593Smuzhiyun 		FastPathPendedRequests;             /*0x18 */
2679*4882a593Smuzhiyun 	U32
2680*4882a593Smuzhiyun 		FastPathUnPendedRequests;           /*0x1C */
2681*4882a593Smuzhiyun 	U32
2682*4882a593Smuzhiyun 		FastPathHostRequestStarts;          /*0x20 */
2683*4882a593Smuzhiyun 	U32
2684*4882a593Smuzhiyun 		FastPathFirmwareRequestStarts;      /*0x24 */
2685*4882a593Smuzhiyun 	U32
2686*4882a593Smuzhiyun 		FastPathHostCompletions;            /*0x28 */
2687*4882a593Smuzhiyun 	U32
2688*4882a593Smuzhiyun 		FastPathFirmwareCompletions;        /*0x2C */
2689*4882a593Smuzhiyun 	U32
2690*4882a593Smuzhiyun 		NonFastPathRequestStarts;           /*0x30 */
2691*4882a593Smuzhiyun 	U32
2692*4882a593Smuzhiyun 		NonFastPathHostCompletions;         /*0x30 */
2693*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SASIOUNIT16,
2694*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
2695*4882a593Smuzhiyun 	Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun #define MPI2_SASIOUNITPAGE16_PAGEVERSION    (0x00)
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun /****************************************************************************
2701*4882a593Smuzhiyun *  SAS Expander Config Pages
2702*4882a593Smuzhiyun ****************************************************************************/
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun /*SAS Expander Page 0 */
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
2707*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2708*4882a593Smuzhiyun 		Header;                     /*0x00 */
2709*4882a593Smuzhiyun 	U8
2710*4882a593Smuzhiyun 		PhysicalPort;               /*0x08 */
2711*4882a593Smuzhiyun 	U8
2712*4882a593Smuzhiyun 		ReportGenLength;            /*0x09 */
2713*4882a593Smuzhiyun 	U16
2714*4882a593Smuzhiyun 		EnclosureHandle;            /*0x0A */
2715*4882a593Smuzhiyun 	U64
2716*4882a593Smuzhiyun 		SASAddress;                 /*0x0C */
2717*4882a593Smuzhiyun 	U32
2718*4882a593Smuzhiyun 		DiscoveryStatus;            /*0x14 */
2719*4882a593Smuzhiyun 	U16
2720*4882a593Smuzhiyun 		DevHandle;                  /*0x18 */
2721*4882a593Smuzhiyun 	U16
2722*4882a593Smuzhiyun 		ParentDevHandle;            /*0x1A */
2723*4882a593Smuzhiyun 	U16
2724*4882a593Smuzhiyun 		ExpanderChangeCount;        /*0x1C */
2725*4882a593Smuzhiyun 	U16
2726*4882a593Smuzhiyun 		ExpanderRouteIndexes;       /*0x1E */
2727*4882a593Smuzhiyun 	U8
2728*4882a593Smuzhiyun 		NumPhys;                    /*0x20 */
2729*4882a593Smuzhiyun 	U8
2730*4882a593Smuzhiyun 		SASLevel;                   /*0x21 */
2731*4882a593Smuzhiyun 	U16
2732*4882a593Smuzhiyun 		Flags;                      /*0x22 */
2733*4882a593Smuzhiyun 	U16
2734*4882a593Smuzhiyun 		STPBusInactivityTimeLimit;  /*0x24 */
2735*4882a593Smuzhiyun 	U16
2736*4882a593Smuzhiyun 		STPMaxConnectTimeLimit;     /*0x26 */
2737*4882a593Smuzhiyun 	U16
2738*4882a593Smuzhiyun 		STP_SMP_NexusLossTime;      /*0x28 */
2739*4882a593Smuzhiyun 	U16
2740*4882a593Smuzhiyun 		MaxNumRoutedSasAddresses;   /*0x2A */
2741*4882a593Smuzhiyun 	U64
2742*4882a593Smuzhiyun 		ActiveZoneManagerSASAddress;/*0x2C */
2743*4882a593Smuzhiyun 	U16
2744*4882a593Smuzhiyun 		ZoneLockInactivityLimit;    /*0x34 */
2745*4882a593Smuzhiyun 	U16
2746*4882a593Smuzhiyun 		Reserved1;                  /*0x36 */
2747*4882a593Smuzhiyun 	U8
2748*4882a593Smuzhiyun 		TimeToReducedFunc;          /*0x38 */
2749*4882a593Smuzhiyun 	U8
2750*4882a593Smuzhiyun 		InitialTimeToReducedFunc;   /*0x39 */
2751*4882a593Smuzhiyun 	U8
2752*4882a593Smuzhiyun 		MaxReducedFuncTime;         /*0x3A */
2753*4882a593Smuzhiyun 	U8
2754*4882a593Smuzhiyun 		Reserved2;                  /*0x3B */
2755*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_EXPANDER_0,
2756*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
2757*4882a593Smuzhiyun 	Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun #define MPI2_SASEXPANDER0_PAGEVERSION       (0x06)
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun /*values for SAS Expander Page 0 DiscoveryStatus field */
2762*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED         (0x80000000)
2763*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED          (0x40000000)
2764*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED            (0x20000000)
2765*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED          (0x10000000)
2766*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR          (0x08000000)
2767*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
2768*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE         (0x00004000)
2769*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN             (0x00002000)
2770*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK     (0x00001000)
2771*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE            (0x00000800)
2772*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK                    (0x00000400)
2773*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK              (0x00000200)
2774*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR                 (0x00000100)
2775*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED           (0x00000080)
2776*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST               (0x00000040)
2777*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES             (0x00000020)
2778*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT                   (0x00000010)
2779*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS                (0x00000004)
2780*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE          (0x00000002)
2781*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED                 (0x00000001)
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun /*values for SAS Expander Page 0 Flags field */
2784*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY      (0x2000)
2785*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED                (0x1000)
2786*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES    (0x0800)
2787*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES     (0x0400)
2788*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT             (0x0200)
2789*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING             (0x0100)
2790*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT     (0x0080)
2791*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE       (0x0010)
2792*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG              (0x0004)
2793*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS         (0x0002)
2794*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG         (0x0001)
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun /*SAS Expander Page 1 */
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
2800*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2801*4882a593Smuzhiyun 		Header;                     /*0x00 */
2802*4882a593Smuzhiyun 	U8
2803*4882a593Smuzhiyun 		PhysicalPort;               /*0x08 */
2804*4882a593Smuzhiyun 	U8
2805*4882a593Smuzhiyun 		Reserved1;                  /*0x09 */
2806*4882a593Smuzhiyun 	U16
2807*4882a593Smuzhiyun 		Reserved2;                  /*0x0A */
2808*4882a593Smuzhiyun 	U8
2809*4882a593Smuzhiyun 		NumPhys;                    /*0x0C */
2810*4882a593Smuzhiyun 	U8
2811*4882a593Smuzhiyun 		Phy;                        /*0x0D */
2812*4882a593Smuzhiyun 	U16
2813*4882a593Smuzhiyun 		NumTableEntriesProgrammed;  /*0x0E */
2814*4882a593Smuzhiyun 	U8
2815*4882a593Smuzhiyun 		ProgrammedLinkRate;         /*0x10 */
2816*4882a593Smuzhiyun 	U8
2817*4882a593Smuzhiyun 		HwLinkRate;                 /*0x11 */
2818*4882a593Smuzhiyun 	U16
2819*4882a593Smuzhiyun 		AttachedDevHandle;          /*0x12 */
2820*4882a593Smuzhiyun 	U32
2821*4882a593Smuzhiyun 		PhyInfo;                    /*0x14 */
2822*4882a593Smuzhiyun 	U32
2823*4882a593Smuzhiyun 		AttachedDeviceInfo;         /*0x18 */
2824*4882a593Smuzhiyun 	U16
2825*4882a593Smuzhiyun 		ExpanderDevHandle;          /*0x1C */
2826*4882a593Smuzhiyun 	U8
2827*4882a593Smuzhiyun 		ChangeCount;                /*0x1E */
2828*4882a593Smuzhiyun 	U8
2829*4882a593Smuzhiyun 		NegotiatedLinkRate;         /*0x1F */
2830*4882a593Smuzhiyun 	U8
2831*4882a593Smuzhiyun 		PhyIdentifier;              /*0x20 */
2832*4882a593Smuzhiyun 	U8
2833*4882a593Smuzhiyun 		AttachedPhyIdentifier;      /*0x21 */
2834*4882a593Smuzhiyun 	U8
2835*4882a593Smuzhiyun 		Reserved3;                  /*0x22 */
2836*4882a593Smuzhiyun 	U8
2837*4882a593Smuzhiyun 		DiscoveryInfo;              /*0x23 */
2838*4882a593Smuzhiyun 	U32
2839*4882a593Smuzhiyun 		AttachedPhyInfo;            /*0x24 */
2840*4882a593Smuzhiyun 	U8
2841*4882a593Smuzhiyun 		ZoneGroup;                  /*0x28 */
2842*4882a593Smuzhiyun 	U8
2843*4882a593Smuzhiyun 		SelfConfigStatus;           /*0x29 */
2844*4882a593Smuzhiyun 	U16
2845*4882a593Smuzhiyun 		Reserved4;                  /*0x2A */
2846*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_EXPANDER_1,
2847*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
2848*4882a593Smuzhiyun 	Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun #define MPI2_SASEXPANDER1_PAGEVERSION       (0x02)
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
2859*4882a593Smuzhiyun  *used for the AttachedDeviceInfo field */
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun /*values for SAS Expander Page 1 DiscoveryInfo field */
2864*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED    (0x04)
2865*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE  (0x02)
2866*4882a593Smuzhiyun #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES  (0x01)
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun /****************************************************************************
2872*4882a593Smuzhiyun *  SAS Device Config Pages
2873*4882a593Smuzhiyun ****************************************************************************/
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun /*SAS Device Page 0 */
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
2878*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2879*4882a593Smuzhiyun 		Header;                 /*0x00 */
2880*4882a593Smuzhiyun 	U16
2881*4882a593Smuzhiyun 		Slot;                   /*0x08 */
2882*4882a593Smuzhiyun 	U16
2883*4882a593Smuzhiyun 		EnclosureHandle;        /*0x0A */
2884*4882a593Smuzhiyun 	U64
2885*4882a593Smuzhiyun 		SASAddress;             /*0x0C */
2886*4882a593Smuzhiyun 	U16
2887*4882a593Smuzhiyun 		ParentDevHandle;        /*0x14 */
2888*4882a593Smuzhiyun 	U8
2889*4882a593Smuzhiyun 		PhyNum;                 /*0x16 */
2890*4882a593Smuzhiyun 	U8
2891*4882a593Smuzhiyun 		AccessStatus;           /*0x17 */
2892*4882a593Smuzhiyun 	U16
2893*4882a593Smuzhiyun 		DevHandle;              /*0x18 */
2894*4882a593Smuzhiyun 	U8
2895*4882a593Smuzhiyun 		AttachedPhyIdentifier;  /*0x1A */
2896*4882a593Smuzhiyun 	U8
2897*4882a593Smuzhiyun 		ZoneGroup;              /*0x1B */
2898*4882a593Smuzhiyun 	U32
2899*4882a593Smuzhiyun 		DeviceInfo;             /*0x1C */
2900*4882a593Smuzhiyun 	U16
2901*4882a593Smuzhiyun 		Flags;                  /*0x20 */
2902*4882a593Smuzhiyun 	U8
2903*4882a593Smuzhiyun 		PhysicalPort;           /*0x22 */
2904*4882a593Smuzhiyun 	U8
2905*4882a593Smuzhiyun 		MaxPortConnections;     /*0x23 */
2906*4882a593Smuzhiyun 	U64
2907*4882a593Smuzhiyun 		DeviceName;             /*0x24 */
2908*4882a593Smuzhiyun 	U8
2909*4882a593Smuzhiyun 		PortGroups;             /*0x2C */
2910*4882a593Smuzhiyun 	U8
2911*4882a593Smuzhiyun 		DmaGroup;               /*0x2D */
2912*4882a593Smuzhiyun 	U8
2913*4882a593Smuzhiyun 		ControlGroup;           /*0x2E */
2914*4882a593Smuzhiyun 	U8
2915*4882a593Smuzhiyun 		EnclosureLevel;		/*0x2F */
2916*4882a593Smuzhiyun 	U32
2917*4882a593Smuzhiyun 		ConnectorName[4];	/*0x30 */
2918*4882a593Smuzhiyun 	U32
2919*4882a593Smuzhiyun 		Reserved3;              /*0x34 */
2920*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_DEV_0,
2921*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
2922*4882a593Smuzhiyun 	Mpi2SasDevicePage0_t,
2923*4882a593Smuzhiyun 	*pMpi2SasDevicePage0_t;
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun #define MPI2_SASDEVICE0_PAGEVERSION         (0x09)
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun /*values for SAS Device Page 0 AccessStatus field */
2928*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS                  (0x00)
2929*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED           (0x01)
2930*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED     (0x02)
2931*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT  (0x03)
2932*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION  (0x04)
2933*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE      (0x05)
2934*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE  (0x06)
2935*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED             (0x07)
2936*4882a593Smuzhiyun /*specific values for SATA Init failures */
2937*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN                (0x10)
2938*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT   (0x11)
2939*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG                   (0x12)
2940*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION         (0x13)
2941*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER            (0x14)
2942*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN                 (0x15)
2943*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN                (0x16)
2944*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN                (0x17)
2945*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION       (0x18)
2946*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE        (0x19)
2947*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX                    (0x1F)
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
2950*4882a593Smuzhiyun 
2951*4882a593Smuzhiyun /*values for SAS Device Page 0 Flags field */
2952*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE          (0x8000)
2953*4882a593Smuzhiyun #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH           (0x4000)
2954*4882a593Smuzhiyun #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE           (0x2000)
2955*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE           (0x1000)
2956*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE           (0x0800)
2957*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY     (0x0400)
2958*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE             (0x0200)
2959*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE           (0x0100)
2960*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED     (0x0080)
2961*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED         (0x0040)
2962*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED           (0x0020)
2963*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED           (0x0010)
2964*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH         (0x0008)
2965*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_PERSIST_CAPABLE              (0x0004)
2966*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID             (0x0002)
2967*4882a593Smuzhiyun #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT               (0x0001)
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun /*SAS Device Page 1 */
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
2973*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
2974*4882a593Smuzhiyun 		Header;                 /*0x00 */
2975*4882a593Smuzhiyun 	U32
2976*4882a593Smuzhiyun 		Reserved1;              /*0x08 */
2977*4882a593Smuzhiyun 	U64
2978*4882a593Smuzhiyun 		SASAddress;             /*0x0C */
2979*4882a593Smuzhiyun 	U32
2980*4882a593Smuzhiyun 		Reserved2;              /*0x14 */
2981*4882a593Smuzhiyun 	U16
2982*4882a593Smuzhiyun 		DevHandle;              /*0x18 */
2983*4882a593Smuzhiyun 	U16
2984*4882a593Smuzhiyun 		Reserved3;              /*0x1A */
2985*4882a593Smuzhiyun 	U8
2986*4882a593Smuzhiyun 		InitialRegDeviceFIS[20];/*0x1C */
2987*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_DEV_1,
2988*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
2989*4882a593Smuzhiyun 	Mpi2SasDevicePage1_t,
2990*4882a593Smuzhiyun 	*pMpi2SasDevicePage1_t;
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun #define MPI2_SASDEVICE1_PAGEVERSION         (0x01)
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun /****************************************************************************
2996*4882a593Smuzhiyun *  SAS PHY Config Pages
2997*4882a593Smuzhiyun ****************************************************************************/
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun /*SAS PHY Page 0 */
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
3002*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3003*4882a593Smuzhiyun 		Header;                 /*0x00 */
3004*4882a593Smuzhiyun 	U16
3005*4882a593Smuzhiyun 		OwnerDevHandle;         /*0x08 */
3006*4882a593Smuzhiyun 	U16
3007*4882a593Smuzhiyun 		Reserved1;              /*0x0A */
3008*4882a593Smuzhiyun 	U16
3009*4882a593Smuzhiyun 		AttachedDevHandle;      /*0x0C */
3010*4882a593Smuzhiyun 	U8
3011*4882a593Smuzhiyun 		AttachedPhyIdentifier;  /*0x0E */
3012*4882a593Smuzhiyun 	U8
3013*4882a593Smuzhiyun 		Reserved2;              /*0x0F */
3014*4882a593Smuzhiyun 	U32
3015*4882a593Smuzhiyun 		AttachedPhyInfo;        /*0x10 */
3016*4882a593Smuzhiyun 	U8
3017*4882a593Smuzhiyun 		ProgrammedLinkRate;     /*0x14 */
3018*4882a593Smuzhiyun 	U8
3019*4882a593Smuzhiyun 		HwLinkRate;             /*0x15 */
3020*4882a593Smuzhiyun 	U8
3021*4882a593Smuzhiyun 		ChangeCount;            /*0x16 */
3022*4882a593Smuzhiyun 	U8
3023*4882a593Smuzhiyun 		Flags;                  /*0x17 */
3024*4882a593Smuzhiyun 	U32
3025*4882a593Smuzhiyun 		PhyInfo;                /*0x18 */
3026*4882a593Smuzhiyun 	U8
3027*4882a593Smuzhiyun 		NegotiatedLinkRate;     /*0x1C */
3028*4882a593Smuzhiyun 	U8
3029*4882a593Smuzhiyun 		Reserved3;              /*0x1D */
3030*4882a593Smuzhiyun 	U16
3031*4882a593Smuzhiyun 		Reserved4;              /*0x1E */
3032*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PHY_0,
3033*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
3034*4882a593Smuzhiyun 	Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun #define MPI2_SASPHY0_PAGEVERSION            (0x03)
3037*4882a593Smuzhiyun 
3038*4882a593Smuzhiyun /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun /*values for SAS PHY Page 0 Flags field */
3045*4882a593Smuzhiyun #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC             (0x01)
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun /*SAS PHY Page 1 */
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
3055*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3056*4882a593Smuzhiyun 		Header;                     /*0x00 */
3057*4882a593Smuzhiyun 	U32
3058*4882a593Smuzhiyun 		Reserved1;                  /*0x08 */
3059*4882a593Smuzhiyun 	U32
3060*4882a593Smuzhiyun 		InvalidDwordCount;          /*0x0C */
3061*4882a593Smuzhiyun 	U32
3062*4882a593Smuzhiyun 		RunningDisparityErrorCount; /*0x10 */
3063*4882a593Smuzhiyun 	U32
3064*4882a593Smuzhiyun 		LossDwordSynchCount;        /*0x14 */
3065*4882a593Smuzhiyun 	U32
3066*4882a593Smuzhiyun 		PhyResetProblemCount;       /*0x18 */
3067*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PHY_1,
3068*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
3069*4882a593Smuzhiyun 	Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun #define MPI2_SASPHY1_PAGEVERSION            (0x01)
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun /*SAS PHY Page 2 */
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun typedef struct _MPI2_SASPHY2_PHY_EVENT {
3077*4882a593Smuzhiyun 	U8          PhyEventCode;       /*0x00 */
3078*4882a593Smuzhiyun 	U8          Reserved1;          /*0x01 */
3079*4882a593Smuzhiyun 	U16         Reserved2;          /*0x02 */
3080*4882a593Smuzhiyun 	U32         PhyEventInfo;       /*0x04 */
3081*4882a593Smuzhiyun } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
3082*4882a593Smuzhiyun 	Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
3083*4882a593Smuzhiyun 
3084*4882a593Smuzhiyun /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun /*
3088*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3089*4882a593Smuzhiyun  *one and check the value returned for NumPhyEvents at runtime.
3090*4882a593Smuzhiyun  */
3091*4882a593Smuzhiyun #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
3092*4882a593Smuzhiyun #define MPI2_SASPHY2_PHY_EVENT_MAX      (1)
3093*4882a593Smuzhiyun #endif
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
3096*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3097*4882a593Smuzhiyun 		Header;                     /*0x00 */
3098*4882a593Smuzhiyun 	U32
3099*4882a593Smuzhiyun 		Reserved1;                  /*0x08 */
3100*4882a593Smuzhiyun 	U8
3101*4882a593Smuzhiyun 		NumPhyEvents;               /*0x0C */
3102*4882a593Smuzhiyun 	U8
3103*4882a593Smuzhiyun 		Reserved2;                  /*0x0D */
3104*4882a593Smuzhiyun 	U16
3105*4882a593Smuzhiyun 		Reserved3;                  /*0x0E */
3106*4882a593Smuzhiyun 	MPI2_SASPHY2_PHY_EVENT
3107*4882a593Smuzhiyun 		PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
3108*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PHY_2,
3109*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
3110*4882a593Smuzhiyun 	Mpi2SasPhyPage2_t,
3111*4882a593Smuzhiyun 	*pMpi2SasPhyPage2_t;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun #define MPI2_SASPHY2_PAGEVERSION            (0x00)
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun /*SAS PHY Page 3 */
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
3119*4882a593Smuzhiyun 	U8          PhyEventCode;       /*0x00 */
3120*4882a593Smuzhiyun 	U8          Reserved1;          /*0x01 */
3121*4882a593Smuzhiyun 	U16         Reserved2;          /*0x02 */
3122*4882a593Smuzhiyun 	U8          CounterType;        /*0x04 */
3123*4882a593Smuzhiyun 	U8          ThresholdWindow;    /*0x05 */
3124*4882a593Smuzhiyun 	U8          TimeUnits;          /*0x06 */
3125*4882a593Smuzhiyun 	U8          Reserved3;          /*0x07 */
3126*4882a593Smuzhiyun 	U32         EventThreshold;     /*0x08 */
3127*4882a593Smuzhiyun 	U16         ThresholdFlags;     /*0x0C */
3128*4882a593Smuzhiyun 	U16         Reserved4;          /*0x0E */
3129*4882a593Smuzhiyun } MPI2_SASPHY3_PHY_EVENT_CONFIG,
3130*4882a593Smuzhiyun 	*PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
3131*4882a593Smuzhiyun 	Mpi2SasPhy3PhyEventConfig_t,
3132*4882a593Smuzhiyun 	*pMpi2SasPhy3PhyEventConfig_t;
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun /*values for PhyEventCode field */
3135*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT                    (0x00)
3136*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD               (0x01)
3137*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR     (0x02)
3138*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC             (0x03)
3139*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM           (0x04)
3140*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW     (0x05)
3141*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR                    (0x06)
3142*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR         (0x20)
3143*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT           (0x21)
3144*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT           (0x22)
3145*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT           (0x23)
3146*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT           (0x24)
3147*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON   (0x25)
3148*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON   (0x26)
3149*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK                    (0x27)
3150*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK                    (0x28)
3151*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT               (0x29)
3152*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_CONNECTION                  (0x2A)
3153*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED      (0x2B)
3154*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME        (0x2C)
3155*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME          (0x2D)
3156*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME           (0x2E)
3157*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES               (0x40)
3158*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES               (0x41)
3159*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES         (0x42)
3160*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES         (0x43)
3161*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED           (0x44)
3162*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED           (0x45)
3163*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES              (0x50)
3164*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES              (0x51)
3165*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW               (0x52)
3166*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES               (0x60)
3167*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES               (0x61)
3168*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES         (0x63)
3169*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT             (0xD0)
3170*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE    (0xD1)
3171*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RX_AIP                      (0xD2)
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun /*Following codes are product specific and in MPI v2.6 and later */
3174*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME		    (0xD3)
3175*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME    (0xD4)
3176*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_LCCONN_TIME	            (0xD5)
3177*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT	    (0xD6)
3178*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SATA_TX_START	            (0xD7)
3179*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT	    (0xD8)
3180*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN	    (0xD9)
3181*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE	    (0xDA)
3182*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE	    (0xDB)
3183*4882a593Smuzhiyun #define MPI2_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE	    (0xDC)
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun /*values for the CounterType field */
3187*4882a593Smuzhiyun #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING                  (0x00)
3188*4882a593Smuzhiyun #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING                (0x01)
3189*4882a593Smuzhiyun #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE                (0x02)
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun /*values for the TimeUnits field */
3192*4882a593Smuzhiyun #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS             (0x00)
3193*4882a593Smuzhiyun #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS            (0x01)
3194*4882a593Smuzhiyun #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND               (0x02)
3195*4882a593Smuzhiyun #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS             (0x03)
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun /*values for the ThresholdFlags field */
3198*4882a593Smuzhiyun #define MPI2_SASPHY3_TFLAGS_PHY_RESET                       (0x0002)
3199*4882a593Smuzhiyun #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY                    (0x0001)
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun /*
3202*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3203*4882a593Smuzhiyun  *one and check the value returned for NumPhyEvents at runtime.
3204*4882a593Smuzhiyun  */
3205*4882a593Smuzhiyun #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
3206*4882a593Smuzhiyun #define MPI2_SASPHY3_PHY_EVENT_MAX      (1)
3207*4882a593Smuzhiyun #endif
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
3210*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3211*4882a593Smuzhiyun 		Header;                     /*0x00 */
3212*4882a593Smuzhiyun 	U32
3213*4882a593Smuzhiyun 		Reserved1;                  /*0x08 */
3214*4882a593Smuzhiyun 	U8
3215*4882a593Smuzhiyun 		NumPhyEvents;               /*0x0C */
3216*4882a593Smuzhiyun 	U8
3217*4882a593Smuzhiyun 		Reserved2;                  /*0x0D */
3218*4882a593Smuzhiyun 	U16
3219*4882a593Smuzhiyun 		Reserved3;                  /*0x0E */
3220*4882a593Smuzhiyun 	MPI2_SASPHY3_PHY_EVENT_CONFIG
3221*4882a593Smuzhiyun 		PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
3222*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PHY_3,
3223*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
3224*4882a593Smuzhiyun 	Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun #define MPI2_SASPHY3_PAGEVERSION            (0x00)
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 
3229*4882a593Smuzhiyun /*SAS PHY Page 4 */
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
3232*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3233*4882a593Smuzhiyun 		Header;                     /*0x00 */
3234*4882a593Smuzhiyun 	U16
3235*4882a593Smuzhiyun 		Reserved1;                  /*0x08 */
3236*4882a593Smuzhiyun 	U8
3237*4882a593Smuzhiyun 		Reserved2;                  /*0x0A */
3238*4882a593Smuzhiyun 	U8
3239*4882a593Smuzhiyun 		Flags;                      /*0x0B */
3240*4882a593Smuzhiyun 	U8
3241*4882a593Smuzhiyun 		InitialFrame[28];           /*0x0C */
3242*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PHY_4,
3243*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
3244*4882a593Smuzhiyun 	Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun #define MPI2_SASPHY4_PAGEVERSION            (0x00)
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun /*values for the Flags field */
3249*4882a593Smuzhiyun #define MPI2_SASPHY4_FLAGS_FRAME_VALID        (0x02)
3250*4882a593Smuzhiyun #define MPI2_SASPHY4_FLAGS_SATA_FRAME         (0x01)
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun /****************************************************************************
3256*4882a593Smuzhiyun *  SAS Port Config Pages
3257*4882a593Smuzhiyun ****************************************************************************/
3258*4882a593Smuzhiyun 
3259*4882a593Smuzhiyun /*SAS Port Page 0 */
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
3262*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3263*4882a593Smuzhiyun 		Header;                     /*0x00 */
3264*4882a593Smuzhiyun 	U8
3265*4882a593Smuzhiyun 		PortNumber;                 /*0x08 */
3266*4882a593Smuzhiyun 	U8
3267*4882a593Smuzhiyun 		PhysicalPort;               /*0x09 */
3268*4882a593Smuzhiyun 	U8
3269*4882a593Smuzhiyun 		PortWidth;                  /*0x0A */
3270*4882a593Smuzhiyun 	U8
3271*4882a593Smuzhiyun 		PhysicalPortWidth;          /*0x0B */
3272*4882a593Smuzhiyun 	U8
3273*4882a593Smuzhiyun 		ZoneGroup;                  /*0x0C */
3274*4882a593Smuzhiyun 	U8
3275*4882a593Smuzhiyun 		Reserved1;                  /*0x0D */
3276*4882a593Smuzhiyun 	U16
3277*4882a593Smuzhiyun 		Reserved2;                  /*0x0E */
3278*4882a593Smuzhiyun 	U64
3279*4882a593Smuzhiyun 		SASAddress;                 /*0x10 */
3280*4882a593Smuzhiyun 	U32
3281*4882a593Smuzhiyun 		DeviceInfo;                 /*0x18 */
3282*4882a593Smuzhiyun 	U32
3283*4882a593Smuzhiyun 		Reserved3;                  /*0x1C */
3284*4882a593Smuzhiyun 	U32
3285*4882a593Smuzhiyun 		Reserved4;                  /*0x20 */
3286*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_PORT_0,
3287*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
3288*4882a593Smuzhiyun 	Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun #define MPI2_SASPORT0_PAGEVERSION           (0x00)
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun /****************************************************************************
3296*4882a593Smuzhiyun *  SAS Enclosure Config Pages
3297*4882a593Smuzhiyun ****************************************************************************/
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun /*SAS Enclosure Page 0 */
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
3302*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3303*4882a593Smuzhiyun 	U32	Reserved1;			/*0x08 */
3304*4882a593Smuzhiyun 	U64	EnclosureLogicalID;		/*0x0C */
3305*4882a593Smuzhiyun 	U16	Flags;				/*0x14 */
3306*4882a593Smuzhiyun 	U16	EnclosureHandle;		/*0x16 */
3307*4882a593Smuzhiyun 	U16	NumSlots;			/*0x18 */
3308*4882a593Smuzhiyun 	U16	StartSlot;			/*0x1A */
3309*4882a593Smuzhiyun 	U8	ChassisSlot;			/*0x1C */
3310*4882a593Smuzhiyun 	U8	EnclosureLevel;			/*0x1D */
3311*4882a593Smuzhiyun 	U16	SEPDevHandle;			/*0x1E */
3312*4882a593Smuzhiyun 	U8	OEMRD;				/*0x20 */
3313*4882a593Smuzhiyun 	U8	Reserved1a;			/*0x21 */
3314*4882a593Smuzhiyun 	U16	Reserved2;			/*0x22 */
3315*4882a593Smuzhiyun 	U32	Reserved3;			/*0x24 */
3316*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
3317*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
3318*4882a593Smuzhiyun 	Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t,
3319*4882a593Smuzhiyun 	MPI26_CONFIG_PAGE_ENCLOSURE_0,
3320*4882a593Smuzhiyun 	*PTR_MPI26_CONFIG_PAGE_ENCLOSURE_0,
3321*4882a593Smuzhiyun 	Mpi26EnclosurePage0_t, *pMpi26EnclosurePage0_t;
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun #define MPI2_SASENCLOSURE0_PAGEVERSION      (0x04)
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun /*values for SAS Enclosure Page 0 Flags field */
3326*4882a593Smuzhiyun #define MPI26_SAS_ENCLS0_FLAGS_OEMRD_VALID          (0x0080)
3327*4882a593Smuzhiyun #define MPI26_SAS_ENCLS0_FLAGS_OEMRD_COLLECTING     (0x0040)
3328*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_CHASSIS_SLOT_VALID    (0x0020)
3329*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID      (0x0010)
3330*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK              (0x000F)
3331*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN           (0x0000)
3332*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES           (0x0001)
3333*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO         (0x0002)
3334*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO         (0x0003)
3335*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE     (0x0004)
3336*4882a593Smuzhiyun #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO          (0x0005)
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun #define MPI26_ENCLOSURE0_PAGEVERSION        (0x04)
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun /*Values for Enclosure Page 0 Flags field */
3341*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_OEMRD_VALID              (0x0080)
3342*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_OEMRD_COLLECTING         (0x0040)
3343*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_CHASSIS_SLOT_VALID       (0x0020)
3344*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_ENCL_LEVEL_VALID         (0x0010)
3345*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_MASK                 (0x000F)
3346*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_UNKNOWN              (0x0000)
3347*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_IOC_SES              (0x0001)
3348*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_IOC_SGPIO            (0x0002)
3349*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_EXP_SGPIO            (0x0003)
3350*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_SES_ENCLOSURE        (0x0004)
3351*4882a593Smuzhiyun #define MPI26_ENCLS0_FLAGS_MNG_IOC_GPIO             (0x0005)
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun /****************************************************************************
3354*4882a593Smuzhiyun *  Log Config Page
3355*4882a593Smuzhiyun ****************************************************************************/
3356*4882a593Smuzhiyun 
3357*4882a593Smuzhiyun /*Log Page 0 */
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun /*
3360*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3361*4882a593Smuzhiyun  *one and check the value returned for NumLogEntries at runtime.
3362*4882a593Smuzhiyun  */
3363*4882a593Smuzhiyun #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
3364*4882a593Smuzhiyun #define MPI2_LOG_0_NUM_LOG_ENTRIES          (1)
3365*4882a593Smuzhiyun #endif
3366*4882a593Smuzhiyun 
3367*4882a593Smuzhiyun #define MPI2_LOG_0_LOG_DATA_LENGTH          (0x1C)
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun typedef struct _MPI2_LOG_0_ENTRY {
3370*4882a593Smuzhiyun 	U64         TimeStamp;                      /*0x00 */
3371*4882a593Smuzhiyun 	U32         Reserved1;                      /*0x08 */
3372*4882a593Smuzhiyun 	U16         LogSequence;                    /*0x0C */
3373*4882a593Smuzhiyun 	U16         LogEntryQualifier;              /*0x0E */
3374*4882a593Smuzhiyun 	U8          VP_ID;                          /*0x10 */
3375*4882a593Smuzhiyun 	U8          VF_ID;                          /*0x11 */
3376*4882a593Smuzhiyun 	U16         Reserved2;                      /*0x12 */
3377*4882a593Smuzhiyun 	U8
3378*4882a593Smuzhiyun 		LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
3379*4882a593Smuzhiyun } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
3380*4882a593Smuzhiyun 	Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun /*values for Log Page 0 LogEntry LogEntryQualifier field */
3383*4882a593Smuzhiyun #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED          (0x0000)
3384*4882a593Smuzhiyun #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET        (0x0001)
3385*4882a593Smuzhiyun #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE      (0x0002)
3386*4882a593Smuzhiyun #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC    (0x8000)
3387*4882a593Smuzhiyun #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC    (0xFFFF)
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
3390*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;       /*0x00 */
3391*4882a593Smuzhiyun 	U32                                 Reserved1;    /*0x08 */
3392*4882a593Smuzhiyun 	U32                                 Reserved2;    /*0x0C */
3393*4882a593Smuzhiyun 	U16                                 NumLogEntries;/*0x10 */
3394*4882a593Smuzhiyun 	U16                                 Reserved3;    /*0x12 */
3395*4882a593Smuzhiyun 	MPI2_LOG_0_ENTRY
3396*4882a593Smuzhiyun 		LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
3397*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
3398*4882a593Smuzhiyun 	Mpi2LogPage0_t, *pMpi2LogPage0_t;
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun #define MPI2_LOG_0_PAGEVERSION              (0x02)
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun /****************************************************************************
3404*4882a593Smuzhiyun *  RAID Config Page
3405*4882a593Smuzhiyun ****************************************************************************/
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun /*RAID Page 0 */
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun /*
3410*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3411*4882a593Smuzhiyun  *one and check the value returned for NumElements at runtime.
3412*4882a593Smuzhiyun  */
3413*4882a593Smuzhiyun #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
3414*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_MAX_ELEMENTS       (1)
3415*4882a593Smuzhiyun #endif
3416*4882a593Smuzhiyun 
3417*4882a593Smuzhiyun typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
3418*4882a593Smuzhiyun 	U16                     ElementFlags;             /*0x00 */
3419*4882a593Smuzhiyun 	U16                     VolDevHandle;             /*0x02 */
3420*4882a593Smuzhiyun 	U8                      HotSparePool;             /*0x04 */
3421*4882a593Smuzhiyun 	U8                      PhysDiskNum;              /*0x05 */
3422*4882a593Smuzhiyun 	U16                     PhysDiskDevHandle;        /*0x06 */
3423*4882a593Smuzhiyun } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
3424*4882a593Smuzhiyun 	*PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
3425*4882a593Smuzhiyun 	Mpi2RaidConfig0ConfigElement_t,
3426*4882a593Smuzhiyun 	*pMpi2RaidConfig0ConfigElement_t;
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun /*values for the ElementFlags field */
3429*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE       (0x000F)
3430*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT          (0x0000)
3431*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT   (0x0001)
3432*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT       (0x0002)
3433*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT             (0x0003)
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
3437*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;         /*0x00 */
3438*4882a593Smuzhiyun 	U8                                  NumHotSpares;   /*0x08 */
3439*4882a593Smuzhiyun 	U8                                  NumPhysDisks;   /*0x09 */
3440*4882a593Smuzhiyun 	U8                                  NumVolumes;     /*0x0A */
3441*4882a593Smuzhiyun 	U8                                  ConfigNum;      /*0x0B */
3442*4882a593Smuzhiyun 	U32                                 Flags;          /*0x0C */
3443*4882a593Smuzhiyun 	U8                                  ConfigGUID[24]; /*0x10 */
3444*4882a593Smuzhiyun 	U32                                 Reserved1;      /*0x28 */
3445*4882a593Smuzhiyun 	U8                                  NumElements;    /*0x2C */
3446*4882a593Smuzhiyun 	U8                                  Reserved2;      /*0x2D */
3447*4882a593Smuzhiyun 	U16                                 Reserved3;      /*0x2E */
3448*4882a593Smuzhiyun 	MPI2_RAIDCONFIG0_CONFIG_ELEMENT
3449*4882a593Smuzhiyun 		ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
3450*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
3451*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
3452*4882a593Smuzhiyun 	Mpi2RaidConfigurationPage0_t,
3453*4882a593Smuzhiyun 	*pMpi2RaidConfigurationPage0_t;
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_PAGEVERSION            (0x00)
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun /*values for RAID Configuration Page 0 Flags field */
3458*4882a593Smuzhiyun #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG        (0x00000001)
3459*4882a593Smuzhiyun 
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun /****************************************************************************
3462*4882a593Smuzhiyun *  Driver Persistent Mapping Config Pages
3463*4882a593Smuzhiyun ****************************************************************************/
3464*4882a593Smuzhiyun 
3465*4882a593Smuzhiyun /*Driver Persistent Mapping Page 0 */
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
3468*4882a593Smuzhiyun 	U64	PhysicalIdentifier;         /*0x00 */
3469*4882a593Smuzhiyun 	U16	MappingInformation;         /*0x08 */
3470*4882a593Smuzhiyun 	U16	DeviceIndex;                /*0x0A */
3471*4882a593Smuzhiyun 	U32	PhysicalBitsMapping;        /*0x0C */
3472*4882a593Smuzhiyun 	U32	Reserved1;                  /*0x10 */
3473*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
3474*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
3475*4882a593Smuzhiyun 	Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
3478*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header; /*0x00 */
3479*4882a593Smuzhiyun 	MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY  Entry;  /*0x08 */
3480*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
3481*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
3482*4882a593Smuzhiyun 	Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun #define MPI2_DRIVERMAPPING0_PAGEVERSION         (0x00)
3485*4882a593Smuzhiyun 
3486*4882a593Smuzhiyun /*values for Driver Persistent Mapping Page 0 MappingInformation field */
3487*4882a593Smuzhiyun #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK              (0x07F0)
3488*4882a593Smuzhiyun #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT             (4)
3489*4882a593Smuzhiyun #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK           (0x000F)
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 
3492*4882a593Smuzhiyun /****************************************************************************
3493*4882a593Smuzhiyun *  Ethernet Config Pages
3494*4882a593Smuzhiyun ****************************************************************************/
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun /*Ethernet Page 0 */
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun /*IP address (union of IPv4 and IPv6) */
3499*4882a593Smuzhiyun typedef union _MPI2_ETHERNET_IP_ADDR {
3500*4882a593Smuzhiyun 	U32     IPv4Addr;
3501*4882a593Smuzhiyun 	U32     IPv6Addr[4];
3502*4882a593Smuzhiyun } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
3503*4882a593Smuzhiyun 	Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun #define MPI2_ETHERNET_HOST_NAME_LENGTH          (32)
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
3508*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER    Header;          /*0x00 */
3509*4882a593Smuzhiyun 	U8                                  NumInterfaces;   /*0x08 */
3510*4882a593Smuzhiyun 	U8                                  Reserved0;       /*0x09 */
3511*4882a593Smuzhiyun 	U16                                 Reserved1;       /*0x0A */
3512*4882a593Smuzhiyun 	U32                                 Status;          /*0x0C */
3513*4882a593Smuzhiyun 	U8                                  MediaState;      /*0x10 */
3514*4882a593Smuzhiyun 	U8                                  Reserved2;       /*0x11 */
3515*4882a593Smuzhiyun 	U16                                 Reserved3;       /*0x12 */
3516*4882a593Smuzhiyun 	U8                                  MacAddress[6];   /*0x14 */
3517*4882a593Smuzhiyun 	U8                                  Reserved4;       /*0x1A */
3518*4882a593Smuzhiyun 	U8                                  Reserved5;       /*0x1B */
3519*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               IpAddress;       /*0x1C */
3520*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               SubnetMask;      /*0x2C */
3521*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               GatewayIpAddress;/*0x3C */
3522*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               DNS1IpAddress;   /*0x4C */
3523*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               DNS2IpAddress;   /*0x5C */
3524*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR               DhcpIpAddress;   /*0x6C */
3525*4882a593Smuzhiyun 	U8
3526*4882a593Smuzhiyun 		HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
3527*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_ETHERNET_0,
3528*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
3529*4882a593Smuzhiyun 	Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun #define MPI2_ETHERNETPAGE0_PAGEVERSION   (0x00)
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun /*values for Ethernet Page 0 Status field */
3534*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE             (0x80000000)
3535*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE             (0x40000000)
3536*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED        (0x20000000)
3537*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_DEFAULT_IF               (0x00000100)
3538*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED         (0x00000080)
3539*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_TELNET_ENABLED           (0x00000040)
3540*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_SSH2_ENABLED             (0x00000020)
3541*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED      (0x00000010)
3542*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_IPV6_ENABLED             (0x00000008)
3543*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_IPV4_ENABLED             (0x00000004)
3544*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES           (0x00000002)
3545*4882a593Smuzhiyun #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED           (0x00000001)
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun /*values for Ethernet Page 0 MediaState field */
3548*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_DUPLEX_MASK                  (0x80)
3549*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_HALF_DUPLEX                  (0x00)
3550*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_FULL_DUPLEX                  (0x80)
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK           (0x07)
3553*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_NOT_CONNECTED                (0x00)
3554*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_10MBIT                       (0x01)
3555*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_100MBIT                      (0x02)
3556*4882a593Smuzhiyun #define MPI2_ETHPG0_MS_1GBIT                        (0x03)
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun /*Ethernet Page 1 */
3560*4882a593Smuzhiyun 
3561*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
3562*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3563*4882a593Smuzhiyun 		Header;                 /*0x00 */
3564*4882a593Smuzhiyun 	U32
3565*4882a593Smuzhiyun 		Reserved0;              /*0x08 */
3566*4882a593Smuzhiyun 	U32
3567*4882a593Smuzhiyun 		Flags;                  /*0x0C */
3568*4882a593Smuzhiyun 	U8
3569*4882a593Smuzhiyun 		MediaState;             /*0x10 */
3570*4882a593Smuzhiyun 	U8
3571*4882a593Smuzhiyun 		Reserved1;              /*0x11 */
3572*4882a593Smuzhiyun 	U16
3573*4882a593Smuzhiyun 		Reserved2;              /*0x12 */
3574*4882a593Smuzhiyun 	U8
3575*4882a593Smuzhiyun 		MacAddress[6];          /*0x14 */
3576*4882a593Smuzhiyun 	U8
3577*4882a593Smuzhiyun 		Reserved3;              /*0x1A */
3578*4882a593Smuzhiyun 	U8
3579*4882a593Smuzhiyun 		Reserved4;              /*0x1B */
3580*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR
3581*4882a593Smuzhiyun 		StaticIpAddress;        /*0x1C */
3582*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR
3583*4882a593Smuzhiyun 		StaticSubnetMask;       /*0x2C */
3584*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR
3585*4882a593Smuzhiyun 		StaticGatewayIpAddress; /*0x3C */
3586*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR
3587*4882a593Smuzhiyun 		StaticDNS1IpAddress;    /*0x4C */
3588*4882a593Smuzhiyun 	MPI2_ETHERNET_IP_ADDR
3589*4882a593Smuzhiyun 		StaticDNS2IpAddress;    /*0x5C */
3590*4882a593Smuzhiyun 	U32
3591*4882a593Smuzhiyun 		Reserved5;              /*0x6C */
3592*4882a593Smuzhiyun 	U32
3593*4882a593Smuzhiyun 		Reserved6;              /*0x70 */
3594*4882a593Smuzhiyun 	U32
3595*4882a593Smuzhiyun 		Reserved7;              /*0x74 */
3596*4882a593Smuzhiyun 	U32
3597*4882a593Smuzhiyun 		Reserved8;              /*0x78 */
3598*4882a593Smuzhiyun 	U8
3599*4882a593Smuzhiyun 		HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
3600*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_ETHERNET_1,
3601*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
3602*4882a593Smuzhiyun 	Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun #define MPI2_ETHERNETPAGE1_PAGEVERSION   (0x00)
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun /*values for Ethernet Page 1 Flags field */
3607*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF             (0x00000100)
3608*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD         (0x00000080)
3609*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_TELNET              (0x00000040)
3610*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_SSH2                (0x00000020)
3611*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT         (0x00000010)
3612*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_IPV6                (0x00000008)
3613*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_IPV4                (0x00000004)
3614*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES         (0x00000002)
3615*4882a593Smuzhiyun #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF              (0x00000001)
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun /*values for Ethernet Page 1 MediaState field */
3618*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DUPLEX_MASK                  (0x80)
3619*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_HALF_DUPLEX                  (0x00)
3620*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_FULL_DUPLEX                  (0x80)
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DATA_RATE_MASK               (0x07)
3623*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DATA_RATE_AUTO               (0x00)
3624*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT             (0x01)
3625*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT            (0x02)
3626*4882a593Smuzhiyun #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT              (0x03)
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun /****************************************************************************
3630*4882a593Smuzhiyun *  Extended Manufacturing Config Pages
3631*4882a593Smuzhiyun ****************************************************************************/
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun /*
3634*4882a593Smuzhiyun  *Generic structure to use for product-specific extended manufacturing pages
3635*4882a593Smuzhiyun  *(currently Extended Manufacturing Page 40 through Extended Manufacturing
3636*4882a593Smuzhiyun  *Page 60).
3637*4882a593Smuzhiyun  */
3638*4882a593Smuzhiyun 
3639*4882a593Smuzhiyun typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
3640*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER
3641*4882a593Smuzhiyun 		Header;                 /*0x00 */
3642*4882a593Smuzhiyun 	U32
3643*4882a593Smuzhiyun 		ProductSpecificInfo;    /*0x08 */
3644*4882a593Smuzhiyun } MPI2_CONFIG_PAGE_EXT_MAN_PS,
3645*4882a593Smuzhiyun 	*PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
3646*4882a593Smuzhiyun 	Mpi2ExtManufacturingPagePS_t,
3647*4882a593Smuzhiyun 	*pMpi2ExtManufacturingPagePS_t;
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun /*PageVersion should be provided by product-specific code */
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun /****************************************************************************
3654*4882a593Smuzhiyun *  values for fields used by several types of PCIe Config Pages
3655*4882a593Smuzhiyun ****************************************************************************/
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun /*values for NegotiatedLinkRates fields */
3658*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_MASK_PHYSICAL          (0x0F)
3659*4882a593Smuzhiyun /*link rates used for Negotiated Physical Link Rate */
3660*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_UNKNOWN                (0x00)
3661*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_PHY_DISABLED           (0x01)
3662*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_2_5                    (0x02)
3663*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_5_0                    (0x03)
3664*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_8_0                    (0x04)
3665*4882a593Smuzhiyun #define MPI26_PCIE_NEG_LINK_RATE_16_0                   (0x05)
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun /****************************************************************************
3669*4882a593Smuzhiyun *  PCIe IO Unit Config Pages (MPI v2.6 and later)
3670*4882a593Smuzhiyun ****************************************************************************/
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun /*PCIe IO Unit Page 0 */
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun typedef struct _MPI26_PCIE_IO_UNIT0_PHY_DATA {
3675*4882a593Smuzhiyun 	U8	Link;                   /*0x00 */
3676*4882a593Smuzhiyun 	U8	LinkFlags;              /*0x01 */
3677*4882a593Smuzhiyun 	U8	PhyFlags;               /*0x02 */
3678*4882a593Smuzhiyun 	U8	NegotiatedLinkRate;     /*0x03 */
3679*4882a593Smuzhiyun 	U32	ControllerPhyDeviceInfo;/*0x04 */
3680*4882a593Smuzhiyun 	U16	AttachedDevHandle;      /*0x08 */
3681*4882a593Smuzhiyun 	U16	ControllerDevHandle;    /*0x0A */
3682*4882a593Smuzhiyun 	U32	EnumerationStatus;      /*0x0C */
3683*4882a593Smuzhiyun 	U32	Reserved1;              /*0x10 */
3684*4882a593Smuzhiyun } MPI26_PCIE_IO_UNIT0_PHY_DATA,
3685*4882a593Smuzhiyun 	*PTR_MPI26_PCIE_IO_UNIT0_PHY_DATA,
3686*4882a593Smuzhiyun 	Mpi26PCIeIOUnit0PhyData_t, *pMpi26PCIeIOUnit0PhyData_t;
3687*4882a593Smuzhiyun 
3688*4882a593Smuzhiyun /*
3689*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3690*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
3691*4882a593Smuzhiyun  */
3692*4882a593Smuzhiyun #ifndef MPI26_PCIE_IOUNIT0_PHY_MAX
3693*4882a593Smuzhiyun #define MPI26_PCIE_IOUNIT0_PHY_MAX      (1)
3694*4882a593Smuzhiyun #endif
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_0 {
3697*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header; /*0x00 */
3698*4882a593Smuzhiyun 	U32	Reserved1;                              /*0x08 */
3699*4882a593Smuzhiyun 	U8	NumPhys;                                /*0x0C */
3700*4882a593Smuzhiyun 	U8	InitStatus;                             /*0x0D */
3701*4882a593Smuzhiyun 	U16	Reserved3;                              /*0x0E */
3702*4882a593Smuzhiyun 	MPI26_PCIE_IO_UNIT0_PHY_DATA
3703*4882a593Smuzhiyun 		PhyData[MPI26_PCIE_IOUNIT0_PHY_MAX];    /*0x10 */
3704*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PIOUNIT_0,
3705*4882a593Smuzhiyun 	*PTR_MPI26_CONFIG_PAGE_PIOUNIT_0,
3706*4882a593Smuzhiyun 	Mpi26PCIeIOUnitPage0_t, *pMpi26PCIeIOUnitPage0_t;
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun #define MPI26_PCIEIOUNITPAGE0_PAGEVERSION                   (0x00)
3709*4882a593Smuzhiyun 
3710*4882a593Smuzhiyun /*values for PCIe IO Unit Page 0 LinkFlags */
3711*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT0_LINKFLAGS_ENUMERATION_IN_PROGRESS (0x08)
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun /*values for PCIe IO Unit Page 0 PhyFlags */
3714*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT0_PHYFLAGS_PHY_DISABLED             (0x08)
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
3717*4882a593Smuzhiyun 
3718*4882a593Smuzhiyun /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
3719*4882a593Smuzhiyun  *values
3720*4882a593Smuzhiyun  */
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun /*values for PCIe IO Unit Page 0 EnumerationStatus */
3723*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT0_ES_MAX_SWITCHES_EXCEEDED          (0x40000000)
3724*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT0_ES_MAX_DEVICES_EXCEEDED           (0x20000000)
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 
3727*4882a593Smuzhiyun /*PCIe IO Unit Page 1 */
3728*4882a593Smuzhiyun 
3729*4882a593Smuzhiyun typedef struct _MPI26_PCIE_IO_UNIT1_PHY_DATA {
3730*4882a593Smuzhiyun 	U8	Link;                       /*0x00 */
3731*4882a593Smuzhiyun 	U8	LinkFlags;                  /*0x01 */
3732*4882a593Smuzhiyun 	U8	PhyFlags;                   /*0x02 */
3733*4882a593Smuzhiyun 	U8	MaxMinLinkRate;             /*0x03 */
3734*4882a593Smuzhiyun 	U32	ControllerPhyDeviceInfo;    /*0x04 */
3735*4882a593Smuzhiyun 	U32	Reserved1;                  /*0x08 */
3736*4882a593Smuzhiyun } MPI26_PCIE_IO_UNIT1_PHY_DATA,
3737*4882a593Smuzhiyun 	*PTR_MPI26_PCIE_IO_UNIT1_PHY_DATA,
3738*4882a593Smuzhiyun 	Mpi26PCIeIOUnit1PhyData_t, *pMpi26PCIeIOUnit1PhyData_t;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun /*values for LinkFlags */
3741*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SEPARATE_REFCLK     (0x00)
3742*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_LINKFLAGS_SRIS_EN                 (0x01)
3743*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_LINKFLAGS_SRNS_EN                 (0x02)
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun /*
3746*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3747*4882a593Smuzhiyun  *one and check the value returned for NumPhys at runtime.
3748*4882a593Smuzhiyun  */
3749*4882a593Smuzhiyun #ifndef MPI26_PCIE_IOUNIT1_PHY_MAX
3750*4882a593Smuzhiyun #define MPI26_PCIE_IOUNIT1_PHY_MAX      (1)
3751*4882a593Smuzhiyun #endif
3752*4882a593Smuzhiyun 
3753*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_1 {
3754*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3755*4882a593Smuzhiyun 	U16	ControlFlags;                       /*0x08 */
3756*4882a593Smuzhiyun 	U16	Reserved;                           /*0x0A */
3757*4882a593Smuzhiyun 	U16	AdditionalControlFlags;             /*0x0C */
3758*4882a593Smuzhiyun 	U16	NVMeMaxQueueDepth;                  /*0x0E */
3759*4882a593Smuzhiyun 	U8	NumPhys;                            /*0x10 */
3760*4882a593Smuzhiyun 	U8	DMDReportPCIe;                      /*0x11 */
3761*4882a593Smuzhiyun 	U16	Reserved2;                          /*0x12 */
3762*4882a593Smuzhiyun 	MPI26_PCIE_IO_UNIT1_PHY_DATA
3763*4882a593Smuzhiyun 		PhyData[MPI26_PCIE_IOUNIT1_PHY_MAX];/*0x14 */
3764*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PIOUNIT_1,
3765*4882a593Smuzhiyun 	*PTR_MPI26_CONFIG_PAGE_PIOUNIT_1,
3766*4882a593Smuzhiyun 	Mpi26PCIeIOUnitPage1_t, *pMpi26PCIeIOUnitPage1_t;
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun #define MPI26_PCIEIOUNITPAGE1_PAGEVERSION   (0x00)
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun /*values for PCIe IO Unit Page 1 PhyFlags */
3771*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_PHYFLAGS_PHY_DISABLE                      (0x08)
3772*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_PHYFLAGS_ENDPOINT_ONLY                    (0x01)
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun /*values for PCIe IO Unit Page 1 MaxMinLinkRate */
3775*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_MASK                             (0xF0)
3776*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_SHIFT                            (4)
3777*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_2_5                              (0x20)
3778*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_5_0                              (0x30)
3779*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_8_0                              (0x40)
3780*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_MAX_RATE_16_0                             (0x50)
3781*4882a593Smuzhiyun 
3782*4882a593Smuzhiyun /*values for PCIe IO Unit Page 1 DMDReportPCIe */
3783*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_MASK                          (0x80)
3784*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_1_SEC                         (0x00)
3785*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_16_SEC                        (0x80)
3786*4882a593Smuzhiyun #define MPI26_PCIEIOUNIT1_DMDRPT_DELAY_TIME_MASK                    (0x7F)
3787*4882a593Smuzhiyun 
3788*4882a593Smuzhiyun /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
3789*4882a593Smuzhiyun  *values
3790*4882a593Smuzhiyun  */
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun /****************************************************************************
3794*4882a593Smuzhiyun *  PCIe Switch Config Pages (MPI v2.6 and later)
3795*4882a593Smuzhiyun ****************************************************************************/
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun /*PCIe Switch Page 0 */
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PSWITCH_0 {
3800*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3801*4882a593Smuzhiyun 	U8	PhysicalPort;               /*0x08 */
3802*4882a593Smuzhiyun 	U8	Reserved1;                  /*0x09 */
3803*4882a593Smuzhiyun 	U16	Reserved2;                  /*0x0A */
3804*4882a593Smuzhiyun 	U16	DevHandle;                  /*0x0C */
3805*4882a593Smuzhiyun 	U16	ParentDevHandle;            /*0x0E */
3806*4882a593Smuzhiyun 	U8	NumPorts;                   /*0x10 */
3807*4882a593Smuzhiyun 	U8	PCIeLevel;                  /*0x11 */
3808*4882a593Smuzhiyun 	U16	Reserved3;                  /*0x12 */
3809*4882a593Smuzhiyun 	U32	Reserved4;                  /*0x14 */
3810*4882a593Smuzhiyun 	U32	Reserved5;                  /*0x18 */
3811*4882a593Smuzhiyun 	U32	Reserved6;                  /*0x1C */
3812*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PSWITCH_0, *PTR_MPI26_CONFIG_PAGE_PSWITCH_0,
3813*4882a593Smuzhiyun 	Mpi26PCIeSwitchPage0_t, *pMpi26PCIeSwitchPage0_t;
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun #define MPI26_PCIESWITCH0_PAGEVERSION       (0x00)
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun /*PCIe Switch Page 1 */
3819*4882a593Smuzhiyun 
3820*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PSWITCH_1 {
3821*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3822*4882a593Smuzhiyun 	U8	PhysicalPort;               /*0x08 */
3823*4882a593Smuzhiyun 	U8	Reserved1;                  /*0x09 */
3824*4882a593Smuzhiyun 	U16	Reserved2;                  /*0x0A */
3825*4882a593Smuzhiyun 	U8	NumPorts;                   /*0x0C */
3826*4882a593Smuzhiyun 	U8	PortNum;                    /*0x0D */
3827*4882a593Smuzhiyun 	U16	AttachedDevHandle;          /*0x0E */
3828*4882a593Smuzhiyun 	U16	SwitchDevHandle;            /*0x10 */
3829*4882a593Smuzhiyun 	U8	NegotiatedPortWidth;        /*0x12 */
3830*4882a593Smuzhiyun 	U8	NegotiatedLinkRate;         /*0x13 */
3831*4882a593Smuzhiyun 	U32	Reserved4;                  /*0x14 */
3832*4882a593Smuzhiyun 	U32	Reserved5;                  /*0x18 */
3833*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PSWITCH_1, *PTR_MPI26_CONFIG_PAGE_PSWITCH_1,
3834*4882a593Smuzhiyun 	Mpi26PCIeSwitchPage1_t, *pMpi26PCIeSwitchPage1_t;
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun #define MPI26_PCIESWITCH1_PAGEVERSION       (0x00)
3837*4882a593Smuzhiyun 
3838*4882a593Smuzhiyun /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun /* defines for the Flags field */
3841*4882a593Smuzhiyun #define MPI26_PCIESWITCH1_2_RETIMER_PRESENCE         (0x0002)
3842*4882a593Smuzhiyun #define MPI26_PCIESWITCH1_RETIMER_PRESENCE           (0x0001)
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun /****************************************************************************
3845*4882a593Smuzhiyun *  PCIe Device Config Pages (MPI v2.6 and later)
3846*4882a593Smuzhiyun ****************************************************************************/
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun /*PCIe Device Page 0 */
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_0 {
3851*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3852*4882a593Smuzhiyun 	U16	Slot;                   /*0x08 */
3853*4882a593Smuzhiyun 	U16	EnclosureHandle;        /*0x0A */
3854*4882a593Smuzhiyun 	U64	WWID;                   /*0x0C */
3855*4882a593Smuzhiyun 	U16	ParentDevHandle;        /*0x14 */
3856*4882a593Smuzhiyun 	U8	PortNum;                /*0x16 */
3857*4882a593Smuzhiyun 	U8	AccessStatus;           /*0x17 */
3858*4882a593Smuzhiyun 	U16	DevHandle;              /*0x18 */
3859*4882a593Smuzhiyun 	U8	PhysicalPort;           /*0x1A */
3860*4882a593Smuzhiyun 	U8	Reserved1;              /*0x1B */
3861*4882a593Smuzhiyun 	U32	DeviceInfo;             /*0x1C */
3862*4882a593Smuzhiyun 	U32	Flags;                  /*0x20 */
3863*4882a593Smuzhiyun 	U8	SupportedLinkRates;     /*0x24 */
3864*4882a593Smuzhiyun 	U8	MaxPortWidth;           /*0x25 */
3865*4882a593Smuzhiyun 	U8	NegotiatedPortWidth;    /*0x26 */
3866*4882a593Smuzhiyun 	U8	NegotiatedLinkRate;     /*0x27 */
3867*4882a593Smuzhiyun 	U8	EnclosureLevel;         /*0x28 */
3868*4882a593Smuzhiyun 	U8	Reserved2;              /*0x29 */
3869*4882a593Smuzhiyun 	U16	Reserved3;              /*0x2A */
3870*4882a593Smuzhiyun 	U8	ConnectorName[4];       /*0x2C */
3871*4882a593Smuzhiyun 	U32	Reserved4;              /*0x30 */
3872*4882a593Smuzhiyun 	U32	Reserved5;              /*0x34 */
3873*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PCIEDEV_0, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_0,
3874*4882a593Smuzhiyun 	Mpi26PCIeDevicePage0_t, *pMpi26PCIeDevicePage0_t;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun #define MPI26_PCIEDEVICE0_PAGEVERSION       (0x01)
3877*4882a593Smuzhiyun 
3878*4882a593Smuzhiyun /*values for PCIe Device Page 0 AccessStatus field */
3879*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NO_ERRORS                    (0x00)
3880*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NEEDS_INITIALIZATION         (0x04)
3881*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_CAPABILITY_FAILED            (0x02)
3882*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_DEVICE_BLOCKED               (0x07)
3883*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_MEMORY_SPACE_ACCESS_FAILED   (0x08)
3884*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_UNSUPPORTED_DEVICE           (0x09)
3885*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_MSIX_REQUIRED                (0x0A)
3886*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_UNKNOWN                      (0x10)
3887*4882a593Smuzhiyun 
3888*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_READY_TIMEOUT           (0x30)
3889*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_DEVCFG_UNSUPPORTED      (0x31)
3890*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_IDENTIFY_FAILED         (0x32)
3891*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_QCONFIG_FAILED          (0x33)
3892*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_QCREATION_FAILED        (0x34)
3893*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_EVENTCFG_FAILED         (0x35)
3894*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_GET_FEATURE_STAT_FAILED (0x36)
3895*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_IDLE_TIMEOUT            (0x37)
3896*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_NVME_FAILURE_STATUS          (0x38)
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun #define MPI26_PCIEDEV0_ASTATUS_INIT_FAIL_MAX                (0x3F)
3899*4882a593Smuzhiyun 
3900*4882a593Smuzhiyun /*see mpi2_pci.h for the MPI26_PCIE_DEVINFO_ defines used for the DeviceInfo
3901*4882a593Smuzhiyun  *field
3902*4882a593Smuzhiyun  */
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun /*values for PCIe Device Page 0 Flags field*/
3905*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_2_RETIMER_PRESENCE             (0x00020000)
3906*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_RETIMER_PRESENCE               (0x00010000)
3907*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_UNAUTHORIZED_DEVICE            (0x00008000)
3908*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ENABLED_FAST_PATH              (0x00004000)
3909*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_FAST_PATH_CAPABLE              (0x00002000)
3910*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ASYNCHRONOUS_NOTIFICATION      (0x00000400)
3911*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ATA_SW_PRESERVATION            (0x00000200)
3912*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_UNSUPPORTED_DEVICE             (0x00000100)
3913*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ATA_48BIT_LBA_SUPPORTED        (0x00000080)
3914*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ATA_SMART_SUPPORTED            (0x00000040)
3915*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ATA_NCQ_SUPPORTED              (0x00000020)
3916*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ATA_FUA_SUPPORTED              (0x00000010)
3917*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_ENCL_LEVEL_VALID               (0x00000002)
3918*4882a593Smuzhiyun #define MPI26_PCIEDEV0_FLAGS_DEVICE_PRESENT                 (0x00000001)
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun /* values for PCIe Device Page 0 SupportedLinkRates field */
3921*4882a593Smuzhiyun #define MPI26_PCIEDEV0_LINK_RATE_16_0_SUPPORTED             (0x08)
3922*4882a593Smuzhiyun #define MPI26_PCIEDEV0_LINK_RATE_8_0_SUPPORTED              (0x04)
3923*4882a593Smuzhiyun #define MPI26_PCIEDEV0_LINK_RATE_5_0_SUPPORTED              (0x02)
3924*4882a593Smuzhiyun #define MPI26_PCIEDEV0_LINK_RATE_2_5_SUPPORTED              (0x01)
3925*4882a593Smuzhiyun 
3926*4882a593Smuzhiyun /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun /*PCIe Device Page 2 */
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_2 {
3932*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3933*4882a593Smuzhiyun 	U16	DevHandle;		/*0x08 */
3934*4882a593Smuzhiyun 	U8	ControllerResetTO;		/* 0x0A */
3935*4882a593Smuzhiyun 	U8	Reserved1;		/* 0x0B */
3936*4882a593Smuzhiyun 	U32	MaximumDataTransferSize;	/*0x0C */
3937*4882a593Smuzhiyun 	U32	Capabilities;		/*0x10 */
3938*4882a593Smuzhiyun 	U16	NOIOB;		/* 0x14 */
3939*4882a593Smuzhiyun 	U16     ShutdownLatency;        /* 0x16 */
3940*4882a593Smuzhiyun 	U16     VendorID;               /* 0x18 */
3941*4882a593Smuzhiyun 	U16     DeviceID;               /* 0x1A */
3942*4882a593Smuzhiyun 	U16     SubsystemVendorID;      /* 0x1C */
3943*4882a593Smuzhiyun 	U16     SubsystemID;            /* 0x1E */
3944*4882a593Smuzhiyun 	U8      RevisionID;             /* 0x20 */
3945*4882a593Smuzhiyun 	U8      Reserved21[3];          /* 0x21 */
3946*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PCIEDEV_2, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_2,
3947*4882a593Smuzhiyun 	Mpi26PCIeDevicePage2_t, *pMpi26PCIeDevicePage2_t;
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun #define MPI26_PCIEDEVICE2_PAGEVERSION       (0x01)
3950*4882a593Smuzhiyun 
3951*4882a593Smuzhiyun /*defines for PCIe Device Page 2 Capabilities field */
3952*4882a593Smuzhiyun #define MPI26_PCIEDEV2_CAP_DATA_BLK_ALIGN_AND_GRAN     (0x00000008)
3953*4882a593Smuzhiyun #define MPI26_PCIEDEV2_CAP_SGL_FORMAT                  (0x00000004)
3954*4882a593Smuzhiyun #define MPI26_PCIEDEV2_CAP_BIT_BUCKET_SUPPORT          (0x00000002)
3955*4882a593Smuzhiyun #define MPI26_PCIEDEV2_CAP_SGL_SUPPORT                 (0x00000001)
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun /* Defines for the NOIOB field */
3958*4882a593Smuzhiyun #define MPI26_PCIEDEV2_NOIOB_UNSUPPORTED                (0x0000)
3959*4882a593Smuzhiyun 
3960*4882a593Smuzhiyun /****************************************************************************
3961*4882a593Smuzhiyun *  PCIe Link Config Pages (MPI v2.6 and later)
3962*4882a593Smuzhiyun ****************************************************************************/
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun /*PCIe Link Page 1 */
3965*4882a593Smuzhiyun 
3966*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PCIELINK_1 {
3967*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
3968*4882a593Smuzhiyun 	U8	Link;				/*0x08 */
3969*4882a593Smuzhiyun 	U8	Reserved1;			/*0x09 */
3970*4882a593Smuzhiyun 	U16	Reserved2;			/*0x0A */
3971*4882a593Smuzhiyun 	U32	CorrectableErrorCount;		/*0x0C */
3972*4882a593Smuzhiyun 	U16	NonFatalErrorCount;		/*0x10 */
3973*4882a593Smuzhiyun 	U16	Reserved3;			/*0x12 */
3974*4882a593Smuzhiyun 	U16	FatalErrorCount;		/*0x14 */
3975*4882a593Smuzhiyun 	U16	Reserved4;			/*0x16 */
3976*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PCIELINK_1, *PTR_MPI26_CONFIG_PAGE_PCIELINK_1,
3977*4882a593Smuzhiyun 	Mpi26PcieLinkPage1_t, *pMpi26PcieLinkPage1_t;
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun #define MPI26_PCIELINK1_PAGEVERSION            (0x00)
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun /*PCIe Link Page 2 */
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun typedef struct _MPI26_PCIELINK2_LINK_EVENT {
3984*4882a593Smuzhiyun 	U8	LinkEventCode;		/*0x00 */
3985*4882a593Smuzhiyun 	U8	Reserved1;		/*0x01 */
3986*4882a593Smuzhiyun 	U16	Reserved2;		/*0x02 */
3987*4882a593Smuzhiyun 	U32	LinkEventInfo;		/*0x04 */
3988*4882a593Smuzhiyun } MPI26_PCIELINK2_LINK_EVENT, *PTR_MPI26_PCIELINK2_LINK_EVENT,
3989*4882a593Smuzhiyun 	Mpi26PcieLink2LinkEvent_t, *pMpi26PcieLink2LinkEvent_t;
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun /*use MPI26_PCIELINK3_EVTCODE_ for the LinkEventCode field */
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 
3994*4882a593Smuzhiyun /*
3995*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
3996*4882a593Smuzhiyun  *one and check the value returned for NumLinkEvents at runtime.
3997*4882a593Smuzhiyun  */
3998*4882a593Smuzhiyun #ifndef MPI26_PCIELINK2_LINK_EVENT_MAX
3999*4882a593Smuzhiyun #define MPI26_PCIELINK2_LINK_EVENT_MAX      (1)
4000*4882a593Smuzhiyun #endif
4001*4882a593Smuzhiyun 
4002*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PCIELINK_2 {
4003*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
4004*4882a593Smuzhiyun 	U8	Link;                       /*0x08 */
4005*4882a593Smuzhiyun 	U8	Reserved1;                  /*0x09 */
4006*4882a593Smuzhiyun 	U16	Reserved2;                  /*0x0A */
4007*4882a593Smuzhiyun 	U8	NumLinkEvents;              /*0x0C */
4008*4882a593Smuzhiyun 	U8	Reserved3;                  /*0x0D */
4009*4882a593Smuzhiyun 	U16	Reserved4;                  /*0x0E */
4010*4882a593Smuzhiyun 	MPI26_PCIELINK2_LINK_EVENT
4011*4882a593Smuzhiyun 		LinkEvent[MPI26_PCIELINK2_LINK_EVENT_MAX];	/*0x10 */
4012*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PCIELINK_2, *PTR_MPI26_CONFIG_PAGE_PCIELINK_2,
4013*4882a593Smuzhiyun 	Mpi26PcieLinkPage2_t, *pMpi26PcieLinkPage2_t;
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun #define MPI26_PCIELINK2_PAGEVERSION            (0x00)
4016*4882a593Smuzhiyun 
4017*4882a593Smuzhiyun /*PCIe Link Page 3 */
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun typedef struct _MPI26_PCIELINK3_LINK_EVENT_CONFIG {
4020*4882a593Smuzhiyun 	U8	LinkEventCode;      /*0x00 */
4021*4882a593Smuzhiyun 	U8	Reserved1;          /*0x01 */
4022*4882a593Smuzhiyun 	U16	Reserved2;          /*0x02 */
4023*4882a593Smuzhiyun 	U8	CounterType;        /*0x04 */
4024*4882a593Smuzhiyun 	U8	ThresholdWindow;    /*0x05 */
4025*4882a593Smuzhiyun 	U8	TimeUnits;          /*0x06 */
4026*4882a593Smuzhiyun 	U8	Reserved3;          /*0x07 */
4027*4882a593Smuzhiyun 	U32	EventThreshold;     /*0x08 */
4028*4882a593Smuzhiyun 	U16	ThresholdFlags;     /*0x0C */
4029*4882a593Smuzhiyun 	U16	Reserved4;          /*0x0E */
4030*4882a593Smuzhiyun } MPI26_PCIELINK3_LINK_EVENT_CONFIG, *PTR_MPI26_PCIELINK3_LINK_EVENT_CONFIG,
4031*4882a593Smuzhiyun 	Mpi26PcieLink3LinkEventConfig_t, *pMpi26PcieLink3LinkEventConfig_t;
4032*4882a593Smuzhiyun 
4033*4882a593Smuzhiyun /*values for LinkEventCode field */
4034*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_NO_EVENT                              (0x00)
4035*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_CORRECTABLE_ERROR_RECEIVED            (0x01)
4036*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_NON_FATAL_ERROR_RECEIVED              (0x02)
4037*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_FATAL_ERROR_RECEIVED                  (0x03)
4038*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_DATA_LINK_ERROR_DETECTED              (0x04)
4039*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_TRANSACTION_LAYER_ERROR_DETECTED      (0x05)
4040*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_TLP_ECRC_ERROR_DETECTED               (0x06)
4041*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_POISONED_TLP                          (0x07)
4042*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_RECEIVED_NAK_DLLP                     (0x08)
4043*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_SENT_NAK_DLLP                         (0x09)
4044*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_RECOVERY_STATE                  (0x0A)
4045*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_RXL0S_STATE                     (0x0B)
4046*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_TXL0S_STATE                     (0x0C)
4047*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_L1_STATE                        (0x0D)
4048*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_DISABLED_STATE                  (0x0E)
4049*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_LTSSM_HOT_RESET_STATE                 (0x0F)
4050*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_SYSTEM_ERROR                          (0x10)
4051*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_DECODE_ERROR                          (0x11)
4052*4882a593Smuzhiyun #define MPI26_PCIELINK3_EVTCODE_DISPARITY_ERROR                       (0x12)
4053*4882a593Smuzhiyun 
4054*4882a593Smuzhiyun /*values for the CounterType field */
4055*4882a593Smuzhiyun #define MPI26_PCIELINK3_COUNTER_TYPE_WRAPPING               (0x00)
4056*4882a593Smuzhiyun #define MPI26_PCIELINK3_COUNTER_TYPE_SATURATING             (0x01)
4057*4882a593Smuzhiyun #define MPI26_PCIELINK3_COUNTER_TYPE_PEAK_VALUE             (0x02)
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun /*values for the TimeUnits field */
4060*4882a593Smuzhiyun #define MPI26_PCIELINK3_TM_UNITS_10_MICROSECONDS            (0x00)
4061*4882a593Smuzhiyun #define MPI26_PCIELINK3_TM_UNITS_100_MICROSECONDS           (0x01)
4062*4882a593Smuzhiyun #define MPI26_PCIELINK3_TM_UNITS_1_MILLISECOND              (0x02)
4063*4882a593Smuzhiyun #define MPI26_PCIELINK3_TM_UNITS_10_MILLISECONDS            (0x03)
4064*4882a593Smuzhiyun 
4065*4882a593Smuzhiyun /*values for the ThresholdFlags field */
4066*4882a593Smuzhiyun #define MPI26_PCIELINK3_TFLAGS_EVENT_NOTIFY                 (0x0001)
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun /*
4069*4882a593Smuzhiyun  *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
4070*4882a593Smuzhiyun  *one and check the value returned for NumLinkEvents at runtime.
4071*4882a593Smuzhiyun  */
4072*4882a593Smuzhiyun #ifndef MPI26_PCIELINK3_LINK_EVENT_MAX
4073*4882a593Smuzhiyun #define MPI26_PCIELINK3_LINK_EVENT_MAX      (1)
4074*4882a593Smuzhiyun #endif
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun typedef struct _MPI26_CONFIG_PAGE_PCIELINK_3 {
4077*4882a593Smuzhiyun 	MPI2_CONFIG_EXTENDED_PAGE_HEADER	Header;	/*0x00 */
4078*4882a593Smuzhiyun 	U8	Link;                       /*0x08 */
4079*4882a593Smuzhiyun 	U8	Reserved1;                  /*0x09 */
4080*4882a593Smuzhiyun 	U16	Reserved2;                  /*0x0A */
4081*4882a593Smuzhiyun 	U8	NumLinkEvents;              /*0x0C */
4082*4882a593Smuzhiyun 	U8	Reserved3;                  /*0x0D */
4083*4882a593Smuzhiyun 	U16	Reserved4;                  /*0x0E */
4084*4882a593Smuzhiyun 	MPI26_PCIELINK3_LINK_EVENT_CONFIG
4085*4882a593Smuzhiyun 		LinkEventConfig[MPI26_PCIELINK3_LINK_EVENT_MAX]; /*0x10 */
4086*4882a593Smuzhiyun } MPI26_CONFIG_PAGE_PCIELINK_3, *PTR_MPI26_CONFIG_PAGE_PCIELINK_3,
4087*4882a593Smuzhiyun 	Mpi26PcieLinkPage3_t, *pMpi26PcieLinkPage3_t;
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun #define MPI26_PCIELINK3_PAGEVERSION            (0x00)
4090*4882a593Smuzhiyun 
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun #endif
4093