1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Linux MegaRAID driver for SAS based RAID controllers
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2009-2013 LSI Corporation
6*4882a593Smuzhiyun * Copyright (c) 2013-2016 Avago Technologies
7*4882a593Smuzhiyun * Copyright (c) 2016-2018 Broadcom Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * FILE: megaraid_sas_fusion.h
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Authors: Broadcom Inc.
12*4882a593Smuzhiyun * Manoj Jose
13*4882a593Smuzhiyun * Sumant Patro
14*4882a593Smuzhiyun * Kashyap Desai <kashyap.desai@broadcom.com>
15*4882a593Smuzhiyun * Sumit Saxena <sumit.saxena@broadcom.com>
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Send feedback to: megaraidlinux.pdl@broadcom.com
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifndef _MEGARAID_SAS_FUSION_H_
21*4882a593Smuzhiyun #define _MEGARAID_SAS_FUSION_H_
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Fusion defines */
24*4882a593Smuzhiyun #define MEGASAS_CHAIN_FRAME_SZ_MIN 1024
25*4882a593Smuzhiyun #define MFI_FUSION_ENABLE_INTERRUPT_MASK (0x00000009)
26*4882a593Smuzhiyun #define MEGASAS_MAX_CHAIN_SHIFT 5
27*4882a593Smuzhiyun #define MEGASAS_MAX_CHAIN_SIZE_UNITS_MASK 0x400000
28*4882a593Smuzhiyun #define MEGASAS_MAX_CHAIN_SIZE_MASK 0x3E0
29*4882a593Smuzhiyun #define MEGASAS_256K_IO 128
30*4882a593Smuzhiyun #define MEGASAS_1MB_IO (MEGASAS_256K_IO * 4)
31*4882a593Smuzhiyun #define MEGA_MPI2_RAID_DEFAULT_IO_FRAME_SIZE 256
32*4882a593Smuzhiyun #define MEGASAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST 0xF0
33*4882a593Smuzhiyun #define MEGASAS_MPI2_FUNCTION_LD_IO_REQUEST 0xF1
34*4882a593Smuzhiyun #define MEGASAS_LOAD_BALANCE_FLAG 0x1
35*4882a593Smuzhiyun #define MEGASAS_DCMD_MBOX_PEND_FLAG 0x1
36*4882a593Smuzhiyun #define HOST_DIAG_WRITE_ENABLE 0x80
37*4882a593Smuzhiyun #define HOST_DIAG_RESET_ADAPTER 0x4
38*4882a593Smuzhiyun #define MEGASAS_FUSION_MAX_RESET_TRIES 3
39*4882a593Smuzhiyun #define MAX_MSIX_QUEUES_FUSION 128
40*4882a593Smuzhiyun #define RDPQ_MAX_INDEX_IN_ONE_CHUNK 16
41*4882a593Smuzhiyun #define RDPQ_MAX_CHUNK_COUNT (MAX_MSIX_QUEUES_FUSION / RDPQ_MAX_INDEX_IN_ONE_CHUNK)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Invader defines */
44*4882a593Smuzhiyun #define MPI2_TYPE_CUDA 0x2
45*4882a593Smuzhiyun #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH 0x4000
46*4882a593Smuzhiyun #define MR_RL_FLAGS_GRANT_DESTINATION_CPU0 0x00
47*4882a593Smuzhiyun #define MR_RL_FLAGS_GRANT_DESTINATION_CPU1 0x10
48*4882a593Smuzhiyun #define MR_RL_FLAGS_GRANT_DESTINATION_CUDA 0x80
49*4882a593Smuzhiyun #define MR_RL_FLAGS_SEQ_NUM_ENABLE 0x8
50*4882a593Smuzhiyun #define MR_RL_WRITE_THROUGH_MODE 0x00
51*4882a593Smuzhiyun #define MR_RL_WRITE_BACK_MODE 0x01
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* T10 PI defines */
54*4882a593Smuzhiyun #define MR_PROT_INFO_TYPE_CONTROLLER 0x8
55*4882a593Smuzhiyun #define MEGASAS_SCSI_VARIABLE_LENGTH_CMD 0x7f
56*4882a593Smuzhiyun #define MEGASAS_SCSI_SERVICE_ACTION_READ32 0x9
57*4882a593Smuzhiyun #define MEGASAS_SCSI_SERVICE_ACTION_WRITE32 0xB
58*4882a593Smuzhiyun #define MEGASAS_SCSI_ADDL_CDB_LEN 0x18
59*4882a593Smuzhiyun #define MEGASAS_RD_WR_PROTECT_CHECK_ALL 0x20
60*4882a593Smuzhiyun #define MEGASAS_RD_WR_PROTECT_CHECK_NONE 0x60
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C)
63*4882a593Smuzhiyun #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Raid context flags
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define MR_RAID_CTX_RAID_FLAGS_IO_SUB_TYPE_SHIFT 0x4
70*4882a593Smuzhiyun #define MR_RAID_CTX_RAID_FLAGS_IO_SUB_TYPE_MASK 0x30
71*4882a593Smuzhiyun enum MR_RAID_FLAGS_IO_SUB_TYPE {
72*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_NONE = 0,
73*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_SYSTEM_PD = 1,
74*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_RMW_DATA = 2,
75*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_RMW_P = 3,
76*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_RMW_Q = 4,
77*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_CACHE_BYPASS = 6,
78*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_LDIO_BW_LIMIT = 7,
79*4882a593Smuzhiyun MR_RAID_FLAGS_IO_SUB_TYPE_R56_DIV_OFFLOAD = 8
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * Request descriptor types
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun #define MEGASAS_REQ_DESCRIPT_FLAGS_LD_IO 0x7
86*4882a593Smuzhiyun #define MEGASAS_REQ_DESCRIPT_FLAGS_MFA 0x1
87*4882a593Smuzhiyun #define MEGASAS_REQ_DESCRIPT_FLAGS_NO_LOCK 0x2
88*4882a593Smuzhiyun #define MEGASAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT 1
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define MEGASAS_FP_CMD_LEN 16
91*4882a593Smuzhiyun #define MEGASAS_FUSION_IN_RESET 0
92*4882a593Smuzhiyun #define MEGASAS_FUSION_OCR_NOT_POSSIBLE 1
93*4882a593Smuzhiyun #define RAID_1_PEER_CMDS 2
94*4882a593Smuzhiyun #define JBOD_MAPS_COUNT 2
95*4882a593Smuzhiyun #define MEGASAS_REDUCE_QD_COUNT 64
96*4882a593Smuzhiyun #define IOC_INIT_FRAME_SIZE 4096
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * Raid Context structure which describes MegaRAID specific IO Parameters
100*4882a593Smuzhiyun * This resides at offset 0x60 where the SGL normally starts in MPT IO Frames
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct RAID_CONTEXT {
104*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
105*4882a593Smuzhiyun u8 nseg:4;
106*4882a593Smuzhiyun u8 type:4;
107*4882a593Smuzhiyun #else
108*4882a593Smuzhiyun u8 type:4;
109*4882a593Smuzhiyun u8 nseg:4;
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun u8 resvd0;
112*4882a593Smuzhiyun __le16 timeout_value;
113*4882a593Smuzhiyun u8 reg_lock_flags;
114*4882a593Smuzhiyun u8 resvd1;
115*4882a593Smuzhiyun __le16 virtual_disk_tgt_id;
116*4882a593Smuzhiyun __le64 reg_lock_row_lba;
117*4882a593Smuzhiyun __le32 reg_lock_length;
118*4882a593Smuzhiyun __le16 next_lmid;
119*4882a593Smuzhiyun u8 ex_status;
120*4882a593Smuzhiyun u8 status;
121*4882a593Smuzhiyun u8 raid_flags;
122*4882a593Smuzhiyun u8 num_sge;
123*4882a593Smuzhiyun __le16 config_seq_num;
124*4882a593Smuzhiyun u8 span_arm;
125*4882a593Smuzhiyun u8 priority;
126*4882a593Smuzhiyun u8 num_sge_ext;
127*4882a593Smuzhiyun u8 resvd2;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Raid Context structure which describes ventura MegaRAID specific
132*4882a593Smuzhiyun * IO Paramenters ,This resides at offset 0x60 where the SGL normally
133*4882a593Smuzhiyun * starts in MPT IO Frames
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun struct RAID_CONTEXT_G35 {
136*4882a593Smuzhiyun #define RAID_CONTEXT_NSEG_MASK 0x00F0
137*4882a593Smuzhiyun #define RAID_CONTEXT_NSEG_SHIFT 4
138*4882a593Smuzhiyun #define RAID_CONTEXT_TYPE_MASK 0x000F
139*4882a593Smuzhiyun #define RAID_CONTEXT_TYPE_SHIFT 0
140*4882a593Smuzhiyun u16 nseg_type;
141*4882a593Smuzhiyun u16 timeout_value; /* 0x02 -0x03 */
142*4882a593Smuzhiyun u16 routing_flags; // 0x04 -0x05 routing flags
143*4882a593Smuzhiyun u16 virtual_disk_tgt_id; /* 0x06 -0x07 */
144*4882a593Smuzhiyun __le64 reg_lock_row_lba; /* 0x08 - 0x0F */
145*4882a593Smuzhiyun u32 reg_lock_length; /* 0x10 - 0x13 */
146*4882a593Smuzhiyun union { // flow specific
147*4882a593Smuzhiyun u16 rmw_op_index; /* 0x14 - 0x15, R5/6 RMW: rmw operation index*/
148*4882a593Smuzhiyun u16 peer_smid; /* 0x14 - 0x15, R1 Write: peer smid*/
149*4882a593Smuzhiyun u16 r56_arm_map; /* 0x14 - 0x15, Unused [15], LogArm[14:10], P-Arm[9:5], Q-Arm[4:0] */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun } flow_specific;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun u8 ex_status; /* 0x16 : OUT */
154*4882a593Smuzhiyun u8 status; /* 0x17 status */
155*4882a593Smuzhiyun u8 raid_flags; /* 0x18 resvd[7:6], ioSubType[5:4],
156*4882a593Smuzhiyun * resvd[3:1], preferredCpu[0]
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun u8 span_arm; /* 0x1C span[7:5], arm[4:0] */
159*4882a593Smuzhiyun u16 config_seq_num; /* 0x1A -0x1B */
160*4882a593Smuzhiyun union {
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Bit format:
163*4882a593Smuzhiyun * ---------------------------------
164*4882a593Smuzhiyun * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
165*4882a593Smuzhiyun * ---------------------------------
166*4882a593Smuzhiyun * Byte0 | numSGE[7]- numSGE[0] |
167*4882a593Smuzhiyun * ---------------------------------
168*4882a593Smuzhiyun * Byte1 |SD | resvd | numSGE 8-11 |
169*4882a593Smuzhiyun * --------------------------------
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun #define NUM_SGE_MASK_LOWER 0xFF
172*4882a593Smuzhiyun #define NUM_SGE_MASK_UPPER 0x0F
173*4882a593Smuzhiyun #define NUM_SGE_SHIFT_UPPER 8
174*4882a593Smuzhiyun #define STREAM_DETECT_SHIFT 7
175*4882a593Smuzhiyun #define STREAM_DETECT_MASK 0x80
176*4882a593Smuzhiyun struct {
177*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD) /* 0x1C - 0x1D */
178*4882a593Smuzhiyun u16 stream_detected:1;
179*4882a593Smuzhiyun u16 reserved:3;
180*4882a593Smuzhiyun u16 num_sge:12;
181*4882a593Smuzhiyun #else
182*4882a593Smuzhiyun u16 num_sge:12;
183*4882a593Smuzhiyun u16 reserved:3;
184*4882a593Smuzhiyun u16 stream_detected:1;
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun } bits;
187*4882a593Smuzhiyun u8 bytes[2];
188*4882a593Smuzhiyun } u;
189*4882a593Smuzhiyun u8 resvd2[2]; /* 0x1E-0x1F */
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_SLD_SHIFT 1
193*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_C2D_SHIFT 2
194*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_FWD_SHIFT 3
195*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_SQN_SHIFT 4
196*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_SBS_SHIFT 5
197*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_RW_SHIFT 6
198*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_LOG_SHIFT 7
199*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_CPUSEL_SHIFT 8
200*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_CPUSEL_MASK 0x0F00
201*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_SETDIVERT_SHIFT 12
202*4882a593Smuzhiyun #define MR_RAID_CTX_ROUTINGFLAGS_SETDIVERT_MASK 0xF000
203*4882a593Smuzhiyun
set_num_sge(struct RAID_CONTEXT_G35 * rctx_g35,u16 sge_count)204*4882a593Smuzhiyun static inline void set_num_sge(struct RAID_CONTEXT_G35 *rctx_g35,
205*4882a593Smuzhiyun u16 sge_count)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun rctx_g35->u.bytes[0] = (u8)(sge_count & NUM_SGE_MASK_LOWER);
208*4882a593Smuzhiyun rctx_g35->u.bytes[1] |= (u8)((sge_count >> NUM_SGE_SHIFT_UPPER)
209*4882a593Smuzhiyun & NUM_SGE_MASK_UPPER);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
get_num_sge(struct RAID_CONTEXT_G35 * rctx_g35)212*4882a593Smuzhiyun static inline u16 get_num_sge(struct RAID_CONTEXT_G35 *rctx_g35)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u16 sge_count;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun sge_count = (u16)(((rctx_g35->u.bytes[1] & NUM_SGE_MASK_UPPER)
217*4882a593Smuzhiyun << NUM_SGE_SHIFT_UPPER) | (rctx_g35->u.bytes[0]));
218*4882a593Smuzhiyun return sge_count;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define SET_STREAM_DETECTED(rctx_g35) \
222*4882a593Smuzhiyun (rctx_g35.u.bytes[1] |= STREAM_DETECT_MASK)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define CLEAR_STREAM_DETECTED(rctx_g35) \
225*4882a593Smuzhiyun (rctx_g35.u.bytes[1] &= ~(STREAM_DETECT_MASK))
226*4882a593Smuzhiyun
is_stream_detected(struct RAID_CONTEXT_G35 * rctx_g35)227*4882a593Smuzhiyun static inline bool is_stream_detected(struct RAID_CONTEXT_G35 *rctx_g35)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return ((rctx_g35->u.bytes[1] & STREAM_DETECT_MASK));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun union RAID_CONTEXT_UNION {
233*4882a593Smuzhiyun struct RAID_CONTEXT raid_context;
234*4882a593Smuzhiyun struct RAID_CONTEXT_G35 raid_context_g35;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define RAID_CTX_SPANARM_ARM_SHIFT (0)
238*4882a593Smuzhiyun #define RAID_CTX_SPANARM_ARM_MASK (0x1f)
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define RAID_CTX_SPANARM_SPAN_SHIFT (5)
241*4882a593Smuzhiyun #define RAID_CTX_SPANARM_SPAN_MASK (0xE0)
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* LogArm[14:10], P-Arm[9:5], Q-Arm[4:0] */
244*4882a593Smuzhiyun #define RAID_CTX_R56_Q_ARM_MASK (0x1F)
245*4882a593Smuzhiyun #define RAID_CTX_R56_P_ARM_SHIFT (5)
246*4882a593Smuzhiyun #define RAID_CTX_R56_P_ARM_MASK (0x3E0)
247*4882a593Smuzhiyun #define RAID_CTX_R56_LOG_ARM_SHIFT (10)
248*4882a593Smuzhiyun #define RAID_CTX_R56_LOG_ARM_MASK (0x7C00)
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* number of bits per index in U32 TrackStream */
251*4882a593Smuzhiyun #define BITS_PER_INDEX_STREAM 4
252*4882a593Smuzhiyun #define INVALID_STREAM_NUM 16
253*4882a593Smuzhiyun #define MR_STREAM_BITMAP 0x76543210
254*4882a593Smuzhiyun #define STREAM_MASK ((1 << BITS_PER_INDEX_STREAM) - 1)
255*4882a593Smuzhiyun #define ZERO_LAST_STREAM 0x0fffffff
256*4882a593Smuzhiyun #define MAX_STREAMS_TRACKED 8
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * define region lock types
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun enum REGION_TYPE {
262*4882a593Smuzhiyun REGION_TYPE_UNUSED = 0,
263*4882a593Smuzhiyun REGION_TYPE_SHARED_READ = 1,
264*4882a593Smuzhiyun REGION_TYPE_SHARED_WRITE = 2,
265*4882a593Smuzhiyun REGION_TYPE_EXCLUSIVE = 3,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* MPI2 defines */
269*4882a593Smuzhiyun #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
270*4882a593Smuzhiyun #define MPI2_WHOINIT_HOST_DRIVER (0x04)
271*4882a593Smuzhiyun #define MPI2_VERSION_MAJOR (0x02)
272*4882a593Smuzhiyun #define MPI2_VERSION_MINOR (0x00)
273*4882a593Smuzhiyun #define MPI2_VERSION_MAJOR_MASK (0xFF00)
274*4882a593Smuzhiyun #define MPI2_VERSION_MAJOR_SHIFT (8)
275*4882a593Smuzhiyun #define MPI2_VERSION_MINOR_MASK (0x00FF)
276*4882a593Smuzhiyun #define MPI2_VERSION_MINOR_SHIFT (0)
277*4882a593Smuzhiyun #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
278*4882a593Smuzhiyun MPI2_VERSION_MINOR)
279*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_UNIT (0x10)
280*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_DEV (0x00)
281*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
282*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
283*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
284*4882a593Smuzhiyun #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
285*4882a593Smuzhiyun #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
286*4882a593Smuzhiyun MPI2_HEADER_VERSION_DEV)
287*4882a593Smuzhiyun #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
288*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_INC_PRI_REFTAG (0x8000)
289*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_CHECK_REFTAG (0x0400)
290*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_CHECK_REMOVE_OP (0x0003)
291*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_CHECK_APPTAG (0x0200)
292*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_CHECK_GUARD (0x0100)
293*4882a593Smuzhiyun #define MPI2_SCSIIO_EEDPFLAGS_INSERT_OP (0x0004)
294*4882a593Smuzhiyun /* EEDP escape mode */
295*4882a593Smuzhiyun #define MPI25_SCSIIO_EEDPFLAGS_DO_NOT_DISABLE_MODE (0x0040)
296*4882a593Smuzhiyun #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
297*4882a593Smuzhiyun #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01)
298*4882a593Smuzhiyun #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x03)
299*4882a593Smuzhiyun #define MPI2_REQ_DESCRIPT_FLAGS_FP_IO (0x06)
300*4882a593Smuzhiyun #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
301*4882a593Smuzhiyun #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
302*4882a593Smuzhiyun #define MPI2_SCSIIO_CONTROL_WRITE (0x01000000)
303*4882a593Smuzhiyun #define MPI2_SCSIIO_CONTROL_READ (0x02000000)
304*4882a593Smuzhiyun #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
305*4882a593Smuzhiyun #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
306*4882a593Smuzhiyun #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
307*4882a593Smuzhiyun #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
308*4882a593Smuzhiyun #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
309*4882a593Smuzhiyun #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
310*4882a593Smuzhiyun #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
311*4882a593Smuzhiyun #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
312*4882a593Smuzhiyun #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
313*4882a593Smuzhiyun #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
314*4882a593Smuzhiyun #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
315*4882a593Smuzhiyun #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun struct MPI25_IEEE_SGE_CHAIN64 {
318*4882a593Smuzhiyun __le64 Address;
319*4882a593Smuzhiyun __le32 Length;
320*4882a593Smuzhiyun __le16 Reserved1;
321*4882a593Smuzhiyun u8 NextChainOffset;
322*4882a593Smuzhiyun u8 Flags;
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct MPI2_SGE_SIMPLE_UNION {
326*4882a593Smuzhiyun __le32 FlagsLength;
327*4882a593Smuzhiyun union {
328*4882a593Smuzhiyun __le32 Address32;
329*4882a593Smuzhiyun __le64 Address64;
330*4882a593Smuzhiyun } u;
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun struct MPI2_SCSI_IO_CDB_EEDP32 {
334*4882a593Smuzhiyun u8 CDB[20]; /* 0x00 */
335*4882a593Smuzhiyun __be32 PrimaryReferenceTag; /* 0x14 */
336*4882a593Smuzhiyun __be16 PrimaryApplicationTag; /* 0x18 */
337*4882a593Smuzhiyun __be16 PrimaryApplicationTagMask; /* 0x1A */
338*4882a593Smuzhiyun __le32 TransferLength; /* 0x1C */
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun struct MPI2_SGE_CHAIN_UNION {
342*4882a593Smuzhiyun __le16 Length;
343*4882a593Smuzhiyun u8 NextChainOffset;
344*4882a593Smuzhiyun u8 Flags;
345*4882a593Smuzhiyun union {
346*4882a593Smuzhiyun __le32 Address32;
347*4882a593Smuzhiyun __le64 Address64;
348*4882a593Smuzhiyun } u;
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun struct MPI2_IEEE_SGE_SIMPLE32 {
352*4882a593Smuzhiyun __le32 Address;
353*4882a593Smuzhiyun __le32 FlagsLength;
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun struct MPI2_IEEE_SGE_CHAIN32 {
357*4882a593Smuzhiyun __le32 Address;
358*4882a593Smuzhiyun __le32 FlagsLength;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct MPI2_IEEE_SGE_SIMPLE64 {
362*4882a593Smuzhiyun __le64 Address;
363*4882a593Smuzhiyun __le32 Length;
364*4882a593Smuzhiyun __le16 Reserved1;
365*4882a593Smuzhiyun u8 Reserved2;
366*4882a593Smuzhiyun u8 Flags;
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun struct MPI2_IEEE_SGE_CHAIN64 {
370*4882a593Smuzhiyun __le64 Address;
371*4882a593Smuzhiyun __le32 Length;
372*4882a593Smuzhiyun __le16 Reserved1;
373*4882a593Smuzhiyun u8 Reserved2;
374*4882a593Smuzhiyun u8 Flags;
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun union MPI2_IEEE_SGE_SIMPLE_UNION {
378*4882a593Smuzhiyun struct MPI2_IEEE_SGE_SIMPLE32 Simple32;
379*4882a593Smuzhiyun struct MPI2_IEEE_SGE_SIMPLE64 Simple64;
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun union MPI2_IEEE_SGE_CHAIN_UNION {
383*4882a593Smuzhiyun struct MPI2_IEEE_SGE_CHAIN32 Chain32;
384*4882a593Smuzhiyun struct MPI2_IEEE_SGE_CHAIN64 Chain64;
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun union MPI2_SGE_IO_UNION {
388*4882a593Smuzhiyun struct MPI2_SGE_SIMPLE_UNION MpiSimple;
389*4882a593Smuzhiyun struct MPI2_SGE_CHAIN_UNION MpiChain;
390*4882a593Smuzhiyun union MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
391*4882a593Smuzhiyun union MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun union MPI2_SCSI_IO_CDB_UNION {
395*4882a593Smuzhiyun u8 CDB32[32];
396*4882a593Smuzhiyun struct MPI2_SCSI_IO_CDB_EEDP32 EEDP32;
397*4882a593Smuzhiyun struct MPI2_SGE_SIMPLE_UNION SGE;
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /****************************************************************************
401*4882a593Smuzhiyun * SCSI Task Management messages
402*4882a593Smuzhiyun ****************************************************************************/
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*SCSI Task Management Request Message */
405*4882a593Smuzhiyun struct MPI2_SCSI_TASK_MANAGE_REQUEST {
406*4882a593Smuzhiyun u16 DevHandle; /*0x00 */
407*4882a593Smuzhiyun u8 ChainOffset; /*0x02 */
408*4882a593Smuzhiyun u8 Function; /*0x03 */
409*4882a593Smuzhiyun u8 Reserved1; /*0x04 */
410*4882a593Smuzhiyun u8 TaskType; /*0x05 */
411*4882a593Smuzhiyun u8 Reserved2; /*0x06 */
412*4882a593Smuzhiyun u8 MsgFlags; /*0x07 */
413*4882a593Smuzhiyun u8 VP_ID; /*0x08 */
414*4882a593Smuzhiyun u8 VF_ID; /*0x09 */
415*4882a593Smuzhiyun u16 Reserved3; /*0x0A */
416*4882a593Smuzhiyun u8 LUN[8]; /*0x0C */
417*4882a593Smuzhiyun u32 Reserved4[7]; /*0x14 */
418*4882a593Smuzhiyun u16 TaskMID; /*0x30 */
419*4882a593Smuzhiyun u16 Reserved5; /*0x32 */
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /*SCSI Task Management Reply Message */
424*4882a593Smuzhiyun struct MPI2_SCSI_TASK_MANAGE_REPLY {
425*4882a593Smuzhiyun u16 DevHandle; /*0x00 */
426*4882a593Smuzhiyun u8 MsgLength; /*0x02 */
427*4882a593Smuzhiyun u8 Function; /*0x03 */
428*4882a593Smuzhiyun u8 ResponseCode; /*0x04 */
429*4882a593Smuzhiyun u8 TaskType; /*0x05 */
430*4882a593Smuzhiyun u8 Reserved1; /*0x06 */
431*4882a593Smuzhiyun u8 MsgFlags; /*0x07 */
432*4882a593Smuzhiyun u8 VP_ID; /*0x08 */
433*4882a593Smuzhiyun u8 VF_ID; /*0x09 */
434*4882a593Smuzhiyun u16 Reserved2; /*0x0A */
435*4882a593Smuzhiyun u16 Reserved3; /*0x0C */
436*4882a593Smuzhiyun u16 IOCStatus; /*0x0E */
437*4882a593Smuzhiyun u32 IOCLogInfo; /*0x10 */
438*4882a593Smuzhiyun u32 TerminationCount; /*0x14 */
439*4882a593Smuzhiyun u32 ResponseInfo; /*0x18 */
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun struct MR_TM_REQUEST {
443*4882a593Smuzhiyun char request[128];
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun struct MR_TM_REPLY {
447*4882a593Smuzhiyun char reply[128];
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* SCSI Task Management Request Message */
451*4882a593Smuzhiyun struct MR_TASK_MANAGE_REQUEST {
452*4882a593Smuzhiyun /*To be type casted to struct MPI2_SCSI_TASK_MANAGE_REQUEST */
453*4882a593Smuzhiyun struct MR_TM_REQUEST TmRequest;
454*4882a593Smuzhiyun union {
455*4882a593Smuzhiyun struct {
456*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
457*4882a593Smuzhiyun u32 reserved1:30;
458*4882a593Smuzhiyun u32 isTMForPD:1;
459*4882a593Smuzhiyun u32 isTMForLD:1;
460*4882a593Smuzhiyun #else
461*4882a593Smuzhiyun u32 isTMForLD:1;
462*4882a593Smuzhiyun u32 isTMForPD:1;
463*4882a593Smuzhiyun u32 reserved1:30;
464*4882a593Smuzhiyun #endif
465*4882a593Smuzhiyun u32 reserved2;
466*4882a593Smuzhiyun } tmReqFlags;
467*4882a593Smuzhiyun struct MR_TM_REPLY TMReply;
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* TaskType values */
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_ABORT_TASK (0x01)
474*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_ABRT_TASK_SET (0x02)
475*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_TARGET_RESET (0x03)
476*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_LOGICAL_UNIT_RESET (0x05)
477*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_CLEAR_TASK_SET (0x06)
478*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_QUERY_TASK (0x07)
479*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_CLR_ACA (0x08)
480*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_QRY_TASK_SET (0x09)
481*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_TASKTYPE_QRY_ASYNC_EVENT (0x0A)
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* ResponseCode values */
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_COMPLETE (0x00)
486*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_INVALID_FRAME (0x02)
487*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_NOT_SUPPORTED (0x04)
488*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_FAILED (0x05)
489*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_SUCCEEDED (0x08)
490*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_INVALID_LUN (0x09)
491*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_TM_OVERLAPPED_TAG (0x0A)
492*4882a593Smuzhiyun #define MPI2_SCSITASKMGMT_RSP_IO_QUEUED_ON_IOC (0x80)
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * RAID SCSI IO Request Message
496*4882a593Smuzhiyun * Total SGE count will be one less than _MPI2_SCSI_IO_REQUEST
497*4882a593Smuzhiyun */
498*4882a593Smuzhiyun struct MPI2_RAID_SCSI_IO_REQUEST {
499*4882a593Smuzhiyun __le16 DevHandle; /* 0x00 */
500*4882a593Smuzhiyun u8 ChainOffset; /* 0x02 */
501*4882a593Smuzhiyun u8 Function; /* 0x03 */
502*4882a593Smuzhiyun __le16 Reserved1; /* 0x04 */
503*4882a593Smuzhiyun u8 Reserved2; /* 0x06 */
504*4882a593Smuzhiyun u8 MsgFlags; /* 0x07 */
505*4882a593Smuzhiyun u8 VP_ID; /* 0x08 */
506*4882a593Smuzhiyun u8 VF_ID; /* 0x09 */
507*4882a593Smuzhiyun __le16 Reserved3; /* 0x0A */
508*4882a593Smuzhiyun __le32 SenseBufferLowAddress; /* 0x0C */
509*4882a593Smuzhiyun __le16 SGLFlags; /* 0x10 */
510*4882a593Smuzhiyun u8 SenseBufferLength; /* 0x12 */
511*4882a593Smuzhiyun u8 Reserved4; /* 0x13 */
512*4882a593Smuzhiyun u8 SGLOffset0; /* 0x14 */
513*4882a593Smuzhiyun u8 SGLOffset1; /* 0x15 */
514*4882a593Smuzhiyun u8 SGLOffset2; /* 0x16 */
515*4882a593Smuzhiyun u8 SGLOffset3; /* 0x17 */
516*4882a593Smuzhiyun __le32 SkipCount; /* 0x18 */
517*4882a593Smuzhiyun __le32 DataLength; /* 0x1C */
518*4882a593Smuzhiyun __le32 BidirectionalDataLength; /* 0x20 */
519*4882a593Smuzhiyun __le16 IoFlags; /* 0x24 */
520*4882a593Smuzhiyun __le16 EEDPFlags; /* 0x26 */
521*4882a593Smuzhiyun __le32 EEDPBlockSize; /* 0x28 */
522*4882a593Smuzhiyun __le32 SecondaryReferenceTag; /* 0x2C */
523*4882a593Smuzhiyun __le16 SecondaryApplicationTag; /* 0x30 */
524*4882a593Smuzhiyun __le16 ApplicationTagTranslationMask; /* 0x32 */
525*4882a593Smuzhiyun u8 LUN[8]; /* 0x34 */
526*4882a593Smuzhiyun __le32 Control; /* 0x3C */
527*4882a593Smuzhiyun union MPI2_SCSI_IO_CDB_UNION CDB; /* 0x40 */
528*4882a593Smuzhiyun union RAID_CONTEXT_UNION RaidContext; /* 0x60 */
529*4882a593Smuzhiyun union MPI2_SGE_IO_UNION SGL; /* 0x80 */
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun * MPT RAID MFA IO Descriptor.
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun struct MEGASAS_RAID_MFA_IO_REQUEST_DESCRIPTOR {
536*4882a593Smuzhiyun u32 RequestFlags:8;
537*4882a593Smuzhiyun u32 MessageAddress1:24;
538*4882a593Smuzhiyun u32 MessageAddress2;
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Default Request Descriptor */
542*4882a593Smuzhiyun struct MPI2_DEFAULT_REQUEST_DESCRIPTOR {
543*4882a593Smuzhiyun u8 RequestFlags; /* 0x00 */
544*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
545*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
546*4882a593Smuzhiyun __le16 LMID; /* 0x04 */
547*4882a593Smuzhiyun __le16 DescriptorTypeDependent; /* 0x06 */
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* High Priority Request Descriptor */
551*4882a593Smuzhiyun struct MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
552*4882a593Smuzhiyun u8 RequestFlags; /* 0x00 */
553*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
554*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
555*4882a593Smuzhiyun __le16 LMID; /* 0x04 */
556*4882a593Smuzhiyun __le16 Reserved1; /* 0x06 */
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* SCSI IO Request Descriptor */
560*4882a593Smuzhiyun struct MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
561*4882a593Smuzhiyun u8 RequestFlags; /* 0x00 */
562*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
563*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
564*4882a593Smuzhiyun __le16 LMID; /* 0x04 */
565*4882a593Smuzhiyun __le16 DevHandle; /* 0x06 */
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* SCSI Target Request Descriptor */
569*4882a593Smuzhiyun struct MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
570*4882a593Smuzhiyun u8 RequestFlags; /* 0x00 */
571*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
572*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
573*4882a593Smuzhiyun __le16 LMID; /* 0x04 */
574*4882a593Smuzhiyun __le16 IoIndex; /* 0x06 */
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* RAID Accelerator Request Descriptor */
578*4882a593Smuzhiyun struct MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
579*4882a593Smuzhiyun u8 RequestFlags; /* 0x00 */
580*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
581*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
582*4882a593Smuzhiyun __le16 LMID; /* 0x04 */
583*4882a593Smuzhiyun __le16 Reserved; /* 0x06 */
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* union of Request Descriptors */
587*4882a593Smuzhiyun union MEGASAS_REQUEST_DESCRIPTOR_UNION {
588*4882a593Smuzhiyun struct MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
589*4882a593Smuzhiyun struct MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
590*4882a593Smuzhiyun struct MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
591*4882a593Smuzhiyun struct MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
592*4882a593Smuzhiyun struct MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
593*4882a593Smuzhiyun struct MEGASAS_RAID_MFA_IO_REQUEST_DESCRIPTOR MFAIo;
594*4882a593Smuzhiyun union {
595*4882a593Smuzhiyun struct {
596*4882a593Smuzhiyun __le32 low;
597*4882a593Smuzhiyun __le32 high;
598*4882a593Smuzhiyun } u;
599*4882a593Smuzhiyun __le64 Words;
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Default Reply Descriptor */
604*4882a593Smuzhiyun struct MPI2_DEFAULT_REPLY_DESCRIPTOR {
605*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
606*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
607*4882a593Smuzhiyun __le16 DescriptorTypeDependent1; /* 0x02 */
608*4882a593Smuzhiyun __le32 DescriptorTypeDependent2; /* 0x04 */
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Address Reply Descriptor */
612*4882a593Smuzhiyun struct MPI2_ADDRESS_REPLY_DESCRIPTOR {
613*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
614*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
615*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
616*4882a593Smuzhiyun __le32 ReplyFrameAddress; /* 0x04 */
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* SCSI IO Success Reply Descriptor */
620*4882a593Smuzhiyun struct MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
621*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
622*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
623*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
624*4882a593Smuzhiyun __le16 TaskTag; /* 0x04 */
625*4882a593Smuzhiyun __le16 Reserved1; /* 0x06 */
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* TargetAssist Success Reply Descriptor */
629*4882a593Smuzhiyun struct MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
630*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
631*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
632*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
633*4882a593Smuzhiyun u8 SequenceNumber; /* 0x04 */
634*4882a593Smuzhiyun u8 Reserved1; /* 0x05 */
635*4882a593Smuzhiyun __le16 IoIndex; /* 0x06 */
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Target Command Buffer Reply Descriptor */
639*4882a593Smuzhiyun struct MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
640*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
641*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
642*4882a593Smuzhiyun u8 VP_ID; /* 0x02 */
643*4882a593Smuzhiyun u8 Flags; /* 0x03 */
644*4882a593Smuzhiyun __le16 InitiatorDevHandle; /* 0x04 */
645*4882a593Smuzhiyun __le16 IoIndex; /* 0x06 */
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* RAID Accelerator Success Reply Descriptor */
649*4882a593Smuzhiyun struct MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
650*4882a593Smuzhiyun u8 ReplyFlags; /* 0x00 */
651*4882a593Smuzhiyun u8 MSIxIndex; /* 0x01 */
652*4882a593Smuzhiyun __le16 SMID; /* 0x02 */
653*4882a593Smuzhiyun __le32 Reserved; /* 0x04 */
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* union of Reply Descriptors */
657*4882a593Smuzhiyun union MPI2_REPLY_DESCRIPTORS_UNION {
658*4882a593Smuzhiyun struct MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
659*4882a593Smuzhiyun struct MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
660*4882a593Smuzhiyun struct MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
661*4882a593Smuzhiyun struct MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
662*4882a593Smuzhiyun struct MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
663*4882a593Smuzhiyun struct MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR
664*4882a593Smuzhiyun RAIDAcceleratorSuccess;
665*4882a593Smuzhiyun __le64 Words;
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* IOCInit Request message */
669*4882a593Smuzhiyun struct MPI2_IOC_INIT_REQUEST {
670*4882a593Smuzhiyun u8 WhoInit; /* 0x00 */
671*4882a593Smuzhiyun u8 Reserved1; /* 0x01 */
672*4882a593Smuzhiyun u8 ChainOffset; /* 0x02 */
673*4882a593Smuzhiyun u8 Function; /* 0x03 */
674*4882a593Smuzhiyun __le16 Reserved2; /* 0x04 */
675*4882a593Smuzhiyun u8 Reserved3; /* 0x06 */
676*4882a593Smuzhiyun u8 MsgFlags; /* 0x07 */
677*4882a593Smuzhiyun u8 VP_ID; /* 0x08 */
678*4882a593Smuzhiyun u8 VF_ID; /* 0x09 */
679*4882a593Smuzhiyun __le16 Reserved4; /* 0x0A */
680*4882a593Smuzhiyun __le16 MsgVersion; /* 0x0C */
681*4882a593Smuzhiyun __le16 HeaderVersion; /* 0x0E */
682*4882a593Smuzhiyun u32 Reserved5; /* 0x10 */
683*4882a593Smuzhiyun __le16 Reserved6; /* 0x14 */
684*4882a593Smuzhiyun u8 HostPageSize; /* 0x16 */
685*4882a593Smuzhiyun u8 HostMSIxVectors; /* 0x17 */
686*4882a593Smuzhiyun __le16 Reserved8; /* 0x18 */
687*4882a593Smuzhiyun __le16 SystemRequestFrameSize; /* 0x1A */
688*4882a593Smuzhiyun __le16 ReplyDescriptorPostQueueDepth; /* 0x1C */
689*4882a593Smuzhiyun __le16 ReplyFreeQueueDepth; /* 0x1E */
690*4882a593Smuzhiyun __le32 SenseBufferAddressHigh; /* 0x20 */
691*4882a593Smuzhiyun __le32 SystemReplyAddressHigh; /* 0x24 */
692*4882a593Smuzhiyun __le64 SystemRequestFrameBaseAddress; /* 0x28 */
693*4882a593Smuzhiyun __le64 ReplyDescriptorPostQueueAddress;/* 0x30 */
694*4882a593Smuzhiyun __le64 ReplyFreeQueueAddress; /* 0x38 */
695*4882a593Smuzhiyun __le64 TimeStamp; /* 0x40 */
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* mrpriv defines */
699*4882a593Smuzhiyun #define MR_PD_INVALID 0xFFFF
700*4882a593Smuzhiyun #define MR_DEVHANDLE_INVALID 0xFFFF
701*4882a593Smuzhiyun #define MAX_SPAN_DEPTH 8
702*4882a593Smuzhiyun #define MAX_QUAD_DEPTH MAX_SPAN_DEPTH
703*4882a593Smuzhiyun #define MAX_RAIDMAP_SPAN_DEPTH (MAX_SPAN_DEPTH)
704*4882a593Smuzhiyun #define MAX_ROW_SIZE 32
705*4882a593Smuzhiyun #define MAX_RAIDMAP_ROW_SIZE (MAX_ROW_SIZE)
706*4882a593Smuzhiyun #define MAX_LOGICAL_DRIVES 64
707*4882a593Smuzhiyun #define MAX_LOGICAL_DRIVES_EXT 256
708*4882a593Smuzhiyun #define MAX_LOGICAL_DRIVES_DYN 512
709*4882a593Smuzhiyun #define MAX_RAIDMAP_LOGICAL_DRIVES (MAX_LOGICAL_DRIVES)
710*4882a593Smuzhiyun #define MAX_RAIDMAP_VIEWS (MAX_LOGICAL_DRIVES)
711*4882a593Smuzhiyun #define MAX_ARRAYS 128
712*4882a593Smuzhiyun #define MAX_RAIDMAP_ARRAYS (MAX_ARRAYS)
713*4882a593Smuzhiyun #define MAX_ARRAYS_EXT 256
714*4882a593Smuzhiyun #define MAX_API_ARRAYS_EXT (MAX_ARRAYS_EXT)
715*4882a593Smuzhiyun #define MAX_API_ARRAYS_DYN 512
716*4882a593Smuzhiyun #define MAX_PHYSICAL_DEVICES 256
717*4882a593Smuzhiyun #define MAX_RAIDMAP_PHYSICAL_DEVICES (MAX_PHYSICAL_DEVICES)
718*4882a593Smuzhiyun #define MAX_RAIDMAP_PHYSICAL_DEVICES_DYN 512
719*4882a593Smuzhiyun #define MR_DCMD_LD_MAP_GET_INFO 0x0300e101
720*4882a593Smuzhiyun #define MR_DCMD_SYSTEM_PD_MAP_GET_INFO 0x0200e102
721*4882a593Smuzhiyun #define MR_DCMD_DRV_GET_TARGET_PROP 0x0200e103
722*4882a593Smuzhiyun #define MR_DCMD_CTRL_SHARED_HOST_MEM_ALLOC 0x010e8485 /* SR-IOV HB alloc*/
723*4882a593Smuzhiyun #define MR_DCMD_LD_VF_MAP_GET_ALL_LDS_111 0x03200200
724*4882a593Smuzhiyun #define MR_DCMD_LD_VF_MAP_GET_ALL_LDS 0x03150200
725*4882a593Smuzhiyun #define MR_DCMD_CTRL_SNAPDUMP_GET_PROPERTIES 0x01200100
726*4882a593Smuzhiyun #define MR_DCMD_CTRL_DEVICE_LIST_GET 0x01190600
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun struct MR_DEV_HANDLE_INFO {
729*4882a593Smuzhiyun __le16 curDevHdl;
730*4882a593Smuzhiyun u8 validHandles;
731*4882a593Smuzhiyun u8 interfaceType;
732*4882a593Smuzhiyun __le16 devHandle[2];
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun struct MR_ARRAY_INFO {
736*4882a593Smuzhiyun __le16 pd[MAX_RAIDMAP_ROW_SIZE];
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun struct MR_QUAD_ELEMENT {
740*4882a593Smuzhiyun __le64 logStart;
741*4882a593Smuzhiyun __le64 logEnd;
742*4882a593Smuzhiyun __le64 offsetInSpan;
743*4882a593Smuzhiyun __le32 diff;
744*4882a593Smuzhiyun __le32 reserved1;
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun struct MR_SPAN_INFO {
748*4882a593Smuzhiyun __le32 noElements;
749*4882a593Smuzhiyun __le32 reserved1;
750*4882a593Smuzhiyun struct MR_QUAD_ELEMENT quad[MAX_RAIDMAP_SPAN_DEPTH];
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun struct MR_LD_SPAN {
754*4882a593Smuzhiyun __le64 startBlk;
755*4882a593Smuzhiyun __le64 numBlks;
756*4882a593Smuzhiyun __le16 arrayRef;
757*4882a593Smuzhiyun u8 spanRowSize;
758*4882a593Smuzhiyun u8 spanRowDataSize;
759*4882a593Smuzhiyun u8 reserved[4];
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun struct MR_SPAN_BLOCK_INFO {
763*4882a593Smuzhiyun __le64 num_rows;
764*4882a593Smuzhiyun struct MR_LD_SPAN span;
765*4882a593Smuzhiyun struct MR_SPAN_INFO block_span_info;
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define MR_RAID_CTX_CPUSEL_0 0
769*4882a593Smuzhiyun #define MR_RAID_CTX_CPUSEL_1 1
770*4882a593Smuzhiyun #define MR_RAID_CTX_CPUSEL_2 2
771*4882a593Smuzhiyun #define MR_RAID_CTX_CPUSEL_3 3
772*4882a593Smuzhiyun #define MR_RAID_CTX_CPUSEL_FCFS 0xF
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun struct MR_CPU_AFFINITY_MASK {
775*4882a593Smuzhiyun union {
776*4882a593Smuzhiyun struct {
777*4882a593Smuzhiyun #ifndef __BIG_ENDIAN_BITFIELD
778*4882a593Smuzhiyun u8 hw_path:1;
779*4882a593Smuzhiyun u8 cpu0:1;
780*4882a593Smuzhiyun u8 cpu1:1;
781*4882a593Smuzhiyun u8 cpu2:1;
782*4882a593Smuzhiyun u8 cpu3:1;
783*4882a593Smuzhiyun u8 reserved:3;
784*4882a593Smuzhiyun #else
785*4882a593Smuzhiyun u8 reserved:3;
786*4882a593Smuzhiyun u8 cpu3:1;
787*4882a593Smuzhiyun u8 cpu2:1;
788*4882a593Smuzhiyun u8 cpu1:1;
789*4882a593Smuzhiyun u8 cpu0:1;
790*4882a593Smuzhiyun u8 hw_path:1;
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun u8 core_mask;
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun struct MR_IO_AFFINITY {
798*4882a593Smuzhiyun union {
799*4882a593Smuzhiyun struct {
800*4882a593Smuzhiyun struct MR_CPU_AFFINITY_MASK pdRead;
801*4882a593Smuzhiyun struct MR_CPU_AFFINITY_MASK pdWrite;
802*4882a593Smuzhiyun struct MR_CPU_AFFINITY_MASK ldRead;
803*4882a593Smuzhiyun struct MR_CPU_AFFINITY_MASK ldWrite;
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun u32 word;
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun u8 maxCores; /* Total cores + HW Path in ROC */
808*4882a593Smuzhiyun u8 reserved[3];
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun struct MR_LD_RAID {
812*4882a593Smuzhiyun struct {
813*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
814*4882a593Smuzhiyun u32 reserved4:2;
815*4882a593Smuzhiyun u32 fp_cache_bypass_capable:1;
816*4882a593Smuzhiyun u32 fp_rmw_capable:1;
817*4882a593Smuzhiyun u32 disable_coalescing:1;
818*4882a593Smuzhiyun u32 fpBypassRegionLock:1;
819*4882a593Smuzhiyun u32 tmCapable:1;
820*4882a593Smuzhiyun u32 fpNonRWCapable:1;
821*4882a593Smuzhiyun u32 fpReadAcrossStripe:1;
822*4882a593Smuzhiyun u32 fpWriteAcrossStripe:1;
823*4882a593Smuzhiyun u32 fpReadCapable:1;
824*4882a593Smuzhiyun u32 fpWriteCapable:1;
825*4882a593Smuzhiyun u32 encryptionType:8;
826*4882a593Smuzhiyun u32 pdPiMode:4;
827*4882a593Smuzhiyun u32 ldPiMode:4;
828*4882a593Smuzhiyun u32 reserved5:2;
829*4882a593Smuzhiyun u32 ra_capable:1;
830*4882a593Smuzhiyun u32 fpCapable:1;
831*4882a593Smuzhiyun #else
832*4882a593Smuzhiyun u32 fpCapable:1;
833*4882a593Smuzhiyun u32 ra_capable:1;
834*4882a593Smuzhiyun u32 reserved5:2;
835*4882a593Smuzhiyun u32 ldPiMode:4;
836*4882a593Smuzhiyun u32 pdPiMode:4;
837*4882a593Smuzhiyun u32 encryptionType:8;
838*4882a593Smuzhiyun u32 fpWriteCapable:1;
839*4882a593Smuzhiyun u32 fpReadCapable:1;
840*4882a593Smuzhiyun u32 fpWriteAcrossStripe:1;
841*4882a593Smuzhiyun u32 fpReadAcrossStripe:1;
842*4882a593Smuzhiyun u32 fpNonRWCapable:1;
843*4882a593Smuzhiyun u32 tmCapable:1;
844*4882a593Smuzhiyun u32 fpBypassRegionLock:1;
845*4882a593Smuzhiyun u32 disable_coalescing:1;
846*4882a593Smuzhiyun u32 fp_rmw_capable:1;
847*4882a593Smuzhiyun u32 fp_cache_bypass_capable:1;
848*4882a593Smuzhiyun u32 reserved4:2;
849*4882a593Smuzhiyun #endif
850*4882a593Smuzhiyun } capability;
851*4882a593Smuzhiyun __le32 reserved6;
852*4882a593Smuzhiyun __le64 size;
853*4882a593Smuzhiyun u8 spanDepth;
854*4882a593Smuzhiyun u8 level;
855*4882a593Smuzhiyun u8 stripeShift;
856*4882a593Smuzhiyun u8 rowSize;
857*4882a593Smuzhiyun u8 rowDataSize;
858*4882a593Smuzhiyun u8 writeMode;
859*4882a593Smuzhiyun u8 PRL;
860*4882a593Smuzhiyun u8 SRL;
861*4882a593Smuzhiyun __le16 targetId;
862*4882a593Smuzhiyun u8 ldState;
863*4882a593Smuzhiyun u8 regTypeReqOnWrite;
864*4882a593Smuzhiyun u8 modFactor;
865*4882a593Smuzhiyun u8 regTypeReqOnRead;
866*4882a593Smuzhiyun __le16 seqNum;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun struct {
869*4882a593Smuzhiyun #ifndef __BIG_ENDIAN_BITFIELD
870*4882a593Smuzhiyun u32 ldSyncRequired:1;
871*4882a593Smuzhiyun u32 regTypeReqOnReadIsValid:1;
872*4882a593Smuzhiyun u32 isEPD:1;
873*4882a593Smuzhiyun u32 enableSLDOnAllRWIOs:1;
874*4882a593Smuzhiyun u32 reserved:28;
875*4882a593Smuzhiyun #else
876*4882a593Smuzhiyun u32 reserved:28;
877*4882a593Smuzhiyun u32 enableSLDOnAllRWIOs:1;
878*4882a593Smuzhiyun u32 isEPD:1;
879*4882a593Smuzhiyun u32 regTypeReqOnReadIsValid:1;
880*4882a593Smuzhiyun u32 ldSyncRequired:1;
881*4882a593Smuzhiyun #endif
882*4882a593Smuzhiyun } flags;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun u8 LUN[8]; /* 0x24 8 byte LUN field used for SCSI IO's */
885*4882a593Smuzhiyun u8 fpIoTimeoutForLd;/*0x2C timeout value used by driver in FP IO*/
886*4882a593Smuzhiyun /* Ox2D This LD accept priority boost of this type */
887*4882a593Smuzhiyun u8 ld_accept_priority_type;
888*4882a593Smuzhiyun u8 reserved2[2]; /* 0x2E - 0x2F */
889*4882a593Smuzhiyun /* 0x30 - 0x33, Logical block size for the LD */
890*4882a593Smuzhiyun u32 logical_block_length;
891*4882a593Smuzhiyun struct {
892*4882a593Smuzhiyun #ifndef __BIG_ENDIAN_BITFIELD
893*4882a593Smuzhiyun /* 0x34, P_I_EXPONENT from READ CAPACITY 16 */
894*4882a593Smuzhiyun u32 ld_pi_exp:4;
895*4882a593Smuzhiyun /* 0x34, LOGICAL BLOCKS PER PHYSICAL
896*4882a593Smuzhiyun * BLOCK EXPONENT from READ CAPACITY 16
897*4882a593Smuzhiyun */
898*4882a593Smuzhiyun u32 ld_logical_block_exp:4;
899*4882a593Smuzhiyun u32 reserved1:24; /* 0x34 */
900*4882a593Smuzhiyun #else
901*4882a593Smuzhiyun u32 reserved1:24; /* 0x34 */
902*4882a593Smuzhiyun /* 0x34, LOGICAL BLOCKS PER PHYSICAL
903*4882a593Smuzhiyun * BLOCK EXPONENT from READ CAPACITY 16
904*4882a593Smuzhiyun */
905*4882a593Smuzhiyun u32 ld_logical_block_exp:4;
906*4882a593Smuzhiyun /* 0x34, P_I_EXPONENT from READ CAPACITY 16 */
907*4882a593Smuzhiyun u32 ld_pi_exp:4;
908*4882a593Smuzhiyun #endif
909*4882a593Smuzhiyun }; /* 0x34 - 0x37 */
910*4882a593Smuzhiyun /* 0x38 - 0x3f, This will determine which
911*4882a593Smuzhiyun * core will process LD IO and PD IO.
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun struct MR_IO_AFFINITY cpuAffinity;
914*4882a593Smuzhiyun /* Bit definiations are specified by MR_IO_AFFINITY */
915*4882a593Smuzhiyun u8 reserved3[0x80 - 0x40]; /* 0x40 - 0x7f */
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun struct MR_LD_SPAN_MAP {
919*4882a593Smuzhiyun struct MR_LD_RAID ldRaid;
920*4882a593Smuzhiyun u8 dataArmMap[MAX_RAIDMAP_ROW_SIZE];
921*4882a593Smuzhiyun struct MR_SPAN_BLOCK_INFO spanBlock[MAX_RAIDMAP_SPAN_DEPTH];
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun struct MR_FW_RAID_MAP {
925*4882a593Smuzhiyun __le32 totalSize;
926*4882a593Smuzhiyun union {
927*4882a593Smuzhiyun struct {
928*4882a593Smuzhiyun __le32 maxLd;
929*4882a593Smuzhiyun __le32 maxSpanDepth;
930*4882a593Smuzhiyun __le32 maxRowSize;
931*4882a593Smuzhiyun __le32 maxPdCount;
932*4882a593Smuzhiyun __le32 maxArrays;
933*4882a593Smuzhiyun } validationInfo;
934*4882a593Smuzhiyun __le32 version[5];
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun __le32 ldCount;
938*4882a593Smuzhiyun __le32 Reserved1;
939*4882a593Smuzhiyun u8 ldTgtIdToLd[MAX_RAIDMAP_LOGICAL_DRIVES+
940*4882a593Smuzhiyun MAX_RAIDMAP_VIEWS];
941*4882a593Smuzhiyun u8 fpPdIoTimeoutSec;
942*4882a593Smuzhiyun u8 reserved2[7];
943*4882a593Smuzhiyun struct MR_ARRAY_INFO arMapInfo[MAX_RAIDMAP_ARRAYS];
944*4882a593Smuzhiyun struct MR_DEV_HANDLE_INFO devHndlInfo[MAX_RAIDMAP_PHYSICAL_DEVICES];
945*4882a593Smuzhiyun struct MR_LD_SPAN_MAP ldSpanMap[1];
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun struct IO_REQUEST_INFO {
949*4882a593Smuzhiyun u64 ldStartBlock;
950*4882a593Smuzhiyun u32 numBlocks;
951*4882a593Smuzhiyun u16 ldTgtId;
952*4882a593Smuzhiyun u8 isRead;
953*4882a593Smuzhiyun __le16 devHandle;
954*4882a593Smuzhiyun u8 pd_interface;
955*4882a593Smuzhiyun u64 pdBlock;
956*4882a593Smuzhiyun u8 fpOkForIo;
957*4882a593Smuzhiyun u8 IoforUnevenSpan;
958*4882a593Smuzhiyun u8 start_span;
959*4882a593Smuzhiyun u8 do_fp_rlbypass;
960*4882a593Smuzhiyun u64 start_row;
961*4882a593Smuzhiyun u8 span_arm; /* span[7:5], arm[4:0] */
962*4882a593Smuzhiyun u8 pd_after_lb;
963*4882a593Smuzhiyun u16 r1_alt_dev_handle; /* raid 1/10 only */
964*4882a593Smuzhiyun bool ra_capable;
965*4882a593Smuzhiyun u8 data_arms;
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun struct MR_LD_TARGET_SYNC {
969*4882a593Smuzhiyun u8 targetId;
970*4882a593Smuzhiyun u8 reserved;
971*4882a593Smuzhiyun __le16 seqNum;
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /*
975*4882a593Smuzhiyun * RAID Map descriptor Types.
976*4882a593Smuzhiyun * Each element should uniquely idetify one data structure in the RAID map
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun enum MR_RAID_MAP_DESC_TYPE {
979*4882a593Smuzhiyun /* MR_DEV_HANDLE_INFO data */
980*4882a593Smuzhiyun RAID_MAP_DESC_TYPE_DEVHDL_INFO = 0x0,
981*4882a593Smuzhiyun /* target to Ld num Index map */
982*4882a593Smuzhiyun RAID_MAP_DESC_TYPE_TGTID_INFO = 0x1,
983*4882a593Smuzhiyun /* MR_ARRAY_INFO data */
984*4882a593Smuzhiyun RAID_MAP_DESC_TYPE_ARRAY_INFO = 0x2,
985*4882a593Smuzhiyun /* MR_LD_SPAN_MAP data */
986*4882a593Smuzhiyun RAID_MAP_DESC_TYPE_SPAN_INFO = 0x3,
987*4882a593Smuzhiyun RAID_MAP_DESC_TYPE_COUNT,
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /*
991*4882a593Smuzhiyun * This table defines the offset, size and num elements of each descriptor
992*4882a593Smuzhiyun * type in the RAID Map buffer
993*4882a593Smuzhiyun */
994*4882a593Smuzhiyun struct MR_RAID_MAP_DESC_TABLE {
995*4882a593Smuzhiyun /* Raid map descriptor type */
996*4882a593Smuzhiyun u32 raid_map_desc_type;
997*4882a593Smuzhiyun /* Offset into the RAID map buffer where
998*4882a593Smuzhiyun * descriptor data is saved
999*4882a593Smuzhiyun */
1000*4882a593Smuzhiyun u32 raid_map_desc_offset;
1001*4882a593Smuzhiyun /* total size of the
1002*4882a593Smuzhiyun * descriptor buffer
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun u32 raid_map_desc_buffer_size;
1005*4882a593Smuzhiyun /* Number of elements contained in the
1006*4882a593Smuzhiyun * descriptor buffer
1007*4882a593Smuzhiyun */
1008*4882a593Smuzhiyun u32 raid_map_desc_elements;
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /*
1012*4882a593Smuzhiyun * Dynamic Raid Map Structure.
1013*4882a593Smuzhiyun */
1014*4882a593Smuzhiyun struct MR_FW_RAID_MAP_DYNAMIC {
1015*4882a593Smuzhiyun u32 raid_map_size; /* total size of RAID Map structure */
1016*4882a593Smuzhiyun u32 desc_table_offset;/* Offset of desc table into RAID map*/
1017*4882a593Smuzhiyun u32 desc_table_size; /* Total Size of desc table */
1018*4882a593Smuzhiyun /* Total Number of elements in the desc table */
1019*4882a593Smuzhiyun u32 desc_table_num_elements;
1020*4882a593Smuzhiyun u64 reserved1;
1021*4882a593Smuzhiyun u32 reserved2[3]; /*future use */
1022*4882a593Smuzhiyun /* timeout value used by driver in FP IOs */
1023*4882a593Smuzhiyun u8 fp_pd_io_timeout_sec;
1024*4882a593Smuzhiyun u8 reserved3[3];
1025*4882a593Smuzhiyun /* when this seqNum increments, driver needs to
1026*4882a593Smuzhiyun * release RMW buffers asap
1027*4882a593Smuzhiyun */
1028*4882a593Smuzhiyun u32 rmw_fp_seq_num;
1029*4882a593Smuzhiyun u16 ld_count; /* count of lds. */
1030*4882a593Smuzhiyun u16 ar_count; /* count of arrays */
1031*4882a593Smuzhiyun u16 span_count; /* count of spans */
1032*4882a593Smuzhiyun u16 reserved4[3];
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun * The below structure of pointers is only to be used by the driver.
1035*4882a593Smuzhiyun * This is added in the ,API to reduce the amount of code changes
1036*4882a593Smuzhiyun * needed in the driver to support dynamic RAID map Firmware should
1037*4882a593Smuzhiyun * not update these pointers while preparing the raid map
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun union {
1040*4882a593Smuzhiyun struct {
1041*4882a593Smuzhiyun struct MR_DEV_HANDLE_INFO *dev_hndl_info;
1042*4882a593Smuzhiyun u16 *ld_tgt_id_to_ld;
1043*4882a593Smuzhiyun struct MR_ARRAY_INFO *ar_map_info;
1044*4882a593Smuzhiyun struct MR_LD_SPAN_MAP *ld_span_map;
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun u64 ptr_structure_size[RAID_MAP_DESC_TYPE_COUNT];
1047*4882a593Smuzhiyun };
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun * RAID Map descriptor table defines the layout of data in the RAID Map.
1050*4882a593Smuzhiyun * The size of the descriptor table itself could change.
1051*4882a593Smuzhiyun */
1052*4882a593Smuzhiyun /* Variable Size descriptor Table. */
1053*4882a593Smuzhiyun struct MR_RAID_MAP_DESC_TABLE
1054*4882a593Smuzhiyun raid_map_desc_table[RAID_MAP_DESC_TYPE_COUNT];
1055*4882a593Smuzhiyun /* Variable Size buffer containing all data */
1056*4882a593Smuzhiyun u32 raid_map_desc_data[1];
1057*4882a593Smuzhiyun }; /* Dynamicaly sized RAID MAp structure */
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_ADDR_MASK (0x03)
1060*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
1061*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
1062*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
1063*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
1064*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
1065*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_END_OF_LIST (0x40)
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun #define MPI2_SGE_FLAGS_SHIFT (0x02)
1068*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_FORMAT_MASK (0xC0)
1069*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_FORMAT_IEEE (0x00)
1070*4882a593Smuzhiyun #define IEEE_SGE_FLAGS_FORMAT_NVME (0x02)
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun #define MPI26_IEEE_SGE_FLAGS_NSF_MASK (0x1C)
1073*4882a593Smuzhiyun #define MPI26_IEEE_SGE_FLAGS_NSF_MPI_IEEE (0x00)
1074*4882a593Smuzhiyun #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP (0x08)
1075*4882a593Smuzhiyun #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_SGL (0x10)
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun #define MEGASAS_DEFAULT_SNAP_DUMP_WAIT_TIME 15
1078*4882a593Smuzhiyun #define MEGASAS_MAX_SNAP_DUMP_WAIT_TIME 60
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun struct megasas_register_set;
1081*4882a593Smuzhiyun struct megasas_instance;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun union desc_word {
1084*4882a593Smuzhiyun u64 word;
1085*4882a593Smuzhiyun struct {
1086*4882a593Smuzhiyun u32 low;
1087*4882a593Smuzhiyun u32 high;
1088*4882a593Smuzhiyun } u;
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun struct megasas_cmd_fusion {
1092*4882a593Smuzhiyun struct MPI2_RAID_SCSI_IO_REQUEST *io_request;
1093*4882a593Smuzhiyun dma_addr_t io_request_phys_addr;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun union MPI2_SGE_IO_UNION *sg_frame;
1096*4882a593Smuzhiyun dma_addr_t sg_frame_phys_addr;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun u8 *sense;
1099*4882a593Smuzhiyun dma_addr_t sense_phys_addr;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun struct list_head list;
1102*4882a593Smuzhiyun struct scsi_cmnd *scmd;
1103*4882a593Smuzhiyun struct megasas_instance *instance;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun u8 retry_for_fw_reset;
1106*4882a593Smuzhiyun union MEGASAS_REQUEST_DESCRIPTOR_UNION *request_desc;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /*
1109*4882a593Smuzhiyun * Context for a MFI frame.
1110*4882a593Smuzhiyun * Used to get the mfi cmd from list when a MFI cmd is completed
1111*4882a593Smuzhiyun */
1112*4882a593Smuzhiyun u32 sync_cmd_idx;
1113*4882a593Smuzhiyun u32 index;
1114*4882a593Smuzhiyun u8 pd_r1_lb;
1115*4882a593Smuzhiyun struct completion done;
1116*4882a593Smuzhiyun u8 pd_interface;
1117*4882a593Smuzhiyun u16 r1_alt_dev_handle; /* raid 1/10 only*/
1118*4882a593Smuzhiyun bool cmd_completed; /* raid 1/10 fp writes status holder */
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun struct LD_LOAD_BALANCE_INFO {
1123*4882a593Smuzhiyun u8 loadBalanceFlag;
1124*4882a593Smuzhiyun u8 reserved1;
1125*4882a593Smuzhiyun atomic_t scsi_pending_cmds[MAX_PHYSICAL_DEVICES];
1126*4882a593Smuzhiyun u64 last_accessed_block[MAX_PHYSICAL_DEVICES];
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* SPAN_SET is info caclulated from span info from Raid map per LD */
1130*4882a593Smuzhiyun typedef struct _LD_SPAN_SET {
1131*4882a593Smuzhiyun u64 log_start_lba;
1132*4882a593Smuzhiyun u64 log_end_lba;
1133*4882a593Smuzhiyun u64 span_row_start;
1134*4882a593Smuzhiyun u64 span_row_end;
1135*4882a593Smuzhiyun u64 data_strip_start;
1136*4882a593Smuzhiyun u64 data_strip_end;
1137*4882a593Smuzhiyun u64 data_row_start;
1138*4882a593Smuzhiyun u64 data_row_end;
1139*4882a593Smuzhiyun u8 strip_offset[MAX_SPAN_DEPTH];
1140*4882a593Smuzhiyun u32 span_row_data_width;
1141*4882a593Smuzhiyun u32 diff;
1142*4882a593Smuzhiyun u32 reserved[2];
1143*4882a593Smuzhiyun } LD_SPAN_SET, *PLD_SPAN_SET;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun typedef struct LOG_BLOCK_SPAN_INFO {
1146*4882a593Smuzhiyun LD_SPAN_SET span_set[MAX_SPAN_DEPTH];
1147*4882a593Smuzhiyun } LD_SPAN_INFO, *PLD_SPAN_INFO;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun struct MR_FW_RAID_MAP_ALL {
1150*4882a593Smuzhiyun struct MR_FW_RAID_MAP raidMap;
1151*4882a593Smuzhiyun struct MR_LD_SPAN_MAP ldSpanMap[MAX_LOGICAL_DRIVES - 1];
1152*4882a593Smuzhiyun } __attribute__ ((packed));
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun struct MR_DRV_RAID_MAP {
1155*4882a593Smuzhiyun /* total size of this structure, including this field.
1156*4882a593Smuzhiyun * This feild will be manupulated by driver for ext raid map,
1157*4882a593Smuzhiyun * else pick the value from firmware raid map.
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun __le32 totalSize;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun union {
1162*4882a593Smuzhiyun struct {
1163*4882a593Smuzhiyun __le32 maxLd;
1164*4882a593Smuzhiyun __le32 maxSpanDepth;
1165*4882a593Smuzhiyun __le32 maxRowSize;
1166*4882a593Smuzhiyun __le32 maxPdCount;
1167*4882a593Smuzhiyun __le32 maxArrays;
1168*4882a593Smuzhiyun } validationInfo;
1169*4882a593Smuzhiyun __le32 version[5];
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* timeout value used by driver in FP IOs*/
1173*4882a593Smuzhiyun u8 fpPdIoTimeoutSec;
1174*4882a593Smuzhiyun u8 reserved2[7];
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun __le16 ldCount;
1177*4882a593Smuzhiyun __le16 arCount;
1178*4882a593Smuzhiyun __le16 spanCount;
1179*4882a593Smuzhiyun __le16 reserve3;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun struct MR_DEV_HANDLE_INFO
1182*4882a593Smuzhiyun devHndlInfo[MAX_RAIDMAP_PHYSICAL_DEVICES_DYN];
1183*4882a593Smuzhiyun u16 ldTgtIdToLd[MAX_LOGICAL_DRIVES_DYN];
1184*4882a593Smuzhiyun struct MR_ARRAY_INFO arMapInfo[MAX_API_ARRAYS_DYN];
1185*4882a593Smuzhiyun struct MR_LD_SPAN_MAP ldSpanMap[1];
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* Driver raid map size is same as raid map ext
1190*4882a593Smuzhiyun * MR_DRV_RAID_MAP_ALL is created to sync with old raid.
1191*4882a593Smuzhiyun * And it is mainly for code re-use purpose.
1192*4882a593Smuzhiyun */
1193*4882a593Smuzhiyun struct MR_DRV_RAID_MAP_ALL {
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun struct MR_DRV_RAID_MAP raidMap;
1196*4882a593Smuzhiyun struct MR_LD_SPAN_MAP ldSpanMap[MAX_LOGICAL_DRIVES_DYN - 1];
1197*4882a593Smuzhiyun } __packed;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun struct MR_FW_RAID_MAP_EXT {
1202*4882a593Smuzhiyun /* Not usred in new map */
1203*4882a593Smuzhiyun u32 reserved;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun union {
1206*4882a593Smuzhiyun struct {
1207*4882a593Smuzhiyun u32 maxLd;
1208*4882a593Smuzhiyun u32 maxSpanDepth;
1209*4882a593Smuzhiyun u32 maxRowSize;
1210*4882a593Smuzhiyun u32 maxPdCount;
1211*4882a593Smuzhiyun u32 maxArrays;
1212*4882a593Smuzhiyun } validationInfo;
1213*4882a593Smuzhiyun u32 version[5];
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun u8 fpPdIoTimeoutSec;
1217*4882a593Smuzhiyun u8 reserved2[7];
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun __le16 ldCount;
1220*4882a593Smuzhiyun __le16 arCount;
1221*4882a593Smuzhiyun __le16 spanCount;
1222*4882a593Smuzhiyun __le16 reserve3;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun struct MR_DEV_HANDLE_INFO devHndlInfo[MAX_RAIDMAP_PHYSICAL_DEVICES];
1225*4882a593Smuzhiyun u8 ldTgtIdToLd[MAX_LOGICAL_DRIVES_EXT];
1226*4882a593Smuzhiyun struct MR_ARRAY_INFO arMapInfo[MAX_API_ARRAYS_EXT];
1227*4882a593Smuzhiyun struct MR_LD_SPAN_MAP ldSpanMap[MAX_LOGICAL_DRIVES_EXT];
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * * define MR_PD_CFG_SEQ structure for system PDs
1232*4882a593Smuzhiyun * */
1233*4882a593Smuzhiyun struct MR_PD_CFG_SEQ {
1234*4882a593Smuzhiyun u16 seqNum;
1235*4882a593Smuzhiyun u16 devHandle;
1236*4882a593Smuzhiyun struct {
1237*4882a593Smuzhiyun #if defined(__BIG_ENDIAN_BITFIELD)
1238*4882a593Smuzhiyun u8 reserved:7;
1239*4882a593Smuzhiyun u8 tmCapable:1;
1240*4882a593Smuzhiyun #else
1241*4882a593Smuzhiyun u8 tmCapable:1;
1242*4882a593Smuzhiyun u8 reserved:7;
1243*4882a593Smuzhiyun #endif
1244*4882a593Smuzhiyun } capability;
1245*4882a593Smuzhiyun u8 reserved;
1246*4882a593Smuzhiyun u16 pd_target_id;
1247*4882a593Smuzhiyun } __packed;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun struct MR_PD_CFG_SEQ_NUM_SYNC {
1250*4882a593Smuzhiyun __le32 size;
1251*4882a593Smuzhiyun __le32 count;
1252*4882a593Smuzhiyun struct MR_PD_CFG_SEQ seq[1];
1253*4882a593Smuzhiyun } __packed;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /* stream detection */
1256*4882a593Smuzhiyun struct STREAM_DETECT {
1257*4882a593Smuzhiyun u64 next_seq_lba; /* next LBA to match sequential access */
1258*4882a593Smuzhiyun struct megasas_cmd_fusion *first_cmd_fusion; /* first cmd in group */
1259*4882a593Smuzhiyun struct megasas_cmd_fusion *last_cmd_fusion; /* last cmd in group */
1260*4882a593Smuzhiyun u32 count_cmds_in_stream; /* count of host commands in this stream */
1261*4882a593Smuzhiyun u16 num_sges_in_group; /* total number of SGEs in grouped IOs */
1262*4882a593Smuzhiyun u8 is_read; /* SCSI OpCode for this stream */
1263*4882a593Smuzhiyun u8 group_depth; /* total number of host commands in group */
1264*4882a593Smuzhiyun /* TRUE if cannot add any more commands to this group */
1265*4882a593Smuzhiyun bool group_flush;
1266*4882a593Smuzhiyun u8 reserved[7]; /* pad to 64-bit alignment */
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun struct LD_STREAM_DETECT {
1270*4882a593Smuzhiyun bool write_back; /* TRUE if WB, FALSE if WT */
1271*4882a593Smuzhiyun bool fp_write_enabled;
1272*4882a593Smuzhiyun bool members_ssds;
1273*4882a593Smuzhiyun bool fp_cache_bypass_capable;
1274*4882a593Smuzhiyun u32 mru_bit_map; /* bitmap used to track MRU and LRU stream indicies */
1275*4882a593Smuzhiyun /* this is the array of stream detect structures (one per stream) */
1276*4882a593Smuzhiyun struct STREAM_DETECT stream_track[MAX_STREAMS_TRACKED];
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun struct MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY {
1280*4882a593Smuzhiyun u64 RDPQBaseAddress;
1281*4882a593Smuzhiyun u32 Reserved1;
1282*4882a593Smuzhiyun u32 Reserved2;
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun struct rdpq_alloc_detail {
1286*4882a593Smuzhiyun struct dma_pool *dma_pool_ptr;
1287*4882a593Smuzhiyun dma_addr_t pool_entry_phys;
1288*4882a593Smuzhiyun union MPI2_REPLY_DESCRIPTORS_UNION *pool_entry_virt;
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun struct fusion_context {
1292*4882a593Smuzhiyun struct megasas_cmd_fusion **cmd_list;
1293*4882a593Smuzhiyun dma_addr_t req_frames_desc_phys;
1294*4882a593Smuzhiyun u8 *req_frames_desc;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun struct dma_pool *io_request_frames_pool;
1297*4882a593Smuzhiyun dma_addr_t io_request_frames_phys;
1298*4882a593Smuzhiyun u8 *io_request_frames;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun struct dma_pool *sg_dma_pool;
1301*4882a593Smuzhiyun struct dma_pool *sense_dma_pool;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun u8 *sense;
1304*4882a593Smuzhiyun dma_addr_t sense_phys_addr;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun dma_addr_t reply_frames_desc_phys[MAX_MSIX_QUEUES_FUSION];
1307*4882a593Smuzhiyun union MPI2_REPLY_DESCRIPTORS_UNION *reply_frames_desc[MAX_MSIX_QUEUES_FUSION];
1308*4882a593Smuzhiyun struct rdpq_alloc_detail rdpq_tracker[RDPQ_MAX_CHUNK_COUNT];
1309*4882a593Smuzhiyun struct dma_pool *reply_frames_desc_pool;
1310*4882a593Smuzhiyun struct dma_pool *reply_frames_desc_pool_align;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun u16 last_reply_idx[MAX_MSIX_QUEUES_FUSION];
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun u32 reply_q_depth;
1315*4882a593Smuzhiyun u32 request_alloc_sz;
1316*4882a593Smuzhiyun u32 reply_alloc_sz;
1317*4882a593Smuzhiyun u32 io_frames_alloc_sz;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun struct MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY *rdpq_virt;
1320*4882a593Smuzhiyun dma_addr_t rdpq_phys;
1321*4882a593Smuzhiyun u16 max_sge_in_main_msg;
1322*4882a593Smuzhiyun u16 max_sge_in_chain;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun u8 chain_offset_io_request;
1325*4882a593Smuzhiyun u8 chain_offset_mfi_pthru;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun struct MR_FW_RAID_MAP_DYNAMIC *ld_map[2];
1328*4882a593Smuzhiyun dma_addr_t ld_map_phys[2];
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /*Non dma-able memory. Driver local copy.*/
1331*4882a593Smuzhiyun struct MR_DRV_RAID_MAP_ALL *ld_drv_map[2];
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun u32 max_map_sz;
1334*4882a593Smuzhiyun u32 current_map_sz;
1335*4882a593Smuzhiyun u32 old_map_sz;
1336*4882a593Smuzhiyun u32 new_map_sz;
1337*4882a593Smuzhiyun u32 drv_map_sz;
1338*4882a593Smuzhiyun u32 drv_map_pages;
1339*4882a593Smuzhiyun struct MR_PD_CFG_SEQ_NUM_SYNC *pd_seq_sync[JBOD_MAPS_COUNT];
1340*4882a593Smuzhiyun dma_addr_t pd_seq_phys[JBOD_MAPS_COUNT];
1341*4882a593Smuzhiyun u8 fast_path_io;
1342*4882a593Smuzhiyun struct LD_LOAD_BALANCE_INFO *load_balance_info;
1343*4882a593Smuzhiyun u32 load_balance_info_pages;
1344*4882a593Smuzhiyun LD_SPAN_INFO *log_to_span;
1345*4882a593Smuzhiyun u32 log_to_span_pages;
1346*4882a593Smuzhiyun struct LD_STREAM_DETECT **stream_detect_by_ld;
1347*4882a593Smuzhiyun dma_addr_t ioc_init_request_phys;
1348*4882a593Smuzhiyun struct MPI2_IOC_INIT_REQUEST *ioc_init_request;
1349*4882a593Smuzhiyun struct megasas_cmd *ioc_init_cmd;
1350*4882a593Smuzhiyun bool pcie_bw_limitation;
1351*4882a593Smuzhiyun bool r56_div_offload;
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun union desc_value {
1355*4882a593Smuzhiyun __le64 word;
1356*4882a593Smuzhiyun struct {
1357*4882a593Smuzhiyun __le32 low;
1358*4882a593Smuzhiyun __le32 high;
1359*4882a593Smuzhiyun } u;
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun enum CMD_RET_VALUES {
1363*4882a593Smuzhiyun REFIRE_CMD = 1,
1364*4882a593Smuzhiyun COMPLETE_CMD = 2,
1365*4882a593Smuzhiyun RETURN_CMD = 3,
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun struct MR_SNAPDUMP_PROPERTIES {
1369*4882a593Smuzhiyun u8 offload_num;
1370*4882a593Smuzhiyun u8 max_num_supported;
1371*4882a593Smuzhiyun u8 cur_num_supported;
1372*4882a593Smuzhiyun u8 trigger_min_num_sec_before_ocr;
1373*4882a593Smuzhiyun u8 reserved[12];
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun struct megasas_debugfs_buffer {
1377*4882a593Smuzhiyun void *buf;
1378*4882a593Smuzhiyun u32 len;
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun void megasas_free_cmds_fusion(struct megasas_instance *instance);
1382*4882a593Smuzhiyun int megasas_ioc_init_fusion(struct megasas_instance *instance);
1383*4882a593Smuzhiyun u8 megasas_get_map_info(struct megasas_instance *instance);
1384*4882a593Smuzhiyun int megasas_sync_map_info(struct megasas_instance *instance);
1385*4882a593Smuzhiyun void megasas_release_fusion(struct megasas_instance *instance);
1386*4882a593Smuzhiyun void megasas_reset_reply_desc(struct megasas_instance *instance);
1387*4882a593Smuzhiyun int megasas_check_mpio_paths(struct megasas_instance *instance,
1388*4882a593Smuzhiyun struct scsi_cmnd *scmd);
1389*4882a593Smuzhiyun void megasas_fusion_ocr_wq(struct work_struct *work);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun #endif /* _MEGARAID_SAS_FUSION_H_ */
1392