1*4882a593Smuzhiyun /*******************************************************************
2*4882a593Smuzhiyun * This file is part of the Emulex Linux Device Driver for *
3*4882a593Smuzhiyun * Fibre Channel Host Bus Adapters. *
4*4882a593Smuzhiyun * Copyright (C) 2017-2019 Broadcom. All Rights Reserved. The term *
5*4882a593Smuzhiyun * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
6*4882a593Smuzhiyun * Copyright (C) 2009-2016 Emulex. All rights reserved. *
7*4882a593Smuzhiyun * EMULEX and SLI are trademarks of Emulex. *
8*4882a593Smuzhiyun * www.broadcom.com *
9*4882a593Smuzhiyun * *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or *
11*4882a593Smuzhiyun * modify it under the terms of version 2 of the GNU General *
12*4882a593Smuzhiyun * Public License as published by the Free Software Foundation. *
13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful. *
14*4882a593Smuzhiyun * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15*4882a593Smuzhiyun * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17*4882a593Smuzhiyun * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18*4882a593Smuzhiyun * TO BE LEGALLY INVALID. See the GNU General Public License for *
19*4882a593Smuzhiyun * more details, a copy of which can be found in the file COPYING *
20*4882a593Smuzhiyun * included with this package. *
21*4882a593Smuzhiyun *******************************************************************/
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/irq_poll.h>
24*4882a593Smuzhiyun #include <linux/cpufreq.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS)
27*4882a593Smuzhiyun #define CONFIG_SCSI_LPFC_DEBUG_FS
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define LPFC_ACTIVE_MBOX_WAIT_CNT 100
31*4882a593Smuzhiyun #define LPFC_XRI_EXCH_BUSY_WAIT_TMO 10000
32*4882a593Smuzhiyun #define LPFC_XRI_EXCH_BUSY_WAIT_T1 10
33*4882a593Smuzhiyun #define LPFC_XRI_EXCH_BUSY_WAIT_T2 30000
34*4882a593Smuzhiyun #define LPFC_RPI_LOW_WATER_MARK 10
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define LPFC_UNREG_FCF 1
37*4882a593Smuzhiyun #define LPFC_SKIP_UNREG_FCF 0
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Amount of time in seconds for waiting FCF rediscovery to complete */
40*4882a593Smuzhiyun #define LPFC_FCF_REDISCOVER_WAIT_TMO 2000 /* msec */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Number of SGL entries can be posted in a 4KB nonembedded mbox command */
43*4882a593Smuzhiyun #define LPFC_NEMBED_MBOX_SGL_CNT 254
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Multi-queue arrangement for FCP EQ/CQ/WQ tuples */
46*4882a593Smuzhiyun #define LPFC_HBA_HDWQ_MIN 0
47*4882a593Smuzhiyun #define LPFC_HBA_HDWQ_MAX 256
48*4882a593Smuzhiyun #define LPFC_HBA_HDWQ_DEF LPFC_HBA_HDWQ_MIN
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* irq_chann range, values */
51*4882a593Smuzhiyun #define LPFC_IRQ_CHANN_MIN 0
52*4882a593Smuzhiyun #define LPFC_IRQ_CHANN_MAX 256
53*4882a593Smuzhiyun #define LPFC_IRQ_CHANN_DEF LPFC_IRQ_CHANN_MIN
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* FCP MQ queue count limiting */
56*4882a593Smuzhiyun #define LPFC_FCP_MQ_THRESHOLD_MIN 0
57*4882a593Smuzhiyun #define LPFC_FCP_MQ_THRESHOLD_MAX 256
58*4882a593Smuzhiyun #define LPFC_FCP_MQ_THRESHOLD_DEF 8
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Provide the default FCF Record attributes used by the driver
62*4882a593Smuzhiyun * when nonFIP mode is configured and there is no other default
63*4882a593Smuzhiyun * FCF Record attributes.
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun #define LPFC_FCOE_FCF_DEF_INDEX 0
66*4882a593Smuzhiyun #define LPFC_FCOE_FCF_GET_FIRST 0xFFFF
67*4882a593Smuzhiyun #define LPFC_FCOE_FCF_NEXT_NONE 0xFFFF
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define LPFC_FCOE_NULL_VID 0xFFF
70*4882a593Smuzhiyun #define LPFC_FCOE_IGNORE_VID 0xFFFF
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* First 3 bytes of default FCF MAC is specified by FC_MAP */
73*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAC3 0xFF
74*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAC4 0xFF
75*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAC5 0xFE
76*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAP0 0x0E
77*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAP1 0xFC
78*4882a593Smuzhiyun #define LPFC_FCOE_FCF_MAP2 0x00
79*4882a593Smuzhiyun #define LPFC_FCOE_MAX_RCV_SIZE 0x800
80*4882a593Smuzhiyun #define LPFC_FCOE_FKA_ADV_PER 0
81*4882a593Smuzhiyun #define LPFC_FCOE_FIP_PRIORITY 0x80
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define sli4_sid_from_fc_hdr(fc_hdr) \
84*4882a593Smuzhiyun ((fc_hdr)->fh_s_id[0] << 16 | \
85*4882a593Smuzhiyun (fc_hdr)->fh_s_id[1] << 8 | \
86*4882a593Smuzhiyun (fc_hdr)->fh_s_id[2])
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define sli4_did_from_fc_hdr(fc_hdr) \
89*4882a593Smuzhiyun ((fc_hdr)->fh_d_id[0] << 16 | \
90*4882a593Smuzhiyun (fc_hdr)->fh_d_id[1] << 8 | \
91*4882a593Smuzhiyun (fc_hdr)->fh_d_id[2])
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define sli4_fctl_from_fc_hdr(fc_hdr) \
94*4882a593Smuzhiyun ((fc_hdr)->fh_f_ctl[0] << 16 | \
95*4882a593Smuzhiyun (fc_hdr)->fh_f_ctl[1] << 8 | \
96*4882a593Smuzhiyun (fc_hdr)->fh_f_ctl[2])
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define sli4_type_from_fc_hdr(fc_hdr) \
99*4882a593Smuzhiyun ((fc_hdr)->fh_type)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define LPFC_FW_RESET_MAXIMUM_WAIT_10MS_CNT 12000
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define INT_FW_UPGRADE 0
104*4882a593Smuzhiyun #define RUN_FW_UPGRADE 1
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum lpfc_sli4_queue_type {
107*4882a593Smuzhiyun LPFC_EQ,
108*4882a593Smuzhiyun LPFC_GCQ,
109*4882a593Smuzhiyun LPFC_MCQ,
110*4882a593Smuzhiyun LPFC_WCQ,
111*4882a593Smuzhiyun LPFC_RCQ,
112*4882a593Smuzhiyun LPFC_MQ,
113*4882a593Smuzhiyun LPFC_WQ,
114*4882a593Smuzhiyun LPFC_HRQ,
115*4882a593Smuzhiyun LPFC_DRQ
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* The queue sub-type defines the functional purpose of the queue */
119*4882a593Smuzhiyun enum lpfc_sli4_queue_subtype {
120*4882a593Smuzhiyun LPFC_NONE,
121*4882a593Smuzhiyun LPFC_MBOX,
122*4882a593Smuzhiyun LPFC_IO,
123*4882a593Smuzhiyun LPFC_ELS,
124*4882a593Smuzhiyun LPFC_NVMET,
125*4882a593Smuzhiyun LPFC_NVME_LS,
126*4882a593Smuzhiyun LPFC_USOL
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* RQ buffer list */
130*4882a593Smuzhiyun struct lpfc_rqb {
131*4882a593Smuzhiyun uint16_t entry_count; /* Current number of RQ slots */
132*4882a593Smuzhiyun uint16_t buffer_count; /* Current number of buffers posted */
133*4882a593Smuzhiyun struct list_head rqb_buffer_list; /* buffers assigned to this HBQ */
134*4882a593Smuzhiyun /* Callback for HBQ buffer allocation */
135*4882a593Smuzhiyun struct rqb_dmabuf *(*rqb_alloc_buffer)(struct lpfc_hba *);
136*4882a593Smuzhiyun /* Callback for HBQ buffer free */
137*4882a593Smuzhiyun void (*rqb_free_buffer)(struct lpfc_hba *,
138*4882a593Smuzhiyun struct rqb_dmabuf *);
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun enum lpfc_poll_mode {
142*4882a593Smuzhiyun LPFC_QUEUE_WORK,
143*4882a593Smuzhiyun LPFC_IRQ_POLL
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct lpfc_idle_stat {
147*4882a593Smuzhiyun u64 prev_idle;
148*4882a593Smuzhiyun u64 prev_wall;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct lpfc_queue {
152*4882a593Smuzhiyun struct list_head list;
153*4882a593Smuzhiyun struct list_head wq_list;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * If interrupts are in effect on _all_ the eq's the footprint
157*4882a593Smuzhiyun * of polling code is zero (except mode). This memory is chec-
158*4882a593Smuzhiyun * ked for every io to see if the io needs to be polled and
159*4882a593Smuzhiyun * while completion to check if the eq's needs to be rearmed.
160*4882a593Smuzhiyun * Keep in same cacheline as the queue ptr to avoid cpu fetch
161*4882a593Smuzhiyun * stalls. Using 1B memory will leave us with 7B hole. Fill
162*4882a593Smuzhiyun * it with other frequently used members.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun uint16_t last_cpu; /* most recent cpu */
165*4882a593Smuzhiyun uint16_t hdwq;
166*4882a593Smuzhiyun uint8_t qe_valid;
167*4882a593Smuzhiyun uint8_t mode; /* interrupt or polling */
168*4882a593Smuzhiyun #define LPFC_EQ_INTERRUPT 0
169*4882a593Smuzhiyun #define LPFC_EQ_POLL 1
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct list_head wqfull_list;
172*4882a593Smuzhiyun enum lpfc_sli4_queue_type type;
173*4882a593Smuzhiyun enum lpfc_sli4_queue_subtype subtype;
174*4882a593Smuzhiyun struct lpfc_hba *phba;
175*4882a593Smuzhiyun struct list_head child_list;
176*4882a593Smuzhiyun struct list_head page_list;
177*4882a593Smuzhiyun struct list_head sgl_list;
178*4882a593Smuzhiyun struct list_head cpu_list;
179*4882a593Smuzhiyun uint32_t entry_count; /* Number of entries to support on the queue */
180*4882a593Smuzhiyun uint32_t entry_size; /* Size of each queue entry. */
181*4882a593Smuzhiyun uint32_t entry_cnt_per_pg;
182*4882a593Smuzhiyun uint32_t notify_interval; /* Queue Notification Interval
183*4882a593Smuzhiyun * For chip->host queues (EQ, CQ, RQ):
184*4882a593Smuzhiyun * specifies the interval (number of
185*4882a593Smuzhiyun * entries) where the doorbell is rung to
186*4882a593Smuzhiyun * notify the chip of entry consumption.
187*4882a593Smuzhiyun * For host->chip queues (WQ):
188*4882a593Smuzhiyun * specifies the interval (number of
189*4882a593Smuzhiyun * entries) where consumption CQE is
190*4882a593Smuzhiyun * requested to indicate WQ entries
191*4882a593Smuzhiyun * consumed by the chip.
192*4882a593Smuzhiyun * Not used on an MQ.
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun #define LPFC_EQ_NOTIFY_INTRVL 16
195*4882a593Smuzhiyun #define LPFC_CQ_NOTIFY_INTRVL 16
196*4882a593Smuzhiyun #define LPFC_WQ_NOTIFY_INTRVL 16
197*4882a593Smuzhiyun #define LPFC_RQ_NOTIFY_INTRVL 16
198*4882a593Smuzhiyun uint32_t max_proc_limit; /* Queue Processing Limit
199*4882a593Smuzhiyun * For chip->host queues (EQ, CQ):
200*4882a593Smuzhiyun * specifies the maximum number of
201*4882a593Smuzhiyun * entries to be consumed in one
202*4882a593Smuzhiyun * processing iteration sequence. Queue
203*4882a593Smuzhiyun * will be rearmed after each iteration.
204*4882a593Smuzhiyun * Not used on an MQ, RQ or WQ.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun #define LPFC_EQ_MAX_PROC_LIMIT 256
207*4882a593Smuzhiyun #define LPFC_CQ_MIN_PROC_LIMIT 64
208*4882a593Smuzhiyun #define LPFC_CQ_MAX_PROC_LIMIT LPFC_CQE_EXP_COUNT // 4096
209*4882a593Smuzhiyun #define LPFC_CQ_DEF_MAX_PROC_LIMIT LPFC_CQE_DEF_COUNT // 1024
210*4882a593Smuzhiyun #define LPFC_CQ_MIN_THRESHOLD_TO_POLL 64
211*4882a593Smuzhiyun #define LPFC_CQ_MAX_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT
212*4882a593Smuzhiyun #define LPFC_CQ_DEF_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT
213*4882a593Smuzhiyun uint32_t queue_claimed; /* indicates queue is being processed */
214*4882a593Smuzhiyun uint32_t queue_id; /* Queue ID assigned by the hardware */
215*4882a593Smuzhiyun uint32_t assoc_qid; /* Queue ID associated with, for CQ/WQ/MQ */
216*4882a593Smuzhiyun uint32_t host_index; /* The host's index for putting or getting */
217*4882a593Smuzhiyun uint32_t hba_index; /* The last known hba index for get or put */
218*4882a593Smuzhiyun uint32_t q_mode;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun struct lpfc_sli_ring *pring; /* ptr to io ring associated with q */
221*4882a593Smuzhiyun struct lpfc_rqb *rqbp; /* ptr to RQ buffers */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun uint16_t page_count; /* Number of pages allocated for this queue */
224*4882a593Smuzhiyun uint16_t page_size; /* size of page allocated for this queue */
225*4882a593Smuzhiyun #define LPFC_EXPANDED_PAGE_SIZE 16384
226*4882a593Smuzhiyun #define LPFC_DEFAULT_PAGE_SIZE 4096
227*4882a593Smuzhiyun uint16_t chann; /* Hardware Queue association WQ/CQ */
228*4882a593Smuzhiyun /* CPU affinity for EQ */
229*4882a593Smuzhiyun #define LPFC_FIND_BY_EQ 0
230*4882a593Smuzhiyun #define LPFC_FIND_BY_HDWQ 1
231*4882a593Smuzhiyun uint8_t db_format;
232*4882a593Smuzhiyun #define LPFC_DB_RING_FORMAT 0x01
233*4882a593Smuzhiyun #define LPFC_DB_LIST_FORMAT 0x02
234*4882a593Smuzhiyun uint8_t q_flag;
235*4882a593Smuzhiyun #define HBA_NVMET_WQFULL 0x1 /* We hit WQ Full condition for NVMET */
236*4882a593Smuzhiyun #define HBA_NVMET_CQ_NOTIFY 0x1 /* LPFC_NVMET_CQ_NOTIFY CQEs this EQE */
237*4882a593Smuzhiyun #define HBA_EQ_DELAY_CHK 0x2 /* EQ is a candidate for coalescing */
238*4882a593Smuzhiyun #define LPFC_NVMET_CQ_NOTIFY 4
239*4882a593Smuzhiyun void __iomem *db_regaddr;
240*4882a593Smuzhiyun uint16_t dpp_enable;
241*4882a593Smuzhiyun uint16_t dpp_id;
242*4882a593Smuzhiyun void __iomem *dpp_regaddr;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* For q stats */
245*4882a593Smuzhiyun uint32_t q_cnt_1;
246*4882a593Smuzhiyun uint32_t q_cnt_2;
247*4882a593Smuzhiyun uint32_t q_cnt_3;
248*4882a593Smuzhiyun uint64_t q_cnt_4;
249*4882a593Smuzhiyun /* defines for EQ stats */
250*4882a593Smuzhiyun #define EQ_max_eqe q_cnt_1
251*4882a593Smuzhiyun #define EQ_no_entry q_cnt_2
252*4882a593Smuzhiyun #define EQ_cqe_cnt q_cnt_3
253*4882a593Smuzhiyun #define EQ_processed q_cnt_4
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* defines for CQ stats */
256*4882a593Smuzhiyun #define CQ_mbox q_cnt_1
257*4882a593Smuzhiyun #define CQ_max_cqe q_cnt_1
258*4882a593Smuzhiyun #define CQ_release_wqe q_cnt_2
259*4882a593Smuzhiyun #define CQ_xri_aborted q_cnt_3
260*4882a593Smuzhiyun #define CQ_wq q_cnt_4
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* defines for WQ stats */
263*4882a593Smuzhiyun #define WQ_overflow q_cnt_1
264*4882a593Smuzhiyun #define WQ_posted q_cnt_4
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* defines for RQ stats */
267*4882a593Smuzhiyun #define RQ_no_posted_buf q_cnt_1
268*4882a593Smuzhiyun #define RQ_no_buf_found q_cnt_2
269*4882a593Smuzhiyun #define RQ_buf_posted q_cnt_3
270*4882a593Smuzhiyun #define RQ_rcv_buf q_cnt_4
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun struct work_struct irqwork;
273*4882a593Smuzhiyun struct work_struct spwork;
274*4882a593Smuzhiyun struct delayed_work sched_irqwork;
275*4882a593Smuzhiyun struct delayed_work sched_spwork;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun uint64_t isr_timestamp;
278*4882a593Smuzhiyun struct lpfc_queue *assoc_qp;
279*4882a593Smuzhiyun struct list_head _poll_list;
280*4882a593Smuzhiyun void **q_pgs; /* array to index entries per page */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define LPFC_IRQ_POLL_WEIGHT 256
283*4882a593Smuzhiyun struct irq_poll iop;
284*4882a593Smuzhiyun enum lpfc_poll_mode poll_mode;
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun struct lpfc_sli4_link {
288*4882a593Smuzhiyun uint32_t speed;
289*4882a593Smuzhiyun uint8_t duplex;
290*4882a593Smuzhiyun uint8_t status;
291*4882a593Smuzhiyun uint8_t type;
292*4882a593Smuzhiyun uint8_t number;
293*4882a593Smuzhiyun uint8_t fault;
294*4882a593Smuzhiyun uint32_t logical_speed;
295*4882a593Smuzhiyun uint16_t topology;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun struct lpfc_fcf_rec {
299*4882a593Smuzhiyun uint8_t fabric_name[8];
300*4882a593Smuzhiyun uint8_t switch_name[8];
301*4882a593Smuzhiyun uint8_t mac_addr[6];
302*4882a593Smuzhiyun uint16_t fcf_indx;
303*4882a593Smuzhiyun uint32_t priority;
304*4882a593Smuzhiyun uint16_t vlan_id;
305*4882a593Smuzhiyun uint32_t addr_mode;
306*4882a593Smuzhiyun uint32_t flag;
307*4882a593Smuzhiyun #define BOOT_ENABLE 0x01
308*4882a593Smuzhiyun #define RECORD_VALID 0x02
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun struct lpfc_fcf_pri_rec {
312*4882a593Smuzhiyun uint16_t fcf_index;
313*4882a593Smuzhiyun #define LPFC_FCF_ON_PRI_LIST 0x0001
314*4882a593Smuzhiyun #define LPFC_FCF_FLOGI_FAILED 0x0002
315*4882a593Smuzhiyun uint16_t flag;
316*4882a593Smuzhiyun uint32_t priority;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun struct lpfc_fcf_pri {
320*4882a593Smuzhiyun struct list_head list;
321*4882a593Smuzhiyun struct lpfc_fcf_pri_rec fcf_rec;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun * Maximum FCF table index, it is for driver internal book keeping, it
326*4882a593Smuzhiyun * just needs to be no less than the supported HBA's FCF table size.
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun #define LPFC_SLI4_FCF_TBL_INDX_MAX 32
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun struct lpfc_fcf {
331*4882a593Smuzhiyun uint16_t fcfi;
332*4882a593Smuzhiyun uint32_t fcf_flag;
333*4882a593Smuzhiyun #define FCF_AVAILABLE 0x01 /* FCF available for discovery */
334*4882a593Smuzhiyun #define FCF_REGISTERED 0x02 /* FCF registered with FW */
335*4882a593Smuzhiyun #define FCF_SCAN_DONE 0x04 /* FCF table scan done */
336*4882a593Smuzhiyun #define FCF_IN_USE 0x08 /* Atleast one discovery completed */
337*4882a593Smuzhiyun #define FCF_INIT_DISC 0x10 /* Initial FCF discovery */
338*4882a593Smuzhiyun #define FCF_DEAD_DISC 0x20 /* FCF DEAD fast FCF failover discovery */
339*4882a593Smuzhiyun #define FCF_ACVL_DISC 0x40 /* All CVL fast FCF failover discovery */
340*4882a593Smuzhiyun #define FCF_DISCOVERY (FCF_INIT_DISC | FCF_DEAD_DISC | FCF_ACVL_DISC)
341*4882a593Smuzhiyun #define FCF_REDISC_PEND 0x80 /* FCF rediscovery pending */
342*4882a593Smuzhiyun #define FCF_REDISC_EVT 0x100 /* FCF rediscovery event to worker thread */
343*4882a593Smuzhiyun #define FCF_REDISC_FOV 0x200 /* Post FCF rediscovery fast failover */
344*4882a593Smuzhiyun #define FCF_REDISC_PROG (FCF_REDISC_PEND | FCF_REDISC_EVT)
345*4882a593Smuzhiyun uint16_t fcf_redisc_attempted;
346*4882a593Smuzhiyun uint32_t addr_mode;
347*4882a593Smuzhiyun uint32_t eligible_fcf_cnt;
348*4882a593Smuzhiyun struct lpfc_fcf_rec current_rec;
349*4882a593Smuzhiyun struct lpfc_fcf_rec failover_rec;
350*4882a593Smuzhiyun struct list_head fcf_pri_list;
351*4882a593Smuzhiyun struct lpfc_fcf_pri fcf_pri[LPFC_SLI4_FCF_TBL_INDX_MAX];
352*4882a593Smuzhiyun uint32_t current_fcf_scan_pri;
353*4882a593Smuzhiyun struct timer_list redisc_wait;
354*4882a593Smuzhiyun unsigned long *fcf_rr_bmask; /* Eligible FCF indexes for RR failover */
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define LPFC_REGION23_SIGNATURE "RG23"
359*4882a593Smuzhiyun #define LPFC_REGION23_VERSION 1
360*4882a593Smuzhiyun #define LPFC_REGION23_LAST_REC 0xff
361*4882a593Smuzhiyun #define DRIVER_SPECIFIC_TYPE 0xA2
362*4882a593Smuzhiyun #define LINUX_DRIVER_ID 0x20
363*4882a593Smuzhiyun #define PORT_STE_TYPE 0x1
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun struct lpfc_fip_param_hdr {
366*4882a593Smuzhiyun uint8_t type;
367*4882a593Smuzhiyun #define FCOE_PARAM_TYPE 0xA0
368*4882a593Smuzhiyun uint8_t length;
369*4882a593Smuzhiyun #define FCOE_PARAM_LENGTH 2
370*4882a593Smuzhiyun uint8_t parm_version;
371*4882a593Smuzhiyun #define FIPP_VERSION 0x01
372*4882a593Smuzhiyun uint8_t parm_flags;
373*4882a593Smuzhiyun #define lpfc_fip_param_hdr_fipp_mode_SHIFT 6
374*4882a593Smuzhiyun #define lpfc_fip_param_hdr_fipp_mode_MASK 0x3
375*4882a593Smuzhiyun #define lpfc_fip_param_hdr_fipp_mode_WORD parm_flags
376*4882a593Smuzhiyun #define FIPP_MODE_ON 0x1
377*4882a593Smuzhiyun #define FIPP_MODE_OFF 0x0
378*4882a593Smuzhiyun #define FIPP_VLAN_VALID 0x1
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun struct lpfc_fcoe_params {
382*4882a593Smuzhiyun uint8_t fc_map[3];
383*4882a593Smuzhiyun uint8_t reserved1;
384*4882a593Smuzhiyun uint16_t vlan_tag;
385*4882a593Smuzhiyun uint8_t reserved[2];
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun struct lpfc_fcf_conn_hdr {
389*4882a593Smuzhiyun uint8_t type;
390*4882a593Smuzhiyun #define FCOE_CONN_TBL_TYPE 0xA1
391*4882a593Smuzhiyun uint8_t length; /* words */
392*4882a593Smuzhiyun uint8_t reserved[2];
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun struct lpfc_fcf_conn_rec {
396*4882a593Smuzhiyun uint16_t flags;
397*4882a593Smuzhiyun #define FCFCNCT_VALID 0x0001
398*4882a593Smuzhiyun #define FCFCNCT_BOOT 0x0002
399*4882a593Smuzhiyun #define FCFCNCT_PRIMARY 0x0004 /* if not set, Secondary */
400*4882a593Smuzhiyun #define FCFCNCT_FBNM_VALID 0x0008
401*4882a593Smuzhiyun #define FCFCNCT_SWNM_VALID 0x0010
402*4882a593Smuzhiyun #define FCFCNCT_VLAN_VALID 0x0020
403*4882a593Smuzhiyun #define FCFCNCT_AM_VALID 0x0040
404*4882a593Smuzhiyun #define FCFCNCT_AM_PREFERRED 0x0080 /* if not set, AM Required */
405*4882a593Smuzhiyun #define FCFCNCT_AM_SPMA 0x0100 /* if not set, FPMA */
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun uint16_t vlan_tag;
408*4882a593Smuzhiyun uint8_t fabric_name[8];
409*4882a593Smuzhiyun uint8_t switch_name[8];
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun struct lpfc_fcf_conn_entry {
413*4882a593Smuzhiyun struct list_head list;
414*4882a593Smuzhiyun struct lpfc_fcf_conn_rec conn_rec;
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * Define the host's bootstrap mailbox. This structure contains
419*4882a593Smuzhiyun * the member attributes needed to create, use, and destroy the
420*4882a593Smuzhiyun * bootstrap mailbox region.
421*4882a593Smuzhiyun *
422*4882a593Smuzhiyun * The macro definitions for the bmbx data structure are defined
423*4882a593Smuzhiyun * in lpfc_hw4.h with the register definition.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun struct lpfc_bmbx {
426*4882a593Smuzhiyun struct lpfc_dmabuf *dmabuf;
427*4882a593Smuzhiyun struct dma_address dma_address;
428*4882a593Smuzhiyun void *avirt;
429*4882a593Smuzhiyun dma_addr_t aphys;
430*4882a593Smuzhiyun uint32_t bmbx_size;
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define LPFC_EQE_SIZE LPFC_EQE_SIZE_4
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #define LPFC_EQE_SIZE_4B 4
436*4882a593Smuzhiyun #define LPFC_EQE_SIZE_16B 16
437*4882a593Smuzhiyun #define LPFC_CQE_SIZE 16
438*4882a593Smuzhiyun #define LPFC_WQE_SIZE 64
439*4882a593Smuzhiyun #define LPFC_WQE128_SIZE 128
440*4882a593Smuzhiyun #define LPFC_MQE_SIZE 256
441*4882a593Smuzhiyun #define LPFC_RQE_SIZE 8
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #define LPFC_EQE_DEF_COUNT 1024
444*4882a593Smuzhiyun #define LPFC_CQE_DEF_COUNT 1024
445*4882a593Smuzhiyun #define LPFC_CQE_EXP_COUNT 4096
446*4882a593Smuzhiyun #define LPFC_WQE_DEF_COUNT 256
447*4882a593Smuzhiyun #define LPFC_WQE_EXP_COUNT 1024
448*4882a593Smuzhiyun #define LPFC_MQE_DEF_COUNT 16
449*4882a593Smuzhiyun #define LPFC_RQE_DEF_COUNT 512
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define LPFC_QUEUE_NOARM false
452*4882a593Smuzhiyun #define LPFC_QUEUE_REARM true
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * SLI4 CT field defines
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun #define SLI4_CT_RPI 0
459*4882a593Smuzhiyun #define SLI4_CT_VPI 1
460*4882a593Smuzhiyun #define SLI4_CT_VFI 2
461*4882a593Smuzhiyun #define SLI4_CT_FCFI 3
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * SLI4 specific data structures
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun struct lpfc_max_cfg_param {
467*4882a593Smuzhiyun uint16_t max_xri;
468*4882a593Smuzhiyun uint16_t xri_base;
469*4882a593Smuzhiyun uint16_t xri_used;
470*4882a593Smuzhiyun uint16_t max_rpi;
471*4882a593Smuzhiyun uint16_t rpi_base;
472*4882a593Smuzhiyun uint16_t rpi_used;
473*4882a593Smuzhiyun uint16_t max_vpi;
474*4882a593Smuzhiyun uint16_t vpi_base;
475*4882a593Smuzhiyun uint16_t vpi_used;
476*4882a593Smuzhiyun uint16_t max_vfi;
477*4882a593Smuzhiyun uint16_t vfi_base;
478*4882a593Smuzhiyun uint16_t vfi_used;
479*4882a593Smuzhiyun uint16_t max_fcfi;
480*4882a593Smuzhiyun uint16_t fcfi_used;
481*4882a593Smuzhiyun uint16_t max_eq;
482*4882a593Smuzhiyun uint16_t max_rq;
483*4882a593Smuzhiyun uint16_t max_cq;
484*4882a593Smuzhiyun uint16_t max_wq;
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun struct lpfc_hba;
488*4882a593Smuzhiyun /* SLI4 HBA multi-fcp queue handler struct */
489*4882a593Smuzhiyun #define LPFC_SLI4_HANDLER_NAME_SZ 16
490*4882a593Smuzhiyun struct lpfc_hba_eq_hdl {
491*4882a593Smuzhiyun uint32_t idx;
492*4882a593Smuzhiyun uint16_t irq;
493*4882a593Smuzhiyun char handler_name[LPFC_SLI4_HANDLER_NAME_SZ];
494*4882a593Smuzhiyun struct lpfc_hba *phba;
495*4882a593Smuzhiyun struct lpfc_queue *eq;
496*4882a593Smuzhiyun struct cpumask aff_mask;
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun #define lpfc_get_eq_hdl(eqidx) (&phba->sli4_hba.hba_eq_hdl[eqidx])
500*4882a593Smuzhiyun #define lpfc_get_aff_mask(eqidx) (&phba->sli4_hba.hba_eq_hdl[eqidx].aff_mask)
501*4882a593Smuzhiyun #define lpfc_get_irq(eqidx) (phba->sli4_hba.hba_eq_hdl[eqidx].irq)
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*BB Credit recovery value*/
504*4882a593Smuzhiyun struct lpfc_bbscn_params {
505*4882a593Smuzhiyun uint32_t word0;
506*4882a593Smuzhiyun #define lpfc_bbscn_min_SHIFT 0
507*4882a593Smuzhiyun #define lpfc_bbscn_min_MASK 0x0000000F
508*4882a593Smuzhiyun #define lpfc_bbscn_min_WORD word0
509*4882a593Smuzhiyun #define lpfc_bbscn_max_SHIFT 4
510*4882a593Smuzhiyun #define lpfc_bbscn_max_MASK 0x0000000F
511*4882a593Smuzhiyun #define lpfc_bbscn_max_WORD word0
512*4882a593Smuzhiyun #define lpfc_bbscn_def_SHIFT 8
513*4882a593Smuzhiyun #define lpfc_bbscn_def_MASK 0x0000000F
514*4882a593Smuzhiyun #define lpfc_bbscn_def_WORD word0
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Port Capabilities for SLI4 Parameters */
518*4882a593Smuzhiyun struct lpfc_pc_sli4_params {
519*4882a593Smuzhiyun uint32_t supported;
520*4882a593Smuzhiyun uint32_t if_type;
521*4882a593Smuzhiyun uint32_t sli_rev;
522*4882a593Smuzhiyun uint32_t sli_family;
523*4882a593Smuzhiyun uint32_t featurelevel_1;
524*4882a593Smuzhiyun uint32_t featurelevel_2;
525*4882a593Smuzhiyun uint32_t proto_types;
526*4882a593Smuzhiyun #define LPFC_SLI4_PROTO_FCOE 0x0000001
527*4882a593Smuzhiyun #define LPFC_SLI4_PROTO_FC 0x0000002
528*4882a593Smuzhiyun #define LPFC_SLI4_PROTO_NIC 0x0000004
529*4882a593Smuzhiyun #define LPFC_SLI4_PROTO_ISCSI 0x0000008
530*4882a593Smuzhiyun #define LPFC_SLI4_PROTO_RDMA 0x0000010
531*4882a593Smuzhiyun uint32_t sge_supp_len;
532*4882a593Smuzhiyun uint32_t if_page_sz;
533*4882a593Smuzhiyun uint32_t rq_db_window;
534*4882a593Smuzhiyun uint32_t loopbk_scope;
535*4882a593Smuzhiyun uint32_t oas_supported;
536*4882a593Smuzhiyun uint32_t eq_pages_max;
537*4882a593Smuzhiyun uint32_t eqe_size;
538*4882a593Smuzhiyun uint32_t cq_pages_max;
539*4882a593Smuzhiyun uint32_t cqe_size;
540*4882a593Smuzhiyun uint32_t mq_pages_max;
541*4882a593Smuzhiyun uint32_t mqe_size;
542*4882a593Smuzhiyun uint32_t mq_elem_cnt;
543*4882a593Smuzhiyun uint32_t wq_pages_max;
544*4882a593Smuzhiyun uint32_t wqe_size;
545*4882a593Smuzhiyun uint32_t rq_pages_max;
546*4882a593Smuzhiyun uint32_t rqe_size;
547*4882a593Smuzhiyun uint32_t hdr_pages_max;
548*4882a593Smuzhiyun uint32_t hdr_size;
549*4882a593Smuzhiyun uint32_t hdr_pp_align;
550*4882a593Smuzhiyun uint32_t sgl_pages_max;
551*4882a593Smuzhiyun uint32_t sgl_pp_align;
552*4882a593Smuzhiyun uint8_t cqv;
553*4882a593Smuzhiyun uint8_t mqv;
554*4882a593Smuzhiyun uint8_t wqv;
555*4882a593Smuzhiyun uint8_t rqv;
556*4882a593Smuzhiyun uint8_t eqav;
557*4882a593Smuzhiyun uint8_t cqav;
558*4882a593Smuzhiyun uint8_t wqsize;
559*4882a593Smuzhiyun uint8_t bv1s;
560*4882a593Smuzhiyun uint8_t pls;
561*4882a593Smuzhiyun #define LPFC_WQ_SZ64_SUPPORT 1
562*4882a593Smuzhiyun #define LPFC_WQ_SZ128_SUPPORT 2
563*4882a593Smuzhiyun uint8_t wqpcnt;
564*4882a593Smuzhiyun uint8_t nvme;
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun #define LPFC_CQ_4K_PAGE_SZ 0x1
568*4882a593Smuzhiyun #define LPFC_CQ_16K_PAGE_SZ 0x4
569*4882a593Smuzhiyun #define LPFC_WQ_4K_PAGE_SZ 0x1
570*4882a593Smuzhiyun #define LPFC_WQ_16K_PAGE_SZ 0x4
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun struct lpfc_iov {
573*4882a593Smuzhiyun uint32_t pf_number;
574*4882a593Smuzhiyun uint32_t vf_number;
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun struct lpfc_sli4_lnk_info {
578*4882a593Smuzhiyun uint8_t lnk_dv;
579*4882a593Smuzhiyun #define LPFC_LNK_DAT_INVAL 0
580*4882a593Smuzhiyun #define LPFC_LNK_DAT_VAL 1
581*4882a593Smuzhiyun uint8_t lnk_tp;
582*4882a593Smuzhiyun #define LPFC_LNK_GE 0x0 /* FCoE */
583*4882a593Smuzhiyun #define LPFC_LNK_FC 0x1 /* FC */
584*4882a593Smuzhiyun #define LPFC_LNK_FC_TRUNKED 0x2 /* FC_Trunked */
585*4882a593Smuzhiyun uint8_t lnk_no;
586*4882a593Smuzhiyun uint8_t optic_state;
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun #define LPFC_SLI4_HANDLER_CNT (LPFC_HBA_IO_CHAN_MAX+ \
590*4882a593Smuzhiyun LPFC_FOF_IO_CHAN_NUM)
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Used for tracking CPU mapping attributes */
593*4882a593Smuzhiyun struct lpfc_vector_map_info {
594*4882a593Smuzhiyun uint16_t phys_id;
595*4882a593Smuzhiyun uint16_t core_id;
596*4882a593Smuzhiyun uint16_t eq;
597*4882a593Smuzhiyun uint16_t hdwq;
598*4882a593Smuzhiyun uint16_t flag;
599*4882a593Smuzhiyun #define LPFC_CPU_MAP_HYPER 0x1
600*4882a593Smuzhiyun #define LPFC_CPU_MAP_UNASSIGN 0x2
601*4882a593Smuzhiyun #define LPFC_CPU_FIRST_IRQ 0x4
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun #define LPFC_VECTOR_MAP_EMPTY 0xffff
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Multi-XRI pool */
606*4882a593Smuzhiyun #define XRI_BATCH 8
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun struct lpfc_pbl_pool {
609*4882a593Smuzhiyun struct list_head list;
610*4882a593Smuzhiyun u32 count;
611*4882a593Smuzhiyun spinlock_t lock; /* lock for pbl_pool*/
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun struct lpfc_pvt_pool {
615*4882a593Smuzhiyun u32 low_watermark;
616*4882a593Smuzhiyun u32 high_watermark;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun struct list_head list;
619*4882a593Smuzhiyun u32 count;
620*4882a593Smuzhiyun spinlock_t lock; /* lock for pvt_pool */
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun struct lpfc_multixri_pool {
624*4882a593Smuzhiyun u32 xri_limit;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* Starting point when searching a pbl_pool with round-robin method */
627*4882a593Smuzhiyun u32 rrb_next_hwqid;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Used by lpfc_adjust_pvt_pool_count.
630*4882a593Smuzhiyun * io_req_count is incremented by 1 during IO submission. The heartbeat
631*4882a593Smuzhiyun * handler uses these two variables to determine if pvt_pool is idle or
632*4882a593Smuzhiyun * busy.
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun u32 prev_io_req_count;
635*4882a593Smuzhiyun u32 io_req_count;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* statistics */
638*4882a593Smuzhiyun u32 pbl_empty_count;
639*4882a593Smuzhiyun #ifdef LPFC_MXP_STAT
640*4882a593Smuzhiyun u32 above_limit_count;
641*4882a593Smuzhiyun u32 below_limit_count;
642*4882a593Smuzhiyun u32 local_pbl_hit_count;
643*4882a593Smuzhiyun u32 other_pbl_hit_count;
644*4882a593Smuzhiyun u32 stat_max_hwm;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun #define LPFC_MXP_SNAPSHOT_TAKEN 3 /* snapshot is taken at 3rd heartbeats */
647*4882a593Smuzhiyun u32 stat_pbl_count;
648*4882a593Smuzhiyun u32 stat_pvt_count;
649*4882a593Smuzhiyun u32 stat_busy_count;
650*4882a593Smuzhiyun u32 stat_snapshot_taken;
651*4882a593Smuzhiyun #endif
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* TODO: Separate pvt_pool into get and put list */
654*4882a593Smuzhiyun struct lpfc_pbl_pool pbl_pool; /* Public free XRI pool */
655*4882a593Smuzhiyun struct lpfc_pvt_pool pvt_pool; /* Private free XRI pool */
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun struct lpfc_fc4_ctrl_stat {
659*4882a593Smuzhiyun u32 input_requests;
660*4882a593Smuzhiyun u32 output_requests;
661*4882a593Smuzhiyun u32 control_requests;
662*4882a593Smuzhiyun u32 io_cmpls;
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun #ifdef LPFC_HDWQ_LOCK_STAT
666*4882a593Smuzhiyun struct lpfc_lock_stat {
667*4882a593Smuzhiyun uint32_t alloc_xri_get;
668*4882a593Smuzhiyun uint32_t alloc_xri_put;
669*4882a593Smuzhiyun uint32_t free_xri;
670*4882a593Smuzhiyun uint32_t wq_access;
671*4882a593Smuzhiyun uint32_t alloc_pvt_pool;
672*4882a593Smuzhiyun uint32_t mv_from_pvt_pool;
673*4882a593Smuzhiyun uint32_t mv_to_pub_pool;
674*4882a593Smuzhiyun uint32_t mv_to_pvt_pool;
675*4882a593Smuzhiyun uint32_t free_pub_pool;
676*4882a593Smuzhiyun uint32_t free_pvt_pool;
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun #endif
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun struct lpfc_eq_intr_info {
681*4882a593Smuzhiyun struct list_head list;
682*4882a593Smuzhiyun uint32_t icnt;
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* SLI4 HBA data structure entries */
686*4882a593Smuzhiyun struct lpfc_sli4_hdw_queue {
687*4882a593Smuzhiyun /* Pointers to the constructed SLI4 queues */
688*4882a593Smuzhiyun struct lpfc_queue *hba_eq; /* Event queues for HBA */
689*4882a593Smuzhiyun struct lpfc_queue *io_cq; /* Fast-path FCP & NVME compl queue */
690*4882a593Smuzhiyun struct lpfc_queue *io_wq; /* Fast-path FCP & NVME work queue */
691*4882a593Smuzhiyun uint16_t io_cq_map;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* Keep track of IO buffers for this hardware queue */
694*4882a593Smuzhiyun spinlock_t io_buf_list_get_lock; /* Common buf alloc list lock */
695*4882a593Smuzhiyun struct list_head lpfc_io_buf_list_get;
696*4882a593Smuzhiyun spinlock_t io_buf_list_put_lock; /* Common buf free list lock */
697*4882a593Smuzhiyun struct list_head lpfc_io_buf_list_put;
698*4882a593Smuzhiyun spinlock_t abts_io_buf_list_lock; /* list of aborted IOs */
699*4882a593Smuzhiyun struct list_head lpfc_abts_io_buf_list;
700*4882a593Smuzhiyun uint32_t total_io_bufs;
701*4882a593Smuzhiyun uint32_t get_io_bufs;
702*4882a593Smuzhiyun uint32_t put_io_bufs;
703*4882a593Smuzhiyun uint32_t empty_io_bufs;
704*4882a593Smuzhiyun uint32_t abts_scsi_io_bufs;
705*4882a593Smuzhiyun uint32_t abts_nvme_io_bufs;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Multi-XRI pool per HWQ */
708*4882a593Smuzhiyun struct lpfc_multixri_pool *p_multixri_pool;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* FC-4 Stats counters */
711*4882a593Smuzhiyun struct lpfc_fc4_ctrl_stat nvme_cstat;
712*4882a593Smuzhiyun struct lpfc_fc4_ctrl_stat scsi_cstat;
713*4882a593Smuzhiyun #ifdef LPFC_HDWQ_LOCK_STAT
714*4882a593Smuzhiyun struct lpfc_lock_stat lock_conflict;
715*4882a593Smuzhiyun #endif
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Per HDWQ pool resources */
718*4882a593Smuzhiyun struct list_head sgl_list;
719*4882a593Smuzhiyun struct list_head cmd_rsp_buf_list;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Lock for syncing Per HDWQ pool resources */
722*4882a593Smuzhiyun spinlock_t hdwq_lock;
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun #ifdef LPFC_HDWQ_LOCK_STAT
726*4882a593Smuzhiyun /* compile time trylock stats */
727*4882a593Smuzhiyun #define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \
728*4882a593Smuzhiyun { \
729*4882a593Smuzhiyun int only_once = 1; \
730*4882a593Smuzhiyun while (spin_trylock_irqsave(lock, flag) == 0) { \
731*4882a593Smuzhiyun if (only_once) { \
732*4882a593Smuzhiyun only_once = 0; \
733*4882a593Smuzhiyun qp->lock_conflict.lstat++; \
734*4882a593Smuzhiyun } \
735*4882a593Smuzhiyun } \
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun #define lpfc_qp_spin_lock(lock, qp, lstat) \
738*4882a593Smuzhiyun { \
739*4882a593Smuzhiyun int only_once = 1; \
740*4882a593Smuzhiyun while (spin_trylock(lock) == 0) { \
741*4882a593Smuzhiyun if (only_once) { \
742*4882a593Smuzhiyun only_once = 0; \
743*4882a593Smuzhiyun qp->lock_conflict.lstat++; \
744*4882a593Smuzhiyun } \
745*4882a593Smuzhiyun } \
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun #else
748*4882a593Smuzhiyun #define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \
749*4882a593Smuzhiyun spin_lock_irqsave(lock, flag)
750*4882a593Smuzhiyun #define lpfc_qp_spin_lock(lock, qp, lstat) spin_lock(lock)
751*4882a593Smuzhiyun #endif
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #ifdef CONFIG_SCSI_LPFC_DEBUG_FS
754*4882a593Smuzhiyun struct lpfc_hdwq_stat {
755*4882a593Smuzhiyun u32 hdwq_no;
756*4882a593Smuzhiyun u32 rcv_io;
757*4882a593Smuzhiyun u32 xmt_io;
758*4882a593Smuzhiyun u32 cmpl_io;
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun #endif
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun struct lpfc_sli4_hba {
763*4882a593Smuzhiyun void __iomem *conf_regs_memmap_p; /* Kernel memory mapped address for
764*4882a593Smuzhiyun * config space registers
765*4882a593Smuzhiyun */
766*4882a593Smuzhiyun void __iomem *ctrl_regs_memmap_p; /* Kernel memory mapped address for
767*4882a593Smuzhiyun * control registers
768*4882a593Smuzhiyun */
769*4882a593Smuzhiyun void __iomem *drbl_regs_memmap_p; /* Kernel memory mapped address for
770*4882a593Smuzhiyun * doorbell registers
771*4882a593Smuzhiyun */
772*4882a593Smuzhiyun void __iomem *dpp_regs_memmap_p; /* Kernel memory mapped address for
773*4882a593Smuzhiyun * dpp registers
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun union {
776*4882a593Smuzhiyun struct {
777*4882a593Smuzhiyun /* IF Type 0, BAR 0 PCI cfg space reg mem map */
778*4882a593Smuzhiyun void __iomem *UERRLOregaddr;
779*4882a593Smuzhiyun void __iomem *UERRHIregaddr;
780*4882a593Smuzhiyun void __iomem *UEMASKLOregaddr;
781*4882a593Smuzhiyun void __iomem *UEMASKHIregaddr;
782*4882a593Smuzhiyun } if_type0;
783*4882a593Smuzhiyun struct {
784*4882a593Smuzhiyun /* IF Type 2, BAR 0 PCI cfg space reg mem map. */
785*4882a593Smuzhiyun void __iomem *STATUSregaddr;
786*4882a593Smuzhiyun void __iomem *CTRLregaddr;
787*4882a593Smuzhiyun void __iomem *ERR1regaddr;
788*4882a593Smuzhiyun #define SLIPORT_ERR1_REG_ERR_CODE_1 0x1
789*4882a593Smuzhiyun #define SLIPORT_ERR1_REG_ERR_CODE_2 0x2
790*4882a593Smuzhiyun void __iomem *ERR2regaddr;
791*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FW_RESTART 0x0
792*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FUNC_PROVISON 0x1
793*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FORCED_DUMP 0x2
794*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FAILURE_EQ 0x3
795*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FAILURE_CQ 0x4
796*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FAILURE_BUS 0x5
797*4882a593Smuzhiyun #define SLIPORT_ERR2_REG_FAILURE_RQ 0x6
798*4882a593Smuzhiyun void __iomem *EQDregaddr;
799*4882a593Smuzhiyun } if_type2;
800*4882a593Smuzhiyun } u;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* IF type 0, BAR1 and if type 2, Bar 0 CSR register memory map */
803*4882a593Smuzhiyun void __iomem *PSMPHRregaddr;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Well-known SLI INTF register memory map. */
806*4882a593Smuzhiyun void __iomem *SLIINTFregaddr;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* IF type 0, BAR 1 function CSR register memory map */
809*4882a593Smuzhiyun void __iomem *ISRregaddr; /* HST_ISR register */
810*4882a593Smuzhiyun void __iomem *IMRregaddr; /* HST_IMR register */
811*4882a593Smuzhiyun void __iomem *ISCRregaddr; /* HST_ISCR register */
812*4882a593Smuzhiyun /* IF type 0, BAR 0 and if type 2, BAR 0 doorbell register memory map */
813*4882a593Smuzhiyun void __iomem *RQDBregaddr; /* RQ_DOORBELL register */
814*4882a593Smuzhiyun void __iomem *WQDBregaddr; /* WQ_DOORBELL register */
815*4882a593Smuzhiyun void __iomem *CQDBregaddr; /* CQ_DOORBELL register */
816*4882a593Smuzhiyun void __iomem *EQDBregaddr; /* EQ_DOORBELL register */
817*4882a593Smuzhiyun void __iomem *MQDBregaddr; /* MQ_DOORBELL register */
818*4882a593Smuzhiyun void __iomem *BMBXregaddr; /* BootStrap MBX register */
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun uint32_t ue_mask_lo;
821*4882a593Smuzhiyun uint32_t ue_mask_hi;
822*4882a593Smuzhiyun uint32_t ue_to_sr;
823*4882a593Smuzhiyun uint32_t ue_to_rp;
824*4882a593Smuzhiyun struct lpfc_register sli_intf;
825*4882a593Smuzhiyun struct lpfc_pc_sli4_params pc_sli4_params;
826*4882a593Smuzhiyun struct lpfc_bbscn_params bbscn_params;
827*4882a593Smuzhiyun struct lpfc_hba_eq_hdl *hba_eq_hdl; /* HBA per-WQ handle */
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun void (*sli4_eq_clr_intr)(struct lpfc_queue *q);
830*4882a593Smuzhiyun void (*sli4_write_eq_db)(struct lpfc_hba *phba, struct lpfc_queue *eq,
831*4882a593Smuzhiyun uint32_t count, bool arm);
832*4882a593Smuzhiyun void (*sli4_write_cq_db)(struct lpfc_hba *phba, struct lpfc_queue *cq,
833*4882a593Smuzhiyun uint32_t count, bool arm);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Pointers to the constructed SLI4 queues */
836*4882a593Smuzhiyun struct lpfc_sli4_hdw_queue *hdwq;
837*4882a593Smuzhiyun struct list_head lpfc_wq_list;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* Pointers to the constructed SLI4 queues for NVMET */
840*4882a593Smuzhiyun struct lpfc_queue **nvmet_cqset; /* Fast-path NVMET CQ Set queues */
841*4882a593Smuzhiyun struct lpfc_queue **nvmet_mrq_hdr; /* Fast-path NVMET hdr MRQs */
842*4882a593Smuzhiyun struct lpfc_queue **nvmet_mrq_data; /* Fast-path NVMET data MRQs */
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun struct lpfc_queue *mbx_cq; /* Slow-path mailbox complete queue */
845*4882a593Smuzhiyun struct lpfc_queue *els_cq; /* Slow-path ELS response complete queue */
846*4882a593Smuzhiyun struct lpfc_queue *nvmels_cq; /* NVME LS complete queue */
847*4882a593Smuzhiyun struct lpfc_queue *mbx_wq; /* Slow-path MBOX work queue */
848*4882a593Smuzhiyun struct lpfc_queue *els_wq; /* Slow-path ELS work queue */
849*4882a593Smuzhiyun struct lpfc_queue *nvmels_wq; /* NVME LS work queue */
850*4882a593Smuzhiyun struct lpfc_queue *hdr_rq; /* Slow-path Header Receive queue */
851*4882a593Smuzhiyun struct lpfc_queue *dat_rq; /* Slow-path Data Receive queue */
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun struct lpfc_name wwnn;
854*4882a593Smuzhiyun struct lpfc_name wwpn;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun uint32_t fw_func_mode; /* FW function protocol mode */
857*4882a593Smuzhiyun uint32_t ulp0_mode; /* ULP0 protocol mode */
858*4882a593Smuzhiyun uint32_t ulp1_mode; /* ULP1 protocol mode */
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Optimized Access Storage specific queues/structures */
861*4882a593Smuzhiyun uint64_t oas_next_lun;
862*4882a593Smuzhiyun uint8_t oas_next_tgt_wwpn[8];
863*4882a593Smuzhiyun uint8_t oas_next_vpt_wwpn[8];
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* Setup information for various queue parameters */
866*4882a593Smuzhiyun int eq_esize;
867*4882a593Smuzhiyun int eq_ecount;
868*4882a593Smuzhiyun int cq_esize;
869*4882a593Smuzhiyun int cq_ecount;
870*4882a593Smuzhiyun int wq_esize;
871*4882a593Smuzhiyun int wq_ecount;
872*4882a593Smuzhiyun int mq_esize;
873*4882a593Smuzhiyun int mq_ecount;
874*4882a593Smuzhiyun int rq_esize;
875*4882a593Smuzhiyun int rq_ecount;
876*4882a593Smuzhiyun #define LPFC_SP_EQ_MAX_INTR_SEC 10000
877*4882a593Smuzhiyun #define LPFC_FP_EQ_MAX_INTR_SEC 10000
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun uint32_t intr_enable;
880*4882a593Smuzhiyun struct lpfc_bmbx bmbx;
881*4882a593Smuzhiyun struct lpfc_max_cfg_param max_cfg_param;
882*4882a593Smuzhiyun uint16_t extents_in_use; /* must allocate resource extents. */
883*4882a593Smuzhiyun uint16_t rpi_hdrs_in_use; /* must post rpi hdrs if set. */
884*4882a593Smuzhiyun uint16_t next_xri; /* last_xri - max_cfg_param.xri_base = used */
885*4882a593Smuzhiyun uint16_t next_rpi;
886*4882a593Smuzhiyun uint16_t io_xri_max;
887*4882a593Smuzhiyun uint16_t io_xri_cnt;
888*4882a593Smuzhiyun uint16_t io_xri_start;
889*4882a593Smuzhiyun uint16_t els_xri_cnt;
890*4882a593Smuzhiyun uint16_t nvmet_xri_cnt;
891*4882a593Smuzhiyun uint16_t nvmet_io_wait_cnt;
892*4882a593Smuzhiyun uint16_t nvmet_io_wait_total;
893*4882a593Smuzhiyun uint16_t cq_max;
894*4882a593Smuzhiyun struct lpfc_queue **cq_lookup;
895*4882a593Smuzhiyun struct list_head lpfc_els_sgl_list;
896*4882a593Smuzhiyun struct list_head lpfc_abts_els_sgl_list;
897*4882a593Smuzhiyun spinlock_t abts_io_buf_list_lock; /* list of aborted SCSI IOs */
898*4882a593Smuzhiyun struct list_head lpfc_abts_io_buf_list;
899*4882a593Smuzhiyun struct list_head lpfc_nvmet_sgl_list;
900*4882a593Smuzhiyun spinlock_t abts_nvmet_buf_list_lock; /* list of aborted NVMET IOs */
901*4882a593Smuzhiyun struct list_head lpfc_abts_nvmet_ctx_list;
902*4882a593Smuzhiyun spinlock_t t_active_list_lock; /* list of active NVMET IOs */
903*4882a593Smuzhiyun struct list_head t_active_ctx_list;
904*4882a593Smuzhiyun struct list_head lpfc_nvmet_io_wait_list;
905*4882a593Smuzhiyun struct lpfc_nvmet_ctx_info *nvmet_ctx_info;
906*4882a593Smuzhiyun struct lpfc_sglq **lpfc_sglq_active_list;
907*4882a593Smuzhiyun struct list_head lpfc_rpi_hdr_list;
908*4882a593Smuzhiyun unsigned long *rpi_bmask;
909*4882a593Smuzhiyun uint16_t *rpi_ids;
910*4882a593Smuzhiyun uint16_t rpi_count;
911*4882a593Smuzhiyun struct list_head lpfc_rpi_blk_list;
912*4882a593Smuzhiyun unsigned long *xri_bmask;
913*4882a593Smuzhiyun uint16_t *xri_ids;
914*4882a593Smuzhiyun struct list_head lpfc_xri_blk_list;
915*4882a593Smuzhiyun unsigned long *vfi_bmask;
916*4882a593Smuzhiyun uint16_t *vfi_ids;
917*4882a593Smuzhiyun uint16_t vfi_count;
918*4882a593Smuzhiyun struct list_head lpfc_vfi_blk_list;
919*4882a593Smuzhiyun struct lpfc_sli4_flags sli4_flags;
920*4882a593Smuzhiyun struct list_head sp_queue_event;
921*4882a593Smuzhiyun struct list_head sp_cqe_event_pool;
922*4882a593Smuzhiyun struct list_head sp_asynce_work_queue;
923*4882a593Smuzhiyun spinlock_t asynce_list_lock; /* protect sp_asynce_work_queue list */
924*4882a593Smuzhiyun struct list_head sp_els_xri_aborted_work_queue;
925*4882a593Smuzhiyun spinlock_t els_xri_abrt_list_lock; /* protect els_xri_aborted list */
926*4882a593Smuzhiyun struct list_head sp_unsol_work_queue;
927*4882a593Smuzhiyun struct lpfc_sli4_link link_state;
928*4882a593Smuzhiyun struct lpfc_sli4_lnk_info lnk_info;
929*4882a593Smuzhiyun uint32_t pport_name_sta;
930*4882a593Smuzhiyun #define LPFC_SLI4_PPNAME_NON 0
931*4882a593Smuzhiyun #define LPFC_SLI4_PPNAME_GET 1
932*4882a593Smuzhiyun struct lpfc_iov iov;
933*4882a593Smuzhiyun spinlock_t sgl_list_lock; /* list of aborted els IOs */
934*4882a593Smuzhiyun spinlock_t nvmet_io_wait_lock; /* IOs waiting for ctx resources */
935*4882a593Smuzhiyun uint32_t physical_port;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* CPU to vector mapping information */
938*4882a593Smuzhiyun struct lpfc_vector_map_info *cpu_map;
939*4882a593Smuzhiyun uint16_t num_possible_cpu;
940*4882a593Smuzhiyun uint16_t num_present_cpu;
941*4882a593Smuzhiyun struct cpumask irq_aff_mask;
942*4882a593Smuzhiyun uint16_t curr_disp_cpu;
943*4882a593Smuzhiyun struct lpfc_eq_intr_info __percpu *eq_info;
944*4882a593Smuzhiyun #ifdef CONFIG_SCSI_LPFC_DEBUG_FS
945*4882a593Smuzhiyun struct lpfc_hdwq_stat __percpu *c_stat;
946*4882a593Smuzhiyun #endif
947*4882a593Smuzhiyun struct lpfc_idle_stat *idle_stat;
948*4882a593Smuzhiyun uint32_t conf_trunk;
949*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_WORD conf_trunk
950*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_SHIFT 0
951*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_MASK 0x1
952*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_WORD conf_trunk
953*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_SHIFT 1
954*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_MASK 0x1
955*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_WORD conf_trunk
956*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_SHIFT 2
957*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_MASK 0x1
958*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_WORD conf_trunk
959*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_SHIFT 3
960*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_MASK 0x1
961*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_nd_WORD conf_trunk
962*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_nd_SHIFT 4
963*4882a593Smuzhiyun #define lpfc_conf_trunk_port0_nd_MASK 0x1
964*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_nd_WORD conf_trunk
965*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_nd_SHIFT 5
966*4882a593Smuzhiyun #define lpfc_conf_trunk_port1_nd_MASK 0x1
967*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_nd_WORD conf_trunk
968*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_nd_SHIFT 6
969*4882a593Smuzhiyun #define lpfc_conf_trunk_port2_nd_MASK 0x1
970*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_nd_WORD conf_trunk
971*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_nd_SHIFT 7
972*4882a593Smuzhiyun #define lpfc_conf_trunk_port3_nd_MASK 0x1
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun enum lpfc_sge_type {
976*4882a593Smuzhiyun GEN_BUFF_TYPE,
977*4882a593Smuzhiyun SCSI_BUFF_TYPE,
978*4882a593Smuzhiyun NVMET_BUFF_TYPE
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun enum lpfc_sgl_state {
982*4882a593Smuzhiyun SGL_FREED,
983*4882a593Smuzhiyun SGL_ALLOCATED,
984*4882a593Smuzhiyun SGL_XRI_ABORTED
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun struct lpfc_sglq {
988*4882a593Smuzhiyun /* lpfc_sglqs are used in double linked lists */
989*4882a593Smuzhiyun struct list_head list;
990*4882a593Smuzhiyun struct list_head clist;
991*4882a593Smuzhiyun enum lpfc_sge_type buff_type; /* is this a scsi sgl */
992*4882a593Smuzhiyun enum lpfc_sgl_state state;
993*4882a593Smuzhiyun struct lpfc_nodelist *ndlp; /* ndlp associated with IO */
994*4882a593Smuzhiyun uint16_t iotag; /* pre-assigned IO tag */
995*4882a593Smuzhiyun uint16_t sli4_lxritag; /* logical pre-assigned xri. */
996*4882a593Smuzhiyun uint16_t sli4_xritag; /* pre-assigned XRI, (OXID) tag. */
997*4882a593Smuzhiyun struct sli4_sge *sgl; /* pre-assigned SGL */
998*4882a593Smuzhiyun void *virt; /* virtual address. */
999*4882a593Smuzhiyun dma_addr_t phys; /* physical address */
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun struct lpfc_rpi_hdr {
1003*4882a593Smuzhiyun struct list_head list;
1004*4882a593Smuzhiyun uint32_t len;
1005*4882a593Smuzhiyun struct lpfc_dmabuf *dmabuf;
1006*4882a593Smuzhiyun uint32_t page_count;
1007*4882a593Smuzhiyun uint32_t start_rpi;
1008*4882a593Smuzhiyun uint16_t next_rpi;
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun struct lpfc_rsrc_blks {
1012*4882a593Smuzhiyun struct list_head list;
1013*4882a593Smuzhiyun uint16_t rsrc_start;
1014*4882a593Smuzhiyun uint16_t rsrc_size;
1015*4882a593Smuzhiyun uint16_t rsrc_used;
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun struct lpfc_rdp_context {
1019*4882a593Smuzhiyun struct lpfc_nodelist *ndlp;
1020*4882a593Smuzhiyun uint16_t ox_id;
1021*4882a593Smuzhiyun uint16_t rx_id;
1022*4882a593Smuzhiyun READ_LNK_VAR link_stat;
1023*4882a593Smuzhiyun uint8_t page_a0[DMP_SFF_PAGE_A0_SIZE];
1024*4882a593Smuzhiyun uint8_t page_a2[DMP_SFF_PAGE_A2_SIZE];
1025*4882a593Smuzhiyun void (*cmpl)(struct lpfc_hba *, struct lpfc_rdp_context*, int);
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun struct lpfc_lcb_context {
1029*4882a593Smuzhiyun uint8_t sub_command;
1030*4882a593Smuzhiyun uint8_t type;
1031*4882a593Smuzhiyun uint8_t capability;
1032*4882a593Smuzhiyun uint8_t frequency;
1033*4882a593Smuzhiyun uint16_t duration;
1034*4882a593Smuzhiyun uint16_t ox_id;
1035*4882a593Smuzhiyun uint16_t rx_id;
1036*4882a593Smuzhiyun struct lpfc_nodelist *ndlp;
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /*
1041*4882a593Smuzhiyun * SLI4 specific function prototypes
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun int lpfc_pci_function_reset(struct lpfc_hba *);
1044*4882a593Smuzhiyun int lpfc_sli4_pdev_status_reg_wait(struct lpfc_hba *);
1045*4882a593Smuzhiyun int lpfc_sli4_hba_setup(struct lpfc_hba *);
1046*4882a593Smuzhiyun int lpfc_sli4_config(struct lpfc_hba *, struct lpfcMboxq *, uint8_t,
1047*4882a593Smuzhiyun uint8_t, uint32_t, bool);
1048*4882a593Smuzhiyun void lpfc_sli4_mbox_cmd_free(struct lpfc_hba *, struct lpfcMboxq *);
1049*4882a593Smuzhiyun void lpfc_sli4_mbx_sge_set(struct lpfcMboxq *, uint32_t, dma_addr_t, uint32_t);
1050*4882a593Smuzhiyun void lpfc_sli4_mbx_sge_get(struct lpfcMboxq *, uint32_t,
1051*4882a593Smuzhiyun struct lpfc_mbx_sge *);
1052*4882a593Smuzhiyun int lpfc_sli4_mbx_read_fcf_rec(struct lpfc_hba *, struct lpfcMboxq *,
1053*4882a593Smuzhiyun uint16_t);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun void lpfc_sli4_hba_reset(struct lpfc_hba *);
1056*4882a593Smuzhiyun struct lpfc_queue *lpfc_sli4_queue_alloc(struct lpfc_hba *phba,
1057*4882a593Smuzhiyun uint32_t page_size,
1058*4882a593Smuzhiyun uint32_t entry_size,
1059*4882a593Smuzhiyun uint32_t entry_count, int cpu);
1060*4882a593Smuzhiyun void lpfc_sli4_queue_free(struct lpfc_queue *);
1061*4882a593Smuzhiyun int lpfc_eq_create(struct lpfc_hba *, struct lpfc_queue *, uint32_t);
1062*4882a593Smuzhiyun void lpfc_modify_hba_eq_delay(struct lpfc_hba *phba, uint32_t startq,
1063*4882a593Smuzhiyun uint32_t numq, uint32_t usdelay);
1064*4882a593Smuzhiyun int lpfc_cq_create(struct lpfc_hba *, struct lpfc_queue *,
1065*4882a593Smuzhiyun struct lpfc_queue *, uint32_t, uint32_t);
1066*4882a593Smuzhiyun int lpfc_cq_create_set(struct lpfc_hba *phba, struct lpfc_queue **cqp,
1067*4882a593Smuzhiyun struct lpfc_sli4_hdw_queue *hdwq, uint32_t type,
1068*4882a593Smuzhiyun uint32_t subtype);
1069*4882a593Smuzhiyun int32_t lpfc_mq_create(struct lpfc_hba *, struct lpfc_queue *,
1070*4882a593Smuzhiyun struct lpfc_queue *, uint32_t);
1071*4882a593Smuzhiyun int lpfc_wq_create(struct lpfc_hba *, struct lpfc_queue *,
1072*4882a593Smuzhiyun struct lpfc_queue *, uint32_t);
1073*4882a593Smuzhiyun int lpfc_rq_create(struct lpfc_hba *, struct lpfc_queue *,
1074*4882a593Smuzhiyun struct lpfc_queue *, struct lpfc_queue *, uint32_t);
1075*4882a593Smuzhiyun int lpfc_mrq_create(struct lpfc_hba *phba, struct lpfc_queue **hrqp,
1076*4882a593Smuzhiyun struct lpfc_queue **drqp, struct lpfc_queue **cqp,
1077*4882a593Smuzhiyun uint32_t subtype);
1078*4882a593Smuzhiyun int lpfc_eq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1079*4882a593Smuzhiyun int lpfc_cq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1080*4882a593Smuzhiyun int lpfc_mq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1081*4882a593Smuzhiyun int lpfc_wq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1082*4882a593Smuzhiyun int lpfc_rq_destroy(struct lpfc_hba *, struct lpfc_queue *,
1083*4882a593Smuzhiyun struct lpfc_queue *);
1084*4882a593Smuzhiyun int lpfc_sli4_queue_setup(struct lpfc_hba *);
1085*4882a593Smuzhiyun void lpfc_sli4_queue_unset(struct lpfc_hba *);
1086*4882a593Smuzhiyun int lpfc_sli4_post_sgl(struct lpfc_hba *, dma_addr_t, dma_addr_t, uint16_t);
1087*4882a593Smuzhiyun int lpfc_repost_io_sgl_list(struct lpfc_hba *phba);
1088*4882a593Smuzhiyun uint16_t lpfc_sli4_next_xritag(struct lpfc_hba *);
1089*4882a593Smuzhiyun void lpfc_sli4_free_xri(struct lpfc_hba *, int);
1090*4882a593Smuzhiyun int lpfc_sli4_post_async_mbox(struct lpfc_hba *);
1091*4882a593Smuzhiyun struct lpfc_cq_event *__lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
1092*4882a593Smuzhiyun struct lpfc_cq_event *lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
1093*4882a593Smuzhiyun void __lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
1094*4882a593Smuzhiyun void lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
1095*4882a593Smuzhiyun int lpfc_sli4_init_rpi_hdrs(struct lpfc_hba *);
1096*4882a593Smuzhiyun int lpfc_sli4_post_rpi_hdr(struct lpfc_hba *, struct lpfc_rpi_hdr *);
1097*4882a593Smuzhiyun int lpfc_sli4_post_all_rpi_hdrs(struct lpfc_hba *);
1098*4882a593Smuzhiyun struct lpfc_rpi_hdr *lpfc_sli4_create_rpi_hdr(struct lpfc_hba *);
1099*4882a593Smuzhiyun void lpfc_sli4_remove_rpi_hdrs(struct lpfc_hba *);
1100*4882a593Smuzhiyun int lpfc_sli4_alloc_rpi(struct lpfc_hba *);
1101*4882a593Smuzhiyun void lpfc_sli4_free_rpi(struct lpfc_hba *, int);
1102*4882a593Smuzhiyun void lpfc_sli4_remove_rpis(struct lpfc_hba *);
1103*4882a593Smuzhiyun void lpfc_sli4_async_event_proc(struct lpfc_hba *);
1104*4882a593Smuzhiyun void lpfc_sli4_fcf_redisc_event_proc(struct lpfc_hba *);
1105*4882a593Smuzhiyun int lpfc_sli4_resume_rpi(struct lpfc_nodelist *,
1106*4882a593Smuzhiyun void (*)(struct lpfc_hba *, LPFC_MBOXQ_t *), void *);
1107*4882a593Smuzhiyun void lpfc_sli4_els_xri_abort_event_proc(struct lpfc_hba *phba);
1108*4882a593Smuzhiyun void lpfc_sli4_nvme_xri_aborted(struct lpfc_hba *phba,
1109*4882a593Smuzhiyun struct sli4_wcqe_xri_aborted *axri,
1110*4882a593Smuzhiyun struct lpfc_io_buf *lpfc_ncmd);
1111*4882a593Smuzhiyun void lpfc_sli4_io_xri_aborted(struct lpfc_hba *phba,
1112*4882a593Smuzhiyun struct sli4_wcqe_xri_aborted *axri, int idx);
1113*4882a593Smuzhiyun void lpfc_sli4_nvmet_xri_aborted(struct lpfc_hba *phba,
1114*4882a593Smuzhiyun struct sli4_wcqe_xri_aborted *axri);
1115*4882a593Smuzhiyun void lpfc_sli4_els_xri_aborted(struct lpfc_hba *,
1116*4882a593Smuzhiyun struct sli4_wcqe_xri_aborted *);
1117*4882a593Smuzhiyun void lpfc_sli4_vport_delete_els_xri_aborted(struct lpfc_vport *);
1118*4882a593Smuzhiyun void lpfc_sli4_vport_delete_fcp_xri_aborted(struct lpfc_vport *);
1119*4882a593Smuzhiyun int lpfc_sli4_brdreset(struct lpfc_hba *);
1120*4882a593Smuzhiyun int lpfc_sli4_add_fcf_record(struct lpfc_hba *, struct fcf_record *);
1121*4882a593Smuzhiyun void lpfc_sli_remove_dflt_fcf(struct lpfc_hba *);
1122*4882a593Smuzhiyun int lpfc_sli4_get_els_iocb_cnt(struct lpfc_hba *);
1123*4882a593Smuzhiyun int lpfc_sli4_get_iocb_cnt(struct lpfc_hba *phba);
1124*4882a593Smuzhiyun int lpfc_sli4_init_vpi(struct lpfc_vport *);
1125*4882a593Smuzhiyun void lpfc_sli4_eq_clr_intr(struct lpfc_queue *);
1126*4882a593Smuzhiyun void lpfc_sli4_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1127*4882a593Smuzhiyun uint32_t count, bool arm);
1128*4882a593Smuzhiyun void lpfc_sli4_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1129*4882a593Smuzhiyun uint32_t count, bool arm);
1130*4882a593Smuzhiyun void lpfc_sli4_if6_eq_clr_intr(struct lpfc_queue *q);
1131*4882a593Smuzhiyun void lpfc_sli4_if6_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1132*4882a593Smuzhiyun uint32_t count, bool arm);
1133*4882a593Smuzhiyun void lpfc_sli4_if6_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1134*4882a593Smuzhiyun uint32_t count, bool arm);
1135*4882a593Smuzhiyun void lpfc_sli4_fcfi_unreg(struct lpfc_hba *, uint16_t);
1136*4882a593Smuzhiyun int lpfc_sli4_fcf_scan_read_fcf_rec(struct lpfc_hba *, uint16_t);
1137*4882a593Smuzhiyun int lpfc_sli4_fcf_rr_read_fcf_rec(struct lpfc_hba *, uint16_t);
1138*4882a593Smuzhiyun int lpfc_sli4_read_fcf_rec(struct lpfc_hba *, uint16_t);
1139*4882a593Smuzhiyun void lpfc_mbx_cmpl_fcf_scan_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1140*4882a593Smuzhiyun void lpfc_mbx_cmpl_fcf_rr_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1141*4882a593Smuzhiyun void lpfc_mbx_cmpl_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1142*4882a593Smuzhiyun int lpfc_sli4_unregister_fcf(struct lpfc_hba *);
1143*4882a593Smuzhiyun int lpfc_sli4_post_status_check(struct lpfc_hba *);
1144*4882a593Smuzhiyun uint8_t lpfc_sli_config_mbox_subsys_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
1145*4882a593Smuzhiyun uint8_t lpfc_sli_config_mbox_opcode_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
1146*4882a593Smuzhiyun void lpfc_sli4_ras_dma_free(struct lpfc_hba *phba);
1147*4882a593Smuzhiyun struct sli4_hybrid_sgl *lpfc_get_sgl_per_hdwq(struct lpfc_hba *phba,
1148*4882a593Smuzhiyun struct lpfc_io_buf *buf);
1149*4882a593Smuzhiyun struct fcp_cmd_rsp_buf *lpfc_get_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1150*4882a593Smuzhiyun struct lpfc_io_buf *buf);
1151*4882a593Smuzhiyun int lpfc_put_sgl_per_hdwq(struct lpfc_hba *phba, struct lpfc_io_buf *buf);
1152*4882a593Smuzhiyun int lpfc_put_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1153*4882a593Smuzhiyun struct lpfc_io_buf *buf);
1154*4882a593Smuzhiyun void lpfc_free_sgl_per_hdwq(struct lpfc_hba *phba,
1155*4882a593Smuzhiyun struct lpfc_sli4_hdw_queue *hdwq);
1156*4882a593Smuzhiyun void lpfc_free_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1157*4882a593Smuzhiyun struct lpfc_sli4_hdw_queue *hdwq);
lpfc_sli4_qe(struct lpfc_queue * q,uint16_t idx)1158*4882a593Smuzhiyun static inline void *lpfc_sli4_qe(struct lpfc_queue *q, uint16_t idx)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun return q->q_pgs[idx / q->entry_cnt_per_pg] +
1161*4882a593Smuzhiyun (q->entry_size * (idx % q->entry_cnt_per_pg));
1162*4882a593Smuzhiyun }
1163