1*4882a593Smuzhiyun /*******************************************************************
2*4882a593Smuzhiyun * This file is part of the Emulex Linux Device Driver for *
3*4882a593Smuzhiyun * Fibre Channel Host Bus Adapters. *
4*4882a593Smuzhiyun * Copyright (C) 2017-2020 Broadcom. All Rights Reserved. The term *
5*4882a593Smuzhiyun * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
6*4882a593Smuzhiyun * Copyright (C) 2004-2016 Emulex. All rights reserved. *
7*4882a593Smuzhiyun * EMULEX and SLI are trademarks of Emulex. *
8*4882a593Smuzhiyun * www.broadcom.com *
9*4882a593Smuzhiyun * *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or *
11*4882a593Smuzhiyun * modify it under the terms of version 2 of the GNU General *
12*4882a593Smuzhiyun * Public License as published by the Free Software Foundation. *
13*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful. *
14*4882a593Smuzhiyun * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15*4882a593Smuzhiyun * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17*4882a593Smuzhiyun * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18*4882a593Smuzhiyun * TO BE LEGALLY INVALID. See the GNU General Public License for *
19*4882a593Smuzhiyun * more details, a copy of which can be found in the file COPYING *
20*4882a593Smuzhiyun * included with this package. *
21*4882a593Smuzhiyun *******************************************************************/
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define FDMI_DID 0xfffffaU
24*4882a593Smuzhiyun #define NameServer_DID 0xfffffcU
25*4882a593Smuzhiyun #define Fabric_Cntl_DID 0xfffffdU
26*4882a593Smuzhiyun #define Fabric_DID 0xfffffeU
27*4882a593Smuzhiyun #define Bcast_DID 0xffffffU
28*4882a593Smuzhiyun #define Mask_DID 0xffffffU
29*4882a593Smuzhiyun #define CT_DID_MASK 0xffff00U
30*4882a593Smuzhiyun #define Fabric_DID_MASK 0xfff000U
31*4882a593Smuzhiyun #define WELL_KNOWN_DID_MASK 0xfffff0U
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PT2PT_LocalID 1
34*4882a593Smuzhiyun #define PT2PT_RemoteID 2
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
37*4882a593Smuzhiyun #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
38*4882a593Smuzhiyun #define FF_DEF_RATOV 10 /* Default RA_TOV (10s) */
39*4882a593Smuzhiyun #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
42*4882a593Smuzhiyun 0 */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define FCELSSIZE 1024 /* maximum ELS transfer size */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
47*4882a593Smuzhiyun #define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
48*4882a593Smuzhiyun #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
51*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
52*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
53*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
54*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
55*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
56*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
57*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
58*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R3_ENTRIES 0
59*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R3_ENTRIES 0
60*4882a593Smuzhiyun #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
61*4882a593Smuzhiyun #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define SLI2_IOCB_CMD_SIZE 32
64*4882a593Smuzhiyun #define SLI2_IOCB_RSP_SIZE 32
65*4882a593Smuzhiyun #define SLI3_IOCB_CMD_SIZE 128
66*4882a593Smuzhiyun #define SLI3_IOCB_RSP_SIZE 64
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define LPFC_UNREG_ALL_RPIS_VPORT 0xffff
69*4882a593Smuzhiyun #define LPFC_UNREG_ALL_DFLT_RPIS 0xffffffff
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* vendor ID used in SCSI netlink calls */
72*4882a593Smuzhiyun #define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define FW_REV_STR_SIZE 32
75*4882a593Smuzhiyun /* Common Transport structures and definitions */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun union CtRevisionId {
78*4882a593Smuzhiyun /* Structure is in Big Endian format */
79*4882a593Smuzhiyun struct {
80*4882a593Smuzhiyun uint32_t Revision:8;
81*4882a593Smuzhiyun uint32_t InId:24;
82*4882a593Smuzhiyun } bits;
83*4882a593Smuzhiyun uint32_t word;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun union CtCommandResponse {
87*4882a593Smuzhiyun /* Structure is in Big Endian format */
88*4882a593Smuzhiyun struct {
89*4882a593Smuzhiyun uint32_t CmdRsp:16;
90*4882a593Smuzhiyun uint32_t Size:16;
91*4882a593Smuzhiyun } bits;
92*4882a593Smuzhiyun uint32_t word;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* FC4 Feature bits for RFF_ID */
96*4882a593Smuzhiyun #define FC4_FEATURE_TARGET 0x1
97*4882a593Smuzhiyun #define FC4_FEATURE_INIT 0x2
98*4882a593Smuzhiyun #define FC4_FEATURE_NVME_DISC 0x4
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct lpfc_sli_ct_request {
101*4882a593Smuzhiyun /* Structure is in Big Endian format */
102*4882a593Smuzhiyun union CtRevisionId RevisionId;
103*4882a593Smuzhiyun uint8_t FsType;
104*4882a593Smuzhiyun uint8_t FsSubType;
105*4882a593Smuzhiyun uint8_t Options;
106*4882a593Smuzhiyun uint8_t Rsrvd1;
107*4882a593Smuzhiyun union CtCommandResponse CommandResponse;
108*4882a593Smuzhiyun uint8_t Rsrvd2;
109*4882a593Smuzhiyun uint8_t ReasonCode;
110*4882a593Smuzhiyun uint8_t Explanation;
111*4882a593Smuzhiyun uint8_t VendorUnique;
112*4882a593Smuzhiyun #define LPFC_CT_PREAMBLE 20 /* Size of CTReq + 4 up to here */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun union {
115*4882a593Smuzhiyun uint32_t PortID;
116*4882a593Smuzhiyun struct gid {
117*4882a593Smuzhiyun uint8_t PortType; /* for GID_PT requests */
118*4882a593Smuzhiyun #define GID_PT_N_PORT 1
119*4882a593Smuzhiyun uint8_t DomainScope;
120*4882a593Smuzhiyun uint8_t AreaScope;
121*4882a593Smuzhiyun uint8_t Fc4Type; /* for GID_FT requests */
122*4882a593Smuzhiyun } gid;
123*4882a593Smuzhiyun struct gid_ff {
124*4882a593Smuzhiyun uint8_t Flags;
125*4882a593Smuzhiyun uint8_t DomainScope;
126*4882a593Smuzhiyun uint8_t AreaScope;
127*4882a593Smuzhiyun uint8_t rsvd1;
128*4882a593Smuzhiyun uint8_t rsvd2;
129*4882a593Smuzhiyun uint8_t rsvd3;
130*4882a593Smuzhiyun uint8_t Fc4FBits;
131*4882a593Smuzhiyun uint8_t Fc4Type;
132*4882a593Smuzhiyun } gid_ff;
133*4882a593Smuzhiyun struct rft {
134*4882a593Smuzhiyun uint32_t PortId; /* For RFT_ID requests */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
137*4882a593Smuzhiyun uint32_t rsvd0:16;
138*4882a593Smuzhiyun uint32_t rsvd1:7;
139*4882a593Smuzhiyun uint32_t fcpReg:1; /* Type 8 */
140*4882a593Smuzhiyun uint32_t rsvd2:2;
141*4882a593Smuzhiyun uint32_t ipReg:1; /* Type 5 */
142*4882a593Smuzhiyun uint32_t rsvd3:5;
143*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
144*4882a593Smuzhiyun uint32_t rsvd0:16;
145*4882a593Smuzhiyun uint32_t fcpReg:1; /* Type 8 */
146*4882a593Smuzhiyun uint32_t rsvd1:7;
147*4882a593Smuzhiyun uint32_t rsvd3:5;
148*4882a593Smuzhiyun uint32_t ipReg:1; /* Type 5 */
149*4882a593Smuzhiyun uint32_t rsvd2:2;
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun uint32_t rsvd[7];
153*4882a593Smuzhiyun } rft;
154*4882a593Smuzhiyun struct rnn {
155*4882a593Smuzhiyun uint32_t PortId; /* For RNN_ID requests */
156*4882a593Smuzhiyun uint8_t wwnn[8];
157*4882a593Smuzhiyun } rnn;
158*4882a593Smuzhiyun struct rsnn { /* For RSNN_ID requests */
159*4882a593Smuzhiyun uint8_t wwnn[8];
160*4882a593Smuzhiyun uint8_t len;
161*4882a593Smuzhiyun uint8_t symbname[255];
162*4882a593Smuzhiyun } rsnn;
163*4882a593Smuzhiyun struct da_id { /* For DA_ID requests */
164*4882a593Smuzhiyun uint32_t port_id;
165*4882a593Smuzhiyun } da_id;
166*4882a593Smuzhiyun struct rspn { /* For RSPN_ID requests */
167*4882a593Smuzhiyun uint32_t PortId;
168*4882a593Smuzhiyun uint8_t len;
169*4882a593Smuzhiyun uint8_t symbname[255];
170*4882a593Smuzhiyun } rspn;
171*4882a593Smuzhiyun struct gff {
172*4882a593Smuzhiyun uint32_t PortId;
173*4882a593Smuzhiyun } gff;
174*4882a593Smuzhiyun struct gff_acc {
175*4882a593Smuzhiyun uint8_t fbits[128];
176*4882a593Smuzhiyun } gff_acc;
177*4882a593Smuzhiyun struct gft {
178*4882a593Smuzhiyun uint32_t PortId;
179*4882a593Smuzhiyun } gft;
180*4882a593Smuzhiyun struct gft_acc {
181*4882a593Smuzhiyun uint32_t fc4_types[8];
182*4882a593Smuzhiyun } gft_acc;
183*4882a593Smuzhiyun #define FCP_TYPE_FEATURE_OFFSET 7
184*4882a593Smuzhiyun struct rff {
185*4882a593Smuzhiyun uint32_t PortId;
186*4882a593Smuzhiyun uint8_t reserved[2];
187*4882a593Smuzhiyun uint8_t fbits;
188*4882a593Smuzhiyun uint8_t type_code; /* type=8 for FCP */
189*4882a593Smuzhiyun } rff;
190*4882a593Smuzhiyun } un;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define LPFC_MAX_CT_SIZE (60 * 4096)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define SLI_CT_REVISION 1
196*4882a593Smuzhiyun #define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
197*4882a593Smuzhiyun sizeof(struct gid))
198*4882a593Smuzhiyun #define GIDFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
199*4882a593Smuzhiyun sizeof(struct gid_ff))
200*4882a593Smuzhiyun #define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
201*4882a593Smuzhiyun sizeof(struct gff))
202*4882a593Smuzhiyun #define GFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
203*4882a593Smuzhiyun sizeof(struct gft))
204*4882a593Smuzhiyun #define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
205*4882a593Smuzhiyun sizeof(struct rft))
206*4882a593Smuzhiyun #define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
207*4882a593Smuzhiyun sizeof(struct rff))
208*4882a593Smuzhiyun #define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
209*4882a593Smuzhiyun sizeof(struct rnn))
210*4882a593Smuzhiyun #define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
211*4882a593Smuzhiyun sizeof(struct rsnn))
212*4882a593Smuzhiyun #define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
213*4882a593Smuzhiyun sizeof(struct da_id))
214*4882a593Smuzhiyun #define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
215*4882a593Smuzhiyun sizeof(struct rspn))
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * FsType Definitions
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define SLI_CT_MANAGEMENT_SERVICE 0xFA
222*4882a593Smuzhiyun #define SLI_CT_TIME_SERVICE 0xFB
223*4882a593Smuzhiyun #define SLI_CT_DIRECTORY_SERVICE 0xFC
224*4882a593Smuzhiyun #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * Directory Service Subtypes
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define SLI_CT_DIRECTORY_NAME_SERVER 0x02
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * Response Codes
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define SLI_CT_RESPONSE_FS_RJT 0x8001
237*4882a593Smuzhiyun #define SLI_CT_RESPONSE_FS_ACC 0x8002
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * Reason Codes
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define SLI_CT_NO_ADDITIONAL_EXPL 0x0
244*4882a593Smuzhiyun #define SLI_CT_INVALID_COMMAND 0x01
245*4882a593Smuzhiyun #define SLI_CT_INVALID_VERSION 0x02
246*4882a593Smuzhiyun #define SLI_CT_LOGICAL_ERROR 0x03
247*4882a593Smuzhiyun #define SLI_CT_INVALID_IU_SIZE 0x04
248*4882a593Smuzhiyun #define SLI_CT_LOGICAL_BUSY 0x05
249*4882a593Smuzhiyun #define SLI_CT_PROTOCOL_ERROR 0x07
250*4882a593Smuzhiyun #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
251*4882a593Smuzhiyun #define SLI_CT_REQ_NOT_SUPPORTED 0x0b
252*4882a593Smuzhiyun #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
253*4882a593Smuzhiyun #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
254*4882a593Smuzhiyun #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
255*4882a593Smuzhiyun #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
256*4882a593Smuzhiyun #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
257*4882a593Smuzhiyun #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
258*4882a593Smuzhiyun #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
259*4882a593Smuzhiyun #define SLI_CT_VENDOR_UNIQUE 0xff
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define SLI_CT_NO_PORT_ID 0x01
266*4882a593Smuzhiyun #define SLI_CT_NO_PORT_NAME 0x02
267*4882a593Smuzhiyun #define SLI_CT_NO_NODE_NAME 0x03
268*4882a593Smuzhiyun #define SLI_CT_NO_CLASS_OF_SERVICE 0x04
269*4882a593Smuzhiyun #define SLI_CT_NO_IP_ADDRESS 0x05
270*4882a593Smuzhiyun #define SLI_CT_NO_IPA 0x06
271*4882a593Smuzhiyun #define SLI_CT_NO_FC4_TYPES 0x07
272*4882a593Smuzhiyun #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
273*4882a593Smuzhiyun #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
274*4882a593Smuzhiyun #define SLI_CT_NO_PORT_TYPE 0x0A
275*4882a593Smuzhiyun #define SLI_CT_ACCESS_DENIED 0x10
276*4882a593Smuzhiyun #define SLI_CT_INVALID_PORT_ID 0x11
277*4882a593Smuzhiyun #define SLI_CT_DATABASE_EMPTY 0x12
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Name Server Command Codes
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #define SLI_CTNS_GA_NXT 0x0100
284*4882a593Smuzhiyun #define SLI_CTNS_GPN_ID 0x0112
285*4882a593Smuzhiyun #define SLI_CTNS_GNN_ID 0x0113
286*4882a593Smuzhiyun #define SLI_CTNS_GCS_ID 0x0114
287*4882a593Smuzhiyun #define SLI_CTNS_GFT_ID 0x0117
288*4882a593Smuzhiyun #define SLI_CTNS_GSPN_ID 0x0118
289*4882a593Smuzhiyun #define SLI_CTNS_GPT_ID 0x011A
290*4882a593Smuzhiyun #define SLI_CTNS_GFF_ID 0x011F
291*4882a593Smuzhiyun #define SLI_CTNS_GID_PN 0x0121
292*4882a593Smuzhiyun #define SLI_CTNS_GID_NN 0x0131
293*4882a593Smuzhiyun #define SLI_CTNS_GIP_NN 0x0135
294*4882a593Smuzhiyun #define SLI_CTNS_GIPA_NN 0x0136
295*4882a593Smuzhiyun #define SLI_CTNS_GSNN_NN 0x0139
296*4882a593Smuzhiyun #define SLI_CTNS_GNN_IP 0x0153
297*4882a593Smuzhiyun #define SLI_CTNS_GIPA_IP 0x0156
298*4882a593Smuzhiyun #define SLI_CTNS_GID_FT 0x0171
299*4882a593Smuzhiyun #define SLI_CTNS_GID_FF 0x01F1
300*4882a593Smuzhiyun #define SLI_CTNS_GID_PT 0x01A1
301*4882a593Smuzhiyun #define SLI_CTNS_RPN_ID 0x0212
302*4882a593Smuzhiyun #define SLI_CTNS_RNN_ID 0x0213
303*4882a593Smuzhiyun #define SLI_CTNS_RCS_ID 0x0214
304*4882a593Smuzhiyun #define SLI_CTNS_RFT_ID 0x0217
305*4882a593Smuzhiyun #define SLI_CTNS_RSPN_ID 0x0218
306*4882a593Smuzhiyun #define SLI_CTNS_RPT_ID 0x021A
307*4882a593Smuzhiyun #define SLI_CTNS_RFF_ID 0x021F
308*4882a593Smuzhiyun #define SLI_CTNS_RIP_NN 0x0235
309*4882a593Smuzhiyun #define SLI_CTNS_RIPA_NN 0x0236
310*4882a593Smuzhiyun #define SLI_CTNS_RSNN_NN 0x0239
311*4882a593Smuzhiyun #define SLI_CTNS_DA_ID 0x0300
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Port Types
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define SLI_CTPT_N_PORT 0x01
318*4882a593Smuzhiyun #define SLI_CTPT_NL_PORT 0x02
319*4882a593Smuzhiyun #define SLI_CTPT_FNL_PORT 0x03
320*4882a593Smuzhiyun #define SLI_CTPT_IP 0x04
321*4882a593Smuzhiyun #define SLI_CTPT_FCP 0x08
322*4882a593Smuzhiyun #define SLI_CTPT_NVME 0x28
323*4882a593Smuzhiyun #define SLI_CTPT_NX_PORT 0x7F
324*4882a593Smuzhiyun #define SLI_CTPT_F_PORT 0x81
325*4882a593Smuzhiyun #define SLI_CTPT_FL_PORT 0x82
326*4882a593Smuzhiyun #define SLI_CTPT_E_PORT 0x84
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define SLI_CT_LAST_ENTRY 0x80000000
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* Fibre Channel Service Parameter definitions */
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define FC_PH_4_0 6 /* FC-PH version 4.0 */
333*4882a593Smuzhiyun #define FC_PH_4_1 7 /* FC-PH version 4.1 */
334*4882a593Smuzhiyun #define FC_PH_4_2 8 /* FC-PH version 4.2 */
335*4882a593Smuzhiyun #define FC_PH_4_3 9 /* FC-PH version 4.3 */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define FC_PH_LOW 8 /* Lowest supported FC-PH version */
338*4882a593Smuzhiyun #define FC_PH_HIGH 9 /* Highest supported FC-PH version */
339*4882a593Smuzhiyun #define FC_PH3 0x20 /* FC-PH-3 version */
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun #define FF_FRAME_SIZE 2048
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun struct lpfc_name {
344*4882a593Smuzhiyun union {
345*4882a593Smuzhiyun struct {
346*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
347*4882a593Smuzhiyun uint8_t nameType:4; /* FC Word 0, bit 28:31 */
348*4882a593Smuzhiyun uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
349*4882a593Smuzhiyun 8:11 of IEEE ext */
350*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
351*4882a593Smuzhiyun uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
352*4882a593Smuzhiyun 8:11 of IEEE ext */
353*4882a593Smuzhiyun uint8_t nameType:4; /* FC Word 0, bit 28:31 */
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #define NAME_IEEE 0x1 /* IEEE name - nameType */
357*4882a593Smuzhiyun #define NAME_IEEE_EXT 0x2 /* IEEE extended name */
358*4882a593Smuzhiyun #define NAME_FC_TYPE 0x3 /* FC native name type */
359*4882a593Smuzhiyun #define NAME_IP_TYPE 0x4 /* IP address */
360*4882a593Smuzhiyun #define NAME_CCITT_TYPE 0xC
361*4882a593Smuzhiyun #define NAME_CCITT_GR_TYPE 0xE
362*4882a593Smuzhiyun uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
363*4882a593Smuzhiyun extended Lsb */
364*4882a593Smuzhiyun uint8_t IEEE[6]; /* FC IEEE address */
365*4882a593Smuzhiyun } s;
366*4882a593Smuzhiyun uint8_t wwn[8];
367*4882a593Smuzhiyun uint64_t name;
368*4882a593Smuzhiyun } u;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct csp {
372*4882a593Smuzhiyun uint8_t fcphHigh; /* FC Word 0, byte 0 */
373*4882a593Smuzhiyun uint8_t fcphLow;
374*4882a593Smuzhiyun uint8_t bbCreditMsb;
375*4882a593Smuzhiyun uint8_t bbCreditLsb; /* FC Word 0, byte 3 */
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * Word 1 Bit 31 in common service parameter is overloaded.
379*4882a593Smuzhiyun * Word 1 Bit 31 in FLOGI request is multiple NPort request
380*4882a593Smuzhiyun * Word 1 Bit 31 in FLOGI response is clean address bit
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun #define clean_address_bit request_multiple_Nport /* Word 1, bit 31 */
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Word 1 Bit 30 in common service parameter is overloaded.
385*4882a593Smuzhiyun * Word 1 Bit 30 in FLOGI request is Virtual Fabrics
386*4882a593Smuzhiyun * Word 1 Bit 30 in PLOGI request is random offset
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun #define virtual_fabric_support randomOffset /* Word 1, bit 30 */
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * Word 1 Bit 29 in common service parameter is overloaded.
391*4882a593Smuzhiyun * Word 1 Bit 29 in FLOGI response is multiple NPort assignment
392*4882a593Smuzhiyun * Word 1 Bit 29 in FLOGI/PLOGI request is Valid Vendor Version Level
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun #define valid_vendor_ver_level response_multiple_NPort /* Word 1, bit 29 */
395*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
396*4882a593Smuzhiyun uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
397*4882a593Smuzhiyun uint16_t randomOffset:1; /* FC Word 1, bit 30 */
398*4882a593Smuzhiyun uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
399*4882a593Smuzhiyun uint16_t fPort:1; /* FC Word 1, bit 28 */
400*4882a593Smuzhiyun uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
401*4882a593Smuzhiyun uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
402*4882a593Smuzhiyun uint16_t multicast:1; /* FC Word 1, bit 25 */
403*4882a593Smuzhiyun uint16_t broadcast:1; /* FC Word 1, bit 24 */
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun uint16_t huntgroup:1; /* FC Word 1, bit 23 */
406*4882a593Smuzhiyun uint16_t simplex:1; /* FC Word 1, bit 22 */
407*4882a593Smuzhiyun uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
408*4882a593Smuzhiyun uint16_t dhd:1; /* FC Word 1, bit 18 */
409*4882a593Smuzhiyun uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
410*4882a593Smuzhiyun uint16_t payloadlength:1; /* FC Word 1, bit 16 */
411*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
412*4882a593Smuzhiyun uint16_t broadcast:1; /* FC Word 1, bit 24 */
413*4882a593Smuzhiyun uint16_t multicast:1; /* FC Word 1, bit 25 */
414*4882a593Smuzhiyun uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
415*4882a593Smuzhiyun uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
416*4882a593Smuzhiyun uint16_t fPort:1; /* FC Word 1, bit 28 */
417*4882a593Smuzhiyun uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
418*4882a593Smuzhiyun uint16_t randomOffset:1; /* FC Word 1, bit 30 */
419*4882a593Smuzhiyun uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun uint16_t payloadlength:1; /* FC Word 1, bit 16 */
422*4882a593Smuzhiyun uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
423*4882a593Smuzhiyun uint16_t dhd:1; /* FC Word 1, bit 18 */
424*4882a593Smuzhiyun uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
425*4882a593Smuzhiyun uint16_t simplex:1; /* FC Word 1, bit 22 */
426*4882a593Smuzhiyun uint16_t huntgroup:1; /* FC Word 1, bit 23 */
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
430*4882a593Smuzhiyun uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
431*4882a593Smuzhiyun union {
432*4882a593Smuzhiyun struct {
433*4882a593Smuzhiyun uint8_t word2Reserved1; /* FC Word 2 byte 0 */
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
436*4882a593Smuzhiyun uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
439*4882a593Smuzhiyun } nPort;
440*4882a593Smuzhiyun uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
441*4882a593Smuzhiyun } w2;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun struct class_parms {
447*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
448*4882a593Smuzhiyun uint8_t classValid:1; /* FC Word 0, bit 31 */
449*4882a593Smuzhiyun uint8_t intermix:1; /* FC Word 0, bit 30 */
450*4882a593Smuzhiyun uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
451*4882a593Smuzhiyun uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
452*4882a593Smuzhiyun uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
453*4882a593Smuzhiyun uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
454*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
455*4882a593Smuzhiyun uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
456*4882a593Smuzhiyun uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
457*4882a593Smuzhiyun uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
458*4882a593Smuzhiyun uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
459*4882a593Smuzhiyun uint8_t intermix:1; /* FC Word 0, bit 30 */
460*4882a593Smuzhiyun uint8_t classValid:1; /* FC Word 0, bit 31 */
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
467*4882a593Smuzhiyun uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
468*4882a593Smuzhiyun uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
469*4882a593Smuzhiyun uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
470*4882a593Smuzhiyun uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
471*4882a593Smuzhiyun uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
472*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
473*4882a593Smuzhiyun uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
474*4882a593Smuzhiyun uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
475*4882a593Smuzhiyun uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
476*4882a593Smuzhiyun uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
477*4882a593Smuzhiyun uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
483*4882a593Smuzhiyun uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
484*4882a593Smuzhiyun uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
485*4882a593Smuzhiyun uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
486*4882a593Smuzhiyun uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
487*4882a593Smuzhiyun uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
488*4882a593Smuzhiyun uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
489*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
490*4882a593Smuzhiyun uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
491*4882a593Smuzhiyun uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
492*4882a593Smuzhiyun uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
493*4882a593Smuzhiyun uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
494*4882a593Smuzhiyun uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
495*4882a593Smuzhiyun uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
499*4882a593Smuzhiyun uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
500*4882a593Smuzhiyun uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
503*4882a593Smuzhiyun uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
504*4882a593Smuzhiyun uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
505*4882a593Smuzhiyun uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
508*4882a593Smuzhiyun uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
509*4882a593Smuzhiyun uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
510*4882a593Smuzhiyun uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun #define FAPWWN_KEY_VENDOR 0x42524344 /*valid vendor version fawwpn key*/
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun struct serv_parm { /* Structure is in Big Endian format */
516*4882a593Smuzhiyun struct csp cmn;
517*4882a593Smuzhiyun struct lpfc_name portName;
518*4882a593Smuzhiyun struct lpfc_name nodeName;
519*4882a593Smuzhiyun struct class_parms cls1;
520*4882a593Smuzhiyun struct class_parms cls2;
521*4882a593Smuzhiyun struct class_parms cls3;
522*4882a593Smuzhiyun struct class_parms cls4;
523*4882a593Smuzhiyun union {
524*4882a593Smuzhiyun uint8_t vendorVersion[16];
525*4882a593Smuzhiyun struct {
526*4882a593Smuzhiyun uint32_t vid;
527*4882a593Smuzhiyun #define LPFC_VV_EMLX_ID 0x454d4c58 /* EMLX */
528*4882a593Smuzhiyun uint32_t flags;
529*4882a593Smuzhiyun #define LPFC_VV_SUPPRESS_RSP 1
530*4882a593Smuzhiyun } vv;
531*4882a593Smuzhiyun } un;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun * Virtual Fabric Tagging Header
536*4882a593Smuzhiyun */
537*4882a593Smuzhiyun struct fc_vft_header {
538*4882a593Smuzhiyun uint32_t word0;
539*4882a593Smuzhiyun #define fc_vft_hdr_r_ctl_SHIFT 24
540*4882a593Smuzhiyun #define fc_vft_hdr_r_ctl_MASK 0xFF
541*4882a593Smuzhiyun #define fc_vft_hdr_r_ctl_WORD word0
542*4882a593Smuzhiyun #define fc_vft_hdr_ver_SHIFT 22
543*4882a593Smuzhiyun #define fc_vft_hdr_ver_MASK 0x3
544*4882a593Smuzhiyun #define fc_vft_hdr_ver_WORD word0
545*4882a593Smuzhiyun #define fc_vft_hdr_type_SHIFT 18
546*4882a593Smuzhiyun #define fc_vft_hdr_type_MASK 0xF
547*4882a593Smuzhiyun #define fc_vft_hdr_type_WORD word0
548*4882a593Smuzhiyun #define fc_vft_hdr_e_SHIFT 16
549*4882a593Smuzhiyun #define fc_vft_hdr_e_MASK 0x1
550*4882a593Smuzhiyun #define fc_vft_hdr_e_WORD word0
551*4882a593Smuzhiyun #define fc_vft_hdr_priority_SHIFT 13
552*4882a593Smuzhiyun #define fc_vft_hdr_priority_MASK 0x7
553*4882a593Smuzhiyun #define fc_vft_hdr_priority_WORD word0
554*4882a593Smuzhiyun #define fc_vft_hdr_vf_id_SHIFT 1
555*4882a593Smuzhiyun #define fc_vft_hdr_vf_id_MASK 0xFFF
556*4882a593Smuzhiyun #define fc_vft_hdr_vf_id_WORD word0
557*4882a593Smuzhiyun uint32_t word1;
558*4882a593Smuzhiyun #define fc_vft_hdr_hopct_SHIFT 24
559*4882a593Smuzhiyun #define fc_vft_hdr_hopct_MASK 0xFF
560*4882a593Smuzhiyun #define fc_vft_hdr_hopct_WORD word1
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun #include <uapi/scsi/fc/fc_els.h>
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * Extended Link Service LS_COMMAND codes (Payload Word 0)
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
569*4882a593Smuzhiyun #define ELS_CMD_MASK 0xffff0000
570*4882a593Smuzhiyun #define ELS_RSP_MASK 0xff000000
571*4882a593Smuzhiyun #define ELS_CMD_LS_RJT 0x01000000
572*4882a593Smuzhiyun #define ELS_CMD_ACC 0x02000000
573*4882a593Smuzhiyun #define ELS_CMD_PLOGI 0x03000000
574*4882a593Smuzhiyun #define ELS_CMD_FLOGI 0x04000000
575*4882a593Smuzhiyun #define ELS_CMD_LOGO 0x05000000
576*4882a593Smuzhiyun #define ELS_CMD_ABTX 0x06000000
577*4882a593Smuzhiyun #define ELS_CMD_RCS 0x07000000
578*4882a593Smuzhiyun #define ELS_CMD_RES 0x08000000
579*4882a593Smuzhiyun #define ELS_CMD_RSS 0x09000000
580*4882a593Smuzhiyun #define ELS_CMD_RSI 0x0A000000
581*4882a593Smuzhiyun #define ELS_CMD_ESTS 0x0B000000
582*4882a593Smuzhiyun #define ELS_CMD_ESTC 0x0C000000
583*4882a593Smuzhiyun #define ELS_CMD_ADVC 0x0D000000
584*4882a593Smuzhiyun #define ELS_CMD_RTV 0x0E000000
585*4882a593Smuzhiyun #define ELS_CMD_RLS 0x0F000000
586*4882a593Smuzhiyun #define ELS_CMD_ECHO 0x10000000
587*4882a593Smuzhiyun #define ELS_CMD_TEST 0x11000000
588*4882a593Smuzhiyun #define ELS_CMD_RRQ 0x12000000
589*4882a593Smuzhiyun #define ELS_CMD_REC 0x13000000
590*4882a593Smuzhiyun #define ELS_CMD_RDP 0x18000000
591*4882a593Smuzhiyun #define ELS_CMD_RDF 0x19000000
592*4882a593Smuzhiyun #define ELS_CMD_PRLI 0x20100014
593*4882a593Smuzhiyun #define ELS_CMD_NVMEPRLI 0x20140018
594*4882a593Smuzhiyun #define ELS_CMD_PRLO 0x21100014
595*4882a593Smuzhiyun #define ELS_CMD_PRLO_ACC 0x02100014
596*4882a593Smuzhiyun #define ELS_CMD_PDISC 0x50000000
597*4882a593Smuzhiyun #define ELS_CMD_FDISC 0x51000000
598*4882a593Smuzhiyun #define ELS_CMD_ADISC 0x52000000
599*4882a593Smuzhiyun #define ELS_CMD_FARP 0x54000000
600*4882a593Smuzhiyun #define ELS_CMD_FARPR 0x55000000
601*4882a593Smuzhiyun #define ELS_CMD_RPL 0x57000000
602*4882a593Smuzhiyun #define ELS_CMD_FAN 0x60000000
603*4882a593Smuzhiyun #define ELS_CMD_RSCN 0x61040000
604*4882a593Smuzhiyun #define ELS_CMD_RSCN_XMT 0x61040008
605*4882a593Smuzhiyun #define ELS_CMD_SCR 0x62000000
606*4882a593Smuzhiyun #define ELS_CMD_RNID 0x78000000
607*4882a593Smuzhiyun #define ELS_CMD_LIRR 0x7A000000
608*4882a593Smuzhiyun #define ELS_CMD_LCB 0x81000000
609*4882a593Smuzhiyun #define ELS_CMD_FPIN 0x16000000
610*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
611*4882a593Smuzhiyun #define ELS_CMD_MASK 0xffff
612*4882a593Smuzhiyun #define ELS_RSP_MASK 0xff
613*4882a593Smuzhiyun #define ELS_CMD_LS_RJT 0x01
614*4882a593Smuzhiyun #define ELS_CMD_ACC 0x02
615*4882a593Smuzhiyun #define ELS_CMD_PLOGI 0x03
616*4882a593Smuzhiyun #define ELS_CMD_FLOGI 0x04
617*4882a593Smuzhiyun #define ELS_CMD_LOGO 0x05
618*4882a593Smuzhiyun #define ELS_CMD_ABTX 0x06
619*4882a593Smuzhiyun #define ELS_CMD_RCS 0x07
620*4882a593Smuzhiyun #define ELS_CMD_RES 0x08
621*4882a593Smuzhiyun #define ELS_CMD_RSS 0x09
622*4882a593Smuzhiyun #define ELS_CMD_RSI 0x0A
623*4882a593Smuzhiyun #define ELS_CMD_ESTS 0x0B
624*4882a593Smuzhiyun #define ELS_CMD_ESTC 0x0C
625*4882a593Smuzhiyun #define ELS_CMD_ADVC 0x0D
626*4882a593Smuzhiyun #define ELS_CMD_RTV 0x0E
627*4882a593Smuzhiyun #define ELS_CMD_RLS 0x0F
628*4882a593Smuzhiyun #define ELS_CMD_ECHO 0x10
629*4882a593Smuzhiyun #define ELS_CMD_TEST 0x11
630*4882a593Smuzhiyun #define ELS_CMD_RRQ 0x12
631*4882a593Smuzhiyun #define ELS_CMD_REC 0x13
632*4882a593Smuzhiyun #define ELS_CMD_RDP 0x18
633*4882a593Smuzhiyun #define ELS_CMD_RDF 0x19
634*4882a593Smuzhiyun #define ELS_CMD_PRLI 0x14001020
635*4882a593Smuzhiyun #define ELS_CMD_NVMEPRLI 0x18001420
636*4882a593Smuzhiyun #define ELS_CMD_PRLO 0x14001021
637*4882a593Smuzhiyun #define ELS_CMD_PRLO_ACC 0x14001002
638*4882a593Smuzhiyun #define ELS_CMD_PDISC 0x50
639*4882a593Smuzhiyun #define ELS_CMD_FDISC 0x51
640*4882a593Smuzhiyun #define ELS_CMD_ADISC 0x52
641*4882a593Smuzhiyun #define ELS_CMD_FARP 0x54
642*4882a593Smuzhiyun #define ELS_CMD_FARPR 0x55
643*4882a593Smuzhiyun #define ELS_CMD_RPL 0x57
644*4882a593Smuzhiyun #define ELS_CMD_FAN 0x60
645*4882a593Smuzhiyun #define ELS_CMD_RSCN 0x0461
646*4882a593Smuzhiyun #define ELS_CMD_RSCN_XMT 0x08000461
647*4882a593Smuzhiyun #define ELS_CMD_SCR 0x62
648*4882a593Smuzhiyun #define ELS_CMD_RNID 0x78
649*4882a593Smuzhiyun #define ELS_CMD_LIRR 0x7A
650*4882a593Smuzhiyun #define ELS_CMD_LCB 0x81
651*4882a593Smuzhiyun #define ELS_CMD_FPIN ELS_FPIN
652*4882a593Smuzhiyun #endif
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * LS_RJT Payload Definition
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun struct ls_rjt { /* Structure is in Big Endian format */
659*4882a593Smuzhiyun union {
660*4882a593Smuzhiyun uint32_t lsRjtError;
661*4882a593Smuzhiyun struct {
662*4882a593Smuzhiyun uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
665*4882a593Smuzhiyun /* LS_RJT reason codes */
666*4882a593Smuzhiyun #define LSRJT_INVALID_CMD 0x01
667*4882a593Smuzhiyun #define LSRJT_LOGICAL_ERR 0x03
668*4882a593Smuzhiyun #define LSRJT_LOGICAL_BSY 0x05
669*4882a593Smuzhiyun #define LSRJT_PROTOCOL_ERR 0x07
670*4882a593Smuzhiyun #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
671*4882a593Smuzhiyun #define LSRJT_CMD_UNSUPPORTED 0x0B
672*4882a593Smuzhiyun #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
675*4882a593Smuzhiyun /* LS_RJT reason explanation */
676*4882a593Smuzhiyun #define LSEXP_NOTHING_MORE 0x00
677*4882a593Smuzhiyun #define LSEXP_SPARM_OPTIONS 0x01
678*4882a593Smuzhiyun #define LSEXP_SPARM_ICTL 0x03
679*4882a593Smuzhiyun #define LSEXP_SPARM_RCTL 0x05
680*4882a593Smuzhiyun #define LSEXP_SPARM_RCV_SIZE 0x07
681*4882a593Smuzhiyun #define LSEXP_SPARM_CONCUR_SEQ 0x09
682*4882a593Smuzhiyun #define LSEXP_SPARM_CREDIT 0x0B
683*4882a593Smuzhiyun #define LSEXP_INVALID_PNAME 0x0D
684*4882a593Smuzhiyun #define LSEXP_INVALID_NNAME 0x0E
685*4882a593Smuzhiyun #define LSEXP_INVALID_CSP 0x0F
686*4882a593Smuzhiyun #define LSEXP_INVALID_ASSOC_HDR 0x11
687*4882a593Smuzhiyun #define LSEXP_ASSOC_HDR_REQ 0x13
688*4882a593Smuzhiyun #define LSEXP_INVALID_O_SID 0x15
689*4882a593Smuzhiyun #define LSEXP_INVALID_OX_RX 0x17
690*4882a593Smuzhiyun #define LSEXP_CMD_IN_PROGRESS 0x19
691*4882a593Smuzhiyun #define LSEXP_PORT_LOGIN_REQ 0x1E
692*4882a593Smuzhiyun #define LSEXP_INVALID_NPORT_ID 0x1F
693*4882a593Smuzhiyun #define LSEXP_INVALID_SEQ_ID 0x21
694*4882a593Smuzhiyun #define LSEXP_INVALID_XCHG 0x23
695*4882a593Smuzhiyun #define LSEXP_INACTIVE_XCHG 0x25
696*4882a593Smuzhiyun #define LSEXP_RQ_REQUIRED 0x27
697*4882a593Smuzhiyun #define LSEXP_OUT_OF_RESOURCE 0x29
698*4882a593Smuzhiyun #define LSEXP_CANT_GIVE_DATA 0x2A
699*4882a593Smuzhiyun #define LSEXP_REQ_UNSUPPORTED 0x2C
700*4882a593Smuzhiyun uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
701*4882a593Smuzhiyun } b;
702*4882a593Smuzhiyun } un;
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * N_Port Login (FLOGO/PLOGO Request) Payload Definition
707*4882a593Smuzhiyun */
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun typedef struct _LOGO { /* Structure is in Big Endian format */
710*4882a593Smuzhiyun union {
711*4882a593Smuzhiyun uint32_t nPortId32; /* Access nPortId as a word */
712*4882a593Smuzhiyun struct {
713*4882a593Smuzhiyun uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
714*4882a593Smuzhiyun uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
715*4882a593Smuzhiyun uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
716*4882a593Smuzhiyun uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
717*4882a593Smuzhiyun } b;
718*4882a593Smuzhiyun } un;
719*4882a593Smuzhiyun struct lpfc_name portName; /* N_port name field */
720*4882a593Smuzhiyun } LOGO;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /*
723*4882a593Smuzhiyun * FCP Login (PRLI Request / ACC) Payload Definition
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun #define PRLX_PAGE_LEN 0x10
727*4882a593Smuzhiyun #define TPRLO_PAGE_LEN 0x14
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun typedef struct _PRLI { /* Structure is in Big Endian format */
730*4882a593Smuzhiyun uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun #define PRLI_FCP_TYPE 0x08
733*4882a593Smuzhiyun #define PRLI_NVME_TYPE 0x28
734*4882a593Smuzhiyun uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
737*4882a593Smuzhiyun uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
738*4882a593Smuzhiyun uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
739*4882a593Smuzhiyun uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* ACC = imagePairEstablished */
742*4882a593Smuzhiyun uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
743*4882a593Smuzhiyun uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
744*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
745*4882a593Smuzhiyun uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
746*4882a593Smuzhiyun uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
747*4882a593Smuzhiyun uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
748*4882a593Smuzhiyun uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
749*4882a593Smuzhiyun uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
750*4882a593Smuzhiyun /* ACC = imagePairEstablished */
751*4882a593Smuzhiyun #endif
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
754*4882a593Smuzhiyun #define PRLI_NO_RESOURCES 0x2
755*4882a593Smuzhiyun #define PRLI_INIT_INCOMPLETE 0x3
756*4882a593Smuzhiyun #define PRLI_NO_SUCH_PA 0x4
757*4882a593Smuzhiyun #define PRLI_PREDEF_CONFIG 0x5
758*4882a593Smuzhiyun #define PRLI_PARTIAL_SUCCESS 0x6
759*4882a593Smuzhiyun #define PRLI_INVALID_PAGE_CNT 0x7
760*4882a593Smuzhiyun uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
767*4882a593Smuzhiyun uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
770*4882a593Smuzhiyun uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
771*4882a593Smuzhiyun uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
772*4882a593Smuzhiyun uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
773*4882a593Smuzhiyun uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
774*4882a593Smuzhiyun uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
775*4882a593Smuzhiyun uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
776*4882a593Smuzhiyun uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
777*4882a593Smuzhiyun uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
778*4882a593Smuzhiyun uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
779*4882a593Smuzhiyun uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
780*4882a593Smuzhiyun uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
781*4882a593Smuzhiyun uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
782*4882a593Smuzhiyun uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
783*4882a593Smuzhiyun uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
784*4882a593Smuzhiyun uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
785*4882a593Smuzhiyun uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
786*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
787*4882a593Smuzhiyun uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
788*4882a593Smuzhiyun uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
789*4882a593Smuzhiyun uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
790*4882a593Smuzhiyun uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
791*4882a593Smuzhiyun uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
792*4882a593Smuzhiyun uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
793*4882a593Smuzhiyun uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
794*4882a593Smuzhiyun uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
795*4882a593Smuzhiyun uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
796*4882a593Smuzhiyun uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
797*4882a593Smuzhiyun uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
798*4882a593Smuzhiyun uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
799*4882a593Smuzhiyun uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
800*4882a593Smuzhiyun uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
801*4882a593Smuzhiyun uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
802*4882a593Smuzhiyun uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
803*4882a593Smuzhiyun #endif
804*4882a593Smuzhiyun } PRLI;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /*
807*4882a593Smuzhiyun * FCP Logout (PRLO Request / ACC) Payload Definition
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun typedef struct _PRLO { /* Structure is in Big Endian format */
811*4882a593Smuzhiyun uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun #define PRLO_FCP_TYPE 0x08
814*4882a593Smuzhiyun uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
817*4882a593Smuzhiyun uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
818*4882a593Smuzhiyun uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
819*4882a593Smuzhiyun uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
820*4882a593Smuzhiyun uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
821*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
822*4882a593Smuzhiyun uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
823*4882a593Smuzhiyun uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
824*4882a593Smuzhiyun uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
825*4882a593Smuzhiyun uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
826*4882a593Smuzhiyun #endif
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
829*4882a593Smuzhiyun #define PRLO_NO_SUCH_IMAGE 0x4
830*4882a593Smuzhiyun #define PRLO_INVALID_PAGE_CNT 0x7
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
839*4882a593Smuzhiyun } PRLO;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun typedef struct _ADISC { /* Structure is in Big Endian format */
842*4882a593Smuzhiyun uint32_t hardAL_PA;
843*4882a593Smuzhiyun struct lpfc_name portName;
844*4882a593Smuzhiyun struct lpfc_name nodeName;
845*4882a593Smuzhiyun uint32_t DID;
846*4882a593Smuzhiyun } __packed ADISC;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun typedef struct _FARP { /* Structure is in Big Endian format */
849*4882a593Smuzhiyun uint32_t Mflags:8;
850*4882a593Smuzhiyun uint32_t Odid:24;
851*4882a593Smuzhiyun #define FARP_NO_ACTION 0 /* FARP information enclosed, no
852*4882a593Smuzhiyun action */
853*4882a593Smuzhiyun #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
854*4882a593Smuzhiyun #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
855*4882a593Smuzhiyun #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
856*4882a593Smuzhiyun #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
857*4882a593Smuzhiyun supported */
858*4882a593Smuzhiyun #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
859*4882a593Smuzhiyun supported */
860*4882a593Smuzhiyun uint32_t Rflags:8;
861*4882a593Smuzhiyun uint32_t Rdid:24;
862*4882a593Smuzhiyun #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
863*4882a593Smuzhiyun #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
864*4882a593Smuzhiyun struct lpfc_name OportName;
865*4882a593Smuzhiyun struct lpfc_name OnodeName;
866*4882a593Smuzhiyun struct lpfc_name RportName;
867*4882a593Smuzhiyun struct lpfc_name RnodeName;
868*4882a593Smuzhiyun uint8_t Oipaddr[16];
869*4882a593Smuzhiyun uint8_t Ripaddr[16];
870*4882a593Smuzhiyun } FARP;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun typedef struct _FAN { /* Structure is in Big Endian format */
873*4882a593Smuzhiyun uint32_t Fdid;
874*4882a593Smuzhiyun struct lpfc_name FportName;
875*4882a593Smuzhiyun struct lpfc_name FnodeName;
876*4882a593Smuzhiyun } __packed FAN;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun typedef struct _SCR { /* Structure is in Big Endian format */
879*4882a593Smuzhiyun uint8_t resvd1;
880*4882a593Smuzhiyun uint8_t resvd2;
881*4882a593Smuzhiyun uint8_t resvd3;
882*4882a593Smuzhiyun uint8_t Function;
883*4882a593Smuzhiyun #define SCR_FUNC_FABRIC 0x01
884*4882a593Smuzhiyun #define SCR_FUNC_NPORT 0x02
885*4882a593Smuzhiyun #define SCR_FUNC_FULL 0x03
886*4882a593Smuzhiyun #define SCR_CLEAR 0xff
887*4882a593Smuzhiyun } SCR;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun typedef struct _RNID_TOP_DISC {
890*4882a593Smuzhiyun struct lpfc_name portName;
891*4882a593Smuzhiyun uint8_t resvd[8];
892*4882a593Smuzhiyun uint32_t unitType;
893*4882a593Smuzhiyun #define RNID_HBA 0x7
894*4882a593Smuzhiyun #define RNID_HOST 0xa
895*4882a593Smuzhiyun #define RNID_DRIVER 0xd
896*4882a593Smuzhiyun uint32_t physPort;
897*4882a593Smuzhiyun uint32_t attachedNodes;
898*4882a593Smuzhiyun uint16_t ipVersion;
899*4882a593Smuzhiyun #define RNID_IPV4 0x1
900*4882a593Smuzhiyun #define RNID_IPV6 0x2
901*4882a593Smuzhiyun uint16_t UDPport;
902*4882a593Smuzhiyun uint8_t ipAddr[16];
903*4882a593Smuzhiyun uint16_t resvd1;
904*4882a593Smuzhiyun uint16_t flags;
905*4882a593Smuzhiyun #define RNID_TD_SUPPORT 0x1
906*4882a593Smuzhiyun #define RNID_LP_VALID 0x2
907*4882a593Smuzhiyun } RNID_TOP_DISC;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun typedef struct _RNID { /* Structure is in Big Endian format */
910*4882a593Smuzhiyun uint8_t Format;
911*4882a593Smuzhiyun #define RNID_TOPOLOGY_DISC 0xdf
912*4882a593Smuzhiyun uint8_t CommonLen;
913*4882a593Smuzhiyun uint8_t resvd1;
914*4882a593Smuzhiyun uint8_t SpecificLen;
915*4882a593Smuzhiyun struct lpfc_name portName;
916*4882a593Smuzhiyun struct lpfc_name nodeName;
917*4882a593Smuzhiyun union {
918*4882a593Smuzhiyun RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
919*4882a593Smuzhiyun } un;
920*4882a593Smuzhiyun } __packed RNID;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun struct RLS { /* Structure is in Big Endian format */
923*4882a593Smuzhiyun uint32_t rls;
924*4882a593Smuzhiyun #define rls_rsvd_SHIFT 24
925*4882a593Smuzhiyun #define rls_rsvd_MASK 0x000000ff
926*4882a593Smuzhiyun #define rls_rsvd_WORD rls
927*4882a593Smuzhiyun #define rls_did_SHIFT 0
928*4882a593Smuzhiyun #define rls_did_MASK 0x00ffffff
929*4882a593Smuzhiyun #define rls_did_WORD rls
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun struct RLS_RSP { /* Structure is in Big Endian format */
933*4882a593Smuzhiyun uint32_t linkFailureCnt;
934*4882a593Smuzhiyun uint32_t lossSyncCnt;
935*4882a593Smuzhiyun uint32_t lossSignalCnt;
936*4882a593Smuzhiyun uint32_t primSeqErrCnt;
937*4882a593Smuzhiyun uint32_t invalidXmitWord;
938*4882a593Smuzhiyun uint32_t crcCnt;
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun struct RRQ { /* Structure is in Big Endian format */
942*4882a593Smuzhiyun uint32_t rrq;
943*4882a593Smuzhiyun #define rrq_rsvd_SHIFT 24
944*4882a593Smuzhiyun #define rrq_rsvd_MASK 0x000000ff
945*4882a593Smuzhiyun #define rrq_rsvd_WORD rrq
946*4882a593Smuzhiyun #define rrq_did_SHIFT 0
947*4882a593Smuzhiyun #define rrq_did_MASK 0x00ffffff
948*4882a593Smuzhiyun #define rrq_did_WORD rrq
949*4882a593Smuzhiyun uint32_t rrq_exchg;
950*4882a593Smuzhiyun #define rrq_oxid_SHIFT 16
951*4882a593Smuzhiyun #define rrq_oxid_MASK 0xffff
952*4882a593Smuzhiyun #define rrq_oxid_WORD rrq_exchg
953*4882a593Smuzhiyun #define rrq_rxid_SHIFT 0
954*4882a593Smuzhiyun #define rrq_rxid_MASK 0xffff
955*4882a593Smuzhiyun #define rrq_rxid_WORD rrq_exchg
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun #define LPFC_MAX_VFN_PER_PFN 255 /* Maximum VFs allowed per ARI */
959*4882a593Smuzhiyun #define LPFC_DEF_VFN_PER_PFN 0 /* Default VFs due to platform limitation*/
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun struct RTV_RSP { /* Structure is in Big Endian format */
962*4882a593Smuzhiyun uint32_t ratov;
963*4882a593Smuzhiyun uint32_t edtov;
964*4882a593Smuzhiyun uint32_t qtov;
965*4882a593Smuzhiyun #define qtov_rsvd0_SHIFT 28
966*4882a593Smuzhiyun #define qtov_rsvd0_MASK 0x0000000f
967*4882a593Smuzhiyun #define qtov_rsvd0_WORD qtov /* reserved */
968*4882a593Smuzhiyun #define qtov_edtovres_SHIFT 27
969*4882a593Smuzhiyun #define qtov_edtovres_MASK 0x00000001
970*4882a593Smuzhiyun #define qtov_edtovres_WORD qtov /* E_D_TOV Resolution */
971*4882a593Smuzhiyun #define qtov__rsvd1_SHIFT 19
972*4882a593Smuzhiyun #define qtov_rsvd1_MASK 0x0000003f
973*4882a593Smuzhiyun #define qtov_rsvd1_WORD qtov /* reserved */
974*4882a593Smuzhiyun #define qtov_rttov_SHIFT 18
975*4882a593Smuzhiyun #define qtov_rttov_MASK 0x00000001
976*4882a593Smuzhiyun #define qtov_rttov_WORD qtov /* R_T_TOV value */
977*4882a593Smuzhiyun #define qtov_rsvd2_SHIFT 0
978*4882a593Smuzhiyun #define qtov_rsvd2_MASK 0x0003ffff
979*4882a593Smuzhiyun #define qtov_rsvd2_WORD qtov /* reserved */
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun typedef struct _RPL { /* Structure is in Big Endian format */
984*4882a593Smuzhiyun uint32_t maxsize;
985*4882a593Smuzhiyun uint32_t index;
986*4882a593Smuzhiyun } RPL;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun typedef struct _PORT_NUM_BLK {
989*4882a593Smuzhiyun uint32_t portNum;
990*4882a593Smuzhiyun uint32_t portID;
991*4882a593Smuzhiyun struct lpfc_name portName;
992*4882a593Smuzhiyun } PORT_NUM_BLK;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun typedef struct _RPL_RSP { /* Structure is in Big Endian format */
995*4882a593Smuzhiyun uint32_t listLen;
996*4882a593Smuzhiyun uint32_t index;
997*4882a593Smuzhiyun PORT_NUM_BLK port_num_blk;
998*4882a593Smuzhiyun } RPL_RSP;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* This is used for RSCN command */
1001*4882a593Smuzhiyun typedef struct _D_ID { /* Structure is in Big Endian format */
1002*4882a593Smuzhiyun union {
1003*4882a593Smuzhiyun uint32_t word;
1004*4882a593Smuzhiyun struct {
1005*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1006*4882a593Smuzhiyun uint8_t resv;
1007*4882a593Smuzhiyun uint8_t domain;
1008*4882a593Smuzhiyun uint8_t area;
1009*4882a593Smuzhiyun uint8_t id;
1010*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
1011*4882a593Smuzhiyun uint8_t id;
1012*4882a593Smuzhiyun uint8_t area;
1013*4882a593Smuzhiyun uint8_t domain;
1014*4882a593Smuzhiyun uint8_t resv;
1015*4882a593Smuzhiyun #endif
1016*4882a593Smuzhiyun } b;
1017*4882a593Smuzhiyun } un;
1018*4882a593Smuzhiyun } D_ID;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun #define RSCN_ADDRESS_FORMAT_PORT 0x0
1021*4882a593Smuzhiyun #define RSCN_ADDRESS_FORMAT_AREA 0x1
1022*4882a593Smuzhiyun #define RSCN_ADDRESS_FORMAT_DOMAIN 0x2
1023*4882a593Smuzhiyun #define RSCN_ADDRESS_FORMAT_FABRIC 0x3
1024*4882a593Smuzhiyun #define RSCN_ADDRESS_FORMAT_MASK 0x3
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun * Structure to define all ELS Payload types
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun typedef struct _ELS_PKT { /* Structure is in Big Endian format */
1031*4882a593Smuzhiyun uint8_t elsCode; /* FC Word 0, bit 24:31 */
1032*4882a593Smuzhiyun uint8_t elsByte1;
1033*4882a593Smuzhiyun uint8_t elsByte2;
1034*4882a593Smuzhiyun uint8_t elsByte3;
1035*4882a593Smuzhiyun union {
1036*4882a593Smuzhiyun struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
1037*4882a593Smuzhiyun struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
1038*4882a593Smuzhiyun LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
1039*4882a593Smuzhiyun PRLI prli; /* Payload for PRLI/ACC */
1040*4882a593Smuzhiyun PRLO prlo; /* Payload for PRLO/ACC */
1041*4882a593Smuzhiyun ADISC adisc; /* Payload for ADISC/ACC */
1042*4882a593Smuzhiyun FARP farp; /* Payload for FARP/ACC */
1043*4882a593Smuzhiyun FAN fan; /* Payload for FAN */
1044*4882a593Smuzhiyun SCR scr; /* Payload for SCR/ACC */
1045*4882a593Smuzhiyun RNID rnid; /* Payload for RNID */
1046*4882a593Smuzhiyun uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
1047*4882a593Smuzhiyun } un;
1048*4882a593Smuzhiyun } ELS_PKT;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /*
1051*4882a593Smuzhiyun * Link Cable Beacon (LCB) ELS Frame
1052*4882a593Smuzhiyun */
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun struct fc_lcb_request_frame {
1055*4882a593Smuzhiyun uint32_t lcb_command; /* ELS command opcode (0x81) */
1056*4882a593Smuzhiyun uint8_t lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */
1057*4882a593Smuzhiyun #define LPFC_LCB_ON 0x1
1058*4882a593Smuzhiyun #define LPFC_LCB_OFF 0x2
1059*4882a593Smuzhiyun uint8_t reserved[2];
1060*4882a593Smuzhiyun uint8_t capability; /* LCB Payload Word 1, bit 0:7 */
1061*4882a593Smuzhiyun uint8_t lcb_type; /* LCB Payload Word 2, bit 24:31 */
1062*4882a593Smuzhiyun #define LPFC_LCB_GREEN 0x1
1063*4882a593Smuzhiyun #define LPFC_LCB_AMBER 0x2
1064*4882a593Smuzhiyun uint8_t lcb_frequency; /* LCB Payload Word 2, bit 16:23 */
1065*4882a593Smuzhiyun #define LCB_CAPABILITY_DURATION 1
1066*4882a593Smuzhiyun #define BEACON_VERSION_V1 1
1067*4882a593Smuzhiyun #define BEACON_VERSION_V0 0
1068*4882a593Smuzhiyun uint16_t lcb_duration; /* LCB Payload Word 2, bit 15:0 */
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /*
1072*4882a593Smuzhiyun * Link Cable Beacon (LCB) ELS Response Frame
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun struct fc_lcb_res_frame {
1075*4882a593Smuzhiyun uint32_t lcb_ls_acc; /* Acceptance of LCB request (0x02) */
1076*4882a593Smuzhiyun uint8_t lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */
1077*4882a593Smuzhiyun uint8_t reserved[2];
1078*4882a593Smuzhiyun uint8_t capability; /* LCB Payload Word 1, bit 0:7 */
1079*4882a593Smuzhiyun uint8_t lcb_type; /* LCB Payload Word 2, bit 24:31 */
1080*4882a593Smuzhiyun uint8_t lcb_frequency; /* LCB Payload Word 2, bit 16:23 */
1081*4882a593Smuzhiyun uint16_t lcb_duration; /* LCB Payload Word 2, bit 15:0 */
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * Read Diagnostic Parameters (RDP) ELS frame.
1086*4882a593Smuzhiyun */
1087*4882a593Smuzhiyun #define SFF_PG0_IDENT_SFP 0x3
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun #define SFP_FLAG_PT_OPTICAL 0x0
1090*4882a593Smuzhiyun #define SFP_FLAG_PT_SWLASER 0x01
1091*4882a593Smuzhiyun #define SFP_FLAG_PT_LWLASER_LC1310 0x02
1092*4882a593Smuzhiyun #define SFP_FLAG_PT_LWLASER_LL1550 0x03
1093*4882a593Smuzhiyun #define SFP_FLAG_PT_MASK 0x0F
1094*4882a593Smuzhiyun #define SFP_FLAG_PT_SHIFT 0
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun #define SFP_FLAG_IS_OPTICAL_PORT 0x01
1097*4882a593Smuzhiyun #define SFP_FLAG_IS_OPTICAL_MASK 0x010
1098*4882a593Smuzhiyun #define SFP_FLAG_IS_OPTICAL_SHIFT 4
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun #define SFP_FLAG_IS_DESC_VALID 0x01
1101*4882a593Smuzhiyun #define SFP_FLAG_IS_DESC_VALID_MASK 0x020
1102*4882a593Smuzhiyun #define SFP_FLAG_IS_DESC_VALID_SHIFT 5
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun #define SFP_FLAG_CT_UNKNOWN 0x0
1105*4882a593Smuzhiyun #define SFP_FLAG_CT_SFP_PLUS 0x01
1106*4882a593Smuzhiyun #define SFP_FLAG_CT_MASK 0x3C
1107*4882a593Smuzhiyun #define SFP_FLAG_CT_SHIFT 6
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun struct fc_rdp_port_name_info {
1110*4882a593Smuzhiyun uint8_t wwnn[8];
1111*4882a593Smuzhiyun uint8_t wwpn[8];
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /*
1116*4882a593Smuzhiyun * Link Error Status Block Structure (FC-FS-3) for RDP
1117*4882a593Smuzhiyun * This similar to RPS ELS
1118*4882a593Smuzhiyun */
1119*4882a593Smuzhiyun struct fc_link_status {
1120*4882a593Smuzhiyun uint32_t link_failure_cnt;
1121*4882a593Smuzhiyun uint32_t loss_of_synch_cnt;
1122*4882a593Smuzhiyun uint32_t loss_of_signal_cnt;
1123*4882a593Smuzhiyun uint32_t primitive_seq_proto_err;
1124*4882a593Smuzhiyun uint32_t invalid_trans_word;
1125*4882a593Smuzhiyun uint32_t invalid_crc_cnt;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun #define RDP_PORT_NAMES_DESC_TAG 0x00010003
1130*4882a593Smuzhiyun struct fc_rdp_port_name_desc {
1131*4882a593Smuzhiyun uint32_t tag; /* 0001 0003h */
1132*4882a593Smuzhiyun uint32_t length; /* set to size of payload struct */
1133*4882a593Smuzhiyun struct fc_rdp_port_name_info port_names;
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun struct fc_rdp_fec_info {
1138*4882a593Smuzhiyun uint32_t CorrectedBlocks;
1139*4882a593Smuzhiyun uint32_t UncorrectableBlocks;
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun #define RDP_FEC_DESC_TAG 0x00010005
1143*4882a593Smuzhiyun struct fc_fec_rdp_desc {
1144*4882a593Smuzhiyun uint32_t tag;
1145*4882a593Smuzhiyun uint32_t length;
1146*4882a593Smuzhiyun struct fc_rdp_fec_info info;
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun struct fc_rdp_link_error_status_payload_info {
1150*4882a593Smuzhiyun struct fc_link_status link_status; /* 24 bytes */
1151*4882a593Smuzhiyun uint32_t port_type; /* bits 31-30 only */
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #define RDP_LINK_ERROR_STATUS_DESC_TAG 0x00010002
1155*4882a593Smuzhiyun struct fc_rdp_link_error_status_desc {
1156*4882a593Smuzhiyun uint32_t tag; /* 0001 0002h */
1157*4882a593Smuzhiyun uint32_t length; /* set to size of payload struct */
1158*4882a593Smuzhiyun struct fc_rdp_link_error_status_payload_info info;
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun #define VN_PT_PHY_UNKNOWN 0x00
1162*4882a593Smuzhiyun #define VN_PT_PHY_PF_PORT 0x01
1163*4882a593Smuzhiyun #define VN_PT_PHY_ETH_MAC 0x10
1164*4882a593Smuzhiyun #define VN_PT_PHY_SHIFT 30
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun #define RDP_PS_1GB 0x8000
1167*4882a593Smuzhiyun #define RDP_PS_2GB 0x4000
1168*4882a593Smuzhiyun #define RDP_PS_4GB 0x2000
1169*4882a593Smuzhiyun #define RDP_PS_10GB 0x1000
1170*4882a593Smuzhiyun #define RDP_PS_8GB 0x0800
1171*4882a593Smuzhiyun #define RDP_PS_16GB 0x0400
1172*4882a593Smuzhiyun #define RDP_PS_32GB 0x0200
1173*4882a593Smuzhiyun #define RDP_PS_64GB 0x0100
1174*4882a593Smuzhiyun #define RDP_PS_128GB 0x0080
1175*4882a593Smuzhiyun #define RDP_PS_256GB 0x0040
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun #define RDP_CAP_USER_CONFIGURED 0x0002
1178*4882a593Smuzhiyun #define RDP_CAP_UNKNOWN 0x0001
1179*4882a593Smuzhiyun #define RDP_PS_UNKNOWN 0x0002
1180*4882a593Smuzhiyun #define RDP_PS_NOT_ESTABLISHED 0x0001
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun struct fc_rdp_port_speed {
1183*4882a593Smuzhiyun uint16_t capabilities;
1184*4882a593Smuzhiyun uint16_t speed;
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun struct fc_rdp_port_speed_info {
1188*4882a593Smuzhiyun struct fc_rdp_port_speed port_speed;
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun #define RDP_PORT_SPEED_DESC_TAG 0x00010001
1192*4882a593Smuzhiyun struct fc_rdp_port_speed_desc {
1193*4882a593Smuzhiyun uint32_t tag; /* 00010001h */
1194*4882a593Smuzhiyun uint32_t length; /* set to size of payload struct */
1195*4882a593Smuzhiyun struct fc_rdp_port_speed_info info;
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun #define RDP_NPORT_ID_SIZE 4
1199*4882a593Smuzhiyun #define RDP_N_PORT_DESC_TAG 0x00000003
1200*4882a593Smuzhiyun struct fc_rdp_nport_desc {
1201*4882a593Smuzhiyun uint32_t tag; /* 0000 0003h, big endian */
1202*4882a593Smuzhiyun uint32_t length; /* size of RDP_N_PORT_ID struct */
1203*4882a593Smuzhiyun uint32_t nport_id : 12;
1204*4882a593Smuzhiyun uint32_t reserved : 8;
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun struct fc_rdp_link_service_info {
1209*4882a593Smuzhiyun uint32_t els_req; /* Request payload word 0 value.*/
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun #define RDP_LINK_SERVICE_DESC_TAG 0x00000001
1213*4882a593Smuzhiyun struct fc_rdp_link_service_desc {
1214*4882a593Smuzhiyun uint32_t tag; /* Descriptor tag 1 */
1215*4882a593Smuzhiyun uint32_t length; /* set to size of payload struct. */
1216*4882a593Smuzhiyun struct fc_rdp_link_service_info payload;
1217*4882a593Smuzhiyun /* must be ELS req Word 0(0x18) */
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun struct fc_rdp_sfp_info {
1221*4882a593Smuzhiyun uint16_t temperature;
1222*4882a593Smuzhiyun uint16_t vcc;
1223*4882a593Smuzhiyun uint16_t tx_bias;
1224*4882a593Smuzhiyun uint16_t tx_power;
1225*4882a593Smuzhiyun uint16_t rx_power;
1226*4882a593Smuzhiyun uint16_t flags;
1227*4882a593Smuzhiyun };
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun #define RDP_SFP_DESC_TAG 0x00010000
1230*4882a593Smuzhiyun struct fc_rdp_sfp_desc {
1231*4882a593Smuzhiyun uint32_t tag;
1232*4882a593Smuzhiyun uint32_t length; /* set to size of sfp_info struct */
1233*4882a593Smuzhiyun struct fc_rdp_sfp_info sfp_info;
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* Buffer Credit Descriptor */
1237*4882a593Smuzhiyun struct fc_rdp_bbc_info {
1238*4882a593Smuzhiyun uint32_t port_bbc; /* FC_Port buffer-to-buffer credit */
1239*4882a593Smuzhiyun uint32_t attached_port_bbc;
1240*4882a593Smuzhiyun uint32_t rtt; /* Round trip time */
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun #define RDP_BBC_DESC_TAG 0x00010006
1243*4882a593Smuzhiyun struct fc_rdp_bbc_desc {
1244*4882a593Smuzhiyun uint32_t tag;
1245*4882a593Smuzhiyun uint32_t length;
1246*4882a593Smuzhiyun struct fc_rdp_bbc_info bbc_info;
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /* Optical Element Type Transgression Flags */
1250*4882a593Smuzhiyun #define RDP_OET_LOW_WARNING 0x1
1251*4882a593Smuzhiyun #define RDP_OET_HIGH_WARNING 0x2
1252*4882a593Smuzhiyun #define RDP_OET_LOW_ALARM 0x4
1253*4882a593Smuzhiyun #define RDP_OET_HIGH_ALARM 0x8
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun #define RDP_OED_TEMPERATURE 0x1
1256*4882a593Smuzhiyun #define RDP_OED_VOLTAGE 0x2
1257*4882a593Smuzhiyun #define RDP_OED_TXBIAS 0x3
1258*4882a593Smuzhiyun #define RDP_OED_TXPOWER 0x4
1259*4882a593Smuzhiyun #define RDP_OED_RXPOWER 0x5
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun #define RDP_OED_TYPE_SHIFT 28
1262*4882a593Smuzhiyun /* Optical Element Data descriptor */
1263*4882a593Smuzhiyun struct fc_rdp_oed_info {
1264*4882a593Smuzhiyun uint16_t hi_alarm;
1265*4882a593Smuzhiyun uint16_t lo_alarm;
1266*4882a593Smuzhiyun uint16_t hi_warning;
1267*4882a593Smuzhiyun uint16_t lo_warning;
1268*4882a593Smuzhiyun uint32_t function_flags;
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun #define RDP_OED_DESC_TAG 0x00010007
1271*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc {
1272*4882a593Smuzhiyun uint32_t tag;
1273*4882a593Smuzhiyun uint32_t length;
1274*4882a593Smuzhiyun struct fc_rdp_oed_info oed_info;
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* Optical Product Data descriptor */
1278*4882a593Smuzhiyun struct fc_rdp_opd_sfp_info {
1279*4882a593Smuzhiyun uint8_t vendor_name[16];
1280*4882a593Smuzhiyun uint8_t model_number[16];
1281*4882a593Smuzhiyun uint8_t serial_number[16];
1282*4882a593Smuzhiyun uint8_t revision[4];
1283*4882a593Smuzhiyun uint8_t date[8];
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun #define RDP_OPD_DESC_TAG 0x00010008
1287*4882a593Smuzhiyun struct fc_rdp_opd_sfp_desc {
1288*4882a593Smuzhiyun uint32_t tag;
1289*4882a593Smuzhiyun uint32_t length;
1290*4882a593Smuzhiyun struct fc_rdp_opd_sfp_info opd_info;
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun struct fc_rdp_req_frame {
1294*4882a593Smuzhiyun uint32_t rdp_command; /* ELS command opcode (0x18)*/
1295*4882a593Smuzhiyun uint32_t rdp_des_length; /* RDP Payload Word 1 */
1296*4882a593Smuzhiyun struct fc_rdp_nport_desc nport_id_desc; /* RDP Payload Word 2 - 4 */
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun struct fc_rdp_res_frame {
1301*4882a593Smuzhiyun uint32_t reply_sequence; /* FC word0 LS_ACC or LS_RJT */
1302*4882a593Smuzhiyun uint32_t length; /* FC Word 1 */
1303*4882a593Smuzhiyun struct fc_rdp_link_service_desc link_service_desc; /* Word 2 -4 */
1304*4882a593Smuzhiyun struct fc_rdp_sfp_desc sfp_desc; /* Word 5 -9 */
1305*4882a593Smuzhiyun struct fc_rdp_port_speed_desc portspeed_desc; /* Word 10 -12 */
1306*4882a593Smuzhiyun struct fc_rdp_link_error_status_desc link_error_desc; /* Word 13 -21 */
1307*4882a593Smuzhiyun struct fc_rdp_port_name_desc diag_port_names_desc; /* Word 22 -27 */
1308*4882a593Smuzhiyun struct fc_rdp_port_name_desc attached_port_names_desc;/* Word 28 -33 */
1309*4882a593Smuzhiyun struct fc_fec_rdp_desc fec_desc; /* FC word 34-37*/
1310*4882a593Smuzhiyun struct fc_rdp_bbc_desc bbc_desc; /* FC Word 38-42*/
1311*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc oed_temp_desc; /* FC Word 43-47*/
1312*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc oed_voltage_desc; /* FC word 48-52*/
1313*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc oed_txbias_desc; /* FC word 53-57*/
1314*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc oed_txpower_desc; /* FC word 58-62*/
1315*4882a593Smuzhiyun struct fc_rdp_oed_sfp_desc oed_rxpower_desc; /* FC word 63-67*/
1316*4882a593Smuzhiyun struct fc_rdp_opd_sfp_desc opd_desc; /* FC word 68-84*/
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /******** FDMI ********/
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /* lpfc_sli_ct_request defines the CT_IU preamble for FDMI commands */
1323*4882a593Smuzhiyun #define SLI_CT_FDMI_Subtypes 0x10 /* Management Service Subtype */
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Definitions for HBA / Port attribute entries */
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* Attribute Entry */
1328*4882a593Smuzhiyun struct lpfc_fdmi_attr_entry {
1329*4882a593Smuzhiyun union {
1330*4882a593Smuzhiyun uint32_t AttrInt;
1331*4882a593Smuzhiyun uint8_t AttrTypes[32];
1332*4882a593Smuzhiyun uint8_t AttrString[256];
1333*4882a593Smuzhiyun struct lpfc_name AttrWWN;
1334*4882a593Smuzhiyun } un;
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun struct lpfc_fdmi_attr_def { /* Defined in TLV format */
1338*4882a593Smuzhiyun /* Structure is in Big Endian format */
1339*4882a593Smuzhiyun uint32_t AttrType:16;
1340*4882a593Smuzhiyun uint32_t AttrLen:16;
1341*4882a593Smuzhiyun /* Marks start of Value (ATTRIBUTE_ENTRY) */
1342*4882a593Smuzhiyun struct lpfc_fdmi_attr_entry AttrValue;
1343*4882a593Smuzhiyun } __packed;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /*
1346*4882a593Smuzhiyun * HBA Attribute Block
1347*4882a593Smuzhiyun */
1348*4882a593Smuzhiyun struct lpfc_fdmi_attr_block {
1349*4882a593Smuzhiyun uint32_t EntryCnt; /* Number of HBA attribute entries */
1350*4882a593Smuzhiyun struct lpfc_fdmi_attr_entry Entry; /* Variable-length array */
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /*
1354*4882a593Smuzhiyun * Port Entry
1355*4882a593Smuzhiyun */
1356*4882a593Smuzhiyun struct lpfc_fdmi_port_entry {
1357*4882a593Smuzhiyun struct lpfc_name PortName;
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /*
1361*4882a593Smuzhiyun * HBA Identifier
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun struct lpfc_fdmi_hba_ident {
1364*4882a593Smuzhiyun struct lpfc_name PortName;
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /*
1368*4882a593Smuzhiyun * Registered Port List Format
1369*4882a593Smuzhiyun */
1370*4882a593Smuzhiyun struct lpfc_fdmi_reg_port_list {
1371*4882a593Smuzhiyun uint32_t EntryCnt;
1372*4882a593Smuzhiyun struct lpfc_fdmi_port_entry pe;
1373*4882a593Smuzhiyun } __packed;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /*
1376*4882a593Smuzhiyun * Register HBA(RHBA)
1377*4882a593Smuzhiyun */
1378*4882a593Smuzhiyun struct lpfc_fdmi_reg_hba {
1379*4882a593Smuzhiyun struct lpfc_fdmi_hba_ident hi;
1380*4882a593Smuzhiyun struct lpfc_fdmi_reg_port_list rpl;
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /*
1384*4882a593Smuzhiyun * Register HBA Attributes (RHAT)
1385*4882a593Smuzhiyun */
1386*4882a593Smuzhiyun struct lpfc_fdmi_reg_hbaattr {
1387*4882a593Smuzhiyun struct lpfc_name HBA_PortName;
1388*4882a593Smuzhiyun struct lpfc_fdmi_attr_block ab;
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /*
1392*4882a593Smuzhiyun * Register Port Attributes (RPA)
1393*4882a593Smuzhiyun */
1394*4882a593Smuzhiyun struct lpfc_fdmi_reg_portattr {
1395*4882a593Smuzhiyun struct lpfc_name PortName;
1396*4882a593Smuzhiyun struct lpfc_fdmi_attr_block ab;
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /*
1400*4882a593Smuzhiyun * HBA MAnagement Operations Command Codes
1401*4882a593Smuzhiyun */
1402*4882a593Smuzhiyun #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
1403*4882a593Smuzhiyun #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
1404*4882a593Smuzhiyun #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
1405*4882a593Smuzhiyun #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
1406*4882a593Smuzhiyun #define SLI_MGMT_GPAS 0x120 /* Get Port Statistics */
1407*4882a593Smuzhiyun #define SLI_MGMT_RHBA 0x200 /* Register HBA */
1408*4882a593Smuzhiyun #define SLI_MGMT_RHAT 0x201 /* Register HBA attributes */
1409*4882a593Smuzhiyun #define SLI_MGMT_RPRT 0x210 /* Register Port */
1410*4882a593Smuzhiyun #define SLI_MGMT_RPA 0x211 /* Register Port attributes */
1411*4882a593Smuzhiyun #define SLI_MGMT_DHBA 0x300 /* De-register HBA */
1412*4882a593Smuzhiyun #define SLI_MGMT_DHAT 0x301 /* De-register HBA attributes */
1413*4882a593Smuzhiyun #define SLI_MGMT_DPRT 0x310 /* De-register Port */
1414*4882a593Smuzhiyun #define SLI_MGMT_DPA 0x311 /* De-register Port attributes */
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun #define LPFC_FDMI_MAX_RETRY 3 /* Max retries for a FDMI command */
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /*
1419*4882a593Smuzhiyun * HBA Attribute Types
1420*4882a593Smuzhiyun */
1421*4882a593Smuzhiyun #define RHBA_NODENAME 0x1 /* 8 byte WWNN */
1422*4882a593Smuzhiyun #define RHBA_MANUFACTURER 0x2 /* 4 to 64 byte ASCII string */
1423*4882a593Smuzhiyun #define RHBA_SERIAL_NUMBER 0x3 /* 4 to 64 byte ASCII string */
1424*4882a593Smuzhiyun #define RHBA_MODEL 0x4 /* 4 to 256 byte ASCII string */
1425*4882a593Smuzhiyun #define RHBA_MODEL_DESCRIPTION 0x5 /* 4 to 256 byte ASCII string */
1426*4882a593Smuzhiyun #define RHBA_HARDWARE_VERSION 0x6 /* 4 to 256 byte ASCII string */
1427*4882a593Smuzhiyun #define RHBA_DRIVER_VERSION 0x7 /* 4 to 256 byte ASCII string */
1428*4882a593Smuzhiyun #define RHBA_OPTION_ROM_VERSION 0x8 /* 4 to 256 byte ASCII string */
1429*4882a593Smuzhiyun #define RHBA_FIRMWARE_VERSION 0x9 /* 4 to 256 byte ASCII string */
1430*4882a593Smuzhiyun #define RHBA_OS_NAME_VERSION 0xa /* 4 to 256 byte ASCII string */
1431*4882a593Smuzhiyun #define RHBA_MAX_CT_PAYLOAD_LEN 0xb /* 32-bit unsigned int */
1432*4882a593Smuzhiyun #define RHBA_SYM_NODENAME 0xc /* 4 to 256 byte ASCII string */
1433*4882a593Smuzhiyun #define RHBA_VENDOR_INFO 0xd /* 32-bit unsigned int */
1434*4882a593Smuzhiyun #define RHBA_NUM_PORTS 0xe /* 32-bit unsigned int */
1435*4882a593Smuzhiyun #define RHBA_FABRIC_WWNN 0xf /* 8 byte WWNN */
1436*4882a593Smuzhiyun #define RHBA_BIOS_VERSION 0x10 /* 4 to 256 byte ASCII string */
1437*4882a593Smuzhiyun #define RHBA_BIOS_STATE 0x11 /* 32-bit unsigned int */
1438*4882a593Smuzhiyun #define RHBA_VENDOR_ID 0xe0 /* 8 byte ASCII string */
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* Bit mask for all individual HBA attributes */
1441*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_wwnn 0x00000001
1442*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_manufacturer 0x00000002
1443*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_sn 0x00000004
1444*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_model 0x00000008
1445*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_description 0x00000010
1446*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_hdw_ver 0x00000020
1447*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_drvr_ver 0x00000040
1448*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_rom_ver 0x00000080
1449*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_fmw_ver 0x00000100
1450*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_os_ver 0x00000200
1451*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_ct_len 0x00000400
1452*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_symbolic_name 0x00000800
1453*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_vendor_info 0x00001000 /* Not used */
1454*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_num_ports 0x00002000
1455*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_fabric_wwnn 0x00004000
1456*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_bios_ver 0x00008000
1457*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_bios_state 0x00010000 /* Not used */
1458*4882a593Smuzhiyun #define LPFC_FDMI_HBA_ATTR_vendor_id 0x00020000
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /* Bit mask for FDMI-1 defined HBA attributes */
1461*4882a593Smuzhiyun #define LPFC_FDMI1_HBA_ATTR 0x000007ff
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* Bit mask for FDMI-2 defined HBA attributes */
1464*4882a593Smuzhiyun /* Skip vendor_info and bios_state */
1465*4882a593Smuzhiyun #define LPFC_FDMI2_HBA_ATTR 0x0002efff
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /*
1468*4882a593Smuzhiyun * Port Attrubute Types
1469*4882a593Smuzhiyun */
1470*4882a593Smuzhiyun #define RPRT_SUPPORTED_FC4_TYPES 0x1 /* 32 byte binary array */
1471*4882a593Smuzhiyun #define RPRT_SUPPORTED_SPEED 0x2 /* 32-bit unsigned int */
1472*4882a593Smuzhiyun #define RPRT_PORT_SPEED 0x3 /* 32-bit unsigned int */
1473*4882a593Smuzhiyun #define RPRT_MAX_FRAME_SIZE 0x4 /* 32-bit unsigned int */
1474*4882a593Smuzhiyun #define RPRT_OS_DEVICE_NAME 0x5 /* 4 to 256 byte ASCII string */
1475*4882a593Smuzhiyun #define RPRT_HOST_NAME 0x6 /* 4 to 256 byte ASCII string */
1476*4882a593Smuzhiyun #define RPRT_NODENAME 0x7 /* 8 byte WWNN */
1477*4882a593Smuzhiyun #define RPRT_PORTNAME 0x8 /* 8 byte WWPN */
1478*4882a593Smuzhiyun #define RPRT_SYM_PORTNAME 0x9 /* 4 to 256 byte ASCII string */
1479*4882a593Smuzhiyun #define RPRT_PORT_TYPE 0xa /* 32-bit unsigned int */
1480*4882a593Smuzhiyun #define RPRT_SUPPORTED_CLASS 0xb /* 32-bit unsigned int */
1481*4882a593Smuzhiyun #define RPRT_FABRICNAME 0xc /* 8 byte Fabric WWPN */
1482*4882a593Smuzhiyun #define RPRT_ACTIVE_FC4_TYPES 0xd /* 32 byte binary array */
1483*4882a593Smuzhiyun #define RPRT_PORT_STATE 0x101 /* 32-bit unsigned int */
1484*4882a593Smuzhiyun #define RPRT_DISC_PORT 0x102 /* 32-bit unsigned int */
1485*4882a593Smuzhiyun #define RPRT_PORT_ID 0x103 /* 32-bit unsigned int */
1486*4882a593Smuzhiyun #define RPRT_SMART_SERVICE 0xf100 /* 4 to 256 byte ASCII string */
1487*4882a593Smuzhiyun #define RPRT_SMART_GUID 0xf101 /* 8 byte WWNN + 8 byte WWPN */
1488*4882a593Smuzhiyun #define RPRT_SMART_VERSION 0xf102 /* 4 to 256 byte ASCII string */
1489*4882a593Smuzhiyun #define RPRT_SMART_MODEL 0xf103 /* 4 to 256 byte ASCII string */
1490*4882a593Smuzhiyun #define RPRT_SMART_PORT_INFO 0xf104 /* 32-bit unsigned int */
1491*4882a593Smuzhiyun #define RPRT_SMART_QOS 0xf105 /* 32-bit unsigned int */
1492*4882a593Smuzhiyun #define RPRT_SMART_SECURITY 0xf106 /* 32-bit unsigned int */
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Bit mask for all individual PORT attributes */
1495*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_fc4type 0x00000001
1496*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_support_speed 0x00000002
1497*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_speed 0x00000004
1498*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_max_frame 0x00000008
1499*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_os_devname 0x00000010
1500*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_host_name 0x00000020
1501*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_wwnn 0x00000040
1502*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_wwpn 0x00000080
1503*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_symbolic_name 0x00000100
1504*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_port_type 0x00000200
1505*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_class 0x00000400
1506*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_fabric_wwpn 0x00000800
1507*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_port_state 0x00001000
1508*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_active_fc4type 0x00002000
1509*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_num_disc 0x00004000
1510*4882a593Smuzhiyun #define LPFC_FDMI_PORT_ATTR_nportid 0x00008000
1511*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_service 0x00010000 /* Vendor specific */
1512*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_guid 0x00020000 /* Vendor specific */
1513*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_version 0x00040000 /* Vendor specific */
1514*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_model 0x00080000 /* Vendor specific */
1515*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_port_info 0x00100000 /* Vendor specific */
1516*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_qos 0x00200000 /* Vendor specific */
1517*4882a593Smuzhiyun #define LPFC_FDMI_SMART_ATTR_security 0x00400000 /* Vendor specific */
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* Bit mask for FDMI-1 defined PORT attributes */
1520*4882a593Smuzhiyun #define LPFC_FDMI1_PORT_ATTR 0x0000003f
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Bit mask for FDMI-2 defined PORT attributes */
1523*4882a593Smuzhiyun #define LPFC_FDMI2_PORT_ATTR 0x0000ffff
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /* Bit mask for Smart SAN defined PORT attributes */
1526*4882a593Smuzhiyun #define LPFC_FDMI2_SMART_ATTR 0x007fffff
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /* Defines for PORT port state attribute */
1529*4882a593Smuzhiyun #define LPFC_FDMI_PORTSTATE_UNKNOWN 1
1530*4882a593Smuzhiyun #define LPFC_FDMI_PORTSTATE_ONLINE 2
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /* Defines for PORT port type attribute */
1533*4882a593Smuzhiyun #define LPFC_FDMI_PORTTYPE_UNKNOWN 0
1534*4882a593Smuzhiyun #define LPFC_FDMI_PORTTYPE_NPORT 1
1535*4882a593Smuzhiyun #define LPFC_FDMI_PORTTYPE_NLPORT 2
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /*
1538*4882a593Smuzhiyun * Begin HBA configuration parameters.
1539*4882a593Smuzhiyun * The PCI configuration register BAR assignments are:
1540*4882a593Smuzhiyun * BAR0, offset 0x10 - SLIM base memory address
1541*4882a593Smuzhiyun * BAR1, offset 0x14 - SLIM base memory high address
1542*4882a593Smuzhiyun * BAR2, offset 0x18 - REGISTER base memory address
1543*4882a593Smuzhiyun * BAR3, offset 0x1c - REGISTER base memory high address
1544*4882a593Smuzhiyun * BAR4, offset 0x20 - BIU I/O registers
1545*4882a593Smuzhiyun * BAR5, offset 0x24 - REGISTER base io high address
1546*4882a593Smuzhiyun */
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* Number of rings currently used and available. */
1549*4882a593Smuzhiyun #define MAX_SLI3_CONFIGURED_RINGS 3
1550*4882a593Smuzhiyun #define MAX_SLI3_RINGS 4
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun /* IOCB / Mailbox is owned by FireFly */
1553*4882a593Smuzhiyun #define OWN_CHIP 1
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /* IOCB / Mailbox is owned by Host */
1556*4882a593Smuzhiyun #define OWN_HOST 0
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun /* Number of 4-byte words in an IOCB. */
1559*4882a593Smuzhiyun #define IOCB_WORD_SZ 8
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun /* network headers for Dfctl field */
1562*4882a593Smuzhiyun #define FC_NET_HDR 0x20
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* Start FireFly Register definitions */
1565*4882a593Smuzhiyun #define PCI_VENDOR_ID_EMULEX 0x10df
1566*4882a593Smuzhiyun #define PCI_DEVICE_ID_FIREFLY 0x1ae5
1567*4882a593Smuzhiyun #define PCI_DEVICE_ID_PROTEUS_VF 0xe100
1568*4882a593Smuzhiyun #define PCI_DEVICE_ID_BALIUS 0xe131
1569*4882a593Smuzhiyun #define PCI_DEVICE_ID_PROTEUS_PF 0xe180
1570*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_FC 0xe200
1571*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_FC_VF 0xe208
1572*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_FCOE 0xe260
1573*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_FCOE_VF 0xe268
1574*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_G6_FC 0xe300
1575*4882a593Smuzhiyun #define PCI_DEVICE_ID_LANCER_G7_FC 0xf400
1576*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT_SMB 0xf011
1577*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT_MID 0xf015
1578*4882a593Smuzhiyun #define PCI_DEVICE_ID_RFLY 0xf095
1579*4882a593Smuzhiyun #define PCI_DEVICE_ID_PFLY 0xf098
1580*4882a593Smuzhiyun #define PCI_DEVICE_ID_LP101 0xf0a1
1581*4882a593Smuzhiyun #define PCI_DEVICE_ID_TFLY 0xf0a5
1582*4882a593Smuzhiyun #define PCI_DEVICE_ID_BSMB 0xf0d1
1583*4882a593Smuzhiyun #define PCI_DEVICE_ID_BMID 0xf0d5
1584*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZSMB 0xf0e1
1585*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZMID 0xf0e5
1586*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1587*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1588*4882a593Smuzhiyun #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
1589*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT 0xf100
1590*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT_SCSP 0xf111
1591*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT_DCSP 0xf112
1592*4882a593Smuzhiyun #define PCI_DEVICE_ID_FALCON 0xf180
1593*4882a593Smuzhiyun #define PCI_DEVICE_ID_SUPERFLY 0xf700
1594*4882a593Smuzhiyun #define PCI_DEVICE_ID_DRAGONFLY 0xf800
1595*4882a593Smuzhiyun #define PCI_DEVICE_ID_CENTAUR 0xf900
1596*4882a593Smuzhiyun #define PCI_DEVICE_ID_PEGASUS 0xf980
1597*4882a593Smuzhiyun #define PCI_DEVICE_ID_THOR 0xfa00
1598*4882a593Smuzhiyun #define PCI_DEVICE_ID_VIPER 0xfb00
1599*4882a593Smuzhiyun #define PCI_DEVICE_ID_LP10000S 0xfc00
1600*4882a593Smuzhiyun #define PCI_DEVICE_ID_LP11000S 0xfc10
1601*4882a593Smuzhiyun #define PCI_DEVICE_ID_LPE11000S 0xfc20
1602*4882a593Smuzhiyun #define PCI_DEVICE_ID_SAT_S 0xfc40
1603*4882a593Smuzhiyun #define PCI_DEVICE_ID_PROTEUS_S 0xfc50
1604*4882a593Smuzhiyun #define PCI_DEVICE_ID_HELIOS 0xfd00
1605*4882a593Smuzhiyun #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1606*4882a593Smuzhiyun #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
1607*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZEPHYR 0xfe00
1608*4882a593Smuzhiyun #define PCI_DEVICE_ID_HORNET 0xfe05
1609*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1610*4882a593Smuzhiyun #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
1611*4882a593Smuzhiyun #define PCI_VENDOR_ID_SERVERENGINE 0x19a2
1612*4882a593Smuzhiyun #define PCI_DEVICE_ID_TIGERSHARK 0x0704
1613*4882a593Smuzhiyun #define PCI_DEVICE_ID_TOMCAT 0x0714
1614*4882a593Smuzhiyun #define PCI_DEVICE_ID_SKYHAWK 0x0724
1615*4882a593Smuzhiyun #define PCI_DEVICE_ID_SKYHAWK_VF 0x072c
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun #define JEDEC_ID_ADDRESS 0x0080001c
1618*4882a593Smuzhiyun #define FIREFLY_JEDEC_ID 0x1ACC
1619*4882a593Smuzhiyun #define SUPERFLY_JEDEC_ID 0x0020
1620*4882a593Smuzhiyun #define DRAGONFLY_JEDEC_ID 0x0021
1621*4882a593Smuzhiyun #define DRAGONFLY_V2_JEDEC_ID 0x0025
1622*4882a593Smuzhiyun #define CENTAUR_2G_JEDEC_ID 0x0026
1623*4882a593Smuzhiyun #define CENTAUR_1G_JEDEC_ID 0x0028
1624*4882a593Smuzhiyun #define PEGASUS_ORION_JEDEC_ID 0x0036
1625*4882a593Smuzhiyun #define PEGASUS_JEDEC_ID 0x0038
1626*4882a593Smuzhiyun #define THOR_JEDEC_ID 0x0012
1627*4882a593Smuzhiyun #define HELIOS_JEDEC_ID 0x0364
1628*4882a593Smuzhiyun #define ZEPHYR_JEDEC_ID 0x0577
1629*4882a593Smuzhiyun #define VIPER_JEDEC_ID 0x4838
1630*4882a593Smuzhiyun #define SATURN_JEDEC_ID 0x1004
1631*4882a593Smuzhiyun #define HORNET_JDEC_ID 0x2057706D
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun #define JEDEC_ID_MASK 0x0FFFF000
1634*4882a593Smuzhiyun #define JEDEC_ID_SHIFT 12
1635*4882a593Smuzhiyun #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun typedef struct { /* FireFly BIU registers */
1638*4882a593Smuzhiyun uint32_t hostAtt; /* See definitions for Host Attention
1639*4882a593Smuzhiyun register */
1640*4882a593Smuzhiyun uint32_t chipAtt; /* See definitions for Chip Attention
1641*4882a593Smuzhiyun register */
1642*4882a593Smuzhiyun uint32_t hostStatus; /* See definitions for Host Status register */
1643*4882a593Smuzhiyun uint32_t hostControl; /* See definitions for Host Control register */
1644*4882a593Smuzhiyun uint32_t buiConfig; /* See definitions for BIU configuration
1645*4882a593Smuzhiyun register */
1646*4882a593Smuzhiyun } FF_REGS;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /* IO Register size in bytes */
1649*4882a593Smuzhiyun #define FF_REG_AREA_SIZE 256
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun /* Host Attention Register */
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun #define HA_REG_OFFSET 0 /* Byte offset from register base address */
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun #define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1656*4882a593Smuzhiyun #define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1657*4882a593Smuzhiyun #define HA_R0ATT 0x00000008 /* Bit 3 */
1658*4882a593Smuzhiyun #define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1659*4882a593Smuzhiyun #define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1660*4882a593Smuzhiyun #define HA_R1ATT 0x00000080 /* Bit 7 */
1661*4882a593Smuzhiyun #define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1662*4882a593Smuzhiyun #define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1663*4882a593Smuzhiyun #define HA_R2ATT 0x00000800 /* Bit 11 */
1664*4882a593Smuzhiyun #define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1665*4882a593Smuzhiyun #define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1666*4882a593Smuzhiyun #define HA_R3ATT 0x00008000 /* Bit 15 */
1667*4882a593Smuzhiyun #define HA_LATT 0x20000000 /* Bit 29 */
1668*4882a593Smuzhiyun #define HA_MBATT 0x40000000 /* Bit 30 */
1669*4882a593Smuzhiyun #define HA_ERATT 0x80000000 /* Bit 31 */
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun #define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1672*4882a593Smuzhiyun #define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1673*4882a593Smuzhiyun #define HA_RXATT 0x00000008 /* Bit 3 */
1674*4882a593Smuzhiyun #define HA_RXMASK 0x0000000f
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun #define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
1677*4882a593Smuzhiyun #define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
1678*4882a593Smuzhiyun #define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
1679*4882a593Smuzhiyun #define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun #define HA_R0_POS 3
1682*4882a593Smuzhiyun #define HA_R1_POS 7
1683*4882a593Smuzhiyun #define HA_R2_POS 11
1684*4882a593Smuzhiyun #define HA_R3_POS 15
1685*4882a593Smuzhiyun #define HA_LE_POS 29
1686*4882a593Smuzhiyun #define HA_MB_POS 30
1687*4882a593Smuzhiyun #define HA_ER_POS 31
1688*4882a593Smuzhiyun /* Chip Attention Register */
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun #define CA_REG_OFFSET 4 /* Byte offset from register base address */
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun #define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1693*4882a593Smuzhiyun #define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1694*4882a593Smuzhiyun #define CA_R0ATT 0x00000008 /* Bit 3 */
1695*4882a593Smuzhiyun #define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1696*4882a593Smuzhiyun #define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1697*4882a593Smuzhiyun #define CA_R1ATT 0x00000080 /* Bit 7 */
1698*4882a593Smuzhiyun #define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1699*4882a593Smuzhiyun #define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1700*4882a593Smuzhiyun #define CA_R2ATT 0x00000800 /* Bit 11 */
1701*4882a593Smuzhiyun #define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1702*4882a593Smuzhiyun #define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1703*4882a593Smuzhiyun #define CA_R3ATT 0x00008000 /* Bit 15 */
1704*4882a593Smuzhiyun #define CA_MBATT 0x40000000 /* Bit 30 */
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun /* Host Status Register */
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun #define HS_REG_OFFSET 8 /* Byte offset from register base address */
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun #define HS_MBRDY 0x00400000 /* Bit 22 */
1711*4882a593Smuzhiyun #define HS_FFRDY 0x00800000 /* Bit 23 */
1712*4882a593Smuzhiyun #define HS_FFER8 0x01000000 /* Bit 24 */
1713*4882a593Smuzhiyun #define HS_FFER7 0x02000000 /* Bit 25 */
1714*4882a593Smuzhiyun #define HS_FFER6 0x04000000 /* Bit 26 */
1715*4882a593Smuzhiyun #define HS_FFER5 0x08000000 /* Bit 27 */
1716*4882a593Smuzhiyun #define HS_FFER4 0x10000000 /* Bit 28 */
1717*4882a593Smuzhiyun #define HS_FFER3 0x20000000 /* Bit 29 */
1718*4882a593Smuzhiyun #define HS_FFER2 0x40000000 /* Bit 30 */
1719*4882a593Smuzhiyun #define HS_FFER1 0x80000000 /* Bit 31 */
1720*4882a593Smuzhiyun #define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
1721*4882a593Smuzhiyun #define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
1722*4882a593Smuzhiyun #define UNPLUG_ERR 0x00000001 /* Indicate pci hot unplug */
1723*4882a593Smuzhiyun /* Host Control Register */
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun #define HC_REG_OFFSET 12 /* Byte offset from register base address */
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun #define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1728*4882a593Smuzhiyun #define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1729*4882a593Smuzhiyun #define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1730*4882a593Smuzhiyun #define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1731*4882a593Smuzhiyun #define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1732*4882a593Smuzhiyun #define HC_INITHBI 0x02000000 /* Bit 25 */
1733*4882a593Smuzhiyun #define HC_INITMB 0x04000000 /* Bit 26 */
1734*4882a593Smuzhiyun #define HC_INITFF 0x08000000 /* Bit 27 */
1735*4882a593Smuzhiyun #define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1736*4882a593Smuzhiyun #define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun /* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
1739*4882a593Smuzhiyun #define MSIX_DFLT_ID 0
1740*4882a593Smuzhiyun #define MSIX_RNG0_ID 0
1741*4882a593Smuzhiyun #define MSIX_RNG1_ID 1
1742*4882a593Smuzhiyun #define MSIX_RNG2_ID 2
1743*4882a593Smuzhiyun #define MSIX_RNG3_ID 3
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun #define MSIX_LINK_ID 4
1746*4882a593Smuzhiyun #define MSIX_MBOX_ID 5
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun #define MSIX_SPARE0_ID 6
1749*4882a593Smuzhiyun #define MSIX_SPARE1_ID 7
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* Mailbox Commands */
1752*4882a593Smuzhiyun #define MBX_SHUTDOWN 0x00 /* terminate testing */
1753*4882a593Smuzhiyun #define MBX_LOAD_SM 0x01
1754*4882a593Smuzhiyun #define MBX_READ_NV 0x02
1755*4882a593Smuzhiyun #define MBX_WRITE_NV 0x03
1756*4882a593Smuzhiyun #define MBX_RUN_BIU_DIAG 0x04
1757*4882a593Smuzhiyun #define MBX_INIT_LINK 0x05
1758*4882a593Smuzhiyun #define MBX_DOWN_LINK 0x06
1759*4882a593Smuzhiyun #define MBX_CONFIG_LINK 0x07
1760*4882a593Smuzhiyun #define MBX_CONFIG_RING 0x09
1761*4882a593Smuzhiyun #define MBX_RESET_RING 0x0A
1762*4882a593Smuzhiyun #define MBX_READ_CONFIG 0x0B
1763*4882a593Smuzhiyun #define MBX_READ_RCONFIG 0x0C
1764*4882a593Smuzhiyun #define MBX_READ_SPARM 0x0D
1765*4882a593Smuzhiyun #define MBX_READ_STATUS 0x0E
1766*4882a593Smuzhiyun #define MBX_READ_RPI 0x0F
1767*4882a593Smuzhiyun #define MBX_READ_XRI 0x10
1768*4882a593Smuzhiyun #define MBX_READ_REV 0x11
1769*4882a593Smuzhiyun #define MBX_READ_LNK_STAT 0x12
1770*4882a593Smuzhiyun #define MBX_REG_LOGIN 0x13
1771*4882a593Smuzhiyun #define MBX_UNREG_LOGIN 0x14
1772*4882a593Smuzhiyun #define MBX_CLEAR_LA 0x16
1773*4882a593Smuzhiyun #define MBX_DUMP_MEMORY 0x17
1774*4882a593Smuzhiyun #define MBX_DUMP_CONTEXT 0x18
1775*4882a593Smuzhiyun #define MBX_RUN_DIAGS 0x19
1776*4882a593Smuzhiyun #define MBX_RESTART 0x1A
1777*4882a593Smuzhiyun #define MBX_UPDATE_CFG 0x1B
1778*4882a593Smuzhiyun #define MBX_DOWN_LOAD 0x1C
1779*4882a593Smuzhiyun #define MBX_DEL_LD_ENTRY 0x1D
1780*4882a593Smuzhiyun #define MBX_RUN_PROGRAM 0x1E
1781*4882a593Smuzhiyun #define MBX_SET_MASK 0x20
1782*4882a593Smuzhiyun #define MBX_SET_VARIABLE 0x21
1783*4882a593Smuzhiyun #define MBX_UNREG_D_ID 0x23
1784*4882a593Smuzhiyun #define MBX_KILL_BOARD 0x24
1785*4882a593Smuzhiyun #define MBX_CONFIG_FARP 0x25
1786*4882a593Smuzhiyun #define MBX_BEACON 0x2A
1787*4882a593Smuzhiyun #define MBX_CONFIG_MSI 0x30
1788*4882a593Smuzhiyun #define MBX_HEARTBEAT 0x31
1789*4882a593Smuzhiyun #define MBX_WRITE_VPARMS 0x32
1790*4882a593Smuzhiyun #define MBX_ASYNCEVT_ENABLE 0x33
1791*4882a593Smuzhiyun #define MBX_READ_EVENT_LOG_STATUS 0x37
1792*4882a593Smuzhiyun #define MBX_READ_EVENT_LOG 0x38
1793*4882a593Smuzhiyun #define MBX_WRITE_EVENT_LOG 0x39
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun #define MBX_PORT_CAPABILITIES 0x3B
1796*4882a593Smuzhiyun #define MBX_PORT_IOV_CONTROL 0x3C
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun #define MBX_CONFIG_HBQ 0x7C
1799*4882a593Smuzhiyun #define MBX_LOAD_AREA 0x81
1800*4882a593Smuzhiyun #define MBX_RUN_BIU_DIAG64 0x84
1801*4882a593Smuzhiyun #define MBX_CONFIG_PORT 0x88
1802*4882a593Smuzhiyun #define MBX_READ_SPARM64 0x8D
1803*4882a593Smuzhiyun #define MBX_READ_RPI64 0x8F
1804*4882a593Smuzhiyun #define MBX_REG_LOGIN64 0x93
1805*4882a593Smuzhiyun #define MBX_READ_TOPOLOGY 0x95
1806*4882a593Smuzhiyun #define MBX_REG_VPI 0x96
1807*4882a593Smuzhiyun #define MBX_UNREG_VPI 0x97
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun #define MBX_WRITE_WWN 0x98
1810*4882a593Smuzhiyun #define MBX_SET_DEBUG 0x99
1811*4882a593Smuzhiyun #define MBX_LOAD_EXP_ROM 0x9C
1812*4882a593Smuzhiyun #define MBX_SLI4_CONFIG 0x9B
1813*4882a593Smuzhiyun #define MBX_SLI4_REQ_FTRS 0x9D
1814*4882a593Smuzhiyun #define MBX_MAX_CMDS 0x9E
1815*4882a593Smuzhiyun #define MBX_RESUME_RPI 0x9E
1816*4882a593Smuzhiyun #define MBX_SLI2_CMD_MASK 0x80
1817*4882a593Smuzhiyun #define MBX_REG_VFI 0x9F
1818*4882a593Smuzhiyun #define MBX_REG_FCFI 0xA0
1819*4882a593Smuzhiyun #define MBX_UNREG_VFI 0xA1
1820*4882a593Smuzhiyun #define MBX_UNREG_FCFI 0xA2
1821*4882a593Smuzhiyun #define MBX_INIT_VFI 0xA3
1822*4882a593Smuzhiyun #define MBX_INIT_VPI 0xA4
1823*4882a593Smuzhiyun #define MBX_ACCESS_VDATA 0xA5
1824*4882a593Smuzhiyun #define MBX_REG_FCFI_MRQ 0xAF
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun #define MBX_AUTH_PORT 0xF8
1827*4882a593Smuzhiyun #define MBX_SECURITY_MGMT 0xF9
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* IOCB Commands */
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun #define CMD_RCV_SEQUENCE_CX 0x01
1832*4882a593Smuzhiyun #define CMD_XMIT_SEQUENCE_CR 0x02
1833*4882a593Smuzhiyun #define CMD_XMIT_SEQUENCE_CX 0x03
1834*4882a593Smuzhiyun #define CMD_XMIT_BCAST_CN 0x04
1835*4882a593Smuzhiyun #define CMD_XMIT_BCAST_CX 0x05
1836*4882a593Smuzhiyun #define CMD_QUE_RING_BUF_CN 0x06
1837*4882a593Smuzhiyun #define CMD_QUE_XRI_BUF_CX 0x07
1838*4882a593Smuzhiyun #define CMD_IOCB_CONTINUE_CN 0x08
1839*4882a593Smuzhiyun #define CMD_RET_XRI_BUF_CX 0x09
1840*4882a593Smuzhiyun #define CMD_ELS_REQUEST_CR 0x0A
1841*4882a593Smuzhiyun #define CMD_ELS_REQUEST_CX 0x0B
1842*4882a593Smuzhiyun #define CMD_RCV_ELS_REQ_CX 0x0D
1843*4882a593Smuzhiyun #define CMD_ABORT_XRI_CN 0x0E
1844*4882a593Smuzhiyun #define CMD_ABORT_XRI_CX 0x0F
1845*4882a593Smuzhiyun #define CMD_CLOSE_XRI_CN 0x10
1846*4882a593Smuzhiyun #define CMD_CLOSE_XRI_CX 0x11
1847*4882a593Smuzhiyun #define CMD_CREATE_XRI_CR 0x12
1848*4882a593Smuzhiyun #define CMD_CREATE_XRI_CX 0x13
1849*4882a593Smuzhiyun #define CMD_GET_RPI_CN 0x14
1850*4882a593Smuzhiyun #define CMD_XMIT_ELS_RSP_CX 0x15
1851*4882a593Smuzhiyun #define CMD_GET_RPI_CR 0x16
1852*4882a593Smuzhiyun #define CMD_XRI_ABORTED_CX 0x17
1853*4882a593Smuzhiyun #define CMD_FCP_IWRITE_CR 0x18
1854*4882a593Smuzhiyun #define CMD_FCP_IWRITE_CX 0x19
1855*4882a593Smuzhiyun #define CMD_FCP_IREAD_CR 0x1A
1856*4882a593Smuzhiyun #define CMD_FCP_IREAD_CX 0x1B
1857*4882a593Smuzhiyun #define CMD_FCP_ICMND_CR 0x1C
1858*4882a593Smuzhiyun #define CMD_FCP_ICMND_CX 0x1D
1859*4882a593Smuzhiyun #define CMD_FCP_TSEND_CX 0x1F
1860*4882a593Smuzhiyun #define CMD_FCP_TRECEIVE_CX 0x21
1861*4882a593Smuzhiyun #define CMD_FCP_TRSP_CX 0x23
1862*4882a593Smuzhiyun #define CMD_FCP_AUTO_TRSP_CX 0x29
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun #define CMD_ADAPTER_MSG 0x20
1865*4882a593Smuzhiyun #define CMD_ADAPTER_DUMP 0x22
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /* SLI_2 IOCB Command Set */
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun #define CMD_ASYNC_STATUS 0x7C
1870*4882a593Smuzhiyun #define CMD_RCV_SEQUENCE64_CX 0x81
1871*4882a593Smuzhiyun #define CMD_XMIT_SEQUENCE64_CR 0x82
1872*4882a593Smuzhiyun #define CMD_XMIT_SEQUENCE64_CX 0x83
1873*4882a593Smuzhiyun #define CMD_XMIT_BCAST64_CN 0x84
1874*4882a593Smuzhiyun #define CMD_XMIT_BCAST64_CX 0x85
1875*4882a593Smuzhiyun #define CMD_QUE_RING_BUF64_CN 0x86
1876*4882a593Smuzhiyun #define CMD_QUE_XRI_BUF64_CX 0x87
1877*4882a593Smuzhiyun #define CMD_IOCB_CONTINUE64_CN 0x88
1878*4882a593Smuzhiyun #define CMD_RET_XRI_BUF64_CX 0x89
1879*4882a593Smuzhiyun #define CMD_ELS_REQUEST64_CR 0x8A
1880*4882a593Smuzhiyun #define CMD_ELS_REQUEST64_CX 0x8B
1881*4882a593Smuzhiyun #define CMD_ABORT_MXRI64_CN 0x8C
1882*4882a593Smuzhiyun #define CMD_RCV_ELS_REQ64_CX 0x8D
1883*4882a593Smuzhiyun #define CMD_XMIT_ELS_RSP64_CX 0x95
1884*4882a593Smuzhiyun #define CMD_XMIT_BLS_RSP64_CX 0x97
1885*4882a593Smuzhiyun #define CMD_FCP_IWRITE64_CR 0x98
1886*4882a593Smuzhiyun #define CMD_FCP_IWRITE64_CX 0x99
1887*4882a593Smuzhiyun #define CMD_FCP_IREAD64_CR 0x9A
1888*4882a593Smuzhiyun #define CMD_FCP_IREAD64_CX 0x9B
1889*4882a593Smuzhiyun #define CMD_FCP_ICMND64_CR 0x9C
1890*4882a593Smuzhiyun #define CMD_FCP_ICMND64_CX 0x9D
1891*4882a593Smuzhiyun #define CMD_FCP_TSEND64_CX 0x9F
1892*4882a593Smuzhiyun #define CMD_FCP_TRECEIVE64_CX 0xA1
1893*4882a593Smuzhiyun #define CMD_FCP_TRSP64_CX 0xA3
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun #define CMD_QUE_XRI64_CX 0xB3
1896*4882a593Smuzhiyun #define CMD_IOCB_RCV_SEQ64_CX 0xB5
1897*4882a593Smuzhiyun #define CMD_IOCB_RCV_ELS64_CX 0xB7
1898*4882a593Smuzhiyun #define CMD_IOCB_RET_XRI64_CX 0xB9
1899*4882a593Smuzhiyun #define CMD_IOCB_RCV_CONT64_CX 0xBB
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun #define CMD_GEN_REQUEST64_CR 0xC2
1902*4882a593Smuzhiyun #define CMD_GEN_REQUEST64_CX 0xC3
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun /* Unhandled SLI-3 Commands */
1905*4882a593Smuzhiyun #define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
1906*4882a593Smuzhiyun #define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
1907*4882a593Smuzhiyun #define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
1908*4882a593Smuzhiyun #define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
1909*4882a593Smuzhiyun #define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
1910*4882a593Smuzhiyun #define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
1911*4882a593Smuzhiyun #define CMD_IOCB_RET_HBQE64_CN 0xCA
1912*4882a593Smuzhiyun #define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
1913*4882a593Smuzhiyun #define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
1914*4882a593Smuzhiyun #define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
1915*4882a593Smuzhiyun #define CMD_IOCB_LOGENTRY_CN 0x94
1916*4882a593Smuzhiyun #define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /* Data Security SLI Commands */
1919*4882a593Smuzhiyun #define DSSCMD_IWRITE64_CR 0xF8
1920*4882a593Smuzhiyun #define DSSCMD_IWRITE64_CX 0xF9
1921*4882a593Smuzhiyun #define DSSCMD_IREAD64_CR 0xFA
1922*4882a593Smuzhiyun #define DSSCMD_IREAD64_CX 0xFB
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun #define CMD_MAX_IOCB_CMD 0xFB
1925*4882a593Smuzhiyun #define CMD_IOCB_MASK 0xff
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1928*4882a593Smuzhiyun iocb */
1929*4882a593Smuzhiyun #define LPFC_MAX_ADPTMSG 32 /* max msg data */
1930*4882a593Smuzhiyun /*
1931*4882a593Smuzhiyun * Define Status
1932*4882a593Smuzhiyun */
1933*4882a593Smuzhiyun #define MBX_SUCCESS 0
1934*4882a593Smuzhiyun #define MBXERR_NUM_RINGS 1
1935*4882a593Smuzhiyun #define MBXERR_NUM_IOCBS 2
1936*4882a593Smuzhiyun #define MBXERR_IOCBS_EXCEEDED 3
1937*4882a593Smuzhiyun #define MBXERR_BAD_RING_NUMBER 4
1938*4882a593Smuzhiyun #define MBXERR_MASK_ENTRIES_RANGE 5
1939*4882a593Smuzhiyun #define MBXERR_MASKS_EXCEEDED 6
1940*4882a593Smuzhiyun #define MBXERR_BAD_PROFILE 7
1941*4882a593Smuzhiyun #define MBXERR_BAD_DEF_CLASS 8
1942*4882a593Smuzhiyun #define MBXERR_BAD_MAX_RESPONDER 9
1943*4882a593Smuzhiyun #define MBXERR_BAD_MAX_ORIGINATOR 10
1944*4882a593Smuzhiyun #define MBXERR_RPI_REGISTERED 11
1945*4882a593Smuzhiyun #define MBXERR_RPI_FULL 12
1946*4882a593Smuzhiyun #define MBXERR_NO_RESOURCES 13
1947*4882a593Smuzhiyun #define MBXERR_BAD_RCV_LENGTH 14
1948*4882a593Smuzhiyun #define MBXERR_DMA_ERROR 15
1949*4882a593Smuzhiyun #define MBXERR_ERROR 16
1950*4882a593Smuzhiyun #define MBXERR_LINK_DOWN 0x33
1951*4882a593Smuzhiyun #define MBXERR_SEC_NO_PERMISSION 0xF02
1952*4882a593Smuzhiyun #define MBX_NOT_FINISHED 255
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1955*4882a593Smuzhiyun #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun #define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun /*
1960*4882a593Smuzhiyun * return code Fail
1961*4882a593Smuzhiyun */
1962*4882a593Smuzhiyun #define FAILURE 1
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /*
1965*4882a593Smuzhiyun * Begin Structure Definitions for Mailbox Commands
1966*4882a593Smuzhiyun */
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun typedef struct {
1969*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1970*4882a593Smuzhiyun uint8_t tval;
1971*4882a593Smuzhiyun uint8_t tmask;
1972*4882a593Smuzhiyun uint8_t rval;
1973*4882a593Smuzhiyun uint8_t rmask;
1974*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
1975*4882a593Smuzhiyun uint8_t rmask;
1976*4882a593Smuzhiyun uint8_t rval;
1977*4882a593Smuzhiyun uint8_t tmask;
1978*4882a593Smuzhiyun uint8_t tval;
1979*4882a593Smuzhiyun #endif
1980*4882a593Smuzhiyun } RR_REG;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun struct ulp_bde {
1983*4882a593Smuzhiyun uint32_t bdeAddress;
1984*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1985*4882a593Smuzhiyun uint32_t bdeReserved:4;
1986*4882a593Smuzhiyun uint32_t bdeAddrHigh:4;
1987*4882a593Smuzhiyun uint32_t bdeSize:24;
1988*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
1989*4882a593Smuzhiyun uint32_t bdeSize:24;
1990*4882a593Smuzhiyun uint32_t bdeAddrHigh:4;
1991*4882a593Smuzhiyun uint32_t bdeReserved:4;
1992*4882a593Smuzhiyun #endif
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun typedef struct ULP_BDL { /* SLI-2 */
1996*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1997*4882a593Smuzhiyun uint32_t bdeFlags:8; /* BDL Flags */
1998*4882a593Smuzhiyun uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1999*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2000*4882a593Smuzhiyun uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
2001*4882a593Smuzhiyun uint32_t bdeFlags:8; /* BDL Flags */
2002*4882a593Smuzhiyun #endif
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun uint32_t addrLow; /* Address 0:31 */
2005*4882a593Smuzhiyun uint32_t addrHigh; /* Address 32:63 */
2006*4882a593Smuzhiyun uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
2007*4882a593Smuzhiyun } ULP_BDL;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun /*
2010*4882a593Smuzhiyun * BlockGuard Definitions
2011*4882a593Smuzhiyun */
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun enum lpfc_protgrp_type {
2014*4882a593Smuzhiyun LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors */
2015*4882a593Smuzhiyun LPFC_PG_TYPE_NO_DIF, /* no DIF data pointed to by prot grp */
2016*4882a593Smuzhiyun LPFC_PG_TYPE_EMBD_DIF, /* DIF is embedded (inline) with data */
2017*4882a593Smuzhiyun LPFC_PG_TYPE_DIF_BUF /* DIF has its own scatter/gather list */
2018*4882a593Smuzhiyun };
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun /* PDE Descriptors */
2021*4882a593Smuzhiyun #define LPFC_PDE5_DESCRIPTOR 0x85
2022*4882a593Smuzhiyun #define LPFC_PDE6_DESCRIPTOR 0x86
2023*4882a593Smuzhiyun #define LPFC_PDE7_DESCRIPTOR 0x87
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* BlockGuard Opcodes */
2026*4882a593Smuzhiyun #define BG_OP_IN_NODIF_OUT_CRC 0x0
2027*4882a593Smuzhiyun #define BG_OP_IN_CRC_OUT_NODIF 0x1
2028*4882a593Smuzhiyun #define BG_OP_IN_NODIF_OUT_CSUM 0x2
2029*4882a593Smuzhiyun #define BG_OP_IN_CSUM_OUT_NODIF 0x3
2030*4882a593Smuzhiyun #define BG_OP_IN_CRC_OUT_CRC 0x4
2031*4882a593Smuzhiyun #define BG_OP_IN_CSUM_OUT_CSUM 0x5
2032*4882a593Smuzhiyun #define BG_OP_IN_CRC_OUT_CSUM 0x6
2033*4882a593Smuzhiyun #define BG_OP_IN_CSUM_OUT_CRC 0x7
2034*4882a593Smuzhiyun #define BG_OP_RAW_MODE 0x8
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun struct lpfc_pde5 {
2037*4882a593Smuzhiyun uint32_t word0;
2038*4882a593Smuzhiyun #define pde5_type_SHIFT 24
2039*4882a593Smuzhiyun #define pde5_type_MASK 0x000000ff
2040*4882a593Smuzhiyun #define pde5_type_WORD word0
2041*4882a593Smuzhiyun #define pde5_rsvd0_SHIFT 0
2042*4882a593Smuzhiyun #define pde5_rsvd0_MASK 0x00ffffff
2043*4882a593Smuzhiyun #define pde5_rsvd0_WORD word0
2044*4882a593Smuzhiyun uint32_t reftag; /* Reference Tag Value */
2045*4882a593Smuzhiyun uint32_t reftagtr; /* Reference Tag Translation Value */
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun struct lpfc_pde6 {
2049*4882a593Smuzhiyun uint32_t word0;
2050*4882a593Smuzhiyun #define pde6_type_SHIFT 24
2051*4882a593Smuzhiyun #define pde6_type_MASK 0x000000ff
2052*4882a593Smuzhiyun #define pde6_type_WORD word0
2053*4882a593Smuzhiyun #define pde6_rsvd0_SHIFT 0
2054*4882a593Smuzhiyun #define pde6_rsvd0_MASK 0x00ffffff
2055*4882a593Smuzhiyun #define pde6_rsvd0_WORD word0
2056*4882a593Smuzhiyun uint32_t word1;
2057*4882a593Smuzhiyun #define pde6_rsvd1_SHIFT 26
2058*4882a593Smuzhiyun #define pde6_rsvd1_MASK 0x0000003f
2059*4882a593Smuzhiyun #define pde6_rsvd1_WORD word1
2060*4882a593Smuzhiyun #define pde6_na_SHIFT 25
2061*4882a593Smuzhiyun #define pde6_na_MASK 0x00000001
2062*4882a593Smuzhiyun #define pde6_na_WORD word1
2063*4882a593Smuzhiyun #define pde6_rsvd2_SHIFT 16
2064*4882a593Smuzhiyun #define pde6_rsvd2_MASK 0x000001FF
2065*4882a593Smuzhiyun #define pde6_rsvd2_WORD word1
2066*4882a593Smuzhiyun #define pde6_apptagtr_SHIFT 0
2067*4882a593Smuzhiyun #define pde6_apptagtr_MASK 0x0000ffff
2068*4882a593Smuzhiyun #define pde6_apptagtr_WORD word1
2069*4882a593Smuzhiyun uint32_t word2;
2070*4882a593Smuzhiyun #define pde6_optx_SHIFT 28
2071*4882a593Smuzhiyun #define pde6_optx_MASK 0x0000000f
2072*4882a593Smuzhiyun #define pde6_optx_WORD word2
2073*4882a593Smuzhiyun #define pde6_oprx_SHIFT 24
2074*4882a593Smuzhiyun #define pde6_oprx_MASK 0x0000000f
2075*4882a593Smuzhiyun #define pde6_oprx_WORD word2
2076*4882a593Smuzhiyun #define pde6_nr_SHIFT 23
2077*4882a593Smuzhiyun #define pde6_nr_MASK 0x00000001
2078*4882a593Smuzhiyun #define pde6_nr_WORD word2
2079*4882a593Smuzhiyun #define pde6_ce_SHIFT 22
2080*4882a593Smuzhiyun #define pde6_ce_MASK 0x00000001
2081*4882a593Smuzhiyun #define pde6_ce_WORD word2
2082*4882a593Smuzhiyun #define pde6_re_SHIFT 21
2083*4882a593Smuzhiyun #define pde6_re_MASK 0x00000001
2084*4882a593Smuzhiyun #define pde6_re_WORD word2
2085*4882a593Smuzhiyun #define pde6_ae_SHIFT 20
2086*4882a593Smuzhiyun #define pde6_ae_MASK 0x00000001
2087*4882a593Smuzhiyun #define pde6_ae_WORD word2
2088*4882a593Smuzhiyun #define pde6_ai_SHIFT 19
2089*4882a593Smuzhiyun #define pde6_ai_MASK 0x00000001
2090*4882a593Smuzhiyun #define pde6_ai_WORD word2
2091*4882a593Smuzhiyun #define pde6_bs_SHIFT 16
2092*4882a593Smuzhiyun #define pde6_bs_MASK 0x00000007
2093*4882a593Smuzhiyun #define pde6_bs_WORD word2
2094*4882a593Smuzhiyun #define pde6_apptagval_SHIFT 0
2095*4882a593Smuzhiyun #define pde6_apptagval_MASK 0x0000ffff
2096*4882a593Smuzhiyun #define pde6_apptagval_WORD word2
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun struct lpfc_pde7 {
2100*4882a593Smuzhiyun uint32_t word0;
2101*4882a593Smuzhiyun #define pde7_type_SHIFT 24
2102*4882a593Smuzhiyun #define pde7_type_MASK 0x000000ff
2103*4882a593Smuzhiyun #define pde7_type_WORD word0
2104*4882a593Smuzhiyun #define pde7_rsvd0_SHIFT 0
2105*4882a593Smuzhiyun #define pde7_rsvd0_MASK 0x00ffffff
2106*4882a593Smuzhiyun #define pde7_rsvd0_WORD word0
2107*4882a593Smuzhiyun uint32_t addrHigh;
2108*4882a593Smuzhiyun uint32_t addrLow;
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun /* Structure for MB Command LOAD_SM and DOWN_LOAD */
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun typedef struct {
2114*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2115*4882a593Smuzhiyun uint32_t rsvd2:25;
2116*4882a593Smuzhiyun uint32_t acknowledgment:1;
2117*4882a593Smuzhiyun uint32_t version:1;
2118*4882a593Smuzhiyun uint32_t erase_or_prog:1;
2119*4882a593Smuzhiyun uint32_t update_flash:1;
2120*4882a593Smuzhiyun uint32_t update_ram:1;
2121*4882a593Smuzhiyun uint32_t method:1;
2122*4882a593Smuzhiyun uint32_t load_cmplt:1;
2123*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2124*4882a593Smuzhiyun uint32_t load_cmplt:1;
2125*4882a593Smuzhiyun uint32_t method:1;
2126*4882a593Smuzhiyun uint32_t update_ram:1;
2127*4882a593Smuzhiyun uint32_t update_flash:1;
2128*4882a593Smuzhiyun uint32_t erase_or_prog:1;
2129*4882a593Smuzhiyun uint32_t version:1;
2130*4882a593Smuzhiyun uint32_t acknowledgment:1;
2131*4882a593Smuzhiyun uint32_t rsvd2:25;
2132*4882a593Smuzhiyun #endif
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun uint32_t dl_to_adr_low;
2135*4882a593Smuzhiyun uint32_t dl_to_adr_high;
2136*4882a593Smuzhiyun uint32_t dl_len;
2137*4882a593Smuzhiyun union {
2138*4882a593Smuzhiyun uint32_t dl_from_mbx_offset;
2139*4882a593Smuzhiyun struct ulp_bde dl_from_bde;
2140*4882a593Smuzhiyun struct ulp_bde64 dl_from_bde64;
2141*4882a593Smuzhiyun } un;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun } LOAD_SM_VAR;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /* Structure for MB Command READ_NVPARM (02) */
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun typedef struct {
2148*4882a593Smuzhiyun uint32_t rsvd1[3]; /* Read as all one's */
2149*4882a593Smuzhiyun uint32_t rsvd2; /* Read as all zero's */
2150*4882a593Smuzhiyun uint32_t portname[2]; /* N_PORT name */
2151*4882a593Smuzhiyun uint32_t nodename[2]; /* NODE name */
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2154*4882a593Smuzhiyun uint32_t pref_DID:24;
2155*4882a593Smuzhiyun uint32_t hardAL_PA:8;
2156*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2157*4882a593Smuzhiyun uint32_t hardAL_PA:8;
2158*4882a593Smuzhiyun uint32_t pref_DID:24;
2159*4882a593Smuzhiyun #endif
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun uint32_t rsvd3[21]; /* Read as all one's */
2162*4882a593Smuzhiyun } READ_NV_VAR;
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun /* Structure for MB Command WRITE_NVPARMS (03) */
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun typedef struct {
2167*4882a593Smuzhiyun uint32_t rsvd1[3]; /* Must be all one's */
2168*4882a593Smuzhiyun uint32_t rsvd2; /* Must be all zero's */
2169*4882a593Smuzhiyun uint32_t portname[2]; /* N_PORT name */
2170*4882a593Smuzhiyun uint32_t nodename[2]; /* NODE name */
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2173*4882a593Smuzhiyun uint32_t pref_DID:24;
2174*4882a593Smuzhiyun uint32_t hardAL_PA:8;
2175*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2176*4882a593Smuzhiyun uint32_t hardAL_PA:8;
2177*4882a593Smuzhiyun uint32_t pref_DID:24;
2178*4882a593Smuzhiyun #endif
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun uint32_t rsvd3[21]; /* Must be all one's */
2181*4882a593Smuzhiyun } WRITE_NV_VAR;
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun /* Structure for MB Command RUN_BIU_DIAG (04) */
2184*4882a593Smuzhiyun /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun typedef struct {
2187*4882a593Smuzhiyun uint32_t rsvd1;
2188*4882a593Smuzhiyun union {
2189*4882a593Smuzhiyun struct {
2190*4882a593Smuzhiyun struct ulp_bde xmit_bde;
2191*4882a593Smuzhiyun struct ulp_bde rcv_bde;
2192*4882a593Smuzhiyun } s1;
2193*4882a593Smuzhiyun struct {
2194*4882a593Smuzhiyun struct ulp_bde64 xmit_bde64;
2195*4882a593Smuzhiyun struct ulp_bde64 rcv_bde64;
2196*4882a593Smuzhiyun } s2;
2197*4882a593Smuzhiyun } un;
2198*4882a593Smuzhiyun } BIU_DIAG_VAR;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun /* Structure for MB command READ_EVENT_LOG (0x38) */
2201*4882a593Smuzhiyun struct READ_EVENT_LOG_VAR {
2202*4882a593Smuzhiyun uint32_t word1;
2203*4882a593Smuzhiyun #define lpfc_event_log_SHIFT 29
2204*4882a593Smuzhiyun #define lpfc_event_log_MASK 0x00000001
2205*4882a593Smuzhiyun #define lpfc_event_log_WORD word1
2206*4882a593Smuzhiyun #define USE_MAILBOX_RESPONSE 1
2207*4882a593Smuzhiyun uint32_t offset;
2208*4882a593Smuzhiyun struct ulp_bde64 rcv_bde64;
2209*4882a593Smuzhiyun };
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun /* Structure for MB Command INIT_LINK (05) */
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun typedef struct {
2214*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2215*4882a593Smuzhiyun uint32_t rsvd1:24;
2216*4882a593Smuzhiyun uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
2217*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2218*4882a593Smuzhiyun uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
2219*4882a593Smuzhiyun uint32_t rsvd1:24;
2220*4882a593Smuzhiyun #endif
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2223*4882a593Smuzhiyun uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
2224*4882a593Smuzhiyun uint8_t rsvd2;
2225*4882a593Smuzhiyun uint16_t link_flags;
2226*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2227*4882a593Smuzhiyun uint16_t link_flags;
2228*4882a593Smuzhiyun uint8_t rsvd2;
2229*4882a593Smuzhiyun uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
2230*4882a593Smuzhiyun #endif
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
2233*4882a593Smuzhiyun #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
2234*4882a593Smuzhiyun #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
2235*4882a593Smuzhiyun #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
2236*4882a593Smuzhiyun #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
2237*4882a593Smuzhiyun #define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
2238*4882a593Smuzhiyun #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
2241*4882a593Smuzhiyun #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
2242*4882a593Smuzhiyun #define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun uint32_t link_speed;
2245*4882a593Smuzhiyun #define LINK_SPEED_AUTO 0x0 /* Auto selection */
2246*4882a593Smuzhiyun #define LINK_SPEED_1G 0x1 /* 1 Gigabaud */
2247*4882a593Smuzhiyun #define LINK_SPEED_2G 0x2 /* 2 Gigabaud */
2248*4882a593Smuzhiyun #define LINK_SPEED_4G 0x4 /* 4 Gigabaud */
2249*4882a593Smuzhiyun #define LINK_SPEED_8G 0x8 /* 8 Gigabaud */
2250*4882a593Smuzhiyun #define LINK_SPEED_10G 0x10 /* 10 Gigabaud */
2251*4882a593Smuzhiyun #define LINK_SPEED_16G 0x11 /* 16 Gigabaud */
2252*4882a593Smuzhiyun #define LINK_SPEED_32G 0x14 /* 32 Gigabaud */
2253*4882a593Smuzhiyun #define LINK_SPEED_64G 0x17 /* 64 Gigabaud */
2254*4882a593Smuzhiyun #define LINK_SPEED_128G 0x1A /* 128 Gigabaud */
2255*4882a593Smuzhiyun #define LINK_SPEED_256G 0x1D /* 256 Gigabaud */
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun } INIT_LINK_VAR;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun /* Structure for MB Command DOWN_LINK (06) */
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun typedef struct {
2262*4882a593Smuzhiyun uint32_t rsvd1;
2263*4882a593Smuzhiyun } DOWN_LINK_VAR;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun /* Structure for MB Command CONFIG_LINK (07) */
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun typedef struct {
2268*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2269*4882a593Smuzhiyun uint32_t cr:1;
2270*4882a593Smuzhiyun uint32_t ci:1;
2271*4882a593Smuzhiyun uint32_t cr_delay:6;
2272*4882a593Smuzhiyun uint32_t cr_count:8;
2273*4882a593Smuzhiyun uint32_t rsvd1:8;
2274*4882a593Smuzhiyun uint32_t MaxBBC:8;
2275*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2276*4882a593Smuzhiyun uint32_t MaxBBC:8;
2277*4882a593Smuzhiyun uint32_t rsvd1:8;
2278*4882a593Smuzhiyun uint32_t cr_count:8;
2279*4882a593Smuzhiyun uint32_t cr_delay:6;
2280*4882a593Smuzhiyun uint32_t ci:1;
2281*4882a593Smuzhiyun uint32_t cr:1;
2282*4882a593Smuzhiyun #endif
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun uint32_t myId;
2285*4882a593Smuzhiyun uint32_t rsvd2;
2286*4882a593Smuzhiyun uint32_t edtov;
2287*4882a593Smuzhiyun uint32_t arbtov;
2288*4882a593Smuzhiyun uint32_t ratov;
2289*4882a593Smuzhiyun uint32_t rttov;
2290*4882a593Smuzhiyun uint32_t altov;
2291*4882a593Smuzhiyun uint32_t crtov;
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2294*4882a593Smuzhiyun uint32_t rsvd4:19;
2295*4882a593Smuzhiyun uint32_t cscn:1;
2296*4882a593Smuzhiyun uint32_t bbscn:4;
2297*4882a593Smuzhiyun uint32_t rsvd3:8;
2298*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2299*4882a593Smuzhiyun uint32_t rsvd3:8;
2300*4882a593Smuzhiyun uint32_t bbscn:4;
2301*4882a593Smuzhiyun uint32_t cscn:1;
2302*4882a593Smuzhiyun uint32_t rsvd4:19;
2303*4882a593Smuzhiyun #endif
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2306*4882a593Smuzhiyun uint32_t rrq_enable:1;
2307*4882a593Smuzhiyun uint32_t rrq_immed:1;
2308*4882a593Smuzhiyun uint32_t rsvd5:29;
2309*4882a593Smuzhiyun uint32_t ack0_enable:1;
2310*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2311*4882a593Smuzhiyun uint32_t ack0_enable:1;
2312*4882a593Smuzhiyun uint32_t rsvd5:29;
2313*4882a593Smuzhiyun uint32_t rrq_immed:1;
2314*4882a593Smuzhiyun uint32_t rrq_enable:1;
2315*4882a593Smuzhiyun #endif
2316*4882a593Smuzhiyun } CONFIG_LINK;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun /* Structure for MB Command PART_SLIM (08)
2319*4882a593Smuzhiyun * will be removed since SLI1 is no longer supported!
2320*4882a593Smuzhiyun */
2321*4882a593Smuzhiyun typedef struct {
2322*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2323*4882a593Smuzhiyun uint16_t offCiocb;
2324*4882a593Smuzhiyun uint16_t numCiocb;
2325*4882a593Smuzhiyun uint16_t offRiocb;
2326*4882a593Smuzhiyun uint16_t numRiocb;
2327*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2328*4882a593Smuzhiyun uint16_t numCiocb;
2329*4882a593Smuzhiyun uint16_t offCiocb;
2330*4882a593Smuzhiyun uint16_t numRiocb;
2331*4882a593Smuzhiyun uint16_t offRiocb;
2332*4882a593Smuzhiyun #endif
2333*4882a593Smuzhiyun } RING_DEF;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun typedef struct {
2336*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2337*4882a593Smuzhiyun uint32_t unused1:24;
2338*4882a593Smuzhiyun uint32_t numRing:8;
2339*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2340*4882a593Smuzhiyun uint32_t numRing:8;
2341*4882a593Smuzhiyun uint32_t unused1:24;
2342*4882a593Smuzhiyun #endif
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun RING_DEF ringdef[4];
2345*4882a593Smuzhiyun uint32_t hbainit;
2346*4882a593Smuzhiyun } PART_SLIM_VAR;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun /* Structure for MB Command CONFIG_RING (09) */
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun typedef struct {
2351*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2352*4882a593Smuzhiyun uint32_t unused2:6;
2353*4882a593Smuzhiyun uint32_t recvSeq:1;
2354*4882a593Smuzhiyun uint32_t recvNotify:1;
2355*4882a593Smuzhiyun uint32_t numMask:8;
2356*4882a593Smuzhiyun uint32_t profile:8;
2357*4882a593Smuzhiyun uint32_t unused1:4;
2358*4882a593Smuzhiyun uint32_t ring:4;
2359*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2360*4882a593Smuzhiyun uint32_t ring:4;
2361*4882a593Smuzhiyun uint32_t unused1:4;
2362*4882a593Smuzhiyun uint32_t profile:8;
2363*4882a593Smuzhiyun uint32_t numMask:8;
2364*4882a593Smuzhiyun uint32_t recvNotify:1;
2365*4882a593Smuzhiyun uint32_t recvSeq:1;
2366*4882a593Smuzhiyun uint32_t unused2:6;
2367*4882a593Smuzhiyun #endif
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2370*4882a593Smuzhiyun uint16_t maxRespXchg;
2371*4882a593Smuzhiyun uint16_t maxOrigXchg;
2372*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2373*4882a593Smuzhiyun uint16_t maxOrigXchg;
2374*4882a593Smuzhiyun uint16_t maxRespXchg;
2375*4882a593Smuzhiyun #endif
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun RR_REG rrRegs[6];
2378*4882a593Smuzhiyun } CONFIG_RING_VAR;
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun /* Structure for MB Command RESET_RING (10) */
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun typedef struct {
2383*4882a593Smuzhiyun uint32_t ring_no;
2384*4882a593Smuzhiyun } RESET_RING_VAR;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /* Structure for MB Command READ_CONFIG (11) */
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun typedef struct {
2389*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2390*4882a593Smuzhiyun uint32_t cr:1;
2391*4882a593Smuzhiyun uint32_t ci:1;
2392*4882a593Smuzhiyun uint32_t cr_delay:6;
2393*4882a593Smuzhiyun uint32_t cr_count:8;
2394*4882a593Smuzhiyun uint32_t InitBBC:8;
2395*4882a593Smuzhiyun uint32_t MaxBBC:8;
2396*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2397*4882a593Smuzhiyun uint32_t MaxBBC:8;
2398*4882a593Smuzhiyun uint32_t InitBBC:8;
2399*4882a593Smuzhiyun uint32_t cr_count:8;
2400*4882a593Smuzhiyun uint32_t cr_delay:6;
2401*4882a593Smuzhiyun uint32_t ci:1;
2402*4882a593Smuzhiyun uint32_t cr:1;
2403*4882a593Smuzhiyun #endif
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2406*4882a593Smuzhiyun uint32_t topology:8;
2407*4882a593Smuzhiyun uint32_t myDid:24;
2408*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2409*4882a593Smuzhiyun uint32_t myDid:24;
2410*4882a593Smuzhiyun uint32_t topology:8;
2411*4882a593Smuzhiyun #endif
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun /* Defines for topology (defined previously) */
2414*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2415*4882a593Smuzhiyun uint32_t AR:1;
2416*4882a593Smuzhiyun uint32_t IR:1;
2417*4882a593Smuzhiyun uint32_t rsvd1:29;
2418*4882a593Smuzhiyun uint32_t ack0:1;
2419*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2420*4882a593Smuzhiyun uint32_t ack0:1;
2421*4882a593Smuzhiyun uint32_t rsvd1:29;
2422*4882a593Smuzhiyun uint32_t IR:1;
2423*4882a593Smuzhiyun uint32_t AR:1;
2424*4882a593Smuzhiyun #endif
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun uint32_t edtov;
2427*4882a593Smuzhiyun uint32_t arbtov;
2428*4882a593Smuzhiyun uint32_t ratov;
2429*4882a593Smuzhiyun uint32_t rttov;
2430*4882a593Smuzhiyun uint32_t altov;
2431*4882a593Smuzhiyun uint32_t lmt;
2432*4882a593Smuzhiyun #define LMT_RESERVED 0x000 /* Not used */
2433*4882a593Smuzhiyun #define LMT_1Gb 0x004
2434*4882a593Smuzhiyun #define LMT_2Gb 0x008
2435*4882a593Smuzhiyun #define LMT_4Gb 0x040
2436*4882a593Smuzhiyun #define LMT_8Gb 0x080
2437*4882a593Smuzhiyun #define LMT_10Gb 0x100
2438*4882a593Smuzhiyun #define LMT_16Gb 0x200
2439*4882a593Smuzhiyun #define LMT_32Gb 0x400
2440*4882a593Smuzhiyun #define LMT_64Gb 0x800
2441*4882a593Smuzhiyun #define LMT_128Gb 0x1000
2442*4882a593Smuzhiyun #define LMT_256Gb 0x2000
2443*4882a593Smuzhiyun uint32_t rsvd2;
2444*4882a593Smuzhiyun uint32_t rsvd3;
2445*4882a593Smuzhiyun uint32_t max_xri;
2446*4882a593Smuzhiyun uint32_t max_iocb;
2447*4882a593Smuzhiyun uint32_t max_rpi;
2448*4882a593Smuzhiyun uint32_t avail_xri;
2449*4882a593Smuzhiyun uint32_t avail_iocb;
2450*4882a593Smuzhiyun uint32_t avail_rpi;
2451*4882a593Smuzhiyun uint32_t max_vpi;
2452*4882a593Smuzhiyun uint32_t rsvd4;
2453*4882a593Smuzhiyun uint32_t rsvd5;
2454*4882a593Smuzhiyun uint32_t avail_vpi;
2455*4882a593Smuzhiyun } READ_CONFIG_VAR;
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun /* Structure for MB Command READ_RCONFIG (12) */
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun typedef struct {
2460*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2461*4882a593Smuzhiyun uint32_t rsvd2:7;
2462*4882a593Smuzhiyun uint32_t recvNotify:1;
2463*4882a593Smuzhiyun uint32_t numMask:8;
2464*4882a593Smuzhiyun uint32_t profile:8;
2465*4882a593Smuzhiyun uint32_t rsvd1:4;
2466*4882a593Smuzhiyun uint32_t ring:4;
2467*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2468*4882a593Smuzhiyun uint32_t ring:4;
2469*4882a593Smuzhiyun uint32_t rsvd1:4;
2470*4882a593Smuzhiyun uint32_t profile:8;
2471*4882a593Smuzhiyun uint32_t numMask:8;
2472*4882a593Smuzhiyun uint32_t recvNotify:1;
2473*4882a593Smuzhiyun uint32_t rsvd2:7;
2474*4882a593Smuzhiyun #endif
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2477*4882a593Smuzhiyun uint16_t maxResp;
2478*4882a593Smuzhiyun uint16_t maxOrig;
2479*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2480*4882a593Smuzhiyun uint16_t maxOrig;
2481*4882a593Smuzhiyun uint16_t maxResp;
2482*4882a593Smuzhiyun #endif
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun RR_REG rrRegs[6];
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2487*4882a593Smuzhiyun uint16_t cmdRingOffset;
2488*4882a593Smuzhiyun uint16_t cmdEntryCnt;
2489*4882a593Smuzhiyun uint16_t rspRingOffset;
2490*4882a593Smuzhiyun uint16_t rspEntryCnt;
2491*4882a593Smuzhiyun uint16_t nextCmdOffset;
2492*4882a593Smuzhiyun uint16_t rsvd3;
2493*4882a593Smuzhiyun uint16_t nextRspOffset;
2494*4882a593Smuzhiyun uint16_t rsvd4;
2495*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2496*4882a593Smuzhiyun uint16_t cmdEntryCnt;
2497*4882a593Smuzhiyun uint16_t cmdRingOffset;
2498*4882a593Smuzhiyun uint16_t rspEntryCnt;
2499*4882a593Smuzhiyun uint16_t rspRingOffset;
2500*4882a593Smuzhiyun uint16_t rsvd3;
2501*4882a593Smuzhiyun uint16_t nextCmdOffset;
2502*4882a593Smuzhiyun uint16_t rsvd4;
2503*4882a593Smuzhiyun uint16_t nextRspOffset;
2504*4882a593Smuzhiyun #endif
2505*4882a593Smuzhiyun } READ_RCONF_VAR;
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun /* Structure for MB Command READ_SPARM (13) */
2508*4882a593Smuzhiyun /* Structure for MB Command READ_SPARM64 (0x8D) */
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun typedef struct {
2511*4882a593Smuzhiyun uint32_t rsvd1;
2512*4882a593Smuzhiyun uint32_t rsvd2;
2513*4882a593Smuzhiyun union {
2514*4882a593Smuzhiyun struct ulp_bde sp; /* This BDE points to struct serv_parm
2515*4882a593Smuzhiyun structure */
2516*4882a593Smuzhiyun struct ulp_bde64 sp64;
2517*4882a593Smuzhiyun } un;
2518*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2519*4882a593Smuzhiyun uint16_t rsvd3;
2520*4882a593Smuzhiyun uint16_t vpi;
2521*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2522*4882a593Smuzhiyun uint16_t vpi;
2523*4882a593Smuzhiyun uint16_t rsvd3;
2524*4882a593Smuzhiyun #endif
2525*4882a593Smuzhiyun } READ_SPARM_VAR;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun /* Structure for MB Command READ_STATUS (14) */
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun typedef struct {
2530*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2531*4882a593Smuzhiyun uint32_t rsvd1:31;
2532*4882a593Smuzhiyun uint32_t clrCounters:1;
2533*4882a593Smuzhiyun uint16_t activeXriCnt;
2534*4882a593Smuzhiyun uint16_t activeRpiCnt;
2535*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2536*4882a593Smuzhiyun uint32_t clrCounters:1;
2537*4882a593Smuzhiyun uint32_t rsvd1:31;
2538*4882a593Smuzhiyun uint16_t activeRpiCnt;
2539*4882a593Smuzhiyun uint16_t activeXriCnt;
2540*4882a593Smuzhiyun #endif
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun uint32_t xmitByteCnt;
2543*4882a593Smuzhiyun uint32_t rcvByteCnt;
2544*4882a593Smuzhiyun uint32_t xmitFrameCnt;
2545*4882a593Smuzhiyun uint32_t rcvFrameCnt;
2546*4882a593Smuzhiyun uint32_t xmitSeqCnt;
2547*4882a593Smuzhiyun uint32_t rcvSeqCnt;
2548*4882a593Smuzhiyun uint32_t totalOrigExchanges;
2549*4882a593Smuzhiyun uint32_t totalRespExchanges;
2550*4882a593Smuzhiyun uint32_t rcvPbsyCnt;
2551*4882a593Smuzhiyun uint32_t rcvFbsyCnt;
2552*4882a593Smuzhiyun } READ_STATUS_VAR;
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun /* Structure for MB Command READ_RPI (15) */
2555*4882a593Smuzhiyun /* Structure for MB Command READ_RPI64 (0x8F) */
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun typedef struct {
2558*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2559*4882a593Smuzhiyun uint16_t nextRpi;
2560*4882a593Smuzhiyun uint16_t reqRpi;
2561*4882a593Smuzhiyun uint32_t rsvd2:8;
2562*4882a593Smuzhiyun uint32_t DID:24;
2563*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2564*4882a593Smuzhiyun uint16_t reqRpi;
2565*4882a593Smuzhiyun uint16_t nextRpi;
2566*4882a593Smuzhiyun uint32_t DID:24;
2567*4882a593Smuzhiyun uint32_t rsvd2:8;
2568*4882a593Smuzhiyun #endif
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun union {
2571*4882a593Smuzhiyun struct ulp_bde sp;
2572*4882a593Smuzhiyun struct ulp_bde64 sp64;
2573*4882a593Smuzhiyun } un;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun } READ_RPI_VAR;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun /* Structure for MB Command READ_XRI (16) */
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun typedef struct {
2580*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2581*4882a593Smuzhiyun uint16_t nextXri;
2582*4882a593Smuzhiyun uint16_t reqXri;
2583*4882a593Smuzhiyun uint16_t rsvd1;
2584*4882a593Smuzhiyun uint16_t rpi;
2585*4882a593Smuzhiyun uint32_t rsvd2:8;
2586*4882a593Smuzhiyun uint32_t DID:24;
2587*4882a593Smuzhiyun uint32_t rsvd3:8;
2588*4882a593Smuzhiyun uint32_t SID:24;
2589*4882a593Smuzhiyun uint32_t rsvd4;
2590*4882a593Smuzhiyun uint8_t seqId;
2591*4882a593Smuzhiyun uint8_t rsvd5;
2592*4882a593Smuzhiyun uint16_t seqCount;
2593*4882a593Smuzhiyun uint16_t oxId;
2594*4882a593Smuzhiyun uint16_t rxId;
2595*4882a593Smuzhiyun uint32_t rsvd6:30;
2596*4882a593Smuzhiyun uint32_t si:1;
2597*4882a593Smuzhiyun uint32_t exchOrig:1;
2598*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2599*4882a593Smuzhiyun uint16_t reqXri;
2600*4882a593Smuzhiyun uint16_t nextXri;
2601*4882a593Smuzhiyun uint16_t rpi;
2602*4882a593Smuzhiyun uint16_t rsvd1;
2603*4882a593Smuzhiyun uint32_t DID:24;
2604*4882a593Smuzhiyun uint32_t rsvd2:8;
2605*4882a593Smuzhiyun uint32_t SID:24;
2606*4882a593Smuzhiyun uint32_t rsvd3:8;
2607*4882a593Smuzhiyun uint32_t rsvd4;
2608*4882a593Smuzhiyun uint16_t seqCount;
2609*4882a593Smuzhiyun uint8_t rsvd5;
2610*4882a593Smuzhiyun uint8_t seqId;
2611*4882a593Smuzhiyun uint16_t rxId;
2612*4882a593Smuzhiyun uint16_t oxId;
2613*4882a593Smuzhiyun uint32_t exchOrig:1;
2614*4882a593Smuzhiyun uint32_t si:1;
2615*4882a593Smuzhiyun uint32_t rsvd6:30;
2616*4882a593Smuzhiyun #endif
2617*4882a593Smuzhiyun } READ_XRI_VAR;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun /* Structure for MB Command READ_REV (17) */
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun typedef struct {
2622*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2623*4882a593Smuzhiyun uint32_t cv:1;
2624*4882a593Smuzhiyun uint32_t rr:1;
2625*4882a593Smuzhiyun uint32_t rsvd2:2;
2626*4882a593Smuzhiyun uint32_t v3req:1;
2627*4882a593Smuzhiyun uint32_t v3rsp:1;
2628*4882a593Smuzhiyun uint32_t rsvd1:25;
2629*4882a593Smuzhiyun uint32_t rv:1;
2630*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2631*4882a593Smuzhiyun uint32_t rv:1;
2632*4882a593Smuzhiyun uint32_t rsvd1:25;
2633*4882a593Smuzhiyun uint32_t v3rsp:1;
2634*4882a593Smuzhiyun uint32_t v3req:1;
2635*4882a593Smuzhiyun uint32_t rsvd2:2;
2636*4882a593Smuzhiyun uint32_t rr:1;
2637*4882a593Smuzhiyun uint32_t cv:1;
2638*4882a593Smuzhiyun #endif
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun uint32_t biuRev;
2641*4882a593Smuzhiyun uint32_t smRev;
2642*4882a593Smuzhiyun union {
2643*4882a593Smuzhiyun uint32_t smFwRev;
2644*4882a593Smuzhiyun struct {
2645*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2646*4882a593Smuzhiyun uint8_t ProgType;
2647*4882a593Smuzhiyun uint8_t ProgId;
2648*4882a593Smuzhiyun uint16_t ProgVer:4;
2649*4882a593Smuzhiyun uint16_t ProgRev:4;
2650*4882a593Smuzhiyun uint16_t ProgFixLvl:2;
2651*4882a593Smuzhiyun uint16_t ProgDistType:2;
2652*4882a593Smuzhiyun uint16_t DistCnt:4;
2653*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2654*4882a593Smuzhiyun uint16_t DistCnt:4;
2655*4882a593Smuzhiyun uint16_t ProgDistType:2;
2656*4882a593Smuzhiyun uint16_t ProgFixLvl:2;
2657*4882a593Smuzhiyun uint16_t ProgRev:4;
2658*4882a593Smuzhiyun uint16_t ProgVer:4;
2659*4882a593Smuzhiyun uint8_t ProgId;
2660*4882a593Smuzhiyun uint8_t ProgType;
2661*4882a593Smuzhiyun #endif
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun } b;
2664*4882a593Smuzhiyun } un;
2665*4882a593Smuzhiyun uint32_t endecRev;
2666*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2667*4882a593Smuzhiyun uint8_t feaLevelHigh;
2668*4882a593Smuzhiyun uint8_t feaLevelLow;
2669*4882a593Smuzhiyun uint8_t fcphHigh;
2670*4882a593Smuzhiyun uint8_t fcphLow;
2671*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2672*4882a593Smuzhiyun uint8_t fcphLow;
2673*4882a593Smuzhiyun uint8_t fcphHigh;
2674*4882a593Smuzhiyun uint8_t feaLevelLow;
2675*4882a593Smuzhiyun uint8_t feaLevelHigh;
2676*4882a593Smuzhiyun #endif
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun uint32_t postKernRev;
2679*4882a593Smuzhiyun uint32_t opFwRev;
2680*4882a593Smuzhiyun uint8_t opFwName[16];
2681*4882a593Smuzhiyun uint32_t sli1FwRev;
2682*4882a593Smuzhiyun uint8_t sli1FwName[16];
2683*4882a593Smuzhiyun uint32_t sli2FwRev;
2684*4882a593Smuzhiyun uint8_t sli2FwName[16];
2685*4882a593Smuzhiyun uint32_t sli3Feat;
2686*4882a593Smuzhiyun uint32_t RandomData[6];
2687*4882a593Smuzhiyun } READ_REV_VAR;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun /* Structure for MB Command READ_LINK_STAT (18) */
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun typedef struct {
2692*4882a593Smuzhiyun uint32_t word0;
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun #define lpfc_read_link_stat_rec_SHIFT 0
2695*4882a593Smuzhiyun #define lpfc_read_link_stat_rec_MASK 0x1
2696*4882a593Smuzhiyun #define lpfc_read_link_stat_rec_WORD word0
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun #define lpfc_read_link_stat_gec_SHIFT 1
2699*4882a593Smuzhiyun #define lpfc_read_link_stat_gec_MASK 0x1
2700*4882a593Smuzhiyun #define lpfc_read_link_stat_gec_WORD word0
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun #define lpfc_read_link_stat_w02oftow23of_SHIFT 2
2703*4882a593Smuzhiyun #define lpfc_read_link_stat_w02oftow23of_MASK 0x3FFFFF
2704*4882a593Smuzhiyun #define lpfc_read_link_stat_w02oftow23of_WORD word0
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun #define lpfc_read_link_stat_rsvd_SHIFT 24
2707*4882a593Smuzhiyun #define lpfc_read_link_stat_rsvd_MASK 0x1F
2708*4882a593Smuzhiyun #define lpfc_read_link_stat_rsvd_WORD word0
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun #define lpfc_read_link_stat_gec2_SHIFT 29
2711*4882a593Smuzhiyun #define lpfc_read_link_stat_gec2_MASK 0x1
2712*4882a593Smuzhiyun #define lpfc_read_link_stat_gec2_WORD word0
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun #define lpfc_read_link_stat_clrc_SHIFT 30
2715*4882a593Smuzhiyun #define lpfc_read_link_stat_clrc_MASK 0x1
2716*4882a593Smuzhiyun #define lpfc_read_link_stat_clrc_WORD word0
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun #define lpfc_read_link_stat_clof_SHIFT 31
2719*4882a593Smuzhiyun #define lpfc_read_link_stat_clof_MASK 0x1
2720*4882a593Smuzhiyun #define lpfc_read_link_stat_clof_WORD word0
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun uint32_t linkFailureCnt;
2723*4882a593Smuzhiyun uint32_t lossSyncCnt;
2724*4882a593Smuzhiyun uint32_t lossSignalCnt;
2725*4882a593Smuzhiyun uint32_t primSeqErrCnt;
2726*4882a593Smuzhiyun uint32_t invalidXmitWord;
2727*4882a593Smuzhiyun uint32_t crcCnt;
2728*4882a593Smuzhiyun uint32_t primSeqTimeout;
2729*4882a593Smuzhiyun uint32_t elasticOverrun;
2730*4882a593Smuzhiyun uint32_t arbTimeout;
2731*4882a593Smuzhiyun uint32_t advRecBufCredit;
2732*4882a593Smuzhiyun uint32_t curRecBufCredit;
2733*4882a593Smuzhiyun uint32_t advTransBufCredit;
2734*4882a593Smuzhiyun uint32_t curTransBufCredit;
2735*4882a593Smuzhiyun uint32_t recEofCount;
2736*4882a593Smuzhiyun uint32_t recEofdtiCount;
2737*4882a593Smuzhiyun uint32_t recEofniCount;
2738*4882a593Smuzhiyun uint32_t recSofcount;
2739*4882a593Smuzhiyun uint32_t rsvd1;
2740*4882a593Smuzhiyun uint32_t rsvd2;
2741*4882a593Smuzhiyun uint32_t recDrpXriCount;
2742*4882a593Smuzhiyun uint32_t fecCorrBlkCount;
2743*4882a593Smuzhiyun uint32_t fecUncorrBlkCount;
2744*4882a593Smuzhiyun } READ_LNK_VAR;
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun /* Structure for MB Command REG_LOGIN (19) */
2747*4882a593Smuzhiyun /* Structure for MB Command REG_LOGIN64 (0x93) */
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun typedef struct {
2750*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2751*4882a593Smuzhiyun uint16_t rsvd1;
2752*4882a593Smuzhiyun uint16_t rpi;
2753*4882a593Smuzhiyun uint32_t rsvd2:8;
2754*4882a593Smuzhiyun uint32_t did:24;
2755*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2756*4882a593Smuzhiyun uint16_t rpi;
2757*4882a593Smuzhiyun uint16_t rsvd1;
2758*4882a593Smuzhiyun uint32_t did:24;
2759*4882a593Smuzhiyun uint32_t rsvd2:8;
2760*4882a593Smuzhiyun #endif
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun union {
2763*4882a593Smuzhiyun struct ulp_bde sp;
2764*4882a593Smuzhiyun struct ulp_bde64 sp64;
2765*4882a593Smuzhiyun } un;
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2768*4882a593Smuzhiyun uint16_t rsvd6;
2769*4882a593Smuzhiyun uint16_t vpi;
2770*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2771*4882a593Smuzhiyun uint16_t vpi;
2772*4882a593Smuzhiyun uint16_t rsvd6;
2773*4882a593Smuzhiyun #endif
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun } REG_LOGIN_VAR;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun /* Word 30 contents for REG_LOGIN */
2778*4882a593Smuzhiyun typedef union {
2779*4882a593Smuzhiyun struct {
2780*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2781*4882a593Smuzhiyun uint16_t rsvd1:12;
2782*4882a593Smuzhiyun uint16_t wd30_class:4;
2783*4882a593Smuzhiyun uint16_t xri;
2784*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2785*4882a593Smuzhiyun uint16_t xri;
2786*4882a593Smuzhiyun uint16_t wd30_class:4;
2787*4882a593Smuzhiyun uint16_t rsvd1:12;
2788*4882a593Smuzhiyun #endif
2789*4882a593Smuzhiyun } f;
2790*4882a593Smuzhiyun uint32_t word;
2791*4882a593Smuzhiyun } REG_WD30;
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun /* Structure for MB Command UNREG_LOGIN (20) */
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun typedef struct {
2796*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2797*4882a593Smuzhiyun uint16_t rsvd1;
2798*4882a593Smuzhiyun uint16_t rpi;
2799*4882a593Smuzhiyun uint32_t rsvd2;
2800*4882a593Smuzhiyun uint32_t rsvd3;
2801*4882a593Smuzhiyun uint32_t rsvd4;
2802*4882a593Smuzhiyun uint32_t rsvd5;
2803*4882a593Smuzhiyun uint16_t rsvd6;
2804*4882a593Smuzhiyun uint16_t vpi;
2805*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2806*4882a593Smuzhiyun uint16_t rpi;
2807*4882a593Smuzhiyun uint16_t rsvd1;
2808*4882a593Smuzhiyun uint32_t rsvd2;
2809*4882a593Smuzhiyun uint32_t rsvd3;
2810*4882a593Smuzhiyun uint32_t rsvd4;
2811*4882a593Smuzhiyun uint32_t rsvd5;
2812*4882a593Smuzhiyun uint16_t vpi;
2813*4882a593Smuzhiyun uint16_t rsvd6;
2814*4882a593Smuzhiyun #endif
2815*4882a593Smuzhiyun } UNREG_LOGIN_VAR;
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun /* Structure for MB Command REG_VPI (0x96) */
2818*4882a593Smuzhiyun typedef struct {
2819*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2820*4882a593Smuzhiyun uint32_t rsvd1;
2821*4882a593Smuzhiyun uint32_t rsvd2:7;
2822*4882a593Smuzhiyun uint32_t upd:1;
2823*4882a593Smuzhiyun uint32_t sid:24;
2824*4882a593Smuzhiyun uint32_t wwn[2];
2825*4882a593Smuzhiyun uint32_t rsvd5;
2826*4882a593Smuzhiyun uint16_t vfi;
2827*4882a593Smuzhiyun uint16_t vpi;
2828*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
2829*4882a593Smuzhiyun uint32_t rsvd1;
2830*4882a593Smuzhiyun uint32_t sid:24;
2831*4882a593Smuzhiyun uint32_t upd:1;
2832*4882a593Smuzhiyun uint32_t rsvd2:7;
2833*4882a593Smuzhiyun uint32_t wwn[2];
2834*4882a593Smuzhiyun uint32_t rsvd5;
2835*4882a593Smuzhiyun uint16_t vpi;
2836*4882a593Smuzhiyun uint16_t vfi;
2837*4882a593Smuzhiyun #endif
2838*4882a593Smuzhiyun } REG_VPI_VAR;
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun /* Structure for MB Command UNREG_VPI (0x97) */
2841*4882a593Smuzhiyun typedef struct {
2842*4882a593Smuzhiyun uint32_t rsvd1;
2843*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2844*4882a593Smuzhiyun uint16_t rsvd2;
2845*4882a593Smuzhiyun uint16_t sli4_vpi;
2846*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
2847*4882a593Smuzhiyun uint16_t sli4_vpi;
2848*4882a593Smuzhiyun uint16_t rsvd2;
2849*4882a593Smuzhiyun #endif
2850*4882a593Smuzhiyun uint32_t rsvd3;
2851*4882a593Smuzhiyun uint32_t rsvd4;
2852*4882a593Smuzhiyun uint32_t rsvd5;
2853*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2854*4882a593Smuzhiyun uint16_t rsvd6;
2855*4882a593Smuzhiyun uint16_t vpi;
2856*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
2857*4882a593Smuzhiyun uint16_t vpi;
2858*4882a593Smuzhiyun uint16_t rsvd6;
2859*4882a593Smuzhiyun #endif
2860*4882a593Smuzhiyun } UNREG_VPI_VAR;
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun /* Structure for MB Command UNREG_D_ID (0x23) */
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun typedef struct {
2865*4882a593Smuzhiyun uint32_t did;
2866*4882a593Smuzhiyun uint32_t rsvd2;
2867*4882a593Smuzhiyun uint32_t rsvd3;
2868*4882a593Smuzhiyun uint32_t rsvd4;
2869*4882a593Smuzhiyun uint32_t rsvd5;
2870*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2871*4882a593Smuzhiyun uint16_t rsvd6;
2872*4882a593Smuzhiyun uint16_t vpi;
2873*4882a593Smuzhiyun #else
2874*4882a593Smuzhiyun uint16_t vpi;
2875*4882a593Smuzhiyun uint16_t rsvd6;
2876*4882a593Smuzhiyun #endif
2877*4882a593Smuzhiyun } UNREG_D_ID_VAR;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun /* Structure for MB Command READ_TOPOLOGY (0x95) */
2880*4882a593Smuzhiyun struct lpfc_mbx_read_top {
2881*4882a593Smuzhiyun uint32_t eventTag; /* Event tag */
2882*4882a593Smuzhiyun uint32_t word2;
2883*4882a593Smuzhiyun #define lpfc_mbx_read_top_fa_SHIFT 12
2884*4882a593Smuzhiyun #define lpfc_mbx_read_top_fa_MASK 0x00000001
2885*4882a593Smuzhiyun #define lpfc_mbx_read_top_fa_WORD word2
2886*4882a593Smuzhiyun #define lpfc_mbx_read_top_mm_SHIFT 11
2887*4882a593Smuzhiyun #define lpfc_mbx_read_top_mm_MASK 0x00000001
2888*4882a593Smuzhiyun #define lpfc_mbx_read_top_mm_WORD word2
2889*4882a593Smuzhiyun #define lpfc_mbx_read_top_pb_SHIFT 9
2890*4882a593Smuzhiyun #define lpfc_mbx_read_top_pb_MASK 0X00000001
2891*4882a593Smuzhiyun #define lpfc_mbx_read_top_pb_WORD word2
2892*4882a593Smuzhiyun #define lpfc_mbx_read_top_il_SHIFT 8
2893*4882a593Smuzhiyun #define lpfc_mbx_read_top_il_MASK 0x00000001
2894*4882a593Smuzhiyun #define lpfc_mbx_read_top_il_WORD word2
2895*4882a593Smuzhiyun #define lpfc_mbx_read_top_att_type_SHIFT 0
2896*4882a593Smuzhiyun #define lpfc_mbx_read_top_att_type_MASK 0x000000FF
2897*4882a593Smuzhiyun #define lpfc_mbx_read_top_att_type_WORD word2
2898*4882a593Smuzhiyun #define LPFC_ATT_RESERVED 0x00 /* Reserved - attType */
2899*4882a593Smuzhiyun #define LPFC_ATT_LINK_UP 0x01 /* Link is up */
2900*4882a593Smuzhiyun #define LPFC_ATT_LINK_DOWN 0x02 /* Link is down */
2901*4882a593Smuzhiyun #define LPFC_ATT_UNEXP_WWPN 0x06 /* Link is down Unexpected WWWPN */
2902*4882a593Smuzhiyun uint32_t word3;
2903*4882a593Smuzhiyun #define lpfc_mbx_read_top_alpa_granted_SHIFT 24
2904*4882a593Smuzhiyun #define lpfc_mbx_read_top_alpa_granted_MASK 0x000000FF
2905*4882a593Smuzhiyun #define lpfc_mbx_read_top_alpa_granted_WORD word3
2906*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_alps_SHIFT 16
2907*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_alps_MASK 0x000000FF
2908*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_alps_WORD word3
2909*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_type_SHIFT 8
2910*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_type_MASK 0x000000FF
2911*4882a593Smuzhiyun #define lpfc_mbx_read_top_lip_type_WORD word3
2912*4882a593Smuzhiyun #define lpfc_mbx_read_top_topology_SHIFT 0
2913*4882a593Smuzhiyun #define lpfc_mbx_read_top_topology_MASK 0x000000FF
2914*4882a593Smuzhiyun #define lpfc_mbx_read_top_topology_WORD word3
2915*4882a593Smuzhiyun #define LPFC_TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2916*4882a593Smuzhiyun #define LPFC_TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
2917*4882a593Smuzhiyun #define LPFC_TOPOLOGY_MM 0x05 /* maint mode zephtr to menlo */
2918*4882a593Smuzhiyun /* store the LILP AL_PA position map into */
2919*4882a593Smuzhiyun struct ulp_bde64 lilpBde64;
2920*4882a593Smuzhiyun #define LPFC_ALPA_MAP_SIZE 128
2921*4882a593Smuzhiyun uint32_t word7;
2922*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_lu_SHIFT 31
2923*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_lu_MASK 0x00000001
2924*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_lu_WORD word7
2925*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tf_SHIFT 30
2926*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tf_MASK 0x00000001
2927*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tf_WORD word7
2928*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_link_spd_SHIFT 8
2929*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_link_spd_MASK 0x000000FF
2930*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_link_spd_WORD word7
2931*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_nl_port_SHIFT 4
2932*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_nl_port_MASK 0x0000000F
2933*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_nl_port_WORD word7
2934*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tx_SHIFT 2
2935*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tx_MASK 0x00000003
2936*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_tx_WORD word7
2937*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_rx_SHIFT 0
2938*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_rx_MASK 0x00000003
2939*4882a593Smuzhiyun #define lpfc_mbx_read_top_ld_rx_WORD word7
2940*4882a593Smuzhiyun uint32_t word8;
2941*4882a593Smuzhiyun #define lpfc_mbx_read_top_lu_SHIFT 31
2942*4882a593Smuzhiyun #define lpfc_mbx_read_top_lu_MASK 0x00000001
2943*4882a593Smuzhiyun #define lpfc_mbx_read_top_lu_WORD word8
2944*4882a593Smuzhiyun #define lpfc_mbx_read_top_tf_SHIFT 30
2945*4882a593Smuzhiyun #define lpfc_mbx_read_top_tf_MASK 0x00000001
2946*4882a593Smuzhiyun #define lpfc_mbx_read_top_tf_WORD word8
2947*4882a593Smuzhiyun #define lpfc_mbx_read_top_link_spd_SHIFT 8
2948*4882a593Smuzhiyun #define lpfc_mbx_read_top_link_spd_MASK 0x000000FF
2949*4882a593Smuzhiyun #define lpfc_mbx_read_top_link_spd_WORD word8
2950*4882a593Smuzhiyun #define lpfc_mbx_read_top_nl_port_SHIFT 4
2951*4882a593Smuzhiyun #define lpfc_mbx_read_top_nl_port_MASK 0x0000000F
2952*4882a593Smuzhiyun #define lpfc_mbx_read_top_nl_port_WORD word8
2953*4882a593Smuzhiyun #define lpfc_mbx_read_top_tx_SHIFT 2
2954*4882a593Smuzhiyun #define lpfc_mbx_read_top_tx_MASK 0x00000003
2955*4882a593Smuzhiyun #define lpfc_mbx_read_top_tx_WORD word8
2956*4882a593Smuzhiyun #define lpfc_mbx_read_top_rx_SHIFT 0
2957*4882a593Smuzhiyun #define lpfc_mbx_read_top_rx_MASK 0x00000003
2958*4882a593Smuzhiyun #define lpfc_mbx_read_top_rx_WORD word8
2959*4882a593Smuzhiyun #define LPFC_LINK_SPEED_UNKNOWN 0x0
2960*4882a593Smuzhiyun #define LPFC_LINK_SPEED_1GHZ 0x04
2961*4882a593Smuzhiyun #define LPFC_LINK_SPEED_2GHZ 0x08
2962*4882a593Smuzhiyun #define LPFC_LINK_SPEED_4GHZ 0x10
2963*4882a593Smuzhiyun #define LPFC_LINK_SPEED_8GHZ 0x20
2964*4882a593Smuzhiyun #define LPFC_LINK_SPEED_10GHZ 0x40
2965*4882a593Smuzhiyun #define LPFC_LINK_SPEED_16GHZ 0x80
2966*4882a593Smuzhiyun #define LPFC_LINK_SPEED_32GHZ 0x90
2967*4882a593Smuzhiyun #define LPFC_LINK_SPEED_64GHZ 0xA0
2968*4882a593Smuzhiyun #define LPFC_LINK_SPEED_128GHZ 0xB0
2969*4882a593Smuzhiyun #define LPFC_LINK_SPEED_256GHZ 0xC0
2970*4882a593Smuzhiyun };
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun /* Structure for MB Command CLEAR_LA (22) */
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun typedef struct {
2975*4882a593Smuzhiyun uint32_t eventTag; /* Event tag */
2976*4882a593Smuzhiyun uint32_t rsvd1;
2977*4882a593Smuzhiyun } CLEAR_LA_VAR;
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun /* Structure for MB Command DUMP */
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun typedef struct {
2982*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
2983*4882a593Smuzhiyun uint32_t rsvd:25;
2984*4882a593Smuzhiyun uint32_t ra:1;
2985*4882a593Smuzhiyun uint32_t co:1;
2986*4882a593Smuzhiyun uint32_t cv:1;
2987*4882a593Smuzhiyun uint32_t type:4;
2988*4882a593Smuzhiyun uint32_t entry_index:16;
2989*4882a593Smuzhiyun uint32_t region_id:16;
2990*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
2991*4882a593Smuzhiyun uint32_t type:4;
2992*4882a593Smuzhiyun uint32_t cv:1;
2993*4882a593Smuzhiyun uint32_t co:1;
2994*4882a593Smuzhiyun uint32_t ra:1;
2995*4882a593Smuzhiyun uint32_t rsvd:25;
2996*4882a593Smuzhiyun uint32_t region_id:16;
2997*4882a593Smuzhiyun uint32_t entry_index:16;
2998*4882a593Smuzhiyun #endif
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun uint32_t sli4_length;
3001*4882a593Smuzhiyun uint32_t word_cnt;
3002*4882a593Smuzhiyun uint32_t resp_offset;
3003*4882a593Smuzhiyun } DUMP_VAR;
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun #define DMP_MEM_REG 0x1
3006*4882a593Smuzhiyun #define DMP_NV_PARAMS 0x2
3007*4882a593Smuzhiyun #define DMP_LMSD 0x3 /* Link Module Serial Data */
3008*4882a593Smuzhiyun #define DMP_WELL_KNOWN 0x4
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun #define DMP_REGION_VPD 0xe
3011*4882a593Smuzhiyun #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
3012*4882a593Smuzhiyun #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
3013*4882a593Smuzhiyun #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun #define DMP_REGION_VPORT 0x16 /* VPort info region */
3016*4882a593Smuzhiyun #define DMP_VPORT_REGION_SIZE 0x200
3017*4882a593Smuzhiyun #define DMP_MBOX_OFFSET_WORD 0x5
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun #define DMP_REGION_23 0x17 /* fcoe param and port state region */
3020*4882a593Smuzhiyun #define DMP_RGN23_SIZE 0x400
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun #define WAKE_UP_PARMS_REGION_ID 4
3023*4882a593Smuzhiyun #define WAKE_UP_PARMS_WORD_SIZE 15
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun struct vport_rec {
3026*4882a593Smuzhiyun uint8_t wwpn[8];
3027*4882a593Smuzhiyun uint8_t wwnn[8];
3028*4882a593Smuzhiyun };
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun #define VPORT_INFO_SIG 0x32324752
3031*4882a593Smuzhiyun #define VPORT_INFO_REV_MASK 0xff
3032*4882a593Smuzhiyun #define VPORT_INFO_REV 0x1
3033*4882a593Smuzhiyun #define MAX_STATIC_VPORT_COUNT 16
3034*4882a593Smuzhiyun struct static_vport_info {
3035*4882a593Smuzhiyun uint32_t signature;
3036*4882a593Smuzhiyun uint32_t rev;
3037*4882a593Smuzhiyun struct vport_rec vport_list[MAX_STATIC_VPORT_COUNT];
3038*4882a593Smuzhiyun uint32_t resvd[66];
3039*4882a593Smuzhiyun };
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun /* Option rom version structure */
3042*4882a593Smuzhiyun struct prog_id {
3043*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3044*4882a593Smuzhiyun uint8_t type;
3045*4882a593Smuzhiyun uint8_t id;
3046*4882a593Smuzhiyun uint32_t ver:4; /* Major Version */
3047*4882a593Smuzhiyun uint32_t rev:4; /* Revision */
3048*4882a593Smuzhiyun uint32_t lev:2; /* Level */
3049*4882a593Smuzhiyun uint32_t dist:2; /* Dist Type */
3050*4882a593Smuzhiyun uint32_t num:4; /* number after dist type */
3051*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3052*4882a593Smuzhiyun uint32_t num:4; /* number after dist type */
3053*4882a593Smuzhiyun uint32_t dist:2; /* Dist Type */
3054*4882a593Smuzhiyun uint32_t lev:2; /* Level */
3055*4882a593Smuzhiyun uint32_t rev:4; /* Revision */
3056*4882a593Smuzhiyun uint32_t ver:4; /* Major Version */
3057*4882a593Smuzhiyun uint8_t id;
3058*4882a593Smuzhiyun uint8_t type;
3059*4882a593Smuzhiyun #endif
3060*4882a593Smuzhiyun };
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun /* Structure for MB Command UPDATE_CFG (0x1B) */
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun struct update_cfg_var {
3065*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3066*4882a593Smuzhiyun uint32_t rsvd2:16;
3067*4882a593Smuzhiyun uint32_t type:8;
3068*4882a593Smuzhiyun uint32_t rsvd:1;
3069*4882a593Smuzhiyun uint32_t ra:1;
3070*4882a593Smuzhiyun uint32_t co:1;
3071*4882a593Smuzhiyun uint32_t cv:1;
3072*4882a593Smuzhiyun uint32_t req:4;
3073*4882a593Smuzhiyun uint32_t entry_length:16;
3074*4882a593Smuzhiyun uint32_t region_id:16;
3075*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3076*4882a593Smuzhiyun uint32_t req:4;
3077*4882a593Smuzhiyun uint32_t cv:1;
3078*4882a593Smuzhiyun uint32_t co:1;
3079*4882a593Smuzhiyun uint32_t ra:1;
3080*4882a593Smuzhiyun uint32_t rsvd:1;
3081*4882a593Smuzhiyun uint32_t type:8;
3082*4882a593Smuzhiyun uint32_t rsvd2:16;
3083*4882a593Smuzhiyun uint32_t region_id:16;
3084*4882a593Smuzhiyun uint32_t entry_length:16;
3085*4882a593Smuzhiyun #endif
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun uint32_t resp_info;
3088*4882a593Smuzhiyun uint32_t byte_cnt;
3089*4882a593Smuzhiyun uint32_t data_offset;
3090*4882a593Smuzhiyun };
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun struct hbq_mask {
3093*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3094*4882a593Smuzhiyun uint8_t tmatch;
3095*4882a593Smuzhiyun uint8_t tmask;
3096*4882a593Smuzhiyun uint8_t rctlmatch;
3097*4882a593Smuzhiyun uint8_t rctlmask;
3098*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3099*4882a593Smuzhiyun uint8_t rctlmask;
3100*4882a593Smuzhiyun uint8_t rctlmatch;
3101*4882a593Smuzhiyun uint8_t tmask;
3102*4882a593Smuzhiyun uint8_t tmatch;
3103*4882a593Smuzhiyun #endif
3104*4882a593Smuzhiyun };
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun /* Structure for MB Command CONFIG_HBQ (7c) */
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun struct config_hbq_var {
3110*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3111*4882a593Smuzhiyun uint32_t rsvd1 :7;
3112*4882a593Smuzhiyun uint32_t recvNotify :1; /* Receive Notification */
3113*4882a593Smuzhiyun uint32_t numMask :8; /* # Mask Entries */
3114*4882a593Smuzhiyun uint32_t profile :8; /* Selection Profile */
3115*4882a593Smuzhiyun uint32_t rsvd2 :8;
3116*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3117*4882a593Smuzhiyun uint32_t rsvd2 :8;
3118*4882a593Smuzhiyun uint32_t profile :8; /* Selection Profile */
3119*4882a593Smuzhiyun uint32_t numMask :8; /* # Mask Entries */
3120*4882a593Smuzhiyun uint32_t recvNotify :1; /* Receive Notification */
3121*4882a593Smuzhiyun uint32_t rsvd1 :7;
3122*4882a593Smuzhiyun #endif
3123*4882a593Smuzhiyun
3124*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3125*4882a593Smuzhiyun uint32_t hbqId :16;
3126*4882a593Smuzhiyun uint32_t rsvd3 :12;
3127*4882a593Smuzhiyun uint32_t ringMask :4;
3128*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3129*4882a593Smuzhiyun uint32_t ringMask :4;
3130*4882a593Smuzhiyun uint32_t rsvd3 :12;
3131*4882a593Smuzhiyun uint32_t hbqId :16;
3132*4882a593Smuzhiyun #endif
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3135*4882a593Smuzhiyun uint32_t entry_count :16;
3136*4882a593Smuzhiyun uint32_t rsvd4 :8;
3137*4882a593Smuzhiyun uint32_t headerLen :8;
3138*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3139*4882a593Smuzhiyun uint32_t headerLen :8;
3140*4882a593Smuzhiyun uint32_t rsvd4 :8;
3141*4882a593Smuzhiyun uint32_t entry_count :16;
3142*4882a593Smuzhiyun #endif
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun uint32_t hbqaddrLow;
3145*4882a593Smuzhiyun uint32_t hbqaddrHigh;
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3148*4882a593Smuzhiyun uint32_t rsvd5 :31;
3149*4882a593Smuzhiyun uint32_t logEntry :1;
3150*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3151*4882a593Smuzhiyun uint32_t logEntry :1;
3152*4882a593Smuzhiyun uint32_t rsvd5 :31;
3153*4882a593Smuzhiyun #endif
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun uint32_t rsvd6; /* w7 */
3156*4882a593Smuzhiyun uint32_t rsvd7; /* w8 */
3157*4882a593Smuzhiyun uint32_t rsvd8; /* w9 */
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun struct hbq_mask hbqMasks[6];
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun union {
3163*4882a593Smuzhiyun uint32_t allprofiles[12];
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun struct {
3166*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3167*4882a593Smuzhiyun uint32_t seqlenoff :16;
3168*4882a593Smuzhiyun uint32_t maxlen :16;
3169*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3170*4882a593Smuzhiyun uint32_t maxlen :16;
3171*4882a593Smuzhiyun uint32_t seqlenoff :16;
3172*4882a593Smuzhiyun #endif
3173*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3174*4882a593Smuzhiyun uint32_t rsvd1 :28;
3175*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3176*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3177*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3178*4882a593Smuzhiyun uint32_t rsvd1 :28;
3179*4882a593Smuzhiyun #endif
3180*4882a593Smuzhiyun uint32_t rsvd[10];
3181*4882a593Smuzhiyun } profile2;
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun struct {
3184*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3185*4882a593Smuzhiyun uint32_t seqlenoff :16;
3186*4882a593Smuzhiyun uint32_t maxlen :16;
3187*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3188*4882a593Smuzhiyun uint32_t maxlen :16;
3189*4882a593Smuzhiyun uint32_t seqlenoff :16;
3190*4882a593Smuzhiyun #endif
3191*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3192*4882a593Smuzhiyun uint32_t cmdcodeoff :28;
3193*4882a593Smuzhiyun uint32_t rsvd1 :12;
3194*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3195*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3196*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3197*4882a593Smuzhiyun uint32_t rsvd1 :12;
3198*4882a593Smuzhiyun uint32_t cmdcodeoff :28;
3199*4882a593Smuzhiyun #endif
3200*4882a593Smuzhiyun uint32_t cmdmatch[8];
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun uint32_t rsvd[2];
3203*4882a593Smuzhiyun } profile3;
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun struct {
3206*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3207*4882a593Smuzhiyun uint32_t seqlenoff :16;
3208*4882a593Smuzhiyun uint32_t maxlen :16;
3209*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3210*4882a593Smuzhiyun uint32_t maxlen :16;
3211*4882a593Smuzhiyun uint32_t seqlenoff :16;
3212*4882a593Smuzhiyun #endif
3213*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3214*4882a593Smuzhiyun uint32_t cmdcodeoff :28;
3215*4882a593Smuzhiyun uint32_t rsvd1 :12;
3216*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3217*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3218*4882a593Smuzhiyun uint32_t seqlenbcnt :4;
3219*4882a593Smuzhiyun uint32_t rsvd1 :12;
3220*4882a593Smuzhiyun uint32_t cmdcodeoff :28;
3221*4882a593Smuzhiyun #endif
3222*4882a593Smuzhiyun uint32_t cmdmatch[8];
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun uint32_t rsvd[2];
3225*4882a593Smuzhiyun } profile5;
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun } profiles;
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun };
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun /* Structure for MB Command CONFIG_PORT (0x88) */
3234*4882a593Smuzhiyun typedef struct {
3235*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3236*4882a593Smuzhiyun uint32_t cBE : 1;
3237*4882a593Smuzhiyun uint32_t cET : 1;
3238*4882a593Smuzhiyun uint32_t cHpcb : 1;
3239*4882a593Smuzhiyun uint32_t cMA : 1;
3240*4882a593Smuzhiyun uint32_t sli_mode : 4;
3241*4882a593Smuzhiyun uint32_t pcbLen : 24; /* bit 23:0 of memory based port
3242*4882a593Smuzhiyun * config block */
3243*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3244*4882a593Smuzhiyun uint32_t pcbLen : 24; /* bit 23:0 of memory based port
3245*4882a593Smuzhiyun * config block */
3246*4882a593Smuzhiyun uint32_t sli_mode : 4;
3247*4882a593Smuzhiyun uint32_t cMA : 1;
3248*4882a593Smuzhiyun uint32_t cHpcb : 1;
3249*4882a593Smuzhiyun uint32_t cET : 1;
3250*4882a593Smuzhiyun uint32_t cBE : 1;
3251*4882a593Smuzhiyun #endif
3252*4882a593Smuzhiyun
3253*4882a593Smuzhiyun uint32_t pcbLow; /* bit 31:0 of memory based port config block */
3254*4882a593Smuzhiyun uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
3255*4882a593Smuzhiyun uint32_t hbainit[5];
3256*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3257*4882a593Smuzhiyun uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
3258*4882a593Smuzhiyun uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
3259*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3260*4882a593Smuzhiyun uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
3261*4882a593Smuzhiyun uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
3262*4882a593Smuzhiyun #endif
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3265*4882a593Smuzhiyun uint32_t rsvd1 : 20; /* Reserved */
3266*4882a593Smuzhiyun uint32_t casabt : 1; /* Configure async abts status notice */
3267*4882a593Smuzhiyun uint32_t rsvd2 : 2; /* Reserved */
3268*4882a593Smuzhiyun uint32_t cbg : 1; /* Configure BlockGuard */
3269*4882a593Smuzhiyun uint32_t cmv : 1; /* Configure Max VPIs */
3270*4882a593Smuzhiyun uint32_t ccrp : 1; /* Config Command Ring Polling */
3271*4882a593Smuzhiyun uint32_t csah : 1; /* Configure Synchronous Abort Handling */
3272*4882a593Smuzhiyun uint32_t chbs : 1; /* Cofigure Host Backing store */
3273*4882a593Smuzhiyun uint32_t cinb : 1; /* Enable Interrupt Notification Block */
3274*4882a593Smuzhiyun uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
3275*4882a593Smuzhiyun uint32_t cmx : 1; /* Configure Max XRIs */
3276*4882a593Smuzhiyun uint32_t cmr : 1; /* Configure Max RPIs */
3277*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3278*4882a593Smuzhiyun uint32_t cmr : 1; /* Configure Max RPIs */
3279*4882a593Smuzhiyun uint32_t cmx : 1; /* Configure Max XRIs */
3280*4882a593Smuzhiyun uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
3281*4882a593Smuzhiyun uint32_t cinb : 1; /* Enable Interrupt Notification Block */
3282*4882a593Smuzhiyun uint32_t chbs : 1; /* Cofigure Host Backing store */
3283*4882a593Smuzhiyun uint32_t csah : 1; /* Configure Synchronous Abort Handling */
3284*4882a593Smuzhiyun uint32_t ccrp : 1; /* Config Command Ring Polling */
3285*4882a593Smuzhiyun uint32_t cmv : 1; /* Configure Max VPIs */
3286*4882a593Smuzhiyun uint32_t cbg : 1; /* Configure BlockGuard */
3287*4882a593Smuzhiyun uint32_t rsvd2 : 2; /* Reserved */
3288*4882a593Smuzhiyun uint32_t casabt : 1; /* Configure async abts status notice */
3289*4882a593Smuzhiyun uint32_t rsvd1 : 20; /* Reserved */
3290*4882a593Smuzhiyun #endif
3291*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3292*4882a593Smuzhiyun uint32_t rsvd3 : 20; /* Reserved */
3293*4882a593Smuzhiyun uint32_t gasabt : 1; /* Grant async abts status notice */
3294*4882a593Smuzhiyun uint32_t rsvd4 : 2; /* Reserved */
3295*4882a593Smuzhiyun uint32_t gbg : 1; /* Grant BlockGuard */
3296*4882a593Smuzhiyun uint32_t gmv : 1; /* Grant Max VPIs */
3297*4882a593Smuzhiyun uint32_t gcrp : 1; /* Grant Command Ring Polling */
3298*4882a593Smuzhiyun uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
3299*4882a593Smuzhiyun uint32_t ghbs : 1; /* Grant Host Backing Store */
3300*4882a593Smuzhiyun uint32_t ginb : 1; /* Grant Interrupt Notification Block */
3301*4882a593Smuzhiyun uint32_t gerbm : 1; /* Grant ERBM Request */
3302*4882a593Smuzhiyun uint32_t gmx : 1; /* Grant Max XRIs */
3303*4882a593Smuzhiyun uint32_t gmr : 1; /* Grant Max RPIs */
3304*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3305*4882a593Smuzhiyun uint32_t gmr : 1; /* Grant Max RPIs */
3306*4882a593Smuzhiyun uint32_t gmx : 1; /* Grant Max XRIs */
3307*4882a593Smuzhiyun uint32_t gerbm : 1; /* Grant ERBM Request */
3308*4882a593Smuzhiyun uint32_t ginb : 1; /* Grant Interrupt Notification Block */
3309*4882a593Smuzhiyun uint32_t ghbs : 1; /* Grant Host Backing Store */
3310*4882a593Smuzhiyun uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
3311*4882a593Smuzhiyun uint32_t gcrp : 1; /* Grant Command Ring Polling */
3312*4882a593Smuzhiyun uint32_t gmv : 1; /* Grant Max VPIs */
3313*4882a593Smuzhiyun uint32_t gbg : 1; /* Grant BlockGuard */
3314*4882a593Smuzhiyun uint32_t rsvd4 : 2; /* Reserved */
3315*4882a593Smuzhiyun uint32_t gasabt : 1; /* Grant async abts status notice */
3316*4882a593Smuzhiyun uint32_t rsvd3 : 20; /* Reserved */
3317*4882a593Smuzhiyun #endif
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3320*4882a593Smuzhiyun uint32_t max_rpi : 16; /* Max RPIs Port should configure */
3321*4882a593Smuzhiyun uint32_t max_xri : 16; /* Max XRIs Port should configure */
3322*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3323*4882a593Smuzhiyun uint32_t max_xri : 16; /* Max XRIs Port should configure */
3324*4882a593Smuzhiyun uint32_t max_rpi : 16; /* Max RPIs Port should configure */
3325*4882a593Smuzhiyun #endif
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3328*4882a593Smuzhiyun uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
3329*4882a593Smuzhiyun uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
3330*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3331*4882a593Smuzhiyun uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
3332*4882a593Smuzhiyun uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
3333*4882a593Smuzhiyun #endif
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun uint32_t rsvd6; /* Reserved */
3336*4882a593Smuzhiyun
3337*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3338*4882a593Smuzhiyun uint32_t rsvd7 : 16;
3339*4882a593Smuzhiyun uint32_t max_vpi : 16; /* Max number of virt N-Ports */
3340*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3341*4882a593Smuzhiyun uint32_t max_vpi : 16; /* Max number of virt N-Ports */
3342*4882a593Smuzhiyun uint32_t rsvd7 : 16;
3343*4882a593Smuzhiyun #endif
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun } CONFIG_PORT_VAR;
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun /* Structure for MB Command CONFIG_MSI (0x30) */
3348*4882a593Smuzhiyun struct config_msi_var {
3349*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3350*4882a593Smuzhiyun uint32_t dfltMsgNum:8; /* Default message number */
3351*4882a593Smuzhiyun uint32_t rsvd1:11; /* Reserved */
3352*4882a593Smuzhiyun uint32_t NID:5; /* Number of secondary attention IDs */
3353*4882a593Smuzhiyun uint32_t rsvd2:5; /* Reserved */
3354*4882a593Smuzhiyun uint32_t dfltPresent:1; /* Default message number present */
3355*4882a593Smuzhiyun uint32_t addFlag:1; /* Add association flag */
3356*4882a593Smuzhiyun uint32_t reportFlag:1; /* Report association flag */
3357*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3358*4882a593Smuzhiyun uint32_t reportFlag:1; /* Report association flag */
3359*4882a593Smuzhiyun uint32_t addFlag:1; /* Add association flag */
3360*4882a593Smuzhiyun uint32_t dfltPresent:1; /* Default message number present */
3361*4882a593Smuzhiyun uint32_t rsvd2:5; /* Reserved */
3362*4882a593Smuzhiyun uint32_t NID:5; /* Number of secondary attention IDs */
3363*4882a593Smuzhiyun uint32_t rsvd1:11; /* Reserved */
3364*4882a593Smuzhiyun uint32_t dfltMsgNum:8; /* Default message number */
3365*4882a593Smuzhiyun #endif
3366*4882a593Smuzhiyun uint32_t attentionConditions[2];
3367*4882a593Smuzhiyun uint8_t attentionId[16];
3368*4882a593Smuzhiyun uint8_t messageNumberByHA[64];
3369*4882a593Smuzhiyun uint8_t messageNumberByID[16];
3370*4882a593Smuzhiyun uint32_t autoClearHA[2];
3371*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3372*4882a593Smuzhiyun uint32_t rsvd3:16;
3373*4882a593Smuzhiyun uint32_t autoClearID:16;
3374*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3375*4882a593Smuzhiyun uint32_t autoClearID:16;
3376*4882a593Smuzhiyun uint32_t rsvd3:16;
3377*4882a593Smuzhiyun #endif
3378*4882a593Smuzhiyun uint32_t rsvd4;
3379*4882a593Smuzhiyun };
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun /* SLI-2 Port Control Block */
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun /* SLIM POINTER */
3384*4882a593Smuzhiyun #define SLIMOFF 0x30 /* WORD */
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun typedef struct _SLI2_RDSC {
3387*4882a593Smuzhiyun uint32_t cmdEntries;
3388*4882a593Smuzhiyun uint32_t cmdAddrLow;
3389*4882a593Smuzhiyun uint32_t cmdAddrHigh;
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun uint32_t rspEntries;
3392*4882a593Smuzhiyun uint32_t rspAddrLow;
3393*4882a593Smuzhiyun uint32_t rspAddrHigh;
3394*4882a593Smuzhiyun } SLI2_RDSC;
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun typedef struct _PCB {
3397*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3398*4882a593Smuzhiyun uint32_t type:8;
3399*4882a593Smuzhiyun #define TYPE_NATIVE_SLI2 0x01
3400*4882a593Smuzhiyun uint32_t feature:8;
3401*4882a593Smuzhiyun #define FEATURE_INITIAL_SLI2 0x01
3402*4882a593Smuzhiyun uint32_t rsvd:12;
3403*4882a593Smuzhiyun uint32_t maxRing:4;
3404*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3405*4882a593Smuzhiyun uint32_t maxRing:4;
3406*4882a593Smuzhiyun uint32_t rsvd:12;
3407*4882a593Smuzhiyun uint32_t feature:8;
3408*4882a593Smuzhiyun #define FEATURE_INITIAL_SLI2 0x01
3409*4882a593Smuzhiyun uint32_t type:8;
3410*4882a593Smuzhiyun #define TYPE_NATIVE_SLI2 0x01
3411*4882a593Smuzhiyun #endif
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun uint32_t mailBoxSize;
3414*4882a593Smuzhiyun uint32_t mbAddrLow;
3415*4882a593Smuzhiyun uint32_t mbAddrHigh;
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun uint32_t hgpAddrLow;
3418*4882a593Smuzhiyun uint32_t hgpAddrHigh;
3419*4882a593Smuzhiyun
3420*4882a593Smuzhiyun uint32_t pgpAddrLow;
3421*4882a593Smuzhiyun uint32_t pgpAddrHigh;
3422*4882a593Smuzhiyun SLI2_RDSC rdsc[MAX_SLI3_RINGS];
3423*4882a593Smuzhiyun } PCB_t;
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun /* NEW_FEATURE */
3426*4882a593Smuzhiyun typedef struct {
3427*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3428*4882a593Smuzhiyun uint32_t rsvd0:27;
3429*4882a593Smuzhiyun uint32_t discardFarp:1;
3430*4882a593Smuzhiyun uint32_t IPEnable:1;
3431*4882a593Smuzhiyun uint32_t nodeName:1;
3432*4882a593Smuzhiyun uint32_t portName:1;
3433*4882a593Smuzhiyun uint32_t filterEnable:1;
3434*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3435*4882a593Smuzhiyun uint32_t filterEnable:1;
3436*4882a593Smuzhiyun uint32_t portName:1;
3437*4882a593Smuzhiyun uint32_t nodeName:1;
3438*4882a593Smuzhiyun uint32_t IPEnable:1;
3439*4882a593Smuzhiyun uint32_t discardFarp:1;
3440*4882a593Smuzhiyun uint32_t rsvd:27;
3441*4882a593Smuzhiyun #endif
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun uint8_t portname[8]; /* Used to be struct lpfc_name */
3444*4882a593Smuzhiyun uint8_t nodename[8];
3445*4882a593Smuzhiyun uint32_t rsvd1;
3446*4882a593Smuzhiyun uint32_t rsvd2;
3447*4882a593Smuzhiyun uint32_t rsvd3;
3448*4882a593Smuzhiyun uint32_t IPAddress;
3449*4882a593Smuzhiyun } CONFIG_FARP_VAR;
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun /* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun typedef struct {
3454*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3455*4882a593Smuzhiyun uint32_t rsvd:30;
3456*4882a593Smuzhiyun uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
3457*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3458*4882a593Smuzhiyun uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
3459*4882a593Smuzhiyun uint32_t rsvd:30;
3460*4882a593Smuzhiyun #endif
3461*4882a593Smuzhiyun } ASYNCEVT_ENABLE_VAR;
3462*4882a593Smuzhiyun
3463*4882a593Smuzhiyun /* Union of all Mailbox Command types */
3464*4882a593Smuzhiyun #define MAILBOX_CMD_WSIZE 32
3465*4882a593Smuzhiyun #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
3466*4882a593Smuzhiyun /* ext_wsize times 4 bytes should not be greater than max xmit size */
3467*4882a593Smuzhiyun #define MAILBOX_EXT_WSIZE 512
3468*4882a593Smuzhiyun #define MAILBOX_EXT_SIZE (MAILBOX_EXT_WSIZE * sizeof(uint32_t))
3469*4882a593Smuzhiyun #define MAILBOX_HBA_EXT_OFFSET 0x100
3470*4882a593Smuzhiyun /* max mbox xmit size is a page size for sysfs IO operations */
3471*4882a593Smuzhiyun #define MAILBOX_SYSFS_MAX 4096
3472*4882a593Smuzhiyun
3473*4882a593Smuzhiyun typedef union {
3474*4882a593Smuzhiyun uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
3475*4882a593Smuzhiyun * feature/max ring number
3476*4882a593Smuzhiyun */
3477*4882a593Smuzhiyun LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
3478*4882a593Smuzhiyun READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
3479*4882a593Smuzhiyun WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
3480*4882a593Smuzhiyun BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
3481*4882a593Smuzhiyun INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
3482*4882a593Smuzhiyun DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
3483*4882a593Smuzhiyun CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
3484*4882a593Smuzhiyun PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
3485*4882a593Smuzhiyun CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
3486*4882a593Smuzhiyun RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
3487*4882a593Smuzhiyun READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
3488*4882a593Smuzhiyun READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
3489*4882a593Smuzhiyun READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
3490*4882a593Smuzhiyun READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
3491*4882a593Smuzhiyun READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
3492*4882a593Smuzhiyun READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
3493*4882a593Smuzhiyun READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
3494*4882a593Smuzhiyun READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
3495*4882a593Smuzhiyun REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
3496*4882a593Smuzhiyun UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
3497*4882a593Smuzhiyun CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
3498*4882a593Smuzhiyun DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
3499*4882a593Smuzhiyun UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
3500*4882a593Smuzhiyun CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
3501*4882a593Smuzhiyun * NEW_FEATURE
3502*4882a593Smuzhiyun */
3503*4882a593Smuzhiyun struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
3504*4882a593Smuzhiyun struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
3505*4882a593Smuzhiyun CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
3506*4882a593Smuzhiyun struct lpfc_mbx_read_top varReadTop; /* cmd = 0x95 (READ_TOPOLOGY) */
3507*4882a593Smuzhiyun REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
3508*4882a593Smuzhiyun UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
3509*4882a593Smuzhiyun ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
3510*4882a593Smuzhiyun struct READ_EVENT_LOG_VAR varRdEventLog; /* cmd = 0x38
3511*4882a593Smuzhiyun * (READ_EVENT_LOG)
3512*4882a593Smuzhiyun */
3513*4882a593Smuzhiyun struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
3514*4882a593Smuzhiyun } MAILVARIANTS;
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun /*
3517*4882a593Smuzhiyun * SLI-2 specific structures
3518*4882a593Smuzhiyun */
3519*4882a593Smuzhiyun
3520*4882a593Smuzhiyun struct lpfc_hgp {
3521*4882a593Smuzhiyun __le32 cmdPutInx;
3522*4882a593Smuzhiyun __le32 rspGetInx;
3523*4882a593Smuzhiyun };
3524*4882a593Smuzhiyun
3525*4882a593Smuzhiyun struct lpfc_pgp {
3526*4882a593Smuzhiyun __le32 cmdGetInx;
3527*4882a593Smuzhiyun __le32 rspPutInx;
3528*4882a593Smuzhiyun };
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun struct sli2_desc {
3531*4882a593Smuzhiyun uint32_t unused1[16];
3532*4882a593Smuzhiyun struct lpfc_hgp host[MAX_SLI3_RINGS];
3533*4882a593Smuzhiyun struct lpfc_pgp port[MAX_SLI3_RINGS];
3534*4882a593Smuzhiyun };
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun struct sli3_desc {
3537*4882a593Smuzhiyun struct lpfc_hgp host[MAX_SLI3_RINGS];
3538*4882a593Smuzhiyun uint32_t reserved[8];
3539*4882a593Smuzhiyun uint32_t hbq_put[16];
3540*4882a593Smuzhiyun };
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun struct sli3_pgp {
3543*4882a593Smuzhiyun struct lpfc_pgp port[MAX_SLI3_RINGS];
3544*4882a593Smuzhiyun uint32_t hbq_get[16];
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun union sli_var {
3548*4882a593Smuzhiyun struct sli2_desc s2;
3549*4882a593Smuzhiyun struct sli3_desc s3;
3550*4882a593Smuzhiyun struct sli3_pgp s3_pgp;
3551*4882a593Smuzhiyun };
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun typedef struct {
3554*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3555*4882a593Smuzhiyun uint16_t mbxStatus;
3556*4882a593Smuzhiyun uint8_t mbxCommand;
3557*4882a593Smuzhiyun uint8_t mbxReserved:6;
3558*4882a593Smuzhiyun uint8_t mbxHc:1;
3559*4882a593Smuzhiyun uint8_t mbxOwner:1; /* Low order bit first word */
3560*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3561*4882a593Smuzhiyun uint8_t mbxOwner:1; /* Low order bit first word */
3562*4882a593Smuzhiyun uint8_t mbxHc:1;
3563*4882a593Smuzhiyun uint8_t mbxReserved:6;
3564*4882a593Smuzhiyun uint8_t mbxCommand;
3565*4882a593Smuzhiyun uint16_t mbxStatus;
3566*4882a593Smuzhiyun #endif
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun MAILVARIANTS un;
3569*4882a593Smuzhiyun union sli_var us;
3570*4882a593Smuzhiyun } MAILBOX_t;
3571*4882a593Smuzhiyun
3572*4882a593Smuzhiyun /*
3573*4882a593Smuzhiyun * Begin Structure Definitions for IOCB Commands
3574*4882a593Smuzhiyun */
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun typedef struct {
3577*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3578*4882a593Smuzhiyun uint8_t statAction;
3579*4882a593Smuzhiyun uint8_t statRsn;
3580*4882a593Smuzhiyun uint8_t statBaExp;
3581*4882a593Smuzhiyun uint8_t statLocalError;
3582*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3583*4882a593Smuzhiyun uint8_t statLocalError;
3584*4882a593Smuzhiyun uint8_t statBaExp;
3585*4882a593Smuzhiyun uint8_t statRsn;
3586*4882a593Smuzhiyun uint8_t statAction;
3587*4882a593Smuzhiyun #endif
3588*4882a593Smuzhiyun /* statRsn P/F_RJT reason codes */
3589*4882a593Smuzhiyun #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
3590*4882a593Smuzhiyun #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
3591*4882a593Smuzhiyun #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
3592*4882a593Smuzhiyun #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
3593*4882a593Smuzhiyun #define RJT_UNSUP_CLASS 0x05 /* Class not supported */
3594*4882a593Smuzhiyun #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
3595*4882a593Smuzhiyun #define RJT_UNSUP_TYPE 0x07 /* Type not supported */
3596*4882a593Smuzhiyun #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
3597*4882a593Smuzhiyun #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
3598*4882a593Smuzhiyun #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
3599*4882a593Smuzhiyun #define RJT_BAD_OXID 0x0B /* OX_ID invalid */
3600*4882a593Smuzhiyun #define RJT_BAD_RXID 0x0C /* RX_ID invalid */
3601*4882a593Smuzhiyun #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
3602*4882a593Smuzhiyun #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
3603*4882a593Smuzhiyun #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
3604*4882a593Smuzhiyun #define RJT_BAD_PARM 0x10 /* Param. field invalid */
3605*4882a593Smuzhiyun #define RJT_XCHG_ERR 0x11 /* Exchange error */
3606*4882a593Smuzhiyun #define RJT_PROT_ERR 0x12 /* Protocol error */
3607*4882a593Smuzhiyun #define RJT_BAD_LENGTH 0x13 /* Invalid Length */
3608*4882a593Smuzhiyun #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
3609*4882a593Smuzhiyun #define RJT_LOGIN_REQUIRED 0x16 /* Login required */
3610*4882a593Smuzhiyun #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
3611*4882a593Smuzhiyun #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
3612*4882a593Smuzhiyun #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
3613*4882a593Smuzhiyun #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
3614*4882a593Smuzhiyun #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun #define IOERR_SUCCESS 0x00 /* statLocalError */
3617*4882a593Smuzhiyun #define IOERR_MISSING_CONTINUE 0x01
3618*4882a593Smuzhiyun #define IOERR_SEQUENCE_TIMEOUT 0x02
3619*4882a593Smuzhiyun #define IOERR_INTERNAL_ERROR 0x03
3620*4882a593Smuzhiyun #define IOERR_INVALID_RPI 0x04
3621*4882a593Smuzhiyun #define IOERR_NO_XRI 0x05
3622*4882a593Smuzhiyun #define IOERR_ILLEGAL_COMMAND 0x06
3623*4882a593Smuzhiyun #define IOERR_XCHG_DROPPED 0x07
3624*4882a593Smuzhiyun #define IOERR_ILLEGAL_FIELD 0x08
3625*4882a593Smuzhiyun #define IOERR_BAD_CONTINUE 0x09
3626*4882a593Smuzhiyun #define IOERR_TOO_MANY_BUFFERS 0x0A
3627*4882a593Smuzhiyun #define IOERR_RCV_BUFFER_WAITING 0x0B
3628*4882a593Smuzhiyun #define IOERR_NO_CONNECTION 0x0C
3629*4882a593Smuzhiyun #define IOERR_TX_DMA_FAILED 0x0D
3630*4882a593Smuzhiyun #define IOERR_RX_DMA_FAILED 0x0E
3631*4882a593Smuzhiyun #define IOERR_ILLEGAL_FRAME 0x0F
3632*4882a593Smuzhiyun #define IOERR_EXTRA_DATA 0x10
3633*4882a593Smuzhiyun #define IOERR_NO_RESOURCES 0x11
3634*4882a593Smuzhiyun #define IOERR_RESERVED 0x12
3635*4882a593Smuzhiyun #define IOERR_ILLEGAL_LENGTH 0x13
3636*4882a593Smuzhiyun #define IOERR_UNSUPPORTED_FEATURE 0x14
3637*4882a593Smuzhiyun #define IOERR_ABORT_IN_PROGRESS 0x15
3638*4882a593Smuzhiyun #define IOERR_ABORT_REQUESTED 0x16
3639*4882a593Smuzhiyun #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
3640*4882a593Smuzhiyun #define IOERR_LOOP_OPEN_FAILURE 0x18
3641*4882a593Smuzhiyun #define IOERR_RING_RESET 0x19
3642*4882a593Smuzhiyun #define IOERR_LINK_DOWN 0x1A
3643*4882a593Smuzhiyun #define IOERR_CORRUPTED_DATA 0x1B
3644*4882a593Smuzhiyun #define IOERR_CORRUPTED_RPI 0x1C
3645*4882a593Smuzhiyun #define IOERR_OUT_OF_ORDER_DATA 0x1D
3646*4882a593Smuzhiyun #define IOERR_OUT_OF_ORDER_ACK 0x1E
3647*4882a593Smuzhiyun #define IOERR_DUP_FRAME 0x1F
3648*4882a593Smuzhiyun #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
3649*4882a593Smuzhiyun #define IOERR_BAD_HOST_ADDRESS 0x21
3650*4882a593Smuzhiyun #define IOERR_RCV_HDRBUF_WAITING 0x22
3651*4882a593Smuzhiyun #define IOERR_MISSING_HDR_BUFFER 0x23
3652*4882a593Smuzhiyun #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
3653*4882a593Smuzhiyun #define IOERR_ABORTMULT_REQUESTED 0x25
3654*4882a593Smuzhiyun #define IOERR_BUFFER_SHORTAGE 0x28
3655*4882a593Smuzhiyun #define IOERR_DEFAULT 0x29
3656*4882a593Smuzhiyun #define IOERR_CNT 0x2A
3657*4882a593Smuzhiyun #define IOERR_SLER_FAILURE 0x46
3658*4882a593Smuzhiyun #define IOERR_SLER_CMD_RCV_FAILURE 0x47
3659*4882a593Smuzhiyun #define IOERR_SLER_REC_RJT_ERR 0x48
3660*4882a593Smuzhiyun #define IOERR_SLER_REC_SRR_RETRY_ERR 0x49
3661*4882a593Smuzhiyun #define IOERR_SLER_SRR_RJT_ERR 0x4A
3662*4882a593Smuzhiyun #define IOERR_SLER_RRQ_RJT_ERR 0x4C
3663*4882a593Smuzhiyun #define IOERR_SLER_RRQ_RETRY_ERR 0x4D
3664*4882a593Smuzhiyun #define IOERR_SLER_ABTS_ERR 0x4E
3665*4882a593Smuzhiyun #define IOERR_ELXSEC_KEY_UNWRAP_ERROR 0xF0
3666*4882a593Smuzhiyun #define IOERR_ELXSEC_KEY_UNWRAP_COMPARE_ERROR 0xF1
3667*4882a593Smuzhiyun #define IOERR_ELXSEC_CRYPTO_ERROR 0xF2
3668*4882a593Smuzhiyun #define IOERR_ELXSEC_CRYPTO_COMPARE_ERROR 0xF3
3669*4882a593Smuzhiyun #define IOERR_DRVR_MASK 0x100
3670*4882a593Smuzhiyun #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
3671*4882a593Smuzhiyun #define IOERR_SLI_BRESET 0x102
3672*4882a593Smuzhiyun #define IOERR_SLI_ABORTED 0x103
3673*4882a593Smuzhiyun #define IOERR_PARAM_MASK 0x1ff
3674*4882a593Smuzhiyun } PARM_ERR;
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun typedef union {
3677*4882a593Smuzhiyun struct {
3678*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3679*4882a593Smuzhiyun uint8_t Rctl; /* R_CTL field */
3680*4882a593Smuzhiyun uint8_t Type; /* TYPE field */
3681*4882a593Smuzhiyun uint8_t Dfctl; /* DF_CTL field */
3682*4882a593Smuzhiyun uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3683*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3684*4882a593Smuzhiyun uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3685*4882a593Smuzhiyun uint8_t Dfctl; /* DF_CTL field */
3686*4882a593Smuzhiyun uint8_t Type; /* TYPE field */
3687*4882a593Smuzhiyun uint8_t Rctl; /* R_CTL field */
3688*4882a593Smuzhiyun #endif
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun #define BC 0x02 /* Broadcast Received - Fctl */
3691*4882a593Smuzhiyun #define SI 0x04 /* Sequence Initiative */
3692*4882a593Smuzhiyun #define LA 0x08 /* Ignore Link Attention state */
3693*4882a593Smuzhiyun #define LS 0x80 /* Last Sequence */
3694*4882a593Smuzhiyun } hcsw;
3695*4882a593Smuzhiyun uint32_t reserved;
3696*4882a593Smuzhiyun } WORD5;
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun /* IOCB Command template for a generic response */
3699*4882a593Smuzhiyun typedef struct {
3700*4882a593Smuzhiyun uint32_t reserved[4];
3701*4882a593Smuzhiyun PARM_ERR perr;
3702*4882a593Smuzhiyun } GENERIC_RSP;
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3705*4882a593Smuzhiyun typedef struct {
3706*4882a593Smuzhiyun struct ulp_bde xrsqbde[2];
3707*4882a593Smuzhiyun uint32_t xrsqRo; /* Starting Relative Offset */
3708*4882a593Smuzhiyun WORD5 w5; /* Header control/status word */
3709*4882a593Smuzhiyun } XR_SEQ_FIELDS;
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun /* IOCB Command template for ELS_REQUEST */
3712*4882a593Smuzhiyun typedef struct {
3713*4882a593Smuzhiyun struct ulp_bde elsReq;
3714*4882a593Smuzhiyun struct ulp_bde elsRsp;
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3717*4882a593Smuzhiyun uint32_t word4Rsvd:7;
3718*4882a593Smuzhiyun uint32_t fl:1;
3719*4882a593Smuzhiyun uint32_t myID:24;
3720*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3721*4882a593Smuzhiyun uint32_t remoteID:24;
3722*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3723*4882a593Smuzhiyun uint32_t myID:24;
3724*4882a593Smuzhiyun uint32_t fl:1;
3725*4882a593Smuzhiyun uint32_t word4Rsvd:7;
3726*4882a593Smuzhiyun uint32_t remoteID:24;
3727*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3728*4882a593Smuzhiyun #endif
3729*4882a593Smuzhiyun } ELS_REQUEST;
3730*4882a593Smuzhiyun
3731*4882a593Smuzhiyun /* IOCB Command template for RCV_ELS_REQ */
3732*4882a593Smuzhiyun typedef struct {
3733*4882a593Smuzhiyun struct ulp_bde elsReq[2];
3734*4882a593Smuzhiyun uint32_t parmRo;
3735*4882a593Smuzhiyun
3736*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3737*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3738*4882a593Smuzhiyun uint32_t remoteID:24;
3739*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3740*4882a593Smuzhiyun uint32_t remoteID:24;
3741*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3742*4882a593Smuzhiyun #endif
3743*4882a593Smuzhiyun } RCV_ELS_REQ;
3744*4882a593Smuzhiyun
3745*4882a593Smuzhiyun /* IOCB Command template for ABORT / CLOSE_XRI */
3746*4882a593Smuzhiyun typedef struct {
3747*4882a593Smuzhiyun uint32_t rsvd[3];
3748*4882a593Smuzhiyun uint32_t abortType;
3749*4882a593Smuzhiyun #define ABORT_TYPE_ABTX 0x00000000
3750*4882a593Smuzhiyun #define ABORT_TYPE_ABTS 0x00000001
3751*4882a593Smuzhiyun uint32_t parm;
3752*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3753*4882a593Smuzhiyun uint16_t abortContextTag; /* ulpContext from command to abort/close */
3754*4882a593Smuzhiyun uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3755*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3756*4882a593Smuzhiyun uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3757*4882a593Smuzhiyun uint16_t abortContextTag; /* ulpContext from command to abort/close */
3758*4882a593Smuzhiyun #endif
3759*4882a593Smuzhiyun } AC_XRI;
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun /* IOCB Command template for ABORT_MXRI64 */
3762*4882a593Smuzhiyun typedef struct {
3763*4882a593Smuzhiyun uint32_t rsvd[3];
3764*4882a593Smuzhiyun uint32_t abortType;
3765*4882a593Smuzhiyun uint32_t parm;
3766*4882a593Smuzhiyun uint32_t iotag32;
3767*4882a593Smuzhiyun } A_MXRI64;
3768*4882a593Smuzhiyun
3769*4882a593Smuzhiyun /* IOCB Command template for GET_RPI */
3770*4882a593Smuzhiyun typedef struct {
3771*4882a593Smuzhiyun uint32_t rsvd[4];
3772*4882a593Smuzhiyun uint32_t parmRo;
3773*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3774*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3775*4882a593Smuzhiyun uint32_t remoteID:24;
3776*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3777*4882a593Smuzhiyun uint32_t remoteID:24;
3778*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3779*4882a593Smuzhiyun #endif
3780*4882a593Smuzhiyun } GET_RPI;
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun /* IOCB Command template for all FCP Initiator commands */
3783*4882a593Smuzhiyun typedef struct {
3784*4882a593Smuzhiyun struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
3785*4882a593Smuzhiyun struct ulp_bde fcpi_rsp; /* Rcv buffer */
3786*4882a593Smuzhiyun uint32_t fcpi_parm;
3787*4882a593Smuzhiyun uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3788*4882a593Smuzhiyun } FCPI_FIELDS;
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun /* IOCB Command template for all FCP Target commands */
3791*4882a593Smuzhiyun typedef struct {
3792*4882a593Smuzhiyun struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
3793*4882a593Smuzhiyun uint32_t fcpt_Offset;
3794*4882a593Smuzhiyun uint32_t fcpt_Length; /* transfer ready for IWRITE */
3795*4882a593Smuzhiyun } FCPT_FIELDS;
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun /* SLI-2 IOCB structure definitions */
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3800*4882a593Smuzhiyun typedef struct {
3801*4882a593Smuzhiyun ULP_BDL bdl;
3802*4882a593Smuzhiyun uint32_t xrsqRo; /* Starting Relative Offset */
3803*4882a593Smuzhiyun WORD5 w5; /* Header control/status word */
3804*4882a593Smuzhiyun } XMT_SEQ_FIELDS64;
3805*4882a593Smuzhiyun
3806*4882a593Smuzhiyun /* This word is remote ports D_ID for XMIT_ELS_RSP64 */
3807*4882a593Smuzhiyun #define xmit_els_remoteID xrsqRo
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3810*4882a593Smuzhiyun typedef struct {
3811*4882a593Smuzhiyun struct ulp_bde64 rcvBde;
3812*4882a593Smuzhiyun uint32_t rsvd1;
3813*4882a593Smuzhiyun uint32_t xrsqRo; /* Starting Relative Offset */
3814*4882a593Smuzhiyun WORD5 w5; /* Header control/status word */
3815*4882a593Smuzhiyun } RCV_SEQ_FIELDS64;
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun /* IOCB Command template for ELS_REQUEST64 */
3818*4882a593Smuzhiyun typedef struct {
3819*4882a593Smuzhiyun ULP_BDL bdl;
3820*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3821*4882a593Smuzhiyun uint32_t word4Rsvd:7;
3822*4882a593Smuzhiyun uint32_t fl:1;
3823*4882a593Smuzhiyun uint32_t myID:24;
3824*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3825*4882a593Smuzhiyun uint32_t remoteID:24;
3826*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3827*4882a593Smuzhiyun uint32_t myID:24;
3828*4882a593Smuzhiyun uint32_t fl:1;
3829*4882a593Smuzhiyun uint32_t word4Rsvd:7;
3830*4882a593Smuzhiyun uint32_t remoteID:24;
3831*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3832*4882a593Smuzhiyun #endif
3833*4882a593Smuzhiyun } ELS_REQUEST64;
3834*4882a593Smuzhiyun
3835*4882a593Smuzhiyun /* IOCB Command template for GEN_REQUEST64 */
3836*4882a593Smuzhiyun typedef struct {
3837*4882a593Smuzhiyun ULP_BDL bdl;
3838*4882a593Smuzhiyun uint32_t xrsqRo; /* Starting Relative Offset */
3839*4882a593Smuzhiyun WORD5 w5; /* Header control/status word */
3840*4882a593Smuzhiyun } GEN_REQUEST64;
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun /* IOCB Command template for RCV_ELS_REQ64 */
3843*4882a593Smuzhiyun typedef struct {
3844*4882a593Smuzhiyun struct ulp_bde64 elsReq;
3845*4882a593Smuzhiyun uint32_t rcvd1;
3846*4882a593Smuzhiyun uint32_t parmRo;
3847*4882a593Smuzhiyun
3848*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3849*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3850*4882a593Smuzhiyun uint32_t remoteID:24;
3851*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3852*4882a593Smuzhiyun uint32_t remoteID:24;
3853*4882a593Smuzhiyun uint32_t word5Rsvd:8;
3854*4882a593Smuzhiyun #endif
3855*4882a593Smuzhiyun } RCV_ELS_REQ64;
3856*4882a593Smuzhiyun
3857*4882a593Smuzhiyun /* IOCB Command template for RCV_SEQ64 */
3858*4882a593Smuzhiyun struct rcv_seq64 {
3859*4882a593Smuzhiyun struct ulp_bde64 elsReq;
3860*4882a593Smuzhiyun uint32_t hbq_1;
3861*4882a593Smuzhiyun uint32_t parmRo;
3862*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3863*4882a593Smuzhiyun uint32_t rctl:8;
3864*4882a593Smuzhiyun uint32_t type:8;
3865*4882a593Smuzhiyun uint32_t dfctl:8;
3866*4882a593Smuzhiyun uint32_t ls:1;
3867*4882a593Smuzhiyun uint32_t fs:1;
3868*4882a593Smuzhiyun uint32_t rsvd2:3;
3869*4882a593Smuzhiyun uint32_t si:1;
3870*4882a593Smuzhiyun uint32_t bc:1;
3871*4882a593Smuzhiyun uint32_t rsvd3:1;
3872*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3873*4882a593Smuzhiyun uint32_t rsvd3:1;
3874*4882a593Smuzhiyun uint32_t bc:1;
3875*4882a593Smuzhiyun uint32_t si:1;
3876*4882a593Smuzhiyun uint32_t rsvd2:3;
3877*4882a593Smuzhiyun uint32_t fs:1;
3878*4882a593Smuzhiyun uint32_t ls:1;
3879*4882a593Smuzhiyun uint32_t dfctl:8;
3880*4882a593Smuzhiyun uint32_t type:8;
3881*4882a593Smuzhiyun uint32_t rctl:8;
3882*4882a593Smuzhiyun #endif
3883*4882a593Smuzhiyun };
3884*4882a593Smuzhiyun
3885*4882a593Smuzhiyun /* IOCB Command template for all 64 bit FCP Initiator commands */
3886*4882a593Smuzhiyun typedef struct {
3887*4882a593Smuzhiyun ULP_BDL bdl;
3888*4882a593Smuzhiyun uint32_t fcpi_parm;
3889*4882a593Smuzhiyun uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3890*4882a593Smuzhiyun } FCPI_FIELDS64;
3891*4882a593Smuzhiyun
3892*4882a593Smuzhiyun /* IOCB Command template for all 64 bit FCP Target commands */
3893*4882a593Smuzhiyun typedef struct {
3894*4882a593Smuzhiyun ULP_BDL bdl;
3895*4882a593Smuzhiyun uint32_t fcpt_Offset;
3896*4882a593Smuzhiyun uint32_t fcpt_Length; /* transfer ready for IWRITE */
3897*4882a593Smuzhiyun } FCPT_FIELDS64;
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun /* IOCB Command template for Async Status iocb commands */
3900*4882a593Smuzhiyun typedef struct {
3901*4882a593Smuzhiyun uint32_t rsvd[4];
3902*4882a593Smuzhiyun uint32_t param;
3903*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3904*4882a593Smuzhiyun uint16_t evt_code; /* High order bits word 5 */
3905*4882a593Smuzhiyun uint16_t sub_ctxt_tag; /* Low order bits word 5 */
3906*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
3907*4882a593Smuzhiyun uint16_t sub_ctxt_tag; /* High order bits word 5 */
3908*4882a593Smuzhiyun uint16_t evt_code; /* Low order bits word 5 */
3909*4882a593Smuzhiyun #endif
3910*4882a593Smuzhiyun } ASYNCSTAT_FIELDS;
3911*4882a593Smuzhiyun #define ASYNC_TEMP_WARN 0x100
3912*4882a593Smuzhiyun #define ASYNC_TEMP_SAFE 0x101
3913*4882a593Smuzhiyun #define ASYNC_STATUS_CN 0x102
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun /* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3916*4882a593Smuzhiyun or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun struct rcv_sli3 {
3919*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
3920*4882a593Smuzhiyun uint16_t ox_id;
3921*4882a593Smuzhiyun uint16_t seq_cnt;
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun uint16_t vpi;
3924*4882a593Smuzhiyun uint16_t word9Rsvd;
3925*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
3926*4882a593Smuzhiyun uint16_t seq_cnt;
3927*4882a593Smuzhiyun uint16_t ox_id;
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun uint16_t word9Rsvd;
3930*4882a593Smuzhiyun uint16_t vpi;
3931*4882a593Smuzhiyun #endif
3932*4882a593Smuzhiyun uint32_t word10Rsvd;
3933*4882a593Smuzhiyun uint32_t acc_len; /* accumulated length */
3934*4882a593Smuzhiyun struct ulp_bde64 bde2;
3935*4882a593Smuzhiyun };
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun /* Structure used for a single HBQ entry */
3938*4882a593Smuzhiyun struct lpfc_hbq_entry {
3939*4882a593Smuzhiyun struct ulp_bde64 bde;
3940*4882a593Smuzhiyun uint32_t buffer_tag;
3941*4882a593Smuzhiyun };
3942*4882a593Smuzhiyun
3943*4882a593Smuzhiyun /* IOCB Command template for QUE_XRI64_CX (0xB3) command */
3944*4882a593Smuzhiyun typedef struct {
3945*4882a593Smuzhiyun struct lpfc_hbq_entry buff;
3946*4882a593Smuzhiyun uint32_t rsvd;
3947*4882a593Smuzhiyun uint32_t rsvd1;
3948*4882a593Smuzhiyun } QUE_XRI64_CX_FIELDS;
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun struct que_xri64cx_ext_fields {
3951*4882a593Smuzhiyun uint32_t iotag64_low;
3952*4882a593Smuzhiyun uint32_t iotag64_high;
3953*4882a593Smuzhiyun uint32_t ebde_count;
3954*4882a593Smuzhiyun uint32_t rsvd;
3955*4882a593Smuzhiyun struct lpfc_hbq_entry buff[5];
3956*4882a593Smuzhiyun };
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun struct sli3_bg_fields {
3959*4882a593Smuzhiyun uint32_t filler[6]; /* word 8-13 in IOCB */
3960*4882a593Smuzhiyun uint32_t bghm; /* word 14 - BlockGuard High Water Mark */
3961*4882a593Smuzhiyun /* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */
3962*4882a593Smuzhiyun #define BGS_BIDIR_BG_PROF_MASK 0xff000000
3963*4882a593Smuzhiyun #define BGS_BIDIR_BG_PROF_SHIFT 24
3964*4882a593Smuzhiyun #define BGS_BIDIR_ERR_COND_FLAGS_MASK 0x003f0000
3965*4882a593Smuzhiyun #define BGS_BIDIR_ERR_COND_SHIFT 16
3966*4882a593Smuzhiyun #define BGS_BG_PROFILE_MASK 0x0000ff00
3967*4882a593Smuzhiyun #define BGS_BG_PROFILE_SHIFT 8
3968*4882a593Smuzhiyun #define BGS_INVALID_PROF_MASK 0x00000020
3969*4882a593Smuzhiyun #define BGS_INVALID_PROF_SHIFT 5
3970*4882a593Smuzhiyun #define BGS_UNINIT_DIF_BLOCK_MASK 0x00000010
3971*4882a593Smuzhiyun #define BGS_UNINIT_DIF_BLOCK_SHIFT 4
3972*4882a593Smuzhiyun #define BGS_HI_WATER_MARK_PRESENT_MASK 0x00000008
3973*4882a593Smuzhiyun #define BGS_HI_WATER_MARK_PRESENT_SHIFT 3
3974*4882a593Smuzhiyun #define BGS_REFTAG_ERR_MASK 0x00000004
3975*4882a593Smuzhiyun #define BGS_REFTAG_ERR_SHIFT 2
3976*4882a593Smuzhiyun #define BGS_APPTAG_ERR_MASK 0x00000002
3977*4882a593Smuzhiyun #define BGS_APPTAG_ERR_SHIFT 1
3978*4882a593Smuzhiyun #define BGS_GUARD_ERR_MASK 0x00000001
3979*4882a593Smuzhiyun #define BGS_GUARD_ERR_SHIFT 0
3980*4882a593Smuzhiyun uint32_t bgstat; /* word 15 - BlockGuard Status */
3981*4882a593Smuzhiyun };
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)3984*4882a593Smuzhiyun lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)
3985*4882a593Smuzhiyun {
3986*4882a593Smuzhiyun return (bgstat & BGS_BIDIR_BG_PROF_MASK) >>
3987*4882a593Smuzhiyun BGS_BIDIR_BG_PROF_SHIFT;
3988*4882a593Smuzhiyun }
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)3991*4882a593Smuzhiyun lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)
3992*4882a593Smuzhiyun {
3993*4882a593Smuzhiyun return (bgstat & BGS_BIDIR_ERR_COND_FLAGS_MASK) >>
3994*4882a593Smuzhiyun BGS_BIDIR_ERR_COND_SHIFT;
3995*4882a593Smuzhiyun }
3996*4882a593Smuzhiyun
3997*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_bg_prof(uint32_t bgstat)3998*4882a593Smuzhiyun lpfc_bgs_get_bg_prof(uint32_t bgstat)
3999*4882a593Smuzhiyun {
4000*4882a593Smuzhiyun return (bgstat & BGS_BG_PROFILE_MASK) >>
4001*4882a593Smuzhiyun BGS_BG_PROFILE_SHIFT;
4002*4882a593Smuzhiyun }
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_invalid_prof(uint32_t bgstat)4005*4882a593Smuzhiyun lpfc_bgs_get_invalid_prof(uint32_t bgstat)
4006*4882a593Smuzhiyun {
4007*4882a593Smuzhiyun return (bgstat & BGS_INVALID_PROF_MASK) >>
4008*4882a593Smuzhiyun BGS_INVALID_PROF_SHIFT;
4009*4882a593Smuzhiyun }
4010*4882a593Smuzhiyun
4011*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)4012*4882a593Smuzhiyun lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)
4013*4882a593Smuzhiyun {
4014*4882a593Smuzhiyun return (bgstat & BGS_UNINIT_DIF_BLOCK_MASK) >>
4015*4882a593Smuzhiyun BGS_UNINIT_DIF_BLOCK_SHIFT;
4016*4882a593Smuzhiyun }
4017*4882a593Smuzhiyun
4018*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)4019*4882a593Smuzhiyun lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)
4020*4882a593Smuzhiyun {
4021*4882a593Smuzhiyun return (bgstat & BGS_HI_WATER_MARK_PRESENT_MASK) >>
4022*4882a593Smuzhiyun BGS_HI_WATER_MARK_PRESENT_SHIFT;
4023*4882a593Smuzhiyun }
4024*4882a593Smuzhiyun
4025*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_reftag_err(uint32_t bgstat)4026*4882a593Smuzhiyun lpfc_bgs_get_reftag_err(uint32_t bgstat)
4027*4882a593Smuzhiyun {
4028*4882a593Smuzhiyun return (bgstat & BGS_REFTAG_ERR_MASK) >>
4029*4882a593Smuzhiyun BGS_REFTAG_ERR_SHIFT;
4030*4882a593Smuzhiyun }
4031*4882a593Smuzhiyun
4032*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_apptag_err(uint32_t bgstat)4033*4882a593Smuzhiyun lpfc_bgs_get_apptag_err(uint32_t bgstat)
4034*4882a593Smuzhiyun {
4035*4882a593Smuzhiyun return (bgstat & BGS_APPTAG_ERR_MASK) >>
4036*4882a593Smuzhiyun BGS_APPTAG_ERR_SHIFT;
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun static inline uint32_t
lpfc_bgs_get_guard_err(uint32_t bgstat)4040*4882a593Smuzhiyun lpfc_bgs_get_guard_err(uint32_t bgstat)
4041*4882a593Smuzhiyun {
4042*4882a593Smuzhiyun return (bgstat & BGS_GUARD_ERR_MASK) >>
4043*4882a593Smuzhiyun BGS_GUARD_ERR_SHIFT;
4044*4882a593Smuzhiyun }
4045*4882a593Smuzhiyun
4046*4882a593Smuzhiyun #define LPFC_EXT_DATA_BDE_COUNT 3
4047*4882a593Smuzhiyun struct fcp_irw_ext {
4048*4882a593Smuzhiyun uint32_t io_tag64_low;
4049*4882a593Smuzhiyun uint32_t io_tag64_high;
4050*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
4051*4882a593Smuzhiyun uint8_t reserved1;
4052*4882a593Smuzhiyun uint8_t reserved2;
4053*4882a593Smuzhiyun uint8_t reserved3;
4054*4882a593Smuzhiyun uint8_t ebde_count;
4055*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN */
4056*4882a593Smuzhiyun uint8_t ebde_count;
4057*4882a593Smuzhiyun uint8_t reserved3;
4058*4882a593Smuzhiyun uint8_t reserved2;
4059*4882a593Smuzhiyun uint8_t reserved1;
4060*4882a593Smuzhiyun #endif
4061*4882a593Smuzhiyun uint32_t reserved4;
4062*4882a593Smuzhiyun struct ulp_bde64 rbde; /* response bde */
4063*4882a593Smuzhiyun struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
4064*4882a593Smuzhiyun uint8_t icd[32]; /* immediate command data (32 bytes) */
4065*4882a593Smuzhiyun };
4066*4882a593Smuzhiyun
4067*4882a593Smuzhiyun typedef struct _IOCB { /* IOCB structure */
4068*4882a593Smuzhiyun union {
4069*4882a593Smuzhiyun GENERIC_RSP grsp; /* Generic response */
4070*4882a593Smuzhiyun XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
4071*4882a593Smuzhiyun struct ulp_bde cont[3]; /* up to 3 continuation bdes */
4072*4882a593Smuzhiyun RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
4073*4882a593Smuzhiyun AC_XRI acxri; /* ABORT / CLOSE_XRI template */
4074*4882a593Smuzhiyun A_MXRI64 amxri; /* abort multiple xri command overlay */
4075*4882a593Smuzhiyun GET_RPI getrpi; /* GET_RPI template */
4076*4882a593Smuzhiyun FCPI_FIELDS fcpi; /* FCP Initiator template */
4077*4882a593Smuzhiyun FCPT_FIELDS fcpt; /* FCP target template */
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun /* SLI-2 structures */
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
4082*4882a593Smuzhiyun * bde_64s */
4083*4882a593Smuzhiyun ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
4084*4882a593Smuzhiyun GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
4085*4882a593Smuzhiyun RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
4086*4882a593Smuzhiyun XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
4087*4882a593Smuzhiyun FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
4088*4882a593Smuzhiyun FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
4089*4882a593Smuzhiyun ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
4090*4882a593Smuzhiyun QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
4091*4882a593Smuzhiyun struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
4092*4882a593Smuzhiyun struct sli4_bls_rsp bls_rsp; /* UNSOL ABTS BLS_RSP params */
4093*4882a593Smuzhiyun uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
4094*4882a593Smuzhiyun } un;
4095*4882a593Smuzhiyun union {
4096*4882a593Smuzhiyun struct {
4097*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
4098*4882a593Smuzhiyun uint16_t ulpContext; /* High order bits word 6 */
4099*4882a593Smuzhiyun uint16_t ulpIoTag; /* Low order bits word 6 */
4100*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
4101*4882a593Smuzhiyun uint16_t ulpIoTag; /* Low order bits word 6 */
4102*4882a593Smuzhiyun uint16_t ulpContext; /* High order bits word 6 */
4103*4882a593Smuzhiyun #endif
4104*4882a593Smuzhiyun } t1;
4105*4882a593Smuzhiyun struct {
4106*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
4107*4882a593Smuzhiyun uint16_t ulpContext; /* High order bits word 6 */
4108*4882a593Smuzhiyun uint16_t ulpIoTag1:2; /* Low order bits word 6 */
4109*4882a593Smuzhiyun uint16_t ulpIoTag0:14; /* Low order bits word 6 */
4110*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
4111*4882a593Smuzhiyun uint16_t ulpIoTag0:14; /* Low order bits word 6 */
4112*4882a593Smuzhiyun uint16_t ulpIoTag1:2; /* Low order bits word 6 */
4113*4882a593Smuzhiyun uint16_t ulpContext; /* High order bits word 6 */
4114*4882a593Smuzhiyun #endif
4115*4882a593Smuzhiyun } t2;
4116*4882a593Smuzhiyun } un1;
4117*4882a593Smuzhiyun #define ulpContext un1.t1.ulpContext
4118*4882a593Smuzhiyun #define ulpIoTag un1.t1.ulpIoTag
4119*4882a593Smuzhiyun #define ulpIoTag0 un1.t2.ulpIoTag0
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
4122*4882a593Smuzhiyun uint32_t ulpTimeout:8;
4123*4882a593Smuzhiyun uint32_t ulpXS:1;
4124*4882a593Smuzhiyun uint32_t ulpFCP2Rcvy:1;
4125*4882a593Smuzhiyun uint32_t ulpPU:2;
4126*4882a593Smuzhiyun uint32_t ulpIr:1;
4127*4882a593Smuzhiyun uint32_t ulpClass:3;
4128*4882a593Smuzhiyun uint32_t ulpCommand:8;
4129*4882a593Smuzhiyun uint32_t ulpStatus:4;
4130*4882a593Smuzhiyun uint32_t ulpBdeCount:2;
4131*4882a593Smuzhiyun uint32_t ulpLe:1;
4132*4882a593Smuzhiyun uint32_t ulpOwner:1; /* Low order bit word 7 */
4133*4882a593Smuzhiyun #else /* __LITTLE_ENDIAN_BITFIELD */
4134*4882a593Smuzhiyun uint32_t ulpOwner:1; /* Low order bit word 7 */
4135*4882a593Smuzhiyun uint32_t ulpLe:1;
4136*4882a593Smuzhiyun uint32_t ulpBdeCount:2;
4137*4882a593Smuzhiyun uint32_t ulpStatus:4;
4138*4882a593Smuzhiyun uint32_t ulpCommand:8;
4139*4882a593Smuzhiyun uint32_t ulpClass:3;
4140*4882a593Smuzhiyun uint32_t ulpIr:1;
4141*4882a593Smuzhiyun uint32_t ulpPU:2;
4142*4882a593Smuzhiyun uint32_t ulpFCP2Rcvy:1;
4143*4882a593Smuzhiyun uint32_t ulpXS:1;
4144*4882a593Smuzhiyun uint32_t ulpTimeout:8;
4145*4882a593Smuzhiyun #endif
4146*4882a593Smuzhiyun
4147*4882a593Smuzhiyun union {
4148*4882a593Smuzhiyun struct rcv_sli3 rcvsli3; /* words 8 - 15 */
4149*4882a593Smuzhiyun
4150*4882a593Smuzhiyun /* words 8-31 used for que_xri_cx iocb */
4151*4882a593Smuzhiyun struct que_xri64cx_ext_fields que_xri64cx_ext_words;
4152*4882a593Smuzhiyun struct fcp_irw_ext fcp_ext;
4153*4882a593Smuzhiyun uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun /* words 8-15 for BlockGuard */
4156*4882a593Smuzhiyun struct sli3_bg_fields sli3_bg;
4157*4882a593Smuzhiyun } unsli3;
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun #define ulpCt_h ulpXS
4160*4882a593Smuzhiyun #define ulpCt_l ulpFCP2Rcvy
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun #define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
4163*4882a593Smuzhiyun #define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
4164*4882a593Smuzhiyun #define PARM_UNUSED 0 /* PU field (Word 4) not used */
4165*4882a593Smuzhiyun #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
4166*4882a593Smuzhiyun #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
4167*4882a593Smuzhiyun #define PARM_NPIV_DID 3
4168*4882a593Smuzhiyun #define CLASS1 0 /* Class 1 */
4169*4882a593Smuzhiyun #define CLASS2 1 /* Class 2 */
4170*4882a593Smuzhiyun #define CLASS3 2 /* Class 3 */
4171*4882a593Smuzhiyun #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
4172*4882a593Smuzhiyun
4173*4882a593Smuzhiyun #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
4174*4882a593Smuzhiyun #define IOSTAT_FCP_RSP_ERROR 0x1
4175*4882a593Smuzhiyun #define IOSTAT_REMOTE_STOP 0x2
4176*4882a593Smuzhiyun #define IOSTAT_LOCAL_REJECT 0x3
4177*4882a593Smuzhiyun #define IOSTAT_NPORT_RJT 0x4
4178*4882a593Smuzhiyun #define IOSTAT_FABRIC_RJT 0x5
4179*4882a593Smuzhiyun #define IOSTAT_NPORT_BSY 0x6
4180*4882a593Smuzhiyun #define IOSTAT_FABRIC_BSY 0x7
4181*4882a593Smuzhiyun #define IOSTAT_INTERMED_RSP 0x8
4182*4882a593Smuzhiyun #define IOSTAT_LS_RJT 0x9
4183*4882a593Smuzhiyun #define IOSTAT_BA_RJT 0xA
4184*4882a593Smuzhiyun #define IOSTAT_RSVD1 0xB
4185*4882a593Smuzhiyun #define IOSTAT_RSVD2 0xC
4186*4882a593Smuzhiyun #define IOSTAT_RSVD3 0xD
4187*4882a593Smuzhiyun #define IOSTAT_RSVD4 0xE
4188*4882a593Smuzhiyun #define IOSTAT_NEED_BUFFER 0xF
4189*4882a593Smuzhiyun #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
4190*4882a593Smuzhiyun #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
4191*4882a593Smuzhiyun #define IOSTAT_CNT 0x11
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun } IOCB_t;
4194*4882a593Smuzhiyun
4195*4882a593Smuzhiyun
4196*4882a593Smuzhiyun #define SLI1_SLIM_SIZE (4 * 1024)
4197*4882a593Smuzhiyun
4198*4882a593Smuzhiyun /* Up to 498 IOCBs will fit into 16k
4199*4882a593Smuzhiyun * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
4200*4882a593Smuzhiyun */
4201*4882a593Smuzhiyun #define SLI2_SLIM_SIZE (64 * 1024)
4202*4882a593Smuzhiyun
4203*4882a593Smuzhiyun /* Maximum IOCBs that will fit in SLI2 slim */
4204*4882a593Smuzhiyun #define MAX_SLI2_IOCB 498
4205*4882a593Smuzhiyun #define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
4206*4882a593Smuzhiyun (sizeof(MAILBOX_t) + sizeof(PCB_t) + \
4207*4882a593Smuzhiyun sizeof(uint32_t) * MAILBOX_EXT_WSIZE))
4208*4882a593Smuzhiyun
4209*4882a593Smuzhiyun /* HBQ entries are 4 words each = 4k */
4210*4882a593Smuzhiyun #define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
4211*4882a593Smuzhiyun lpfc_sli_hbq_count())
4212*4882a593Smuzhiyun
4213*4882a593Smuzhiyun struct lpfc_sli2_slim {
4214*4882a593Smuzhiyun MAILBOX_t mbx;
4215*4882a593Smuzhiyun uint32_t mbx_ext_words[MAILBOX_EXT_WSIZE];
4216*4882a593Smuzhiyun PCB_t pcb;
4217*4882a593Smuzhiyun IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
4218*4882a593Smuzhiyun };
4219*4882a593Smuzhiyun
4220*4882a593Smuzhiyun /*
4221*4882a593Smuzhiyun * This function checks PCI device to allow special handling for LC HBAs.
4222*4882a593Smuzhiyun *
4223*4882a593Smuzhiyun * Parameters:
4224*4882a593Smuzhiyun * device : struct pci_dev 's device field
4225*4882a593Smuzhiyun *
4226*4882a593Smuzhiyun * return 1 => TRUE
4227*4882a593Smuzhiyun * 0 => FALSE
4228*4882a593Smuzhiyun */
4229*4882a593Smuzhiyun static inline int
lpfc_is_LC_HBA(unsigned short device)4230*4882a593Smuzhiyun lpfc_is_LC_HBA(unsigned short device)
4231*4882a593Smuzhiyun {
4232*4882a593Smuzhiyun if ((device == PCI_DEVICE_ID_TFLY) ||
4233*4882a593Smuzhiyun (device == PCI_DEVICE_ID_PFLY) ||
4234*4882a593Smuzhiyun (device == PCI_DEVICE_ID_LP101) ||
4235*4882a593Smuzhiyun (device == PCI_DEVICE_ID_BMID) ||
4236*4882a593Smuzhiyun (device == PCI_DEVICE_ID_BSMB) ||
4237*4882a593Smuzhiyun (device == PCI_DEVICE_ID_ZMID) ||
4238*4882a593Smuzhiyun (device == PCI_DEVICE_ID_ZSMB) ||
4239*4882a593Smuzhiyun (device == PCI_DEVICE_ID_SAT_MID) ||
4240*4882a593Smuzhiyun (device == PCI_DEVICE_ID_SAT_SMB) ||
4241*4882a593Smuzhiyun (device == PCI_DEVICE_ID_RFLY))
4242*4882a593Smuzhiyun return 1;
4243*4882a593Smuzhiyun else
4244*4882a593Smuzhiyun return 0;
4245*4882a593Smuzhiyun }
4246*4882a593Smuzhiyun
4247*4882a593Smuzhiyun /*
4248*4882a593Smuzhiyun * Determine if an IOCB failed because of a link event or firmware reset.
4249*4882a593Smuzhiyun */
4250*4882a593Smuzhiyun
4251*4882a593Smuzhiyun static inline int
lpfc_error_lost_link(IOCB_t * iocbp)4252*4882a593Smuzhiyun lpfc_error_lost_link(IOCB_t *iocbp)
4253*4882a593Smuzhiyun {
4254*4882a593Smuzhiyun return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
4255*4882a593Smuzhiyun (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
4256*4882a593Smuzhiyun iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
4257*4882a593Smuzhiyun iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun #define MENLO_TRANSPORT_TYPE 0xfe
4261*4882a593Smuzhiyun #define MENLO_CONTEXT 0
4262*4882a593Smuzhiyun #define MENLO_PU 3
4263*4882a593Smuzhiyun #define MENLO_TIMEOUT 30
4264*4882a593Smuzhiyun #define SETVAR_MLOMNT 0x103107
4265*4882a593Smuzhiyun #define SETVAR_MLORST 0x103007
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun #define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */
4268