1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ipr.h -- driver for IBM Power Linux RAID adapters
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2003, 2004 IBM Corporation
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
10*4882a593Smuzhiyun * that broke 64bit platforms.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #ifndef _IPR_H
14*4882a593Smuzhiyun #define _IPR_H
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/unaligned.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <linux/completion.h>
19*4882a593Smuzhiyun #include <linux/libata.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/kref.h>
22*4882a593Smuzhiyun #include <linux/irq_poll.h>
23*4882a593Smuzhiyun #include <scsi/scsi.h>
24*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * Literals
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun #define IPR_DRIVER_VERSION "2.6.4"
30*4882a593Smuzhiyun #define IPR_DRIVER_DATE "(March 14, 2017)"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
34*4882a593Smuzhiyun * ops per device for devices not running tagged command queuing.
35*4882a593Smuzhiyun * This can be adjusted at runtime through sysfs device attributes.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define IPR_MAX_CMD_PER_LUN 6
38*4882a593Smuzhiyun #define IPR_MAX_CMD_PER_ATA_LUN 1
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
42*4882a593Smuzhiyun * ops the mid-layer can send to the adapter.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
49*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
50*4882a593Smuzhiyun #define PCI_DEVICE_ID_IBM_RATTLESNAKE 0x04DA
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_2780 0x0264
53*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_5702 0x0266
54*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_5703 0x0278
55*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_572E 0x028D
56*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_573E 0x02D3
57*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_573D 0x02D4
58*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_571A 0x02C0
59*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_571B 0x02BE
60*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_571E 0x02BF
61*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_571F 0x02D5
62*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_572A 0x02C1
63*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_572B 0x02C2
64*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_572F 0x02C3
65*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_574E 0x030A
66*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_575B 0x030D
67*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_575C 0x0338
68*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B3 0x033A
69*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B7 0x0360
70*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B8 0x02C2
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B4 0x033B
73*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B2 0x035F
74*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57C0 0x0352
75*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57C3 0x0353
76*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57C4 0x0354
77*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57C6 0x0357
78*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57CC 0x035C
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B5 0x033C
81*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57CE 0x035E
82*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57B1 0x0355
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_574D 0x0356
85*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57C8 0x035D
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57D5 0x03FB
88*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57D6 0x03FC
89*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57D7 0x03FF
90*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57D8 0x03FE
91*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57D9 0x046D
92*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57DA 0x04CA
93*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57EB 0x0474
94*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57EC 0x0475
95*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57ED 0x0499
96*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57EE 0x049A
97*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57EF 0x049B
98*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_57F0 0x049C
99*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_2CCA 0x04C7
100*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_2CD2 0x04C8
101*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_2CCD 0x04C9
102*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_580A 0x04FC
103*4882a593Smuzhiyun #define IPR_SUBS_DEV_ID_580B 0x04FB
104*4882a593Smuzhiyun #define IPR_NAME "ipr"
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Return codes
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun #define IPR_RC_JOB_CONTINUE 1
110*4882a593Smuzhiyun #define IPR_RC_JOB_RETURN 2
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * IOASCs
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
116*4882a593Smuzhiyun #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
117*4882a593Smuzhiyun #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
118*4882a593Smuzhiyun #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
119*4882a593Smuzhiyun #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
120*4882a593Smuzhiyun #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
121*4882a593Smuzhiyun #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
122*4882a593Smuzhiyun #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
123*4882a593Smuzhiyun #define IPR_IOASC_HW_CMD_FAILED 0x046E0000
124*4882a593Smuzhiyun #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
125*4882a593Smuzhiyun #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
126*4882a593Smuzhiyun #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
127*4882a593Smuzhiyun #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
128*4882a593Smuzhiyun #define IPR_IOASC_BUS_WAS_RESET 0x06290000
129*4882a593Smuzhiyun #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
130*4882a593Smuzhiyun #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
131*4882a593Smuzhiyun #define IPR_IOASC_IR_NON_OPTIMIZED 0x05258200
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define IPR_FIRST_DRIVER_IOASC 0x10000000
134*4882a593Smuzhiyun #define IPR_IOASC_IOA_WAS_RESET 0x10000001
135*4882a593Smuzhiyun #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Driver data flags */
138*4882a593Smuzhiyun #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
139*4882a593Smuzhiyun #define IPR_USE_PCI_WARM_RESET 0x00000002
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define IPR_DEFAULT_MAX_ERROR_DUMP 984
142*4882a593Smuzhiyun #define IPR_NUM_LOG_HCAMS 2
143*4882a593Smuzhiyun #define IPR_NUM_CFG_CHG_HCAMS 2
144*4882a593Smuzhiyun #define IPR_NUM_HCAM_QUEUE 12
145*4882a593Smuzhiyun #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
146*4882a593Smuzhiyun #define IPR_MAX_HCAMS (IPR_NUM_HCAMS + IPR_NUM_HCAM_QUEUE)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
149*4882a593Smuzhiyun #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define IPR_MAX_NUM_TARGETS_PER_BUS 256
152*4882a593Smuzhiyun #define IPR_MAX_NUM_LUNS_PER_TARGET 256
153*4882a593Smuzhiyun #define IPR_VSET_BUS 0xff
154*4882a593Smuzhiyun #define IPR_IOA_BUS 0xff
155*4882a593Smuzhiyun #define IPR_IOA_TARGET 0xff
156*4882a593Smuzhiyun #define IPR_IOA_LUN 0xff
157*4882a593Smuzhiyun #define IPR_MAX_NUM_BUSES 16
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define IPR_NUM_RESET_RELOAD_RETRIES 3
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
162*4882a593Smuzhiyun #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
163*4882a593Smuzhiyun ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define IPR_MAX_COMMANDS 100
166*4882a593Smuzhiyun #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
167*4882a593Smuzhiyun IPR_NUM_INTERNAL_CMD_BLKS)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define IPR_MAX_PHYSICAL_DEVS 192
170*4882a593Smuzhiyun #define IPR_DEFAULT_SIS64_DEVS 1024
171*4882a593Smuzhiyun #define IPR_MAX_SIS64_DEVS 4096
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define IPR_MAX_SGLIST 64
174*4882a593Smuzhiyun #define IPR_IOA_MAX_SECTORS 32767
175*4882a593Smuzhiyun #define IPR_VSET_MAX_SECTORS 512
176*4882a593Smuzhiyun #define IPR_MAX_CDB_LEN 16
177*4882a593Smuzhiyun #define IPR_MAX_HRRQ_RETRIES 3
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define IPR_DEFAULT_BUS_WIDTH 16
180*4882a593Smuzhiyun #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
181*4882a593Smuzhiyun #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
182*4882a593Smuzhiyun #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
183*4882a593Smuzhiyun #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define IPR_IOA_RES_HANDLE 0xffffffff
186*4882a593Smuzhiyun #define IPR_INVALID_RES_HANDLE 0
187*4882a593Smuzhiyun #define IPR_IOA_RES_ADDR 0x00ffffff
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Adapter Commands
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun #define IPR_CANCEL_REQUEST 0xC0
193*4882a593Smuzhiyun #define IPR_CANCEL_64BIT_IOARCB 0x01
194*4882a593Smuzhiyun #define IPR_QUERY_RSRC_STATE 0xC2
195*4882a593Smuzhiyun #define IPR_RESET_DEVICE 0xC3
196*4882a593Smuzhiyun #define IPR_RESET_TYPE_SELECT 0x80
197*4882a593Smuzhiyun #define IPR_LUN_RESET 0x40
198*4882a593Smuzhiyun #define IPR_TARGET_RESET 0x20
199*4882a593Smuzhiyun #define IPR_BUS_RESET 0x10
200*4882a593Smuzhiyun #define IPR_ATA_PHY_RESET 0x80
201*4882a593Smuzhiyun #define IPR_ID_HOST_RR_Q 0xC4
202*4882a593Smuzhiyun #define IPR_QUERY_IOA_CONFIG 0xC5
203*4882a593Smuzhiyun #define IPR_CANCEL_ALL_REQUESTS 0xCE
204*4882a593Smuzhiyun #define IPR_HOST_CONTROLLED_ASYNC 0xCF
205*4882a593Smuzhiyun #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
206*4882a593Smuzhiyun #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
207*4882a593Smuzhiyun #define IPR_SET_SUPPORTED_DEVICES 0xFB
208*4882a593Smuzhiyun #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
209*4882a593Smuzhiyun #define IPR_IOA_SHUTDOWN 0xF7
210*4882a593Smuzhiyun #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
211*4882a593Smuzhiyun #define IPR_IOA_SERVICE_ACTION 0xD2
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* IOA Service Actions */
214*4882a593Smuzhiyun #define IPR_IOA_SA_CHANGE_CACHE_PARAMS 0x14
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * Timeouts
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
220*4882a593Smuzhiyun #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
221*4882a593Smuzhiyun #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
222*4882a593Smuzhiyun #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
223*4882a593Smuzhiyun #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
224*4882a593Smuzhiyun #define IPR_CANCEL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
225*4882a593Smuzhiyun #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
226*4882a593Smuzhiyun #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
227*4882a593Smuzhiyun #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
228*4882a593Smuzhiyun #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
229*4882a593Smuzhiyun #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
230*4882a593Smuzhiyun #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
231*4882a593Smuzhiyun #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
232*4882a593Smuzhiyun #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
233*4882a593Smuzhiyun #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
234*4882a593Smuzhiyun #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
235*4882a593Smuzhiyun #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
236*4882a593Smuzhiyun #define IPR_PCI_ERROR_RECOVERY_TIMEOUT (120 * HZ)
237*4882a593Smuzhiyun #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
238*4882a593Smuzhiyun #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
239*4882a593Smuzhiyun #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
240*4882a593Smuzhiyun #define IPR_DUMP_DELAY_SECONDS 4
241*4882a593Smuzhiyun #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * SCSI Literals
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun #define IPR_VENDOR_ID_LEN 8
247*4882a593Smuzhiyun #define IPR_PROD_ID_LEN 16
248*4882a593Smuzhiyun #define IPR_SERIAL_NUM_LEN 8
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * Hardware literals
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
254*4882a593Smuzhiyun #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
255*4882a593Smuzhiyun #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
256*4882a593Smuzhiyun #define IPR_GET_FMT2_BAR_SEL(mbx) \
257*4882a593Smuzhiyun (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
258*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR0_SEL 0x0
259*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR1_SEL 0x1
260*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR2_SEL 0x2
261*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR3_SEL 0x3
262*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR4_SEL 0x4
263*4882a593Smuzhiyun #define IPR_SDT_FMT2_BAR5_SEL 0x5
264*4882a593Smuzhiyun #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
265*4882a593Smuzhiyun #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
266*4882a593Smuzhiyun #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
267*4882a593Smuzhiyun #define IPR_DOORBELL 0x82800000
268*4882a593Smuzhiyun #define IPR_RUNTIME_RESET 0x40000000
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define IPR_IPL_INIT_MIN_STAGE_TIME 5
271*4882a593Smuzhiyun #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 30
272*4882a593Smuzhiyun #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
273*4882a593Smuzhiyun #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
274*4882a593Smuzhiyun #define IPR_IPL_INIT_STAGE_MASK 0xff000000
275*4882a593Smuzhiyun #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
276*4882a593Smuzhiyun #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define IPR_PCII_MAILBOX_STABLE (0x80000000 >> 4)
279*4882a593Smuzhiyun #define IPR_WAIT_FOR_MAILBOX (2 * HZ)
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
282*4882a593Smuzhiyun #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
283*4882a593Smuzhiyun #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
284*4882a593Smuzhiyun #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
285*4882a593Smuzhiyun #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
286*4882a593Smuzhiyun #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
287*4882a593Smuzhiyun #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
288*4882a593Smuzhiyun #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
289*4882a593Smuzhiyun #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
290*4882a593Smuzhiyun #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
291*4882a593Smuzhiyun #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define IPR_PCII_ERROR_INTERRUPTS \
294*4882a593Smuzhiyun (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
295*4882a593Smuzhiyun IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define IPR_PCII_OPER_INTERRUPTS \
298*4882a593Smuzhiyun (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
301*4882a593Smuzhiyun #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
302*4882a593Smuzhiyun #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
305*4882a593Smuzhiyun #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * Dump literals
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
311*4882a593Smuzhiyun #define IPR_FMT3_MAX_IOA_DUMP_SIZE (80 * 1024 * 1024)
312*4882a593Smuzhiyun #define IPR_FMT2_NUM_SDT_ENTRIES 511
313*4882a593Smuzhiyun #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
314*4882a593Smuzhiyun #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
315*4882a593Smuzhiyun #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun * Misc literals
319*4882a593Smuzhiyun */
320*4882a593Smuzhiyun #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
321*4882a593Smuzhiyun #define IPR_MAX_MSIX_VECTORS 0x10
322*4882a593Smuzhiyun #define IPR_MAX_HRRQ_NUM 0x10
323*4882a593Smuzhiyun #define IPR_INIT_HRRQ 0x0
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * Adapter interface types
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun struct ipr_res_addr {
330*4882a593Smuzhiyun u8 reserved;
331*4882a593Smuzhiyun u8 bus;
332*4882a593Smuzhiyun u8 target;
333*4882a593Smuzhiyun u8 lun;
334*4882a593Smuzhiyun #define IPR_GET_PHYS_LOC(res_addr) \
335*4882a593Smuzhiyun (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
336*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun struct ipr_std_inq_vpids {
339*4882a593Smuzhiyun u8 vendor_id[IPR_VENDOR_ID_LEN];
340*4882a593Smuzhiyun u8 product_id[IPR_PROD_ID_LEN];
341*4882a593Smuzhiyun }__attribute__((packed));
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun struct ipr_vpd {
344*4882a593Smuzhiyun struct ipr_std_inq_vpids vpids;
345*4882a593Smuzhiyun u8 sn[IPR_SERIAL_NUM_LEN];
346*4882a593Smuzhiyun }__attribute__((packed));
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun struct ipr_ext_vpd {
349*4882a593Smuzhiyun struct ipr_vpd vpd;
350*4882a593Smuzhiyun __be32 wwid[2];
351*4882a593Smuzhiyun }__attribute__((packed));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun struct ipr_ext_vpd64 {
354*4882a593Smuzhiyun struct ipr_vpd vpd;
355*4882a593Smuzhiyun __be32 wwid[4];
356*4882a593Smuzhiyun }__attribute__((packed));
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun struct ipr_std_inq_data {
359*4882a593Smuzhiyun u8 peri_qual_dev_type;
360*4882a593Smuzhiyun #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
361*4882a593Smuzhiyun #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun u8 removeable_medium_rsvd;
364*4882a593Smuzhiyun #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #define IPR_IS_DASD_DEVICE(std_inq) \
367*4882a593Smuzhiyun ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
368*4882a593Smuzhiyun !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun #define IPR_IS_SES_DEVICE(std_inq) \
371*4882a593Smuzhiyun (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun u8 version;
374*4882a593Smuzhiyun u8 aen_naca_fmt;
375*4882a593Smuzhiyun u8 additional_len;
376*4882a593Smuzhiyun u8 sccs_rsvd;
377*4882a593Smuzhiyun u8 bq_enc_multi;
378*4882a593Smuzhiyun u8 sync_cmdq_flags;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun struct ipr_std_inq_vpids vpids;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun u8 ros_rsvd_ram_rsvd[4];
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun u8 serial_num[IPR_SERIAL_NUM_LEN];
385*4882a593Smuzhiyun }__attribute__ ((packed));
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun #define IPR_RES_TYPE_AF_DASD 0x00
388*4882a593Smuzhiyun #define IPR_RES_TYPE_GENERIC_SCSI 0x01
389*4882a593Smuzhiyun #define IPR_RES_TYPE_VOLUME_SET 0x02
390*4882a593Smuzhiyun #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
391*4882a593Smuzhiyun #define IPR_RES_TYPE_GENERIC_ATA 0x04
392*4882a593Smuzhiyun #define IPR_RES_TYPE_ARRAY 0x05
393*4882a593Smuzhiyun #define IPR_RES_TYPE_IOAFP 0xff
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun struct ipr_config_table_entry {
396*4882a593Smuzhiyun u8 proto;
397*4882a593Smuzhiyun #define IPR_PROTO_SATA 0x02
398*4882a593Smuzhiyun #define IPR_PROTO_SATA_ATAPI 0x03
399*4882a593Smuzhiyun #define IPR_PROTO_SAS_STP 0x06
400*4882a593Smuzhiyun #define IPR_PROTO_SAS_STP_ATAPI 0x07
401*4882a593Smuzhiyun u8 array_id;
402*4882a593Smuzhiyun u8 flags;
403*4882a593Smuzhiyun #define IPR_IS_IOA_RESOURCE 0x80
404*4882a593Smuzhiyun u8 rsvd_subtype;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
407*4882a593Smuzhiyun #define IPR_QUEUE_FROZEN_MODEL 0
408*4882a593Smuzhiyun #define IPR_QUEUE_NACA_MODEL 1
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun struct ipr_res_addr res_addr;
411*4882a593Smuzhiyun __be32 res_handle;
412*4882a593Smuzhiyun __be32 lun_wwn[2];
413*4882a593Smuzhiyun struct ipr_std_inq_data std_inq_data;
414*4882a593Smuzhiyun }__attribute__ ((packed, aligned (4)));
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun struct ipr_config_table_entry64 {
417*4882a593Smuzhiyun u8 res_type;
418*4882a593Smuzhiyun u8 proto;
419*4882a593Smuzhiyun u8 vset_num;
420*4882a593Smuzhiyun u8 array_id;
421*4882a593Smuzhiyun __be16 flags;
422*4882a593Smuzhiyun __be16 res_flags;
423*4882a593Smuzhiyun #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
424*4882a593Smuzhiyun __be32 res_handle;
425*4882a593Smuzhiyun u8 dev_id_type;
426*4882a593Smuzhiyun u8 reserved[3];
427*4882a593Smuzhiyun __be64 dev_id;
428*4882a593Smuzhiyun __be64 lun;
429*4882a593Smuzhiyun __be64 lun_wwn[2];
430*4882a593Smuzhiyun #define IPR_MAX_RES_PATH_LENGTH 48
431*4882a593Smuzhiyun __be64 res_path;
432*4882a593Smuzhiyun struct ipr_std_inq_data std_inq_data;
433*4882a593Smuzhiyun u8 reserved2[4];
434*4882a593Smuzhiyun __be64 reserved3[2];
435*4882a593Smuzhiyun u8 reserved4[8];
436*4882a593Smuzhiyun }__attribute__ ((packed, aligned (8)));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun struct ipr_config_table_hdr {
439*4882a593Smuzhiyun u8 num_entries;
440*4882a593Smuzhiyun u8 flags;
441*4882a593Smuzhiyun #define IPR_UCODE_DOWNLOAD_REQ 0x10
442*4882a593Smuzhiyun __be16 reserved;
443*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun struct ipr_config_table_hdr64 {
446*4882a593Smuzhiyun __be16 num_entries;
447*4882a593Smuzhiyun __be16 reserved;
448*4882a593Smuzhiyun u8 flags;
449*4882a593Smuzhiyun u8 reserved2[11];
450*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun struct ipr_config_table {
453*4882a593Smuzhiyun struct ipr_config_table_hdr hdr;
454*4882a593Smuzhiyun struct ipr_config_table_entry dev[];
455*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun struct ipr_config_table64 {
458*4882a593Smuzhiyun struct ipr_config_table_hdr64 hdr64;
459*4882a593Smuzhiyun struct ipr_config_table_entry64 dev[];
460*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun struct ipr_config_table_entry_wrapper {
463*4882a593Smuzhiyun union {
464*4882a593Smuzhiyun struct ipr_config_table_entry *cfgte;
465*4882a593Smuzhiyun struct ipr_config_table_entry64 *cfgte64;
466*4882a593Smuzhiyun } u;
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun struct ipr_hostrcb_cfg_ch_not {
470*4882a593Smuzhiyun union {
471*4882a593Smuzhiyun struct ipr_config_table_entry cfgte;
472*4882a593Smuzhiyun struct ipr_config_table_entry64 cfgte64;
473*4882a593Smuzhiyun } u;
474*4882a593Smuzhiyun u8 reserved[936];
475*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun struct ipr_supported_device {
478*4882a593Smuzhiyun __be16 data_length;
479*4882a593Smuzhiyun u8 reserved;
480*4882a593Smuzhiyun u8 num_records;
481*4882a593Smuzhiyun struct ipr_std_inq_vpids vpids;
482*4882a593Smuzhiyun u8 reserved2[16];
483*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun struct ipr_hrr_queue {
486*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
487*4882a593Smuzhiyun __be32 *host_rrq;
488*4882a593Smuzhiyun dma_addr_t host_rrq_dma;
489*4882a593Smuzhiyun #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
490*4882a593Smuzhiyun #define IPR_HRRQ_RESP_BIT_SET 0x00000002
491*4882a593Smuzhiyun #define IPR_HRRQ_TOGGLE_BIT 0x00000001
492*4882a593Smuzhiyun #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
493*4882a593Smuzhiyun #define IPR_ID_HRRQ_SELE_ENABLE 0x02
494*4882a593Smuzhiyun volatile __be32 *hrrq_start;
495*4882a593Smuzhiyun volatile __be32 *hrrq_end;
496*4882a593Smuzhiyun volatile __be32 *hrrq_curr;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun struct list_head hrrq_free_q;
499*4882a593Smuzhiyun struct list_head hrrq_pending_q;
500*4882a593Smuzhiyun spinlock_t _lock;
501*4882a593Smuzhiyun spinlock_t *lock;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun volatile u32 toggle_bit;
504*4882a593Smuzhiyun u32 size;
505*4882a593Smuzhiyun u32 min_cmd_id;
506*4882a593Smuzhiyun u32 max_cmd_id;
507*4882a593Smuzhiyun u8 allow_interrupts:1;
508*4882a593Smuzhiyun u8 ioa_is_dead:1;
509*4882a593Smuzhiyun u8 allow_cmds:1;
510*4882a593Smuzhiyun u8 removing_ioa:1;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun struct irq_poll iopoll;
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* Command packet structure */
516*4882a593Smuzhiyun struct ipr_cmd_pkt {
517*4882a593Smuzhiyun u8 reserved; /* Reserved by IOA */
518*4882a593Smuzhiyun u8 hrrq_id;
519*4882a593Smuzhiyun u8 request_type;
520*4882a593Smuzhiyun #define IPR_RQTYPE_SCSICDB 0x00
521*4882a593Smuzhiyun #define IPR_RQTYPE_IOACMD 0x01
522*4882a593Smuzhiyun #define IPR_RQTYPE_HCAM 0x02
523*4882a593Smuzhiyun #define IPR_RQTYPE_ATA_PASSTHRU 0x04
524*4882a593Smuzhiyun #define IPR_RQTYPE_PIPE 0x05
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun u8 reserved2;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun u8 flags_hi;
529*4882a593Smuzhiyun #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
530*4882a593Smuzhiyun #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
531*4882a593Smuzhiyun #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
532*4882a593Smuzhiyun #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
533*4882a593Smuzhiyun #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun u8 flags_lo;
536*4882a593Smuzhiyun #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
537*4882a593Smuzhiyun #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
538*4882a593Smuzhiyun #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
539*4882a593Smuzhiyun #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
540*4882a593Smuzhiyun #define IPR_FLAGS_LO_ORDERED_TASK 0x04
541*4882a593Smuzhiyun #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
542*4882a593Smuzhiyun #define IPR_FLAGS_LO_ACA_TASK 0x08
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun u8 cdb[16];
545*4882a593Smuzhiyun __be16 timeout;
546*4882a593Smuzhiyun }__attribute__ ((packed, aligned(4)));
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun struct ipr_ioarcb_ata_regs { /* 22 bytes */
549*4882a593Smuzhiyun u8 flags;
550*4882a593Smuzhiyun #define IPR_ATA_FLAG_PACKET_CMD 0x80
551*4882a593Smuzhiyun #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
552*4882a593Smuzhiyun #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
553*4882a593Smuzhiyun u8 reserved[3];
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun __be16 data;
556*4882a593Smuzhiyun u8 feature;
557*4882a593Smuzhiyun u8 nsect;
558*4882a593Smuzhiyun u8 lbal;
559*4882a593Smuzhiyun u8 lbam;
560*4882a593Smuzhiyun u8 lbah;
561*4882a593Smuzhiyun u8 device;
562*4882a593Smuzhiyun u8 command;
563*4882a593Smuzhiyun u8 reserved2[3];
564*4882a593Smuzhiyun u8 hob_feature;
565*4882a593Smuzhiyun u8 hob_nsect;
566*4882a593Smuzhiyun u8 hob_lbal;
567*4882a593Smuzhiyun u8 hob_lbam;
568*4882a593Smuzhiyun u8 hob_lbah;
569*4882a593Smuzhiyun u8 ctl;
570*4882a593Smuzhiyun }__attribute__ ((packed, aligned(2)));
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun struct ipr_ioadl_desc {
573*4882a593Smuzhiyun __be32 flags_and_data_len;
574*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_MASK 0xff000000
575*4882a593Smuzhiyun #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
576*4882a593Smuzhiyun #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
577*4882a593Smuzhiyun #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
578*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_READ 0x48000000
579*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
580*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_WRITE 0x68000000
581*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
582*4882a593Smuzhiyun #define IPR_IOADL_FLAGS_LAST 0x01000000
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun __be32 address;
585*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun struct ipr_ioadl64_desc {
588*4882a593Smuzhiyun __be32 flags;
589*4882a593Smuzhiyun __be32 data_len;
590*4882a593Smuzhiyun __be64 address;
591*4882a593Smuzhiyun }__attribute__((packed, aligned (16)));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun struct ipr_ata64_ioadl {
594*4882a593Smuzhiyun struct ipr_ioarcb_ata_regs regs;
595*4882a593Smuzhiyun u16 reserved[5];
596*4882a593Smuzhiyun struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
597*4882a593Smuzhiyun }__attribute__((packed, aligned (16)));
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun struct ipr_ioarcb_add_data {
600*4882a593Smuzhiyun union {
601*4882a593Smuzhiyun struct ipr_ioarcb_ata_regs regs;
602*4882a593Smuzhiyun struct ipr_ioadl_desc ioadl[5];
603*4882a593Smuzhiyun __be32 add_cmd_parms[10];
604*4882a593Smuzhiyun } u;
605*4882a593Smuzhiyun }__attribute__ ((packed, aligned (4)));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun struct ipr_ioarcb_sis64_add_addr_ecb {
608*4882a593Smuzhiyun __be64 ioasa_host_pci_addr;
609*4882a593Smuzhiyun __be64 data_ioadl_addr;
610*4882a593Smuzhiyun __be64 reserved;
611*4882a593Smuzhiyun __be32 ext_control_buf[4];
612*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* IOA Request Control Block 128 bytes */
615*4882a593Smuzhiyun struct ipr_ioarcb {
616*4882a593Smuzhiyun union {
617*4882a593Smuzhiyun __be32 ioarcb_host_pci_addr;
618*4882a593Smuzhiyun __be64 ioarcb_host_pci_addr64;
619*4882a593Smuzhiyun } a;
620*4882a593Smuzhiyun __be32 res_handle;
621*4882a593Smuzhiyun __be32 host_response_handle;
622*4882a593Smuzhiyun __be32 reserved1;
623*4882a593Smuzhiyun __be32 reserved2;
624*4882a593Smuzhiyun __be32 reserved3;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun __be32 data_transfer_length;
627*4882a593Smuzhiyun __be32 read_data_transfer_length;
628*4882a593Smuzhiyun __be32 write_ioadl_addr;
629*4882a593Smuzhiyun __be32 ioadl_len;
630*4882a593Smuzhiyun __be32 read_ioadl_addr;
631*4882a593Smuzhiyun __be32 read_ioadl_len;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun __be32 ioasa_host_pci_addr;
634*4882a593Smuzhiyun __be16 ioasa_len;
635*4882a593Smuzhiyun __be16 reserved4;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun struct ipr_cmd_pkt cmd_pkt;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun __be16 add_cmd_parms_offset;
640*4882a593Smuzhiyun __be16 add_cmd_parms_len;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun union {
643*4882a593Smuzhiyun struct ipr_ioarcb_add_data add_data;
644*4882a593Smuzhiyun struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
645*4882a593Smuzhiyun } u;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun struct ipr_ioasa_vset {
650*4882a593Smuzhiyun __be32 failing_lba_hi;
651*4882a593Smuzhiyun __be32 failing_lba_lo;
652*4882a593Smuzhiyun __be32 reserved;
653*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun struct ipr_ioasa_af_dasd {
656*4882a593Smuzhiyun __be32 failing_lba;
657*4882a593Smuzhiyun __be32 reserved[2];
658*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun struct ipr_ioasa_gpdd {
661*4882a593Smuzhiyun u8 end_state;
662*4882a593Smuzhiyun u8 bus_phase;
663*4882a593Smuzhiyun __be16 reserved;
664*4882a593Smuzhiyun __be32 ioa_data[2];
665*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun struct ipr_ioasa_gata {
668*4882a593Smuzhiyun u8 error;
669*4882a593Smuzhiyun u8 nsect; /* Interrupt reason */
670*4882a593Smuzhiyun u8 lbal;
671*4882a593Smuzhiyun u8 lbam;
672*4882a593Smuzhiyun u8 lbah;
673*4882a593Smuzhiyun u8 device;
674*4882a593Smuzhiyun u8 status;
675*4882a593Smuzhiyun u8 alt_status; /* ATA CTL */
676*4882a593Smuzhiyun u8 hob_nsect;
677*4882a593Smuzhiyun u8 hob_lbal;
678*4882a593Smuzhiyun u8 hob_lbam;
679*4882a593Smuzhiyun u8 hob_lbah;
680*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun struct ipr_auto_sense {
683*4882a593Smuzhiyun __be16 auto_sense_len;
684*4882a593Smuzhiyun __be16 ioa_data_len;
685*4882a593Smuzhiyun __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun struct ipr_ioasa_hdr {
689*4882a593Smuzhiyun __be32 ioasc;
690*4882a593Smuzhiyun #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
691*4882a593Smuzhiyun #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
692*4882a593Smuzhiyun #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
693*4882a593Smuzhiyun #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun __be16 ret_stat_len; /* Length of the returned IOASA */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun __be16 avail_stat_len; /* Total Length of status available. */
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun __be32 residual_data_len; /* number of bytes in the host data */
700*4882a593Smuzhiyun /* buffers that were not used by the IOARCB command. */
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun __be32 ilid;
703*4882a593Smuzhiyun #define IPR_NO_ILID 0
704*4882a593Smuzhiyun #define IPR_DRIVER_ILID 0xffffffff
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun __be32 fd_ioasc;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun __be32 fd_phys_locator;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun __be32 fd_res_handle;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun __be32 ioasc_specific; /* status code specific field */
713*4882a593Smuzhiyun #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
714*4882a593Smuzhiyun #define IPR_AUTOSENSE_VALID 0x40000000
715*4882a593Smuzhiyun #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
716*4882a593Smuzhiyun #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
717*4882a593Smuzhiyun #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
718*4882a593Smuzhiyun #define IPR_FIELD_POINTER_MASK 0x0000ffff
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun struct ipr_ioasa {
723*4882a593Smuzhiyun struct ipr_ioasa_hdr hdr;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun union {
726*4882a593Smuzhiyun struct ipr_ioasa_vset vset;
727*4882a593Smuzhiyun struct ipr_ioasa_af_dasd dasd;
728*4882a593Smuzhiyun struct ipr_ioasa_gpdd gpdd;
729*4882a593Smuzhiyun struct ipr_ioasa_gata gata;
730*4882a593Smuzhiyun } u;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun struct ipr_auto_sense auto_sense;
733*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun struct ipr_ioasa64 {
736*4882a593Smuzhiyun struct ipr_ioasa_hdr hdr;
737*4882a593Smuzhiyun u8 fd_res_path[8];
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun union {
740*4882a593Smuzhiyun struct ipr_ioasa_vset vset;
741*4882a593Smuzhiyun struct ipr_ioasa_af_dasd dasd;
742*4882a593Smuzhiyun struct ipr_ioasa_gpdd gpdd;
743*4882a593Smuzhiyun struct ipr_ioasa_gata gata;
744*4882a593Smuzhiyun } u;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun struct ipr_auto_sense auto_sense;
747*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun struct ipr_mode_parm_hdr {
750*4882a593Smuzhiyun u8 length;
751*4882a593Smuzhiyun u8 medium_type;
752*4882a593Smuzhiyun u8 device_spec_parms;
753*4882a593Smuzhiyun u8 block_desc_len;
754*4882a593Smuzhiyun }__attribute__((packed));
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun struct ipr_mode_pages {
757*4882a593Smuzhiyun struct ipr_mode_parm_hdr hdr;
758*4882a593Smuzhiyun u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
759*4882a593Smuzhiyun }__attribute__((packed));
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun struct ipr_mode_page_hdr {
762*4882a593Smuzhiyun u8 ps_page_code;
763*4882a593Smuzhiyun #define IPR_MODE_PAGE_PS 0x80
764*4882a593Smuzhiyun #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
765*4882a593Smuzhiyun u8 page_length;
766*4882a593Smuzhiyun }__attribute__ ((packed));
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun struct ipr_dev_bus_entry {
769*4882a593Smuzhiyun struct ipr_res_addr res_addr;
770*4882a593Smuzhiyun u8 flags;
771*4882a593Smuzhiyun #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
772*4882a593Smuzhiyun #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
773*4882a593Smuzhiyun #define IPR_SCSI_ATTR_QAS_MASK 0xC0
774*4882a593Smuzhiyun #define IPR_SCSI_ATTR_ENABLE_TM 0x20
775*4882a593Smuzhiyun #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
776*4882a593Smuzhiyun #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
777*4882a593Smuzhiyun #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun u8 scsi_id;
780*4882a593Smuzhiyun u8 bus_width;
781*4882a593Smuzhiyun u8 extended_reset_delay;
782*4882a593Smuzhiyun #define IPR_EXTENDED_RESET_DELAY 7
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun __be32 max_xfer_rate;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun u8 spinup_delay;
787*4882a593Smuzhiyun u8 reserved3;
788*4882a593Smuzhiyun __be16 reserved4;
789*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun struct ipr_mode_page28 {
792*4882a593Smuzhiyun struct ipr_mode_page_hdr hdr;
793*4882a593Smuzhiyun u8 num_entries;
794*4882a593Smuzhiyun u8 entry_length;
795*4882a593Smuzhiyun struct ipr_dev_bus_entry bus[];
796*4882a593Smuzhiyun }__attribute__((packed));
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun struct ipr_mode_page24 {
799*4882a593Smuzhiyun struct ipr_mode_page_hdr hdr;
800*4882a593Smuzhiyun u8 flags;
801*4882a593Smuzhiyun #define IPR_ENABLE_DUAL_IOA_AF 0x80
802*4882a593Smuzhiyun }__attribute__((packed));
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun struct ipr_ioa_vpd {
805*4882a593Smuzhiyun struct ipr_std_inq_data std_inq_data;
806*4882a593Smuzhiyun u8 ascii_part_num[12];
807*4882a593Smuzhiyun u8 reserved[40];
808*4882a593Smuzhiyun u8 ascii_plant_code[4];
809*4882a593Smuzhiyun }__attribute__((packed));
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun struct ipr_inquiry_page3 {
812*4882a593Smuzhiyun u8 peri_qual_dev_type;
813*4882a593Smuzhiyun u8 page_code;
814*4882a593Smuzhiyun u8 reserved1;
815*4882a593Smuzhiyun u8 page_length;
816*4882a593Smuzhiyun u8 ascii_len;
817*4882a593Smuzhiyun u8 reserved2[3];
818*4882a593Smuzhiyun u8 load_id[4];
819*4882a593Smuzhiyun u8 major_release;
820*4882a593Smuzhiyun u8 card_type;
821*4882a593Smuzhiyun u8 minor_release[2];
822*4882a593Smuzhiyun u8 ptf_number[4];
823*4882a593Smuzhiyun u8 patch_number[4];
824*4882a593Smuzhiyun }__attribute__((packed));
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun struct ipr_inquiry_cap {
827*4882a593Smuzhiyun u8 peri_qual_dev_type;
828*4882a593Smuzhiyun u8 page_code;
829*4882a593Smuzhiyun u8 reserved1;
830*4882a593Smuzhiyun u8 page_length;
831*4882a593Smuzhiyun u8 ascii_len;
832*4882a593Smuzhiyun u8 reserved2;
833*4882a593Smuzhiyun u8 sis_version[2];
834*4882a593Smuzhiyun u8 cap;
835*4882a593Smuzhiyun #define IPR_CAP_DUAL_IOA_RAID 0x80
836*4882a593Smuzhiyun u8 reserved3[15];
837*4882a593Smuzhiyun }__attribute__((packed));
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun #define IPR_INQUIRY_PAGE0_ENTRIES 20
840*4882a593Smuzhiyun struct ipr_inquiry_page0 {
841*4882a593Smuzhiyun u8 peri_qual_dev_type;
842*4882a593Smuzhiyun u8 page_code;
843*4882a593Smuzhiyun u8 reserved1;
844*4882a593Smuzhiyun u8 len;
845*4882a593Smuzhiyun u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
846*4882a593Smuzhiyun }__attribute__((packed));
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun struct ipr_inquiry_pageC4 {
849*4882a593Smuzhiyun u8 peri_qual_dev_type;
850*4882a593Smuzhiyun u8 page_code;
851*4882a593Smuzhiyun u8 reserved1;
852*4882a593Smuzhiyun u8 len;
853*4882a593Smuzhiyun u8 cache_cap[4];
854*4882a593Smuzhiyun #define IPR_CAP_SYNC_CACHE 0x08
855*4882a593Smuzhiyun u8 reserved2[20];
856*4882a593Smuzhiyun } __packed;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun struct ipr_hostrcb_device_data_entry {
859*4882a593Smuzhiyun struct ipr_vpd vpd;
860*4882a593Smuzhiyun struct ipr_res_addr dev_res_addr;
861*4882a593Smuzhiyun struct ipr_vpd new_vpd;
862*4882a593Smuzhiyun struct ipr_vpd ioa_last_with_dev_vpd;
863*4882a593Smuzhiyun struct ipr_vpd cfc_last_with_dev_vpd;
864*4882a593Smuzhiyun __be32 ioa_data[5];
865*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun struct ipr_hostrcb_device_data_entry_enhanced {
868*4882a593Smuzhiyun struct ipr_ext_vpd vpd;
869*4882a593Smuzhiyun u8 ccin[4];
870*4882a593Smuzhiyun struct ipr_res_addr dev_res_addr;
871*4882a593Smuzhiyun struct ipr_ext_vpd new_vpd;
872*4882a593Smuzhiyun u8 new_ccin[4];
873*4882a593Smuzhiyun struct ipr_ext_vpd ioa_last_with_dev_vpd;
874*4882a593Smuzhiyun struct ipr_ext_vpd cfc_last_with_dev_vpd;
875*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun struct ipr_hostrcb64_device_data_entry_enhanced {
878*4882a593Smuzhiyun struct ipr_ext_vpd vpd;
879*4882a593Smuzhiyun u8 ccin[4];
880*4882a593Smuzhiyun u8 res_path[8];
881*4882a593Smuzhiyun struct ipr_ext_vpd new_vpd;
882*4882a593Smuzhiyun u8 new_ccin[4];
883*4882a593Smuzhiyun struct ipr_ext_vpd ioa_last_with_dev_vpd;
884*4882a593Smuzhiyun struct ipr_ext_vpd cfc_last_with_dev_vpd;
885*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun struct ipr_hostrcb_array_data_entry {
888*4882a593Smuzhiyun struct ipr_vpd vpd;
889*4882a593Smuzhiyun struct ipr_res_addr expected_dev_res_addr;
890*4882a593Smuzhiyun struct ipr_res_addr dev_res_addr;
891*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun struct ipr_hostrcb64_array_data_entry {
894*4882a593Smuzhiyun struct ipr_ext_vpd vpd;
895*4882a593Smuzhiyun u8 ccin[4];
896*4882a593Smuzhiyun u8 expected_res_path[8];
897*4882a593Smuzhiyun u8 res_path[8];
898*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun struct ipr_hostrcb_array_data_entry_enhanced {
901*4882a593Smuzhiyun struct ipr_ext_vpd vpd;
902*4882a593Smuzhiyun u8 ccin[4];
903*4882a593Smuzhiyun struct ipr_res_addr expected_dev_res_addr;
904*4882a593Smuzhiyun struct ipr_res_addr dev_res_addr;
905*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun struct ipr_hostrcb_type_ff_error {
908*4882a593Smuzhiyun __be32 ioa_data[758];
909*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun struct ipr_hostrcb_type_01_error {
912*4882a593Smuzhiyun __be32 seek_counter;
913*4882a593Smuzhiyun __be32 read_counter;
914*4882a593Smuzhiyun u8 sense_data[32];
915*4882a593Smuzhiyun __be32 ioa_data[236];
916*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun struct ipr_hostrcb_type_21_error {
919*4882a593Smuzhiyun __be32 wwn[4];
920*4882a593Smuzhiyun u8 res_path[8];
921*4882a593Smuzhiyun u8 primary_problem_desc[32];
922*4882a593Smuzhiyun u8 second_problem_desc[32];
923*4882a593Smuzhiyun __be32 sense_data[8];
924*4882a593Smuzhiyun __be32 cdb[4];
925*4882a593Smuzhiyun __be32 residual_trans_length;
926*4882a593Smuzhiyun __be32 length_of_error;
927*4882a593Smuzhiyun __be32 ioa_data[236];
928*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun struct ipr_hostrcb_type_02_error {
931*4882a593Smuzhiyun struct ipr_vpd ioa_vpd;
932*4882a593Smuzhiyun struct ipr_vpd cfc_vpd;
933*4882a593Smuzhiyun struct ipr_vpd ioa_last_attached_to_cfc_vpd;
934*4882a593Smuzhiyun struct ipr_vpd cfc_last_attached_to_ioa_vpd;
935*4882a593Smuzhiyun __be32 ioa_data[3];
936*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun struct ipr_hostrcb_type_12_error {
939*4882a593Smuzhiyun struct ipr_ext_vpd ioa_vpd;
940*4882a593Smuzhiyun struct ipr_ext_vpd cfc_vpd;
941*4882a593Smuzhiyun struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
942*4882a593Smuzhiyun struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
943*4882a593Smuzhiyun __be32 ioa_data[3];
944*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun struct ipr_hostrcb_type_03_error {
947*4882a593Smuzhiyun struct ipr_vpd ioa_vpd;
948*4882a593Smuzhiyun struct ipr_vpd cfc_vpd;
949*4882a593Smuzhiyun __be32 errors_detected;
950*4882a593Smuzhiyun __be32 errors_logged;
951*4882a593Smuzhiyun u8 ioa_data[12];
952*4882a593Smuzhiyun struct ipr_hostrcb_device_data_entry dev[3];
953*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun struct ipr_hostrcb_type_13_error {
956*4882a593Smuzhiyun struct ipr_ext_vpd ioa_vpd;
957*4882a593Smuzhiyun struct ipr_ext_vpd cfc_vpd;
958*4882a593Smuzhiyun __be32 errors_detected;
959*4882a593Smuzhiyun __be32 errors_logged;
960*4882a593Smuzhiyun struct ipr_hostrcb_device_data_entry_enhanced dev[3];
961*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun struct ipr_hostrcb_type_23_error {
964*4882a593Smuzhiyun struct ipr_ext_vpd ioa_vpd;
965*4882a593Smuzhiyun struct ipr_ext_vpd cfc_vpd;
966*4882a593Smuzhiyun __be32 errors_detected;
967*4882a593Smuzhiyun __be32 errors_logged;
968*4882a593Smuzhiyun struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
969*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun struct ipr_hostrcb_type_04_error {
972*4882a593Smuzhiyun struct ipr_vpd ioa_vpd;
973*4882a593Smuzhiyun struct ipr_vpd cfc_vpd;
974*4882a593Smuzhiyun u8 ioa_data[12];
975*4882a593Smuzhiyun struct ipr_hostrcb_array_data_entry array_member[10];
976*4882a593Smuzhiyun __be32 exposed_mode_adn;
977*4882a593Smuzhiyun __be32 array_id;
978*4882a593Smuzhiyun struct ipr_vpd incomp_dev_vpd;
979*4882a593Smuzhiyun __be32 ioa_data2;
980*4882a593Smuzhiyun struct ipr_hostrcb_array_data_entry array_member2[8];
981*4882a593Smuzhiyun struct ipr_res_addr last_func_vset_res_addr;
982*4882a593Smuzhiyun u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
983*4882a593Smuzhiyun u8 protection_level[8];
984*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun struct ipr_hostrcb_type_14_error {
987*4882a593Smuzhiyun struct ipr_ext_vpd ioa_vpd;
988*4882a593Smuzhiyun struct ipr_ext_vpd cfc_vpd;
989*4882a593Smuzhiyun __be32 exposed_mode_adn;
990*4882a593Smuzhiyun __be32 array_id;
991*4882a593Smuzhiyun struct ipr_res_addr last_func_vset_res_addr;
992*4882a593Smuzhiyun u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
993*4882a593Smuzhiyun u8 protection_level[8];
994*4882a593Smuzhiyun __be32 num_entries;
995*4882a593Smuzhiyun struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
996*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun struct ipr_hostrcb_type_24_error {
999*4882a593Smuzhiyun struct ipr_ext_vpd ioa_vpd;
1000*4882a593Smuzhiyun struct ipr_ext_vpd cfc_vpd;
1001*4882a593Smuzhiyun u8 reserved[2];
1002*4882a593Smuzhiyun u8 exposed_mode_adn;
1003*4882a593Smuzhiyun #define IPR_INVALID_ARRAY_DEV_NUM 0xff
1004*4882a593Smuzhiyun u8 array_id;
1005*4882a593Smuzhiyun u8 last_res_path[8];
1006*4882a593Smuzhiyun u8 protection_level[8];
1007*4882a593Smuzhiyun struct ipr_ext_vpd64 array_vpd;
1008*4882a593Smuzhiyun u8 description[16];
1009*4882a593Smuzhiyun u8 reserved2[3];
1010*4882a593Smuzhiyun u8 num_entries;
1011*4882a593Smuzhiyun struct ipr_hostrcb64_array_data_entry array_member[32];
1012*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun struct ipr_hostrcb_type_07_error {
1015*4882a593Smuzhiyun u8 failure_reason[64];
1016*4882a593Smuzhiyun struct ipr_vpd vpd;
1017*4882a593Smuzhiyun __be32 data[222];
1018*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun struct ipr_hostrcb_type_17_error {
1021*4882a593Smuzhiyun u8 failure_reason[64];
1022*4882a593Smuzhiyun struct ipr_ext_vpd vpd;
1023*4882a593Smuzhiyun __be32 data[476];
1024*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun struct ipr_hostrcb_config_element {
1027*4882a593Smuzhiyun u8 type_status;
1028*4882a593Smuzhiyun #define IPR_PATH_CFG_TYPE_MASK 0xF0
1029*4882a593Smuzhiyun #define IPR_PATH_CFG_NOT_EXIST 0x00
1030*4882a593Smuzhiyun #define IPR_PATH_CFG_IOA_PORT 0x10
1031*4882a593Smuzhiyun #define IPR_PATH_CFG_EXP_PORT 0x20
1032*4882a593Smuzhiyun #define IPR_PATH_CFG_DEVICE_PORT 0x30
1033*4882a593Smuzhiyun #define IPR_PATH_CFG_DEVICE_LUN 0x40
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun #define IPR_PATH_CFG_STATUS_MASK 0x0F
1036*4882a593Smuzhiyun #define IPR_PATH_CFG_NO_PROB 0x00
1037*4882a593Smuzhiyun #define IPR_PATH_CFG_DEGRADED 0x01
1038*4882a593Smuzhiyun #define IPR_PATH_CFG_FAILED 0x02
1039*4882a593Smuzhiyun #define IPR_PATH_CFG_SUSPECT 0x03
1040*4882a593Smuzhiyun #define IPR_PATH_NOT_DETECTED 0x04
1041*4882a593Smuzhiyun #define IPR_PATH_INCORRECT_CONN 0x05
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun u8 cascaded_expander;
1044*4882a593Smuzhiyun u8 phy;
1045*4882a593Smuzhiyun u8 link_rate;
1046*4882a593Smuzhiyun #define IPR_PHY_LINK_RATE_MASK 0x0F
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun __be32 wwid[2];
1049*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun struct ipr_hostrcb64_config_element {
1052*4882a593Smuzhiyun __be16 length;
1053*4882a593Smuzhiyun u8 descriptor_id;
1054*4882a593Smuzhiyun #define IPR_DESCRIPTOR_MASK 0xC0
1055*4882a593Smuzhiyun #define IPR_DESCRIPTOR_SIS64 0x00
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun u8 reserved;
1058*4882a593Smuzhiyun u8 type_status;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun u8 reserved2[2];
1061*4882a593Smuzhiyun u8 link_rate;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun u8 res_path[8];
1064*4882a593Smuzhiyun __be32 wwid[2];
1065*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun struct ipr_hostrcb_fabric_desc {
1068*4882a593Smuzhiyun __be16 length;
1069*4882a593Smuzhiyun u8 ioa_port;
1070*4882a593Smuzhiyun u8 cascaded_expander;
1071*4882a593Smuzhiyun u8 phy;
1072*4882a593Smuzhiyun u8 path_state;
1073*4882a593Smuzhiyun #define IPR_PATH_ACTIVE_MASK 0xC0
1074*4882a593Smuzhiyun #define IPR_PATH_NO_INFO 0x00
1075*4882a593Smuzhiyun #define IPR_PATH_ACTIVE 0x40
1076*4882a593Smuzhiyun #define IPR_PATH_NOT_ACTIVE 0x80
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun #define IPR_PATH_STATE_MASK 0x0F
1079*4882a593Smuzhiyun #define IPR_PATH_STATE_NO_INFO 0x00
1080*4882a593Smuzhiyun #define IPR_PATH_HEALTHY 0x01
1081*4882a593Smuzhiyun #define IPR_PATH_DEGRADED 0x02
1082*4882a593Smuzhiyun #define IPR_PATH_FAILED 0x03
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun __be16 num_entries;
1085*4882a593Smuzhiyun struct ipr_hostrcb_config_element elem[1];
1086*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun struct ipr_hostrcb64_fabric_desc {
1089*4882a593Smuzhiyun __be16 length;
1090*4882a593Smuzhiyun u8 descriptor_id;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun u8 reserved[2];
1093*4882a593Smuzhiyun u8 path_state;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun u8 reserved2[2];
1096*4882a593Smuzhiyun u8 res_path[8];
1097*4882a593Smuzhiyun u8 reserved3[6];
1098*4882a593Smuzhiyun __be16 num_entries;
1099*4882a593Smuzhiyun struct ipr_hostrcb64_config_element elem[1];
1100*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun #define for_each_hrrq(hrrq, ioa_cfg) \
1103*4882a593Smuzhiyun for (hrrq = (ioa_cfg)->hrrq; \
1104*4882a593Smuzhiyun hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun #define for_each_fabric_cfg(fabric, cfg) \
1107*4882a593Smuzhiyun for (cfg = (fabric)->elem; \
1108*4882a593Smuzhiyun cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
1109*4882a593Smuzhiyun cfg++)
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun struct ipr_hostrcb_type_20_error {
1112*4882a593Smuzhiyun u8 failure_reason[64];
1113*4882a593Smuzhiyun u8 reserved[3];
1114*4882a593Smuzhiyun u8 num_entries;
1115*4882a593Smuzhiyun struct ipr_hostrcb_fabric_desc desc[1];
1116*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun struct ipr_hostrcb_type_30_error {
1119*4882a593Smuzhiyun u8 failure_reason[64];
1120*4882a593Smuzhiyun u8 reserved[3];
1121*4882a593Smuzhiyun u8 num_entries;
1122*4882a593Smuzhiyun struct ipr_hostrcb64_fabric_desc desc[1];
1123*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun struct ipr_hostrcb_type_41_error {
1126*4882a593Smuzhiyun u8 failure_reason[64];
1127*4882a593Smuzhiyun __be32 data[200];
1128*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun struct ipr_hostrcb_error {
1131*4882a593Smuzhiyun __be32 fd_ioasc;
1132*4882a593Smuzhiyun struct ipr_res_addr fd_res_addr;
1133*4882a593Smuzhiyun __be32 fd_res_handle;
1134*4882a593Smuzhiyun __be32 prc;
1135*4882a593Smuzhiyun union {
1136*4882a593Smuzhiyun struct ipr_hostrcb_type_ff_error type_ff_error;
1137*4882a593Smuzhiyun struct ipr_hostrcb_type_01_error type_01_error;
1138*4882a593Smuzhiyun struct ipr_hostrcb_type_02_error type_02_error;
1139*4882a593Smuzhiyun struct ipr_hostrcb_type_03_error type_03_error;
1140*4882a593Smuzhiyun struct ipr_hostrcb_type_04_error type_04_error;
1141*4882a593Smuzhiyun struct ipr_hostrcb_type_07_error type_07_error;
1142*4882a593Smuzhiyun struct ipr_hostrcb_type_12_error type_12_error;
1143*4882a593Smuzhiyun struct ipr_hostrcb_type_13_error type_13_error;
1144*4882a593Smuzhiyun struct ipr_hostrcb_type_14_error type_14_error;
1145*4882a593Smuzhiyun struct ipr_hostrcb_type_17_error type_17_error;
1146*4882a593Smuzhiyun struct ipr_hostrcb_type_20_error type_20_error;
1147*4882a593Smuzhiyun } u;
1148*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun struct ipr_hostrcb64_error {
1151*4882a593Smuzhiyun __be32 fd_ioasc;
1152*4882a593Smuzhiyun __be32 ioa_fw_level;
1153*4882a593Smuzhiyun __be32 fd_res_handle;
1154*4882a593Smuzhiyun __be32 prc;
1155*4882a593Smuzhiyun __be64 fd_dev_id;
1156*4882a593Smuzhiyun __be64 fd_lun;
1157*4882a593Smuzhiyun u8 fd_res_path[8];
1158*4882a593Smuzhiyun __be64 time_stamp;
1159*4882a593Smuzhiyun u8 reserved[16];
1160*4882a593Smuzhiyun union {
1161*4882a593Smuzhiyun struct ipr_hostrcb_type_ff_error type_ff_error;
1162*4882a593Smuzhiyun struct ipr_hostrcb_type_12_error type_12_error;
1163*4882a593Smuzhiyun struct ipr_hostrcb_type_17_error type_17_error;
1164*4882a593Smuzhiyun struct ipr_hostrcb_type_21_error type_21_error;
1165*4882a593Smuzhiyun struct ipr_hostrcb_type_23_error type_23_error;
1166*4882a593Smuzhiyun struct ipr_hostrcb_type_24_error type_24_error;
1167*4882a593Smuzhiyun struct ipr_hostrcb_type_30_error type_30_error;
1168*4882a593Smuzhiyun struct ipr_hostrcb_type_41_error type_41_error;
1169*4882a593Smuzhiyun } u;
1170*4882a593Smuzhiyun }__attribute__((packed, aligned (8)));
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun struct ipr_hostrcb_raw {
1173*4882a593Smuzhiyun __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
1174*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun struct ipr_hcam {
1177*4882a593Smuzhiyun u8 op_code;
1178*4882a593Smuzhiyun #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
1179*4882a593Smuzhiyun #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun u8 notify_type;
1182*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
1183*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
1184*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
1185*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
1186*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun u8 notifications_lost;
1189*4882a593Smuzhiyun #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
1190*4882a593Smuzhiyun #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun u8 flags;
1193*4882a593Smuzhiyun #define IPR_HOSTRCB_INTERNAL_OPER 0x80
1194*4882a593Smuzhiyun #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun u8 overlay_id;
1197*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
1198*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
1199*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
1200*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
1201*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
1202*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
1203*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
1204*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
1205*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
1206*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
1207*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
1208*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
1209*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_21 0x21
1210*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
1211*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
1212*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
1213*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
1214*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_41 0x41
1215*4882a593Smuzhiyun #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun u8 reserved1[3];
1218*4882a593Smuzhiyun __be32 ilid;
1219*4882a593Smuzhiyun __be32 time_since_last_ioa_reset;
1220*4882a593Smuzhiyun __be32 reserved2;
1221*4882a593Smuzhiyun __be32 length;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun union {
1224*4882a593Smuzhiyun struct ipr_hostrcb_error error;
1225*4882a593Smuzhiyun struct ipr_hostrcb64_error error64;
1226*4882a593Smuzhiyun struct ipr_hostrcb_cfg_ch_not ccn;
1227*4882a593Smuzhiyun struct ipr_hostrcb_raw raw;
1228*4882a593Smuzhiyun } u;
1229*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun struct ipr_hostrcb {
1232*4882a593Smuzhiyun struct ipr_hcam hcam;
1233*4882a593Smuzhiyun dma_addr_t hostrcb_dma;
1234*4882a593Smuzhiyun struct list_head queue;
1235*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
1236*4882a593Smuzhiyun char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* IPR smart dump table structures */
1240*4882a593Smuzhiyun struct ipr_sdt_entry {
1241*4882a593Smuzhiyun __be32 start_token;
1242*4882a593Smuzhiyun __be32 end_token;
1243*4882a593Smuzhiyun u8 reserved[4];
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun u8 flags;
1246*4882a593Smuzhiyun #define IPR_SDT_ENDIAN 0x80
1247*4882a593Smuzhiyun #define IPR_SDT_VALID_ENTRY 0x20
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun u8 resv;
1250*4882a593Smuzhiyun __be16 priority;
1251*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun struct ipr_sdt_header {
1254*4882a593Smuzhiyun __be32 state;
1255*4882a593Smuzhiyun __be32 num_entries;
1256*4882a593Smuzhiyun __be32 num_entries_used;
1257*4882a593Smuzhiyun __be32 dump_size;
1258*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun struct ipr_sdt {
1261*4882a593Smuzhiyun struct ipr_sdt_header hdr;
1262*4882a593Smuzhiyun struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
1263*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun struct ipr_uc_sdt {
1266*4882a593Smuzhiyun struct ipr_sdt_header hdr;
1267*4882a593Smuzhiyun struct ipr_sdt_entry entry[1];
1268*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /*
1271*4882a593Smuzhiyun * Driver types
1272*4882a593Smuzhiyun */
1273*4882a593Smuzhiyun struct ipr_bus_attributes {
1274*4882a593Smuzhiyun u8 bus;
1275*4882a593Smuzhiyun u8 qas_enabled;
1276*4882a593Smuzhiyun u8 bus_width;
1277*4882a593Smuzhiyun u8 reserved;
1278*4882a593Smuzhiyun u32 max_xfer_rate;
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun struct ipr_sata_port {
1282*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
1283*4882a593Smuzhiyun struct ata_port *ap;
1284*4882a593Smuzhiyun struct ipr_resource_entry *res;
1285*4882a593Smuzhiyun struct ipr_ioasa_gata ioasa;
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun struct ipr_resource_entry {
1289*4882a593Smuzhiyun u8 needs_sync_complete:1;
1290*4882a593Smuzhiyun u8 in_erp:1;
1291*4882a593Smuzhiyun u8 add_to_ml:1;
1292*4882a593Smuzhiyun u8 del_from_ml:1;
1293*4882a593Smuzhiyun u8 resetting_device:1;
1294*4882a593Smuzhiyun u8 reset_occurred:1;
1295*4882a593Smuzhiyun u8 raw_mode:1;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun u32 bus; /* AKA channel */
1298*4882a593Smuzhiyun u32 target; /* AKA id */
1299*4882a593Smuzhiyun u32 lun;
1300*4882a593Smuzhiyun #define IPR_ARRAY_VIRTUAL_BUS 0x1
1301*4882a593Smuzhiyun #define IPR_VSET_VIRTUAL_BUS 0x2
1302*4882a593Smuzhiyun #define IPR_IOAFP_VIRTUAL_BUS 0x3
1303*4882a593Smuzhiyun #define IPR_MAX_SIS64_BUSES 0x4
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define IPR_GET_RES_PHYS_LOC(res) \
1306*4882a593Smuzhiyun (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun u8 ata_class;
1309*4882a593Smuzhiyun u8 type;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun u16 flags;
1312*4882a593Smuzhiyun u16 res_flags;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun u8 qmodel;
1315*4882a593Smuzhiyun struct ipr_std_inq_data std_inq_data;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun __be32 res_handle;
1318*4882a593Smuzhiyun __be64 dev_id;
1319*4882a593Smuzhiyun u64 lun_wwn;
1320*4882a593Smuzhiyun struct scsi_lun dev_lun;
1321*4882a593Smuzhiyun u8 res_path[8];
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
1324*4882a593Smuzhiyun struct scsi_device *sdev;
1325*4882a593Smuzhiyun struct ipr_sata_port *sata_port;
1326*4882a593Smuzhiyun struct list_head queue;
1327*4882a593Smuzhiyun }; /* struct ipr_resource_entry */
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun struct ipr_resource_hdr {
1330*4882a593Smuzhiyun u16 num_entries;
1331*4882a593Smuzhiyun u16 reserved;
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun struct ipr_misc_cbs {
1335*4882a593Smuzhiyun struct ipr_ioa_vpd ioa_vpd;
1336*4882a593Smuzhiyun struct ipr_inquiry_page0 page0_data;
1337*4882a593Smuzhiyun struct ipr_inquiry_page3 page3_data;
1338*4882a593Smuzhiyun struct ipr_inquiry_cap cap;
1339*4882a593Smuzhiyun struct ipr_inquiry_pageC4 pageC4_data;
1340*4882a593Smuzhiyun struct ipr_mode_pages mode_pages;
1341*4882a593Smuzhiyun struct ipr_supported_device supp_dev;
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun struct ipr_interrupt_offsets {
1345*4882a593Smuzhiyun unsigned long set_interrupt_mask_reg;
1346*4882a593Smuzhiyun unsigned long clr_interrupt_mask_reg;
1347*4882a593Smuzhiyun unsigned long clr_interrupt_mask_reg32;
1348*4882a593Smuzhiyun unsigned long sense_interrupt_mask_reg;
1349*4882a593Smuzhiyun unsigned long sense_interrupt_mask_reg32;
1350*4882a593Smuzhiyun unsigned long clr_interrupt_reg;
1351*4882a593Smuzhiyun unsigned long clr_interrupt_reg32;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun unsigned long sense_interrupt_reg;
1354*4882a593Smuzhiyun unsigned long sense_interrupt_reg32;
1355*4882a593Smuzhiyun unsigned long ioarrin_reg;
1356*4882a593Smuzhiyun unsigned long sense_uproc_interrupt_reg;
1357*4882a593Smuzhiyun unsigned long sense_uproc_interrupt_reg32;
1358*4882a593Smuzhiyun unsigned long set_uproc_interrupt_reg;
1359*4882a593Smuzhiyun unsigned long set_uproc_interrupt_reg32;
1360*4882a593Smuzhiyun unsigned long clr_uproc_interrupt_reg;
1361*4882a593Smuzhiyun unsigned long clr_uproc_interrupt_reg32;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun unsigned long init_feedback_reg;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun unsigned long dump_addr_reg;
1366*4882a593Smuzhiyun unsigned long dump_data_reg;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun #define IPR_ENDIAN_SWAP_KEY 0x00080800
1369*4882a593Smuzhiyun unsigned long endian_swap_reg;
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun struct ipr_interrupts {
1373*4882a593Smuzhiyun void __iomem *set_interrupt_mask_reg;
1374*4882a593Smuzhiyun void __iomem *clr_interrupt_mask_reg;
1375*4882a593Smuzhiyun void __iomem *clr_interrupt_mask_reg32;
1376*4882a593Smuzhiyun void __iomem *sense_interrupt_mask_reg;
1377*4882a593Smuzhiyun void __iomem *sense_interrupt_mask_reg32;
1378*4882a593Smuzhiyun void __iomem *clr_interrupt_reg;
1379*4882a593Smuzhiyun void __iomem *clr_interrupt_reg32;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun void __iomem *sense_interrupt_reg;
1382*4882a593Smuzhiyun void __iomem *sense_interrupt_reg32;
1383*4882a593Smuzhiyun void __iomem *ioarrin_reg;
1384*4882a593Smuzhiyun void __iomem *sense_uproc_interrupt_reg;
1385*4882a593Smuzhiyun void __iomem *sense_uproc_interrupt_reg32;
1386*4882a593Smuzhiyun void __iomem *set_uproc_interrupt_reg;
1387*4882a593Smuzhiyun void __iomem *set_uproc_interrupt_reg32;
1388*4882a593Smuzhiyun void __iomem *clr_uproc_interrupt_reg;
1389*4882a593Smuzhiyun void __iomem *clr_uproc_interrupt_reg32;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun void __iomem *init_feedback_reg;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun void __iomem *dump_addr_reg;
1394*4882a593Smuzhiyun void __iomem *dump_data_reg;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun void __iomem *endian_swap_reg;
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun struct ipr_chip_cfg_t {
1400*4882a593Smuzhiyun u32 mailbox;
1401*4882a593Smuzhiyun u16 max_cmds;
1402*4882a593Smuzhiyun u8 cache_line_size;
1403*4882a593Smuzhiyun u8 clear_isr;
1404*4882a593Smuzhiyun u32 iopoll_weight;
1405*4882a593Smuzhiyun struct ipr_interrupt_offsets regs;
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun struct ipr_chip_t {
1409*4882a593Smuzhiyun u16 vendor;
1410*4882a593Smuzhiyun u16 device;
1411*4882a593Smuzhiyun bool has_msi;
1412*4882a593Smuzhiyun u16 sis_type;
1413*4882a593Smuzhiyun #define IPR_SIS32 0x00
1414*4882a593Smuzhiyun #define IPR_SIS64 0x01
1415*4882a593Smuzhiyun u16 bist_method;
1416*4882a593Smuzhiyun #define IPR_PCI_CFG 0x00
1417*4882a593Smuzhiyun #define IPR_MMIO 0x01
1418*4882a593Smuzhiyun const struct ipr_chip_cfg_t *cfg;
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun enum ipr_shutdown_type {
1422*4882a593Smuzhiyun IPR_SHUTDOWN_NORMAL = 0x00,
1423*4882a593Smuzhiyun IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
1424*4882a593Smuzhiyun IPR_SHUTDOWN_ABBREV = 0x80,
1425*4882a593Smuzhiyun IPR_SHUTDOWN_NONE = 0x100,
1426*4882a593Smuzhiyun IPR_SHUTDOWN_QUIESCE = 0x101,
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun struct ipr_trace_entry {
1430*4882a593Smuzhiyun u32 time;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun u8 op_code;
1433*4882a593Smuzhiyun u8 ata_op_code;
1434*4882a593Smuzhiyun u8 type;
1435*4882a593Smuzhiyun #define IPR_TRACE_START 0x00
1436*4882a593Smuzhiyun #define IPR_TRACE_FINISH 0xff
1437*4882a593Smuzhiyun u8 cmd_index;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun __be32 res_handle;
1440*4882a593Smuzhiyun union {
1441*4882a593Smuzhiyun u32 ioasc;
1442*4882a593Smuzhiyun u32 add_data;
1443*4882a593Smuzhiyun u32 res_addr;
1444*4882a593Smuzhiyun } u;
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun struct ipr_sglist {
1448*4882a593Smuzhiyun u32 order;
1449*4882a593Smuzhiyun u32 num_sg;
1450*4882a593Smuzhiyun u32 num_dma_sg;
1451*4882a593Smuzhiyun u32 buffer_len;
1452*4882a593Smuzhiyun struct scatterlist *scatterlist;
1453*4882a593Smuzhiyun };
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun enum ipr_sdt_state {
1456*4882a593Smuzhiyun INACTIVE,
1457*4882a593Smuzhiyun WAIT_FOR_DUMP,
1458*4882a593Smuzhiyun GET_DUMP,
1459*4882a593Smuzhiyun READ_DUMP,
1460*4882a593Smuzhiyun ABORT_DUMP,
1461*4882a593Smuzhiyun DUMP_OBTAINED
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Per-controller data */
1465*4882a593Smuzhiyun struct ipr_ioa_cfg {
1466*4882a593Smuzhiyun char eye_catcher[8];
1467*4882a593Smuzhiyun #define IPR_EYECATCHER "iprcfg"
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun struct list_head queue;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun u8 in_reset_reload:1;
1472*4882a593Smuzhiyun u8 in_ioa_bringdown:1;
1473*4882a593Smuzhiyun u8 ioa_unit_checked:1;
1474*4882a593Smuzhiyun u8 dump_taken:1;
1475*4882a593Smuzhiyun u8 scan_enabled:1;
1476*4882a593Smuzhiyun u8 scan_done:1;
1477*4882a593Smuzhiyun u8 needs_hard_reset:1;
1478*4882a593Smuzhiyun u8 dual_raid:1;
1479*4882a593Smuzhiyun u8 needs_warm_reset:1;
1480*4882a593Smuzhiyun u8 msi_received:1;
1481*4882a593Smuzhiyun u8 sis64:1;
1482*4882a593Smuzhiyun u8 dump_timeout:1;
1483*4882a593Smuzhiyun u8 cfg_locked:1;
1484*4882a593Smuzhiyun u8 clear_isr:1;
1485*4882a593Smuzhiyun u8 probe_done:1;
1486*4882a593Smuzhiyun u8 scsi_unblock:1;
1487*4882a593Smuzhiyun u8 scsi_blocked:1;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun u8 revid;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /*
1492*4882a593Smuzhiyun * Bitmaps for SIS64 generated target values
1493*4882a593Smuzhiyun */
1494*4882a593Smuzhiyun unsigned long target_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1495*4882a593Smuzhiyun unsigned long array_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1496*4882a593Smuzhiyun unsigned long vset_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun u16 type; /* CCIN of the card */
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun u8 log_level;
1501*4882a593Smuzhiyun #define IPR_MAX_LOG_LEVEL 4
1502*4882a593Smuzhiyun #define IPR_DEFAULT_LOG_LEVEL 2
1503*4882a593Smuzhiyun #define IPR_DEBUG_LOG_LEVEL 3
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun #define IPR_NUM_TRACE_INDEX_BITS 8
1506*4882a593Smuzhiyun #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
1507*4882a593Smuzhiyun #define IPR_TRACE_INDEX_MASK (IPR_NUM_TRACE_ENTRIES - 1)
1508*4882a593Smuzhiyun #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
1509*4882a593Smuzhiyun char trace_start[8];
1510*4882a593Smuzhiyun #define IPR_TRACE_START_LABEL "trace"
1511*4882a593Smuzhiyun struct ipr_trace_entry *trace;
1512*4882a593Smuzhiyun atomic_t trace_index;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun char cfg_table_start[8];
1515*4882a593Smuzhiyun #define IPR_CFG_TBL_START "cfg"
1516*4882a593Smuzhiyun union {
1517*4882a593Smuzhiyun struct ipr_config_table *cfg_table;
1518*4882a593Smuzhiyun struct ipr_config_table64 *cfg_table64;
1519*4882a593Smuzhiyun } u;
1520*4882a593Smuzhiyun dma_addr_t cfg_table_dma;
1521*4882a593Smuzhiyun u32 cfg_table_size;
1522*4882a593Smuzhiyun u32 max_devs_supported;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun char resource_table_label[8];
1525*4882a593Smuzhiyun #define IPR_RES_TABLE_LABEL "res_tbl"
1526*4882a593Smuzhiyun struct ipr_resource_entry *res_entries;
1527*4882a593Smuzhiyun struct list_head free_res_q;
1528*4882a593Smuzhiyun struct list_head used_res_q;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun char ipr_hcam_label[8];
1531*4882a593Smuzhiyun #define IPR_HCAM_LABEL "hcams"
1532*4882a593Smuzhiyun struct ipr_hostrcb *hostrcb[IPR_MAX_HCAMS];
1533*4882a593Smuzhiyun dma_addr_t hostrcb_dma[IPR_MAX_HCAMS];
1534*4882a593Smuzhiyun struct list_head hostrcb_free_q;
1535*4882a593Smuzhiyun struct list_head hostrcb_pending_q;
1536*4882a593Smuzhiyun struct list_head hostrcb_report_q;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
1539*4882a593Smuzhiyun u32 hrrq_num;
1540*4882a593Smuzhiyun atomic_t hrrq_index;
1541*4882a593Smuzhiyun u16 identify_hrrq_index;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun unsigned int transop_timeout;
1546*4882a593Smuzhiyun const struct ipr_chip_cfg_t *chip_cfg;
1547*4882a593Smuzhiyun const struct ipr_chip_t *ipr_chip;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
1550*4882a593Smuzhiyun unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
1551*4882a593Smuzhiyun void __iomem *ioa_mailbox;
1552*4882a593Smuzhiyun struct ipr_interrupts regs;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun u16 saved_pcix_cmd_reg;
1555*4882a593Smuzhiyun u16 reset_retries;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun u32 errors_logged;
1558*4882a593Smuzhiyun u32 doorbell;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun struct Scsi_Host *host;
1561*4882a593Smuzhiyun struct pci_dev *pdev;
1562*4882a593Smuzhiyun struct ipr_sglist *ucode_sglist;
1563*4882a593Smuzhiyun u8 saved_mode_page_len;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun struct work_struct work_q;
1566*4882a593Smuzhiyun struct work_struct scsi_add_work_q;
1567*4882a593Smuzhiyun struct workqueue_struct *reset_work_q;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun wait_queue_head_t reset_wait_q;
1570*4882a593Smuzhiyun wait_queue_head_t msi_wait_q;
1571*4882a593Smuzhiyun wait_queue_head_t eeh_wait_q;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun struct ipr_dump *dump;
1574*4882a593Smuzhiyun enum ipr_sdt_state sdt_state;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun struct ipr_misc_cbs *vpd_cbs;
1577*4882a593Smuzhiyun dma_addr_t vpd_cbs_dma;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun struct dma_pool *ipr_cmd_pool;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun struct ipr_cmnd *reset_cmd;
1582*4882a593Smuzhiyun int (*reset) (struct ipr_cmnd *);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun struct ata_host ata_host;
1585*4882a593Smuzhiyun char ipr_cmd_label[8];
1586*4882a593Smuzhiyun #define IPR_CMD_LABEL "ipr_cmd"
1587*4882a593Smuzhiyun u32 max_cmds;
1588*4882a593Smuzhiyun struct ipr_cmnd **ipr_cmnd_list;
1589*4882a593Smuzhiyun dma_addr_t *ipr_cmnd_list_dma;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun unsigned int nvectors;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun struct {
1594*4882a593Smuzhiyun char desc[22];
1595*4882a593Smuzhiyun } vectors_info[IPR_MAX_MSIX_VECTORS];
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun u32 iopoll_weight;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun }; /* struct ipr_ioa_cfg */
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun struct ipr_cmnd {
1602*4882a593Smuzhiyun struct ipr_ioarcb ioarcb;
1603*4882a593Smuzhiyun union {
1604*4882a593Smuzhiyun struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
1605*4882a593Smuzhiyun struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
1606*4882a593Smuzhiyun struct ipr_ata64_ioadl ata_ioadl;
1607*4882a593Smuzhiyun } i;
1608*4882a593Smuzhiyun union {
1609*4882a593Smuzhiyun struct ipr_ioasa ioasa;
1610*4882a593Smuzhiyun struct ipr_ioasa64 ioasa64;
1611*4882a593Smuzhiyun } s;
1612*4882a593Smuzhiyun struct list_head queue;
1613*4882a593Smuzhiyun struct scsi_cmnd *scsi_cmd;
1614*4882a593Smuzhiyun struct ata_queued_cmd *qc;
1615*4882a593Smuzhiyun struct completion completion;
1616*4882a593Smuzhiyun struct timer_list timer;
1617*4882a593Smuzhiyun struct work_struct work;
1618*4882a593Smuzhiyun void (*fast_done) (struct ipr_cmnd *);
1619*4882a593Smuzhiyun void (*done) (struct ipr_cmnd *);
1620*4882a593Smuzhiyun int (*job_step) (struct ipr_cmnd *);
1621*4882a593Smuzhiyun int (*job_step_failed) (struct ipr_cmnd *);
1622*4882a593Smuzhiyun u16 cmd_index;
1623*4882a593Smuzhiyun u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
1624*4882a593Smuzhiyun dma_addr_t sense_buffer_dma;
1625*4882a593Smuzhiyun unsigned short dma_use_sg;
1626*4882a593Smuzhiyun dma_addr_t dma_addr;
1627*4882a593Smuzhiyun struct ipr_cmnd *sibling;
1628*4882a593Smuzhiyun union {
1629*4882a593Smuzhiyun enum ipr_shutdown_type shutdown_type;
1630*4882a593Smuzhiyun struct ipr_hostrcb *hostrcb;
1631*4882a593Smuzhiyun unsigned long time_left;
1632*4882a593Smuzhiyun unsigned long scratch;
1633*4882a593Smuzhiyun struct ipr_resource_entry *res;
1634*4882a593Smuzhiyun struct scsi_device *sdev;
1635*4882a593Smuzhiyun } u;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun struct completion *eh_comp;
1638*4882a593Smuzhiyun struct ipr_hrr_queue *hrrq;
1639*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun struct ipr_ses_table_entry {
1643*4882a593Smuzhiyun char product_id[17];
1644*4882a593Smuzhiyun char compare_product_id_byte[17];
1645*4882a593Smuzhiyun u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun struct ipr_dump_header {
1649*4882a593Smuzhiyun u32 eye_catcher;
1650*4882a593Smuzhiyun #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1651*4882a593Smuzhiyun u32 len;
1652*4882a593Smuzhiyun u32 num_entries;
1653*4882a593Smuzhiyun u32 first_entry_offset;
1654*4882a593Smuzhiyun u32 status;
1655*4882a593Smuzhiyun #define IPR_DUMP_STATUS_SUCCESS 0
1656*4882a593Smuzhiyun #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
1657*4882a593Smuzhiyun #define IPR_DUMP_STATUS_FAILED 0xffffffff
1658*4882a593Smuzhiyun u32 os;
1659*4882a593Smuzhiyun #define IPR_DUMP_OS_LINUX 0x4C4E5558
1660*4882a593Smuzhiyun u32 driver_name;
1661*4882a593Smuzhiyun #define IPR_DUMP_DRIVER_NAME 0x49505232
1662*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun struct ipr_dump_entry_header {
1665*4882a593Smuzhiyun u32 eye_catcher;
1666*4882a593Smuzhiyun #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1667*4882a593Smuzhiyun u32 len;
1668*4882a593Smuzhiyun u32 num_elems;
1669*4882a593Smuzhiyun u32 offset;
1670*4882a593Smuzhiyun u32 data_type;
1671*4882a593Smuzhiyun #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
1672*4882a593Smuzhiyun #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
1673*4882a593Smuzhiyun u32 id;
1674*4882a593Smuzhiyun #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
1675*4882a593Smuzhiyun #define IPR_DUMP_LOCATION_ID 0x4C4F4341
1676*4882a593Smuzhiyun #define IPR_DUMP_TRACE_ID 0x54524143
1677*4882a593Smuzhiyun #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
1678*4882a593Smuzhiyun #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
1679*4882a593Smuzhiyun #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
1680*4882a593Smuzhiyun #define IPR_DUMP_PEND_OPS 0x414F5053
1681*4882a593Smuzhiyun u32 status;
1682*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun struct ipr_dump_location_entry {
1685*4882a593Smuzhiyun struct ipr_dump_entry_header hdr;
1686*4882a593Smuzhiyun u8 location[20];
1687*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun struct ipr_dump_trace_entry {
1690*4882a593Smuzhiyun struct ipr_dump_entry_header hdr;
1691*4882a593Smuzhiyun u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
1692*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun struct ipr_dump_version_entry {
1695*4882a593Smuzhiyun struct ipr_dump_entry_header hdr;
1696*4882a593Smuzhiyun u8 version[sizeof(IPR_DRIVER_VERSION)];
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun struct ipr_dump_ioa_type_entry {
1700*4882a593Smuzhiyun struct ipr_dump_entry_header hdr;
1701*4882a593Smuzhiyun u32 type;
1702*4882a593Smuzhiyun u32 fw_version;
1703*4882a593Smuzhiyun };
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun struct ipr_driver_dump {
1706*4882a593Smuzhiyun struct ipr_dump_header hdr;
1707*4882a593Smuzhiyun struct ipr_dump_version_entry version_entry;
1708*4882a593Smuzhiyun struct ipr_dump_location_entry location_entry;
1709*4882a593Smuzhiyun struct ipr_dump_ioa_type_entry ioa_type_entry;
1710*4882a593Smuzhiyun struct ipr_dump_trace_entry trace_entry;
1711*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun struct ipr_ioa_dump {
1714*4882a593Smuzhiyun struct ipr_dump_entry_header hdr;
1715*4882a593Smuzhiyun struct ipr_sdt sdt;
1716*4882a593Smuzhiyun __be32 **ioa_data;
1717*4882a593Smuzhiyun u32 reserved;
1718*4882a593Smuzhiyun u32 next_page_index;
1719*4882a593Smuzhiyun u32 page_offset;
1720*4882a593Smuzhiyun u32 format;
1721*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun struct ipr_dump {
1724*4882a593Smuzhiyun struct kref kref;
1725*4882a593Smuzhiyun struct ipr_ioa_cfg *ioa_cfg;
1726*4882a593Smuzhiyun struct ipr_driver_dump driver_dump;
1727*4882a593Smuzhiyun struct ipr_ioa_dump ioa_dump;
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun struct ipr_error_table_t {
1731*4882a593Smuzhiyun u32 ioasc;
1732*4882a593Smuzhiyun int log_ioasa;
1733*4882a593Smuzhiyun int log_hcam;
1734*4882a593Smuzhiyun char *error;
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun struct ipr_software_inq_lid_info {
1738*4882a593Smuzhiyun __be32 load_id;
1739*4882a593Smuzhiyun __be32 timestamp[3];
1740*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun struct ipr_ucode_image_header {
1743*4882a593Smuzhiyun __be32 header_length;
1744*4882a593Smuzhiyun __be32 lid_table_offset;
1745*4882a593Smuzhiyun u8 major_release;
1746*4882a593Smuzhiyun u8 card_type;
1747*4882a593Smuzhiyun u8 minor_release[2];
1748*4882a593Smuzhiyun u8 reserved[20];
1749*4882a593Smuzhiyun char eyecatcher[16];
1750*4882a593Smuzhiyun __be32 num_lids;
1751*4882a593Smuzhiyun struct ipr_software_inq_lid_info lid[1];
1752*4882a593Smuzhiyun }__attribute__((packed, aligned (4)));
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun /*
1755*4882a593Smuzhiyun * Macros
1756*4882a593Smuzhiyun */
1757*4882a593Smuzhiyun #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun #ifdef CONFIG_SCSI_IPR_TRACE
1760*4882a593Smuzhiyun #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1761*4882a593Smuzhiyun #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1762*4882a593Smuzhiyun #else
1763*4882a593Smuzhiyun #define ipr_create_trace_file(kobj, attr) 0
1764*4882a593Smuzhiyun #define ipr_remove_trace_file(kobj, attr) do { } while(0)
1765*4882a593Smuzhiyun #endif
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun #ifdef CONFIG_SCSI_IPR_DUMP
1768*4882a593Smuzhiyun #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1769*4882a593Smuzhiyun #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1770*4882a593Smuzhiyun #else
1771*4882a593Smuzhiyun #define ipr_create_dump_file(kobj, attr) 0
1772*4882a593Smuzhiyun #define ipr_remove_dump_file(kobj, attr) do { } while(0)
1773*4882a593Smuzhiyun #endif
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /*
1776*4882a593Smuzhiyun * Error logging macros
1777*4882a593Smuzhiyun */
1778*4882a593Smuzhiyun #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
1779*4882a593Smuzhiyun #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
1780*4882a593Smuzhiyun #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
1783*4882a593Smuzhiyun printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1784*4882a593Smuzhiyun bus, target, lun, ##__VA_ARGS__)
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun #define ipr_res_err(ioa_cfg, res, fmt, ...) \
1787*4882a593Smuzhiyun ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
1790*4882a593Smuzhiyun printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1791*4882a593Smuzhiyun (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
1794*4882a593Smuzhiyun ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
1797*4882a593Smuzhiyun { \
1798*4882a593Smuzhiyun if ((res).bus >= IPR_MAX_NUM_BUSES) { \
1799*4882a593Smuzhiyun ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
1800*4882a593Smuzhiyun } else { \
1801*4882a593Smuzhiyun ipr_err(fmt": %d:%d:%d:%d\n", \
1802*4882a593Smuzhiyun ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
1803*4882a593Smuzhiyun (res).bus, (res).target, (res).lun); \
1804*4882a593Smuzhiyun } \
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun #define ipr_hcam_err(hostrcb, fmt, ...) \
1808*4882a593Smuzhiyun { \
1809*4882a593Smuzhiyun if (ipr_is_device(hostrcb)) { \
1810*4882a593Smuzhiyun if ((hostrcb)->ioa_cfg->sis64) { \
1811*4882a593Smuzhiyun printk(KERN_ERR IPR_NAME ": %s: " fmt, \
1812*4882a593Smuzhiyun ipr_format_res_path(hostrcb->ioa_cfg, \
1813*4882a593Smuzhiyun hostrcb->hcam.u.error64.fd_res_path, \
1814*4882a593Smuzhiyun hostrcb->rp_buffer, \
1815*4882a593Smuzhiyun sizeof(hostrcb->rp_buffer)), \
1816*4882a593Smuzhiyun __VA_ARGS__); \
1817*4882a593Smuzhiyun } else { \
1818*4882a593Smuzhiyun ipr_ra_err((hostrcb)->ioa_cfg, \
1819*4882a593Smuzhiyun (hostrcb)->hcam.u.error.fd_res_addr, \
1820*4882a593Smuzhiyun fmt, __VA_ARGS__); \
1821*4882a593Smuzhiyun } \
1822*4882a593Smuzhiyun } else { \
1823*4882a593Smuzhiyun dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
1824*4882a593Smuzhiyun } \
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
1828*4882a593Smuzhiyun __FILE__, __func__, __LINE__)
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
1831*4882a593Smuzhiyun #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun #define ipr_err_separator \
1834*4882a593Smuzhiyun ipr_err("----------------------------------------------------------\n")
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /*
1838*4882a593Smuzhiyun * Inlines
1839*4882a593Smuzhiyun */
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /**
1842*4882a593Smuzhiyun * ipr_is_ioa_resource - Determine if a resource is the IOA
1843*4882a593Smuzhiyun * @res: resource entry struct
1844*4882a593Smuzhiyun *
1845*4882a593Smuzhiyun * Return value:
1846*4882a593Smuzhiyun * 1 if IOA / 0 if not IOA
1847*4882a593Smuzhiyun **/
ipr_is_ioa_resource(struct ipr_resource_entry * res)1848*4882a593Smuzhiyun static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun return res->type == IPR_RES_TYPE_IOAFP;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun /**
1854*4882a593Smuzhiyun * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
1855*4882a593Smuzhiyun * @res: resource entry struct
1856*4882a593Smuzhiyun *
1857*4882a593Smuzhiyun * Return value:
1858*4882a593Smuzhiyun * 1 if AF DASD / 0 if not AF DASD
1859*4882a593Smuzhiyun **/
ipr_is_af_dasd_device(struct ipr_resource_entry * res)1860*4882a593Smuzhiyun static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun return res->type == IPR_RES_TYPE_AF_DASD ||
1863*4882a593Smuzhiyun res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun /**
1867*4882a593Smuzhiyun * ipr_is_vset_device - Determine if a resource is a VSET
1868*4882a593Smuzhiyun * @res: resource entry struct
1869*4882a593Smuzhiyun *
1870*4882a593Smuzhiyun * Return value:
1871*4882a593Smuzhiyun * 1 if VSET / 0 if not VSET
1872*4882a593Smuzhiyun **/
ipr_is_vset_device(struct ipr_resource_entry * res)1873*4882a593Smuzhiyun static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun return res->type == IPR_RES_TYPE_VOLUME_SET;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /**
1879*4882a593Smuzhiyun * ipr_is_gscsi - Determine if a resource is a generic scsi resource
1880*4882a593Smuzhiyun * @res: resource entry struct
1881*4882a593Smuzhiyun *
1882*4882a593Smuzhiyun * Return value:
1883*4882a593Smuzhiyun * 1 if GSCSI / 0 if not GSCSI
1884*4882a593Smuzhiyun **/
ipr_is_gscsi(struct ipr_resource_entry * res)1885*4882a593Smuzhiyun static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun return res->type == IPR_RES_TYPE_GENERIC_SCSI;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /**
1891*4882a593Smuzhiyun * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
1892*4882a593Smuzhiyun * @res: resource entry struct
1893*4882a593Smuzhiyun *
1894*4882a593Smuzhiyun * Return value:
1895*4882a593Smuzhiyun * 1 if SCSI disk / 0 if not SCSI disk
1896*4882a593Smuzhiyun **/
ipr_is_scsi_disk(struct ipr_resource_entry * res)1897*4882a593Smuzhiyun static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun if (ipr_is_af_dasd_device(res) ||
1900*4882a593Smuzhiyun (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
1901*4882a593Smuzhiyun return 1;
1902*4882a593Smuzhiyun else
1903*4882a593Smuzhiyun return 0;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun /**
1907*4882a593Smuzhiyun * ipr_is_gata - Determine if a resource is a generic ATA resource
1908*4882a593Smuzhiyun * @res: resource entry struct
1909*4882a593Smuzhiyun *
1910*4882a593Smuzhiyun * Return value:
1911*4882a593Smuzhiyun * 1 if GATA / 0 if not GATA
1912*4882a593Smuzhiyun **/
ipr_is_gata(struct ipr_resource_entry * res)1913*4882a593Smuzhiyun static inline int ipr_is_gata(struct ipr_resource_entry *res)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun return res->type == IPR_RES_TYPE_GENERIC_ATA;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /**
1919*4882a593Smuzhiyun * ipr_is_naca_model - Determine if a resource is using NACA queueing model
1920*4882a593Smuzhiyun * @res: resource entry struct
1921*4882a593Smuzhiyun *
1922*4882a593Smuzhiyun * Return value:
1923*4882a593Smuzhiyun * 1 if NACA queueing model / 0 if not NACA queueing model
1924*4882a593Smuzhiyun **/
ipr_is_naca_model(struct ipr_resource_entry * res)1925*4882a593Smuzhiyun static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
1928*4882a593Smuzhiyun return 1;
1929*4882a593Smuzhiyun return 0;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun /**
1933*4882a593Smuzhiyun * ipr_is_device - Determine if the hostrcb structure is related to a device
1934*4882a593Smuzhiyun * @hostrcb: host resource control blocks struct
1935*4882a593Smuzhiyun *
1936*4882a593Smuzhiyun * Return value:
1937*4882a593Smuzhiyun * 1 if AF / 0 if not AF
1938*4882a593Smuzhiyun **/
ipr_is_device(struct ipr_hostrcb * hostrcb)1939*4882a593Smuzhiyun static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun struct ipr_res_addr *res_addr;
1942*4882a593Smuzhiyun u8 *res_path;
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun if (hostrcb->ioa_cfg->sis64) {
1945*4882a593Smuzhiyun res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
1946*4882a593Smuzhiyun if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
1947*4882a593Smuzhiyun res_path[0] == 0x81) && res_path[2] != 0xFF)
1948*4882a593Smuzhiyun return 1;
1949*4882a593Smuzhiyun } else {
1950*4882a593Smuzhiyun res_addr = &hostrcb->hcam.u.error.fd_res_addr;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
1953*4882a593Smuzhiyun (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
1954*4882a593Smuzhiyun return 1;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun return 0;
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun /**
1960*4882a593Smuzhiyun * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
1961*4882a593Smuzhiyun * @sdt_word: SDT address
1962*4882a593Smuzhiyun *
1963*4882a593Smuzhiyun * Return value:
1964*4882a593Smuzhiyun * 1 if format 2 / 0 if not
1965*4882a593Smuzhiyun **/
ipr_sdt_is_fmt2(u32 sdt_word)1966*4882a593Smuzhiyun static inline int ipr_sdt_is_fmt2(u32 sdt_word)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun switch (bar_sel) {
1971*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR0_SEL:
1972*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR1_SEL:
1973*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR2_SEL:
1974*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR3_SEL:
1975*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR4_SEL:
1976*4882a593Smuzhiyun case IPR_SDT_FMT2_BAR5_SEL:
1977*4882a593Smuzhiyun case IPR_SDT_FMT2_EXP_ROM_SEL:
1978*4882a593Smuzhiyun return 1;
1979*4882a593Smuzhiyun };
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun return 0;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun #ifndef writeq
writeq(u64 val,void __iomem * addr)1985*4882a593Smuzhiyun static inline void writeq(u64 val, void __iomem *addr)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun writel(((u32) (val >> 32)), addr);
1988*4882a593Smuzhiyun writel(((u32) (val)), (addr + 4));
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun #endif
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun #endif /* _IPR_H */
1993