xref: /OK3568_Linux_fs/kernel/drivers/scsi/hpsa_cmd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *    Disk Array driver for HP Smart Array SAS controllers
3*4882a593Smuzhiyun  *    Copyright (c) 2019-2020 Microchip Technology Inc. and its subsidiaries
4*4882a593Smuzhiyun  *    Copyright 2016 Microsemi Corporation
5*4882a593Smuzhiyun  *    Copyright 2014-2015 PMC-Sierra, Inc.
6*4882a593Smuzhiyun  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *    This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  *    it under the terms of the GNU General Public License as published by
10*4882a593Smuzhiyun  *    the Free Software Foundation; version 2 of the License.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *    This program is distributed in the hope that it will be useful,
13*4882a593Smuzhiyun  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4882a593Smuzhiyun  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
15*4882a593Smuzhiyun  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #ifndef HPSA_CMD_H
21*4882a593Smuzhiyun #define HPSA_CMD_H
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* general boundary defintions */
24*4882a593Smuzhiyun #define SENSEINFOBYTES          32 /* may vary between hbas */
25*4882a593Smuzhiyun #define SG_ENTRIES_IN_CMD	32 /* Max SG entries excluding chain blocks */
26*4882a593Smuzhiyun #define HPSA_SG_CHAIN		0x80000000
27*4882a593Smuzhiyun #define HPSA_SG_LAST		0x40000000
28*4882a593Smuzhiyun #define MAXREPLYQS              256
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Command Status value */
31*4882a593Smuzhiyun #define CMD_SUCCESS             0x0000
32*4882a593Smuzhiyun #define CMD_TARGET_STATUS       0x0001
33*4882a593Smuzhiyun #define CMD_DATA_UNDERRUN       0x0002
34*4882a593Smuzhiyun #define CMD_DATA_OVERRUN        0x0003
35*4882a593Smuzhiyun #define CMD_INVALID             0x0004
36*4882a593Smuzhiyun #define CMD_PROTOCOL_ERR        0x0005
37*4882a593Smuzhiyun #define CMD_HARDWARE_ERR        0x0006
38*4882a593Smuzhiyun #define CMD_CONNECTION_LOST     0x0007
39*4882a593Smuzhiyun #define CMD_ABORTED             0x0008
40*4882a593Smuzhiyun #define CMD_ABORT_FAILED        0x0009
41*4882a593Smuzhiyun #define CMD_UNSOLICITED_ABORT   0x000A
42*4882a593Smuzhiyun #define CMD_TIMEOUT             0x000B
43*4882a593Smuzhiyun #define CMD_UNABORTABLE		0x000C
44*4882a593Smuzhiyun #define CMD_TMF_STATUS		0x000D
45*4882a593Smuzhiyun #define CMD_IOACCEL_DISABLED	0x000E
46*4882a593Smuzhiyun #define CMD_CTLR_LOCKUP		0xffff
47*4882a593Smuzhiyun /* Note: CMD_CTLR_LOCKUP is not a value defined by the CISS spec
48*4882a593Smuzhiyun  * it is a value defined by the driver that commands can be marked
49*4882a593Smuzhiyun  * with when a controller lockup has been detected by the driver
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* TMF function status values */
53*4882a593Smuzhiyun #define CISS_TMF_COMPLETE	0x00
54*4882a593Smuzhiyun #define CISS_TMF_INVALID_FRAME	0x02
55*4882a593Smuzhiyun #define CISS_TMF_NOT_SUPPORTED	0x04
56*4882a593Smuzhiyun #define CISS_TMF_FAILED		0x05
57*4882a593Smuzhiyun #define CISS_TMF_SUCCESS	0x08
58*4882a593Smuzhiyun #define CISS_TMF_WRONG_LUN	0x09
59*4882a593Smuzhiyun #define CISS_TMF_OVERLAPPED_TAG 0x0a
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Unit Attentions ASC's as defined for the MSA2012sa */
62*4882a593Smuzhiyun #define POWER_OR_RESET			0x29
63*4882a593Smuzhiyun #define STATE_CHANGED			0x2a
64*4882a593Smuzhiyun #define UNIT_ATTENTION_CLEARED		0x2f
65*4882a593Smuzhiyun #define LUN_FAILED			0x3e
66*4882a593Smuzhiyun #define REPORT_LUNS_CHANGED		0x3f
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Unit Attentions ASCQ's as defined for the MSA2012sa */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* These ASCQ's defined for ASC = POWER_OR_RESET */
71*4882a593Smuzhiyun #define POWER_ON_RESET			0x00
72*4882a593Smuzhiyun #define POWER_ON_REBOOT			0x01
73*4882a593Smuzhiyun #define SCSI_BUS_RESET			0x02
74*4882a593Smuzhiyun #define MSA_TARGET_RESET		0x03
75*4882a593Smuzhiyun #define CONTROLLER_FAILOVER		0x04
76*4882a593Smuzhiyun #define TRANSCEIVER_SE			0x05
77*4882a593Smuzhiyun #define TRANSCEIVER_LVD			0x06
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* These ASCQ's defined for ASC = STATE_CHANGED */
80*4882a593Smuzhiyun #define RESERVATION_PREEMPTED		0x03
81*4882a593Smuzhiyun #define ASYM_ACCESS_CHANGED		0x06
82*4882a593Smuzhiyun #define LUN_CAPACITY_CHANGED		0x09
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* transfer direction */
85*4882a593Smuzhiyun #define XFER_NONE               0x00
86*4882a593Smuzhiyun #define XFER_WRITE              0x01
87*4882a593Smuzhiyun #define XFER_READ               0x02
88*4882a593Smuzhiyun #define XFER_RSVD               0x03
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* task attribute */
91*4882a593Smuzhiyun #define ATTR_UNTAGGED           0x00
92*4882a593Smuzhiyun #define ATTR_SIMPLE             0x04
93*4882a593Smuzhiyun #define ATTR_HEADOFQUEUE        0x05
94*4882a593Smuzhiyun #define ATTR_ORDERED            0x06
95*4882a593Smuzhiyun #define ATTR_ACA                0x07
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* cdb type */
98*4882a593Smuzhiyun #define TYPE_CMD		0x00
99*4882a593Smuzhiyun #define TYPE_MSG		0x01
100*4882a593Smuzhiyun #define TYPE_IOACCEL2_CMD	0x81 /* 0x81 is not used by hardware */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Message Types  */
103*4882a593Smuzhiyun #define HPSA_TASK_MANAGEMENT    0x00
104*4882a593Smuzhiyun #define HPSA_RESET              0x01
105*4882a593Smuzhiyun #define HPSA_SCAN               0x02
106*4882a593Smuzhiyun #define HPSA_NOOP               0x03
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define HPSA_CTLR_RESET_TYPE    0x00
109*4882a593Smuzhiyun #define HPSA_BUS_RESET_TYPE     0x01
110*4882a593Smuzhiyun #define HPSA_TARGET_RESET_TYPE  0x03
111*4882a593Smuzhiyun #define HPSA_LUN_RESET_TYPE     0x04
112*4882a593Smuzhiyun #define HPSA_NEXUS_RESET_TYPE   0x05
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* Task Management Functions */
115*4882a593Smuzhiyun #define HPSA_TMF_ABORT_TASK     0x00
116*4882a593Smuzhiyun #define HPSA_TMF_ABORT_TASK_SET 0x01
117*4882a593Smuzhiyun #define HPSA_TMF_CLEAR_ACA      0x02
118*4882a593Smuzhiyun #define HPSA_TMF_CLEAR_TASK_SET 0x03
119*4882a593Smuzhiyun #define HPSA_TMF_QUERY_TASK     0x04
120*4882a593Smuzhiyun #define HPSA_TMF_QUERY_TASK_SET 0x05
121*4882a593Smuzhiyun #define HPSA_TMF_QUERY_ASYNCEVENT 0x06
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* config space register offsets */
126*4882a593Smuzhiyun #define CFG_VENDORID            0x00
127*4882a593Smuzhiyun #define CFG_DEVICEID            0x02
128*4882a593Smuzhiyun #define CFG_I2OBAR              0x10
129*4882a593Smuzhiyun #define CFG_MEM1BAR             0x14
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* i2o space register offsets */
132*4882a593Smuzhiyun #define I2O_IBDB_SET            0x20
133*4882a593Smuzhiyun #define I2O_IBDB_CLEAR          0x70
134*4882a593Smuzhiyun #define I2O_INT_STATUS          0x30
135*4882a593Smuzhiyun #define I2O_INT_MASK            0x34
136*4882a593Smuzhiyun #define I2O_IBPOST_Q            0x40
137*4882a593Smuzhiyun #define I2O_OBPOST_Q            0x44
138*4882a593Smuzhiyun #define I2O_DMA1_CFG		0x214
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Configuration Table */
141*4882a593Smuzhiyun #define CFGTBL_ChangeReq        0x00000001l
142*4882a593Smuzhiyun #define CFGTBL_AccCmds          0x00000001l
143*4882a593Smuzhiyun #define DOORBELL_CTLR_RESET	0x00000004l
144*4882a593Smuzhiyun #define DOORBELL_CTLR_RESET2	0x00000020l
145*4882a593Smuzhiyun #define DOORBELL_CLEAR_EVENTS	0x00000040l
146*4882a593Smuzhiyun #define DOORBELL_GENERATE_CHKPT	0x00000080l
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define CFGTBL_Trans_Simple     0x00000002l
149*4882a593Smuzhiyun #define CFGTBL_Trans_Performant 0x00000004l
150*4882a593Smuzhiyun #define CFGTBL_Trans_io_accel1	0x00000080l
151*4882a593Smuzhiyun #define CFGTBL_Trans_io_accel2	0x00000100l
152*4882a593Smuzhiyun #define CFGTBL_Trans_use_short_tags 0x20000000l
153*4882a593Smuzhiyun #define CFGTBL_Trans_enable_directed_msix (1 << 30)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CFGTBL_BusType_Ultra2   0x00000001l
156*4882a593Smuzhiyun #define CFGTBL_BusType_Ultra3   0x00000002l
157*4882a593Smuzhiyun #define CFGTBL_BusType_Fibre1G  0x00000100l
158*4882a593Smuzhiyun #define CFGTBL_BusType_Fibre2G  0x00000200l
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* VPD Inquiry types */
161*4882a593Smuzhiyun #define HPSA_INQUIRY_FAILED		0x02
162*4882a593Smuzhiyun #define HPSA_VPD_SUPPORTED_PAGES        0x00
163*4882a593Smuzhiyun #define HPSA_VPD_LV_DEVICE_ID           0x83
164*4882a593Smuzhiyun #define HPSA_VPD_LV_DEVICE_GEOMETRY     0xC1
165*4882a593Smuzhiyun #define HPSA_VPD_LV_IOACCEL_STATUS      0xC2
166*4882a593Smuzhiyun #define HPSA_VPD_LV_STATUS		0xC3
167*4882a593Smuzhiyun #define HPSA_VPD_HEADER_SZ              4
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Logical volume states */
170*4882a593Smuzhiyun #define HPSA_VPD_LV_STATUS_UNSUPPORTED			0xff
171*4882a593Smuzhiyun #define HPSA_LV_OK                                      0x0
172*4882a593Smuzhiyun #define HPSA_LV_FAILED					0x01
173*4882a593Smuzhiyun #define HPSA_LV_NOT_AVAILABLE				0x0b
174*4882a593Smuzhiyun #define HPSA_LV_UNDERGOING_ERASE			0x0F
175*4882a593Smuzhiyun #define HPSA_LV_UNDERGOING_RPI				0x12
176*4882a593Smuzhiyun #define HPSA_LV_PENDING_RPI				0x13
177*4882a593Smuzhiyun #define HPSA_LV_ENCRYPTED_NO_KEY			0x14
178*4882a593Smuzhiyun #define HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER	0x15
179*4882a593Smuzhiyun #define HPSA_LV_UNDERGOING_ENCRYPTION			0x16
180*4882a593Smuzhiyun #define HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING		0x17
181*4882a593Smuzhiyun #define HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER	0x18
182*4882a593Smuzhiyun #define HPSA_LV_PENDING_ENCRYPTION			0x19
183*4882a593Smuzhiyun #define HPSA_LV_PENDING_ENCRYPTION_REKEYING		0x1A
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun struct vals32 {
186*4882a593Smuzhiyun 	u32   lower;
187*4882a593Smuzhiyun 	u32   upper;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun union u64bit {
191*4882a593Smuzhiyun 	struct vals32 val32;
192*4882a593Smuzhiyun 	u64 val;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* FIXME this is a per controller value (barf!) */
196*4882a593Smuzhiyun #define HPSA_MAX_LUN 1024
197*4882a593Smuzhiyun #define HPSA_MAX_PHYS_LUN 1024
198*4882a593Smuzhiyun #define MAX_EXT_TARGETS 32
199*4882a593Smuzhiyun #define HPSA_MAX_DEVICES (HPSA_MAX_PHYS_LUN + HPSA_MAX_LUN + \
200*4882a593Smuzhiyun 	MAX_EXT_TARGETS + 1) /* + 1 is for the controller itself */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* SCSI-3 Commands */
203*4882a593Smuzhiyun #pragma pack(1)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define HPSA_INQUIRY 0x12
206*4882a593Smuzhiyun struct InquiryData {
207*4882a593Smuzhiyun 	u8 data_byte[36];
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define HPSA_REPORT_LOG 0xc2    /* Report Logical LUNs */
211*4882a593Smuzhiyun #define HPSA_REPORT_PHYS 0xc3   /* Report Physical LUNs */
212*4882a593Smuzhiyun #define HPSA_REPORT_PHYS_EXTENDED 0x02
213*4882a593Smuzhiyun #define HPSA_CISS_READ	0xc0	/* CISS Read */
214*4882a593Smuzhiyun #define HPSA_GET_RAID_MAP 0xc8	/* CISS Get RAID Layout Map */
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define RAID_MAP_MAX_ENTRIES   256
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun struct raid_map_disk_data {
219*4882a593Smuzhiyun 	u32   ioaccel_handle;         /**< Handle to access this disk via the
220*4882a593Smuzhiyun 					*  I/O accelerator */
221*4882a593Smuzhiyun 	u8    xor_mult[2];            /**< XOR multipliers for this position,
222*4882a593Smuzhiyun 					*  valid for data disks only */
223*4882a593Smuzhiyun 	u8    reserved[2];
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun struct raid_map_data {
227*4882a593Smuzhiyun 	__le32   structure_size;	/* Size of entire structure in bytes */
228*4882a593Smuzhiyun 	__le32   volume_blk_size;	/* bytes / block in the volume */
229*4882a593Smuzhiyun 	__le64   volume_blk_cnt;	/* logical blocks on the volume */
230*4882a593Smuzhiyun 	u8    phys_blk_shift;		/* Shift factor to convert between
231*4882a593Smuzhiyun 					 * units of logical blocks and physical
232*4882a593Smuzhiyun 					 * disk blocks */
233*4882a593Smuzhiyun 	u8    parity_rotation_shift;	/* Shift factor to convert between units
234*4882a593Smuzhiyun 					 * of logical stripes and physical
235*4882a593Smuzhiyun 					 * stripes */
236*4882a593Smuzhiyun 	__le16   strip_size;		/* blocks used on each disk / stripe */
237*4882a593Smuzhiyun 	__le64   disk_starting_blk;	/* First disk block used in volume */
238*4882a593Smuzhiyun 	__le64   disk_blk_cnt;		/* disk blocks used by volume / disk */
239*4882a593Smuzhiyun 	__le16   data_disks_per_row;	/* data disk entries / row in the map */
240*4882a593Smuzhiyun 	__le16   metadata_disks_per_row;/* mirror/parity disk entries / row
241*4882a593Smuzhiyun 					 * in the map */
242*4882a593Smuzhiyun 	__le16   row_cnt;		/* rows in each layout map */
243*4882a593Smuzhiyun 	__le16   layout_map_count;	/* layout maps (1 map per mirror/parity
244*4882a593Smuzhiyun 					 * group) */
245*4882a593Smuzhiyun 	__le16   flags;			/* Bit 0 set if encryption enabled */
246*4882a593Smuzhiyun #define RAID_MAP_FLAG_ENCRYPT_ON  0x01
247*4882a593Smuzhiyun 	__le16   dekindex;		/* Data encryption key index. */
248*4882a593Smuzhiyun 	u8    reserved[16];
249*4882a593Smuzhiyun 	struct raid_map_disk_data data[RAID_MAP_MAX_ENTRIES];
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun struct ReportLUNdata {
253*4882a593Smuzhiyun 	u8 LUNListLength[4];
254*4882a593Smuzhiyun 	u8 extended_response_flag;
255*4882a593Smuzhiyun 	u8 reserved[3];
256*4882a593Smuzhiyun 	u8 LUN[HPSA_MAX_LUN][8];
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun struct ext_report_lun_entry {
260*4882a593Smuzhiyun 	u8 lunid[8];
261*4882a593Smuzhiyun #define MASKED_DEVICE(x) ((x)[3] & 0xC0)
262*4882a593Smuzhiyun #define GET_BMIC_BUS(lunid) ((lunid)[7] & 0x3F)
263*4882a593Smuzhiyun #define GET_BMIC_LEVEL_TWO_TARGET(lunid) ((lunid)[6])
264*4882a593Smuzhiyun #define GET_BMIC_DRIVE_NUMBER(lunid) (((GET_BMIC_BUS((lunid)) - 1) << 8) + \
265*4882a593Smuzhiyun 			GET_BMIC_LEVEL_TWO_TARGET((lunid)))
266*4882a593Smuzhiyun 	u8 wwid[8];
267*4882a593Smuzhiyun 	u8 device_type;
268*4882a593Smuzhiyun 	u8 device_flags;
269*4882a593Smuzhiyun 	u8 lun_count; /* multi-lun device, how many luns */
270*4882a593Smuzhiyun 	u8 redundant_paths;
271*4882a593Smuzhiyun 	u32 ioaccel_handle; /* ioaccel1 only uses lower 16 bits */
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun struct ReportExtendedLUNdata {
275*4882a593Smuzhiyun 	u8 LUNListLength[4];
276*4882a593Smuzhiyun 	u8 extended_response_flag;
277*4882a593Smuzhiyun 	u8 reserved[3];
278*4882a593Smuzhiyun 	struct ext_report_lun_entry LUN[HPSA_MAX_PHYS_LUN];
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun struct SenseSubsystem_info {
282*4882a593Smuzhiyun 	u8 reserved[36];
283*4882a593Smuzhiyun 	u8 portname[8];
284*4882a593Smuzhiyun 	u8 reserved1[1108];
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* BMIC commands */
288*4882a593Smuzhiyun #define BMIC_READ 0x26
289*4882a593Smuzhiyun #define BMIC_WRITE 0x27
290*4882a593Smuzhiyun #define BMIC_CACHE_FLUSH 0xc2
291*4882a593Smuzhiyun #define HPSA_CACHE_FLUSH 0x01	/* C2 was already being used by HPSA */
292*4882a593Smuzhiyun #define BMIC_FLASH_FIRMWARE 0xF7
293*4882a593Smuzhiyun #define BMIC_SENSE_CONTROLLER_PARAMETERS 0x64
294*4882a593Smuzhiyun #define BMIC_IDENTIFY_PHYSICAL_DEVICE 0x15
295*4882a593Smuzhiyun #define BMIC_IDENTIFY_CONTROLLER 0x11
296*4882a593Smuzhiyun #define BMIC_SET_DIAG_OPTIONS 0xF4
297*4882a593Smuzhiyun #define BMIC_SENSE_DIAG_OPTIONS 0xF5
298*4882a593Smuzhiyun #define HPSA_DIAG_OPTS_DISABLE_RLD_CACHING 0x80000000
299*4882a593Smuzhiyun #define BMIC_SENSE_SUBSYSTEM_INFORMATION 0x66
300*4882a593Smuzhiyun #define BMIC_SENSE_STORAGE_BOX_PARAMS 0x65
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* Command List Structure */
303*4882a593Smuzhiyun union SCSI3Addr {
304*4882a593Smuzhiyun 	struct {
305*4882a593Smuzhiyun 		u8 Dev;
306*4882a593Smuzhiyun 		u8 Bus:6;
307*4882a593Smuzhiyun 		u8 Mode:2;        /* b00 */
308*4882a593Smuzhiyun 	} PeripDev;
309*4882a593Smuzhiyun 	struct {
310*4882a593Smuzhiyun 		u8 DevLSB;
311*4882a593Smuzhiyun 		u8 DevMSB:6;
312*4882a593Smuzhiyun 		u8 Mode:2;        /* b01 */
313*4882a593Smuzhiyun 	} LogDev;
314*4882a593Smuzhiyun 	struct {
315*4882a593Smuzhiyun 		u8 Dev:5;
316*4882a593Smuzhiyun 		u8 Bus:3;
317*4882a593Smuzhiyun 		u8 Targ:6;
318*4882a593Smuzhiyun 		u8 Mode:2;        /* b10 */
319*4882a593Smuzhiyun 	} LogUnit;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun struct PhysDevAddr {
323*4882a593Smuzhiyun 	u32             TargetId:24;
324*4882a593Smuzhiyun 	u32             Bus:6;
325*4882a593Smuzhiyun 	u32             Mode:2;
326*4882a593Smuzhiyun 	/* 2 level target device addr */
327*4882a593Smuzhiyun 	union SCSI3Addr  Target[2];
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct LogDevAddr {
331*4882a593Smuzhiyun 	u32            VolId:30;
332*4882a593Smuzhiyun 	u32            Mode:2;
333*4882a593Smuzhiyun 	u8             reserved[4];
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun union LUNAddr {
337*4882a593Smuzhiyun 	u8               LunAddrBytes[8];
338*4882a593Smuzhiyun 	union SCSI3Addr    SCSI3Lun[4];
339*4882a593Smuzhiyun 	struct PhysDevAddr PhysDev;
340*4882a593Smuzhiyun 	struct LogDevAddr  LogDev;
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun struct CommandListHeader {
344*4882a593Smuzhiyun 	u8              ReplyQueue;
345*4882a593Smuzhiyun 	u8              SGList;
346*4882a593Smuzhiyun 	__le16          SGTotal;
347*4882a593Smuzhiyun 	__le64		tag;
348*4882a593Smuzhiyun 	union LUNAddr     LUN;
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun struct RequestBlock {
352*4882a593Smuzhiyun 	u8   CDBLen;
353*4882a593Smuzhiyun 	/*
354*4882a593Smuzhiyun 	 * type_attr_dir:
355*4882a593Smuzhiyun 	 * type: low 3 bits
356*4882a593Smuzhiyun 	 * attr: middle 3 bits
357*4882a593Smuzhiyun 	 * dir: high 2 bits
358*4882a593Smuzhiyun 	 */
359*4882a593Smuzhiyun 	u8	type_attr_dir;
360*4882a593Smuzhiyun #define TYPE_ATTR_DIR(t, a, d) ((((d) & 0x03) << 6) |\
361*4882a593Smuzhiyun 				(((a) & 0x07) << 3) |\
362*4882a593Smuzhiyun 				((t) & 0x07))
363*4882a593Smuzhiyun #define GET_TYPE(tad) ((tad) & 0x07)
364*4882a593Smuzhiyun #define GET_ATTR(tad) (((tad) >> 3) & 0x07)
365*4882a593Smuzhiyun #define GET_DIR(tad) (((tad) >> 6) & 0x03)
366*4882a593Smuzhiyun 	u16  Timeout;
367*4882a593Smuzhiyun 	u8   CDB[16];
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun struct ErrDescriptor {
371*4882a593Smuzhiyun 	__le64 Addr;
372*4882a593Smuzhiyun 	__le32 Len;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun struct SGDescriptor {
376*4882a593Smuzhiyun 	__le64 Addr;
377*4882a593Smuzhiyun 	__le32 Len;
378*4882a593Smuzhiyun 	__le32 Ext;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun union MoreErrInfo {
382*4882a593Smuzhiyun 	struct {
383*4882a593Smuzhiyun 		u8  Reserved[3];
384*4882a593Smuzhiyun 		u8  Type;
385*4882a593Smuzhiyun 		u32 ErrorInfo;
386*4882a593Smuzhiyun 	} Common_Info;
387*4882a593Smuzhiyun 	struct {
388*4882a593Smuzhiyun 		u8  Reserved[2];
389*4882a593Smuzhiyun 		u8  offense_size; /* size of offending entry */
390*4882a593Smuzhiyun 		u8  offense_num;  /* byte # of offense 0-base */
391*4882a593Smuzhiyun 		u32 offense_value;
392*4882a593Smuzhiyun 	} Invalid_Cmd;
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun struct ErrorInfo {
395*4882a593Smuzhiyun 	u8               ScsiStatus;
396*4882a593Smuzhiyun 	u8               SenseLen;
397*4882a593Smuzhiyun 	u16              CommandStatus;
398*4882a593Smuzhiyun 	u32              ResidualCnt;
399*4882a593Smuzhiyun 	union MoreErrInfo  MoreErrInfo;
400*4882a593Smuzhiyun 	u8               SenseInfo[SENSEINFOBYTES];
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun /* Command types */
403*4882a593Smuzhiyun #define CMD_IOCTL_PEND  0x01
404*4882a593Smuzhiyun #define CMD_SCSI	0x03
405*4882a593Smuzhiyun #define CMD_IOACCEL1	0x04
406*4882a593Smuzhiyun #define CMD_IOACCEL2	0x05
407*4882a593Smuzhiyun #define IOACCEL2_TMF	0x06
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define DIRECT_LOOKUP_SHIFT 4
410*4882a593Smuzhiyun #define DIRECT_LOOKUP_MASK (~((1 << DIRECT_LOOKUP_SHIFT) - 1))
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define HPSA_ERROR_BIT          0x02
413*4882a593Smuzhiyun struct ctlr_info; /* defined in hpsa.h */
414*4882a593Smuzhiyun /* The size of this structure needs to be divisible by 128
415*4882a593Smuzhiyun  * on all architectures.  The low 4 bits of the addresses
416*4882a593Smuzhiyun  * are used as follows:
417*4882a593Smuzhiyun  *
418*4882a593Smuzhiyun  * bit 0: to device, used to indicate "performant mode" command
419*4882a593Smuzhiyun  *        from device, indidcates error status.
420*4882a593Smuzhiyun  * bit 1-3: to device, indicates block fetch table entry for
421*4882a593Smuzhiyun  *          reducing DMA in fetching commands from host memory.
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define COMMANDLIST_ALIGNMENT 128
425*4882a593Smuzhiyun struct CommandList {
426*4882a593Smuzhiyun 	struct CommandListHeader Header;
427*4882a593Smuzhiyun 	struct RequestBlock      Request;
428*4882a593Smuzhiyun 	struct ErrDescriptor     ErrDesc;
429*4882a593Smuzhiyun 	struct SGDescriptor      SG[SG_ENTRIES_IN_CMD];
430*4882a593Smuzhiyun 	/* information associated with the command */
431*4882a593Smuzhiyun 	u32			   busaddr; /* physical addr of this record */
432*4882a593Smuzhiyun 	struct ErrorInfo *err_info; /* pointer to the allocated mem */
433*4882a593Smuzhiyun 	struct ctlr_info	   *h;
434*4882a593Smuzhiyun 	int			   cmd_type;
435*4882a593Smuzhiyun 	long			   cmdindex;
436*4882a593Smuzhiyun 	struct completion *waiting;
437*4882a593Smuzhiyun 	struct scsi_cmnd *scsi_cmd;
438*4882a593Smuzhiyun 	struct work_struct work;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/*
441*4882a593Smuzhiyun 	 * For commands using either of the two "ioaccel" paths to
442*4882a593Smuzhiyun 	 * bypass the RAID stack and go directly to the physical disk
443*4882a593Smuzhiyun 	 * phys_disk is a pointer to the hpsa_scsi_dev_t to which the
444*4882a593Smuzhiyun 	 * i/o is destined.  We need to store that here because the command
445*4882a593Smuzhiyun 	 * may potentially encounter TASK SET FULL and need to be resubmitted
446*4882a593Smuzhiyun 	 * For "normal" i/o's not using the "ioaccel" paths, phys_disk is
447*4882a593Smuzhiyun 	 * not used.
448*4882a593Smuzhiyun 	 */
449*4882a593Smuzhiyun 	struct hpsa_scsi_dev_t *phys_disk;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	int abort_pending;
452*4882a593Smuzhiyun 	struct hpsa_scsi_dev_t *device;
453*4882a593Smuzhiyun 	atomic_t refcount; /* Must be last to avoid memset in hpsa_cmd_init() */
454*4882a593Smuzhiyun } __aligned(COMMANDLIST_ALIGNMENT);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Max S/G elements in I/O accelerator command */
457*4882a593Smuzhiyun #define IOACCEL1_MAXSGENTRIES           24
458*4882a593Smuzhiyun #define IOACCEL2_MAXSGENTRIES		28
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun  * Structure for I/O accelerator (mode 1) commands.
462*4882a593Smuzhiyun  * Note that this structure must be 128-byte aligned in size.
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun #define IOACCEL1_COMMANDLIST_ALIGNMENT 128
465*4882a593Smuzhiyun struct io_accel1_cmd {
466*4882a593Smuzhiyun 	__le16 dev_handle;		/* 0x00 - 0x01 */
467*4882a593Smuzhiyun 	u8  reserved1;			/* 0x02 */
468*4882a593Smuzhiyun 	u8  function;			/* 0x03 */
469*4882a593Smuzhiyun 	u8  reserved2[8];		/* 0x04 - 0x0B */
470*4882a593Smuzhiyun 	u32 err_info;			/* 0x0C - 0x0F */
471*4882a593Smuzhiyun 	u8  reserved3[2];		/* 0x10 - 0x11 */
472*4882a593Smuzhiyun 	u8  err_info_len;		/* 0x12 */
473*4882a593Smuzhiyun 	u8  reserved4;			/* 0x13 */
474*4882a593Smuzhiyun 	u8  sgl_offset;			/* 0x14 */
475*4882a593Smuzhiyun 	u8  reserved5[7];		/* 0x15 - 0x1B */
476*4882a593Smuzhiyun 	__le32 transfer_len;		/* 0x1C - 0x1F */
477*4882a593Smuzhiyun 	u8  reserved6[4];		/* 0x20 - 0x23 */
478*4882a593Smuzhiyun 	__le16 io_flags;		/* 0x24 - 0x25 */
479*4882a593Smuzhiyun 	u8  reserved7[14];		/* 0x26 - 0x33 */
480*4882a593Smuzhiyun 	u8  LUN[8];			/* 0x34 - 0x3B */
481*4882a593Smuzhiyun 	__le32 control;			/* 0x3C - 0x3F */
482*4882a593Smuzhiyun 	u8  CDB[16];			/* 0x40 - 0x4F */
483*4882a593Smuzhiyun 	u8  reserved8[16];		/* 0x50 - 0x5F */
484*4882a593Smuzhiyun 	__le16 host_context_flags;	/* 0x60 - 0x61 */
485*4882a593Smuzhiyun 	__le16 timeout_sec;		/* 0x62 - 0x63 */
486*4882a593Smuzhiyun 	u8  ReplyQueue;			/* 0x64 */
487*4882a593Smuzhiyun 	u8  reserved9[3];		/* 0x65 - 0x67 */
488*4882a593Smuzhiyun 	__le64 tag;			/* 0x68 - 0x6F */
489*4882a593Smuzhiyun 	__le64 host_addr;		/* 0x70 - 0x77 */
490*4882a593Smuzhiyun 	u8  CISS_LUN[8];		/* 0x78 - 0x7F */
491*4882a593Smuzhiyun 	struct SGDescriptor SG[IOACCEL1_MAXSGENTRIES];
492*4882a593Smuzhiyun } __aligned(IOACCEL1_COMMANDLIST_ALIGNMENT);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define IOACCEL1_FUNCTION_SCSIIO        0x00
495*4882a593Smuzhiyun #define IOACCEL1_SGLOFFSET              32
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define IOACCEL1_IOFLAGS_IO_REQ         0x4000
498*4882a593Smuzhiyun #define IOACCEL1_IOFLAGS_CDBLEN_MASK    0x001F
499*4882a593Smuzhiyun #define IOACCEL1_IOFLAGS_CDBLEN_MAX     16
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define IOACCEL1_CONTROL_NODATAXFER     0x00000000
502*4882a593Smuzhiyun #define IOACCEL1_CONTROL_DATA_OUT       0x01000000
503*4882a593Smuzhiyun #define IOACCEL1_CONTROL_DATA_IN        0x02000000
504*4882a593Smuzhiyun #define IOACCEL1_CONTROL_TASKPRIO_MASK  0x00007800
505*4882a593Smuzhiyun #define IOACCEL1_CONTROL_TASKPRIO_SHIFT 11
506*4882a593Smuzhiyun #define IOACCEL1_CONTROL_SIMPLEQUEUE    0x00000000
507*4882a593Smuzhiyun #define IOACCEL1_CONTROL_HEADOFQUEUE    0x00000100
508*4882a593Smuzhiyun #define IOACCEL1_CONTROL_ORDEREDQUEUE   0x00000200
509*4882a593Smuzhiyun #define IOACCEL1_CONTROL_ACA            0x00000400
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #define IOACCEL1_HCFLAGS_CISS_FORMAT    0x0013
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #define IOACCEL1_BUSADDR_CMDTYPE        0x00000060
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun struct ioaccel2_sg_element {
516*4882a593Smuzhiyun 	__le64 address;
517*4882a593Smuzhiyun 	__le32 length;
518*4882a593Smuzhiyun 	u8 reserved[3];
519*4882a593Smuzhiyun 	u8 chain_indicator;
520*4882a593Smuzhiyun #define IOACCEL2_CHAIN 0x80
521*4882a593Smuzhiyun #define IOACCEL2_LAST_SG 0x40
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun  * SCSI Response Format structure for IO Accelerator Mode 2
526*4882a593Smuzhiyun  */
527*4882a593Smuzhiyun struct io_accel2_scsi_response {
528*4882a593Smuzhiyun 	u8 IU_type;
529*4882a593Smuzhiyun #define IOACCEL2_IU_TYPE_SRF			0x60
530*4882a593Smuzhiyun 	u8 reserved1[3];
531*4882a593Smuzhiyun 	u8 req_id[4];		/* request identifier */
532*4882a593Smuzhiyun 	u8 reserved2[4];
533*4882a593Smuzhiyun 	u8 serv_response;		/* service response */
534*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_COMPLETE		0x000
535*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_FAILURE		0x001
536*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_TMF_COMPLETE	0x002
537*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_TMF_SUCCESS	0x003
538*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_TMF_REJECTED	0x004
539*4882a593Smuzhiyun #define IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN	0x005
540*4882a593Smuzhiyun 	u8 status;			/* status */
541*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_GOOD	0x00
542*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND	0x02
543*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_BUSY	0x08
544*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_RES_CON	0x18
545*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL	0x28
546*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_TASK_COMP_ABORTED	0x40
547*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_IOACCEL_DISABLED	0x0E
548*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_IO_ERROR		0x01
549*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_IO_ABORTED		0x02
550*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE	0x03
551*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_INVALID_DEVICE	0x04
552*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_UNDERRUN		0x51
553*4882a593Smuzhiyun #define IOACCEL2_STATUS_SR_OVERRUN		0x75
554*4882a593Smuzhiyun 	u8 data_present;		/* low 2 bits */
555*4882a593Smuzhiyun #define IOACCEL2_NO_DATAPRESENT		0x000
556*4882a593Smuzhiyun #define IOACCEL2_RESPONSE_DATAPRESENT	0x001
557*4882a593Smuzhiyun #define IOACCEL2_SENSE_DATA_PRESENT	0x002
558*4882a593Smuzhiyun #define IOACCEL2_RESERVED		0x003
559*4882a593Smuzhiyun 	u8 sense_data_len;		/* sense/response data length */
560*4882a593Smuzhiyun 	u8 resid_cnt[4];		/* residual count */
561*4882a593Smuzhiyun 	u8 sense_data_buff[32];		/* sense/response data buffer */
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun  * Structure for I/O accelerator (mode 2 or m2) commands.
566*4882a593Smuzhiyun  * Note that this structure must be 128-byte aligned in size.
567*4882a593Smuzhiyun  */
568*4882a593Smuzhiyun #define IOACCEL2_COMMANDLIST_ALIGNMENT 128
569*4882a593Smuzhiyun struct io_accel2_cmd {
570*4882a593Smuzhiyun 	u8  IU_type;			/* IU Type */
571*4882a593Smuzhiyun 	u8  direction;			/* direction, memtype, and encryption */
572*4882a593Smuzhiyun #define IOACCEL2_DIRECTION_MASK		0x03 /* bits 0,1: direction  */
573*4882a593Smuzhiyun #define IOACCEL2_DIRECTION_MEMTYPE_MASK	0x04 /* bit 2: memtype source/dest */
574*4882a593Smuzhiyun 					     /*     0b=PCIe, 1b=DDR */
575*4882a593Smuzhiyun #define IOACCEL2_DIRECTION_ENCRYPT_MASK	0x08 /* bit 3: encryption flag */
576*4882a593Smuzhiyun 					     /*     0=off, 1=on */
577*4882a593Smuzhiyun 	u8  reply_queue;		/* Reply Queue ID */
578*4882a593Smuzhiyun 	u8  reserved1;			/* Reserved */
579*4882a593Smuzhiyun 	__le32 scsi_nexus;		/* Device Handle */
580*4882a593Smuzhiyun 	__le32 Tag;			/* cciss tag, lower 4 bytes only */
581*4882a593Smuzhiyun 	__le32 tweak_lower;		/* Encryption tweak, lower 4 bytes */
582*4882a593Smuzhiyun 	u8  cdb[16];			/* SCSI Command Descriptor Block */
583*4882a593Smuzhiyun 	u8  cciss_lun[8];		/* 8 byte SCSI address */
584*4882a593Smuzhiyun 	__le32 data_len;		/* Total bytes to transfer */
585*4882a593Smuzhiyun 	u8  cmd_priority_task_attr;	/* priority and task attrs */
586*4882a593Smuzhiyun #define IOACCEL2_PRIORITY_MASK 0x78
587*4882a593Smuzhiyun #define IOACCEL2_ATTR_MASK 0x07
588*4882a593Smuzhiyun 	u8  sg_count;			/* Number of sg elements */
589*4882a593Smuzhiyun 	__le16 dekindex;		/* Data encryption key index */
590*4882a593Smuzhiyun 	__le64 err_ptr;			/* Error Pointer */
591*4882a593Smuzhiyun 	__le32 err_len;			/* Error Length*/
592*4882a593Smuzhiyun 	__le32 tweak_upper;		/* Encryption tweak, upper 4 bytes */
593*4882a593Smuzhiyun 	struct ioaccel2_sg_element sg[IOACCEL2_MAXSGENTRIES];
594*4882a593Smuzhiyun 	struct io_accel2_scsi_response error_data;
595*4882a593Smuzhiyun } __aligned(IOACCEL2_COMMANDLIST_ALIGNMENT);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * defines for Mode 2 command struct
599*4882a593Smuzhiyun  * FIXME: this can't be all I need mfm
600*4882a593Smuzhiyun  */
601*4882a593Smuzhiyun #define IOACCEL2_IU_TYPE	0x40
602*4882a593Smuzhiyun #define IOACCEL2_IU_TMF_TYPE	0x41
603*4882a593Smuzhiyun #define IOACCEL2_DIR_NO_DATA	0x00
604*4882a593Smuzhiyun #define IOACCEL2_DIR_DATA_IN	0x01
605*4882a593Smuzhiyun #define IOACCEL2_DIR_DATA_OUT	0x02
606*4882a593Smuzhiyun #define IOACCEL2_TMF_ABORT	0x01
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun  * SCSI Task Management Request format for Accelerator Mode 2
609*4882a593Smuzhiyun  */
610*4882a593Smuzhiyun struct hpsa_tmf_struct {
611*4882a593Smuzhiyun 	u8 iu_type;		/* Information Unit Type */
612*4882a593Smuzhiyun 	u8 reply_queue;		/* Reply Queue ID */
613*4882a593Smuzhiyun 	u8 tmf;			/* Task Management Function */
614*4882a593Smuzhiyun 	u8 reserved1;		/* byte 3 Reserved */
615*4882a593Smuzhiyun 	__le32 it_nexus;	/* SCSI I-T Nexus */
616*4882a593Smuzhiyun 	u8 lun_id[8];		/* LUN ID for TMF request */
617*4882a593Smuzhiyun 	__le64 tag;		/* cciss tag associated w/ request */
618*4882a593Smuzhiyun 	__le64 abort_tag;	/* cciss tag of SCSI cmd or TMF to abort */
619*4882a593Smuzhiyun 	__le64 error_ptr;		/* Error Pointer */
620*4882a593Smuzhiyun 	__le32 error_len;		/* Error Length */
621*4882a593Smuzhiyun } __aligned(IOACCEL2_COMMANDLIST_ALIGNMENT);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /* Configuration Table Structure */
624*4882a593Smuzhiyun struct HostWrite {
625*4882a593Smuzhiyun 	__le32		TransportRequest;
626*4882a593Smuzhiyun 	__le32		command_pool_addr_hi;
627*4882a593Smuzhiyun 	__le32		CoalIntDelay;
628*4882a593Smuzhiyun 	__le32		CoalIntCount;
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define SIMPLE_MODE     0x02
632*4882a593Smuzhiyun #define PERFORMANT_MODE 0x04
633*4882a593Smuzhiyun #define MEMQ_MODE       0x08
634*4882a593Smuzhiyun #define IOACCEL_MODE_1  0x80
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun #define DRIVER_SUPPORT_UA_ENABLE        0x00000001
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun struct CfgTable {
639*4882a593Smuzhiyun 	u8		Signature[4];
640*4882a593Smuzhiyun 	__le32		SpecValence;
641*4882a593Smuzhiyun 	__le32		TransportSupport;
642*4882a593Smuzhiyun 	__le32		TransportActive;
643*4882a593Smuzhiyun 	struct HostWrite HostWrite;
644*4882a593Smuzhiyun 	__le32		CmdsOutMax;
645*4882a593Smuzhiyun 	__le32		BusTypes;
646*4882a593Smuzhiyun 	__le32		TransMethodOffset;
647*4882a593Smuzhiyun 	u8		ServerName[16];
648*4882a593Smuzhiyun 	__le32		HeartBeat;
649*4882a593Smuzhiyun 	__le32		driver_support;
650*4882a593Smuzhiyun #define			ENABLE_SCSI_PREFETCH		0x100
651*4882a593Smuzhiyun #define			ENABLE_UNIT_ATTN		0x01
652*4882a593Smuzhiyun 	__le32		MaxScatterGatherElements;
653*4882a593Smuzhiyun 	__le32		MaxLogicalUnits;
654*4882a593Smuzhiyun 	__le32		MaxPhysicalDevices;
655*4882a593Smuzhiyun 	__le32		MaxPhysicalDrivesPerLogicalUnit;
656*4882a593Smuzhiyun 	__le32		MaxPerformantModeCommands;
657*4882a593Smuzhiyun 	__le32		MaxBlockFetch;
658*4882a593Smuzhiyun 	__le32		PowerConservationSupport;
659*4882a593Smuzhiyun 	__le32		PowerConservationEnable;
660*4882a593Smuzhiyun 	__le32		TMFSupportFlags;
661*4882a593Smuzhiyun 	u8		TMFTagMask[8];
662*4882a593Smuzhiyun 	u8		reserved[0x78 - 0x70];
663*4882a593Smuzhiyun 	__le32		misc_fw_support;		/* offset 0x78 */
664*4882a593Smuzhiyun #define			MISC_FW_DOORBELL_RESET		0x02
665*4882a593Smuzhiyun #define			MISC_FW_DOORBELL_RESET2		0x010
666*4882a593Smuzhiyun #define			MISC_FW_RAID_OFFLOAD_BASIC	0x020
667*4882a593Smuzhiyun #define			MISC_FW_EVENT_NOTIFY		0x080
668*4882a593Smuzhiyun 	u8		driver_version[32];
669*4882a593Smuzhiyun 	__le32		max_cached_write_size;
670*4882a593Smuzhiyun 	u8		driver_scratchpad[16];
671*4882a593Smuzhiyun 	__le32		max_error_info_length;
672*4882a593Smuzhiyun 	__le32		io_accel_max_embedded_sg_count;
673*4882a593Smuzhiyun 	__le32		io_accel_request_size_offset;
674*4882a593Smuzhiyun 	__le32		event_notify;
675*4882a593Smuzhiyun #define		HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE (1 << 30)
676*4882a593Smuzhiyun #define		HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE (1 << 31)
677*4882a593Smuzhiyun 	__le32		clear_event_notify;
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #define NUM_BLOCKFETCH_ENTRIES 8
681*4882a593Smuzhiyun struct TransTable_struct {
682*4882a593Smuzhiyun 	__le32		BlockFetch[NUM_BLOCKFETCH_ENTRIES];
683*4882a593Smuzhiyun 	__le32		RepQSize;
684*4882a593Smuzhiyun 	__le32		RepQCount;
685*4882a593Smuzhiyun 	__le32		RepQCtrAddrLow32;
686*4882a593Smuzhiyun 	__le32		RepQCtrAddrHigh32;
687*4882a593Smuzhiyun #define MAX_REPLY_QUEUES 64
688*4882a593Smuzhiyun 	struct vals32  RepQAddr[MAX_REPLY_QUEUES];
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun struct hpsa_pci_info {
692*4882a593Smuzhiyun 	unsigned char	bus;
693*4882a593Smuzhiyun 	unsigned char	dev_fn;
694*4882a593Smuzhiyun 	unsigned short	domain;
695*4882a593Smuzhiyun 	u32		board_id;
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun struct bmic_identify_controller {
699*4882a593Smuzhiyun 	u8	configured_logical_drive_count;	/* offset 0 */
700*4882a593Smuzhiyun 	u8	pad1[153];
701*4882a593Smuzhiyun 	__le16	extended_logical_unit_count;	/* offset 154 */
702*4882a593Smuzhiyun 	u8	pad2[136];
703*4882a593Smuzhiyun 	u8	controller_mode;	/* offset 292 */
704*4882a593Smuzhiyun 	u8	pad3[32];
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun struct bmic_identify_physical_device {
709*4882a593Smuzhiyun 	u8    scsi_bus;          /* SCSI Bus number on controller */
710*4882a593Smuzhiyun 	u8    scsi_id;           /* SCSI ID on this bus */
711*4882a593Smuzhiyun 	__le16 block_size;	     /* sector size in bytes */
712*4882a593Smuzhiyun 	__le32 total_blocks;	     /* number for sectors on drive */
713*4882a593Smuzhiyun 	__le32 reserved_blocks;   /* controller reserved (RIS) */
714*4882a593Smuzhiyun 	u8    model[40];         /* Physical Drive Model */
715*4882a593Smuzhiyun 	u8    serial_number[40]; /* Drive Serial Number */
716*4882a593Smuzhiyun 	u8    firmware_revision[8]; /* drive firmware revision */
717*4882a593Smuzhiyun 	u8    scsi_inquiry_bits; /* inquiry byte 7 bits */
718*4882a593Smuzhiyun 	u8    compaq_drive_stamp; /* 0 means drive not stamped */
719*4882a593Smuzhiyun 	u8    last_failure_reason;
720*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_TOO_SMALL_IN_LOAD_CONFIG		0x01
721*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_ERROR_ERASING_RIS			0x02
722*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_ERROR_SAVING_RIS			0x03
723*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_FAIL_DRIVE_COMMAND			0x04
724*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_MARK_BAD_FAILED			0x05
725*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_MARK_BAD_FAILED_IN_FINISH_REMAP	0x06
726*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_TIMEOUT				0x07
727*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_AUTOSENSE_FAILED			0x08
728*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_MEDIUM_ERROR_1			0x09
729*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_MEDIUM_ERROR_2			0x0a
730*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_NOT_READY_BAD_SENSE			0x0b
731*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_NOT_READY				0x0c
732*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_HARDWARE_ERROR			0x0d
733*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_ABORTED_COMMAND			0x0e
734*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_WRITE_PROTECTED			0x0f
735*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_SPIN_UP_FAILURE_IN_RECOVER		0x10
736*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_REBUILD_WRITE_ERROR			0x11
737*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_TOO_SMALL_IN_HOT_PLUG			0x12
738*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_BUS_RESET_RECOVERY_ABORTED		0x13
739*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_REMOVED_IN_HOT_PLUG			0x14
740*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_INIT_REQUEST_SENSE_FAILED		0x15
741*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_INIT_START_UNIT_FAILED		0x16
742*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_INQUIRY_FAILED			0x17
743*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_NON_DISK_DEVICE			0x18
744*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_READ_CAPACITY_FAILED			0x19
745*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_INVALID_BLOCK_SIZE			0x1a
746*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_HOT_PLUG_REQUEST_SENSE_FAILED		0x1b
747*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_HOT_PLUG_START_UNIT_FAILED		0x1c
748*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_WRITE_ERROR_AFTER_REMAP		0x1d
749*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_INIT_RESET_RECOVERY_ABORTED		0x1e
750*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_DEFERRED_WRITE_ERROR			0x1f
751*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_MISSING_IN_SAVE_RIS			0x20
752*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_WRONG_REPLACE				0x21
753*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_GDP_VPD_INQUIRY_FAILED		0x22
754*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_GDP_MODE_SENSE_FAILED			0x23
755*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_DRIVE_NOT_IN_48BIT_MODE		0x24
756*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_HOT_PLUG		0x25
757*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_LOAD_CFG		0x26
758*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_PROTOCOL_ADAPTER_FAILED		0x27
759*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_FAULTY_ID_BAY_EMPTY			0x28
760*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_FAULTY_ID_BAY_OCCUPIED		0x29
761*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_FAULTY_ID_INVALID_BAY			0x2a
762*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_WRITE_RETRIES_FAILED			0x2b
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_SMART_ERROR_REPORTED			0x37
765*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_PHY_RESET_FAILED			0x38
766*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_ONLY_ONE_CTLR_CAN_SEE_DRIVE		0x40
767*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_KC_VOLUME_FAILED			0x41
768*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_UNEXPECTED_REPLACEMENT		0x42
769*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_OFFLINE_ERASE				0x80
770*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_OFFLINE_TOO_SMALL			0x81
771*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_OFFLINE_DRIVE_TYPE_MIX		0x82
772*4882a593Smuzhiyun #define BMIC_LAST_FAILURE_OFFLINE_ERASE_COMPLETE		0x83
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	u8     flags;
775*4882a593Smuzhiyun 	u8     more_flags;
776*4882a593Smuzhiyun 	u8     scsi_lun;          /* SCSI LUN for phys drive */
777*4882a593Smuzhiyun 	u8     yet_more_flags;
778*4882a593Smuzhiyun 	u8     even_more_flags;
779*4882a593Smuzhiyun 	__le32 spi_speed_rules;/* SPI Speed data:Ultra disable diagnose */
780*4882a593Smuzhiyun 	u8     phys_connector[2];         /* connector number on controller */
781*4882a593Smuzhiyun 	u8     phys_box_on_bus;  /* phys enclosure this drive resides */
782*4882a593Smuzhiyun 	u8     phys_bay_in_box;  /* phys drv bay this drive resides */
783*4882a593Smuzhiyun 	__le32 rpm;              /* Drive rotational speed in rpm */
784*4882a593Smuzhiyun 	u8     device_type;       /* type of drive */
785*4882a593Smuzhiyun #define BMIC_DEVICE_TYPE_CONTROLLER	0x07
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	u8     sata_version;     /* only valid when drive_type is SATA */
788*4882a593Smuzhiyun 	__le64 big_total_block_count;
789*4882a593Smuzhiyun 	__le64 ris_starting_lba;
790*4882a593Smuzhiyun 	__le32 ris_size;
791*4882a593Smuzhiyun 	u8     wwid[20];
792*4882a593Smuzhiyun 	u8     controller_phy_map[32];
793*4882a593Smuzhiyun 	__le16 phy_count;
794*4882a593Smuzhiyun 	u8     phy_connected_dev_type[256];
795*4882a593Smuzhiyun 	u8     phy_to_drive_bay_num[256];
796*4882a593Smuzhiyun 	__le16 phy_to_attached_dev_index[256];
797*4882a593Smuzhiyun 	u8     box_index;
798*4882a593Smuzhiyun 	u8     reserved;
799*4882a593Smuzhiyun 	__le16 extra_physical_drive_flags;
800*4882a593Smuzhiyun #define BMIC_PHYS_DRIVE_SUPPORTS_GAS_GAUGE(idphydrv) \
801*4882a593Smuzhiyun 	(idphydrv->extra_physical_drive_flags & (1 << 10))
802*4882a593Smuzhiyun 	u8     negotiated_link_rate[256];
803*4882a593Smuzhiyun 	u8     phy_to_phy_map[256];
804*4882a593Smuzhiyun 	u8     redundant_path_present_map;
805*4882a593Smuzhiyun 	u8     redundant_path_failure_map;
806*4882a593Smuzhiyun 	u8     active_path_number;
807*4882a593Smuzhiyun 	__le16 alternate_paths_phys_connector[8];
808*4882a593Smuzhiyun 	u8     alternate_paths_phys_box_on_port[8];
809*4882a593Smuzhiyun 	u8     multi_lun_device_lun_count;
810*4882a593Smuzhiyun 	u8     minimum_good_fw_revision[8];
811*4882a593Smuzhiyun 	u8     unique_inquiry_bytes[20];
812*4882a593Smuzhiyun 	u8     current_temperature_degreesC;
813*4882a593Smuzhiyun 	u8     temperature_threshold_degreesC;
814*4882a593Smuzhiyun 	u8     max_temperature_degreesC;
815*4882a593Smuzhiyun 	u8     logical_blocks_per_phys_block_exp; /* phyblocksize = 512*2^exp */
816*4882a593Smuzhiyun 	__le16 current_queue_depth_limit;
817*4882a593Smuzhiyun 	u8     reserved_switch_stuff[60];
818*4882a593Smuzhiyun 	__le16 power_on_hours; /* valid only if gas gauge supported */
819*4882a593Smuzhiyun 	__le16 percent_endurance_used; /* valid only if gas gauge supported. */
820*4882a593Smuzhiyun #define BMIC_PHYS_DRIVE_SSD_WEAROUT(idphydrv) \
821*4882a593Smuzhiyun 	((idphydrv->percent_endurance_used & 0x80) || \
822*4882a593Smuzhiyun 	 (idphydrv->percent_endurance_used > 10000))
823*4882a593Smuzhiyun 	u8     drive_authentication;
824*4882a593Smuzhiyun #define BMIC_PHYS_DRIVE_AUTHENTICATED(idphydrv) \
825*4882a593Smuzhiyun 	(idphydrv->drive_authentication == 0x80)
826*4882a593Smuzhiyun 	u8     smart_carrier_authentication;
827*4882a593Smuzhiyun #define BMIC_SMART_CARRIER_AUTHENTICATION_SUPPORTED(idphydrv) \
828*4882a593Smuzhiyun 	(idphydrv->smart_carrier_authentication != 0x0)
829*4882a593Smuzhiyun #define BMIC_SMART_CARRIER_AUTHENTICATED(idphydrv) \
830*4882a593Smuzhiyun 	(idphydrv->smart_carrier_authentication == 0x01)
831*4882a593Smuzhiyun 	u8     smart_carrier_app_fw_version;
832*4882a593Smuzhiyun 	u8     smart_carrier_bootloader_fw_version;
833*4882a593Smuzhiyun 	u8     sanitize_support_flags;
834*4882a593Smuzhiyun 	u8     drive_key_flags;
835*4882a593Smuzhiyun 	u8     encryption_key_name[64];
836*4882a593Smuzhiyun 	__le32 misc_drive_flags;
837*4882a593Smuzhiyun 	__le16 dek_index;
838*4882a593Smuzhiyun 	__le16 hba_drive_encryption_flags;
839*4882a593Smuzhiyun 	__le16 max_overwrite_time;
840*4882a593Smuzhiyun 	__le16 max_block_erase_time;
841*4882a593Smuzhiyun 	__le16 max_crypto_erase_time;
842*4882a593Smuzhiyun 	u8     device_connector_info[5];
843*4882a593Smuzhiyun 	u8     connector_name[8][8];
844*4882a593Smuzhiyun 	u8     page_83_id[16];
845*4882a593Smuzhiyun 	u8     max_link_rate[256];
846*4882a593Smuzhiyun 	u8     neg_phys_link_rate[256];
847*4882a593Smuzhiyun 	u8     box_conn_name[8];
848*4882a593Smuzhiyun } __attribute((aligned(512)));
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun struct bmic_sense_subsystem_info {
851*4882a593Smuzhiyun 	u8	primary_slot_number;
852*4882a593Smuzhiyun 	u8	reserved[3];
853*4882a593Smuzhiyun 	u8	chasis_serial_number[32];
854*4882a593Smuzhiyun 	u8	primary_world_wide_id[8];
855*4882a593Smuzhiyun 	u8	primary_array_serial_number[32]; /* NULL terminated */
856*4882a593Smuzhiyun 	u8	primary_cache_serial_number[32]; /* NULL terminated */
857*4882a593Smuzhiyun 	u8	reserved_2[8];
858*4882a593Smuzhiyun 	u8	secondary_array_serial_number[32];
859*4882a593Smuzhiyun 	u8	secondary_cache_serial_number[32];
860*4882a593Smuzhiyun 	u8	pad[332];
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun struct bmic_sense_storage_box_params {
864*4882a593Smuzhiyun 	u8	reserved[36];
865*4882a593Smuzhiyun 	u8	inquiry_valid;
866*4882a593Smuzhiyun 	u8	reserved_1[68];
867*4882a593Smuzhiyun 	u8	phys_box_on_port;
868*4882a593Smuzhiyun 	u8	reserved_2[22];
869*4882a593Smuzhiyun 	u16	connection_info;
870*4882a593Smuzhiyun 	u8	reserver_3[84];
871*4882a593Smuzhiyun 	u8	phys_connector[2];
872*4882a593Smuzhiyun 	u8	reserved_4[296];
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun #pragma pack()
876*4882a593Smuzhiyun #endif /* HPSA_CMD_H */
877