1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _GDTH_H
3*4882a593Smuzhiyun #define _GDTH_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Header file for the GDT Disk Array/Storage RAID controllers driver for Linux
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * gdth.h Copyright (C) 1995-06 ICP vortex, Achim Leubner
9*4882a593Smuzhiyun * See gdth.c for further informations and
10*4882a593Smuzhiyun * below for supported controller types
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * <achim_leubner@adaptec.com>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * $Id: gdth.h,v 1.58 2006/01/11 16:14:09 achim Exp $
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #ifndef TRUE
20*4882a593Smuzhiyun #define TRUE 1
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun #ifndef FALSE
23*4882a593Smuzhiyun #define FALSE 0
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* defines, macros */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* driver version */
29*4882a593Smuzhiyun #define GDTH_VERSION_STR "3.05"
30*4882a593Smuzhiyun #define GDTH_VERSION 3
31*4882a593Smuzhiyun #define GDTH_SUBVERSION 5
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* protocol version */
34*4882a593Smuzhiyun #define PROTOCOL_VERSION 1
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* OEM IDs */
37*4882a593Smuzhiyun #define OEM_ID_ICP 0x941c
38*4882a593Smuzhiyun #define OEM_ID_INTEL 0x8000
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* controller classes */
41*4882a593Smuzhiyun #define GDT_PCI 0x03 /* PCI controller */
42*4882a593Smuzhiyun #define GDT_PCINEW 0x04 /* new PCI controller */
43*4882a593Smuzhiyun #define GDT_PCIMPR 0x05 /* PCI MPR controller */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDT60x0
46*4882a593Smuzhiyun /* GDT_PCI */
47*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT60x0 0 /* GDT6000/6020/6050 */
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6000B 1 /* GDT6000B/6010 */
49*4882a593Smuzhiyun /* GDT_PCINEW */
50*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x10 2 /* GDT6110/6510 */
51*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x20 3 /* GDT6120/6520 */
52*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6530 4 /* GDT6530 */
53*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6550 5 /* GDT6550 */
54*4882a593Smuzhiyun /* GDT_PCINEW, wide/ultra SCSI controllers */
55*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x17 6 /* GDT6117/6517 */
56*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x27 7 /* GDT6127/6527 */
57*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6537 8 /* GDT6537 */
58*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6557 9 /* GDT6557/6557-ECC */
59*4882a593Smuzhiyun /* GDT_PCINEW, wide SCSI controllers */
60*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x15 10 /* GDT6115/6515 */
61*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x25 11 /* GDT6125/6525 */
62*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6535 12 /* GDT6535 */
63*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6555 13 /* GDT6555/6555-ECC */
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDT6x17RP
67*4882a593Smuzhiyun /* GDT_MPR, RP series, wide/ultra SCSI */
68*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x17RP 0x100 /* GDT6117RP/GDT6517RP */
69*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x27RP 0x101 /* GDT6127RP/GDT6527RP */
70*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6537RP 0x102 /* GDT6537RP */
71*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6557RP 0x103 /* GDT6557RP */
72*4882a593Smuzhiyun /* GDT_MPR, RP series, narrow/ultra SCSI */
73*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x11RP 0x104 /* GDT6111RP/GDT6511RP */
74*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x21RP 0x105 /* GDT6121RP/GDT6521RP */
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDT6x17RD
77*4882a593Smuzhiyun /* GDT_MPR, RD series, wide/ultra SCSI */
78*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x17RD 0x110 /* GDT6117RD/GDT6517RD */
79*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x27RD 0x111 /* GDT6127RD/GDT6527RD */
80*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6537RD 0x112 /* GDT6537RD */
81*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6557RD 0x113 /* GDT6557RD */
82*4882a593Smuzhiyun /* GDT_MPR, RD series, narrow/ultra SCSI */
83*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x11RD 0x114 /* GDT6111RD/GDT6511RD */
84*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x21RD 0x115 /* GDT6121RD/GDT6521RD */
85*4882a593Smuzhiyun /* GDT_MPR, RD series, wide/ultra2 SCSI */
86*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x18RD 0x118 /* GDT6118RD/GDT6518RD/
87*4882a593Smuzhiyun GDT6618RD */
88*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x28RD 0x119 /* GDT6128RD/GDT6528RD/
89*4882a593Smuzhiyun GDT6628RD */
90*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x38RD 0x11A /* GDT6538RD/GDT6638RD */
91*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x58RD 0x11B /* GDT6558RD/GDT6658RD */
92*4882a593Smuzhiyun /* GDT_MPR, RN series (64-bit PCI), wide/ultra2 SCSI */
93*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x18RN 0x168 /* GDT7118RN/GDT7518RN/
94*4882a593Smuzhiyun GDT7618RN */
95*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x28RN 0x169 /* GDT7128RN/GDT7528RN/
96*4882a593Smuzhiyun GDT7628RN */
97*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x38RN 0x16A /* GDT7538RN/GDT7638RN */
98*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x58RN 0x16B /* GDT7558RN/GDT7658RN */
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDT6x19RD
102*4882a593Smuzhiyun /* GDT_MPR, RD series, Fibre Channel */
103*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x19RD 0x210 /* GDT6519RD/GDT6619RD */
104*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT6x29RD 0x211 /* GDT6529RD/GDT6629RD */
105*4882a593Smuzhiyun /* GDT_MPR, RN series (64-bit PCI), Fibre Channel */
106*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x19RN 0x260 /* GDT7519RN/GDT7619RN */
107*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDT7x29RN 0x261 /* GDT7529RN/GDT7629RN */
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDTMAXRP
111*4882a593Smuzhiyun /* GDT_MPR, last device ID */
112*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDTMAXRP 0x2ff
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDTNEWRX
116*4882a593Smuzhiyun /* new GDT Rx Controller */
117*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDTNEWRX 0x300
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_VORTEX_GDTNEWRX2
121*4882a593Smuzhiyun /* new(2) GDT Rx Controller */
122*4882a593Smuzhiyun #define PCI_DEVICE_ID_VORTEX_GDTNEWRX2 0x301
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_SRC
126*4882a593Smuzhiyun /* Intel Storage RAID Controller */
127*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SRC 0x600
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_INTEL_SRC_XSCALE
131*4882a593Smuzhiyun /* Intel Storage RAID Controller */
132*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SRC_XSCALE 0x601
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* limits */
136*4882a593Smuzhiyun #define GDTH_SCRATCH PAGE_SIZE /* 4KB scratch buffer */
137*4882a593Smuzhiyun #define GDTH_MAXCMDS 120
138*4882a593Smuzhiyun #define GDTH_MAXC_P_L 16 /* max. cmds per lun */
139*4882a593Smuzhiyun #define GDTH_MAX_RAW 2 /* max. cmds per raw device */
140*4882a593Smuzhiyun #define MAXOFFSETS 128
141*4882a593Smuzhiyun #define MAXHA 16
142*4882a593Smuzhiyun #define MAXID 127
143*4882a593Smuzhiyun #define MAXLUN 8
144*4882a593Smuzhiyun #define MAXBUS 6
145*4882a593Smuzhiyun #define MAX_EVENTS 100 /* event buffer count */
146*4882a593Smuzhiyun #define MAX_RES_ARGS 40 /* device reservation,
147*4882a593Smuzhiyun must be a multiple of 4 */
148*4882a593Smuzhiyun #define MAXCYLS 1024
149*4882a593Smuzhiyun #define HEADS 64
150*4882a593Smuzhiyun #define SECS 32 /* mapping 64*32 */
151*4882a593Smuzhiyun #define MEDHEADS 127
152*4882a593Smuzhiyun #define MEDSECS 63 /* mapping 127*63 */
153*4882a593Smuzhiyun #define BIGHEADS 255
154*4882a593Smuzhiyun #define BIGSECS 63 /* mapping 255*63 */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* special command ptr. */
157*4882a593Smuzhiyun #define UNUSED_CMND ((struct scsi_cmnd *)-1)
158*4882a593Smuzhiyun #define INTERNAL_CMND ((struct scsi_cmnd *)-2)
159*4882a593Smuzhiyun #define SCREEN_CMND ((struct scsi_cmnd *)-3)
160*4882a593Smuzhiyun #define SPECIAL_SCP(p) (p==UNUSED_CMND || p==INTERNAL_CMND || p==SCREEN_CMND)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* controller services */
163*4882a593Smuzhiyun #define SCSIRAWSERVICE 3
164*4882a593Smuzhiyun #define CACHESERVICE 9
165*4882a593Smuzhiyun #define SCREENSERVICE 11
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* screenservice defines */
168*4882a593Smuzhiyun #define MSG_INV_HANDLE -1 /* special message handle */
169*4882a593Smuzhiyun #define MSGLEN 16 /* size of message text */
170*4882a593Smuzhiyun #define MSG_SIZE 34 /* size of message structure */
171*4882a593Smuzhiyun #define MSG_REQUEST 0 /* async. event: message */
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* DPMEM constants */
174*4882a593Smuzhiyun #define DPMEM_MAGIC 0xC0FFEE11
175*4882a593Smuzhiyun #define IC_HEADER_BYTES 48
176*4882a593Smuzhiyun #define IC_QUEUE_BYTES 4
177*4882a593Smuzhiyun #define DPMEM_COMMAND_OFFSET IC_HEADER_BYTES+IC_QUEUE_BYTES*MAXOFFSETS
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* cluster_type constants */
180*4882a593Smuzhiyun #define CLUSTER_DRIVE 1
181*4882a593Smuzhiyun #define CLUSTER_MOUNTED 2
182*4882a593Smuzhiyun #define CLUSTER_RESERVED 4
183*4882a593Smuzhiyun #define CLUSTER_RESERVE_STATE (CLUSTER_DRIVE|CLUSTER_MOUNTED|CLUSTER_RESERVED)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* commands for all services, cache service */
186*4882a593Smuzhiyun #define GDT_INIT 0 /* service initialization */
187*4882a593Smuzhiyun #define GDT_READ 1 /* read command */
188*4882a593Smuzhiyun #define GDT_WRITE 2 /* write command */
189*4882a593Smuzhiyun #define GDT_INFO 3 /* information about devices */
190*4882a593Smuzhiyun #define GDT_FLUSH 4 /* flush dirty cache buffers */
191*4882a593Smuzhiyun #define GDT_IOCTL 5 /* ioctl command */
192*4882a593Smuzhiyun #define GDT_DEVTYPE 9 /* additional information */
193*4882a593Smuzhiyun #define GDT_MOUNT 10 /* mount cache device */
194*4882a593Smuzhiyun #define GDT_UNMOUNT 11 /* unmount cache device */
195*4882a593Smuzhiyun #define GDT_SET_FEAT 12 /* set feat. (scatter/gather) */
196*4882a593Smuzhiyun #define GDT_GET_FEAT 13 /* get features */
197*4882a593Smuzhiyun #define GDT_WRITE_THR 16 /* write through */
198*4882a593Smuzhiyun #define GDT_READ_THR 17 /* read through */
199*4882a593Smuzhiyun #define GDT_EXT_INFO 18 /* extended info */
200*4882a593Smuzhiyun #define GDT_RESET 19 /* controller reset */
201*4882a593Smuzhiyun #define GDT_RESERVE_DRV 20 /* reserve host drive */
202*4882a593Smuzhiyun #define GDT_RELEASE_DRV 21 /* release host drive */
203*4882a593Smuzhiyun #define GDT_CLUST_INFO 22 /* cluster info */
204*4882a593Smuzhiyun #define GDT_RW_ATTRIBS 23 /* R/W attribs (write thru,..)*/
205*4882a593Smuzhiyun #define GDT_CLUST_RESET 24 /* releases the cluster drives*/
206*4882a593Smuzhiyun #define GDT_FREEZE_IO 25 /* freezes all IOs */
207*4882a593Smuzhiyun #define GDT_UNFREEZE_IO 26 /* unfreezes all IOs */
208*4882a593Smuzhiyun #define GDT_X_INIT_HOST 29 /* ext. init: 64 bit support */
209*4882a593Smuzhiyun #define GDT_X_INFO 30 /* ext. info for drives>2TB */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* raw service commands */
212*4882a593Smuzhiyun #define GDT_RESERVE 14 /* reserve dev. to raw serv. */
213*4882a593Smuzhiyun #define GDT_RELEASE 15 /* release device */
214*4882a593Smuzhiyun #define GDT_RESERVE_ALL 16 /* reserve all devices */
215*4882a593Smuzhiyun #define GDT_RELEASE_ALL 17 /* release all devices */
216*4882a593Smuzhiyun #define GDT_RESET_BUS 18 /* reset bus */
217*4882a593Smuzhiyun #define GDT_SCAN_START 19 /* start device scan */
218*4882a593Smuzhiyun #define GDT_SCAN_END 20 /* stop device scan */
219*4882a593Smuzhiyun #define GDT_X_INIT_RAW 21 /* ext. init: 64 bit support */
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* screen service commands */
222*4882a593Smuzhiyun #define GDT_REALTIME 3 /* realtime clock to screens. */
223*4882a593Smuzhiyun #define GDT_X_INIT_SCR 4 /* ext. init: 64 bit support */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* IOCTL command defines */
226*4882a593Smuzhiyun #define SCSI_DR_INFO 0x00 /* SCSI drive info */
227*4882a593Smuzhiyun #define SCSI_CHAN_CNT 0x05 /* SCSI channel count */
228*4882a593Smuzhiyun #define SCSI_DR_LIST 0x06 /* SCSI drive list */
229*4882a593Smuzhiyun #define SCSI_DEF_CNT 0x15 /* grown/primary defects */
230*4882a593Smuzhiyun #define DSK_STATISTICS 0x4b /* SCSI disk statistics */
231*4882a593Smuzhiyun #define IOCHAN_DESC 0x5d /* description of IO channel */
232*4882a593Smuzhiyun #define IOCHAN_RAW_DESC 0x5e /* description of raw IO chn. */
233*4882a593Smuzhiyun #define L_CTRL_PATTERN 0x20000000L /* SCSI IOCTL mask */
234*4882a593Smuzhiyun #define ARRAY_INFO 0x12 /* array drive info */
235*4882a593Smuzhiyun #define ARRAY_DRV_LIST 0x0f /* array drive list */
236*4882a593Smuzhiyun #define ARRAY_DRV_LIST2 0x34 /* array drive list (new) */
237*4882a593Smuzhiyun #define LA_CTRL_PATTERN 0x10000000L /* array IOCTL mask */
238*4882a593Smuzhiyun #define CACHE_DRV_CNT 0x01 /* cache drive count */
239*4882a593Smuzhiyun #define CACHE_DRV_LIST 0x02 /* cache drive list */
240*4882a593Smuzhiyun #define CACHE_INFO 0x04 /* cache info */
241*4882a593Smuzhiyun #define CACHE_CONFIG 0x05 /* cache configuration */
242*4882a593Smuzhiyun #define CACHE_DRV_INFO 0x07 /* cache drive info */
243*4882a593Smuzhiyun #define BOARD_FEATURES 0x15 /* controller features */
244*4882a593Smuzhiyun #define BOARD_INFO 0x28 /* controller info */
245*4882a593Smuzhiyun #define SET_PERF_MODES 0x82 /* set mode (coalescing,..) */
246*4882a593Smuzhiyun #define GET_PERF_MODES 0x83 /* get mode */
247*4882a593Smuzhiyun #define CACHE_READ_OEM_STRING_RECORD 0x84 /* read OEM string record */
248*4882a593Smuzhiyun #define HOST_GET 0x10001L /* get host drive list */
249*4882a593Smuzhiyun #define IO_CHANNEL 0x00020000L /* default IO channel */
250*4882a593Smuzhiyun #define INVALID_CHANNEL 0x0000ffffL /* invalid channel */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* service errors */
253*4882a593Smuzhiyun #define S_OK 1 /* no error */
254*4882a593Smuzhiyun #define S_GENERR 6 /* general error */
255*4882a593Smuzhiyun #define S_BSY 7 /* controller busy */
256*4882a593Smuzhiyun #define S_CACHE_UNKNOWN 12 /* cache serv.: drive unknown */
257*4882a593Smuzhiyun #define S_RAW_SCSI 12 /* raw serv.: target error */
258*4882a593Smuzhiyun #define S_RAW_ILL 0xff /* raw serv.: illegal */
259*4882a593Smuzhiyun #define S_NOFUNC -2 /* unknown function */
260*4882a593Smuzhiyun #define S_CACHE_RESERV -24 /* cache: reserv. conflict */
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* timeout values */
263*4882a593Smuzhiyun #define INIT_RETRIES 100000 /* 100000 * 1ms = 100s */
264*4882a593Smuzhiyun #define INIT_TIMEOUT 100000 /* 100000 * 1ms = 100s */
265*4882a593Smuzhiyun #define POLL_TIMEOUT 10000 /* 10000 * 1ms = 10s */
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* priorities */
268*4882a593Smuzhiyun #define DEFAULT_PRI 0x20
269*4882a593Smuzhiyun #define IOCTL_PRI 0x10
270*4882a593Smuzhiyun #define HIGH_PRI 0x08
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* data directions */
273*4882a593Smuzhiyun #define GDTH_DATA_IN 0x01000000L /* data from target */
274*4882a593Smuzhiyun #define GDTH_DATA_OUT 0x00000000L /* data to target */
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* other defines */
277*4882a593Smuzhiyun #define LINUX_OS 8 /* used for cache optim. */
278*4882a593Smuzhiyun #define SECS32 0x1f /* round capacity */
279*4882a593Smuzhiyun #define BIOS_ID_OFFS 0x10 /* offset contr-ID in ISABIOS */
280*4882a593Smuzhiyun #define LOCALBOARD 0 /* board node always 0 */
281*4882a593Smuzhiyun #define ASYNCINDEX 0 /* cmd index async. event */
282*4882a593Smuzhiyun #define SPEZINDEX 1 /* cmd index unknown service */
283*4882a593Smuzhiyun #define COALINDEX (GDTH_MAXCMDS + 2)
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* features */
286*4882a593Smuzhiyun #define SCATTER_GATHER 1 /* s/g feature */
287*4882a593Smuzhiyun #define GDT_WR_THROUGH 0x100 /* WRITE_THROUGH supported */
288*4882a593Smuzhiyun #define GDT_64BIT 0x200 /* 64bit / drv>2TB support */
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #include "gdth_ioctl.h"
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* screenservice message */
293*4882a593Smuzhiyun typedef struct {
294*4882a593Smuzhiyun u32 msg_handle; /* message handle */
295*4882a593Smuzhiyun u32 msg_len; /* size of message */
296*4882a593Smuzhiyun u32 msg_alen; /* answer length */
297*4882a593Smuzhiyun u8 msg_answer; /* answer flag */
298*4882a593Smuzhiyun u8 msg_ext; /* more messages */
299*4882a593Smuzhiyun u8 msg_reserved[2];
300*4882a593Smuzhiyun char msg_text[MSGLEN+2]; /* the message text */
301*4882a593Smuzhiyun } __attribute__((packed)) gdth_msg_str;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* IOCTL data structures */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Status coalescing buffer for returning multiple requests per interrupt */
307*4882a593Smuzhiyun typedef struct {
308*4882a593Smuzhiyun u32 status;
309*4882a593Smuzhiyun u32 ext_status;
310*4882a593Smuzhiyun u32 info0;
311*4882a593Smuzhiyun u32 info1;
312*4882a593Smuzhiyun } __attribute__((packed)) gdth_coal_status;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* performance mode data structure */
315*4882a593Smuzhiyun typedef struct {
316*4882a593Smuzhiyun u32 version; /* The version of this IOCTL structure. */
317*4882a593Smuzhiyun u32 st_mode; /* 0=dis., 1=st_buf_addr1 valid, 2=both */
318*4882a593Smuzhiyun u32 st_buff_addr1; /* physical address of status buffer 1 */
319*4882a593Smuzhiyun u32 st_buff_u_addr1; /* reserved for 64 bit addressing */
320*4882a593Smuzhiyun u32 st_buff_indx1; /* reserved command idx. for this buffer */
321*4882a593Smuzhiyun u32 st_buff_addr2; /* physical address of status buffer 1 */
322*4882a593Smuzhiyun u32 st_buff_u_addr2; /* reserved for 64 bit addressing */
323*4882a593Smuzhiyun u32 st_buff_indx2; /* reserved command idx. for this buffer */
324*4882a593Smuzhiyun u32 st_buff_size; /* size of each buffer in bytes */
325*4882a593Smuzhiyun u32 cmd_mode; /* 0 = mode disabled, 1 = cmd_buff_addr1 */
326*4882a593Smuzhiyun u32 cmd_buff_addr1; /* physical address of cmd buffer 1 */
327*4882a593Smuzhiyun u32 cmd_buff_u_addr1; /* reserved for 64 bit addressing */
328*4882a593Smuzhiyun u32 cmd_buff_indx1; /* cmd buf addr1 unique identifier */
329*4882a593Smuzhiyun u32 cmd_buff_addr2; /* physical address of cmd buffer 1 */
330*4882a593Smuzhiyun u32 cmd_buff_u_addr2; /* reserved for 64 bit addressing */
331*4882a593Smuzhiyun u32 cmd_buff_indx2; /* cmd buf addr1 unique identifier */
332*4882a593Smuzhiyun u32 cmd_buff_size; /* size of each cmd buffer in bytes */
333*4882a593Smuzhiyun u32 reserved1;
334*4882a593Smuzhiyun u32 reserved2;
335*4882a593Smuzhiyun } __attribute__((packed)) gdth_perf_modes;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* SCSI drive info */
338*4882a593Smuzhiyun typedef struct {
339*4882a593Smuzhiyun u8 vendor[8]; /* vendor string */
340*4882a593Smuzhiyun u8 product[16]; /* product string */
341*4882a593Smuzhiyun u8 revision[4]; /* revision */
342*4882a593Smuzhiyun u32 sy_rate; /* current rate for sync. tr. */
343*4882a593Smuzhiyun u32 sy_max_rate; /* max. rate for sync. tr. */
344*4882a593Smuzhiyun u32 no_ldrive; /* belongs to this log. drv.*/
345*4882a593Smuzhiyun u32 blkcnt; /* number of blocks */
346*4882a593Smuzhiyun u16 blksize; /* size of block in bytes */
347*4882a593Smuzhiyun u8 available; /* flag: access is available */
348*4882a593Smuzhiyun u8 init; /* medium is initialized */
349*4882a593Smuzhiyun u8 devtype; /* SCSI devicetype */
350*4882a593Smuzhiyun u8 rm_medium; /* medium is removable */
351*4882a593Smuzhiyun u8 wp_medium; /* medium is write protected */
352*4882a593Smuzhiyun u8 ansi; /* SCSI I/II or III? */
353*4882a593Smuzhiyun u8 protocol; /* same as ansi */
354*4882a593Smuzhiyun u8 sync; /* flag: sync. transfer enab. */
355*4882a593Smuzhiyun u8 disc; /* flag: disconnect enabled */
356*4882a593Smuzhiyun u8 queueing; /* flag: command queing enab. */
357*4882a593Smuzhiyun u8 cached; /* flag: caching enabled */
358*4882a593Smuzhiyun u8 target_id; /* target ID of device */
359*4882a593Smuzhiyun u8 lun; /* LUN id of device */
360*4882a593Smuzhiyun u8 orphan; /* flag: drive fragment */
361*4882a593Smuzhiyun u32 last_error; /* sense key or drive state */
362*4882a593Smuzhiyun u32 last_result; /* result of last command */
363*4882a593Smuzhiyun u32 check_errors; /* err. in last surface check */
364*4882a593Smuzhiyun u8 percent; /* progress for surface check */
365*4882a593Smuzhiyun u8 last_check; /* IOCTRL operation */
366*4882a593Smuzhiyun u8 res[2];
367*4882a593Smuzhiyun u32 flags; /* from 1.19/2.19: raw reserv.*/
368*4882a593Smuzhiyun u8 multi_bus; /* multi bus dev? (fibre ch.) */
369*4882a593Smuzhiyun u8 mb_status; /* status: available? */
370*4882a593Smuzhiyun u8 res2[2];
371*4882a593Smuzhiyun u8 mb_alt_status; /* status on second bus */
372*4882a593Smuzhiyun u8 mb_alt_bid; /* number of second bus */
373*4882a593Smuzhiyun u8 mb_alt_tid; /* target id on second bus */
374*4882a593Smuzhiyun u8 res3;
375*4882a593Smuzhiyun u8 fc_flag; /* from 1.22/2.22: info valid?*/
376*4882a593Smuzhiyun u8 res4;
377*4882a593Smuzhiyun u16 fc_frame_size; /* frame size (bytes) */
378*4882a593Smuzhiyun char wwn[8]; /* world wide name */
379*4882a593Smuzhiyun } __attribute__((packed)) gdth_diskinfo_str;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* get SCSI channel count */
382*4882a593Smuzhiyun typedef struct {
383*4882a593Smuzhiyun u32 channel_no; /* number of channel */
384*4882a593Smuzhiyun u32 drive_cnt; /* drive count */
385*4882a593Smuzhiyun u8 siop_id; /* SCSI processor ID */
386*4882a593Smuzhiyun u8 siop_state; /* SCSI processor state */
387*4882a593Smuzhiyun } __attribute__((packed)) gdth_getch_str;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* get SCSI drive numbers */
390*4882a593Smuzhiyun typedef struct {
391*4882a593Smuzhiyun u32 sc_no; /* SCSI channel */
392*4882a593Smuzhiyun u32 sc_cnt; /* sc_list[] elements */
393*4882a593Smuzhiyun u32 sc_list[MAXID]; /* minor device numbers */
394*4882a593Smuzhiyun } __attribute__((packed)) gdth_drlist_str;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* get grown/primary defect count */
397*4882a593Smuzhiyun typedef struct {
398*4882a593Smuzhiyun u8 sddc_type; /* 0x08: grown, 0x10: prim. */
399*4882a593Smuzhiyun u8 sddc_format; /* list entry format */
400*4882a593Smuzhiyun u8 sddc_len; /* list entry length */
401*4882a593Smuzhiyun u8 sddc_res;
402*4882a593Smuzhiyun u32 sddc_cnt; /* entry count */
403*4882a593Smuzhiyun } __attribute__((packed)) gdth_defcnt_str;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* disk statistics */
406*4882a593Smuzhiyun typedef struct {
407*4882a593Smuzhiyun u32 bid; /* SCSI channel */
408*4882a593Smuzhiyun u32 first; /* first SCSI disk */
409*4882a593Smuzhiyun u32 entries; /* number of elements */
410*4882a593Smuzhiyun u32 count; /* (R) number of init. el. */
411*4882a593Smuzhiyun u32 mon_time; /* time stamp */
412*4882a593Smuzhiyun struct {
413*4882a593Smuzhiyun u8 tid; /* target ID */
414*4882a593Smuzhiyun u8 lun; /* LUN */
415*4882a593Smuzhiyun u8 res[2];
416*4882a593Smuzhiyun u32 blk_size; /* block size in bytes */
417*4882a593Smuzhiyun u32 rd_count; /* bytes read */
418*4882a593Smuzhiyun u32 wr_count; /* bytes written */
419*4882a593Smuzhiyun u32 rd_blk_count; /* blocks read */
420*4882a593Smuzhiyun u32 wr_blk_count; /* blocks written */
421*4882a593Smuzhiyun u32 retries; /* retries */
422*4882a593Smuzhiyun u32 reassigns; /* reassigns */
423*4882a593Smuzhiyun } __attribute__((packed)) list[1];
424*4882a593Smuzhiyun } __attribute__((packed)) gdth_dskstat_str;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* IO channel header */
427*4882a593Smuzhiyun typedef struct {
428*4882a593Smuzhiyun u32 version; /* version (-1UL: newest) */
429*4882a593Smuzhiyun u8 list_entries; /* list entry count */
430*4882a593Smuzhiyun u8 first_chan; /* first channel number */
431*4882a593Smuzhiyun u8 last_chan; /* last channel number */
432*4882a593Smuzhiyun u8 chan_count; /* (R) channel count */
433*4882a593Smuzhiyun u32 list_offset; /* offset of list[0] */
434*4882a593Smuzhiyun } __attribute__((packed)) gdth_iochan_header;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* get IO channel description */
437*4882a593Smuzhiyun typedef struct {
438*4882a593Smuzhiyun gdth_iochan_header hdr;
439*4882a593Smuzhiyun struct {
440*4882a593Smuzhiyun u32 address; /* channel address */
441*4882a593Smuzhiyun u8 type; /* type (SCSI, FCAL) */
442*4882a593Smuzhiyun u8 local_no; /* local number */
443*4882a593Smuzhiyun u16 features; /* channel features */
444*4882a593Smuzhiyun } __attribute__((packed)) list[MAXBUS];
445*4882a593Smuzhiyun } __attribute__((packed)) gdth_iochan_str;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* get raw IO channel description */
448*4882a593Smuzhiyun typedef struct {
449*4882a593Smuzhiyun gdth_iochan_header hdr;
450*4882a593Smuzhiyun struct {
451*4882a593Smuzhiyun u8 proc_id; /* processor id */
452*4882a593Smuzhiyun u8 proc_defect; /* defect ? */
453*4882a593Smuzhiyun u8 reserved[2];
454*4882a593Smuzhiyun } __attribute__((packed)) list[MAXBUS];
455*4882a593Smuzhiyun } __attribute__((packed)) gdth_raw_iochan_str;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* array drive component */
458*4882a593Smuzhiyun typedef struct {
459*4882a593Smuzhiyun u32 al_controller; /* controller ID */
460*4882a593Smuzhiyun u8 al_cache_drive; /* cache drive number */
461*4882a593Smuzhiyun u8 al_status; /* cache drive state */
462*4882a593Smuzhiyun u8 al_res[2];
463*4882a593Smuzhiyun } __attribute__((packed)) gdth_arraycomp_str;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* array drive information */
466*4882a593Smuzhiyun typedef struct {
467*4882a593Smuzhiyun u8 ai_type; /* array type (RAID0,4,5) */
468*4882a593Smuzhiyun u8 ai_cache_drive_cnt; /* active cachedrives */
469*4882a593Smuzhiyun u8 ai_state; /* array drive state */
470*4882a593Smuzhiyun u8 ai_master_cd; /* master cachedrive */
471*4882a593Smuzhiyun u32 ai_master_controller; /* ID of master controller */
472*4882a593Smuzhiyun u32 ai_size; /* user capacity [sectors] */
473*4882a593Smuzhiyun u32 ai_striping_size; /* striping size [sectors] */
474*4882a593Smuzhiyun u32 ai_secsize; /* sector size [bytes] */
475*4882a593Smuzhiyun u32 ai_err_info; /* failed cache drive */
476*4882a593Smuzhiyun u8 ai_name[8]; /* name of the array drive */
477*4882a593Smuzhiyun u8 ai_controller_cnt; /* number of controllers */
478*4882a593Smuzhiyun u8 ai_removable; /* flag: removable */
479*4882a593Smuzhiyun u8 ai_write_protected; /* flag: write protected */
480*4882a593Smuzhiyun u8 ai_devtype; /* type: always direct access */
481*4882a593Smuzhiyun gdth_arraycomp_str ai_drives[35]; /* drive components: */
482*4882a593Smuzhiyun u8 ai_drive_entries; /* number of drive components */
483*4882a593Smuzhiyun u8 ai_protected; /* protection flag */
484*4882a593Smuzhiyun u8 ai_verify_state; /* state of a parity verify */
485*4882a593Smuzhiyun u8 ai_ext_state; /* extended array drive state */
486*4882a593Smuzhiyun u8 ai_expand_state; /* array expand state (>=2.18)*/
487*4882a593Smuzhiyun u8 ai_reserved[3];
488*4882a593Smuzhiyun } __attribute__((packed)) gdth_arrayinf_str;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* get array drive list */
491*4882a593Smuzhiyun typedef struct {
492*4882a593Smuzhiyun u32 controller_no; /* controller no. */
493*4882a593Smuzhiyun u8 cd_handle; /* master cachedrive */
494*4882a593Smuzhiyun u8 is_arrayd; /* Flag: is array drive? */
495*4882a593Smuzhiyun u8 is_master; /* Flag: is array master? */
496*4882a593Smuzhiyun u8 is_parity; /* Flag: is parity drive? */
497*4882a593Smuzhiyun u8 is_hotfix; /* Flag: is hotfix drive? */
498*4882a593Smuzhiyun u8 res[3];
499*4882a593Smuzhiyun } __attribute__((packed)) gdth_alist_str;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun typedef struct {
502*4882a593Smuzhiyun u32 entries_avail; /* allocated entries */
503*4882a593Smuzhiyun u32 entries_init; /* returned entries */
504*4882a593Smuzhiyun u32 first_entry; /* first entry number */
505*4882a593Smuzhiyun u32 list_offset; /* offset of following list */
506*4882a593Smuzhiyun gdth_alist_str list[1]; /* list */
507*4882a593Smuzhiyun } __attribute__((packed)) gdth_arcdl_str;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* cache info/config IOCTL */
510*4882a593Smuzhiyun typedef struct {
511*4882a593Smuzhiyun u32 version; /* firmware version */
512*4882a593Smuzhiyun u16 state; /* cache state (on/off) */
513*4882a593Smuzhiyun u16 strategy; /* cache strategy */
514*4882a593Smuzhiyun u16 write_back; /* write back state (on/off) */
515*4882a593Smuzhiyun u16 block_size; /* cache block size */
516*4882a593Smuzhiyun } __attribute__((packed)) gdth_cpar_str;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun typedef struct {
519*4882a593Smuzhiyun u32 csize; /* cache size */
520*4882a593Smuzhiyun u32 read_cnt; /* read/write counter */
521*4882a593Smuzhiyun u32 write_cnt;
522*4882a593Smuzhiyun u32 tr_hits; /* hits */
523*4882a593Smuzhiyun u32 sec_hits;
524*4882a593Smuzhiyun u32 sec_miss; /* misses */
525*4882a593Smuzhiyun } __attribute__((packed)) gdth_cstat_str;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun typedef struct {
528*4882a593Smuzhiyun gdth_cpar_str cpar;
529*4882a593Smuzhiyun gdth_cstat_str cstat;
530*4882a593Smuzhiyun } __attribute__((packed)) gdth_cinfo_str;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* cache drive info */
533*4882a593Smuzhiyun typedef struct {
534*4882a593Smuzhiyun u8 cd_name[8]; /* cache drive name */
535*4882a593Smuzhiyun u32 cd_devtype; /* SCSI devicetype */
536*4882a593Smuzhiyun u32 cd_ldcnt; /* number of log. drives */
537*4882a593Smuzhiyun u32 cd_last_error; /* last error */
538*4882a593Smuzhiyun u8 cd_initialized; /* drive is initialized */
539*4882a593Smuzhiyun u8 cd_removable; /* media is removable */
540*4882a593Smuzhiyun u8 cd_write_protected; /* write protected */
541*4882a593Smuzhiyun u8 cd_flags; /* Pool Hot Fix? */
542*4882a593Smuzhiyun u32 ld_blkcnt; /* number of blocks */
543*4882a593Smuzhiyun u32 ld_blksize; /* blocksize */
544*4882a593Smuzhiyun u32 ld_dcnt; /* number of disks */
545*4882a593Smuzhiyun u32 ld_slave; /* log. drive index */
546*4882a593Smuzhiyun u32 ld_dtype; /* type of logical drive */
547*4882a593Smuzhiyun u32 ld_last_error; /* last error */
548*4882a593Smuzhiyun u8 ld_name[8]; /* log. drive name */
549*4882a593Smuzhiyun u8 ld_error; /* error */
550*4882a593Smuzhiyun } __attribute__((packed)) gdth_cdrinfo_str;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* OEM string */
553*4882a593Smuzhiyun typedef struct {
554*4882a593Smuzhiyun u32 ctl_version;
555*4882a593Smuzhiyun u32 file_major_version;
556*4882a593Smuzhiyun u32 file_minor_version;
557*4882a593Smuzhiyun u32 buffer_size;
558*4882a593Smuzhiyun u32 cpy_count;
559*4882a593Smuzhiyun u32 ext_error;
560*4882a593Smuzhiyun u32 oem_id;
561*4882a593Smuzhiyun u32 board_id;
562*4882a593Smuzhiyun } __attribute__((packed)) gdth_oem_str_params;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun typedef struct {
565*4882a593Smuzhiyun u8 product_0_1_name[16];
566*4882a593Smuzhiyun u8 product_4_5_name[16];
567*4882a593Smuzhiyun u8 product_cluster_name[16];
568*4882a593Smuzhiyun u8 product_reserved[16];
569*4882a593Smuzhiyun u8 scsi_cluster_target_vendor_id[16];
570*4882a593Smuzhiyun u8 cluster_raid_fw_name[16];
571*4882a593Smuzhiyun u8 oem_brand_name[16];
572*4882a593Smuzhiyun u8 oem_raid_type[16];
573*4882a593Smuzhiyun u8 bios_type[13];
574*4882a593Smuzhiyun u8 bios_title[50];
575*4882a593Smuzhiyun u8 oem_company_name[37];
576*4882a593Smuzhiyun u32 pci_id_1;
577*4882a593Smuzhiyun u32 pci_id_2;
578*4882a593Smuzhiyun u8 validation_status[80];
579*4882a593Smuzhiyun u8 reserved_1[4];
580*4882a593Smuzhiyun u8 scsi_host_drive_inquiry_vendor_id[16];
581*4882a593Smuzhiyun u8 library_file_template[16];
582*4882a593Smuzhiyun u8 reserved_2[16];
583*4882a593Smuzhiyun u8 tool_name_1[32];
584*4882a593Smuzhiyun u8 tool_name_2[32];
585*4882a593Smuzhiyun u8 tool_name_3[32];
586*4882a593Smuzhiyun u8 oem_contact_1[84];
587*4882a593Smuzhiyun u8 oem_contact_2[84];
588*4882a593Smuzhiyun u8 oem_contact_3[84];
589*4882a593Smuzhiyun } __attribute__((packed)) gdth_oem_str;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun typedef struct {
592*4882a593Smuzhiyun gdth_oem_str_params params;
593*4882a593Smuzhiyun gdth_oem_str text;
594*4882a593Smuzhiyun } __attribute__((packed)) gdth_oem_str_ioctl;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* board features */
597*4882a593Smuzhiyun typedef struct {
598*4882a593Smuzhiyun u8 chaining; /* Chaining supported */
599*4882a593Smuzhiyun u8 striping; /* Striping (RAID-0) supp. */
600*4882a593Smuzhiyun u8 mirroring; /* Mirroring (RAID-1) supp. */
601*4882a593Smuzhiyun u8 raid; /* RAID-4/5/10 supported */
602*4882a593Smuzhiyun } __attribute__((packed)) gdth_bfeat_str;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* board info IOCTL */
605*4882a593Smuzhiyun typedef struct {
606*4882a593Smuzhiyun u32 ser_no; /* serial no. */
607*4882a593Smuzhiyun u8 oem_id[2]; /* OEM ID */
608*4882a593Smuzhiyun u16 ep_flags; /* eprom flags */
609*4882a593Smuzhiyun u32 proc_id; /* processor ID */
610*4882a593Smuzhiyun u32 memsize; /* memory size (bytes) */
611*4882a593Smuzhiyun u8 mem_banks; /* memory banks */
612*4882a593Smuzhiyun u8 chan_type; /* channel type */
613*4882a593Smuzhiyun u8 chan_count; /* channel count */
614*4882a593Smuzhiyun u8 rdongle_pres; /* dongle present? */
615*4882a593Smuzhiyun u32 epr_fw_ver; /* (eprom) firmware version */
616*4882a593Smuzhiyun u32 upd_fw_ver; /* (update) firmware version */
617*4882a593Smuzhiyun u32 upd_revision; /* update revision */
618*4882a593Smuzhiyun char type_string[16]; /* controller name */
619*4882a593Smuzhiyun char raid_string[16]; /* RAID firmware name */
620*4882a593Smuzhiyun u8 update_pres; /* update present? */
621*4882a593Smuzhiyun u8 xor_pres; /* XOR engine present? */
622*4882a593Smuzhiyun u8 prom_type; /* ROM type (eprom/flash) */
623*4882a593Smuzhiyun u8 prom_count; /* number of ROM devices */
624*4882a593Smuzhiyun u32 dup_pres; /* duplexing module present? */
625*4882a593Smuzhiyun u32 chan_pres; /* number of expansion chn. */
626*4882a593Smuzhiyun u32 mem_pres; /* memory expansion inst. ? */
627*4882a593Smuzhiyun u8 ft_bus_system; /* fault bus supported? */
628*4882a593Smuzhiyun u8 subtype_valid; /* board_subtype valid? */
629*4882a593Smuzhiyun u8 board_subtype; /* subtype/hardware level */
630*4882a593Smuzhiyun u8 ramparity_pres; /* RAM parity check hardware? */
631*4882a593Smuzhiyun } __attribute__((packed)) gdth_binfo_str;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* get host drive info */
634*4882a593Smuzhiyun typedef struct {
635*4882a593Smuzhiyun char name[8]; /* host drive name */
636*4882a593Smuzhiyun u32 size; /* size (sectors) */
637*4882a593Smuzhiyun u8 host_drive; /* host drive number */
638*4882a593Smuzhiyun u8 log_drive; /* log. drive (master) */
639*4882a593Smuzhiyun u8 reserved;
640*4882a593Smuzhiyun u8 rw_attribs; /* r/w attribs */
641*4882a593Smuzhiyun u32 start_sec; /* start sector */
642*4882a593Smuzhiyun } __attribute__((packed)) gdth_hentry_str;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun typedef struct {
645*4882a593Smuzhiyun u32 entries; /* entry count */
646*4882a593Smuzhiyun u32 offset; /* offset of entries */
647*4882a593Smuzhiyun u8 secs_p_head; /* sectors/head */
648*4882a593Smuzhiyun u8 heads_p_cyl; /* heads/cylinder */
649*4882a593Smuzhiyun u8 reserved;
650*4882a593Smuzhiyun u8 clust_drvtype; /* cluster drive type */
651*4882a593Smuzhiyun u32 location; /* controller number */
652*4882a593Smuzhiyun gdth_hentry_str entry[MAX_HDRIVES]; /* entries */
653*4882a593Smuzhiyun } __attribute__((packed)) gdth_hget_str;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /* DPRAM structures */
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* interface area ISA/PCI */
659*4882a593Smuzhiyun typedef struct {
660*4882a593Smuzhiyun u8 S_Cmd_Indx; /* special command */
661*4882a593Smuzhiyun u8 volatile S_Status; /* status special command */
662*4882a593Smuzhiyun u16 reserved1;
663*4882a593Smuzhiyun u32 S_Info[4]; /* add. info special command */
664*4882a593Smuzhiyun u8 volatile Sema0; /* command semaphore */
665*4882a593Smuzhiyun u8 reserved2[3];
666*4882a593Smuzhiyun u8 Cmd_Index; /* command number */
667*4882a593Smuzhiyun u8 reserved3[3];
668*4882a593Smuzhiyun u16 volatile Status; /* command status */
669*4882a593Smuzhiyun u16 Service; /* service(for async.events) */
670*4882a593Smuzhiyun u32 Info[2]; /* additional info */
671*4882a593Smuzhiyun struct {
672*4882a593Smuzhiyun u16 offset; /* command offs. in the DPRAM*/
673*4882a593Smuzhiyun u16 serv_id; /* service */
674*4882a593Smuzhiyun } __attribute__((packed)) comm_queue[MAXOFFSETS]; /* command queue */
675*4882a593Smuzhiyun u32 bios_reserved[2];
676*4882a593Smuzhiyun u8 gdt_dpr_cmd[1]; /* commands */
677*4882a593Smuzhiyun } __attribute__((packed)) gdt_dpr_if;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* SRAM structure PCI controllers */
680*4882a593Smuzhiyun typedef struct {
681*4882a593Smuzhiyun u32 magic; /* controller ID from BIOS */
682*4882a593Smuzhiyun u16 need_deinit; /* switch betw. BIOS/driver */
683*4882a593Smuzhiyun u8 switch_support; /* see need_deinit */
684*4882a593Smuzhiyun u8 padding[9];
685*4882a593Smuzhiyun u8 os_used[16]; /* OS code per service */
686*4882a593Smuzhiyun u8 unused[28];
687*4882a593Smuzhiyun u8 fw_magic; /* contr. ID from firmware */
688*4882a593Smuzhiyun } __attribute__((packed)) gdt_pci_sram;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* DPRAM ISA controllers */
691*4882a593Smuzhiyun typedef struct {
692*4882a593Smuzhiyun union {
693*4882a593Smuzhiyun struct {
694*4882a593Smuzhiyun u8 bios_used[0x3c00-32]; /* 15KB - 32Bytes BIOS */
695*4882a593Smuzhiyun u16 need_deinit; /* switch betw. BIOS/driver */
696*4882a593Smuzhiyun u8 switch_support; /* see need_deinit */
697*4882a593Smuzhiyun u8 padding[9];
698*4882a593Smuzhiyun u8 os_used[16]; /* OS code per service */
699*4882a593Smuzhiyun } __attribute__((packed)) dp_sram;
700*4882a593Smuzhiyun u8 bios_area[0x4000]; /* 16KB reserved for BIOS */
701*4882a593Smuzhiyun } bu;
702*4882a593Smuzhiyun union {
703*4882a593Smuzhiyun gdt_dpr_if ic; /* interface area */
704*4882a593Smuzhiyun u8 if_area[0x3000]; /* 12KB for interface */
705*4882a593Smuzhiyun } u;
706*4882a593Smuzhiyun struct {
707*4882a593Smuzhiyun u8 memlock; /* write protection DPRAM */
708*4882a593Smuzhiyun u8 event; /* release event */
709*4882a593Smuzhiyun u8 irqen; /* board interrupts enable */
710*4882a593Smuzhiyun u8 irqdel; /* acknowledge board int. */
711*4882a593Smuzhiyun u8 volatile Sema1; /* status semaphore */
712*4882a593Smuzhiyun u8 rq; /* IRQ/DRQ configuration */
713*4882a593Smuzhiyun } __attribute__((packed)) io;
714*4882a593Smuzhiyun } __attribute__((packed)) gdt2_dpram_str;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* DPRAM PCI controllers */
717*4882a593Smuzhiyun typedef struct {
718*4882a593Smuzhiyun union {
719*4882a593Smuzhiyun gdt_dpr_if ic; /* interface area */
720*4882a593Smuzhiyun u8 if_area[0xff0-sizeof(gdt_pci_sram)];
721*4882a593Smuzhiyun } u;
722*4882a593Smuzhiyun gdt_pci_sram gdt6sr; /* SRAM structure */
723*4882a593Smuzhiyun struct {
724*4882a593Smuzhiyun u8 unused0[1];
725*4882a593Smuzhiyun u8 volatile Sema1; /* command semaphore */
726*4882a593Smuzhiyun u8 unused1[3];
727*4882a593Smuzhiyun u8 irqen; /* board interrupts enable */
728*4882a593Smuzhiyun u8 unused2[2];
729*4882a593Smuzhiyun u8 event; /* release event */
730*4882a593Smuzhiyun u8 unused3[3];
731*4882a593Smuzhiyun u8 irqdel; /* acknowledge board int. */
732*4882a593Smuzhiyun u8 unused4[3];
733*4882a593Smuzhiyun } __attribute__((packed)) io;
734*4882a593Smuzhiyun } __attribute__((packed)) gdt6_dpram_str;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* PLX register structure (new PCI controllers) */
737*4882a593Smuzhiyun typedef struct {
738*4882a593Smuzhiyun u8 cfg_reg; /* DPRAM cfg.(2:below 1MB,0:anywhere)*/
739*4882a593Smuzhiyun u8 unused1[0x3f];
740*4882a593Smuzhiyun u8 volatile sema0_reg; /* command semaphore */
741*4882a593Smuzhiyun u8 volatile sema1_reg; /* status semaphore */
742*4882a593Smuzhiyun u8 unused2[2];
743*4882a593Smuzhiyun u16 volatile status; /* command status */
744*4882a593Smuzhiyun u16 service; /* service */
745*4882a593Smuzhiyun u32 info[2]; /* additional info */
746*4882a593Smuzhiyun u8 unused3[0x10];
747*4882a593Smuzhiyun u8 ldoor_reg; /* PCI to local doorbell */
748*4882a593Smuzhiyun u8 unused4[3];
749*4882a593Smuzhiyun u8 volatile edoor_reg; /* local to PCI doorbell */
750*4882a593Smuzhiyun u8 unused5[3];
751*4882a593Smuzhiyun u8 control0; /* control0 register(unused) */
752*4882a593Smuzhiyun u8 control1; /* board interrupts enable */
753*4882a593Smuzhiyun u8 unused6[0x16];
754*4882a593Smuzhiyun } __attribute__((packed)) gdt6c_plx_regs;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* DPRAM new PCI controllers */
757*4882a593Smuzhiyun typedef struct {
758*4882a593Smuzhiyun union {
759*4882a593Smuzhiyun gdt_dpr_if ic; /* interface area */
760*4882a593Smuzhiyun u8 if_area[0x4000-sizeof(gdt_pci_sram)];
761*4882a593Smuzhiyun } u;
762*4882a593Smuzhiyun gdt_pci_sram gdt6sr; /* SRAM structure */
763*4882a593Smuzhiyun } __attribute__((packed)) gdt6c_dpram_str;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* i960 register structure (PCI MPR controllers) */
766*4882a593Smuzhiyun typedef struct {
767*4882a593Smuzhiyun u8 unused1[16];
768*4882a593Smuzhiyun u8 volatile sema0_reg; /* command semaphore */
769*4882a593Smuzhiyun u8 unused2;
770*4882a593Smuzhiyun u8 volatile sema1_reg; /* status semaphore */
771*4882a593Smuzhiyun u8 unused3;
772*4882a593Smuzhiyun u16 volatile status; /* command status */
773*4882a593Smuzhiyun u16 service; /* service */
774*4882a593Smuzhiyun u32 info[2]; /* additional info */
775*4882a593Smuzhiyun u8 ldoor_reg; /* PCI to local doorbell */
776*4882a593Smuzhiyun u8 unused4[11];
777*4882a593Smuzhiyun u8 volatile edoor_reg; /* local to PCI doorbell */
778*4882a593Smuzhiyun u8 unused5[7];
779*4882a593Smuzhiyun u8 edoor_en_reg; /* board interrupts enable */
780*4882a593Smuzhiyun u8 unused6[27];
781*4882a593Smuzhiyun u32 unused7[939];
782*4882a593Smuzhiyun u32 severity;
783*4882a593Smuzhiyun char evt_str[256]; /* event string */
784*4882a593Smuzhiyun } __attribute__((packed)) gdt6m_i960_regs;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* DPRAM PCI MPR controllers */
787*4882a593Smuzhiyun typedef struct {
788*4882a593Smuzhiyun gdt6m_i960_regs i960r; /* 4KB i960 registers */
789*4882a593Smuzhiyun union {
790*4882a593Smuzhiyun gdt_dpr_if ic; /* interface area */
791*4882a593Smuzhiyun u8 if_area[0x3000-sizeof(gdt_pci_sram)];
792*4882a593Smuzhiyun } u;
793*4882a593Smuzhiyun gdt_pci_sram gdt6sr; /* SRAM structure */
794*4882a593Smuzhiyun } __attribute__((packed)) gdt6m_dpram_str;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* PCI resources */
798*4882a593Smuzhiyun typedef struct {
799*4882a593Smuzhiyun struct pci_dev *pdev;
800*4882a593Smuzhiyun unsigned long dpmem; /* DPRAM address */
801*4882a593Smuzhiyun unsigned long io; /* IO address */
802*4882a593Smuzhiyun } gdth_pci_str;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* controller information structure */
806*4882a593Smuzhiyun typedef struct {
807*4882a593Smuzhiyun struct Scsi_Host *shost;
808*4882a593Smuzhiyun struct list_head list;
809*4882a593Smuzhiyun u16 hanum;
810*4882a593Smuzhiyun u16 oem_id; /* OEM */
811*4882a593Smuzhiyun u16 type; /* controller class */
812*4882a593Smuzhiyun u32 stype; /* subtype (PCI: device ID) */
813*4882a593Smuzhiyun u16 fw_vers; /* firmware version */
814*4882a593Smuzhiyun u16 cache_feat; /* feat. cache serv. (s/g,..)*/
815*4882a593Smuzhiyun u16 raw_feat; /* feat. raw service (s/g,..)*/
816*4882a593Smuzhiyun u16 screen_feat; /* feat. raw service (s/g,..)*/
817*4882a593Smuzhiyun void __iomem *brd; /* DPRAM address */
818*4882a593Smuzhiyun u32 brd_phys; /* slot number/BIOS address */
819*4882a593Smuzhiyun gdt6c_plx_regs *plx; /* PLX regs (new PCI contr.) */
820*4882a593Smuzhiyun gdth_cmd_str cmdext;
821*4882a593Smuzhiyun gdth_cmd_str *pccb; /* address command structure */
822*4882a593Smuzhiyun u32 ccb_phys; /* phys. address */
823*4882a593Smuzhiyun #ifdef INT_COAL
824*4882a593Smuzhiyun gdth_coal_status *coal_stat; /* buffer for coalescing int.*/
825*4882a593Smuzhiyun u64 coal_stat_phys; /* phys. address */
826*4882a593Smuzhiyun #endif
827*4882a593Smuzhiyun char *pscratch; /* scratch (DMA) buffer */
828*4882a593Smuzhiyun u64 scratch_phys; /* phys. address */
829*4882a593Smuzhiyun u8 scratch_busy; /* in use? */
830*4882a593Smuzhiyun u8 dma64_support; /* 64-bit DMA supported? */
831*4882a593Smuzhiyun gdth_msg_str *pmsg; /* message buffer */
832*4882a593Smuzhiyun u64 msg_phys; /* phys. address */
833*4882a593Smuzhiyun u8 scan_mode; /* current scan mode */
834*4882a593Smuzhiyun u8 irq; /* IRQ */
835*4882a593Smuzhiyun u8 drq; /* DRQ (ISA controllers) */
836*4882a593Smuzhiyun u16 status; /* command status */
837*4882a593Smuzhiyun u16 service; /* service/firmware ver./.. */
838*4882a593Smuzhiyun u32 info;
839*4882a593Smuzhiyun u32 info2; /* additional info */
840*4882a593Smuzhiyun struct scsi_cmnd *req_first; /* top of request queue */
841*4882a593Smuzhiyun struct {
842*4882a593Smuzhiyun u8 present; /* Flag: host drive present? */
843*4882a593Smuzhiyun u8 is_logdrv; /* Flag: log. drive (master)? */
844*4882a593Smuzhiyun u8 is_arraydrv; /* Flag: array drive? */
845*4882a593Smuzhiyun u8 is_master; /* Flag: array drive master? */
846*4882a593Smuzhiyun u8 is_parity; /* Flag: parity drive? */
847*4882a593Smuzhiyun u8 is_hotfix; /* Flag: hotfix drive? */
848*4882a593Smuzhiyun u8 master_no; /* number of master drive */
849*4882a593Smuzhiyun u8 lock; /* drive locked? (hot plug) */
850*4882a593Smuzhiyun u8 heads; /* mapping */
851*4882a593Smuzhiyun u8 secs;
852*4882a593Smuzhiyun u16 devtype; /* further information */
853*4882a593Smuzhiyun u64 size; /* capacity */
854*4882a593Smuzhiyun u8 ldr_no; /* log. drive no. */
855*4882a593Smuzhiyun u8 rw_attribs; /* r/w attributes */
856*4882a593Smuzhiyun u8 cluster_type; /* cluster properties */
857*4882a593Smuzhiyun u8 media_changed; /* Flag:MOUNT/UNMOUNT occurred */
858*4882a593Smuzhiyun u32 start_sec; /* start sector */
859*4882a593Smuzhiyun } hdr[MAX_LDRIVES]; /* host drives */
860*4882a593Smuzhiyun struct {
861*4882a593Smuzhiyun u8 lock; /* channel locked? (hot plug) */
862*4882a593Smuzhiyun u8 pdev_cnt; /* physical device count */
863*4882a593Smuzhiyun u8 local_no; /* local channel number */
864*4882a593Smuzhiyun u8 io_cnt[MAXID]; /* current IO count */
865*4882a593Smuzhiyun u32 address; /* channel address */
866*4882a593Smuzhiyun u32 id_list[MAXID]; /* IDs of the phys. devices */
867*4882a593Smuzhiyun } raw[MAXBUS]; /* SCSI channels */
868*4882a593Smuzhiyun struct {
869*4882a593Smuzhiyun struct scsi_cmnd *cmnd; /* pending request */
870*4882a593Smuzhiyun u16 service; /* service */
871*4882a593Smuzhiyun } cmd_tab[GDTH_MAXCMDS]; /* table of pend. requests */
872*4882a593Smuzhiyun struct gdth_cmndinfo { /* per-command private info */
873*4882a593Smuzhiyun int index;
874*4882a593Smuzhiyun int internal_command; /* don't call scsi_done */
875*4882a593Smuzhiyun gdth_cmd_str *internal_cmd_str; /* crier for internal messages*/
876*4882a593Smuzhiyun dma_addr_t sense_paddr; /* sense dma-addr */
877*4882a593Smuzhiyun u8 priority;
878*4882a593Smuzhiyun int timeout_count; /* # of timeout calls */
879*4882a593Smuzhiyun volatile int wait_for_completion;
880*4882a593Smuzhiyun u16 status;
881*4882a593Smuzhiyun u32 info;
882*4882a593Smuzhiyun enum dma_data_direction dma_dir;
883*4882a593Smuzhiyun int phase; /* ???? */
884*4882a593Smuzhiyun int OpCode;
885*4882a593Smuzhiyun } cmndinfo[GDTH_MAXCMDS]; /* index==0 is free */
886*4882a593Smuzhiyun u8 bus_cnt; /* SCSI bus count */
887*4882a593Smuzhiyun u8 tid_cnt; /* Target ID count */
888*4882a593Smuzhiyun u8 bus_id[MAXBUS]; /* IOP IDs */
889*4882a593Smuzhiyun u8 virt_bus; /* number of virtual bus */
890*4882a593Smuzhiyun u8 more_proc; /* more /proc info supported */
891*4882a593Smuzhiyun u16 cmd_cnt; /* command count in DPRAM */
892*4882a593Smuzhiyun u16 cmd_len; /* length of actual command */
893*4882a593Smuzhiyun u16 cmd_offs_dpmem; /* actual offset in DPRAM */
894*4882a593Smuzhiyun u16 ic_all_size; /* sizeof DPRAM interf. area */
895*4882a593Smuzhiyun gdth_cpar_str cpar; /* controller cache par. */
896*4882a593Smuzhiyun gdth_bfeat_str bfeat; /* controller features */
897*4882a593Smuzhiyun gdth_binfo_str binfo; /* controller info */
898*4882a593Smuzhiyun gdth_evt_data dvr; /* event structure */
899*4882a593Smuzhiyun spinlock_t smp_lock;
900*4882a593Smuzhiyun struct pci_dev *pdev;
901*4882a593Smuzhiyun char oem_name[8];
902*4882a593Smuzhiyun #ifdef GDTH_DMA_STATISTICS
903*4882a593Smuzhiyun unsigned long dma32_cnt, dma64_cnt; /* statistics: DMA buffer */
904*4882a593Smuzhiyun #endif
905*4882a593Smuzhiyun struct scsi_device *sdev;
906*4882a593Smuzhiyun } gdth_ha_str;
907*4882a593Smuzhiyun
gdth_cmnd_priv(struct scsi_cmnd * cmd)908*4882a593Smuzhiyun static inline struct gdth_cmndinfo *gdth_cmnd_priv(struct scsi_cmnd* cmd)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun return (struct gdth_cmndinfo *)cmd->host_scribble;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* INQUIRY data format */
914*4882a593Smuzhiyun typedef struct {
915*4882a593Smuzhiyun u8 type_qual;
916*4882a593Smuzhiyun u8 modif_rmb;
917*4882a593Smuzhiyun u8 version;
918*4882a593Smuzhiyun u8 resp_aenc;
919*4882a593Smuzhiyun u8 add_length;
920*4882a593Smuzhiyun u8 reserved1;
921*4882a593Smuzhiyun u8 reserved2;
922*4882a593Smuzhiyun u8 misc;
923*4882a593Smuzhiyun u8 vendor[8];
924*4882a593Smuzhiyun u8 product[16];
925*4882a593Smuzhiyun u8 revision[4];
926*4882a593Smuzhiyun } __attribute__((packed)) gdth_inq_data;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* READ_CAPACITY data format */
929*4882a593Smuzhiyun typedef struct {
930*4882a593Smuzhiyun u32 last_block_no;
931*4882a593Smuzhiyun u32 block_length;
932*4882a593Smuzhiyun } __attribute__((packed)) gdth_rdcap_data;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* READ_CAPACITY (16) data format */
935*4882a593Smuzhiyun typedef struct {
936*4882a593Smuzhiyun u64 last_block_no;
937*4882a593Smuzhiyun u32 block_length;
938*4882a593Smuzhiyun } __attribute__((packed)) gdth_rdcap16_data;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* REQUEST_SENSE data format */
941*4882a593Smuzhiyun typedef struct {
942*4882a593Smuzhiyun u8 errorcode;
943*4882a593Smuzhiyun u8 segno;
944*4882a593Smuzhiyun u8 key;
945*4882a593Smuzhiyun u32 info;
946*4882a593Smuzhiyun u8 add_length;
947*4882a593Smuzhiyun u32 cmd_info;
948*4882a593Smuzhiyun u8 adsc;
949*4882a593Smuzhiyun u8 adsq;
950*4882a593Smuzhiyun u8 fruc;
951*4882a593Smuzhiyun u8 key_spec[3];
952*4882a593Smuzhiyun } __attribute__((packed)) gdth_sense_data;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* MODE_SENSE data format */
955*4882a593Smuzhiyun typedef struct {
956*4882a593Smuzhiyun struct {
957*4882a593Smuzhiyun u8 data_length;
958*4882a593Smuzhiyun u8 med_type;
959*4882a593Smuzhiyun u8 dev_par;
960*4882a593Smuzhiyun u8 bd_length;
961*4882a593Smuzhiyun } __attribute__((packed)) hd;
962*4882a593Smuzhiyun struct {
963*4882a593Smuzhiyun u8 dens_code;
964*4882a593Smuzhiyun u8 block_count[3];
965*4882a593Smuzhiyun u8 reserved;
966*4882a593Smuzhiyun u8 block_length[3];
967*4882a593Smuzhiyun } __attribute__((packed)) bd;
968*4882a593Smuzhiyun } __attribute__((packed)) gdth_modep_data;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* stack frame */
971*4882a593Smuzhiyun typedef struct {
972*4882a593Smuzhiyun unsigned long b[10]; /* 32/64 bit compiler ! */
973*4882a593Smuzhiyun } __attribute__((packed)) gdth_stackframe;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* function prototyping */
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun int gdth_show_info(struct seq_file *, struct Scsi_Host *);
979*4882a593Smuzhiyun int gdth_set_info(struct Scsi_Host *, char *, int);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun #endif
982