1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Generic Generic NCR5380 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 1993, Drew Eckhardt
6*4882a593Smuzhiyun * Visionary Computing
7*4882a593Smuzhiyun * (Unix and Linux consulting and custom programming)
8*4882a593Smuzhiyun * drew@colorado.edu
9*4882a593Smuzhiyun * +1 (303) 440-4894
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * NCR53C400 extensions (c) 1994,1995,1996, Kevin Lentin
12*4882a593Smuzhiyun * K.Lentin@cs.monash.edu.au
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * NCR53C400A extensions (c) 1996, Ingmar Baumgart
15*4882a593Smuzhiyun * ingmar@gonzo.schwaben.de
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * DTC3181E extensions (c) 1997, Ronald van Cuijlenborg
18*4882a593Smuzhiyun * ronald.van.cuijlenborg@tip.nl or nutty@dds.nl
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Added ISAPNP support for DTC436 adapters,
21*4882a593Smuzhiyun * Thomas Sailer, sailer@ife.ee.ethz.ch
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * See Documentation/scsi/g_NCR5380.rst for more info.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun #include <linux/blkdev.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <scsi/scsi_host.h>
30*4882a593Smuzhiyun #include <linux/init.h>
31*4882a593Smuzhiyun #include <linux/ioport.h>
32*4882a593Smuzhiyun #include <linux/isa.h>
33*4882a593Smuzhiyun #include <linux/pnp.h>
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Definitions for the core NCR5380 driver. */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define NCR5380_read(reg) \
39*4882a593Smuzhiyun ioread8(hostdata->io + hostdata->offset + (reg))
40*4882a593Smuzhiyun #define NCR5380_write(reg, value) \
41*4882a593Smuzhiyun iowrite8(value, hostdata->io + hostdata->offset + (reg))
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define NCR5380_implementation_fields \
44*4882a593Smuzhiyun int offset; \
45*4882a593Smuzhiyun int c400_ctl_status; \
46*4882a593Smuzhiyun int c400_blk_cnt; \
47*4882a593Smuzhiyun int c400_host_buf; \
48*4882a593Smuzhiyun int io_width; \
49*4882a593Smuzhiyun int pdma_residual; \
50*4882a593Smuzhiyun int board
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define NCR5380_dma_xfer_len generic_NCR5380_dma_xfer_len
53*4882a593Smuzhiyun #define NCR5380_dma_recv_setup generic_NCR5380_precv
54*4882a593Smuzhiyun #define NCR5380_dma_send_setup generic_NCR5380_psend
55*4882a593Smuzhiyun #define NCR5380_dma_residual generic_NCR5380_dma_residual
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define NCR5380_intr generic_NCR5380_intr
58*4882a593Smuzhiyun #define NCR5380_queue_command generic_NCR5380_queue_command
59*4882a593Smuzhiyun #define NCR5380_abort generic_NCR5380_abort
60*4882a593Smuzhiyun #define NCR5380_host_reset generic_NCR5380_host_reset
61*4882a593Smuzhiyun #define NCR5380_info generic_NCR5380_info
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define NCR5380_io_delay(x) udelay(x)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #include "NCR5380.h"
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define DRV_MODULE_NAME "g_NCR5380"
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define NCR53C400_mem_base 0x3880
70*4882a593Smuzhiyun #define NCR53C400_host_buffer 0x3900
71*4882a593Smuzhiyun #define NCR53C400_region_size 0x3a00
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define BOARD_NCR5380 0
74*4882a593Smuzhiyun #define BOARD_NCR53C400 1
75*4882a593Smuzhiyun #define BOARD_NCR53C400A 2
76*4882a593Smuzhiyun #define BOARD_DTC3181E 3
77*4882a593Smuzhiyun #define BOARD_HP_C2502 4
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define IRQ_AUTO 254
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define MAX_CARDS 8
82*4882a593Smuzhiyun #define DMA_MAX_SIZE 32768
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* old-style parameters for compatibility */
85*4882a593Smuzhiyun static int ncr_irq = -1;
86*4882a593Smuzhiyun static int ncr_addr;
87*4882a593Smuzhiyun static int ncr_5380;
88*4882a593Smuzhiyun static int ncr_53c400;
89*4882a593Smuzhiyun static int ncr_53c400a;
90*4882a593Smuzhiyun static int dtc_3181e;
91*4882a593Smuzhiyun static int hp_c2502;
92*4882a593Smuzhiyun module_param_hw(ncr_irq, int, irq, 0);
93*4882a593Smuzhiyun module_param_hw(ncr_addr, int, ioport, 0);
94*4882a593Smuzhiyun module_param(ncr_5380, int, 0);
95*4882a593Smuzhiyun module_param(ncr_53c400, int, 0);
96*4882a593Smuzhiyun module_param(ncr_53c400a, int, 0);
97*4882a593Smuzhiyun module_param(dtc_3181e, int, 0);
98*4882a593Smuzhiyun module_param(hp_c2502, int, 0);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static int irq[] = { -1, -1, -1, -1, -1, -1, -1, -1 };
101*4882a593Smuzhiyun module_param_hw_array(irq, int, irq, NULL, 0);
102*4882a593Smuzhiyun MODULE_PARM_DESC(irq, "IRQ number(s) (0=none, 254=auto [default])");
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static int base[] = { 0, 0, 0, 0, 0, 0, 0, 0 };
105*4882a593Smuzhiyun module_param_hw_array(base, int, ioport, NULL, 0);
106*4882a593Smuzhiyun MODULE_PARM_DESC(base, "base address(es)");
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static int card[] = { -1, -1, -1, -1, -1, -1, -1, -1 };
109*4882a593Smuzhiyun module_param_array(card, int, NULL, 0);
110*4882a593Smuzhiyun MODULE_PARM_DESC(card, "card type (0=NCR5380, 1=NCR53C400, 2=NCR53C400A, 3=DTC3181E, 4=HP C2502)");
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun MODULE_ALIAS("g_NCR5380_mmio");
113*4882a593Smuzhiyun MODULE_LICENSE("GPL");
114*4882a593Smuzhiyun
g_NCR5380_trigger_irq(struct Scsi_Host * instance)115*4882a593Smuzhiyun static void g_NCR5380_trigger_irq(struct Scsi_Host *instance)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata = shost_priv(instance);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * An interrupt is triggered whenever BSY = false, SEL = true
121*4882a593Smuzhiyun * and a bit set in the SELECT_ENABLE_REG is asserted on the
122*4882a593Smuzhiyun * SCSI bus.
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * Note that the bus is only driven when the phase control signals
125*4882a593Smuzhiyun * (I/O, C/D, and MSG) match those in the TCR.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun NCR5380_write(TARGET_COMMAND_REG,
128*4882a593Smuzhiyun PHASE_SR_TO_TCR(NCR5380_read(STATUS_REG) & PHASE_MASK));
129*4882a593Smuzhiyun NCR5380_write(SELECT_ENABLE_REG, hostdata->id_mask);
130*4882a593Smuzhiyun NCR5380_write(OUTPUT_DATA_REG, hostdata->id_mask);
131*4882a593Smuzhiyun NCR5380_write(INITIATOR_COMMAND_REG,
132*4882a593Smuzhiyun ICR_BASE | ICR_ASSERT_DATA | ICR_ASSERT_SEL);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun msleep(1);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun NCR5380_write(INITIATOR_COMMAND_REG, ICR_BASE);
137*4882a593Smuzhiyun NCR5380_write(SELECT_ENABLE_REG, 0);
138*4882a593Smuzhiyun NCR5380_write(TARGET_COMMAND_REG, 0);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /**
142*4882a593Smuzhiyun * g_NCR5380_probe_irq - find the IRQ of a NCR5380 or equivalent
143*4882a593Smuzhiyun * @instance: SCSI host instance
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * Autoprobe for the IRQ line used by the card by triggering an IRQ
146*4882a593Smuzhiyun * and then looking to see what interrupt actually turned up.
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun
g_NCR5380_probe_irq(struct Scsi_Host * instance)149*4882a593Smuzhiyun static int g_NCR5380_probe_irq(struct Scsi_Host *instance)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata = shost_priv(instance);
152*4882a593Smuzhiyun int irq_mask, irq;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun NCR5380_read(RESET_PARITY_INTERRUPT_REG);
155*4882a593Smuzhiyun irq_mask = probe_irq_on();
156*4882a593Smuzhiyun g_NCR5380_trigger_irq(instance);
157*4882a593Smuzhiyun irq = probe_irq_off(irq_mask);
158*4882a593Smuzhiyun NCR5380_read(RESET_PARITY_INTERRUPT_REG);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (irq <= 0)
161*4882a593Smuzhiyun return NO_IRQ;
162*4882a593Smuzhiyun return irq;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Configure I/O address of 53C400A or DTC436 by writing magic numbers
167*4882a593Smuzhiyun * to ports 0x779 and 0x379.
168*4882a593Smuzhiyun */
magic_configure(int idx,u8 irq,u8 magic[])169*4882a593Smuzhiyun static void magic_configure(int idx, u8 irq, u8 magic[])
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u8 cfg = 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun outb(magic[0], 0x779);
174*4882a593Smuzhiyun outb(magic[1], 0x379);
175*4882a593Smuzhiyun outb(magic[2], 0x379);
176*4882a593Smuzhiyun outb(magic[3], 0x379);
177*4882a593Smuzhiyun outb(magic[4], 0x379);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (irq == 9)
180*4882a593Smuzhiyun irq = 2;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (idx >= 0 && idx <= 7)
183*4882a593Smuzhiyun cfg = 0x80 | idx | (irq << 4);
184*4882a593Smuzhiyun outb(cfg, 0x379);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
legacy_empty_irq_handler(int irq,void * dev_id)187*4882a593Smuzhiyun static irqreturn_t legacy_empty_irq_handler(int irq, void *dev_id)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return IRQ_HANDLED;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
legacy_find_free_irq(int * irq_table)192*4882a593Smuzhiyun static int legacy_find_free_irq(int *irq_table)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun while (*irq_table != -1) {
195*4882a593Smuzhiyun if (!request_irq(*irq_table, legacy_empty_irq_handler,
196*4882a593Smuzhiyun IRQF_PROBE_SHARED, "Test IRQ",
197*4882a593Smuzhiyun (void *)irq_table)) {
198*4882a593Smuzhiyun free_irq(*irq_table, (void *) irq_table);
199*4882a593Smuzhiyun return *irq_table;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun irq_table++;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun return -1;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static unsigned int ncr_53c400a_ports[] = {
207*4882a593Smuzhiyun 0x280, 0x290, 0x300, 0x310, 0x330, 0x340, 0x348, 0x350, 0
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun static unsigned int dtc_3181e_ports[] = {
210*4882a593Smuzhiyun 0x220, 0x240, 0x280, 0x2a0, 0x2c0, 0x300, 0x320, 0x340, 0
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun static u8 ncr_53c400a_magic[] = { /* 53C400A & DTC436 */
213*4882a593Smuzhiyun 0x59, 0xb9, 0xc5, 0xae, 0xa6
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun static u8 hp_c2502_magic[] = { /* HP C2502 */
216*4882a593Smuzhiyun 0x0f, 0x22, 0xf0, 0x20, 0x80
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun static int hp_c2502_irqs[] = {
219*4882a593Smuzhiyun 9, 5, 7, 3, 4, -1
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
generic_NCR5380_init_one(struct scsi_host_template * tpnt,struct device * pdev,int base,int irq,int board)222*4882a593Smuzhiyun static int generic_NCR5380_init_one(struct scsi_host_template *tpnt,
223*4882a593Smuzhiyun struct device *pdev, int base, int irq, int board)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun bool is_pmio = base <= 0xffff;
226*4882a593Smuzhiyun int ret;
227*4882a593Smuzhiyun int flags = 0;
228*4882a593Smuzhiyun unsigned int *ports = NULL;
229*4882a593Smuzhiyun u8 *magic = NULL;
230*4882a593Smuzhiyun int i;
231*4882a593Smuzhiyun int port_idx = -1;
232*4882a593Smuzhiyun unsigned long region_size;
233*4882a593Smuzhiyun struct Scsi_Host *instance;
234*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata;
235*4882a593Smuzhiyun u8 __iomem *iomem;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun switch (board) {
238*4882a593Smuzhiyun case BOARD_NCR5380:
239*4882a593Smuzhiyun flags = FLAG_NO_PSEUDO_DMA | FLAG_DMA_FIXUP;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case BOARD_NCR53C400A:
242*4882a593Smuzhiyun ports = ncr_53c400a_ports;
243*4882a593Smuzhiyun magic = ncr_53c400a_magic;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case BOARD_HP_C2502:
246*4882a593Smuzhiyun ports = ncr_53c400a_ports;
247*4882a593Smuzhiyun magic = hp_c2502_magic;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case BOARD_DTC3181E:
250*4882a593Smuzhiyun ports = dtc_3181e_ports;
251*4882a593Smuzhiyun magic = ncr_53c400a_magic;
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (is_pmio && ports && magic) {
256*4882a593Smuzhiyun /* wakeup sequence for the NCR53C400A and DTC3181E */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Disable the adapter and look for a free io port */
259*4882a593Smuzhiyun magic_configure(-1, 0, magic);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun region_size = 16;
262*4882a593Smuzhiyun if (base)
263*4882a593Smuzhiyun for (i = 0; ports[i]; i++) {
264*4882a593Smuzhiyun if (base == ports[i]) { /* index found */
265*4882a593Smuzhiyun if (!request_region(ports[i],
266*4882a593Smuzhiyun region_size,
267*4882a593Smuzhiyun "ncr53c80"))
268*4882a593Smuzhiyun return -EBUSY;
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun else
273*4882a593Smuzhiyun for (i = 0; ports[i]; i++) {
274*4882a593Smuzhiyun if (!request_region(ports[i], region_size,
275*4882a593Smuzhiyun "ncr53c80"))
276*4882a593Smuzhiyun continue;
277*4882a593Smuzhiyun if (inb(ports[i]) == 0xff)
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun release_region(ports[i], region_size);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun if (ports[i]) {
282*4882a593Smuzhiyun /* At this point we have our region reserved */
283*4882a593Smuzhiyun magic_configure(i, 0, magic); /* no IRQ yet */
284*4882a593Smuzhiyun base = ports[i];
285*4882a593Smuzhiyun outb(0xc0, base + 9);
286*4882a593Smuzhiyun if (inb(base + 9) != 0x80) {
287*4882a593Smuzhiyun ret = -ENODEV;
288*4882a593Smuzhiyun goto out_release;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun port_idx = i;
291*4882a593Smuzhiyun } else
292*4882a593Smuzhiyun return -EINVAL;
293*4882a593Smuzhiyun } else if (is_pmio) {
294*4882a593Smuzhiyun /* NCR5380 - no configuration, just grab */
295*4882a593Smuzhiyun region_size = 8;
296*4882a593Smuzhiyun if (!base || !request_region(base, region_size, "ncr5380"))
297*4882a593Smuzhiyun return -EBUSY;
298*4882a593Smuzhiyun } else { /* MMIO */
299*4882a593Smuzhiyun region_size = NCR53C400_region_size;
300*4882a593Smuzhiyun if (!request_mem_region(base, region_size, "ncr5380"))
301*4882a593Smuzhiyun return -EBUSY;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (is_pmio)
305*4882a593Smuzhiyun iomem = ioport_map(base, region_size);
306*4882a593Smuzhiyun else
307*4882a593Smuzhiyun iomem = ioremap(base, region_size);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!iomem) {
310*4882a593Smuzhiyun ret = -ENOMEM;
311*4882a593Smuzhiyun goto out_release;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun instance = scsi_host_alloc(tpnt, sizeof(struct NCR5380_hostdata));
315*4882a593Smuzhiyun if (instance == NULL) {
316*4882a593Smuzhiyun ret = -ENOMEM;
317*4882a593Smuzhiyun goto out_unmap;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun hostdata = shost_priv(instance);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun hostdata->board = board;
322*4882a593Smuzhiyun hostdata->io = iomem;
323*4882a593Smuzhiyun hostdata->region_size = region_size;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (is_pmio) {
326*4882a593Smuzhiyun hostdata->io_port = base;
327*4882a593Smuzhiyun hostdata->io_width = 1; /* 8-bit PDMA by default */
328*4882a593Smuzhiyun hostdata->offset = 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * On NCR53C400 boards, NCR5380 registers are mapped 8 past
332*4882a593Smuzhiyun * the base address.
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun switch (board) {
335*4882a593Smuzhiyun case BOARD_NCR53C400:
336*4882a593Smuzhiyun hostdata->io_port += 8;
337*4882a593Smuzhiyun hostdata->c400_ctl_status = 0;
338*4882a593Smuzhiyun hostdata->c400_blk_cnt = 1;
339*4882a593Smuzhiyun hostdata->c400_host_buf = 4;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case BOARD_DTC3181E:
342*4882a593Smuzhiyun hostdata->io_width = 2; /* 16-bit PDMA */
343*4882a593Smuzhiyun fallthrough;
344*4882a593Smuzhiyun case BOARD_NCR53C400A:
345*4882a593Smuzhiyun case BOARD_HP_C2502:
346*4882a593Smuzhiyun hostdata->c400_ctl_status = 9;
347*4882a593Smuzhiyun hostdata->c400_blk_cnt = 10;
348*4882a593Smuzhiyun hostdata->c400_host_buf = 8;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun hostdata->base = base;
353*4882a593Smuzhiyun hostdata->offset = NCR53C400_mem_base;
354*4882a593Smuzhiyun switch (board) {
355*4882a593Smuzhiyun case BOARD_NCR53C400:
356*4882a593Smuzhiyun hostdata->c400_ctl_status = 0x100;
357*4882a593Smuzhiyun hostdata->c400_blk_cnt = 0x101;
358*4882a593Smuzhiyun hostdata->c400_host_buf = 0x104;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case BOARD_DTC3181E:
361*4882a593Smuzhiyun case BOARD_NCR53C400A:
362*4882a593Smuzhiyun case BOARD_HP_C2502:
363*4882a593Smuzhiyun pr_err(DRV_MODULE_NAME ": unknown register offsets\n");
364*4882a593Smuzhiyun ret = -EINVAL;
365*4882a593Smuzhiyun goto out_unregister;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Check for vacant slot */
370*4882a593Smuzhiyun NCR5380_write(MODE_REG, 0);
371*4882a593Smuzhiyun if (NCR5380_read(MODE_REG) != 0) {
372*4882a593Smuzhiyun ret = -ENODEV;
373*4882a593Smuzhiyun goto out_unregister;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun ret = NCR5380_init(instance, flags | FLAG_LATE_DMA_SETUP);
377*4882a593Smuzhiyun if (ret)
378*4882a593Smuzhiyun goto out_unregister;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun switch (board) {
381*4882a593Smuzhiyun case BOARD_NCR53C400:
382*4882a593Smuzhiyun case BOARD_DTC3181E:
383*4882a593Smuzhiyun case BOARD_NCR53C400A:
384*4882a593Smuzhiyun case BOARD_HP_C2502:
385*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun NCR5380_maybe_reset_bus(instance);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Compatibility with documented NCR5380 kernel parameters */
391*4882a593Smuzhiyun if (irq == 255 || irq == 0)
392*4882a593Smuzhiyun irq = NO_IRQ;
393*4882a593Smuzhiyun else if (irq == -1)
394*4882a593Smuzhiyun irq = IRQ_AUTO;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (board == BOARD_HP_C2502) {
397*4882a593Smuzhiyun int *irq_table = hp_c2502_irqs;
398*4882a593Smuzhiyun int board_irq = -1;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun switch (irq) {
401*4882a593Smuzhiyun case NO_IRQ:
402*4882a593Smuzhiyun board_irq = 0;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun case IRQ_AUTO:
405*4882a593Smuzhiyun board_irq = legacy_find_free_irq(irq_table);
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun default:
408*4882a593Smuzhiyun while (*irq_table != -1)
409*4882a593Smuzhiyun if (*irq_table++ == irq)
410*4882a593Smuzhiyun board_irq = irq;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (board_irq <= 0) {
414*4882a593Smuzhiyun board_irq = 0;
415*4882a593Smuzhiyun irq = NO_IRQ;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun magic_configure(port_idx, board_irq, magic);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (irq == IRQ_AUTO) {
422*4882a593Smuzhiyun instance->irq = g_NCR5380_probe_irq(instance);
423*4882a593Smuzhiyun if (instance->irq == NO_IRQ)
424*4882a593Smuzhiyun shost_printk(KERN_INFO, instance, "no irq detected\n");
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun instance->irq = irq;
427*4882a593Smuzhiyun if (instance->irq == NO_IRQ)
428*4882a593Smuzhiyun shost_printk(KERN_INFO, instance, "no irq provided\n");
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (instance->irq != NO_IRQ) {
432*4882a593Smuzhiyun if (request_irq(instance->irq, generic_NCR5380_intr,
433*4882a593Smuzhiyun 0, "NCR5380", instance)) {
434*4882a593Smuzhiyun instance->irq = NO_IRQ;
435*4882a593Smuzhiyun shost_printk(KERN_INFO, instance,
436*4882a593Smuzhiyun "irq %d denied\n", instance->irq);
437*4882a593Smuzhiyun } else {
438*4882a593Smuzhiyun shost_printk(KERN_INFO, instance,
439*4882a593Smuzhiyun "irq %d acquired\n", instance->irq);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = scsi_add_host(instance, pdev);
444*4882a593Smuzhiyun if (ret)
445*4882a593Smuzhiyun goto out_free_irq;
446*4882a593Smuzhiyun scsi_scan_host(instance);
447*4882a593Smuzhiyun dev_set_drvdata(pdev, instance);
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun out_free_irq:
451*4882a593Smuzhiyun if (instance->irq != NO_IRQ)
452*4882a593Smuzhiyun free_irq(instance->irq, instance);
453*4882a593Smuzhiyun NCR5380_exit(instance);
454*4882a593Smuzhiyun out_unregister:
455*4882a593Smuzhiyun scsi_host_put(instance);
456*4882a593Smuzhiyun out_unmap:
457*4882a593Smuzhiyun iounmap(iomem);
458*4882a593Smuzhiyun out_release:
459*4882a593Smuzhiyun if (is_pmio)
460*4882a593Smuzhiyun release_region(base, region_size);
461*4882a593Smuzhiyun else
462*4882a593Smuzhiyun release_mem_region(base, region_size);
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
generic_NCR5380_release_resources(struct Scsi_Host * instance)466*4882a593Smuzhiyun static void generic_NCR5380_release_resources(struct Scsi_Host *instance)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata = shost_priv(instance);
469*4882a593Smuzhiyun void __iomem *iomem = hostdata->io;
470*4882a593Smuzhiyun unsigned long io_port = hostdata->io_port;
471*4882a593Smuzhiyun unsigned long base = hostdata->base;
472*4882a593Smuzhiyun unsigned long region_size = hostdata->region_size;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun scsi_remove_host(instance);
475*4882a593Smuzhiyun if (instance->irq != NO_IRQ)
476*4882a593Smuzhiyun free_irq(instance->irq, instance);
477*4882a593Smuzhiyun NCR5380_exit(instance);
478*4882a593Smuzhiyun scsi_host_put(instance);
479*4882a593Smuzhiyun iounmap(iomem);
480*4882a593Smuzhiyun if (io_port)
481*4882a593Smuzhiyun release_region(io_port, region_size);
482*4882a593Smuzhiyun else
483*4882a593Smuzhiyun release_mem_region(base, region_size);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* wait_for_53c80_access - wait for 53C80 registers to become accessible
487*4882a593Smuzhiyun * @hostdata: scsi host private data
488*4882a593Smuzhiyun *
489*4882a593Smuzhiyun * The registers within the 53C80 logic block are inaccessible until
490*4882a593Smuzhiyun * bit 7 in the 53C400 control status register gets asserted.
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun
wait_for_53c80_access(struct NCR5380_hostdata * hostdata)493*4882a593Smuzhiyun static void wait_for_53c80_access(struct NCR5380_hostdata *hostdata)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun int count = 10000;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun do {
498*4882a593Smuzhiyun if (hostdata->board == BOARD_DTC3181E)
499*4882a593Smuzhiyun udelay(4); /* DTC436 chip hangs without this */
500*4882a593Smuzhiyun if (NCR5380_read(hostdata->c400_ctl_status) & CSR_53C80_REG)
501*4882a593Smuzhiyun return;
502*4882a593Smuzhiyun } while (--count > 0);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun scmd_printk(KERN_ERR, hostdata->connected,
505*4882a593Smuzhiyun "53c80 registers not accessible, device will be reset\n");
506*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
507*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /**
511*4882a593Smuzhiyun * generic_NCR5380_precv - pseudo DMA receive
512*4882a593Smuzhiyun * @hostdata: scsi host private data
513*4882a593Smuzhiyun * @dst: buffer to write into
514*4882a593Smuzhiyun * @len: transfer size
515*4882a593Smuzhiyun *
516*4882a593Smuzhiyun * Perform a pseudo DMA mode receive from a 53C400 or equivalent device.
517*4882a593Smuzhiyun */
518*4882a593Smuzhiyun
generic_NCR5380_precv(struct NCR5380_hostdata * hostdata,unsigned char * dst,int len)519*4882a593Smuzhiyun static inline int generic_NCR5380_precv(struct NCR5380_hostdata *hostdata,
520*4882a593Smuzhiyun unsigned char *dst, int len)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun int residual;
523*4882a593Smuzhiyun int start = 0;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE | CSR_TRANS_DIR);
526*4882a593Smuzhiyun NCR5380_write(hostdata->c400_blk_cnt, len / 128);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun do {
529*4882a593Smuzhiyun if (start == len - 128) {
530*4882a593Smuzhiyun /* Ignore End of DMA interrupt for the final buffer */
531*4882a593Smuzhiyun if (NCR5380_poll_politely(hostdata, hostdata->c400_ctl_status,
532*4882a593Smuzhiyun CSR_HOST_BUF_NOT_RDY, 0, HZ / 64) < 0)
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun if (NCR5380_poll_politely2(hostdata, hostdata->c400_ctl_status,
536*4882a593Smuzhiyun CSR_HOST_BUF_NOT_RDY, 0,
537*4882a593Smuzhiyun hostdata->c400_ctl_status,
538*4882a593Smuzhiyun CSR_GATED_53C80_IRQ,
539*4882a593Smuzhiyun CSR_GATED_53C80_IRQ, HZ / 64) < 0 ||
540*4882a593Smuzhiyun NCR5380_read(hostdata->c400_ctl_status) & CSR_HOST_BUF_NOT_RDY)
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (hostdata->io_port && hostdata->io_width == 2)
545*4882a593Smuzhiyun insw(hostdata->io_port + hostdata->c400_host_buf,
546*4882a593Smuzhiyun dst + start, 64);
547*4882a593Smuzhiyun else if (hostdata->io_port)
548*4882a593Smuzhiyun insb(hostdata->io_port + hostdata->c400_host_buf,
549*4882a593Smuzhiyun dst + start, 128);
550*4882a593Smuzhiyun else
551*4882a593Smuzhiyun memcpy_fromio(dst + start,
552*4882a593Smuzhiyun hostdata->io + NCR53C400_host_buffer, 128);
553*4882a593Smuzhiyun start += 128;
554*4882a593Smuzhiyun } while (start < len);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun residual = len - start;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (residual != 0) {
559*4882a593Smuzhiyun /* 53c80 interrupt or transfer timeout. Reset 53c400 logic. */
560*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
561*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun wait_for_53c80_access(hostdata);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (residual == 0 && NCR5380_poll_politely(hostdata, BUS_AND_STATUS_REG,
566*4882a593Smuzhiyun BASR_END_DMA_TRANSFER,
567*4882a593Smuzhiyun BASR_END_DMA_TRANSFER,
568*4882a593Smuzhiyun HZ / 64) < 0)
569*4882a593Smuzhiyun scmd_printk(KERN_ERR, hostdata->connected, "%s: End of DMA timeout\n",
570*4882a593Smuzhiyun __func__);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun hostdata->pdma_residual = residual;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /**
578*4882a593Smuzhiyun * generic_NCR5380_psend - pseudo DMA send
579*4882a593Smuzhiyun * @hostdata: scsi host private data
580*4882a593Smuzhiyun * @src: buffer to read from
581*4882a593Smuzhiyun * @len: transfer size
582*4882a593Smuzhiyun *
583*4882a593Smuzhiyun * Perform a pseudo DMA mode send to a 53C400 or equivalent device.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun
generic_NCR5380_psend(struct NCR5380_hostdata * hostdata,unsigned char * src,int len)586*4882a593Smuzhiyun static inline int generic_NCR5380_psend(struct NCR5380_hostdata *hostdata,
587*4882a593Smuzhiyun unsigned char *src, int len)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun int residual;
590*4882a593Smuzhiyun int start = 0;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
593*4882a593Smuzhiyun NCR5380_write(hostdata->c400_blk_cnt, len / 128);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun do {
596*4882a593Smuzhiyun if (NCR5380_poll_politely2(hostdata, hostdata->c400_ctl_status,
597*4882a593Smuzhiyun CSR_HOST_BUF_NOT_RDY, 0,
598*4882a593Smuzhiyun hostdata->c400_ctl_status,
599*4882a593Smuzhiyun CSR_GATED_53C80_IRQ,
600*4882a593Smuzhiyun CSR_GATED_53C80_IRQ, HZ / 64) < 0 ||
601*4882a593Smuzhiyun NCR5380_read(hostdata->c400_ctl_status) & CSR_HOST_BUF_NOT_RDY) {
602*4882a593Smuzhiyun /* Both 128 B buffers are in use */
603*4882a593Smuzhiyun if (start >= 128)
604*4882a593Smuzhiyun start -= 128;
605*4882a593Smuzhiyun if (start >= 128)
606*4882a593Smuzhiyun start -= 128;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (start >= len && NCR5380_read(hostdata->c400_blk_cnt) == 0)
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (NCR5380_read(hostdata->c400_ctl_status) & CSR_GATED_53C80_IRQ) {
614*4882a593Smuzhiyun /* Host buffer is empty, other one is in use */
615*4882a593Smuzhiyun if (start >= 128)
616*4882a593Smuzhiyun start -= 128;
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (start >= len)
621*4882a593Smuzhiyun continue;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (hostdata->io_port && hostdata->io_width == 2)
624*4882a593Smuzhiyun outsw(hostdata->io_port + hostdata->c400_host_buf,
625*4882a593Smuzhiyun src + start, 64);
626*4882a593Smuzhiyun else if (hostdata->io_port)
627*4882a593Smuzhiyun outsb(hostdata->io_port + hostdata->c400_host_buf,
628*4882a593Smuzhiyun src + start, 128);
629*4882a593Smuzhiyun else
630*4882a593Smuzhiyun memcpy_toio(hostdata->io + NCR53C400_host_buffer,
631*4882a593Smuzhiyun src + start, 128);
632*4882a593Smuzhiyun start += 128;
633*4882a593Smuzhiyun } while (1);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun residual = len - start;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (residual != 0) {
638*4882a593Smuzhiyun /* 53c80 interrupt or transfer timeout. Reset 53c400 logic. */
639*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
640*4882a593Smuzhiyun NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun wait_for_53c80_access(hostdata);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (residual == 0) {
645*4882a593Smuzhiyun if (NCR5380_poll_politely(hostdata, TARGET_COMMAND_REG,
646*4882a593Smuzhiyun TCR_LAST_BYTE_SENT, TCR_LAST_BYTE_SENT,
647*4882a593Smuzhiyun HZ / 64) < 0)
648*4882a593Smuzhiyun scmd_printk(KERN_ERR, hostdata->connected,
649*4882a593Smuzhiyun "%s: Last Byte Sent timeout\n", __func__);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (NCR5380_poll_politely(hostdata, BUS_AND_STATUS_REG,
652*4882a593Smuzhiyun BASR_END_DMA_TRANSFER, BASR_END_DMA_TRANSFER,
653*4882a593Smuzhiyun HZ / 64) < 0)
654*4882a593Smuzhiyun scmd_printk(KERN_ERR, hostdata->connected, "%s: End of DMA timeout\n",
655*4882a593Smuzhiyun __func__);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun hostdata->pdma_residual = residual;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
generic_NCR5380_dma_xfer_len(struct NCR5380_hostdata * hostdata,struct scsi_cmnd * cmd)663*4882a593Smuzhiyun static int generic_NCR5380_dma_xfer_len(struct NCR5380_hostdata *hostdata,
664*4882a593Smuzhiyun struct scsi_cmnd *cmd)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun int transfersize = cmd->SCp.this_residual;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (hostdata->flags & FLAG_NO_PSEUDO_DMA)
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* 53C400 datasheet: non-modulo-128-byte transfers should use PIO */
672*4882a593Smuzhiyun if (transfersize % 128)
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* Limit PDMA send to 512 B to avoid random corruption on DTC3181E */
676*4882a593Smuzhiyun if (hostdata->board == BOARD_DTC3181E &&
677*4882a593Smuzhiyun cmd->sc_data_direction == DMA_TO_DEVICE)
678*4882a593Smuzhiyun transfersize = min(cmd->SCp.this_residual, 512);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return min(transfersize, DMA_MAX_SIZE);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
generic_NCR5380_dma_residual(struct NCR5380_hostdata * hostdata)683*4882a593Smuzhiyun static int generic_NCR5380_dma_residual(struct NCR5380_hostdata *hostdata)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun return hostdata->pdma_residual;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Include the core driver code. */
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #include "NCR5380.c"
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static struct scsi_host_template driver_template = {
693*4882a593Smuzhiyun .module = THIS_MODULE,
694*4882a593Smuzhiyun .proc_name = DRV_MODULE_NAME,
695*4882a593Smuzhiyun .name = "Generic NCR5380/NCR53C400 SCSI",
696*4882a593Smuzhiyun .info = generic_NCR5380_info,
697*4882a593Smuzhiyun .queuecommand = generic_NCR5380_queue_command,
698*4882a593Smuzhiyun .eh_abort_handler = generic_NCR5380_abort,
699*4882a593Smuzhiyun .eh_host_reset_handler = generic_NCR5380_host_reset,
700*4882a593Smuzhiyun .can_queue = 16,
701*4882a593Smuzhiyun .this_id = 7,
702*4882a593Smuzhiyun .sg_tablesize = SG_ALL,
703*4882a593Smuzhiyun .cmd_per_lun = 2,
704*4882a593Smuzhiyun .dma_boundary = PAGE_SIZE - 1,
705*4882a593Smuzhiyun .cmd_size = NCR5380_CMD_SIZE,
706*4882a593Smuzhiyun .max_sectors = 128,
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun
generic_NCR5380_isa_match(struct device * pdev,unsigned int ndev)709*4882a593Smuzhiyun static int generic_NCR5380_isa_match(struct device *pdev, unsigned int ndev)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun int ret = generic_NCR5380_init_one(&driver_template, pdev, base[ndev],
712*4882a593Smuzhiyun irq[ndev], card[ndev]);
713*4882a593Smuzhiyun if (ret) {
714*4882a593Smuzhiyun if (base[ndev])
715*4882a593Smuzhiyun printk(KERN_WARNING "Card not found at address 0x%03x\n",
716*4882a593Smuzhiyun base[ndev]);
717*4882a593Smuzhiyun return 0;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 1;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
generic_NCR5380_isa_remove(struct device * pdev,unsigned int ndev)723*4882a593Smuzhiyun static int generic_NCR5380_isa_remove(struct device *pdev,
724*4882a593Smuzhiyun unsigned int ndev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun generic_NCR5380_release_resources(dev_get_drvdata(pdev));
727*4882a593Smuzhiyun dev_set_drvdata(pdev, NULL);
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static struct isa_driver generic_NCR5380_isa_driver = {
732*4882a593Smuzhiyun .match = generic_NCR5380_isa_match,
733*4882a593Smuzhiyun .remove = generic_NCR5380_isa_remove,
734*4882a593Smuzhiyun .driver = {
735*4882a593Smuzhiyun .name = DRV_MODULE_NAME
736*4882a593Smuzhiyun },
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun #ifdef CONFIG_PNP
740*4882a593Smuzhiyun static const struct pnp_device_id generic_NCR5380_pnp_ids[] = {
741*4882a593Smuzhiyun { .id = "DTC436e", .driver_data = BOARD_DTC3181E },
742*4882a593Smuzhiyun { .id = "" }
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pnp, generic_NCR5380_pnp_ids);
745*4882a593Smuzhiyun
generic_NCR5380_pnp_probe(struct pnp_dev * pdev,const struct pnp_device_id * id)746*4882a593Smuzhiyun static int generic_NCR5380_pnp_probe(struct pnp_dev *pdev,
747*4882a593Smuzhiyun const struct pnp_device_id *id)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun int base, irq;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (pnp_activate_dev(pdev) < 0)
752*4882a593Smuzhiyun return -EBUSY;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun base = pnp_port_start(pdev, 0);
755*4882a593Smuzhiyun irq = pnp_irq(pdev, 0);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return generic_NCR5380_init_one(&driver_template, &pdev->dev, base, irq,
758*4882a593Smuzhiyun id->driver_data);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
generic_NCR5380_pnp_remove(struct pnp_dev * pdev)761*4882a593Smuzhiyun static void generic_NCR5380_pnp_remove(struct pnp_dev *pdev)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun generic_NCR5380_release_resources(pnp_get_drvdata(pdev));
764*4882a593Smuzhiyun pnp_set_drvdata(pdev, NULL);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun static struct pnp_driver generic_NCR5380_pnp_driver = {
768*4882a593Smuzhiyun .name = DRV_MODULE_NAME,
769*4882a593Smuzhiyun .id_table = generic_NCR5380_pnp_ids,
770*4882a593Smuzhiyun .probe = generic_NCR5380_pnp_probe,
771*4882a593Smuzhiyun .remove = generic_NCR5380_pnp_remove,
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun #endif /* defined(CONFIG_PNP) */
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun static int pnp_registered, isa_registered;
776*4882a593Smuzhiyun
generic_NCR5380_init(void)777*4882a593Smuzhiyun static int __init generic_NCR5380_init(void)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun int ret = 0;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* compatibility with old-style parameters */
782*4882a593Smuzhiyun if (irq[0] == -1 && base[0] == 0 && card[0] == -1) {
783*4882a593Smuzhiyun irq[0] = ncr_irq;
784*4882a593Smuzhiyun base[0] = ncr_addr;
785*4882a593Smuzhiyun if (ncr_5380)
786*4882a593Smuzhiyun card[0] = BOARD_NCR5380;
787*4882a593Smuzhiyun if (ncr_53c400)
788*4882a593Smuzhiyun card[0] = BOARD_NCR53C400;
789*4882a593Smuzhiyun if (ncr_53c400a)
790*4882a593Smuzhiyun card[0] = BOARD_NCR53C400A;
791*4882a593Smuzhiyun if (dtc_3181e)
792*4882a593Smuzhiyun card[0] = BOARD_DTC3181E;
793*4882a593Smuzhiyun if (hp_c2502)
794*4882a593Smuzhiyun card[0] = BOARD_HP_C2502;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun #ifdef CONFIG_PNP
798*4882a593Smuzhiyun if (!pnp_register_driver(&generic_NCR5380_pnp_driver))
799*4882a593Smuzhiyun pnp_registered = 1;
800*4882a593Smuzhiyun #endif
801*4882a593Smuzhiyun ret = isa_register_driver(&generic_NCR5380_isa_driver, MAX_CARDS);
802*4882a593Smuzhiyun if (!ret)
803*4882a593Smuzhiyun isa_registered = 1;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return (pnp_registered || isa_registered) ? 0 : ret;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
generic_NCR5380_exit(void)808*4882a593Smuzhiyun static void __exit generic_NCR5380_exit(void)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun #ifdef CONFIG_PNP
811*4882a593Smuzhiyun if (pnp_registered)
812*4882a593Smuzhiyun pnp_unregister_driver(&generic_NCR5380_pnp_driver);
813*4882a593Smuzhiyun #endif
814*4882a593Smuzhiyun if (isa_registered)
815*4882a593Smuzhiyun isa_unregister_driver(&generic_NCR5380_isa_driver);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun module_init(generic_NCR5380_init);
819*4882a593Smuzhiyun module_exit(generic_NCR5380_exit);
820