xref: /OK3568_Linux_fs/kernel/drivers/scsi/esas2r/esas2r_flash.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun 
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/scsi/esas2r/esas2r_flash.c
4*4882a593Smuzhiyun  *      For use with ATTO ExpressSAS R6xx SAS/SATA RAID controllers
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  Copyright (c) 2001-2013 ATTO Technology, Inc.
7*4882a593Smuzhiyun  *  (mailto:linuxdrivers@attotech.com)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
10*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License
11*4882a593Smuzhiyun  * as published by the Free Software Foundation; either version 2
12*4882a593Smuzhiyun  * of the License, or (at your option) any later version.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
15*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*4882a593Smuzhiyun  * GNU General Public License for more details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * NO WARRANTY
20*4882a593Smuzhiyun  * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
21*4882a593Smuzhiyun  * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
22*4882a593Smuzhiyun  * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
23*4882a593Smuzhiyun  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
24*4882a593Smuzhiyun  * solely responsible for determining the appropriateness of using and
25*4882a593Smuzhiyun  * distributing the Program and assumes all risks associated with its
26*4882a593Smuzhiyun  * exercise of rights under this Agreement, including but not limited to
27*4882a593Smuzhiyun  * the risks and costs of program errors, damage to or loss of data,
28*4882a593Smuzhiyun  * programs or equipment, and unavailability or interruption of operations.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * DISCLAIMER OF LIABILITY
31*4882a593Smuzhiyun  * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
32*4882a593Smuzhiyun  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33*4882a593Smuzhiyun  * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
34*4882a593Smuzhiyun  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
35*4882a593Smuzhiyun  * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
36*4882a593Smuzhiyun  * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
37*4882a593Smuzhiyun  * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
40*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
41*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301,
42*4882a593Smuzhiyun  * USA.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "esas2r.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* local macro defs */
48*4882a593Smuzhiyun #define esas2r_nvramcalc_cksum(n)     \
49*4882a593Smuzhiyun 	(esas2r_calc_byte_cksum((u8 *)(n), sizeof(struct esas2r_sas_nvram), \
50*4882a593Smuzhiyun 				SASNVR_CKSUM_SEED))
51*4882a593Smuzhiyun #define esas2r_nvramcalc_xor_cksum(n)  \
52*4882a593Smuzhiyun 	(esas2r_calc_byte_xor_cksum((u8 *)(n), \
53*4882a593Smuzhiyun 				    sizeof(struct esas2r_sas_nvram), 0))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define ESAS2R_FS_DRVR_VER 2
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static struct esas2r_sas_nvram default_sas_nvram = {
58*4882a593Smuzhiyun 	{ 'E',	'S',  'A',  'S'			     }, /* signature          */
59*4882a593Smuzhiyun 	SASNVR_VERSION,                                 /* version            */
60*4882a593Smuzhiyun 	0,                                              /* checksum           */
61*4882a593Smuzhiyun 	31,                                             /* max_lun_for_target */
62*4882a593Smuzhiyun 	SASNVR_PCILAT_MAX,                              /* pci_latency        */
63*4882a593Smuzhiyun 	SASNVR1_BOOT_DRVR,                              /* options1           */
64*4882a593Smuzhiyun 	SASNVR2_HEARTBEAT   | SASNVR2_SINGLE_BUS        /* options2           */
65*4882a593Smuzhiyun 	| SASNVR2_SW_MUX_CTRL,
66*4882a593Smuzhiyun 	SASNVR_COAL_DIS,                                /* int_coalescing     */
67*4882a593Smuzhiyun 	SASNVR_CMDTHR_NONE,                             /* cmd_throttle       */
68*4882a593Smuzhiyun 	3,                                              /* dev_wait_time      */
69*4882a593Smuzhiyun 	1,                                              /* dev_wait_count     */
70*4882a593Smuzhiyun 	0,                                              /* spin_up_delay      */
71*4882a593Smuzhiyun 	0,                                              /* ssp_align_rate     */
72*4882a593Smuzhiyun 	{ 0x50, 0x01, 0x08, 0x60,                       /* sas_addr           */
73*4882a593Smuzhiyun 	  0x00, 0x00, 0x00, 0x00 },
74*4882a593Smuzhiyun 	{ SASNVR_SPEED_AUTO },                          /* phy_speed          */
75*4882a593Smuzhiyun 	{ SASNVR_MUX_DISABLED },                        /* SAS multiplexing   */
76*4882a593Smuzhiyun 	{ 0 },                                          /* phy_flags          */
77*4882a593Smuzhiyun 	SASNVR_SORT_SAS_ADDR,                           /* sort_type          */
78*4882a593Smuzhiyun 	3,                                              /* dpm_reqcmd_lmt     */
79*4882a593Smuzhiyun 	3,                                              /* dpm_stndby_time    */
80*4882a593Smuzhiyun 	0,                                              /* dpm_active_time    */
81*4882a593Smuzhiyun 	{ 0 },                                          /* phy_target_id      */
82*4882a593Smuzhiyun 	SASNVR_VSMH_DISABLED,                           /* virt_ses_mode      */
83*4882a593Smuzhiyun 	SASNVR_RWM_DEFAULT,                             /* read_write_mode    */
84*4882a593Smuzhiyun 	0,                                              /* link down timeout  */
85*4882a593Smuzhiyun 	{ 0 }                                           /* reserved           */
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static u8 cmd_to_fls_func[] = {
89*4882a593Smuzhiyun 	0xFF,
90*4882a593Smuzhiyun 	VDA_FLASH_READ,
91*4882a593Smuzhiyun 	VDA_FLASH_BEGINW,
92*4882a593Smuzhiyun 	VDA_FLASH_WRITE,
93*4882a593Smuzhiyun 	VDA_FLASH_COMMIT,
94*4882a593Smuzhiyun 	VDA_FLASH_CANCEL
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
esas2r_calc_byte_xor_cksum(u8 * addr,u32 len,u8 seed)97*4882a593Smuzhiyun static u8 esas2r_calc_byte_xor_cksum(u8 *addr, u32 len, u8 seed)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	u32 cksum = seed;
100*4882a593Smuzhiyun 	u8 *p = (u8 *)&cksum;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	while (len) {
103*4882a593Smuzhiyun 		if (((uintptr_t)addr & 3) == 0)
104*4882a593Smuzhiyun 			break;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		cksum = cksum ^ *addr;
107*4882a593Smuzhiyun 		addr++;
108*4882a593Smuzhiyun 		len--;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	while (len >= sizeof(u32)) {
111*4882a593Smuzhiyun 		cksum = cksum ^ *(u32 *)addr;
112*4882a593Smuzhiyun 		addr += 4;
113*4882a593Smuzhiyun 		len -= 4;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 	while (len--) {
116*4882a593Smuzhiyun 		cksum = cksum ^ *addr;
117*4882a593Smuzhiyun 		addr++;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 	return p[0] ^ p[1] ^ p[2] ^ p[3];
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
esas2r_calc_byte_cksum(void * addr,u32 len,u8 seed)122*4882a593Smuzhiyun static u8 esas2r_calc_byte_cksum(void *addr, u32 len, u8 seed)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	u8 *p = (u8 *)addr;
125*4882a593Smuzhiyun 	u8 cksum = seed;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	while (len--)
128*4882a593Smuzhiyun 		cksum = cksum + p[len];
129*4882a593Smuzhiyun 	return cksum;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Interrupt callback to process FM API write requests. */
esas2r_fmapi_callback(struct esas2r_adapter * a,struct esas2r_request * rq)133*4882a593Smuzhiyun static void esas2r_fmapi_callback(struct esas2r_adapter *a,
134*4882a593Smuzhiyun 				  struct esas2r_request *rq)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct atto_vda_flash_req *vrq = &rq->vrq->flash;
137*4882a593Smuzhiyun 	struct esas2r_flash_context *fc =
138*4882a593Smuzhiyun 		(struct esas2r_flash_context *)rq->interrupt_cx;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (rq->req_stat == RS_SUCCESS) {
141*4882a593Smuzhiyun 		/* Last request was successful.  See what to do now. */
142*4882a593Smuzhiyun 		switch (vrq->sub_func) {
143*4882a593Smuzhiyun 		case VDA_FLASH_BEGINW:
144*4882a593Smuzhiyun 			if (fc->sgc.cur_offset == NULL)
145*4882a593Smuzhiyun 				goto commit;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 			vrq->sub_func = VDA_FLASH_WRITE;
148*4882a593Smuzhiyun 			rq->req_stat = RS_PENDING;
149*4882a593Smuzhiyun 			break;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		case VDA_FLASH_WRITE:
152*4882a593Smuzhiyun commit:
153*4882a593Smuzhiyun 			vrq->sub_func = VDA_FLASH_COMMIT;
154*4882a593Smuzhiyun 			rq->req_stat = RS_PENDING;
155*4882a593Smuzhiyun 			rq->interrupt_cb = fc->interrupt_cb;
156*4882a593Smuzhiyun 			break;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		default:
159*4882a593Smuzhiyun 			break;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (rq->req_stat != RS_PENDING)
164*4882a593Smuzhiyun 		/*
165*4882a593Smuzhiyun 		 * All done. call the real callback to complete the FM API
166*4882a593Smuzhiyun 		 * request.  We should only get here if a BEGINW or WRITE
167*4882a593Smuzhiyun 		 * operation failed.
168*4882a593Smuzhiyun 		 */
169*4882a593Smuzhiyun 		(*fc->interrupt_cb)(a, rq);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * Build a flash request based on the flash context.  The request status
174*4882a593Smuzhiyun  * is filled in on an error.
175*4882a593Smuzhiyun  */
build_flash_msg(struct esas2r_adapter * a,struct esas2r_request * rq)176*4882a593Smuzhiyun static void build_flash_msg(struct esas2r_adapter *a,
177*4882a593Smuzhiyun 			    struct esas2r_request *rq)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct esas2r_flash_context *fc =
180*4882a593Smuzhiyun 		(struct esas2r_flash_context *)rq->interrupt_cx;
181*4882a593Smuzhiyun 	struct esas2r_sg_context *sgc = &fc->sgc;
182*4882a593Smuzhiyun 	u8 cksum = 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* calculate the checksum */
185*4882a593Smuzhiyun 	if (fc->func == VDA_FLASH_BEGINW) {
186*4882a593Smuzhiyun 		if (sgc->cur_offset)
187*4882a593Smuzhiyun 			cksum = esas2r_calc_byte_xor_cksum(sgc->cur_offset,
188*4882a593Smuzhiyun 							   sgc->length,
189*4882a593Smuzhiyun 							   0);
190*4882a593Smuzhiyun 		rq->interrupt_cb = esas2r_fmapi_callback;
191*4882a593Smuzhiyun 	} else {
192*4882a593Smuzhiyun 		rq->interrupt_cb = fc->interrupt_cb;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 	esas2r_build_flash_req(a,
195*4882a593Smuzhiyun 			       rq,
196*4882a593Smuzhiyun 			       fc->func,
197*4882a593Smuzhiyun 			       cksum,
198*4882a593Smuzhiyun 			       fc->flsh_addr,
199*4882a593Smuzhiyun 			       sgc->length);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	esas2r_rq_free_sg_lists(rq, a);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/*
204*4882a593Smuzhiyun 	 * remember the length we asked for.  we have to keep track of
205*4882a593Smuzhiyun 	 * the current amount done so we know how much to compare when
206*4882a593Smuzhiyun 	 * doing the verification phase.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	fc->curr_len = fc->sgc.length;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (sgc->cur_offset) {
211*4882a593Smuzhiyun 		/* setup the S/G context to build the S/G table  */
212*4882a593Smuzhiyun 		esas2r_sgc_init(sgc, a, rq, &rq->vrq->flash.data.sge[0]);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		if (!esas2r_build_sg_list(a, rq, sgc)) {
215*4882a593Smuzhiyun 			rq->req_stat = RS_BUSY;
216*4882a593Smuzhiyun 			return;
217*4882a593Smuzhiyun 		}
218*4882a593Smuzhiyun 	} else {
219*4882a593Smuzhiyun 		fc->sgc.length = 0;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* update the flsh_addr to the next one to write to  */
223*4882a593Smuzhiyun 	fc->flsh_addr += fc->curr_len;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* determine the method to process the flash request */
load_image(struct esas2r_adapter * a,struct esas2r_request * rq)227*4882a593Smuzhiyun static bool load_image(struct esas2r_adapter *a, struct esas2r_request *rq)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	/*
230*4882a593Smuzhiyun 	 * assume we have more to do.  if we return with the status set to
231*4882a593Smuzhiyun 	 * RS_PENDING, FM API tasks will continue.
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun 	rq->req_stat = RS_PENDING;
234*4882a593Smuzhiyun 	if (test_bit(AF_DEGRADED_MODE, &a->flags))
235*4882a593Smuzhiyun 		/* not suppported for now */;
236*4882a593Smuzhiyun 	else
237*4882a593Smuzhiyun 		build_flash_msg(a, rq);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return rq->req_stat == RS_PENDING;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*  boot image fixer uppers called before downloading the image. */
fix_bios(struct esas2r_adapter * a,struct esas2r_flash_img * fi)243*4882a593Smuzhiyun static void fix_bios(struct esas2r_adapter *a, struct esas2r_flash_img *fi)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct esas2r_component_header *ch = &fi->cmp_hdr[CH_IT_BIOS];
246*4882a593Smuzhiyun 	struct esas2r_pc_image *pi;
247*4882a593Smuzhiyun 	struct esas2r_boot_header *bh;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	pi = (struct esas2r_pc_image *)((u8 *)fi + ch->image_offset);
250*4882a593Smuzhiyun 	bh =
251*4882a593Smuzhiyun 		(struct esas2r_boot_header *)((u8 *)pi +
252*4882a593Smuzhiyun 					      le16_to_cpu(pi->header_offset));
253*4882a593Smuzhiyun 	bh->device_id = cpu_to_le16(a->pcid->device);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Recalculate the checksum in the PNP header if there  */
256*4882a593Smuzhiyun 	if (pi->pnp_offset) {
257*4882a593Smuzhiyun 		u8 *pnp_header_bytes =
258*4882a593Smuzhiyun 			((u8 *)pi + le16_to_cpu(pi->pnp_offset));
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		/* Identifier - dword that starts at byte 10 */
261*4882a593Smuzhiyun 		*((u32 *)&pnp_header_bytes[10]) =
262*4882a593Smuzhiyun 			cpu_to_le32(MAKEDWORD(a->pcid->subsystem_vendor,
263*4882a593Smuzhiyun 					      a->pcid->subsystem_device));
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		/* Checksum - byte 9 */
266*4882a593Smuzhiyun 		pnp_header_bytes[9] -= esas2r_calc_byte_cksum(pnp_header_bytes,
267*4882a593Smuzhiyun 							      32, 0);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Recalculate the checksum needed by the PC */
271*4882a593Smuzhiyun 	pi->checksum = pi->checksum -
272*4882a593Smuzhiyun 		       esas2r_calc_byte_cksum((u8 *)pi, ch->length, 0);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
fix_efi(struct esas2r_adapter * a,struct esas2r_flash_img * fi)275*4882a593Smuzhiyun static void fix_efi(struct esas2r_adapter *a, struct esas2r_flash_img *fi)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct esas2r_component_header *ch = &fi->cmp_hdr[CH_IT_EFI];
278*4882a593Smuzhiyun 	u32 len = ch->length;
279*4882a593Smuzhiyun 	u32 offset = ch->image_offset;
280*4882a593Smuzhiyun 	struct esas2r_efi_image *ei;
281*4882a593Smuzhiyun 	struct esas2r_boot_header *bh;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	while (len) {
284*4882a593Smuzhiyun 		u32 thislen;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		ei = (struct esas2r_efi_image *)((u8 *)fi + offset);
287*4882a593Smuzhiyun 		bh = (struct esas2r_boot_header *)((u8 *)ei +
288*4882a593Smuzhiyun 						   le16_to_cpu(
289*4882a593Smuzhiyun 							   ei->header_offset));
290*4882a593Smuzhiyun 		bh->device_id = cpu_to_le16(a->pcid->device);
291*4882a593Smuzhiyun 		thislen = (u32)le16_to_cpu(bh->image_length) * 512;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		if (thislen > len)
294*4882a593Smuzhiyun 			break;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		len -= thislen;
297*4882a593Smuzhiyun 		offset += thislen;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Complete a FM API request with the specified status. */
complete_fmapi_req(struct esas2r_adapter * a,struct esas2r_request * rq,u8 fi_stat)302*4882a593Smuzhiyun static bool complete_fmapi_req(struct esas2r_adapter *a,
303*4882a593Smuzhiyun 			       struct esas2r_request *rq, u8 fi_stat)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct esas2r_flash_context *fc =
306*4882a593Smuzhiyun 		(struct esas2r_flash_context *)rq->interrupt_cx;
307*4882a593Smuzhiyun 	struct esas2r_flash_img *fi = fc->fi;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	fi->status = fi_stat;
310*4882a593Smuzhiyun 	fi->driver_error = rq->req_stat;
311*4882a593Smuzhiyun 	rq->interrupt_cb = NULL;
312*4882a593Smuzhiyun 	rq->req_stat = RS_SUCCESS;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (fi_stat != FI_STAT_IMG_VER)
315*4882a593Smuzhiyun 		memset(fc->scratch, 0, FM_BUF_SZ);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	esas2r_enable_heartbeat(a);
318*4882a593Smuzhiyun 	clear_bit(AF_FLASH_LOCK, &a->flags);
319*4882a593Smuzhiyun 	return false;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* Process each phase of the flash download process. */
fw_download_proc(struct esas2r_adapter * a,struct esas2r_request * rq)323*4882a593Smuzhiyun static void fw_download_proc(struct esas2r_adapter *a,
324*4882a593Smuzhiyun 			     struct esas2r_request *rq)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct esas2r_flash_context *fc =
327*4882a593Smuzhiyun 		(struct esas2r_flash_context *)rq->interrupt_cx;
328*4882a593Smuzhiyun 	struct esas2r_flash_img *fi = fc->fi;
329*4882a593Smuzhiyun 	struct esas2r_component_header *ch;
330*4882a593Smuzhiyun 	u32 len;
331*4882a593Smuzhiyun 	u8 *p, *q;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* If the previous operation failed, just return. */
334*4882a593Smuzhiyun 	if (rq->req_stat != RS_SUCCESS)
335*4882a593Smuzhiyun 		goto error;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/*
338*4882a593Smuzhiyun 	 * If an upload just completed and the compare length is non-zero,
339*4882a593Smuzhiyun 	 * then we just read back part of the image we just wrote.  verify the
340*4882a593Smuzhiyun 	 * section and continue reading until the entire image is verified.
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	if (fc->func == VDA_FLASH_READ
343*4882a593Smuzhiyun 	    && fc->cmp_len) {
344*4882a593Smuzhiyun 		ch = &fi->cmp_hdr[fc->comp_typ];
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		p = fc->scratch;
347*4882a593Smuzhiyun 		q = (u8 *)fi                    /* start of the whole gob     */
348*4882a593Smuzhiyun 		    + ch->image_offset          /* start of the current image */
349*4882a593Smuzhiyun 		    + ch->length                /* end of the current image   */
350*4882a593Smuzhiyun 		    - fc->cmp_len;              /* where we are now           */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		/*
353*4882a593Smuzhiyun 		 * NOTE - curr_len is the exact count of bytes for the read
354*4882a593Smuzhiyun 		 *        even when the end is read and its not a full buffer
355*4882a593Smuzhiyun 		 */
356*4882a593Smuzhiyun 		for (len = fc->curr_len; len; len--)
357*4882a593Smuzhiyun 			if (*p++ != *q++)
358*4882a593Smuzhiyun 				goto error;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		fc->cmp_len -= fc->curr_len; /* # left to compare    */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* Update fc and determine the length for the next upload */
363*4882a593Smuzhiyun 		if (fc->cmp_len > FM_BUF_SZ)
364*4882a593Smuzhiyun 			fc->sgc.length = FM_BUF_SZ;
365*4882a593Smuzhiyun 		else
366*4882a593Smuzhiyun 			fc->sgc.length = fc->cmp_len;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		fc->sgc.cur_offset = fc->sgc_offset +
369*4882a593Smuzhiyun 				     ((u8 *)fc->scratch - (u8 *)fi);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * This code uses a 'while' statement since the next component may
374*4882a593Smuzhiyun 	 * have a length = zero.  This can happen since some components are
375*4882a593Smuzhiyun 	 * not required.  At the end of this 'while' we set up the length
376*4882a593Smuzhiyun 	 * for the next request and therefore sgc.length can be = 0.
377*4882a593Smuzhiyun 	 */
378*4882a593Smuzhiyun 	while (fc->sgc.length == 0) {
379*4882a593Smuzhiyun 		ch = &fi->cmp_hdr[fc->comp_typ];
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		switch (fc->task) {
382*4882a593Smuzhiyun 		case FMTSK_ERASE_BOOT:
383*4882a593Smuzhiyun 			/* the BIOS image is written next */
384*4882a593Smuzhiyun 			ch = &fi->cmp_hdr[CH_IT_BIOS];
385*4882a593Smuzhiyun 			if (ch->length == 0)
386*4882a593Smuzhiyun 				goto no_bios;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 			fc->task = FMTSK_WRTBIOS;
389*4882a593Smuzhiyun 			fc->func = VDA_FLASH_BEGINW;
390*4882a593Smuzhiyun 			fc->comp_typ = CH_IT_BIOS;
391*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_BOOT;
392*4882a593Smuzhiyun 			fc->sgc.length = ch->length;
393*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset +
394*4882a593Smuzhiyun 					     ch->image_offset;
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		case FMTSK_WRTBIOS:
398*4882a593Smuzhiyun 			/*
399*4882a593Smuzhiyun 			 * The BIOS image has been written - read it and
400*4882a593Smuzhiyun 			 * verify it
401*4882a593Smuzhiyun 			 */
402*4882a593Smuzhiyun 			fc->task = FMTSK_READBIOS;
403*4882a593Smuzhiyun 			fc->func = VDA_FLASH_READ;
404*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_BOOT;
405*4882a593Smuzhiyun 			fc->cmp_len = ch->length;
406*4882a593Smuzhiyun 			fc->sgc.length = FM_BUF_SZ;
407*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset
408*4882a593Smuzhiyun 					     + ((u8 *)fc->scratch -
409*4882a593Smuzhiyun 						(u8 *)fi);
410*4882a593Smuzhiyun 			break;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		case FMTSK_READBIOS:
413*4882a593Smuzhiyun no_bios:
414*4882a593Smuzhiyun 			/*
415*4882a593Smuzhiyun 			 * Mark the component header status for the image
416*4882a593Smuzhiyun 			 * completed
417*4882a593Smuzhiyun 			 */
418*4882a593Smuzhiyun 			ch->status = CH_STAT_SUCCESS;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 			/* The MAC image is written next */
421*4882a593Smuzhiyun 			ch = &fi->cmp_hdr[CH_IT_MAC];
422*4882a593Smuzhiyun 			if (ch->length == 0)
423*4882a593Smuzhiyun 				goto no_mac;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 			fc->task = FMTSK_WRTMAC;
426*4882a593Smuzhiyun 			fc->func = VDA_FLASH_BEGINW;
427*4882a593Smuzhiyun 			fc->comp_typ = CH_IT_MAC;
428*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_BOOT
429*4882a593Smuzhiyun 					+ fi->cmp_hdr[CH_IT_BIOS].length;
430*4882a593Smuzhiyun 			fc->sgc.length = ch->length;
431*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset +
432*4882a593Smuzhiyun 					     ch->image_offset;
433*4882a593Smuzhiyun 			break;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		case FMTSK_WRTMAC:
436*4882a593Smuzhiyun 			/* The MAC image has been written - read and verify */
437*4882a593Smuzhiyun 			fc->task = FMTSK_READMAC;
438*4882a593Smuzhiyun 			fc->func = VDA_FLASH_READ;
439*4882a593Smuzhiyun 			fc->flsh_addr -= ch->length;
440*4882a593Smuzhiyun 			fc->cmp_len = ch->length;
441*4882a593Smuzhiyun 			fc->sgc.length = FM_BUF_SZ;
442*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset
443*4882a593Smuzhiyun 					     + ((u8 *)fc->scratch -
444*4882a593Smuzhiyun 						(u8 *)fi);
445*4882a593Smuzhiyun 			break;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		case FMTSK_READMAC:
448*4882a593Smuzhiyun no_mac:
449*4882a593Smuzhiyun 			/*
450*4882a593Smuzhiyun 			 * Mark the component header status for the image
451*4882a593Smuzhiyun 			 * completed
452*4882a593Smuzhiyun 			 */
453*4882a593Smuzhiyun 			ch->status = CH_STAT_SUCCESS;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 			/* The EFI image is written next */
456*4882a593Smuzhiyun 			ch = &fi->cmp_hdr[CH_IT_EFI];
457*4882a593Smuzhiyun 			if (ch->length == 0)
458*4882a593Smuzhiyun 				goto no_efi;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 			fc->task = FMTSK_WRTEFI;
461*4882a593Smuzhiyun 			fc->func = VDA_FLASH_BEGINW;
462*4882a593Smuzhiyun 			fc->comp_typ = CH_IT_EFI;
463*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_BOOT
464*4882a593Smuzhiyun 					+ fi->cmp_hdr[CH_IT_BIOS].length
465*4882a593Smuzhiyun 					+ fi->cmp_hdr[CH_IT_MAC].length;
466*4882a593Smuzhiyun 			fc->sgc.length = ch->length;
467*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset +
468*4882a593Smuzhiyun 					     ch->image_offset;
469*4882a593Smuzhiyun 			break;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		case FMTSK_WRTEFI:
472*4882a593Smuzhiyun 			/* The EFI image has been written - read and verify */
473*4882a593Smuzhiyun 			fc->task = FMTSK_READEFI;
474*4882a593Smuzhiyun 			fc->func = VDA_FLASH_READ;
475*4882a593Smuzhiyun 			fc->flsh_addr -= ch->length;
476*4882a593Smuzhiyun 			fc->cmp_len = ch->length;
477*4882a593Smuzhiyun 			fc->sgc.length = FM_BUF_SZ;
478*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset
479*4882a593Smuzhiyun 					     + ((u8 *)fc->scratch -
480*4882a593Smuzhiyun 						(u8 *)fi);
481*4882a593Smuzhiyun 			break;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		case FMTSK_READEFI:
484*4882a593Smuzhiyun no_efi:
485*4882a593Smuzhiyun 			/*
486*4882a593Smuzhiyun 			 * Mark the component header status for the image
487*4882a593Smuzhiyun 			 * completed
488*4882a593Smuzhiyun 			 */
489*4882a593Smuzhiyun 			ch->status = CH_STAT_SUCCESS;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 			/* The CFG image is written next */
492*4882a593Smuzhiyun 			ch = &fi->cmp_hdr[CH_IT_CFG];
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 			if (ch->length == 0)
495*4882a593Smuzhiyun 				goto no_cfg;
496*4882a593Smuzhiyun 			fc->task = FMTSK_WRTCFG;
497*4882a593Smuzhiyun 			fc->func = VDA_FLASH_BEGINW;
498*4882a593Smuzhiyun 			fc->comp_typ = CH_IT_CFG;
499*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_CPYR - ch->length;
500*4882a593Smuzhiyun 			fc->sgc.length = ch->length;
501*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset +
502*4882a593Smuzhiyun 					     ch->image_offset;
503*4882a593Smuzhiyun 			break;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		case FMTSK_WRTCFG:
506*4882a593Smuzhiyun 			/* The CFG image has been written - read and verify */
507*4882a593Smuzhiyun 			fc->task = FMTSK_READCFG;
508*4882a593Smuzhiyun 			fc->func = VDA_FLASH_READ;
509*4882a593Smuzhiyun 			fc->flsh_addr = FLS_OFFSET_CPYR - ch->length;
510*4882a593Smuzhiyun 			fc->cmp_len = ch->length;
511*4882a593Smuzhiyun 			fc->sgc.length = FM_BUF_SZ;
512*4882a593Smuzhiyun 			fc->sgc.cur_offset = fc->sgc_offset
513*4882a593Smuzhiyun 					     + ((u8 *)fc->scratch -
514*4882a593Smuzhiyun 						(u8 *)fi);
515*4882a593Smuzhiyun 			break;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		case FMTSK_READCFG:
518*4882a593Smuzhiyun no_cfg:
519*4882a593Smuzhiyun 			/*
520*4882a593Smuzhiyun 			 * Mark the component header status for the image
521*4882a593Smuzhiyun 			 * completed
522*4882a593Smuzhiyun 			 */
523*4882a593Smuzhiyun 			ch->status = CH_STAT_SUCCESS;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 			/*
526*4882a593Smuzhiyun 			 * The download is complete.  If in degraded mode,
527*4882a593Smuzhiyun 			 * attempt a chip reset.
528*4882a593Smuzhiyun 			 */
529*4882a593Smuzhiyun 			if (test_bit(AF_DEGRADED_MODE, &a->flags))
530*4882a593Smuzhiyun 				esas2r_local_reset_adapter(a);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 			a->flash_ver = fi->cmp_hdr[CH_IT_BIOS].version;
533*4882a593Smuzhiyun 			esas2r_print_flash_rev(a);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 			/* Update the type of boot image on the card */
536*4882a593Smuzhiyun 			memcpy(a->image_type, fi->rel_version,
537*4882a593Smuzhiyun 			       sizeof(fi->rel_version));
538*4882a593Smuzhiyun 			complete_fmapi_req(a, rq, FI_STAT_SUCCESS);
539*4882a593Smuzhiyun 			return;
540*4882a593Smuzhiyun 		}
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		/* If verifying, don't try reading more than what's there */
543*4882a593Smuzhiyun 		if (fc->func == VDA_FLASH_READ
544*4882a593Smuzhiyun 		    && fc->sgc.length > fc->cmp_len)
545*4882a593Smuzhiyun 			fc->sgc.length = fc->cmp_len;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Build the request to perform the next action */
549*4882a593Smuzhiyun 	if (!load_image(a, rq)) {
550*4882a593Smuzhiyun error:
551*4882a593Smuzhiyun 		if (fc->comp_typ < fi->num_comps) {
552*4882a593Smuzhiyun 			ch = &fi->cmp_hdr[fc->comp_typ];
553*4882a593Smuzhiyun 			ch->status = CH_STAT_FAILED;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		complete_fmapi_req(a, rq, FI_STAT_FAILED);
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /* Determine the flash image adaptyp for this adapter */
get_fi_adap_type(struct esas2r_adapter * a)561*4882a593Smuzhiyun static u8 get_fi_adap_type(struct esas2r_adapter *a)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	u8 type;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* use the device ID to get the correct adap_typ for this HBA */
566*4882a593Smuzhiyun 	switch (a->pcid->device) {
567*4882a593Smuzhiyun 	case ATTO_DID_INTEL_IOP348:
568*4882a593Smuzhiyun 		type = FI_AT_SUN_LAKE;
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	case ATTO_DID_MV_88RC9580:
572*4882a593Smuzhiyun 	case ATTO_DID_MV_88RC9580TS:
573*4882a593Smuzhiyun 	case ATTO_DID_MV_88RC9580TSE:
574*4882a593Smuzhiyun 	case ATTO_DID_MV_88RC9580TL:
575*4882a593Smuzhiyun 		type = FI_AT_MV_9580;
576*4882a593Smuzhiyun 		break;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	default:
579*4882a593Smuzhiyun 		type = FI_AT_UNKNWN;
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return type;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /* Size of config + copyright + flash_ver images, 0 for failure. */
chk_cfg(u8 * cfg,u32 length,u32 * flash_ver)587*4882a593Smuzhiyun static u32 chk_cfg(u8 *cfg, u32 length, u32 *flash_ver)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	u16 *pw = (u16 *)cfg - 1;
590*4882a593Smuzhiyun 	u32 sz = 0;
591*4882a593Smuzhiyun 	u32 len = length;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (len == 0)
594*4882a593Smuzhiyun 		len = FM_BUF_SZ;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (flash_ver)
597*4882a593Smuzhiyun 		*flash_ver = 0;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	while (true) {
600*4882a593Smuzhiyun 		u16 type;
601*4882a593Smuzhiyun 		u16 size;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		type = le16_to_cpu(*pw--);
604*4882a593Smuzhiyun 		size = le16_to_cpu(*pw--);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		if (type != FBT_CPYR
607*4882a593Smuzhiyun 		    && type != FBT_SETUP
608*4882a593Smuzhiyun 		    && type != FBT_FLASH_VER)
609*4882a593Smuzhiyun 			break;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 		if (type == FBT_FLASH_VER
612*4882a593Smuzhiyun 		    && flash_ver)
613*4882a593Smuzhiyun 			*flash_ver = le32_to_cpu(*(u32 *)(pw - 1));
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		sz += size + (2 * sizeof(u16));
616*4882a593Smuzhiyun 		pw -= size / sizeof(u16);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 		if (sz > len - (2 * sizeof(u16)))
619*4882a593Smuzhiyun 			break;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* See if we are comparing the size to the specified length */
623*4882a593Smuzhiyun 	if (length && sz != length)
624*4882a593Smuzhiyun 		return 0;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return sz;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* Verify that the boot image is valid */
chk_boot(u8 * boot_img,u32 length)630*4882a593Smuzhiyun static u8 chk_boot(u8 *boot_img, u32 length)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	struct esas2r_boot_image *bi = (struct esas2r_boot_image *)boot_img;
633*4882a593Smuzhiyun 	u16 hdroffset = le16_to_cpu(bi->header_offset);
634*4882a593Smuzhiyun 	struct esas2r_boot_header *bh;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (bi->signature != le16_to_cpu(0xaa55)
637*4882a593Smuzhiyun 	    || (long)hdroffset >
638*4882a593Smuzhiyun 	    (long)(65536L - sizeof(struct esas2r_boot_header))
639*4882a593Smuzhiyun 	    || (hdroffset & 3)
640*4882a593Smuzhiyun 	    || (hdroffset < sizeof(struct esas2r_boot_image))
641*4882a593Smuzhiyun 	    || ((u32)hdroffset + sizeof(struct esas2r_boot_header) > length))
642*4882a593Smuzhiyun 		return 0xff;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	bh = (struct esas2r_boot_header *)((char *)bi + hdroffset);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (bh->signature[0] != 'P'
647*4882a593Smuzhiyun 	    || bh->signature[1] != 'C'
648*4882a593Smuzhiyun 	    || bh->signature[2] != 'I'
649*4882a593Smuzhiyun 	    || bh->signature[3] != 'R'
650*4882a593Smuzhiyun 	    || le16_to_cpu(bh->struct_length) <
651*4882a593Smuzhiyun 	    (u16)sizeof(struct esas2r_boot_header)
652*4882a593Smuzhiyun 	    || bh->class_code[2] != 0x01
653*4882a593Smuzhiyun 	    || bh->class_code[1] != 0x04
654*4882a593Smuzhiyun 	    || bh->class_code[0] != 0x00
655*4882a593Smuzhiyun 	    || (bh->code_type != CODE_TYPE_PC
656*4882a593Smuzhiyun 		&& bh->code_type != CODE_TYPE_OPEN
657*4882a593Smuzhiyun 		&& bh->code_type != CODE_TYPE_EFI))
658*4882a593Smuzhiyun 		return 0xff;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return bh->code_type;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun /* The sum of all the WORDS of the image */
calc_fi_checksum(struct esas2r_flash_context * fc)664*4882a593Smuzhiyun static u16 calc_fi_checksum(struct esas2r_flash_context *fc)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct esas2r_flash_img *fi = fc->fi;
667*4882a593Smuzhiyun 	u16 cksum;
668*4882a593Smuzhiyun 	u32 len;
669*4882a593Smuzhiyun 	u16 *pw;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	for (len = (fi->length - fc->fi_hdr_len) / 2,
672*4882a593Smuzhiyun 	     pw = (u16 *)((u8 *)fi + fc->fi_hdr_len),
673*4882a593Smuzhiyun 	     cksum = 0;
674*4882a593Smuzhiyun 	     len;
675*4882a593Smuzhiyun 	     len--, pw++)
676*4882a593Smuzhiyun 		cksum = cksum + le16_to_cpu(*pw);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return cksum;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun  * Verify the flash image structure.  The following verifications will
683*4882a593Smuzhiyun  * be performed:
684*4882a593Smuzhiyun  *              1)  verify the fi_version is correct
685*4882a593Smuzhiyun  *              2)  verify the checksum of the entire image.
686*4882a593Smuzhiyun  *              3)  validate the adap_typ, action and length fields.
687*4882a593Smuzhiyun  *              4)  validate each component header. check the img_type and
688*4882a593Smuzhiyun  *                  length fields
689*4882a593Smuzhiyun  *              5)  validate each component image.  validate signatures and
690*4882a593Smuzhiyun  *                  local checksums
691*4882a593Smuzhiyun  */
verify_fi(struct esas2r_adapter * a,struct esas2r_flash_context * fc)692*4882a593Smuzhiyun static bool verify_fi(struct esas2r_adapter *a,
693*4882a593Smuzhiyun 		      struct esas2r_flash_context *fc)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct esas2r_flash_img *fi = fc->fi;
696*4882a593Smuzhiyun 	u8 type;
697*4882a593Smuzhiyun 	bool imgerr;
698*4882a593Smuzhiyun 	u16 i;
699*4882a593Smuzhiyun 	u32 len;
700*4882a593Smuzhiyun 	struct esas2r_component_header *ch;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/* Verify the length - length must even since we do a word checksum */
703*4882a593Smuzhiyun 	len = fi->length;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if ((len & 1)
706*4882a593Smuzhiyun 	    || len < fc->fi_hdr_len) {
707*4882a593Smuzhiyun 		fi->status = FI_STAT_LENGTH;
708*4882a593Smuzhiyun 		return false;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* Get adapter type and verify type in flash image */
712*4882a593Smuzhiyun 	type = get_fi_adap_type(a);
713*4882a593Smuzhiyun 	if ((type == FI_AT_UNKNWN) || (fi->adap_typ != type)) {
714*4882a593Smuzhiyun 		fi->status = FI_STAT_ADAPTYP;
715*4882a593Smuzhiyun 		return false;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/*
719*4882a593Smuzhiyun 	 * Loop through each component and verify the img_type and length
720*4882a593Smuzhiyun 	 * fields.  Keep a running count of the sizes sooze we can verify total
721*4882a593Smuzhiyun 	 * size to additive size.
722*4882a593Smuzhiyun 	 */
723*4882a593Smuzhiyun 	imgerr = false;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	for (i = 0, len = 0, ch = fi->cmp_hdr;
726*4882a593Smuzhiyun 	     i < fi->num_comps;
727*4882a593Smuzhiyun 	     i++, ch++) {
728*4882a593Smuzhiyun 		bool cmperr = false;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		/*
731*4882a593Smuzhiyun 		 * Verify that the component header has the same index as the
732*4882a593Smuzhiyun 		 * image type.  The headers must be ordered correctly
733*4882a593Smuzhiyun 		 */
734*4882a593Smuzhiyun 		if (i != ch->img_type) {
735*4882a593Smuzhiyun 			imgerr = true;
736*4882a593Smuzhiyun 			ch->status = CH_STAT_INVALID;
737*4882a593Smuzhiyun 			continue;
738*4882a593Smuzhiyun 		}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		switch (ch->img_type) {
741*4882a593Smuzhiyun 		case CH_IT_BIOS:
742*4882a593Smuzhiyun 			type = CODE_TYPE_PC;
743*4882a593Smuzhiyun 			break;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		case CH_IT_MAC:
746*4882a593Smuzhiyun 			type = CODE_TYPE_OPEN;
747*4882a593Smuzhiyun 			break;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		case CH_IT_EFI:
750*4882a593Smuzhiyun 			type = CODE_TYPE_EFI;
751*4882a593Smuzhiyun 			break;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		switch (ch->img_type) {
755*4882a593Smuzhiyun 		case CH_IT_FW:
756*4882a593Smuzhiyun 		case CH_IT_NVR:
757*4882a593Smuzhiyun 			break;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		case CH_IT_BIOS:
760*4882a593Smuzhiyun 		case CH_IT_MAC:
761*4882a593Smuzhiyun 		case CH_IT_EFI:
762*4882a593Smuzhiyun 			if (ch->length & 0x1ff)
763*4882a593Smuzhiyun 				cmperr = true;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 			/* Test if component image is present  */
766*4882a593Smuzhiyun 			if (ch->length == 0)
767*4882a593Smuzhiyun 				break;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 			/* Image is present - verify the image */
770*4882a593Smuzhiyun 			if (chk_boot((u8 *)fi + ch->image_offset, ch->length)
771*4882a593Smuzhiyun 			    != type)
772*4882a593Smuzhiyun 				cmperr = true;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 			break;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		case CH_IT_CFG:
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 			/* Test if component image is present */
779*4882a593Smuzhiyun 			if (ch->length == 0) {
780*4882a593Smuzhiyun 				cmperr = true;
781*4882a593Smuzhiyun 				break;
782*4882a593Smuzhiyun 			}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 			/* Image is present - verify the image */
785*4882a593Smuzhiyun 			if (!chk_cfg((u8 *)fi + ch->image_offset + ch->length,
786*4882a593Smuzhiyun 				     ch->length, NULL))
787*4882a593Smuzhiyun 				cmperr = true;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 			break;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		default:
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 			fi->status = FI_STAT_UNKNOWN;
794*4882a593Smuzhiyun 			return false;
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		if (cmperr) {
798*4882a593Smuzhiyun 			imgerr = true;
799*4882a593Smuzhiyun 			ch->status = CH_STAT_INVALID;
800*4882a593Smuzhiyun 		} else {
801*4882a593Smuzhiyun 			ch->status = CH_STAT_PENDING;
802*4882a593Smuzhiyun 			len += ch->length;
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	if (imgerr) {
807*4882a593Smuzhiyun 		fi->status = FI_STAT_MISSING;
808*4882a593Smuzhiyun 		return false;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* Compare fi->length to the sum of ch->length fields */
812*4882a593Smuzhiyun 	if (len != fi->length - fc->fi_hdr_len) {
813*4882a593Smuzhiyun 		fi->status = FI_STAT_LENGTH;
814*4882a593Smuzhiyun 		return false;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* Compute the checksum - it should come out zero */
818*4882a593Smuzhiyun 	if (fi->checksum != calc_fi_checksum(fc)) {
819*4882a593Smuzhiyun 		fi->status = FI_STAT_CHKSUM;
820*4882a593Smuzhiyun 		return false;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	return true;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /* Fill in the FS IOCTL response data from a completed request. */
esas2r_complete_fs_ioctl(struct esas2r_adapter * a,struct esas2r_request * rq)827*4882a593Smuzhiyun static void esas2r_complete_fs_ioctl(struct esas2r_adapter *a,
828*4882a593Smuzhiyun 				     struct esas2r_request *rq)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct esas2r_ioctl_fs *fs =
831*4882a593Smuzhiyun 		(struct esas2r_ioctl_fs *)rq->interrupt_cx;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (rq->vrq->flash.sub_func == VDA_FLASH_COMMIT)
834*4882a593Smuzhiyun 		esas2r_enable_heartbeat(a);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	fs->driver_error = rq->req_stat;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (fs->driver_error == RS_SUCCESS)
839*4882a593Smuzhiyun 		fs->status = ATTO_STS_SUCCESS;
840*4882a593Smuzhiyun 	else
841*4882a593Smuzhiyun 		fs->status = ATTO_STS_FAILED;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /* Prepare an FS IOCTL request to be sent to the firmware. */
esas2r_process_fs_ioctl(struct esas2r_adapter * a,struct esas2r_ioctl_fs * fs,struct esas2r_request * rq,struct esas2r_sg_context * sgc)845*4882a593Smuzhiyun bool esas2r_process_fs_ioctl(struct esas2r_adapter *a,
846*4882a593Smuzhiyun 			     struct esas2r_ioctl_fs *fs,
847*4882a593Smuzhiyun 			     struct esas2r_request *rq,
848*4882a593Smuzhiyun 			     struct esas2r_sg_context *sgc)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	u8 cmdcnt = (u8)ARRAY_SIZE(cmd_to_fls_func);
851*4882a593Smuzhiyun 	struct esas2r_ioctlfs_command *fsc = &fs->command;
852*4882a593Smuzhiyun 	u8 func = 0;
853*4882a593Smuzhiyun 	u32 datalen;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	fs->status = ATTO_STS_FAILED;
856*4882a593Smuzhiyun 	fs->driver_error = RS_PENDING;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (fs->version > ESAS2R_FS_VER) {
859*4882a593Smuzhiyun 		fs->status = ATTO_STS_INV_VERSION;
860*4882a593Smuzhiyun 		return false;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	if (fsc->command >= cmdcnt) {
864*4882a593Smuzhiyun 		fs->status = ATTO_STS_INV_FUNC;
865*4882a593Smuzhiyun 		return false;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	func = cmd_to_fls_func[fsc->command];
869*4882a593Smuzhiyun 	if (func == 0xFF) {
870*4882a593Smuzhiyun 		fs->status = ATTO_STS_INV_FUNC;
871*4882a593Smuzhiyun 		return false;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (fsc->command != ESAS2R_FS_CMD_CANCEL) {
875*4882a593Smuzhiyun 		if ((a->pcid->device != ATTO_DID_MV_88RC9580
876*4882a593Smuzhiyun 		     || fs->adap_type != ESAS2R_FS_AT_ESASRAID2)
877*4882a593Smuzhiyun 		    && (a->pcid->device != ATTO_DID_MV_88RC9580TS
878*4882a593Smuzhiyun 			|| fs->adap_type != ESAS2R_FS_AT_TSSASRAID2)
879*4882a593Smuzhiyun 		    && (a->pcid->device != ATTO_DID_MV_88RC9580TSE
880*4882a593Smuzhiyun 			|| fs->adap_type != ESAS2R_FS_AT_TSSASRAID2E)
881*4882a593Smuzhiyun 		    && (a->pcid->device != ATTO_DID_MV_88RC9580TL
882*4882a593Smuzhiyun 			|| fs->adap_type != ESAS2R_FS_AT_TLSASHBA)) {
883*4882a593Smuzhiyun 			fs->status = ATTO_STS_INV_ADAPTER;
884*4882a593Smuzhiyun 			return false;
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 		if (fs->driver_ver > ESAS2R_FS_DRVR_VER) {
888*4882a593Smuzhiyun 			fs->status = ATTO_STS_INV_DRVR_VER;
889*4882a593Smuzhiyun 			return false;
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (test_bit(AF_DEGRADED_MODE, &a->flags)) {
894*4882a593Smuzhiyun 		fs->status = ATTO_STS_DEGRADED;
895*4882a593Smuzhiyun 		return false;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	rq->interrupt_cb = esas2r_complete_fs_ioctl;
899*4882a593Smuzhiyun 	rq->interrupt_cx = fs;
900*4882a593Smuzhiyun 	datalen = le32_to_cpu(fsc->length);
901*4882a593Smuzhiyun 	esas2r_build_flash_req(a,
902*4882a593Smuzhiyun 			       rq,
903*4882a593Smuzhiyun 			       func,
904*4882a593Smuzhiyun 			       fsc->checksum,
905*4882a593Smuzhiyun 			       le32_to_cpu(fsc->flash_addr),
906*4882a593Smuzhiyun 			       datalen);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (func == VDA_FLASH_WRITE
909*4882a593Smuzhiyun 	    || func == VDA_FLASH_READ) {
910*4882a593Smuzhiyun 		if (datalen == 0) {
911*4882a593Smuzhiyun 			fs->status = ATTO_STS_INV_FUNC;
912*4882a593Smuzhiyun 			return false;
913*4882a593Smuzhiyun 		}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 		esas2r_sgc_init(sgc, a, rq, rq->vrq->flash.data.sge);
916*4882a593Smuzhiyun 		sgc->length = datalen;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 		if (!esas2r_build_sg_list(a, rq, sgc)) {
919*4882a593Smuzhiyun 			fs->status = ATTO_STS_OUT_OF_RSRC;
920*4882a593Smuzhiyun 			return false;
921*4882a593Smuzhiyun 		}
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	if (func == VDA_FLASH_COMMIT)
925*4882a593Smuzhiyun 		esas2r_disable_heartbeat(a);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	esas2r_start_request(a, rq);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	return true;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
esas2r_flash_access(struct esas2r_adapter * a,u32 function)932*4882a593Smuzhiyun static bool esas2r_flash_access(struct esas2r_adapter *a, u32 function)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	u32 starttime;
935*4882a593Smuzhiyun 	u32 timeout;
936*4882a593Smuzhiyun 	u32 intstat;
937*4882a593Smuzhiyun 	u32 doorbell;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Disable chip interrupts awhile */
940*4882a593Smuzhiyun 	if (function == DRBL_FLASH_REQ)
941*4882a593Smuzhiyun 		esas2r_disable_chip_interrupts(a);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	/* Issue the request to the firmware */
944*4882a593Smuzhiyun 	esas2r_write_register_dword(a, MU_DOORBELL_IN, function);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* Now wait for the firmware to process it */
947*4882a593Smuzhiyun 	starttime = jiffies_to_msecs(jiffies);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (test_bit(AF_CHPRST_PENDING, &a->flags) ||
950*4882a593Smuzhiyun 	    test_bit(AF_DISC_PENDING, &a->flags))
951*4882a593Smuzhiyun 		timeout = 40000;
952*4882a593Smuzhiyun 	else
953*4882a593Smuzhiyun 		timeout = 5000;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	while (true) {
956*4882a593Smuzhiyun 		intstat = esas2r_read_register_dword(a, MU_INT_STATUS_OUT);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 		if (intstat & MU_INTSTAT_DRBL) {
959*4882a593Smuzhiyun 			/* Got a doorbell interrupt.  Check for the function */
960*4882a593Smuzhiyun 			doorbell =
961*4882a593Smuzhiyun 				esas2r_read_register_dword(a, MU_DOORBELL_OUT);
962*4882a593Smuzhiyun 			esas2r_write_register_dword(a, MU_DOORBELL_OUT,
963*4882a593Smuzhiyun 						    doorbell);
964*4882a593Smuzhiyun 			if (doorbell & function)
965*4882a593Smuzhiyun 				break;
966*4882a593Smuzhiyun 		}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		schedule_timeout_interruptible(msecs_to_jiffies(100));
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		if ((jiffies_to_msecs(jiffies) - starttime) > timeout) {
971*4882a593Smuzhiyun 			/*
972*4882a593Smuzhiyun 			 * Iimeout.  If we were requesting flash access,
973*4882a593Smuzhiyun 			 * indicate we are done so the firmware knows we gave
974*4882a593Smuzhiyun 			 * up.  If this was a REQ, we also need to re-enable
975*4882a593Smuzhiyun 			 * chip interrupts.
976*4882a593Smuzhiyun 			 */
977*4882a593Smuzhiyun 			if (function == DRBL_FLASH_REQ) {
978*4882a593Smuzhiyun 				esas2r_hdebug("flash access timeout");
979*4882a593Smuzhiyun 				esas2r_write_register_dword(a, MU_DOORBELL_IN,
980*4882a593Smuzhiyun 							    DRBL_FLASH_DONE);
981*4882a593Smuzhiyun 				esas2r_enable_chip_interrupts(a);
982*4882a593Smuzhiyun 			} else {
983*4882a593Smuzhiyun 				esas2r_hdebug("flash release timeout");
984*4882a593Smuzhiyun 			}
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 			return false;
987*4882a593Smuzhiyun 		}
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* if we're done, re-enable chip interrupts */
991*4882a593Smuzhiyun 	if (function == DRBL_FLASH_DONE)
992*4882a593Smuzhiyun 		esas2r_enable_chip_interrupts(a);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return true;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun #define WINDOW_SIZE ((signed int)MW_DATA_WINDOW_SIZE)
998*4882a593Smuzhiyun 
esas2r_read_flash_block(struct esas2r_adapter * a,void * to,u32 from,u32 size)999*4882a593Smuzhiyun bool esas2r_read_flash_block(struct esas2r_adapter *a,
1000*4882a593Smuzhiyun 			     void *to,
1001*4882a593Smuzhiyun 			     u32 from,
1002*4882a593Smuzhiyun 			     u32 size)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	u8 *end = (u8 *)to;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	/* Try to acquire access to the flash */
1007*4882a593Smuzhiyun 	if (!esas2r_flash_access(a, DRBL_FLASH_REQ))
1008*4882a593Smuzhiyun 		return false;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	while (size) {
1011*4882a593Smuzhiyun 		u32 len;
1012*4882a593Smuzhiyun 		u32 offset;
1013*4882a593Smuzhiyun 		u32 iatvr;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		if (test_bit(AF2_SERIAL_FLASH, &a->flags2))
1016*4882a593Smuzhiyun 			iatvr = MW_DATA_ADDR_SER_FLASH + (from & -WINDOW_SIZE);
1017*4882a593Smuzhiyun 		else
1018*4882a593Smuzhiyun 			iatvr = MW_DATA_ADDR_PAR_FLASH + (from & -WINDOW_SIZE);
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		esas2r_map_data_window(a, iatvr);
1021*4882a593Smuzhiyun 		offset = from & (WINDOW_SIZE - 1);
1022*4882a593Smuzhiyun 		len = size;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 		if (len > WINDOW_SIZE - offset)
1025*4882a593Smuzhiyun 			len = WINDOW_SIZE - offset;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		from += len;
1028*4882a593Smuzhiyun 		size -= len;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 		while (len--) {
1031*4882a593Smuzhiyun 			*end++ = esas2r_read_data_byte(a, offset);
1032*4882a593Smuzhiyun 			offset++;
1033*4882a593Smuzhiyun 		}
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* Release flash access */
1037*4882a593Smuzhiyun 	esas2r_flash_access(a, DRBL_FLASH_DONE);
1038*4882a593Smuzhiyun 	return true;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
esas2r_read_flash_rev(struct esas2r_adapter * a)1041*4882a593Smuzhiyun bool esas2r_read_flash_rev(struct esas2r_adapter *a)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	u8 bytes[256];
1044*4882a593Smuzhiyun 	u16 *pw;
1045*4882a593Smuzhiyun 	u16 *pwstart;
1046*4882a593Smuzhiyun 	u16 type;
1047*4882a593Smuzhiyun 	u16 size;
1048*4882a593Smuzhiyun 	u32 sz;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	sz = sizeof(bytes);
1051*4882a593Smuzhiyun 	pw = (u16 *)(bytes + sz);
1052*4882a593Smuzhiyun 	pwstart = (u16 *)bytes + 2;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (!esas2r_read_flash_block(a, bytes, FLS_OFFSET_CPYR - sz, sz))
1055*4882a593Smuzhiyun 		goto invalid_rev;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	while (pw >= pwstart) {
1058*4882a593Smuzhiyun 		pw--;
1059*4882a593Smuzhiyun 		type = le16_to_cpu(*pw);
1060*4882a593Smuzhiyun 		pw--;
1061*4882a593Smuzhiyun 		size = le16_to_cpu(*pw);
1062*4882a593Smuzhiyun 		pw -= size / 2;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 		if (type == FBT_CPYR
1065*4882a593Smuzhiyun 		    || type == FBT_SETUP
1066*4882a593Smuzhiyun 		    || pw < pwstart)
1067*4882a593Smuzhiyun 			continue;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		if (type == FBT_FLASH_VER)
1070*4882a593Smuzhiyun 			a->flash_ver = le32_to_cpu(*(u32 *)pw);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 		break;
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun invalid_rev:
1076*4882a593Smuzhiyun 	return esas2r_print_flash_rev(a);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
esas2r_print_flash_rev(struct esas2r_adapter * a)1079*4882a593Smuzhiyun bool esas2r_print_flash_rev(struct esas2r_adapter *a)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	u16 year = LOWORD(a->flash_ver);
1082*4882a593Smuzhiyun 	u8 day = LOBYTE(HIWORD(a->flash_ver));
1083*4882a593Smuzhiyun 	u8 month = HIBYTE(HIWORD(a->flash_ver));
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if (day == 0
1086*4882a593Smuzhiyun 	    || month == 0
1087*4882a593Smuzhiyun 	    || day > 31
1088*4882a593Smuzhiyun 	    || month > 12
1089*4882a593Smuzhiyun 	    || year < 2006
1090*4882a593Smuzhiyun 	    || year > 9999) {
1091*4882a593Smuzhiyun 		strcpy(a->flash_rev, "not found");
1092*4882a593Smuzhiyun 		a->flash_ver = 0;
1093*4882a593Smuzhiyun 		return false;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	sprintf(a->flash_rev, "%02d/%02d/%04d", month, day, year);
1097*4882a593Smuzhiyun 	esas2r_hdebug("flash version: %s", a->flash_rev);
1098*4882a593Smuzhiyun 	return true;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun  * Find the type of boot image type that is currently in the flash.
1103*4882a593Smuzhiyun  * The chip only has a 64 KB PCI-e expansion ROM
1104*4882a593Smuzhiyun  * size so only one image can be flashed at a time.
1105*4882a593Smuzhiyun  */
esas2r_read_image_type(struct esas2r_adapter * a)1106*4882a593Smuzhiyun bool esas2r_read_image_type(struct esas2r_adapter *a)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	u8 bytes[256];
1109*4882a593Smuzhiyun 	struct esas2r_boot_image *bi;
1110*4882a593Smuzhiyun 	struct esas2r_boot_header *bh;
1111*4882a593Smuzhiyun 	u32 sz;
1112*4882a593Smuzhiyun 	u32 len;
1113*4882a593Smuzhiyun 	u32 offset;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* Start at the base of the boot images and look for a valid image */
1116*4882a593Smuzhiyun 	sz = sizeof(bytes);
1117*4882a593Smuzhiyun 	len = FLS_LENGTH_BOOT;
1118*4882a593Smuzhiyun 	offset = 0;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	while (true) {
1121*4882a593Smuzhiyun 		if (!esas2r_read_flash_block(a, bytes, FLS_OFFSET_BOOT +
1122*4882a593Smuzhiyun 					     offset,
1123*4882a593Smuzhiyun 					     sz))
1124*4882a593Smuzhiyun 			goto invalid_rev;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		bi = (struct esas2r_boot_image *)bytes;
1127*4882a593Smuzhiyun 		bh = (struct esas2r_boot_header *)((u8 *)bi +
1128*4882a593Smuzhiyun 						   le16_to_cpu(
1129*4882a593Smuzhiyun 							   bi->header_offset));
1130*4882a593Smuzhiyun 		if (bi->signature != cpu_to_le16(0xAA55))
1131*4882a593Smuzhiyun 			goto invalid_rev;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		if (bh->code_type == CODE_TYPE_PC) {
1134*4882a593Smuzhiyun 			strcpy(a->image_type, "BIOS");
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 			return true;
1137*4882a593Smuzhiyun 		} else if (bh->code_type == CODE_TYPE_EFI) {
1138*4882a593Smuzhiyun 			struct esas2r_efi_image *ei;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 			/*
1141*4882a593Smuzhiyun 			 * So we have an EFI image.  There are several types
1142*4882a593Smuzhiyun 			 * so see which architecture we have.
1143*4882a593Smuzhiyun 			 */
1144*4882a593Smuzhiyun 			ei = (struct esas2r_efi_image *)bytes;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 			switch (le16_to_cpu(ei->machine_type)) {
1147*4882a593Smuzhiyun 			case EFI_MACHINE_IA32:
1148*4882a593Smuzhiyun 				strcpy(a->image_type, "EFI 32-bit");
1149*4882a593Smuzhiyun 				return true;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 			case EFI_MACHINE_IA64:
1152*4882a593Smuzhiyun 				strcpy(a->image_type, "EFI itanium");
1153*4882a593Smuzhiyun 				return true;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 			case EFI_MACHINE_X64:
1156*4882a593Smuzhiyun 				strcpy(a->image_type, "EFI 64-bit");
1157*4882a593Smuzhiyun 				return true;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 			case EFI_MACHINE_EBC:
1160*4882a593Smuzhiyun 				strcpy(a->image_type, "EFI EBC");
1161*4882a593Smuzhiyun 				return true;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 			default:
1164*4882a593Smuzhiyun 				goto invalid_rev;
1165*4882a593Smuzhiyun 			}
1166*4882a593Smuzhiyun 		} else {
1167*4882a593Smuzhiyun 			u32 thislen;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 			/* jump to the next image */
1170*4882a593Smuzhiyun 			thislen = (u32)le16_to_cpu(bh->image_length) * 512;
1171*4882a593Smuzhiyun 			if (thislen == 0
1172*4882a593Smuzhiyun 			    || thislen + offset > len
1173*4882a593Smuzhiyun 			    || bh->indicator == INDICATOR_LAST)
1174*4882a593Smuzhiyun 				break;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 			offset += thislen;
1177*4882a593Smuzhiyun 		}
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun invalid_rev:
1181*4882a593Smuzhiyun 	strcpy(a->image_type, "no boot images");
1182*4882a593Smuzhiyun 	return false;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun /*
1186*4882a593Smuzhiyun  *  Read and validate current NVRAM parameters by accessing
1187*4882a593Smuzhiyun  *  physical NVRAM directly.  if currently stored parameters are
1188*4882a593Smuzhiyun  *  invalid, use the defaults.
1189*4882a593Smuzhiyun  */
esas2r_nvram_read_direct(struct esas2r_adapter * a)1190*4882a593Smuzhiyun bool esas2r_nvram_read_direct(struct esas2r_adapter *a)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	bool result;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (down_interruptible(&a->nvram_semaphore))
1195*4882a593Smuzhiyun 		return false;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (!esas2r_read_flash_block(a, a->nvram, FLS_OFFSET_NVR,
1198*4882a593Smuzhiyun 				     sizeof(struct esas2r_sas_nvram))) {
1199*4882a593Smuzhiyun 		esas2r_hdebug("NVRAM read failed, using defaults");
1200*4882a593Smuzhiyun 		up(&a->nvram_semaphore);
1201*4882a593Smuzhiyun 		return false;
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	result = esas2r_nvram_validate(a);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	up(&a->nvram_semaphore);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	return result;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun /* Interrupt callback to process NVRAM completions. */
esas2r_nvram_callback(struct esas2r_adapter * a,struct esas2r_request * rq)1212*4882a593Smuzhiyun static void esas2r_nvram_callback(struct esas2r_adapter *a,
1213*4882a593Smuzhiyun 				  struct esas2r_request *rq)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	struct atto_vda_flash_req *vrq = &rq->vrq->flash;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	if (rq->req_stat == RS_SUCCESS) {
1218*4882a593Smuzhiyun 		/* last request was successful.  see what to do now. */
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		switch (vrq->sub_func) {
1221*4882a593Smuzhiyun 		case VDA_FLASH_BEGINW:
1222*4882a593Smuzhiyun 			vrq->sub_func = VDA_FLASH_WRITE;
1223*4882a593Smuzhiyun 			rq->req_stat = RS_PENDING;
1224*4882a593Smuzhiyun 			break;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		case VDA_FLASH_WRITE:
1227*4882a593Smuzhiyun 			vrq->sub_func = VDA_FLASH_COMMIT;
1228*4882a593Smuzhiyun 			rq->req_stat = RS_PENDING;
1229*4882a593Smuzhiyun 			break;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		case VDA_FLASH_READ:
1232*4882a593Smuzhiyun 			esas2r_nvram_validate(a);
1233*4882a593Smuzhiyun 			break;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 		case VDA_FLASH_COMMIT:
1236*4882a593Smuzhiyun 		default:
1237*4882a593Smuzhiyun 			break;
1238*4882a593Smuzhiyun 		}
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	if (rq->req_stat != RS_PENDING) {
1242*4882a593Smuzhiyun 		/* update the NVRAM state */
1243*4882a593Smuzhiyun 		if (rq->req_stat == RS_SUCCESS)
1244*4882a593Smuzhiyun 			set_bit(AF_NVR_VALID, &a->flags);
1245*4882a593Smuzhiyun 		else
1246*4882a593Smuzhiyun 			clear_bit(AF_NVR_VALID, &a->flags);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 		esas2r_enable_heartbeat(a);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		up(&a->nvram_semaphore);
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun  * Write the contents of nvram to the adapter's physical NVRAM.
1256*4882a593Smuzhiyun  * The cached copy of the NVRAM is also updated.
1257*4882a593Smuzhiyun  */
esas2r_nvram_write(struct esas2r_adapter * a,struct esas2r_request * rq,struct esas2r_sas_nvram * nvram)1258*4882a593Smuzhiyun bool esas2r_nvram_write(struct esas2r_adapter *a, struct esas2r_request *rq,
1259*4882a593Smuzhiyun 			struct esas2r_sas_nvram *nvram)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct esas2r_sas_nvram *n = nvram;
1262*4882a593Smuzhiyun 	u8 sas_address_bytes[8];
1263*4882a593Smuzhiyun 	u32 *sas_address_dwords = (u32 *)&sas_address_bytes[0];
1264*4882a593Smuzhiyun 	struct atto_vda_flash_req *vrq = &rq->vrq->flash;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (test_bit(AF_DEGRADED_MODE, &a->flags))
1267*4882a593Smuzhiyun 		return false;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	if (down_interruptible(&a->nvram_semaphore))
1270*4882a593Smuzhiyun 		return false;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	if (n == NULL)
1273*4882a593Smuzhiyun 		n = a->nvram;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* check the validity of the settings */
1276*4882a593Smuzhiyun 	if (n->version > SASNVR_VERSION) {
1277*4882a593Smuzhiyun 		up(&a->nvram_semaphore);
1278*4882a593Smuzhiyun 		return false;
1279*4882a593Smuzhiyun 	}
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	memcpy(&sas_address_bytes[0], n->sas_addr, 8);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	if (sas_address_bytes[0] != 0x50
1284*4882a593Smuzhiyun 	    || sas_address_bytes[1] != 0x01
1285*4882a593Smuzhiyun 	    || sas_address_bytes[2] != 0x08
1286*4882a593Smuzhiyun 	    || (sas_address_bytes[3] & 0xF0) != 0x60
1287*4882a593Smuzhiyun 	    || ((sas_address_bytes[3] & 0x0F) | sas_address_dwords[1]) == 0) {
1288*4882a593Smuzhiyun 		up(&a->nvram_semaphore);
1289*4882a593Smuzhiyun 		return false;
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	if (n->spin_up_delay > SASNVR_SPINUP_MAX)
1293*4882a593Smuzhiyun 		n->spin_up_delay = SASNVR_SPINUP_MAX;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	n->version = SASNVR_VERSION;
1296*4882a593Smuzhiyun 	n->checksum = n->checksum - esas2r_nvramcalc_cksum(n);
1297*4882a593Smuzhiyun 	memcpy(a->nvram, n, sizeof(struct esas2r_sas_nvram));
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	/* write the NVRAM */
1300*4882a593Smuzhiyun 	n = a->nvram;
1301*4882a593Smuzhiyun 	esas2r_disable_heartbeat(a);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	esas2r_build_flash_req(a,
1304*4882a593Smuzhiyun 			       rq,
1305*4882a593Smuzhiyun 			       VDA_FLASH_BEGINW,
1306*4882a593Smuzhiyun 			       esas2r_nvramcalc_xor_cksum(n),
1307*4882a593Smuzhiyun 			       FLS_OFFSET_NVR,
1308*4882a593Smuzhiyun 			       sizeof(struct esas2r_sas_nvram));
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if (test_bit(AF_LEGACY_SGE_MODE, &a->flags)) {
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 		vrq->data.sge[0].length =
1313*4882a593Smuzhiyun 			cpu_to_le32(SGE_LAST |
1314*4882a593Smuzhiyun 				    sizeof(struct esas2r_sas_nvram));
1315*4882a593Smuzhiyun 		vrq->data.sge[0].address = cpu_to_le64(
1316*4882a593Smuzhiyun 			a->uncached_phys + (u64)((u8 *)n - a->uncached));
1317*4882a593Smuzhiyun 	} else {
1318*4882a593Smuzhiyun 		vrq->data.prde[0].ctl_len =
1319*4882a593Smuzhiyun 			cpu_to_le32(sizeof(struct esas2r_sas_nvram));
1320*4882a593Smuzhiyun 		vrq->data.prde[0].address = cpu_to_le64(
1321*4882a593Smuzhiyun 			a->uncached_phys
1322*4882a593Smuzhiyun 			+ (u64)((u8 *)n - a->uncached));
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 	rq->interrupt_cb = esas2r_nvram_callback;
1325*4882a593Smuzhiyun 	esas2r_start_request(a, rq);
1326*4882a593Smuzhiyun 	return true;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun /* Validate the cached NVRAM.  if the NVRAM is invalid, load the defaults. */
esas2r_nvram_validate(struct esas2r_adapter * a)1330*4882a593Smuzhiyun bool esas2r_nvram_validate(struct esas2r_adapter *a)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct esas2r_sas_nvram *n = a->nvram;
1333*4882a593Smuzhiyun 	bool rslt = false;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	if (n->signature[0] != 'E'
1336*4882a593Smuzhiyun 	    || n->signature[1] != 'S'
1337*4882a593Smuzhiyun 	    || n->signature[2] != 'A'
1338*4882a593Smuzhiyun 	    || n->signature[3] != 'S') {
1339*4882a593Smuzhiyun 		esas2r_hdebug("invalid NVRAM signature");
1340*4882a593Smuzhiyun 	} else if (esas2r_nvramcalc_cksum(n)) {
1341*4882a593Smuzhiyun 		esas2r_hdebug("invalid NVRAM checksum");
1342*4882a593Smuzhiyun 	} else if (n->version > SASNVR_VERSION) {
1343*4882a593Smuzhiyun 		esas2r_hdebug("invalid NVRAM version");
1344*4882a593Smuzhiyun 	} else {
1345*4882a593Smuzhiyun 		set_bit(AF_NVR_VALID, &a->flags);
1346*4882a593Smuzhiyun 		rslt = true;
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (rslt == false) {
1350*4882a593Smuzhiyun 		esas2r_hdebug("using defaults");
1351*4882a593Smuzhiyun 		esas2r_nvram_set_defaults(a);
1352*4882a593Smuzhiyun 	}
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	return rslt;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun /*
1358*4882a593Smuzhiyun  * Set the cached NVRAM to defaults.  note that this function sets the default
1359*4882a593Smuzhiyun  * NVRAM when it has been determined that the physical NVRAM is invalid.
1360*4882a593Smuzhiyun  * In this case, the SAS address is fabricated.
1361*4882a593Smuzhiyun  */
esas2r_nvram_set_defaults(struct esas2r_adapter * a)1362*4882a593Smuzhiyun void esas2r_nvram_set_defaults(struct esas2r_adapter *a)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	struct esas2r_sas_nvram *n = a->nvram;
1365*4882a593Smuzhiyun 	u32 time = jiffies_to_msecs(jiffies);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	clear_bit(AF_NVR_VALID, &a->flags);
1368*4882a593Smuzhiyun 	*n = default_sas_nvram;
1369*4882a593Smuzhiyun 	n->sas_addr[3] |= 0x0F;
1370*4882a593Smuzhiyun 	n->sas_addr[4] = HIBYTE(LOWORD(time));
1371*4882a593Smuzhiyun 	n->sas_addr[5] = LOBYTE(LOWORD(time));
1372*4882a593Smuzhiyun 	n->sas_addr[6] = a->pcid->bus->number;
1373*4882a593Smuzhiyun 	n->sas_addr[7] = a->pcid->devfn;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
esas2r_nvram_get_defaults(struct esas2r_adapter * a,struct esas2r_sas_nvram * nvram)1376*4882a593Smuzhiyun void esas2r_nvram_get_defaults(struct esas2r_adapter *a,
1377*4882a593Smuzhiyun 			       struct esas2r_sas_nvram *nvram)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	u8 sas_addr[8];
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/*
1382*4882a593Smuzhiyun 	 * in case we are copying the defaults into the adapter, copy the SAS
1383*4882a593Smuzhiyun 	 * address out first.
1384*4882a593Smuzhiyun 	 */
1385*4882a593Smuzhiyun 	memcpy(&sas_addr[0], a->nvram->sas_addr, 8);
1386*4882a593Smuzhiyun 	*nvram = default_sas_nvram;
1387*4882a593Smuzhiyun 	memcpy(&nvram->sas_addr[0], &sas_addr[0], 8);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
esas2r_fm_api(struct esas2r_adapter * a,struct esas2r_flash_img * fi,struct esas2r_request * rq,struct esas2r_sg_context * sgc)1390*4882a593Smuzhiyun bool esas2r_fm_api(struct esas2r_adapter *a, struct esas2r_flash_img *fi,
1391*4882a593Smuzhiyun 		   struct esas2r_request *rq, struct esas2r_sg_context *sgc)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	struct esas2r_flash_context *fc = &a->flash_context;
1394*4882a593Smuzhiyun 	u8 j;
1395*4882a593Smuzhiyun 	struct esas2r_component_header *ch;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (test_and_set_bit(AF_FLASH_LOCK, &a->flags)) {
1398*4882a593Smuzhiyun 		/* flag was already set */
1399*4882a593Smuzhiyun 		fi->status = FI_STAT_BUSY;
1400*4882a593Smuzhiyun 		return false;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	memcpy(&fc->sgc, sgc, sizeof(struct esas2r_sg_context));
1404*4882a593Smuzhiyun 	sgc = &fc->sgc;
1405*4882a593Smuzhiyun 	fc->fi = fi;
1406*4882a593Smuzhiyun 	fc->sgc_offset = sgc->cur_offset;
1407*4882a593Smuzhiyun 	rq->req_stat = RS_SUCCESS;
1408*4882a593Smuzhiyun 	rq->interrupt_cx = fc;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	switch (fi->fi_version) {
1411*4882a593Smuzhiyun 	case FI_VERSION_1:
1412*4882a593Smuzhiyun 		fc->scratch = ((struct esas2r_flash_img *)fi)->scratch_buf;
1413*4882a593Smuzhiyun 		fc->num_comps = FI_NUM_COMPS_V1;
1414*4882a593Smuzhiyun 		fc->fi_hdr_len = sizeof(struct esas2r_flash_img);
1415*4882a593Smuzhiyun 		break;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	default:
1418*4882a593Smuzhiyun 		return complete_fmapi_req(a, rq, FI_STAT_IMG_VER);
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (test_bit(AF_DEGRADED_MODE, &a->flags))
1422*4882a593Smuzhiyun 		return complete_fmapi_req(a, rq, FI_STAT_DEGRADED);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	switch (fi->action) {
1425*4882a593Smuzhiyun 	case FI_ACT_DOWN: /* Download the components */
1426*4882a593Smuzhiyun 		/* Verify the format of the flash image */
1427*4882a593Smuzhiyun 		if (!verify_fi(a, fc))
1428*4882a593Smuzhiyun 			return complete_fmapi_req(a, rq, fi->status);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 		/* Adjust the BIOS fields that are dependent on the HBA */
1431*4882a593Smuzhiyun 		ch = &fi->cmp_hdr[CH_IT_BIOS];
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 		if (ch->length)
1434*4882a593Smuzhiyun 			fix_bios(a, fi);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 		/* Adjust the EFI fields that are dependent on the HBA */
1437*4882a593Smuzhiyun 		ch = &fi->cmp_hdr[CH_IT_EFI];
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 		if (ch->length)
1440*4882a593Smuzhiyun 			fix_efi(a, fi);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 		/*
1443*4882a593Smuzhiyun 		 * Since the image was just modified, compute the checksum on
1444*4882a593Smuzhiyun 		 * the modified image.  First update the CRC for the composite
1445*4882a593Smuzhiyun 		 * expansion ROM image.
1446*4882a593Smuzhiyun 		 */
1447*4882a593Smuzhiyun 		fi->checksum = calc_fi_checksum(fc);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		/* Disable the heartbeat */
1450*4882a593Smuzhiyun 		esas2r_disable_heartbeat(a);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		/* Now start up the download sequence */
1453*4882a593Smuzhiyun 		fc->task = FMTSK_ERASE_BOOT;
1454*4882a593Smuzhiyun 		fc->func = VDA_FLASH_BEGINW;
1455*4882a593Smuzhiyun 		fc->comp_typ = CH_IT_CFG;
1456*4882a593Smuzhiyun 		fc->flsh_addr = FLS_OFFSET_BOOT;
1457*4882a593Smuzhiyun 		fc->sgc.length = FLS_LENGTH_BOOT;
1458*4882a593Smuzhiyun 		fc->sgc.cur_offset = NULL;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 		/* Setup the callback address */
1461*4882a593Smuzhiyun 		fc->interrupt_cb = fw_download_proc;
1462*4882a593Smuzhiyun 		break;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	case FI_ACT_UPSZ: /* Get upload sizes */
1465*4882a593Smuzhiyun 		fi->adap_typ = get_fi_adap_type(a);
1466*4882a593Smuzhiyun 		fi->flags = 0;
1467*4882a593Smuzhiyun 		fi->num_comps = fc->num_comps;
1468*4882a593Smuzhiyun 		fi->length = fc->fi_hdr_len;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 		/* Report the type of boot image in the rel_version string */
1471*4882a593Smuzhiyun 		memcpy(fi->rel_version, a->image_type,
1472*4882a593Smuzhiyun 		       sizeof(fi->rel_version));
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 		/* Build the component headers */
1475*4882a593Smuzhiyun 		for (j = 0, ch = fi->cmp_hdr;
1476*4882a593Smuzhiyun 		     j < fi->num_comps;
1477*4882a593Smuzhiyun 		     j++, ch++) {
1478*4882a593Smuzhiyun 			ch->img_type = j;
1479*4882a593Smuzhiyun 			ch->status = CH_STAT_PENDING;
1480*4882a593Smuzhiyun 			ch->length = 0;
1481*4882a593Smuzhiyun 			ch->version = 0xffffffff;
1482*4882a593Smuzhiyun 			ch->image_offset = 0;
1483*4882a593Smuzhiyun 			ch->pad[0] = 0;
1484*4882a593Smuzhiyun 			ch->pad[1] = 0;
1485*4882a593Smuzhiyun 		}
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 		if (a->flash_ver != 0) {
1488*4882a593Smuzhiyun 			fi->cmp_hdr[CH_IT_BIOS].version =
1489*4882a593Smuzhiyun 				fi->cmp_hdr[CH_IT_MAC].version =
1490*4882a593Smuzhiyun 					fi->cmp_hdr[CH_IT_EFI].version =
1491*4882a593Smuzhiyun 						fi->cmp_hdr[CH_IT_CFG].version
1492*4882a593Smuzhiyun 							= a->flash_ver;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 			fi->cmp_hdr[CH_IT_BIOS].status =
1495*4882a593Smuzhiyun 				fi->cmp_hdr[CH_IT_MAC].status =
1496*4882a593Smuzhiyun 					fi->cmp_hdr[CH_IT_EFI].status =
1497*4882a593Smuzhiyun 						fi->cmp_hdr[CH_IT_CFG].status =
1498*4882a593Smuzhiyun 							CH_STAT_SUCCESS;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 			return complete_fmapi_req(a, rq, FI_STAT_SUCCESS);
1501*4882a593Smuzhiyun 		}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 		fallthrough;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	case FI_ACT_UP: /* Upload the components */
1506*4882a593Smuzhiyun 	default:
1507*4882a593Smuzhiyun 		return complete_fmapi_req(a, rq, FI_STAT_INVALID);
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/*
1511*4882a593Smuzhiyun 	 * If we make it here, fc has been setup to do the first task.  Call
1512*4882a593Smuzhiyun 	 * load_image to format the request, start it, and get out.  The
1513*4882a593Smuzhiyun 	 * interrupt code will call the callback when the first message is
1514*4882a593Smuzhiyun 	 * complete.
1515*4882a593Smuzhiyun 	 */
1516*4882a593Smuzhiyun 	if (!load_image(a, rq))
1517*4882a593Smuzhiyun 		return complete_fmapi_req(a, rq, FI_STAT_FAILED);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	esas2r_start_request(a, rq);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	return true;
1522*4882a593Smuzhiyun }
1523