xref: /OK3568_Linux_fs/kernel/drivers/scsi/cxlflash/common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * CXL Flash Device Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
6*4882a593Smuzhiyun  *             Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2015 IBM Corporation
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _CXLFLASH_COMMON_H
12*4882a593Smuzhiyun #define _CXLFLASH_COMMON_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/async.h>
15*4882a593Smuzhiyun #include <linux/cdev.h>
16*4882a593Smuzhiyun #include <linux/irq_poll.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/rwsem.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun #include <scsi/scsi.h>
21*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
22*4882a593Smuzhiyun #include <scsi/scsi_device.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "backend.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun extern const struct file_operations cxlflash_cxl_fops;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MAX_CONTEXT	CXLFLASH_MAX_CONTEXT	/* num contexts per afu */
29*4882a593Smuzhiyun #define MAX_FC_PORTS	CXLFLASH_MAX_FC_PORTS	/* max ports per AFU */
30*4882a593Smuzhiyun #define LEGACY_FC_PORTS	2			/* legacy ports per AFU */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CHAN2PORTBANK(_x)	((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
33*4882a593Smuzhiyun #define CHAN2BANKPORT(_x)	((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CHAN2PORTMASK(_x)	(1 << (_x))	/* channel to port mask */
36*4882a593Smuzhiyun #define PORTMASK2CHAN(_x)	(ilog2((_x)))	/* port mask to channel */
37*4882a593Smuzhiyun #define PORTNUM2CHAN(_x)	((_x) - 1)	/* port number to channel */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define CXLFLASH_BLOCK_SIZE	4096		/* 4K blocks */
40*4882a593Smuzhiyun #define CXLFLASH_MAX_XFER_SIZE	16777216	/* 16MB transfer */
41*4882a593Smuzhiyun #define CXLFLASH_MAX_SECTORS	(CXLFLASH_MAX_XFER_SIZE/512)	/* SCSI wants
42*4882a593Smuzhiyun 								 * max_sectors
43*4882a593Smuzhiyun 								 * in units of
44*4882a593Smuzhiyun 								 * 512 byte
45*4882a593Smuzhiyun 								 * sectors
46*4882a593Smuzhiyun 								 */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* AFU command retry limit */
51*4882a593Smuzhiyun #define MC_RETRY_CNT	5	/* Sufficient for SCSI and certain AFU errors */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Command management definitions */
54*4882a593Smuzhiyun #define CXLFLASH_MAX_CMDS               256
55*4882a593Smuzhiyun #define CXLFLASH_MAX_CMDS_PER_LUN       CXLFLASH_MAX_CMDS
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* RRQ for master issued cmds */
58*4882a593Smuzhiyun #define NUM_RRQ_ENTRY                   CXLFLASH_MAX_CMDS
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* SQ for master issued cmds */
61*4882a593Smuzhiyun #define NUM_SQ_ENTRY			CXLFLASH_MAX_CMDS
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Hardware queue definitions */
64*4882a593Smuzhiyun #define CXLFLASH_DEF_HWQS		1
65*4882a593Smuzhiyun #define CXLFLASH_MAX_HWQS		8
66*4882a593Smuzhiyun #define PRIMARY_HWQ			0
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 
check_sizes(void)69*4882a593Smuzhiyun static inline void check_sizes(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK);
72*4882a593Smuzhiyun 	BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
76*4882a593Smuzhiyun #define CMD_BUFSIZE     SIZE_4K
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun enum cxlflash_lr_state {
79*4882a593Smuzhiyun 	LINK_RESET_INVALID,
80*4882a593Smuzhiyun 	LINK_RESET_REQUIRED,
81*4882a593Smuzhiyun 	LINK_RESET_COMPLETE
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum cxlflash_init_state {
85*4882a593Smuzhiyun 	INIT_STATE_NONE,
86*4882a593Smuzhiyun 	INIT_STATE_PCI,
87*4882a593Smuzhiyun 	INIT_STATE_AFU,
88*4882a593Smuzhiyun 	INIT_STATE_SCSI,
89*4882a593Smuzhiyun 	INIT_STATE_CDEV
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun enum cxlflash_state {
93*4882a593Smuzhiyun 	STATE_PROBING,	/* Initial state during probe */
94*4882a593Smuzhiyun 	STATE_PROBED,	/* Temporary state, probe completed but EEH occurred */
95*4882a593Smuzhiyun 	STATE_NORMAL,	/* Normal running state, everything good */
96*4882a593Smuzhiyun 	STATE_RESET,	/* Reset state, trying to reset/recover */
97*4882a593Smuzhiyun 	STATE_FAILTERM	/* Failed/terminating state, error out users/threads */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun enum cxlflash_hwq_mode {
101*4882a593Smuzhiyun 	HWQ_MODE_RR,	/* Roundrobin (default) */
102*4882a593Smuzhiyun 	HWQ_MODE_TAG,	/* Distribute based on block MQ tag */
103*4882a593Smuzhiyun 	HWQ_MODE_CPU,	/* CPU affinity */
104*4882a593Smuzhiyun 	MAX_HWQ_MODE
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Each context has its own set of resource handles that is visible
109*4882a593Smuzhiyun  * only from that context.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct cxlflash_cfg {
113*4882a593Smuzhiyun 	struct afu *afu;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	const struct cxlflash_backend_ops *ops;
116*4882a593Smuzhiyun 	struct pci_dev *dev;
117*4882a593Smuzhiyun 	struct pci_device_id *dev_id;
118*4882a593Smuzhiyun 	struct Scsi_Host *host;
119*4882a593Smuzhiyun 	int num_fc_ports;
120*4882a593Smuzhiyun 	struct cdev cdev;
121*4882a593Smuzhiyun 	struct device *chardev;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	ulong cxlflash_regs_pci;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	struct work_struct work_q;
126*4882a593Smuzhiyun 	enum cxlflash_init_state init_state;
127*4882a593Smuzhiyun 	enum cxlflash_lr_state lr_state;
128*4882a593Smuzhiyun 	int lr_port;
129*4882a593Smuzhiyun 	atomic_t scan_host_needed;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	void *afu_cookie;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	atomic_t recovery_threads;
134*4882a593Smuzhiyun 	struct mutex ctx_recovery_mutex;
135*4882a593Smuzhiyun 	struct mutex ctx_tbl_list_mutex;
136*4882a593Smuzhiyun 	struct rw_semaphore ioctl_rwsem;
137*4882a593Smuzhiyun 	struct ctx_info *ctx_tbl[MAX_CONTEXT];
138*4882a593Smuzhiyun 	struct list_head ctx_err_recovery; /* contexts w/ recovery pending */
139*4882a593Smuzhiyun 	struct file_operations cxl_fops;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Parameters that are LUN table related */
142*4882a593Smuzhiyun 	int last_lun_index[MAX_FC_PORTS];
143*4882a593Smuzhiyun 	int promote_lun_index;
144*4882a593Smuzhiyun 	struct list_head lluns; /* list of llun_info structs */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	wait_queue_head_t tmf_waitq;
147*4882a593Smuzhiyun 	spinlock_t tmf_slock;
148*4882a593Smuzhiyun 	bool tmf_active;
149*4882a593Smuzhiyun 	bool ws_unmap;		/* Write-same unmap supported */
150*4882a593Smuzhiyun 	wait_queue_head_t reset_waitq;
151*4882a593Smuzhiyun 	enum cxlflash_state state;
152*4882a593Smuzhiyun 	async_cookie_t async_reset_cookie;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct afu_cmd {
156*4882a593Smuzhiyun 	struct sisl_ioarcb rcb;	/* IOARCB (cache line aligned) */
157*4882a593Smuzhiyun 	struct sisl_ioasa sa;	/* IOASA must follow IOARCB */
158*4882a593Smuzhiyun 	struct afu *parent;
159*4882a593Smuzhiyun 	struct scsi_cmnd *scp;
160*4882a593Smuzhiyun 	struct completion cevent;
161*4882a593Smuzhiyun 	struct list_head queue;
162*4882a593Smuzhiyun 	u32 hwq_index;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	u8 cmd_tmf:1,
165*4882a593Smuzhiyun 	   cmd_aborted:1;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	struct list_head list;	/* Pending commands link */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
170*4882a593Smuzhiyun 	 * However for performance reasons the IOARCB/IOASA should be
171*4882a593Smuzhiyun 	 * cache line aligned.
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun } __aligned(cache_line_size());
174*4882a593Smuzhiyun 
sc_to_afuc(struct scsi_cmnd * sc)175*4882a593Smuzhiyun static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd));
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
sc_to_afuci(struct scsi_cmnd * sc)180*4882a593Smuzhiyun static inline struct afu_cmd *sc_to_afuci(struct scsi_cmnd *sc)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct afu_cmd *afuc = sc_to_afuc(sc);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	INIT_LIST_HEAD(&afuc->queue);
185*4882a593Smuzhiyun 	return afuc;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
sc_to_afucz(struct scsi_cmnd * sc)188*4882a593Smuzhiyun static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct afu_cmd *afuc = sc_to_afuc(sc);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	memset(afuc, 0, sizeof(*afuc));
193*4882a593Smuzhiyun 	return sc_to_afuci(sc);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun struct hwq {
197*4882a593Smuzhiyun 	/* Stuff requiring alignment go first. */
198*4882a593Smuzhiyun 	struct sisl_ioarcb sq[NUM_SQ_ENTRY];		/* 16K SQ */
199*4882a593Smuzhiyun 	u64 rrq_entry[NUM_RRQ_ENTRY];			/* 2K RRQ */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Beware of alignment till here. Preferably introduce new
202*4882a593Smuzhiyun 	 * fields after this point
203*4882a593Smuzhiyun 	 */
204*4882a593Smuzhiyun 	struct afu *afu;
205*4882a593Smuzhiyun 	void *ctx_cookie;
206*4882a593Smuzhiyun 	struct sisl_host_map __iomem *host_map;		/* MC host map */
207*4882a593Smuzhiyun 	struct sisl_ctrl_map __iomem *ctrl_map;		/* MC control map */
208*4882a593Smuzhiyun 	ctx_hndl_t ctx_hndl;	/* master's context handle */
209*4882a593Smuzhiyun 	u32 index;		/* Index of this hwq */
210*4882a593Smuzhiyun 	int num_irqs;		/* Number of interrupts requested for context */
211*4882a593Smuzhiyun 	struct list_head pending_cmds;	/* Commands pending completion */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	atomic_t hsq_credits;
214*4882a593Smuzhiyun 	spinlock_t hsq_slock;	/* Hardware send queue lock */
215*4882a593Smuzhiyun 	struct sisl_ioarcb *hsq_start;
216*4882a593Smuzhiyun 	struct sisl_ioarcb *hsq_end;
217*4882a593Smuzhiyun 	struct sisl_ioarcb *hsq_curr;
218*4882a593Smuzhiyun 	spinlock_t hrrq_slock;
219*4882a593Smuzhiyun 	u64 *hrrq_start;
220*4882a593Smuzhiyun 	u64 *hrrq_end;
221*4882a593Smuzhiyun 	u64 *hrrq_curr;
222*4882a593Smuzhiyun 	bool toggle;
223*4882a593Smuzhiyun 	bool hrrq_online;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	s64 room;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	struct irq_poll irqpoll;
228*4882a593Smuzhiyun } __aligned(cache_line_size());
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun struct afu {
231*4882a593Smuzhiyun 	struct hwq hwqs[CXLFLASH_MAX_HWQS];
232*4882a593Smuzhiyun 	int (*send_cmd)(struct afu *afu, struct afu_cmd *cmd);
233*4882a593Smuzhiyun 	int (*context_reset)(struct hwq *hwq);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* AFU HW */
236*4882a593Smuzhiyun 	struct cxlflash_afu_map __iomem *afu_map;	/* entire MMIO map */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	atomic_t cmds_active;	/* Number of currently active AFU commands */
239*4882a593Smuzhiyun 	struct mutex sync_active;	/* Mutex to serialize AFU commands */
240*4882a593Smuzhiyun 	u64 hb;
241*4882a593Smuzhiyun 	u32 internal_lun;	/* User-desired LUN mode for this AFU */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	u32 num_hwqs;		/* Number of hardware queues */
244*4882a593Smuzhiyun 	u32 desired_hwqs;	/* Desired h/w queues, effective on AFU reset */
245*4882a593Smuzhiyun 	enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */
246*4882a593Smuzhiyun 	u32 hwq_rr_count;	/* Count to distribute traffic for roundrobin */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	char version[16];
249*4882a593Smuzhiyun 	u64 interface_version;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	u32 irqpoll_weight;
252*4882a593Smuzhiyun 	struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
get_hwq(struct afu * afu,u32 index)255*4882a593Smuzhiyun static inline struct hwq *get_hwq(struct afu *afu, u32 index)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	WARN_ON(index >= CXLFLASH_MAX_HWQS);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return &afu->hwqs[index];
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
afu_is_irqpoll_enabled(struct afu * afu)262*4882a593Smuzhiyun static inline bool afu_is_irqpoll_enabled(struct afu *afu)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	return !!afu->irqpoll_weight;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
afu_has_cap(struct afu * afu,u64 cap)267*4882a593Smuzhiyun static inline bool afu_has_cap(struct afu *afu, u64 cap)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return afu_cap & cap;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
afu_is_ocxl_lisn(struct afu * afu)274*4882a593Smuzhiyun static inline bool afu_is_ocxl_lisn(struct afu *afu)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	return afu_has_cap(afu, SISL_INTVER_CAP_OCXL_LISN);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
afu_is_afu_debug(struct afu * afu)279*4882a593Smuzhiyun static inline bool afu_is_afu_debug(struct afu *afu)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	return afu_has_cap(afu, SISL_INTVER_CAP_AFU_DEBUG);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
afu_is_lun_provision(struct afu * afu)284*4882a593Smuzhiyun static inline bool afu_is_lun_provision(struct afu *afu)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	return afu_has_cap(afu, SISL_INTVER_CAP_LUN_PROVISION);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
afu_is_sq_cmd_mode(struct afu * afu)289*4882a593Smuzhiyun static inline bool afu_is_sq_cmd_mode(struct afu *afu)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
afu_is_ioarrin_cmd_mode(struct afu * afu)294*4882a593Smuzhiyun static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
lun_to_lunid(u64 lun)299*4882a593Smuzhiyun static inline u64 lun_to_lunid(u64 lun)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	__be64 lun_id;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	int_to_scsilun(lun, (struct scsi_lun *)&lun_id);
304*4882a593Smuzhiyun 	return be64_to_cpu(lun_id);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
get_fc_port_bank(struct cxlflash_cfg * cfg,int i)307*4882a593Smuzhiyun static inline struct fc_port_bank __iomem *get_fc_port_bank(
308*4882a593Smuzhiyun 					    struct cxlflash_cfg *cfg, int i)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct afu *afu = cfg->afu;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return &afu->afu_map->global.bank[CHAN2PORTBANK(i)];
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
get_fc_port_regs(struct cxlflash_cfg * cfg,int i)315*4882a593Smuzhiyun static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0];
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
get_fc_port_luns(struct cxlflash_cfg * cfg,int i)322*4882a593Smuzhiyun static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0];
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode);
330*4882a593Smuzhiyun void cxlflash_list_init(void);
331*4882a593Smuzhiyun void cxlflash_term_global_luns(void);
332*4882a593Smuzhiyun void cxlflash_free_errpage(void);
333*4882a593Smuzhiyun int cxlflash_ioctl(struct scsi_device *sdev, unsigned int cmd,
334*4882a593Smuzhiyun 		   void __user *arg);
335*4882a593Smuzhiyun void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg);
336*4882a593Smuzhiyun int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg);
337*4882a593Smuzhiyun void cxlflash_term_local_luns(struct cxlflash_cfg *cfg);
338*4882a593Smuzhiyun void cxlflash_restore_luntable(struct cxlflash_cfg *cfg);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #endif /* ifndef _CXLFLASH_COMMON_H */
341