xref: /OK3568_Linux_fs/kernel/drivers/scsi/csiostor/csio_wr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is part of the Chelsio FCoE driver for Linux.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2008-2012 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef __CSIO_WR_H__
36*4882a593Smuzhiyun #define __CSIO_WR_H__
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <linux/cache.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include "csio_defs.h"
41*4882a593Smuzhiyun #include "t4fw_api.h"
42*4882a593Smuzhiyun #include "t4fw_api_stor.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * SGE register field values.
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_32B		0
48*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_64B		1
49*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_128B		2
50*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_256B		3
51*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_512B		4
52*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_1024B		5
53*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_2048B		6
54*4882a593Smuzhiyun #define X_INGPCIEBOUNDARY_4096B		7
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* GTS register */
57*4882a593Smuzhiyun #define X_TIMERREG_COUNTER0		0
58*4882a593Smuzhiyun #define X_TIMERREG_COUNTER1		1
59*4882a593Smuzhiyun #define X_TIMERREG_COUNTER2		2
60*4882a593Smuzhiyun #define X_TIMERREG_COUNTER3		3
61*4882a593Smuzhiyun #define X_TIMERREG_COUNTER4		4
62*4882a593Smuzhiyun #define X_TIMERREG_COUNTER5		5
63*4882a593Smuzhiyun #define X_TIMERREG_RESTART_COUNTER	6
64*4882a593Smuzhiyun #define X_TIMERREG_UPDATE_CIDX		7
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Egress Context field values
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun #define X_FETCHBURSTMIN_16B		0
70*4882a593Smuzhiyun #define X_FETCHBURSTMIN_32B		1
71*4882a593Smuzhiyun #define X_FETCHBURSTMIN_64B		2
72*4882a593Smuzhiyun #define X_FETCHBURSTMIN_128B		3
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define X_FETCHBURSTMAX_64B		0
75*4882a593Smuzhiyun #define X_FETCHBURSTMAX_128B		1
76*4882a593Smuzhiyun #define X_FETCHBURSTMAX_256B		2
77*4882a593Smuzhiyun #define X_FETCHBURSTMAX_512B		3
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define X_HOSTFCMODE_NONE		0
80*4882a593Smuzhiyun #define X_HOSTFCMODE_INGRESS_QUEUE	1
81*4882a593Smuzhiyun #define X_HOSTFCMODE_STATUS_PAGE	2
82*4882a593Smuzhiyun #define X_HOSTFCMODE_BOTH		3
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun  * Ingress Context field values
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun #define X_UPDATESCHEDULING_TIMER	0
88*4882a593Smuzhiyun #define X_UPDATESCHEDULING_COUNTER_OPTTIMER	1
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define X_UPDATEDELIVERY_NONE		0
91*4882a593Smuzhiyun #define X_UPDATEDELIVERY_INTERRUPT	1
92*4882a593Smuzhiyun #define X_UPDATEDELIVERY_STATUS_PAGE	2
93*4882a593Smuzhiyun #define X_UPDATEDELIVERY_BOTH		3
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define X_INTERRUPTDESTINATION_PCIE	0
96*4882a593Smuzhiyun #define X_INTERRUPTDESTINATION_IQ	1
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define X_RSPD_TYPE_FLBUF		0
99*4882a593Smuzhiyun #define X_RSPD_TYPE_CPL			1
100*4882a593Smuzhiyun #define X_RSPD_TYPE_INTR		2
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* WR status is at the same position as retval in a CMD header */
103*4882a593Smuzhiyun #define csio_wr_status(_wr)		\
104*4882a593Smuzhiyun 		(FW_CMD_RETVAL_G(ntohl(((struct fw_cmd_hdr *)(_wr))->lo)))
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct csio_hw;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun extern int csio_intr_coalesce_cnt;
109*4882a593Smuzhiyun extern int csio_intr_coalesce_time;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Ingress queue params */
112*4882a593Smuzhiyun struct csio_iq_params {
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	uint8_t		iq_start:1;
115*4882a593Smuzhiyun 	uint8_t		iq_stop:1;
116*4882a593Smuzhiyun 	uint8_t		pfn:3;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	uint8_t		vfn;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	uint16_t	physiqid;
121*4882a593Smuzhiyun 	uint16_t	iqid;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	uint16_t	fl0id;
124*4882a593Smuzhiyun 	uint16_t	fl1id;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	uint8_t		viid;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	uint8_t		type;
129*4882a593Smuzhiyun 	uint8_t		iqasynch;
130*4882a593Smuzhiyun 	uint8_t		reserved4;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	uint8_t		iqandst;
133*4882a593Smuzhiyun 	uint8_t		iqanus;
134*4882a593Smuzhiyun 	uint8_t		iqanud;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	uint16_t	iqandstindex;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	uint8_t		iqdroprss;
139*4882a593Smuzhiyun 	uint8_t		iqpciech;
140*4882a593Smuzhiyun 	uint8_t		iqdcaen;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	uint8_t		iqdcacpu;
143*4882a593Smuzhiyun 	uint8_t		iqintcntthresh;
144*4882a593Smuzhiyun 	uint8_t		iqo;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	uint8_t		iqcprio;
147*4882a593Smuzhiyun 	uint8_t		iqesize;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	uint16_t	iqsize;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	uint64_t	iqaddr;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	uint8_t		iqflintiqhsen;
154*4882a593Smuzhiyun 	uint8_t		reserved5;
155*4882a593Smuzhiyun 	uint8_t		iqflintcongen;
156*4882a593Smuzhiyun 	uint8_t		iqflintcngchmap;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	uint32_t	reserved6;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	uint8_t		fl0hostfcmode;
161*4882a593Smuzhiyun 	uint8_t		fl0cprio;
162*4882a593Smuzhiyun 	uint8_t		fl0paden;
163*4882a593Smuzhiyun 	uint8_t		fl0packen;
164*4882a593Smuzhiyun 	uint8_t		fl0congen;
165*4882a593Smuzhiyun 	uint8_t		fl0dcaen;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	uint8_t		fl0dcacpu;
168*4882a593Smuzhiyun 	uint8_t		fl0fbmin;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	uint8_t		fl0fbmax;
171*4882a593Smuzhiyun 	uint8_t		fl0cidxfthresho;
172*4882a593Smuzhiyun 	uint8_t		fl0cidxfthresh;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	uint16_t	fl0size;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	uint64_t	fl0addr;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	uint64_t	reserved7;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	uint8_t		fl1hostfcmode;
181*4882a593Smuzhiyun 	uint8_t		fl1cprio;
182*4882a593Smuzhiyun 	uint8_t		fl1paden;
183*4882a593Smuzhiyun 	uint8_t		fl1packen;
184*4882a593Smuzhiyun 	uint8_t		fl1congen;
185*4882a593Smuzhiyun 	uint8_t		fl1dcaen;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	uint8_t		fl1dcacpu;
188*4882a593Smuzhiyun 	uint8_t		fl1fbmin;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	uint8_t		fl1fbmax;
191*4882a593Smuzhiyun 	uint8_t		fl1cidxfthresho;
192*4882a593Smuzhiyun 	uint8_t		fl1cidxfthresh;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	uint16_t	fl1size;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	uint64_t	fl1addr;
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Egress queue params */
200*4882a593Smuzhiyun struct csio_eq_params {
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	uint8_t		pfn;
203*4882a593Smuzhiyun 	uint8_t		vfn;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	uint8_t		eqstart:1;
206*4882a593Smuzhiyun 	uint8_t		eqstop:1;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	uint16_t        physeqid;
209*4882a593Smuzhiyun 	uint32_t	eqid;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	uint8_t		hostfcmode:2;
212*4882a593Smuzhiyun 	uint8_t		cprio:1;
213*4882a593Smuzhiyun 	uint8_t		pciechn:3;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	uint16_t	iqid;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	uint8_t		dcaen:1;
218*4882a593Smuzhiyun 	uint8_t		dcacpu:5;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	uint8_t		fbmin:3;
221*4882a593Smuzhiyun 	uint8_t		fbmax:3;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	uint8_t		cidxfthresho:1;
224*4882a593Smuzhiyun 	uint8_t		cidxfthresh:3;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	uint16_t	eqsize;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	uint64_t	eqaddr;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct csio_dma_buf {
232*4882a593Smuzhiyun 	struct list_head	list;
233*4882a593Smuzhiyun 	void			*vaddr;		/* Virtual address */
234*4882a593Smuzhiyun 	dma_addr_t		paddr;		/* Physical address */
235*4882a593Smuzhiyun 	uint32_t		len;		/* Buffer size */
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* Generic I/O request structure */
239*4882a593Smuzhiyun struct csio_ioreq {
240*4882a593Smuzhiyun 	struct csio_sm		sm;		/* SM, List
241*4882a593Smuzhiyun 						 * should be the first member
242*4882a593Smuzhiyun 						 */
243*4882a593Smuzhiyun 	int			iq_idx;		/* Ingress queue index */
244*4882a593Smuzhiyun 	int			eq_idx;		/* Egress queue index */
245*4882a593Smuzhiyun 	uint32_t		nsge;		/* Number of SG elements */
246*4882a593Smuzhiyun 	uint32_t		tmo;		/* Driver timeout */
247*4882a593Smuzhiyun 	uint32_t		datadir;	/* Data direction */
248*4882a593Smuzhiyun 	struct csio_dma_buf	dma_buf;	/* Req/resp DMA buffers */
249*4882a593Smuzhiyun 	uint16_t		wr_status;	/* WR completion status */
250*4882a593Smuzhiyun 	int16_t			drv_status;	/* Driver internal status */
251*4882a593Smuzhiyun 	struct csio_lnode	*lnode;		/* Owner lnode */
252*4882a593Smuzhiyun 	struct csio_rnode	*rnode;		/* Src/destination rnode */
253*4882a593Smuzhiyun 	void (*io_cbfn) (struct csio_hw *, struct csio_ioreq *);
254*4882a593Smuzhiyun 						/* completion callback */
255*4882a593Smuzhiyun 	void			*scratch1;	/* Scratch area 1.
256*4882a593Smuzhiyun 						 */
257*4882a593Smuzhiyun 	void			*scratch2;	/* Scratch area 2. */
258*4882a593Smuzhiyun 	struct list_head	gen_list;	/* Any list associated with
259*4882a593Smuzhiyun 						 * this ioreq.
260*4882a593Smuzhiyun 						 */
261*4882a593Smuzhiyun 	uint64_t		fw_handle;	/* Unique handle passed
262*4882a593Smuzhiyun 						 * to FW
263*4882a593Smuzhiyun 						 */
264*4882a593Smuzhiyun 	uint8_t			dcopy;		/* Data copy required */
265*4882a593Smuzhiyun 	uint8_t			reserved1;
266*4882a593Smuzhiyun 	uint16_t		reserved2;
267*4882a593Smuzhiyun 	struct completion	cmplobj;	/* ioreq completion object */
268*4882a593Smuzhiyun } ____cacheline_aligned_in_smp;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun  * Egress status page for egress cidx updates
272*4882a593Smuzhiyun  */
273*4882a593Smuzhiyun struct csio_qstatus_page {
274*4882a593Smuzhiyun 	__be32 qid;
275*4882a593Smuzhiyun 	__be16 cidx;
276*4882a593Smuzhiyun 	__be16 pidx;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun enum {
281*4882a593Smuzhiyun 	CSIO_MAX_FLBUF_PER_IQWR = 4,
282*4882a593Smuzhiyun 	CSIO_QCREDIT_SZ  = 64,			/* pidx/cidx increments
283*4882a593Smuzhiyun 						 * in bytes
284*4882a593Smuzhiyun 						 */
285*4882a593Smuzhiyun 	CSIO_MAX_QID = 0xFFFF,
286*4882a593Smuzhiyun 	CSIO_MAX_IQ = 128,
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	CSIO_SGE_NTIMERS = 6,
289*4882a593Smuzhiyun 	CSIO_SGE_NCOUNTERS = 4,
290*4882a593Smuzhiyun 	CSIO_SGE_FL_SIZE_REGS = 16,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /* Defines for type */
294*4882a593Smuzhiyun enum {
295*4882a593Smuzhiyun 	CSIO_EGRESS	= 1,
296*4882a593Smuzhiyun 	CSIO_INGRESS	= 2,
297*4882a593Smuzhiyun 	CSIO_FREELIST	= 3,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun  * Structure for footer (last 2 flits) of Ingress Queue Entry.
302*4882a593Smuzhiyun  */
303*4882a593Smuzhiyun struct csio_iqwr_footer {
304*4882a593Smuzhiyun 	__be32			hdrbuflen_pidx;
305*4882a593Smuzhiyun 	__be32			pldbuflen_qid;
306*4882a593Smuzhiyun 	union {
307*4882a593Smuzhiyun 		u8		type_gen;
308*4882a593Smuzhiyun 		__be64		last_flit;
309*4882a593Smuzhiyun 	} u;
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define IQWRF_NEWBUF		(1 << 31)
313*4882a593Smuzhiyun #define IQWRF_LEN_GET(x)	(((x) >> 0) & 0x7fffffffU)
314*4882a593Smuzhiyun #define IQWRF_GEN_SHIFT		7
315*4882a593Smuzhiyun #define IQWRF_TYPE_GET(x)	(((x) >> 4) & 0x3U)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * WR pair:
320*4882a593Smuzhiyun  * ========
321*4882a593Smuzhiyun  * A WR can start towards the end of a queue, and then continue at the
322*4882a593Smuzhiyun  * beginning, since the queue is considered to be circular. This will
323*4882a593Smuzhiyun  * require a pair of address/len to be passed back to the caller -
324*4882a593Smuzhiyun  * hence the Work request pair structure.
325*4882a593Smuzhiyun  */
326*4882a593Smuzhiyun struct csio_wr_pair {
327*4882a593Smuzhiyun 	void			*addr1;
328*4882a593Smuzhiyun 	uint32_t		size1;
329*4882a593Smuzhiyun 	void			*addr2;
330*4882a593Smuzhiyun 	uint32_t		size2;
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun  * The following structure is used by ingress processing to return the
335*4882a593Smuzhiyun  * free list buffers to consumers.
336*4882a593Smuzhiyun  */
337*4882a593Smuzhiyun struct csio_fl_dma_buf {
338*4882a593Smuzhiyun 	struct csio_dma_buf	flbufs[CSIO_MAX_FLBUF_PER_IQWR];
339*4882a593Smuzhiyun 						/* Freelist DMA buffers */
340*4882a593Smuzhiyun 	int			offset;		/* Offset within the
341*4882a593Smuzhiyun 						 * first FL buf.
342*4882a593Smuzhiyun 						 */
343*4882a593Smuzhiyun 	uint32_t		totlen;		/* Total length */
344*4882a593Smuzhiyun 	uint8_t			defer_free;	/* Free of buffer can
345*4882a593Smuzhiyun 						 * deferred
346*4882a593Smuzhiyun 						 */
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* Data-types */
350*4882a593Smuzhiyun typedef void (*iq_handler_t)(struct csio_hw *, void *, uint32_t,
351*4882a593Smuzhiyun 			     struct csio_fl_dma_buf *, void *);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun struct csio_iq {
354*4882a593Smuzhiyun 	uint16_t		iqid;		/* Queue ID */
355*4882a593Smuzhiyun 	uint16_t		physiqid;	/* Physical Queue ID */
356*4882a593Smuzhiyun 	uint16_t		genbit;		/* Generation bit,
357*4882a593Smuzhiyun 						 * initially set to 1
358*4882a593Smuzhiyun 						 */
359*4882a593Smuzhiyun 	int			flq_idx;	/* Freelist queue index */
360*4882a593Smuzhiyun 	iq_handler_t		iq_intx_handler; /* IQ INTx handler routine */
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun struct csio_eq {
364*4882a593Smuzhiyun 	uint16_t		eqid;		/* Qid */
365*4882a593Smuzhiyun 	uint16_t		physeqid;	/* Physical Queue ID */
366*4882a593Smuzhiyun 	uint8_t			wrap[512];	/* Temp area for q-wrap around*/
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun struct csio_fl {
370*4882a593Smuzhiyun 	uint16_t		flid;		/* Qid */
371*4882a593Smuzhiyun 	uint16_t		packen;		/* Packing enabled? */
372*4882a593Smuzhiyun 	int			offset;		/* Offset within FL buf */
373*4882a593Smuzhiyun 	int			sreg;		/* Size register */
374*4882a593Smuzhiyun 	struct csio_dma_buf	*bufs;		/* Free list buffer ptr array
375*4882a593Smuzhiyun 						 * indexed using flq->cidx/pidx
376*4882a593Smuzhiyun 						 */
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun struct csio_qstats {
380*4882a593Smuzhiyun 	uint32_t	n_tot_reqs;		/* Total no. of Requests */
381*4882a593Smuzhiyun 	uint32_t	n_tot_rsps;		/* Total no. of responses */
382*4882a593Smuzhiyun 	uint32_t	n_qwrap;		/* Queue wraps */
383*4882a593Smuzhiyun 	uint32_t	n_eq_wr_split;		/* Number of split EQ WRs */
384*4882a593Smuzhiyun 	uint32_t	n_qentry;		/* Queue entry */
385*4882a593Smuzhiyun 	uint32_t	n_qempty;		/* Queue empty */
386*4882a593Smuzhiyun 	uint32_t	n_qfull;		/* Queue fulls */
387*4882a593Smuzhiyun 	uint32_t	n_rsp_unknown;		/* Unknown response type */
388*4882a593Smuzhiyun 	uint32_t	n_stray_comp;		/* Stray completion intr */
389*4882a593Smuzhiyun 	uint32_t	n_flq_refill;		/* Number of FL refills */
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* Queue metadata */
393*4882a593Smuzhiyun struct csio_q {
394*4882a593Smuzhiyun 	uint16_t		type;		/* Type: Ingress/Egress/FL */
395*4882a593Smuzhiyun 	uint16_t		pidx;		/* producer index */
396*4882a593Smuzhiyun 	uint16_t		cidx;		/* consumer index */
397*4882a593Smuzhiyun 	uint16_t		inc_idx;	/* Incremental index */
398*4882a593Smuzhiyun 	uint32_t		wr_sz;		/* Size of all WRs in this q
399*4882a593Smuzhiyun 						 * if fixed
400*4882a593Smuzhiyun 						 */
401*4882a593Smuzhiyun 	void			*vstart;	/* Base virtual address
402*4882a593Smuzhiyun 						 * of queue
403*4882a593Smuzhiyun 						 */
404*4882a593Smuzhiyun 	void			*vwrap;		/* Virtual end address to
405*4882a593Smuzhiyun 						 * wrap around at
406*4882a593Smuzhiyun 						 */
407*4882a593Smuzhiyun 	uint32_t		credits;	/* Size of queue in credits */
408*4882a593Smuzhiyun 	void			*owner;		/* Owner */
409*4882a593Smuzhiyun 	union {					/* Queue contexts */
410*4882a593Smuzhiyun 		struct csio_iq	iq;
411*4882a593Smuzhiyun 		struct csio_eq	eq;
412*4882a593Smuzhiyun 		struct csio_fl	fl;
413*4882a593Smuzhiyun 	} un;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	dma_addr_t		pstart;		/* Base physical address of
416*4882a593Smuzhiyun 						 * queue
417*4882a593Smuzhiyun 						 */
418*4882a593Smuzhiyun 	uint32_t		portid;		/* PCIE Channel */
419*4882a593Smuzhiyun 	uint32_t		size;		/* Size of queue in bytes */
420*4882a593Smuzhiyun 	struct csio_qstats	stats;		/* Statistics */
421*4882a593Smuzhiyun } ____cacheline_aligned_in_smp;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun struct csio_sge {
424*4882a593Smuzhiyun 	uint32_t	csio_fl_align;		/* Calculated and cached
425*4882a593Smuzhiyun 						 * for fast path
426*4882a593Smuzhiyun 						 */
427*4882a593Smuzhiyun 	uint32_t	sge_control;		/* padding, boundaries,
428*4882a593Smuzhiyun 						 * lengths, etc.
429*4882a593Smuzhiyun 						 */
430*4882a593Smuzhiyun 	uint32_t	sge_host_page_size;	/* Host page size */
431*4882a593Smuzhiyun 	uint32_t	sge_fl_buf_size[CSIO_SGE_FL_SIZE_REGS];
432*4882a593Smuzhiyun 						/* free list buffer sizes */
433*4882a593Smuzhiyun 	uint16_t	timer_val[CSIO_SGE_NTIMERS];
434*4882a593Smuzhiyun 	uint8_t		counter_val[CSIO_SGE_NCOUNTERS];
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* Work request module */
438*4882a593Smuzhiyun struct csio_wrm {
439*4882a593Smuzhiyun 	int			num_q;		/* Number of queues */
440*4882a593Smuzhiyun 	struct csio_q		**q_arr;	/* Array of queue pointers
441*4882a593Smuzhiyun 						 * allocated dynamically
442*4882a593Smuzhiyun 						 * based on configured values
443*4882a593Smuzhiyun 						 */
444*4882a593Smuzhiyun 	uint32_t		fw_iq_start;	/* Start ID of IQ for this fn*/
445*4882a593Smuzhiyun 	uint32_t		fw_eq_start;	/* Start ID of EQ for this fn*/
446*4882a593Smuzhiyun 	struct csio_q		*intr_map[CSIO_MAX_IQ];
447*4882a593Smuzhiyun 						/* IQ-id to IQ map table. */
448*4882a593Smuzhiyun 	int			free_qidx;	/* queue idx of free queue */
449*4882a593Smuzhiyun 	struct csio_sge		sge;		/* SGE params */
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define csio_get_q(__hw, __idx)		((__hw)->wrm.q_arr[__idx])
453*4882a593Smuzhiyun #define	csio_q_type(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->type)
454*4882a593Smuzhiyun #define	csio_q_pidx(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->pidx)
455*4882a593Smuzhiyun #define	csio_q_cidx(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->cidx)
456*4882a593Smuzhiyun #define	csio_q_inc_idx(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->inc_idx)
457*4882a593Smuzhiyun #define	csio_q_vstart(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->vstart)
458*4882a593Smuzhiyun #define	csio_q_pstart(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->pstart)
459*4882a593Smuzhiyun #define	csio_q_size(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->size)
460*4882a593Smuzhiyun #define	csio_q_credits(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->credits)
461*4882a593Smuzhiyun #define	csio_q_portid(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->portid)
462*4882a593Smuzhiyun #define	csio_q_wr_sz(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->wr_sz)
463*4882a593Smuzhiyun #define	csio_q_iqid(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->un.iq.iqid)
464*4882a593Smuzhiyun #define csio_q_physiqid(__hw, __idx)					\
465*4882a593Smuzhiyun 				((__hw)->wrm.q_arr[(__idx)]->un.iq.physiqid)
466*4882a593Smuzhiyun #define csio_q_iq_flq_idx(__hw, __idx)					\
467*4882a593Smuzhiyun 				((__hw)->wrm.q_arr[(__idx)]->un.iq.flq_idx)
468*4882a593Smuzhiyun #define	csio_q_eqid(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->un.eq.eqid)
469*4882a593Smuzhiyun #define	csio_q_flid(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->un.fl.flid)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define csio_q_physeqid(__hw, __idx)					\
472*4882a593Smuzhiyun 				((__hw)->wrm.q_arr[(__idx)]->un.eq.physeqid)
473*4882a593Smuzhiyun #define csio_iq_has_fl(__iq)		((__iq)->un.iq.flq_idx != -1)
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #define csio_q_iq_to_flid(__hw, __iq_idx)				\
476*4882a593Smuzhiyun 	csio_q_flid((__hw), (__hw)->wrm.q_arr[(__iq_qidx)]->un.iq.flq_idx)
477*4882a593Smuzhiyun #define csio_q_set_intr_map(__hw, __iq_idx, __rel_iq_id)		\
478*4882a593Smuzhiyun 		(__hw)->wrm.intr_map[__rel_iq_id] = csio_get_q(__hw, __iq_idx)
479*4882a593Smuzhiyun #define	csio_q_eq_wrap(__hw, __idx)	((__hw)->wrm.q_arr[(__idx)]->un.eq.wrap)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun struct csio_mb;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun int csio_wr_alloc_q(struct csio_hw *, uint32_t, uint32_t,
484*4882a593Smuzhiyun 		    uint16_t, void *, uint32_t, int, iq_handler_t);
485*4882a593Smuzhiyun int csio_wr_iq_create(struct csio_hw *, void *, int,
486*4882a593Smuzhiyun 				uint32_t, uint8_t, bool,
487*4882a593Smuzhiyun 				void (*)(struct csio_hw *, struct csio_mb *));
488*4882a593Smuzhiyun int csio_wr_eq_create(struct csio_hw *, void *, int, int, uint8_t,
489*4882a593Smuzhiyun 				void (*)(struct csio_hw *, struct csio_mb *));
490*4882a593Smuzhiyun int csio_wr_destroy_queues(struct csio_hw *, bool cmd);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun int csio_wr_get(struct csio_hw *, int, uint32_t,
494*4882a593Smuzhiyun 			  struct csio_wr_pair *);
495*4882a593Smuzhiyun void csio_wr_copy_to_wrp(void *, struct csio_wr_pair *, uint32_t, uint32_t);
496*4882a593Smuzhiyun int csio_wr_issue(struct csio_hw *, int, bool);
497*4882a593Smuzhiyun int csio_wr_process_iq(struct csio_hw *, struct csio_q *,
498*4882a593Smuzhiyun 				 void (*)(struct csio_hw *, void *,
499*4882a593Smuzhiyun 					  uint32_t, struct csio_fl_dma_buf *,
500*4882a593Smuzhiyun 					  void *),
501*4882a593Smuzhiyun 				 void *);
502*4882a593Smuzhiyun int csio_wr_process_iq_idx(struct csio_hw *, int,
503*4882a593Smuzhiyun 				 void (*)(struct csio_hw *, void *,
504*4882a593Smuzhiyun 					  uint32_t, struct csio_fl_dma_buf *,
505*4882a593Smuzhiyun 					  void *),
506*4882a593Smuzhiyun 				 void *);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun void csio_wr_sge_init(struct csio_hw *);
509*4882a593Smuzhiyun int csio_wrm_init(struct csio_wrm *, struct csio_hw *);
510*4882a593Smuzhiyun void csio_wrm_exit(struct csio_wrm *, struct csio_hw *);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #endif /* ifndef __CSIO_WR_H__ */
513