1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is part of the Chelsio FCoE driver for Linux.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2008-2012 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun * OpenIB.org BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun * without modification, are permitted provided that the following
14*4882a593Smuzhiyun * conditions are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above
17*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun * disclaimer.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun * provided with the distribution.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun * SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/delay.h>
36*4882a593Smuzhiyun #include <linux/jiffies.h>
37*4882a593Smuzhiyun #include <linux/string.h>
38*4882a593Smuzhiyun #include <scsi/scsi_device.h>
39*4882a593Smuzhiyun #include <scsi/scsi_transport_fc.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "csio_hw.h"
42*4882a593Smuzhiyun #include "csio_lnode.h"
43*4882a593Smuzhiyun #include "csio_rnode.h"
44*4882a593Smuzhiyun #include "csio_mb.h"
45*4882a593Smuzhiyun #include "csio_wr.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define csio_mb_is_host_owner(__owner) ((__owner) == CSIO_MBOWNER_PL)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* MB Command/Response Helpers */
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * csio_mb_fw_retval - FW return value from a mailbox response.
52*4882a593Smuzhiyun * @mbp: Mailbox structure
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun enum fw_retval
csio_mb_fw_retval(struct csio_mb * mbp)56*4882a593Smuzhiyun csio_mb_fw_retval(struct csio_mb *mbp)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct fw_cmd_hdr *hdr;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun hdr = (struct fw_cmd_hdr *)(mbp->mb);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return FW_CMD_RETVAL_G(ntohl(hdr->lo));
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * csio_mb_hello - FW HELLO command helper
67*4882a593Smuzhiyun * @hw: The HW structure
68*4882a593Smuzhiyun * @mbp: Mailbox structure
69*4882a593Smuzhiyun * @m_mbox: Master mailbox number, if any.
70*4882a593Smuzhiyun * @a_mbox: Mailbox number for asycn notifications.
71*4882a593Smuzhiyun * @master: Device mastership.
72*4882a593Smuzhiyun * @cbfn: Callback, if any.
73*4882a593Smuzhiyun *
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun void
csio_mb_hello(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,uint32_t m_mbox,uint32_t a_mbox,enum csio_dev_master master,void (* cbfn)(struct csio_hw *,struct csio_mb *))76*4882a593Smuzhiyun csio_mb_hello(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
77*4882a593Smuzhiyun uint32_t m_mbox, uint32_t a_mbox, enum csio_dev_master master,
78*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct fw_hello_cmd *cmdp = (struct fw_hello_cmd *)(mbp->mb);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun cmdp->op_to_write = htonl(FW_CMD_OP_V(FW_HELLO_CMD) |
85*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
86*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
87*4882a593Smuzhiyun cmdp->err_to_clearinit = htonl(
88*4882a593Smuzhiyun FW_HELLO_CMD_MASTERDIS_V(master == CSIO_MASTER_CANT) |
89*4882a593Smuzhiyun FW_HELLO_CMD_MASTERFORCE_V(master == CSIO_MASTER_MUST) |
90*4882a593Smuzhiyun FW_HELLO_CMD_MBMASTER_V(master == CSIO_MASTER_MUST ?
91*4882a593Smuzhiyun m_mbox : FW_HELLO_CMD_MBMASTER_M) |
92*4882a593Smuzhiyun FW_HELLO_CMD_MBASYNCNOT_V(a_mbox) |
93*4882a593Smuzhiyun FW_HELLO_CMD_STAGE_V(fw_hello_cmd_stage_os) |
94*4882a593Smuzhiyun FW_HELLO_CMD_CLEARINIT_F);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * csio_mb_process_hello_rsp - FW HELLO response processing helper
100*4882a593Smuzhiyun * @hw: The HW structure
101*4882a593Smuzhiyun * @mbp: Mailbox structure
102*4882a593Smuzhiyun * @retval: Mailbox return value from Firmware
103*4882a593Smuzhiyun * @state: State that the function is in.
104*4882a593Smuzhiyun * @mpfn: Master pfn
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun void
csio_mb_process_hello_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * retval,enum csio_dev_state * state,uint8_t * mpfn)108*4882a593Smuzhiyun csio_mb_process_hello_rsp(struct csio_hw *hw, struct csio_mb *mbp,
109*4882a593Smuzhiyun enum fw_retval *retval, enum csio_dev_state *state,
110*4882a593Smuzhiyun uint8_t *mpfn)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct fw_hello_cmd *rsp = (struct fw_hello_cmd *)(mbp->mb);
113*4882a593Smuzhiyun uint32_t value;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun *retval = FW_CMD_RETVAL_G(ntohl(rsp->retval_len16));
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (*retval == FW_SUCCESS) {
118*4882a593Smuzhiyun hw->fwrev = ntohl(rsp->fwrev);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun value = ntohl(rsp->err_to_clearinit);
121*4882a593Smuzhiyun *mpfn = FW_HELLO_CMD_MBMASTER_G(value);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (value & FW_HELLO_CMD_INIT_F)
124*4882a593Smuzhiyun *state = CSIO_DEV_STATE_INIT;
125*4882a593Smuzhiyun else if (value & FW_HELLO_CMD_ERR_F)
126*4882a593Smuzhiyun *state = CSIO_DEV_STATE_ERR;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun *state = CSIO_DEV_STATE_UNINIT;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * csio_mb_bye - FW BYE command helper
134*4882a593Smuzhiyun * @hw: The HW structure
135*4882a593Smuzhiyun * @mbp: Mailbox structure
136*4882a593Smuzhiyun * @cbfn: Callback, if any.
137*4882a593Smuzhiyun *
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun void
csio_mb_bye(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,void (* cbfn)(struct csio_hw *,struct csio_mb *))140*4882a593Smuzhiyun csio_mb_bye(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
141*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct fw_bye_cmd *cmdp = (struct fw_bye_cmd *)(mbp->mb);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun cmdp->op_to_write = htonl(FW_CMD_OP_V(FW_BYE_CMD) |
148*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
149*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * csio_mb_reset - FW RESET command helper
155*4882a593Smuzhiyun * @hw: The HW structure
156*4882a593Smuzhiyun * @mbp: Mailbox structure
157*4882a593Smuzhiyun * @reset: Type of reset.
158*4882a593Smuzhiyun * @cbfn: Callback, if any.
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun void
csio_mb_reset(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,int reset,int halt,void (* cbfn)(struct csio_hw *,struct csio_mb *))162*4882a593Smuzhiyun csio_mb_reset(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
163*4882a593Smuzhiyun int reset, int halt,
164*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct fw_reset_cmd *cmdp = (struct fw_reset_cmd *)(mbp->mb);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun cmdp->op_to_write = htonl(FW_CMD_OP_V(FW_RESET_CMD) |
171*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
172*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
173*4882a593Smuzhiyun cmdp->val = htonl(reset);
174*4882a593Smuzhiyun cmdp->halt_pkd = htonl(halt);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * csio_mb_params - FW PARAMS command helper
180*4882a593Smuzhiyun * @hw: The HW structure
181*4882a593Smuzhiyun * @mbp: Mailbox structure
182*4882a593Smuzhiyun * @tmo: Command timeout.
183*4882a593Smuzhiyun * @pf: PF number.
184*4882a593Smuzhiyun * @vf: VF number.
185*4882a593Smuzhiyun * @nparams: Number of parameters
186*4882a593Smuzhiyun * @params: Parameter mnemonic array.
187*4882a593Smuzhiyun * @val: Parameter value array.
188*4882a593Smuzhiyun * @wr: Write/Read PARAMS.
189*4882a593Smuzhiyun * @cbfn: Callback, if any.
190*4882a593Smuzhiyun *
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun void
csio_mb_params(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,unsigned int pf,unsigned int vf,unsigned int nparams,const u32 * params,u32 * val,bool wr,void (* cbfn)(struct csio_hw *,struct csio_mb *))193*4882a593Smuzhiyun csio_mb_params(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
194*4882a593Smuzhiyun unsigned int pf, unsigned int vf, unsigned int nparams,
195*4882a593Smuzhiyun const u32 *params, u32 *val, bool wr,
196*4882a593Smuzhiyun void (*cbfn)(struct csio_hw *, struct csio_mb *))
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun uint32_t i;
199*4882a593Smuzhiyun uint32_t temp_params = 0, temp_val = 0;
200*4882a593Smuzhiyun struct fw_params_cmd *cmdp = (struct fw_params_cmd *)(mbp->mb);
201*4882a593Smuzhiyun __be32 *p = &cmdp->param[0].mnem;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun cmdp->op_to_vfn = htonl(FW_CMD_OP_V(FW_PARAMS_CMD) |
206*4882a593Smuzhiyun FW_CMD_REQUEST_F |
207*4882a593Smuzhiyun (wr ? FW_CMD_WRITE_F : FW_CMD_READ_F) |
208*4882a593Smuzhiyun FW_PARAMS_CMD_PFN_V(pf) |
209*4882a593Smuzhiyun FW_PARAMS_CMD_VFN_V(vf));
210*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Write Params */
213*4882a593Smuzhiyun if (wr) {
214*4882a593Smuzhiyun while (nparams--) {
215*4882a593Smuzhiyun temp_params = *params++;
216*4882a593Smuzhiyun temp_val = *val++;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun *p++ = htonl(temp_params);
219*4882a593Smuzhiyun *p++ = htonl(temp_val);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun for (i = 0; i < nparams; i++, p += 2) {
223*4882a593Smuzhiyun temp_params = *params++;
224*4882a593Smuzhiyun *p = htonl(temp_params);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * csio_mb_process_read_params_rsp - FW PARAMS response processing helper
232*4882a593Smuzhiyun * @hw: The HW structure
233*4882a593Smuzhiyun * @mbp: Mailbox structure
234*4882a593Smuzhiyun * @retval: Mailbox return value from Firmware
235*4882a593Smuzhiyun * @nparams: Number of parameters
236*4882a593Smuzhiyun * @val: Parameter value array.
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun void
csio_mb_process_read_params_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * retval,unsigned int nparams,u32 * val)240*4882a593Smuzhiyun csio_mb_process_read_params_rsp(struct csio_hw *hw, struct csio_mb *mbp,
241*4882a593Smuzhiyun enum fw_retval *retval, unsigned int nparams,
242*4882a593Smuzhiyun u32 *val)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct fw_params_cmd *rsp = (struct fw_params_cmd *)(mbp->mb);
245*4882a593Smuzhiyun uint32_t i;
246*4882a593Smuzhiyun __be32 *p = &rsp->param[0].val;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun *retval = FW_CMD_RETVAL_G(ntohl(rsp->retval_len16));
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (*retval == FW_SUCCESS)
251*4882a593Smuzhiyun for (i = 0; i < nparams; i++, p += 2)
252*4882a593Smuzhiyun *val++ = ntohl(*p);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * csio_mb_ldst - FW LDST command
257*4882a593Smuzhiyun * @hw: The HW structure
258*4882a593Smuzhiyun * @mbp: Mailbox structure
259*4882a593Smuzhiyun * @tmo: timeout
260*4882a593Smuzhiyun * @reg: register
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun void
csio_mb_ldst(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,int reg)264*4882a593Smuzhiyun csio_mb_ldst(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo, int reg)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct fw_ldst_cmd *ldst_cmd = (struct fw_ldst_cmd *)(mbp->mb);
267*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, ldst_cmd, tmo, hw, NULL, 1);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * Construct and send the Firmware LDST Command to retrieve the
271*4882a593Smuzhiyun * specified PCI-E Configuration Space register.
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun ldst_cmd->op_to_addrspace =
274*4882a593Smuzhiyun htonl(FW_CMD_OP_V(FW_LDST_CMD) |
275*4882a593Smuzhiyun FW_CMD_REQUEST_F |
276*4882a593Smuzhiyun FW_CMD_READ_F |
277*4882a593Smuzhiyun FW_LDST_CMD_ADDRSPACE_V(FW_LDST_ADDRSPC_FUNC_PCIE));
278*4882a593Smuzhiyun ldst_cmd->cycles_to_len16 = htonl(FW_LEN16(struct fw_ldst_cmd));
279*4882a593Smuzhiyun ldst_cmd->u.pcie.select_naccess = FW_LDST_CMD_NACCESS_V(1);
280*4882a593Smuzhiyun ldst_cmd->u.pcie.ctrl_to_fn =
281*4882a593Smuzhiyun (FW_LDST_CMD_LC_F | FW_LDST_CMD_FN_V(hw->pfn));
282*4882a593Smuzhiyun ldst_cmd->u.pcie.r = (uint8_t)reg;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * csio_mb_caps_config - FW Read/Write Capabilities command helper
288*4882a593Smuzhiyun * @hw: The HW structure
289*4882a593Smuzhiyun * @mbp: Mailbox structure
290*4882a593Smuzhiyun * @wr: Write if 1, Read if 0
291*4882a593Smuzhiyun * @init: Turn on initiator mode.
292*4882a593Smuzhiyun * @tgt: Turn on target mode.
293*4882a593Smuzhiyun * @cofld: If 1, Control Offload for FCoE
294*4882a593Smuzhiyun * @cbfn: Callback, if any.
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * This helper assumes that cmdp has MB payload from a previous CAPS
297*4882a593Smuzhiyun * read command.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun void
csio_mb_caps_config(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,bool wr,bool init,bool tgt,bool cofld,void (* cbfn)(struct csio_hw *,struct csio_mb *))300*4882a593Smuzhiyun csio_mb_caps_config(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
301*4882a593Smuzhiyun bool wr, bool init, bool tgt, bool cofld,
302*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct fw_caps_config_cmd *cmdp =
305*4882a593Smuzhiyun (struct fw_caps_config_cmd *)(mbp->mb);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, wr ? 0 : 1);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun cmdp->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
310*4882a593Smuzhiyun FW_CMD_REQUEST_F |
311*4882a593Smuzhiyun (wr ? FW_CMD_WRITE_F : FW_CMD_READ_F));
312*4882a593Smuzhiyun cmdp->cfvalid_to_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* Read config */
315*4882a593Smuzhiyun if (!wr)
316*4882a593Smuzhiyun return;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Write config */
319*4882a593Smuzhiyun cmdp->fcoecaps = 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (cofld)
322*4882a593Smuzhiyun cmdp->fcoecaps |= htons(FW_CAPS_CONFIG_FCOE_CTRL_OFLD);
323*4882a593Smuzhiyun if (init)
324*4882a593Smuzhiyun cmdp->fcoecaps |= htons(FW_CAPS_CONFIG_FCOE_INITIATOR);
325*4882a593Smuzhiyun if (tgt)
326*4882a593Smuzhiyun cmdp->fcoecaps |= htons(FW_CAPS_CONFIG_FCOE_TARGET);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * csio_mb_port- FW PORT command helper
331*4882a593Smuzhiyun * @hw: The HW structure
332*4882a593Smuzhiyun * @mbp: Mailbox structure
333*4882a593Smuzhiyun * @tmo: COmmand timeout
334*4882a593Smuzhiyun * @portid: Port ID to get/set info
335*4882a593Smuzhiyun * @wr: Write/Read PORT information.
336*4882a593Smuzhiyun * @fc: Flow control
337*4882a593Smuzhiyun * @caps: Port capabilites to set.
338*4882a593Smuzhiyun * @cbfn: Callback, if any.
339*4882a593Smuzhiyun *
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun void
csio_mb_port(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,u8 portid,bool wr,uint32_t fc,uint16_t fw_caps,void (* cbfn)(struct csio_hw *,struct csio_mb *))342*4882a593Smuzhiyun csio_mb_port(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
343*4882a593Smuzhiyun u8 portid, bool wr, uint32_t fc, uint16_t fw_caps,
344*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct fw_port_cmd *cmdp = (struct fw_port_cmd *)(mbp->mb);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun cmdp->op_to_portid = htonl(FW_CMD_OP_V(FW_PORT_CMD) |
351*4882a593Smuzhiyun FW_CMD_REQUEST_F |
352*4882a593Smuzhiyun (wr ? FW_CMD_EXEC_F : FW_CMD_READ_F) |
353*4882a593Smuzhiyun FW_PORT_CMD_PORTID_V(portid));
354*4882a593Smuzhiyun if (!wr) {
355*4882a593Smuzhiyun cmdp->action_to_len16 = htonl(
356*4882a593Smuzhiyun FW_PORT_CMD_ACTION_V(fw_caps == FW_CAPS16
357*4882a593Smuzhiyun ? FW_PORT_ACTION_GET_PORT_INFO
358*4882a593Smuzhiyun : FW_PORT_ACTION_GET_PORT_INFO32) |
359*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Set port */
364*4882a593Smuzhiyun cmdp->action_to_len16 = htonl(
365*4882a593Smuzhiyun FW_PORT_CMD_ACTION_V(fw_caps == FW_CAPS16
366*4882a593Smuzhiyun ? FW_PORT_ACTION_L1_CFG
367*4882a593Smuzhiyun : FW_PORT_ACTION_L1_CFG32) |
368*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (fw_caps == FW_CAPS16)
371*4882a593Smuzhiyun cmdp->u.l1cfg.rcap = cpu_to_be32(fwcaps32_to_caps16(fc));
372*4882a593Smuzhiyun else
373*4882a593Smuzhiyun cmdp->u.l1cfg32.rcap32 = cpu_to_be32(fc);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun * csio_mb_process_read_port_rsp - FW PORT command response processing helper
378*4882a593Smuzhiyun * @hw: The HW structure
379*4882a593Smuzhiyun * @mbp: Mailbox structure
380*4882a593Smuzhiyun * @retval: Mailbox return value from Firmware
381*4882a593Smuzhiyun * @caps: port capabilities
382*4882a593Smuzhiyun *
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun void
csio_mb_process_read_port_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * retval,uint16_t fw_caps,u32 * pcaps,u32 * acaps)385*4882a593Smuzhiyun csio_mb_process_read_port_rsp(struct csio_hw *hw, struct csio_mb *mbp,
386*4882a593Smuzhiyun enum fw_retval *retval, uint16_t fw_caps,
387*4882a593Smuzhiyun u32 *pcaps, u32 *acaps)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct fw_port_cmd *rsp = (struct fw_port_cmd *)(mbp->mb);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun *retval = FW_CMD_RETVAL_G(ntohl(rsp->action_to_len16));
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (*retval == FW_SUCCESS) {
394*4882a593Smuzhiyun if (fw_caps == FW_CAPS16) {
395*4882a593Smuzhiyun *pcaps = fwcaps16_to_caps32(ntohs(rsp->u.info.pcap));
396*4882a593Smuzhiyun *acaps = fwcaps16_to_caps32(ntohs(rsp->u.info.acap));
397*4882a593Smuzhiyun } else {
398*4882a593Smuzhiyun *pcaps = be32_to_cpu(rsp->u.info32.pcaps32);
399*4882a593Smuzhiyun *acaps = be32_to_cpu(rsp->u.info32.acaps32);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * csio_mb_initialize - FW INITIALIZE command helper
406*4882a593Smuzhiyun * @hw: The HW structure
407*4882a593Smuzhiyun * @mbp: Mailbox structure
408*4882a593Smuzhiyun * @tmo: COmmand timeout
409*4882a593Smuzhiyun * @cbfn: Callback, if any.
410*4882a593Smuzhiyun *
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun void
csio_mb_initialize(struct csio_hw * hw,struct csio_mb * mbp,uint32_t tmo,void (* cbfn)(struct csio_hw *,struct csio_mb *))413*4882a593Smuzhiyun csio_mb_initialize(struct csio_hw *hw, struct csio_mb *mbp, uint32_t tmo,
414*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct fw_initialize_cmd *cmdp = (struct fw_initialize_cmd *)(mbp->mb);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, tmo, hw, cbfn, 1);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun cmdp->op_to_write = htonl(FW_CMD_OP_V(FW_INITIALIZE_CMD) |
421*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
422*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * csio_mb_iq_alloc - Initializes the mailbox to allocate an
428*4882a593Smuzhiyun * Ingress DMA queue in the firmware.
429*4882a593Smuzhiyun *
430*4882a593Smuzhiyun * @hw: The hw structure
431*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
432*4882a593Smuzhiyun * @priv: Private object
433*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
434*4882a593Smuzhiyun * @iq_params: Ingress queue params needed for allocation.
435*4882a593Smuzhiyun * @cbfn: The call-back function
436*4882a593Smuzhiyun *
437*4882a593Smuzhiyun *
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun static void
csio_mb_iq_alloc(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_iq_params * iq_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))440*4882a593Smuzhiyun csio_mb_iq_alloc(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
441*4882a593Smuzhiyun uint32_t mb_tmo, struct csio_iq_params *iq_params,
442*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct fw_iq_cmd *cmdp = (struct fw_iq_cmd *)(mbp->mb);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun cmdp->op_to_vfn = htonl(FW_CMD_OP_V(FW_IQ_CMD) |
449*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_EXEC_F |
450*4882a593Smuzhiyun FW_IQ_CMD_PFN_V(iq_params->pfn) |
451*4882a593Smuzhiyun FW_IQ_CMD_VFN_V(iq_params->vfn));
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_IQ_CMD_ALLOC_F |
454*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun cmdp->type_to_iqandstindex = htonl(
457*4882a593Smuzhiyun FW_IQ_CMD_VIID_V(iq_params->viid) |
458*4882a593Smuzhiyun FW_IQ_CMD_TYPE_V(iq_params->type) |
459*4882a593Smuzhiyun FW_IQ_CMD_IQASYNCH_V(iq_params->iqasynch));
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun cmdp->fl0size = htons(iq_params->fl0size);
462*4882a593Smuzhiyun cmdp->fl0size = htons(iq_params->fl1size);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun } /* csio_mb_iq_alloc */
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun * csio_mb_iq_write - Initializes the mailbox for writing into an
468*4882a593Smuzhiyun * Ingress DMA Queue.
469*4882a593Smuzhiyun *
470*4882a593Smuzhiyun * @hw: The HW structure
471*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
472*4882a593Smuzhiyun * @priv: Private object
473*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
474*4882a593Smuzhiyun * @cascaded_req: TRUE - if this request is cascased with iq-alloc request.
475*4882a593Smuzhiyun * @iq_params: Ingress queue params needed for writing.
476*4882a593Smuzhiyun * @cbfn: The call-back function
477*4882a593Smuzhiyun *
478*4882a593Smuzhiyun * NOTE: We OR relevant bits with cmdp->XXX, instead of just equating,
479*4882a593Smuzhiyun * because this IQ write request can be cascaded with a previous
480*4882a593Smuzhiyun * IQ alloc request, and we dont want to over-write the bits set by
481*4882a593Smuzhiyun * that request. This logic will work even in a non-cascaded case, since the
482*4882a593Smuzhiyun * cmdp structure is zeroed out by CSIO_INIT_MBP.
483*4882a593Smuzhiyun */
484*4882a593Smuzhiyun static void
csio_mb_iq_write(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,bool cascaded_req,struct csio_iq_params * iq_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))485*4882a593Smuzhiyun csio_mb_iq_write(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
486*4882a593Smuzhiyun uint32_t mb_tmo, bool cascaded_req,
487*4882a593Smuzhiyun struct csio_iq_params *iq_params,
488*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct fw_iq_cmd *cmdp = (struct fw_iq_cmd *)(mbp->mb);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun uint32_t iq_start_stop = (iq_params->iq_start) ?
493*4882a593Smuzhiyun FW_IQ_CMD_IQSTART_F :
494*4882a593Smuzhiyun FW_IQ_CMD_IQSTOP_F;
495*4882a593Smuzhiyun int relaxed = !(hw->flags & CSIO_HWF_ROOT_NO_RELAXED_ORDERING);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * If this IQ write is cascaded with IQ alloc request, do not
499*4882a593Smuzhiyun * re-initialize with 0's.
500*4882a593Smuzhiyun *
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun if (!cascaded_req)
503*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun cmdp->op_to_vfn |= htonl(FW_CMD_OP_V(FW_IQ_CMD) |
506*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
507*4882a593Smuzhiyun FW_IQ_CMD_PFN_V(iq_params->pfn) |
508*4882a593Smuzhiyun FW_IQ_CMD_VFN_V(iq_params->vfn));
509*4882a593Smuzhiyun cmdp->alloc_to_len16 |= htonl(iq_start_stop |
510*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
511*4882a593Smuzhiyun cmdp->iqid |= htons(iq_params->iqid);
512*4882a593Smuzhiyun cmdp->fl0id |= htons(iq_params->fl0id);
513*4882a593Smuzhiyun cmdp->fl1id |= htons(iq_params->fl1id);
514*4882a593Smuzhiyun cmdp->type_to_iqandstindex |= htonl(
515*4882a593Smuzhiyun FW_IQ_CMD_IQANDST_V(iq_params->iqandst) |
516*4882a593Smuzhiyun FW_IQ_CMD_IQANUS_V(iq_params->iqanus) |
517*4882a593Smuzhiyun FW_IQ_CMD_IQANUD_V(iq_params->iqanud) |
518*4882a593Smuzhiyun FW_IQ_CMD_IQANDSTINDEX_V(iq_params->iqandstindex));
519*4882a593Smuzhiyun cmdp->iqdroprss_to_iqesize |= htons(
520*4882a593Smuzhiyun FW_IQ_CMD_IQPCIECH_V(iq_params->iqpciech) |
521*4882a593Smuzhiyun FW_IQ_CMD_IQDCAEN_V(iq_params->iqdcaen) |
522*4882a593Smuzhiyun FW_IQ_CMD_IQDCACPU_V(iq_params->iqdcacpu) |
523*4882a593Smuzhiyun FW_IQ_CMD_IQINTCNTTHRESH_V(iq_params->iqintcntthresh) |
524*4882a593Smuzhiyun FW_IQ_CMD_IQCPRIO_V(iq_params->iqcprio) |
525*4882a593Smuzhiyun FW_IQ_CMD_IQESIZE_V(iq_params->iqesize));
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun cmdp->iqsize |= htons(iq_params->iqsize);
528*4882a593Smuzhiyun cmdp->iqaddr |= cpu_to_be64(iq_params->iqaddr);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (iq_params->type == 0) {
531*4882a593Smuzhiyun cmdp->iqns_to_fl0congen |= htonl(
532*4882a593Smuzhiyun FW_IQ_CMD_IQFLINTIQHSEN_V(iq_params->iqflintiqhsen)|
533*4882a593Smuzhiyun FW_IQ_CMD_IQFLINTCONGEN_V(iq_params->iqflintcongen));
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (iq_params->fl0size && iq_params->fl0addr &&
537*4882a593Smuzhiyun (iq_params->fl0id != 0xFFFF)) {
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun cmdp->iqns_to_fl0congen |= htonl(
540*4882a593Smuzhiyun FW_IQ_CMD_FL0HOSTFCMODE_V(iq_params->fl0hostfcmode)|
541*4882a593Smuzhiyun FW_IQ_CMD_FL0CPRIO_V(iq_params->fl0cprio) |
542*4882a593Smuzhiyun FW_IQ_CMD_FL0FETCHRO_V(relaxed) |
543*4882a593Smuzhiyun FW_IQ_CMD_FL0DATARO_V(relaxed) |
544*4882a593Smuzhiyun FW_IQ_CMD_FL0PADEN_V(iq_params->fl0paden) |
545*4882a593Smuzhiyun FW_IQ_CMD_FL0PACKEN_V(iq_params->fl0packen));
546*4882a593Smuzhiyun cmdp->fl0dcaen_to_fl0cidxfthresh |= htons(
547*4882a593Smuzhiyun FW_IQ_CMD_FL0DCAEN_V(iq_params->fl0dcaen) |
548*4882a593Smuzhiyun FW_IQ_CMD_FL0DCACPU_V(iq_params->fl0dcacpu) |
549*4882a593Smuzhiyun FW_IQ_CMD_FL0FBMIN_V(iq_params->fl0fbmin) |
550*4882a593Smuzhiyun FW_IQ_CMD_FL0FBMAX_V(iq_params->fl0fbmax) |
551*4882a593Smuzhiyun FW_IQ_CMD_FL0CIDXFTHRESH_V(iq_params->fl0cidxfthresh));
552*4882a593Smuzhiyun cmdp->fl0size |= htons(iq_params->fl0size);
553*4882a593Smuzhiyun cmdp->fl0addr |= cpu_to_be64(iq_params->fl0addr);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun } /* csio_mb_iq_write */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * csio_mb_iq_alloc_write - Initializes the mailbox for allocating an
559*4882a593Smuzhiyun * Ingress DMA Queue.
560*4882a593Smuzhiyun *
561*4882a593Smuzhiyun * @hw: The HW structure
562*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
563*4882a593Smuzhiyun * @priv: Private data.
564*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
565*4882a593Smuzhiyun * @iq_params: Ingress queue params needed for allocation & writing.
566*4882a593Smuzhiyun * @cbfn: The call-back function
567*4882a593Smuzhiyun *
568*4882a593Smuzhiyun *
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun void
csio_mb_iq_alloc_write(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_iq_params * iq_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))571*4882a593Smuzhiyun csio_mb_iq_alloc_write(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
572*4882a593Smuzhiyun uint32_t mb_tmo, struct csio_iq_params *iq_params,
573*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun csio_mb_iq_alloc(hw, mbp, priv, mb_tmo, iq_params, cbfn);
576*4882a593Smuzhiyun csio_mb_iq_write(hw, mbp, priv, mb_tmo, true, iq_params, cbfn);
577*4882a593Smuzhiyun } /* csio_mb_iq_alloc_write */
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun * csio_mb_iq_alloc_write_rsp - Process the allocation & writing
581*4882a593Smuzhiyun * of ingress DMA queue mailbox's response.
582*4882a593Smuzhiyun *
583*4882a593Smuzhiyun * @hw: The HW structure.
584*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize.
585*4882a593Smuzhiyun * @retval: Firmware return value.
586*4882a593Smuzhiyun * @iq_params: Ingress queue parameters, after allocation and write.
587*4882a593Smuzhiyun *
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun void
csio_mb_iq_alloc_write_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * ret_val,struct csio_iq_params * iq_params)590*4882a593Smuzhiyun csio_mb_iq_alloc_write_rsp(struct csio_hw *hw, struct csio_mb *mbp,
591*4882a593Smuzhiyun enum fw_retval *ret_val,
592*4882a593Smuzhiyun struct csio_iq_params *iq_params)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct fw_iq_cmd *rsp = (struct fw_iq_cmd *)(mbp->mb);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun *ret_val = FW_CMD_RETVAL_G(ntohl(rsp->alloc_to_len16));
597*4882a593Smuzhiyun if (*ret_val == FW_SUCCESS) {
598*4882a593Smuzhiyun iq_params->physiqid = ntohs(rsp->physiqid);
599*4882a593Smuzhiyun iq_params->iqid = ntohs(rsp->iqid);
600*4882a593Smuzhiyun iq_params->fl0id = ntohs(rsp->fl0id);
601*4882a593Smuzhiyun iq_params->fl1id = ntohs(rsp->fl1id);
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun iq_params->physiqid = iq_params->iqid =
604*4882a593Smuzhiyun iq_params->fl0id = iq_params->fl1id = 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun } /* csio_mb_iq_alloc_write_rsp */
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun * csio_mb_iq_free - Initializes the mailbox for freeing a
610*4882a593Smuzhiyun * specified Ingress DMA Queue.
611*4882a593Smuzhiyun *
612*4882a593Smuzhiyun * @hw: The HW structure
613*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
614*4882a593Smuzhiyun * @priv: Private data
615*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
616*4882a593Smuzhiyun * @iq_params: Parameters of ingress queue, that is to be freed.
617*4882a593Smuzhiyun * @cbfn: The call-back function
618*4882a593Smuzhiyun *
619*4882a593Smuzhiyun *
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun void
csio_mb_iq_free(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_iq_params * iq_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))622*4882a593Smuzhiyun csio_mb_iq_free(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
623*4882a593Smuzhiyun uint32_t mb_tmo, struct csio_iq_params *iq_params,
624*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct fw_iq_cmd *cmdp = (struct fw_iq_cmd *)(mbp->mb);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun cmdp->op_to_vfn = htonl(FW_CMD_OP_V(FW_IQ_CMD) |
631*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_EXEC_F |
632*4882a593Smuzhiyun FW_IQ_CMD_PFN_V(iq_params->pfn) |
633*4882a593Smuzhiyun FW_IQ_CMD_VFN_V(iq_params->vfn));
634*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_IQ_CMD_FREE_F |
635*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
636*4882a593Smuzhiyun cmdp->type_to_iqandstindex = htonl(FW_IQ_CMD_TYPE_V(iq_params->type));
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun cmdp->iqid = htons(iq_params->iqid);
639*4882a593Smuzhiyun cmdp->fl0id = htons(iq_params->fl0id);
640*4882a593Smuzhiyun cmdp->fl1id = htons(iq_params->fl1id);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun } /* csio_mb_iq_free */
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * csio_mb_eq_ofld_alloc - Initializes the mailbox for allocating
646*4882a593Smuzhiyun * an offload-egress queue.
647*4882a593Smuzhiyun *
648*4882a593Smuzhiyun * @hw: The HW structure
649*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
650*4882a593Smuzhiyun * @priv: Private data
651*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
652*4882a593Smuzhiyun * @eq_ofld_params: (Offload) Egress queue parameters.
653*4882a593Smuzhiyun * @cbfn: The call-back function
654*4882a593Smuzhiyun *
655*4882a593Smuzhiyun *
656*4882a593Smuzhiyun */
657*4882a593Smuzhiyun static void
csio_mb_eq_ofld_alloc(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_eq_params * eq_ofld_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))658*4882a593Smuzhiyun csio_mb_eq_ofld_alloc(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
659*4882a593Smuzhiyun uint32_t mb_tmo, struct csio_eq_params *eq_ofld_params,
660*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct fw_eq_ofld_cmd *cmdp = (struct fw_eq_ofld_cmd *)(mbp->mb);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
665*4882a593Smuzhiyun cmdp->op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_OFLD_CMD) |
666*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_EXEC_F |
667*4882a593Smuzhiyun FW_EQ_OFLD_CMD_PFN_V(eq_ofld_params->pfn) |
668*4882a593Smuzhiyun FW_EQ_OFLD_CMD_VFN_V(eq_ofld_params->vfn));
669*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_EQ_OFLD_CMD_ALLOC_F |
670*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun } /* csio_mb_eq_ofld_alloc */
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * csio_mb_eq_ofld_write - Initializes the mailbox for writing
676*4882a593Smuzhiyun * an alloacted offload-egress queue.
677*4882a593Smuzhiyun *
678*4882a593Smuzhiyun * @hw: The HW structure
679*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
680*4882a593Smuzhiyun * @priv: Private data
681*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
682*4882a593Smuzhiyun * @cascaded_req: TRUE - if this request is cascased with Eq-alloc request.
683*4882a593Smuzhiyun * @eq_ofld_params: (Offload) Egress queue parameters.
684*4882a593Smuzhiyun * @cbfn: The call-back function
685*4882a593Smuzhiyun *
686*4882a593Smuzhiyun *
687*4882a593Smuzhiyun * NOTE: We OR relevant bits with cmdp->XXX, instead of just equating,
688*4882a593Smuzhiyun * because this EQ write request can be cascaded with a previous
689*4882a593Smuzhiyun * EQ alloc request, and we dont want to over-write the bits set by
690*4882a593Smuzhiyun * that request. This logic will work even in a non-cascaded case, since the
691*4882a593Smuzhiyun * cmdp structure is zeroed out by CSIO_INIT_MBP.
692*4882a593Smuzhiyun */
693*4882a593Smuzhiyun static void
csio_mb_eq_ofld_write(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,bool cascaded_req,struct csio_eq_params * eq_ofld_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))694*4882a593Smuzhiyun csio_mb_eq_ofld_write(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
695*4882a593Smuzhiyun uint32_t mb_tmo, bool cascaded_req,
696*4882a593Smuzhiyun struct csio_eq_params *eq_ofld_params,
697*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct fw_eq_ofld_cmd *cmdp = (struct fw_eq_ofld_cmd *)(mbp->mb);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun uint32_t eq_start_stop = (eq_ofld_params->eqstart) ?
702*4882a593Smuzhiyun FW_EQ_OFLD_CMD_EQSTART_F :
703*4882a593Smuzhiyun FW_EQ_OFLD_CMD_EQSTOP_F;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * If this EQ write is cascaded with EQ alloc request, do not
707*4882a593Smuzhiyun * re-initialize with 0's.
708*4882a593Smuzhiyun *
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun if (!cascaded_req)
711*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun cmdp->op_to_vfn |= htonl(FW_CMD_OP_V(FW_EQ_OFLD_CMD) |
714*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_WRITE_F |
715*4882a593Smuzhiyun FW_EQ_OFLD_CMD_PFN_V(eq_ofld_params->pfn) |
716*4882a593Smuzhiyun FW_EQ_OFLD_CMD_VFN_V(eq_ofld_params->vfn));
717*4882a593Smuzhiyun cmdp->alloc_to_len16 |= htonl(eq_start_stop |
718*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun cmdp->eqid_pkd |= htonl(FW_EQ_OFLD_CMD_EQID_V(eq_ofld_params->eqid));
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun cmdp->fetchszm_to_iqid |= htonl(
723*4882a593Smuzhiyun FW_EQ_OFLD_CMD_HOSTFCMODE_V(eq_ofld_params->hostfcmode) |
724*4882a593Smuzhiyun FW_EQ_OFLD_CMD_CPRIO_V(eq_ofld_params->cprio) |
725*4882a593Smuzhiyun FW_EQ_OFLD_CMD_PCIECHN_V(eq_ofld_params->pciechn) |
726*4882a593Smuzhiyun FW_EQ_OFLD_CMD_IQID_V(eq_ofld_params->iqid));
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun cmdp->dcaen_to_eqsize |= htonl(
729*4882a593Smuzhiyun FW_EQ_OFLD_CMD_DCAEN_V(eq_ofld_params->dcaen) |
730*4882a593Smuzhiyun FW_EQ_OFLD_CMD_DCACPU_V(eq_ofld_params->dcacpu) |
731*4882a593Smuzhiyun FW_EQ_OFLD_CMD_FBMIN_V(eq_ofld_params->fbmin) |
732*4882a593Smuzhiyun FW_EQ_OFLD_CMD_FBMAX_V(eq_ofld_params->fbmax) |
733*4882a593Smuzhiyun FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(eq_ofld_params->cidxfthresho) |
734*4882a593Smuzhiyun FW_EQ_OFLD_CMD_CIDXFTHRESH_V(eq_ofld_params->cidxfthresh) |
735*4882a593Smuzhiyun FW_EQ_OFLD_CMD_EQSIZE_V(eq_ofld_params->eqsize));
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun cmdp->eqaddr |= cpu_to_be64(eq_ofld_params->eqaddr);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun } /* csio_mb_eq_ofld_write */
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /*
742*4882a593Smuzhiyun * csio_mb_eq_ofld_alloc_write - Initializes the mailbox for allocation
743*4882a593Smuzhiyun * writing into an Engress DMA Queue.
744*4882a593Smuzhiyun *
745*4882a593Smuzhiyun * @hw: The HW structure
746*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
747*4882a593Smuzhiyun * @priv: Private data.
748*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
749*4882a593Smuzhiyun * @eq_ofld_params: (Offload) Egress queue parameters.
750*4882a593Smuzhiyun * @cbfn: The call-back function
751*4882a593Smuzhiyun *
752*4882a593Smuzhiyun *
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun void
csio_mb_eq_ofld_alloc_write(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_eq_params * eq_ofld_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))755*4882a593Smuzhiyun csio_mb_eq_ofld_alloc_write(struct csio_hw *hw, struct csio_mb *mbp,
756*4882a593Smuzhiyun void *priv, uint32_t mb_tmo,
757*4882a593Smuzhiyun struct csio_eq_params *eq_ofld_params,
758*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun csio_mb_eq_ofld_alloc(hw, mbp, priv, mb_tmo, eq_ofld_params, cbfn);
761*4882a593Smuzhiyun csio_mb_eq_ofld_write(hw, mbp, priv, mb_tmo, true,
762*4882a593Smuzhiyun eq_ofld_params, cbfn);
763*4882a593Smuzhiyun } /* csio_mb_eq_ofld_alloc_write */
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun * csio_mb_eq_ofld_alloc_write_rsp - Process the allocation
767*4882a593Smuzhiyun * & write egress DMA queue mailbox's response.
768*4882a593Smuzhiyun *
769*4882a593Smuzhiyun * @hw: The HW structure.
770*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize.
771*4882a593Smuzhiyun * @retval: Firmware return value.
772*4882a593Smuzhiyun * @eq_ofld_params: (Offload) Egress queue parameters.
773*4882a593Smuzhiyun *
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun void
csio_mb_eq_ofld_alloc_write_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * ret_val,struct csio_eq_params * eq_ofld_params)776*4882a593Smuzhiyun csio_mb_eq_ofld_alloc_write_rsp(struct csio_hw *hw,
777*4882a593Smuzhiyun struct csio_mb *mbp, enum fw_retval *ret_val,
778*4882a593Smuzhiyun struct csio_eq_params *eq_ofld_params)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct fw_eq_ofld_cmd *rsp = (struct fw_eq_ofld_cmd *)(mbp->mb);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun *ret_val = FW_CMD_RETVAL_G(ntohl(rsp->alloc_to_len16));
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (*ret_val == FW_SUCCESS) {
785*4882a593Smuzhiyun eq_ofld_params->eqid = FW_EQ_OFLD_CMD_EQID_G(
786*4882a593Smuzhiyun ntohl(rsp->eqid_pkd));
787*4882a593Smuzhiyun eq_ofld_params->physeqid = FW_EQ_OFLD_CMD_PHYSEQID_G(
788*4882a593Smuzhiyun ntohl(rsp->physeqid_pkd));
789*4882a593Smuzhiyun } else
790*4882a593Smuzhiyun eq_ofld_params->eqid = 0;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun } /* csio_mb_eq_ofld_alloc_write_rsp */
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * csio_mb_eq_ofld_free - Initializes the mailbox for freeing a
796*4882a593Smuzhiyun * specified Engress DMA Queue.
797*4882a593Smuzhiyun *
798*4882a593Smuzhiyun * @hw: The HW structure
799*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
800*4882a593Smuzhiyun * @priv: Private data area.
801*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
802*4882a593Smuzhiyun * @eq_ofld_params: (Offload) Egress queue parameters, that is to be freed.
803*4882a593Smuzhiyun * @cbfn: The call-back function
804*4882a593Smuzhiyun *
805*4882a593Smuzhiyun *
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun void
csio_mb_eq_ofld_free(struct csio_hw * hw,struct csio_mb * mbp,void * priv,uint32_t mb_tmo,struct csio_eq_params * eq_ofld_params,void (* cbfn)(struct csio_hw *,struct csio_mb *))808*4882a593Smuzhiyun csio_mb_eq_ofld_free(struct csio_hw *hw, struct csio_mb *mbp, void *priv,
809*4882a593Smuzhiyun uint32_t mb_tmo, struct csio_eq_params *eq_ofld_params,
810*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct fw_eq_ofld_cmd *cmdp = (struct fw_eq_ofld_cmd *)(mbp->mb);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, priv, cbfn, 1);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun cmdp->op_to_vfn = htonl(FW_CMD_OP_V(FW_EQ_OFLD_CMD) |
817*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_EXEC_F |
818*4882a593Smuzhiyun FW_EQ_OFLD_CMD_PFN_V(eq_ofld_params->pfn) |
819*4882a593Smuzhiyun FW_EQ_OFLD_CMD_VFN_V(eq_ofld_params->vfn));
820*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_EQ_OFLD_CMD_FREE_F |
821*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
822*4882a593Smuzhiyun cmdp->eqid_pkd = htonl(FW_EQ_OFLD_CMD_EQID_V(eq_ofld_params->eqid));
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun } /* csio_mb_eq_ofld_free */
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun * csio_write_fcoe_link_cond_init_mb - Initialize Mailbox to write FCoE link
828*4882a593Smuzhiyun * condition.
829*4882a593Smuzhiyun *
830*4882a593Smuzhiyun * @ln: The Lnode structure
831*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
832*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
833*4882a593Smuzhiyun * @cbfn: The call back function.
834*4882a593Smuzhiyun *
835*4882a593Smuzhiyun *
836*4882a593Smuzhiyun */
837*4882a593Smuzhiyun void
csio_write_fcoe_link_cond_init_mb(struct csio_lnode * ln,struct csio_mb * mbp,uint32_t mb_tmo,uint8_t port_id,uint32_t sub_opcode,uint8_t cos,bool link_status,uint32_t fcfi,void (* cbfn)(struct csio_hw *,struct csio_mb *))838*4882a593Smuzhiyun csio_write_fcoe_link_cond_init_mb(struct csio_lnode *ln, struct csio_mb *mbp,
839*4882a593Smuzhiyun uint32_t mb_tmo, uint8_t port_id, uint32_t sub_opcode,
840*4882a593Smuzhiyun uint8_t cos, bool link_status, uint32_t fcfi,
841*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct fw_fcoe_link_cmd *cmdp =
844*4882a593Smuzhiyun (struct fw_fcoe_link_cmd *)(mbp->mb);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, ln, cbfn, 1);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun cmdp->op_to_portid = htonl((
849*4882a593Smuzhiyun FW_CMD_OP_V(FW_FCOE_LINK_CMD) |
850*4882a593Smuzhiyun FW_CMD_REQUEST_F |
851*4882a593Smuzhiyun FW_CMD_WRITE_F |
852*4882a593Smuzhiyun FW_FCOE_LINK_CMD_PORTID(port_id)));
853*4882a593Smuzhiyun cmdp->sub_opcode_fcfi = htonl(
854*4882a593Smuzhiyun FW_FCOE_LINK_CMD_SUB_OPCODE(sub_opcode) |
855*4882a593Smuzhiyun FW_FCOE_LINK_CMD_FCFI(fcfi));
856*4882a593Smuzhiyun cmdp->lstatus = link_status;
857*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun } /* csio_write_fcoe_link_cond_init_mb */
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun * csio_fcoe_read_res_info_init_mb - Initializes the mailbox for reading FCoE
863*4882a593Smuzhiyun * resource information(FW_GET_RES_INFO_CMD).
864*4882a593Smuzhiyun *
865*4882a593Smuzhiyun * @hw: The HW structure
866*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
867*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
868*4882a593Smuzhiyun * @cbfn: The call-back function
869*4882a593Smuzhiyun *
870*4882a593Smuzhiyun *
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun void
csio_fcoe_read_res_info_init_mb(struct csio_hw * hw,struct csio_mb * mbp,uint32_t mb_tmo,void (* cbfn)(struct csio_hw *,struct csio_mb *))873*4882a593Smuzhiyun csio_fcoe_read_res_info_init_mb(struct csio_hw *hw, struct csio_mb *mbp,
874*4882a593Smuzhiyun uint32_t mb_tmo,
875*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct fw_fcoe_res_info_cmd *cmdp =
878*4882a593Smuzhiyun (struct fw_fcoe_res_info_cmd *)(mbp->mb);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, hw, cbfn, 1);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun cmdp->op_to_read = htonl((FW_CMD_OP_V(FW_FCOE_RES_INFO_CMD) |
883*4882a593Smuzhiyun FW_CMD_REQUEST_F |
884*4882a593Smuzhiyun FW_CMD_READ_F));
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun } /* csio_fcoe_read_res_info_init_mb */
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /*
891*4882a593Smuzhiyun * csio_fcoe_vnp_alloc_init_mb - Initializes the mailbox for allocating VNP
892*4882a593Smuzhiyun * in the firmware (FW_FCOE_VNP_CMD).
893*4882a593Smuzhiyun *
894*4882a593Smuzhiyun * @ln: The Lnode structure.
895*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize.
896*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
897*4882a593Smuzhiyun * @fcfi: FCF Index.
898*4882a593Smuzhiyun * @vnpi: vnpi
899*4882a593Smuzhiyun * @iqid: iqid
900*4882a593Smuzhiyun * @vnport_wwnn: vnport WWNN
901*4882a593Smuzhiyun * @vnport_wwpn: vnport WWPN
902*4882a593Smuzhiyun * @cbfn: The call-back function.
903*4882a593Smuzhiyun *
904*4882a593Smuzhiyun *
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun void
csio_fcoe_vnp_alloc_init_mb(struct csio_lnode * ln,struct csio_mb * mbp,uint32_t mb_tmo,uint32_t fcfi,uint32_t vnpi,uint16_t iqid,uint8_t vnport_wwnn[8],uint8_t vnport_wwpn[8],void (* cbfn)(struct csio_hw *,struct csio_mb *))907*4882a593Smuzhiyun csio_fcoe_vnp_alloc_init_mb(struct csio_lnode *ln, struct csio_mb *mbp,
908*4882a593Smuzhiyun uint32_t mb_tmo, uint32_t fcfi, uint32_t vnpi, uint16_t iqid,
909*4882a593Smuzhiyun uint8_t vnport_wwnn[8], uint8_t vnport_wwpn[8],
910*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct fw_fcoe_vnp_cmd *cmdp =
913*4882a593Smuzhiyun (struct fw_fcoe_vnp_cmd *)(mbp->mb);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, ln, cbfn, 1);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun cmdp->op_to_fcfi = htonl((FW_CMD_OP_V(FW_FCOE_VNP_CMD) |
918*4882a593Smuzhiyun FW_CMD_REQUEST_F |
919*4882a593Smuzhiyun FW_CMD_EXEC_F |
920*4882a593Smuzhiyun FW_FCOE_VNP_CMD_FCFI(fcfi)));
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_FCOE_VNP_CMD_ALLOC |
923*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun cmdp->gen_wwn_to_vnpi = htonl(FW_FCOE_VNP_CMD_VNPI(vnpi));
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun cmdp->iqid = htons(iqid);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (!wwn_to_u64(vnport_wwnn) && !wwn_to_u64(vnport_wwpn))
930*4882a593Smuzhiyun cmdp->gen_wwn_to_vnpi |= htonl(FW_FCOE_VNP_CMD_GEN_WWN);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (vnport_wwnn)
933*4882a593Smuzhiyun memcpy(cmdp->vnport_wwnn, vnport_wwnn, 8);
934*4882a593Smuzhiyun if (vnport_wwpn)
935*4882a593Smuzhiyun memcpy(cmdp->vnport_wwpn, vnport_wwpn, 8);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun } /* csio_fcoe_vnp_alloc_init_mb */
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun * csio_fcoe_vnp_read_init_mb - Prepares VNP read cmd.
941*4882a593Smuzhiyun * @ln: The Lnode structure.
942*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize.
943*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
944*4882a593Smuzhiyun * @fcfi: FCF Index.
945*4882a593Smuzhiyun * @vnpi: vnpi
946*4882a593Smuzhiyun * @cbfn: The call-back handler.
947*4882a593Smuzhiyun */
948*4882a593Smuzhiyun void
csio_fcoe_vnp_read_init_mb(struct csio_lnode * ln,struct csio_mb * mbp,uint32_t mb_tmo,uint32_t fcfi,uint32_t vnpi,void (* cbfn)(struct csio_hw *,struct csio_mb *))949*4882a593Smuzhiyun csio_fcoe_vnp_read_init_mb(struct csio_lnode *ln, struct csio_mb *mbp,
950*4882a593Smuzhiyun uint32_t mb_tmo, uint32_t fcfi, uint32_t vnpi,
951*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun struct fw_fcoe_vnp_cmd *cmdp =
954*4882a593Smuzhiyun (struct fw_fcoe_vnp_cmd *)(mbp->mb);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, ln, cbfn, 1);
957*4882a593Smuzhiyun cmdp->op_to_fcfi = htonl(FW_CMD_OP_V(FW_FCOE_VNP_CMD) |
958*4882a593Smuzhiyun FW_CMD_REQUEST_F |
959*4882a593Smuzhiyun FW_CMD_READ_F |
960*4882a593Smuzhiyun FW_FCOE_VNP_CMD_FCFI(fcfi));
961*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
962*4882a593Smuzhiyun cmdp->gen_wwn_to_vnpi = htonl(FW_FCOE_VNP_CMD_VNPI(vnpi));
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /*
966*4882a593Smuzhiyun * csio_fcoe_vnp_free_init_mb - Initializes the mailbox for freeing an
967*4882a593Smuzhiyun * alloacted VNP in the firmware (FW_FCOE_VNP_CMD).
968*4882a593Smuzhiyun *
969*4882a593Smuzhiyun * @ln: The Lnode structure.
970*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize.
971*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
972*4882a593Smuzhiyun * @fcfi: FCF flow id
973*4882a593Smuzhiyun * @vnpi: VNP flow id
974*4882a593Smuzhiyun * @cbfn: The call-back function.
975*4882a593Smuzhiyun * Return: None
976*4882a593Smuzhiyun */
977*4882a593Smuzhiyun void
csio_fcoe_vnp_free_init_mb(struct csio_lnode * ln,struct csio_mb * mbp,uint32_t mb_tmo,uint32_t fcfi,uint32_t vnpi,void (* cbfn)(struct csio_hw *,struct csio_mb *))978*4882a593Smuzhiyun csio_fcoe_vnp_free_init_mb(struct csio_lnode *ln, struct csio_mb *mbp,
979*4882a593Smuzhiyun uint32_t mb_tmo, uint32_t fcfi, uint32_t vnpi,
980*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct fw_fcoe_vnp_cmd *cmdp =
983*4882a593Smuzhiyun (struct fw_fcoe_vnp_cmd *)(mbp->mb);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, ln, cbfn, 1);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun cmdp->op_to_fcfi = htonl(FW_CMD_OP_V(FW_FCOE_VNP_CMD) |
988*4882a593Smuzhiyun FW_CMD_REQUEST_F |
989*4882a593Smuzhiyun FW_CMD_EXEC_F |
990*4882a593Smuzhiyun FW_FCOE_VNP_CMD_FCFI(fcfi));
991*4882a593Smuzhiyun cmdp->alloc_to_len16 = htonl(FW_FCOE_VNP_CMD_FREE |
992*4882a593Smuzhiyun FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
993*4882a593Smuzhiyun cmdp->gen_wwn_to_vnpi = htonl(FW_FCOE_VNP_CMD_VNPI(vnpi));
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /*
997*4882a593Smuzhiyun * csio_fcoe_read_fcf_init_mb - Initializes the mailbox to read the
998*4882a593Smuzhiyun * FCF records.
999*4882a593Smuzhiyun *
1000*4882a593Smuzhiyun * @ln: The Lnode structure
1001*4882a593Smuzhiyun * @mbp: Mailbox structure to initialize
1002*4882a593Smuzhiyun * @mb_tmo: Mailbox time-out period (in ms).
1003*4882a593Smuzhiyun * @fcf_params: FC-Forwarder parameters.
1004*4882a593Smuzhiyun * @cbfn: The call-back function
1005*4882a593Smuzhiyun *
1006*4882a593Smuzhiyun *
1007*4882a593Smuzhiyun */
1008*4882a593Smuzhiyun void
csio_fcoe_read_fcf_init_mb(struct csio_lnode * ln,struct csio_mb * mbp,uint32_t mb_tmo,uint32_t portid,uint32_t fcfi,void (* cbfn)(struct csio_hw *,struct csio_mb *))1009*4882a593Smuzhiyun csio_fcoe_read_fcf_init_mb(struct csio_lnode *ln, struct csio_mb *mbp,
1010*4882a593Smuzhiyun uint32_t mb_tmo, uint32_t portid, uint32_t fcfi,
1011*4882a593Smuzhiyun void (*cbfn) (struct csio_hw *, struct csio_mb *))
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun struct fw_fcoe_fcf_cmd *cmdp =
1014*4882a593Smuzhiyun (struct fw_fcoe_fcf_cmd *)(mbp->mb);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, ln, cbfn, 1);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun cmdp->op_to_fcfi = htonl(FW_CMD_OP_V(FW_FCOE_FCF_CMD) |
1019*4882a593Smuzhiyun FW_CMD_REQUEST_F |
1020*4882a593Smuzhiyun FW_CMD_READ_F |
1021*4882a593Smuzhiyun FW_FCOE_FCF_CMD_FCFI(fcfi));
1022*4882a593Smuzhiyun cmdp->retval_len16 = htonl(FW_CMD_LEN16_V(sizeof(*cmdp) / 16));
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun } /* csio_fcoe_read_fcf_init_mb */
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun void
csio_fcoe_read_portparams_init_mb(struct csio_hw * hw,struct csio_mb * mbp,uint32_t mb_tmo,struct fw_fcoe_port_cmd_params * portparams,void (* cbfn)(struct csio_hw *,struct csio_mb *))1027*4882a593Smuzhiyun csio_fcoe_read_portparams_init_mb(struct csio_hw *hw, struct csio_mb *mbp,
1028*4882a593Smuzhiyun uint32_t mb_tmo,
1029*4882a593Smuzhiyun struct fw_fcoe_port_cmd_params *portparams,
1030*4882a593Smuzhiyun void (*cbfn)(struct csio_hw *,
1031*4882a593Smuzhiyun struct csio_mb *))
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct fw_fcoe_stats_cmd *cmdp = (struct fw_fcoe_stats_cmd *)(mbp->mb);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun CSIO_INIT_MBP(mbp, cmdp, mb_tmo, hw, cbfn, 1);
1036*4882a593Smuzhiyun mbp->mb_size = 64;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun cmdp->op_to_flowid = htonl(FW_CMD_OP_V(FW_FCOE_STATS_CMD) |
1039*4882a593Smuzhiyun FW_CMD_REQUEST_F | FW_CMD_READ_F);
1040*4882a593Smuzhiyun cmdp->free_to_len16 = htonl(FW_CMD_LEN16_V(CSIO_MAX_MB_SIZE/16));
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun cmdp->u.ctl.nstats_port = FW_FCOE_STATS_CMD_NSTATS(portparams->nstats) |
1043*4882a593Smuzhiyun FW_FCOE_STATS_CMD_PORT(portparams->portid);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun cmdp->u.ctl.port_valid_ix = FW_FCOE_STATS_CMD_IX(portparams->idx) |
1046*4882a593Smuzhiyun FW_FCOE_STATS_CMD_PORT_VALID;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun } /* csio_fcoe_read_portparams_init_mb */
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun void
csio_mb_process_portparams_rsp(struct csio_hw * hw,struct csio_mb * mbp,enum fw_retval * retval,struct fw_fcoe_port_cmd_params * portparams,struct fw_fcoe_port_stats * portstats)1051*4882a593Smuzhiyun csio_mb_process_portparams_rsp(struct csio_hw *hw,
1052*4882a593Smuzhiyun struct csio_mb *mbp,
1053*4882a593Smuzhiyun enum fw_retval *retval,
1054*4882a593Smuzhiyun struct fw_fcoe_port_cmd_params *portparams,
1055*4882a593Smuzhiyun struct fw_fcoe_port_stats *portstats)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct fw_fcoe_stats_cmd *rsp = (struct fw_fcoe_stats_cmd *)(mbp->mb);
1058*4882a593Smuzhiyun struct fw_fcoe_port_stats stats;
1059*4882a593Smuzhiyun uint8_t *src;
1060*4882a593Smuzhiyun uint8_t *dst;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun *retval = FW_CMD_RETVAL_G(ntohl(rsp->free_to_len16));
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun memset(&stats, 0, sizeof(struct fw_fcoe_port_stats));
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (*retval == FW_SUCCESS) {
1067*4882a593Smuzhiyun dst = (uint8_t *)(&stats) + ((portparams->idx - 1) * 8);
1068*4882a593Smuzhiyun src = (uint8_t *)rsp + (CSIO_STATS_OFFSET * 8);
1069*4882a593Smuzhiyun memcpy(dst, src, (portparams->nstats * 8));
1070*4882a593Smuzhiyun if (portparams->idx == 1) {
1071*4882a593Smuzhiyun /* Get the first 6 flits from the Mailbox */
1072*4882a593Smuzhiyun portstats->tx_bcast_bytes = stats.tx_bcast_bytes;
1073*4882a593Smuzhiyun portstats->tx_bcast_frames = stats.tx_bcast_frames;
1074*4882a593Smuzhiyun portstats->tx_mcast_bytes = stats.tx_mcast_bytes;
1075*4882a593Smuzhiyun portstats->tx_mcast_frames = stats.tx_mcast_frames;
1076*4882a593Smuzhiyun portstats->tx_ucast_bytes = stats.tx_ucast_bytes;
1077*4882a593Smuzhiyun portstats->tx_ucast_frames = stats.tx_ucast_frames;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun if (portparams->idx == 7) {
1080*4882a593Smuzhiyun /* Get the second 6 flits from the Mailbox */
1081*4882a593Smuzhiyun portstats->tx_drop_frames = stats.tx_drop_frames;
1082*4882a593Smuzhiyun portstats->tx_offload_bytes = stats.tx_offload_bytes;
1083*4882a593Smuzhiyun portstats->tx_offload_frames = stats.tx_offload_frames;
1084*4882a593Smuzhiyun #if 0
1085*4882a593Smuzhiyun portstats->rx_pf_bytes = stats.rx_pf_bytes;
1086*4882a593Smuzhiyun portstats->rx_pf_frames = stats.rx_pf_frames;
1087*4882a593Smuzhiyun #endif
1088*4882a593Smuzhiyun portstats->rx_bcast_bytes = stats.rx_bcast_bytes;
1089*4882a593Smuzhiyun portstats->rx_bcast_frames = stats.rx_bcast_frames;
1090*4882a593Smuzhiyun portstats->rx_mcast_bytes = stats.rx_mcast_bytes;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun if (portparams->idx == 13) {
1093*4882a593Smuzhiyun /* Get the last 4 flits from the Mailbox */
1094*4882a593Smuzhiyun portstats->rx_mcast_frames = stats.rx_mcast_frames;
1095*4882a593Smuzhiyun portstats->rx_ucast_bytes = stats.rx_ucast_bytes;
1096*4882a593Smuzhiyun portstats->rx_ucast_frames = stats.rx_ucast_frames;
1097*4882a593Smuzhiyun portstats->rx_err_frames = stats.rx_err_frames;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Entry points/APIs for MB module */
1103*4882a593Smuzhiyun /*
1104*4882a593Smuzhiyun * csio_mb_intr_enable - Enable Interrupts from mailboxes.
1105*4882a593Smuzhiyun * @hw: The HW structure
1106*4882a593Smuzhiyun *
1107*4882a593Smuzhiyun * Enables CIM interrupt bit in appropriate INT_ENABLE registers.
1108*4882a593Smuzhiyun */
1109*4882a593Smuzhiyun void
csio_mb_intr_enable(struct csio_hw * hw)1110*4882a593Smuzhiyun csio_mb_intr_enable(struct csio_hw *hw)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGRDYINTEN_F, MYPF_REG(CIM_PF_HOST_INT_ENABLE_A));
1113*4882a593Smuzhiyun csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_ENABLE_A));
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /*
1117*4882a593Smuzhiyun * csio_mb_intr_disable - Disable Interrupts from mailboxes.
1118*4882a593Smuzhiyun * @hw: The HW structure
1119*4882a593Smuzhiyun *
1120*4882a593Smuzhiyun * Disable bit in HostInterruptEnable CIM register.
1121*4882a593Smuzhiyun */
1122*4882a593Smuzhiyun void
csio_mb_intr_disable(struct csio_hw * hw)1123*4882a593Smuzhiyun csio_mb_intr_disable(struct csio_hw *hw)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGRDYINTEN_V(0),
1126*4882a593Smuzhiyun MYPF_REG(CIM_PF_HOST_INT_ENABLE_A));
1127*4882a593Smuzhiyun csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_ENABLE_A));
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static void
csio_mb_dump_fw_dbg(struct csio_hw * hw,__be64 * cmd)1131*4882a593Smuzhiyun csio_mb_dump_fw_dbg(struct csio_hw *hw, __be64 *cmd)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct fw_debug_cmd *dbg = (struct fw_debug_cmd *)cmd;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if ((FW_DEBUG_CMD_TYPE_G(ntohl(dbg->op_type))) == 1) {
1136*4882a593Smuzhiyun csio_info(hw, "FW print message:\n");
1137*4882a593Smuzhiyun csio_info(hw, "\tdebug->dprtstridx = %d\n",
1138*4882a593Smuzhiyun ntohs(dbg->u.prt.dprtstridx));
1139*4882a593Smuzhiyun csio_info(hw, "\tdebug->dprtstrparam0 = 0x%x\n",
1140*4882a593Smuzhiyun ntohl(dbg->u.prt.dprtstrparam0));
1141*4882a593Smuzhiyun csio_info(hw, "\tdebug->dprtstrparam1 = 0x%x\n",
1142*4882a593Smuzhiyun ntohl(dbg->u.prt.dprtstrparam1));
1143*4882a593Smuzhiyun csio_info(hw, "\tdebug->dprtstrparam2 = 0x%x\n",
1144*4882a593Smuzhiyun ntohl(dbg->u.prt.dprtstrparam2));
1145*4882a593Smuzhiyun csio_info(hw, "\tdebug->dprtstrparam3 = 0x%x\n",
1146*4882a593Smuzhiyun ntohl(dbg->u.prt.dprtstrparam3));
1147*4882a593Smuzhiyun } else {
1148*4882a593Smuzhiyun /* This is a FW assertion */
1149*4882a593Smuzhiyun csio_fatal(hw, "FW assertion at %.16s:%u, val0 %#x, val1 %#x\n",
1150*4882a593Smuzhiyun dbg->u.assert.filename_0_7,
1151*4882a593Smuzhiyun ntohl(dbg->u.assert.line),
1152*4882a593Smuzhiyun ntohl(dbg->u.assert.x),
1153*4882a593Smuzhiyun ntohl(dbg->u.assert.y));
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun static void
csio_mb_debug_cmd_handler(struct csio_hw * hw)1158*4882a593Smuzhiyun csio_mb_debug_cmd_handler(struct csio_hw *hw)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun int i;
1161*4882a593Smuzhiyun __be64 cmd[CSIO_MB_MAX_REGS];
1162*4882a593Smuzhiyun uint32_t ctl_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_CTRL_A);
1163*4882a593Smuzhiyun uint32_t data_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_DATA_A);
1164*4882a593Smuzhiyun int size = sizeof(struct fw_debug_cmd);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* Copy mailbox data */
1167*4882a593Smuzhiyun for (i = 0; i < size; i += 8)
1168*4882a593Smuzhiyun cmd[i / 8] = cpu_to_be64(csio_rd_reg64(hw, data_reg + i));
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun csio_mb_dump_fw_dbg(hw, cmd);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* Notify FW of mailbox by setting owner as UP */
1173*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGVALID_F | MBINTREQ_F |
1174*4882a593Smuzhiyun MBOWNER_V(CSIO_MBOWNER_FW), ctl_reg);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun csio_rd_reg32(hw, ctl_reg);
1177*4882a593Smuzhiyun wmb();
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun * csio_mb_issue - generic routine for issuing Mailbox commands.
1182*4882a593Smuzhiyun * @hw: The HW structure
1183*4882a593Smuzhiyun * @mbp: Mailbox command to issue
1184*4882a593Smuzhiyun *
1185*4882a593Smuzhiyun * Caller should hold hw lock across this call.
1186*4882a593Smuzhiyun */
1187*4882a593Smuzhiyun int
csio_mb_issue(struct csio_hw * hw,struct csio_mb * mbp)1188*4882a593Smuzhiyun csio_mb_issue(struct csio_hw *hw, struct csio_mb *mbp)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun uint32_t owner, ctl;
1191*4882a593Smuzhiyun int i;
1192*4882a593Smuzhiyun uint32_t ii;
1193*4882a593Smuzhiyun __be64 *cmd = mbp->mb;
1194*4882a593Smuzhiyun __be64 hdr;
1195*4882a593Smuzhiyun struct csio_mbm *mbm = &hw->mbm;
1196*4882a593Smuzhiyun uint32_t ctl_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_CTRL_A);
1197*4882a593Smuzhiyun uint32_t data_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_DATA_A);
1198*4882a593Smuzhiyun int size = mbp->mb_size;
1199*4882a593Smuzhiyun int rv = -EINVAL;
1200*4882a593Smuzhiyun struct fw_cmd_hdr *fw_hdr;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* Determine mode */
1203*4882a593Smuzhiyun if (mbp->mb_cbfn == NULL) {
1204*4882a593Smuzhiyun /* Need to issue/get results in the same context */
1205*4882a593Smuzhiyun if (mbp->tmo < CSIO_MB_POLL_FREQ) {
1206*4882a593Smuzhiyun csio_err(hw, "Invalid tmo: 0x%x\n", mbp->tmo);
1207*4882a593Smuzhiyun goto error_out;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun } else if (!csio_is_host_intr_enabled(hw) ||
1210*4882a593Smuzhiyun !csio_is_hw_intr_enabled(hw)) {
1211*4882a593Smuzhiyun csio_err(hw, "Cannot issue mailbox in interrupt mode 0x%x\n",
1212*4882a593Smuzhiyun *((uint8_t *)mbp->mb));
1213*4882a593Smuzhiyun goto error_out;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun if (mbm->mcurrent != NULL) {
1217*4882a593Smuzhiyun /* Queue mbox cmd, if another mbox cmd is active */
1218*4882a593Smuzhiyun if (mbp->mb_cbfn == NULL) {
1219*4882a593Smuzhiyun rv = -EBUSY;
1220*4882a593Smuzhiyun csio_dbg(hw, "Couldn't own Mailbox %x op:0x%x\n",
1221*4882a593Smuzhiyun hw->pfn, *((uint8_t *)mbp->mb));
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun goto error_out;
1224*4882a593Smuzhiyun } else {
1225*4882a593Smuzhiyun list_add_tail(&mbp->list, &mbm->req_q);
1226*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_activeq);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Now get ownership of mailbox */
1233*4882a593Smuzhiyun owner = MBOWNER_G(csio_rd_reg32(hw, ctl_reg));
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (!csio_mb_is_host_owner(owner)) {
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun for (i = 0; (owner == CSIO_MBOWNER_NONE) && (i < 3); i++)
1238*4882a593Smuzhiyun owner = MBOWNER_G(csio_rd_reg32(hw, ctl_reg));
1239*4882a593Smuzhiyun /*
1240*4882a593Smuzhiyun * Mailbox unavailable. In immediate mode, fail the command.
1241*4882a593Smuzhiyun * In other modes, enqueue the request.
1242*4882a593Smuzhiyun */
1243*4882a593Smuzhiyun if (!csio_mb_is_host_owner(owner)) {
1244*4882a593Smuzhiyun if (mbp->mb_cbfn == NULL) {
1245*4882a593Smuzhiyun rv = owner ? -EBUSY : -ETIMEDOUT;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun csio_dbg(hw,
1248*4882a593Smuzhiyun "Couldn't own Mailbox %x op:0x%x "
1249*4882a593Smuzhiyun "owner:%x\n",
1250*4882a593Smuzhiyun hw->pfn, *((uint8_t *)mbp->mb), owner);
1251*4882a593Smuzhiyun goto error_out;
1252*4882a593Smuzhiyun } else {
1253*4882a593Smuzhiyun if (mbm->mcurrent == NULL) {
1254*4882a593Smuzhiyun csio_err(hw,
1255*4882a593Smuzhiyun "Couldn't own Mailbox %x "
1256*4882a593Smuzhiyun "op:0x%x owner:%x\n",
1257*4882a593Smuzhiyun hw->pfn, *((uint8_t *)mbp->mb),
1258*4882a593Smuzhiyun owner);
1259*4882a593Smuzhiyun csio_err(hw,
1260*4882a593Smuzhiyun "No outstanding driver"
1261*4882a593Smuzhiyun " mailbox as well\n");
1262*4882a593Smuzhiyun goto error_out;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* Mailbox is available, copy mailbox data into it */
1269*4882a593Smuzhiyun for (i = 0; i < size; i += 8) {
1270*4882a593Smuzhiyun csio_wr_reg64(hw, be64_to_cpu(*cmd), data_reg + i);
1271*4882a593Smuzhiyun cmd++;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun CSIO_DUMP_MB(hw, hw->pfn, data_reg);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Start completion timers in non-immediate modes and notify FW */
1277*4882a593Smuzhiyun if (mbp->mb_cbfn != NULL) {
1278*4882a593Smuzhiyun mbm->mcurrent = mbp;
1279*4882a593Smuzhiyun mod_timer(&mbm->timer, jiffies + msecs_to_jiffies(mbp->tmo));
1280*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGVALID_F | MBINTREQ_F |
1281*4882a593Smuzhiyun MBOWNER_V(CSIO_MBOWNER_FW), ctl_reg);
1282*4882a593Smuzhiyun } else
1283*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGVALID_F | MBOWNER_V(CSIO_MBOWNER_FW),
1284*4882a593Smuzhiyun ctl_reg);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Flush posted writes */
1287*4882a593Smuzhiyun csio_rd_reg32(hw, ctl_reg);
1288*4882a593Smuzhiyun wmb();
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_req);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (mbp->mb_cbfn)
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* Poll for completion in immediate mode */
1296*4882a593Smuzhiyun cmd = mbp->mb;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun for (ii = 0; ii < mbp->tmo; ii += CSIO_MB_POLL_FREQ) {
1299*4882a593Smuzhiyun mdelay(CSIO_MB_POLL_FREQ);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* Check for response */
1302*4882a593Smuzhiyun ctl = csio_rd_reg32(hw, ctl_reg);
1303*4882a593Smuzhiyun if (csio_mb_is_host_owner(MBOWNER_G(ctl))) {
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (!(ctl & MBMSGVALID_F)) {
1306*4882a593Smuzhiyun csio_wr_reg32(hw, 0, ctl_reg);
1307*4882a593Smuzhiyun continue;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun CSIO_DUMP_MB(hw, hw->pfn, data_reg);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun hdr = cpu_to_be64(csio_rd_reg64(hw, data_reg));
1313*4882a593Smuzhiyun fw_hdr = (struct fw_cmd_hdr *)&hdr;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun switch (FW_CMD_OP_G(ntohl(fw_hdr->hi))) {
1316*4882a593Smuzhiyun case FW_DEBUG_CMD:
1317*4882a593Smuzhiyun csio_mb_debug_cmd_handler(hw);
1318*4882a593Smuzhiyun continue;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* Copy response */
1322*4882a593Smuzhiyun for (i = 0; i < size; i += 8)
1323*4882a593Smuzhiyun *cmd++ = cpu_to_be64(csio_rd_reg64
1324*4882a593Smuzhiyun (hw, data_reg + i));
1325*4882a593Smuzhiyun csio_wr_reg32(hw, 0, ctl_reg);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (csio_mb_fw_retval(mbp) != FW_SUCCESS)
1328*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_err);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_rsp);
1331*4882a593Smuzhiyun return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_tmo);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun csio_err(hw, "Mailbox %x op:0x%x timed out!\n",
1338*4882a593Smuzhiyun hw->pfn, *((uint8_t *)cmd));
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun return -ETIMEDOUT;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun error_out:
1343*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_err);
1344*4882a593Smuzhiyun return rv;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * csio_mb_completions - Completion handler for Mailbox commands
1349*4882a593Smuzhiyun * @hw: The HW structure
1350*4882a593Smuzhiyun * @cbfn_q: Completion queue.
1351*4882a593Smuzhiyun *
1352*4882a593Smuzhiyun */
1353*4882a593Smuzhiyun void
csio_mb_completions(struct csio_hw * hw,struct list_head * cbfn_q)1354*4882a593Smuzhiyun csio_mb_completions(struct csio_hw *hw, struct list_head *cbfn_q)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun struct csio_mb *mbp;
1357*4882a593Smuzhiyun struct csio_mbm *mbm = &hw->mbm;
1358*4882a593Smuzhiyun enum fw_retval rv;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun while (!list_empty(cbfn_q)) {
1361*4882a593Smuzhiyun mbp = list_first_entry(cbfn_q, struct csio_mb, list);
1362*4882a593Smuzhiyun list_del_init(&mbp->list);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun rv = csio_mb_fw_retval(mbp);
1365*4882a593Smuzhiyun if ((rv != FW_SUCCESS) && (rv != FW_HOSTERROR))
1366*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_err);
1367*4882a593Smuzhiyun else if (rv != FW_HOSTERROR)
1368*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_rsp);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (mbp->mb_cbfn)
1371*4882a593Smuzhiyun mbp->mb_cbfn(hw, mbp);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static void
csio_mb_portmod_changed(struct csio_hw * hw,uint8_t port_id)1376*4882a593Smuzhiyun csio_mb_portmod_changed(struct csio_hw *hw, uint8_t port_id)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun static char *mod_str[] = {
1379*4882a593Smuzhiyun NULL, "LR", "SR", "ER", "TWINAX", "active TWINAX", "LRM"
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun struct csio_pport *port = &hw->pport[port_id];
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (port->mod_type == FW_PORT_MOD_TYPE_NONE)
1385*4882a593Smuzhiyun csio_info(hw, "Port:%d - port module unplugged\n", port_id);
1386*4882a593Smuzhiyun else if (port->mod_type < ARRAY_SIZE(mod_str))
1387*4882a593Smuzhiyun csio_info(hw, "Port:%d - %s port module inserted\n", port_id,
1388*4882a593Smuzhiyun mod_str[port->mod_type]);
1389*4882a593Smuzhiyun else if (port->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
1390*4882a593Smuzhiyun csio_info(hw,
1391*4882a593Smuzhiyun "Port:%d - unsupported optical port module "
1392*4882a593Smuzhiyun "inserted\n", port_id);
1393*4882a593Smuzhiyun else if (port->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
1394*4882a593Smuzhiyun csio_info(hw,
1395*4882a593Smuzhiyun "Port:%d - unknown port module inserted, forcing "
1396*4882a593Smuzhiyun "TWINAX\n", port_id);
1397*4882a593Smuzhiyun else if (port->mod_type == FW_PORT_MOD_TYPE_ERROR)
1398*4882a593Smuzhiyun csio_info(hw, "Port:%d - transceiver module error\n", port_id);
1399*4882a593Smuzhiyun else
1400*4882a593Smuzhiyun csio_info(hw, "Port:%d - unknown module type %d inserted\n",
1401*4882a593Smuzhiyun port_id, port->mod_type);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun int
csio_mb_fwevt_handler(struct csio_hw * hw,__be64 * cmd)1405*4882a593Smuzhiyun csio_mb_fwevt_handler(struct csio_hw *hw, __be64 *cmd)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun uint8_t opcode = *(uint8_t *)cmd;
1408*4882a593Smuzhiyun struct fw_port_cmd *pcmd;
1409*4882a593Smuzhiyun uint8_t port_id;
1410*4882a593Smuzhiyun uint32_t link_status;
1411*4882a593Smuzhiyun uint16_t action;
1412*4882a593Smuzhiyun uint8_t mod_type;
1413*4882a593Smuzhiyun fw_port_cap32_t linkattr;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (opcode == FW_PORT_CMD) {
1416*4882a593Smuzhiyun pcmd = (struct fw_port_cmd *)cmd;
1417*4882a593Smuzhiyun port_id = FW_PORT_CMD_PORTID_G(
1418*4882a593Smuzhiyun ntohl(pcmd->op_to_portid));
1419*4882a593Smuzhiyun action = FW_PORT_CMD_ACTION_G(
1420*4882a593Smuzhiyun ntohl(pcmd->action_to_len16));
1421*4882a593Smuzhiyun if (action != FW_PORT_ACTION_GET_PORT_INFO &&
1422*4882a593Smuzhiyun action != FW_PORT_ACTION_GET_PORT_INFO32) {
1423*4882a593Smuzhiyun csio_err(hw, "Unhandled FW_PORT_CMD action: %u\n",
1424*4882a593Smuzhiyun action);
1425*4882a593Smuzhiyun return -EINVAL;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (action == FW_PORT_ACTION_GET_PORT_INFO) {
1429*4882a593Smuzhiyun link_status = ntohl(pcmd->u.info.lstatus_to_modtype);
1430*4882a593Smuzhiyun mod_type = FW_PORT_CMD_MODTYPE_G(link_status);
1431*4882a593Smuzhiyun linkattr = lstatus_to_fwcap(link_status);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun hw->pport[port_id].link_status =
1434*4882a593Smuzhiyun FW_PORT_CMD_LSTATUS_G(link_status);
1435*4882a593Smuzhiyun } else {
1436*4882a593Smuzhiyun link_status =
1437*4882a593Smuzhiyun ntohl(pcmd->u.info32.lstatus32_to_cbllen32);
1438*4882a593Smuzhiyun mod_type = FW_PORT_CMD_MODTYPE32_G(link_status);
1439*4882a593Smuzhiyun linkattr = ntohl(pcmd->u.info32.linkattr32);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun hw->pport[port_id].link_status =
1442*4882a593Smuzhiyun FW_PORT_CMD_LSTATUS32_G(link_status);
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun hw->pport[port_id].link_speed = fwcap_to_fwspeed(linkattr);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun csio_info(hw, "Port:%x - LINK %s\n", port_id,
1448*4882a593Smuzhiyun hw->pport[port_id].link_status ? "UP" : "DOWN");
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun if (mod_type != hw->pport[port_id].mod_type) {
1451*4882a593Smuzhiyun hw->pport[port_id].mod_type = mod_type;
1452*4882a593Smuzhiyun csio_mb_portmod_changed(hw, port_id);
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun } else if (opcode == FW_DEBUG_CMD) {
1455*4882a593Smuzhiyun csio_mb_dump_fw_dbg(hw, cmd);
1456*4882a593Smuzhiyun } else {
1457*4882a593Smuzhiyun csio_dbg(hw, "Gen MB can't handle op:0x%x on evtq.\n", opcode);
1458*4882a593Smuzhiyun return -EINVAL;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun return 0;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun * csio_mb_isr_handler - Handle mailboxes related interrupts.
1466*4882a593Smuzhiyun * @hw: The HW structure
1467*4882a593Smuzhiyun *
1468*4882a593Smuzhiyun * Called from the ISR to handle Mailbox related interrupts.
1469*4882a593Smuzhiyun * HW Lock should be held across this call.
1470*4882a593Smuzhiyun */
1471*4882a593Smuzhiyun int
csio_mb_isr_handler(struct csio_hw * hw)1472*4882a593Smuzhiyun csio_mb_isr_handler(struct csio_hw *hw)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct csio_mbm *mbm = &hw->mbm;
1475*4882a593Smuzhiyun struct csio_mb *mbp = mbm->mcurrent;
1476*4882a593Smuzhiyun __be64 *cmd;
1477*4882a593Smuzhiyun uint32_t ctl, cim_cause, pl_cause;
1478*4882a593Smuzhiyun int i;
1479*4882a593Smuzhiyun uint32_t ctl_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_CTRL_A);
1480*4882a593Smuzhiyun uint32_t data_reg = PF_REG(hw->pfn, CIM_PF_MAILBOX_DATA_A);
1481*4882a593Smuzhiyun int size;
1482*4882a593Smuzhiyun __be64 hdr;
1483*4882a593Smuzhiyun struct fw_cmd_hdr *fw_hdr;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun pl_cause = csio_rd_reg32(hw, MYPF_REG(PL_PF_INT_CAUSE_A));
1486*4882a593Smuzhiyun cim_cause = csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_CAUSE_A));
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (!(pl_cause & PFCIM_F) || !(cim_cause & MBMSGRDYINT_F)) {
1489*4882a593Smuzhiyun CSIO_INC_STATS(hw, n_mbint_unexp);
1490*4882a593Smuzhiyun return -EINVAL;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /*
1494*4882a593Smuzhiyun * The cause registers below HAVE to be cleared in the SAME
1495*4882a593Smuzhiyun * order as below: The low level cause register followed by
1496*4882a593Smuzhiyun * the upper level cause register. In other words, CIM-cause
1497*4882a593Smuzhiyun * first followed by PL-Cause next.
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun csio_wr_reg32(hw, MBMSGRDYINT_F, MYPF_REG(CIM_PF_HOST_INT_CAUSE_A));
1500*4882a593Smuzhiyun csio_wr_reg32(hw, PFCIM_F, MYPF_REG(PL_PF_INT_CAUSE_A));
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun ctl = csio_rd_reg32(hw, ctl_reg);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (csio_mb_is_host_owner(MBOWNER_G(ctl))) {
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun CSIO_DUMP_MB(hw, hw->pfn, data_reg);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun if (!(ctl & MBMSGVALID_F)) {
1509*4882a593Smuzhiyun csio_warn(hw,
1510*4882a593Smuzhiyun "Stray mailbox interrupt recvd,"
1511*4882a593Smuzhiyun " mailbox data not valid\n");
1512*4882a593Smuzhiyun csio_wr_reg32(hw, 0, ctl_reg);
1513*4882a593Smuzhiyun /* Flush */
1514*4882a593Smuzhiyun csio_rd_reg32(hw, ctl_reg);
1515*4882a593Smuzhiyun return -EINVAL;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun hdr = cpu_to_be64(csio_rd_reg64(hw, data_reg));
1519*4882a593Smuzhiyun fw_hdr = (struct fw_cmd_hdr *)&hdr;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun switch (FW_CMD_OP_G(ntohl(fw_hdr->hi))) {
1522*4882a593Smuzhiyun case FW_DEBUG_CMD:
1523*4882a593Smuzhiyun csio_mb_debug_cmd_handler(hw);
1524*4882a593Smuzhiyun return -EINVAL;
1525*4882a593Smuzhiyun #if 0
1526*4882a593Smuzhiyun case FW_ERROR_CMD:
1527*4882a593Smuzhiyun case FW_INITIALIZE_CMD: /* When we are not master */
1528*4882a593Smuzhiyun #endif
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun CSIO_ASSERT(mbp != NULL);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun cmd = mbp->mb;
1534*4882a593Smuzhiyun size = mbp->mb_size;
1535*4882a593Smuzhiyun /* Get response */
1536*4882a593Smuzhiyun for (i = 0; i < size; i += 8)
1537*4882a593Smuzhiyun *cmd++ = cpu_to_be64(csio_rd_reg64
1538*4882a593Smuzhiyun (hw, data_reg + i));
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun csio_wr_reg32(hw, 0, ctl_reg);
1541*4882a593Smuzhiyun /* Flush */
1542*4882a593Smuzhiyun csio_rd_reg32(hw, ctl_reg);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun mbm->mcurrent = NULL;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* Add completion to tail of cbfn queue */
1547*4882a593Smuzhiyun list_add_tail(&mbp->list, &mbm->cbfn_q);
1548*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_cbfnq);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /*
1551*4882a593Smuzhiyun * Enqueue event to EventQ. Events processing happens
1552*4882a593Smuzhiyun * in Event worker thread context
1553*4882a593Smuzhiyun */
1554*4882a593Smuzhiyun if (csio_enqueue_evt(hw, CSIO_EVT_MBX, mbp, sizeof(mbp)))
1555*4882a593Smuzhiyun CSIO_INC_STATS(hw, n_evt_drop);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun } else {
1560*4882a593Smuzhiyun /*
1561*4882a593Smuzhiyun * We can get here if mailbox MSIX vector is shared,
1562*4882a593Smuzhiyun * or in INTx case. Or a stray interrupt.
1563*4882a593Smuzhiyun */
1564*4882a593Smuzhiyun csio_dbg(hw, "Host not owner, no mailbox interrupt\n");
1565*4882a593Smuzhiyun CSIO_INC_STATS(hw, n_int_stray);
1566*4882a593Smuzhiyun return -EINVAL;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun /*
1571*4882a593Smuzhiyun * csio_mb_tmo_handler - Timeout handler
1572*4882a593Smuzhiyun * @hw: The HW structure
1573*4882a593Smuzhiyun *
1574*4882a593Smuzhiyun */
1575*4882a593Smuzhiyun struct csio_mb *
csio_mb_tmo_handler(struct csio_hw * hw)1576*4882a593Smuzhiyun csio_mb_tmo_handler(struct csio_hw *hw)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun struct csio_mbm *mbm = &hw->mbm;
1579*4882a593Smuzhiyun struct csio_mb *mbp = mbm->mcurrent;
1580*4882a593Smuzhiyun struct fw_cmd_hdr *fw_hdr;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /*
1583*4882a593Smuzhiyun * Could be a race b/w the completion handler and the timer
1584*4882a593Smuzhiyun * and the completion handler won that race.
1585*4882a593Smuzhiyun */
1586*4882a593Smuzhiyun if (mbp == NULL) {
1587*4882a593Smuzhiyun CSIO_DB_ASSERT(0);
1588*4882a593Smuzhiyun return NULL;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun fw_hdr = (struct fw_cmd_hdr *)(mbp->mb);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun csio_dbg(hw, "Mailbox num:%x op:0x%x timed out\n", hw->pfn,
1594*4882a593Smuzhiyun FW_CMD_OP_G(ntohl(fw_hdr->hi)));
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun mbm->mcurrent = NULL;
1597*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_tmo);
1598*4882a593Smuzhiyun fw_hdr->lo = htonl(FW_CMD_RETVAL_V(FW_ETIMEDOUT));
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun return mbp;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /*
1604*4882a593Smuzhiyun * csio_mb_cancel_all - Cancel all waiting commands.
1605*4882a593Smuzhiyun * @hw: The HW structure
1606*4882a593Smuzhiyun * @cbfn_q: The callback queue.
1607*4882a593Smuzhiyun *
1608*4882a593Smuzhiyun * Caller should hold hw lock across this call.
1609*4882a593Smuzhiyun */
1610*4882a593Smuzhiyun void
csio_mb_cancel_all(struct csio_hw * hw,struct list_head * cbfn_q)1611*4882a593Smuzhiyun csio_mb_cancel_all(struct csio_hw *hw, struct list_head *cbfn_q)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun struct csio_mb *mbp;
1614*4882a593Smuzhiyun struct csio_mbm *mbm = &hw->mbm;
1615*4882a593Smuzhiyun struct fw_cmd_hdr *hdr;
1616*4882a593Smuzhiyun struct list_head *tmp;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun if (mbm->mcurrent) {
1619*4882a593Smuzhiyun mbp = mbm->mcurrent;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Stop mailbox completion timer */
1622*4882a593Smuzhiyun del_timer_sync(&mbm->timer);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun /* Add completion to tail of cbfn queue */
1625*4882a593Smuzhiyun list_add_tail(&mbp->list, cbfn_q);
1626*4882a593Smuzhiyun mbm->mcurrent = NULL;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun if (!list_empty(&mbm->req_q)) {
1630*4882a593Smuzhiyun list_splice_tail_init(&mbm->req_q, cbfn_q);
1631*4882a593Smuzhiyun mbm->stats.n_activeq = 0;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun if (!list_empty(&mbm->cbfn_q)) {
1635*4882a593Smuzhiyun list_splice_tail_init(&mbm->cbfn_q, cbfn_q);
1636*4882a593Smuzhiyun mbm->stats.n_cbfnq = 0;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (list_empty(cbfn_q))
1640*4882a593Smuzhiyun return;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun list_for_each(tmp, cbfn_q) {
1643*4882a593Smuzhiyun mbp = (struct csio_mb *)tmp;
1644*4882a593Smuzhiyun hdr = (struct fw_cmd_hdr *)(mbp->mb);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun csio_dbg(hw, "Cancelling pending mailbox num %x op:%x\n",
1647*4882a593Smuzhiyun hw->pfn, FW_CMD_OP_G(ntohl(hdr->hi)));
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun CSIO_INC_STATS(mbm, n_cancel);
1650*4882a593Smuzhiyun hdr->lo = htonl(FW_CMD_RETVAL_V(FW_HOSTERROR));
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /*
1655*4882a593Smuzhiyun * csio_mbm_init - Initialize Mailbox module
1656*4882a593Smuzhiyun * @mbm: Mailbox module
1657*4882a593Smuzhiyun * @hw: The HW structure
1658*4882a593Smuzhiyun * @timer: Timing function for interrupting mailboxes
1659*4882a593Smuzhiyun *
1660*4882a593Smuzhiyun * Initialize timer and the request/response queues.
1661*4882a593Smuzhiyun */
1662*4882a593Smuzhiyun int
csio_mbm_init(struct csio_mbm * mbm,struct csio_hw * hw,void (* timer_fn)(struct timer_list *))1663*4882a593Smuzhiyun csio_mbm_init(struct csio_mbm *mbm, struct csio_hw *hw,
1664*4882a593Smuzhiyun void (*timer_fn)(struct timer_list *))
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun mbm->hw = hw;
1667*4882a593Smuzhiyun timer_setup(&mbm->timer, timer_fn, 0);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun INIT_LIST_HEAD(&mbm->req_q);
1670*4882a593Smuzhiyun INIT_LIST_HEAD(&mbm->cbfn_q);
1671*4882a593Smuzhiyun csio_set_mb_intr_idx(mbm, -1);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun return 0;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /*
1677*4882a593Smuzhiyun * csio_mbm_exit - Uninitialize mailbox module
1678*4882a593Smuzhiyun * @mbm: Mailbox module
1679*4882a593Smuzhiyun *
1680*4882a593Smuzhiyun * Stop timer.
1681*4882a593Smuzhiyun */
1682*4882a593Smuzhiyun void
csio_mbm_exit(struct csio_mbm * mbm)1683*4882a593Smuzhiyun csio_mbm_exit(struct csio_mbm *mbm)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun del_timer_sync(&mbm->timer);
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun CSIO_DB_ASSERT(mbm->mcurrent == NULL);
1688*4882a593Smuzhiyun CSIO_DB_ASSERT(list_empty(&mbm->req_q));
1689*4882a593Smuzhiyun CSIO_DB_ASSERT(list_empty(&mbm->cbfn_q));
1690*4882a593Smuzhiyun }
1691