1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is part of the Chelsio FCoE driver for Linux.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2008-2013 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef __CSIO_HW_CHIP_H__
35*4882a593Smuzhiyun #define __CSIO_HW_CHIP_H__
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "csio_defs.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Define MACRO values */
40*4882a593Smuzhiyun #define CSIO_HW_T5 0x5000
41*4882a593Smuzhiyun #define CSIO_T5_FCOE_ASIC 0x5600
42*4882a593Smuzhiyun #define CSIO_HW_T6 0x6000
43*4882a593Smuzhiyun #define CSIO_T6_FCOE_ASIC 0x6600
44*4882a593Smuzhiyun #define CSIO_HW_CHIP_MASK 0xF000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define T5_REGMAP_SIZE (332 * 1024)
47*4882a593Smuzhiyun #define FW_FNAME_T5 "cxgb4/t5fw.bin"
48*4882a593Smuzhiyun #define FW_CFG_NAME_T5 "cxgb4/t5-config.txt"
49*4882a593Smuzhiyun #define FW_FNAME_T6 "cxgb4/t6fw.bin"
50*4882a593Smuzhiyun #define FW_CFG_NAME_T6 "cxgb4/t6-config.txt"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
53*4882a593Smuzhiyun #define CHELSIO_CHIP_FPGA 0x100
54*4882a593Smuzhiyun #define CHELSIO_CHIP_VERSION(code) (((code) >> 12) & 0xf)
55*4882a593Smuzhiyun #define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define CHELSIO_T5 0x5
58*4882a593Smuzhiyun #define CHELSIO_T6 0x6
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun enum chip_type {
61*4882a593Smuzhiyun T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
62*4882a593Smuzhiyun T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
63*4882a593Smuzhiyun T5_FIRST_REV = T5_A0,
64*4882a593Smuzhiyun T5_LAST_REV = T5_A1,
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun T6_A0 = CHELSIO_CHIP_CODE(CHELSIO_T6, 0),
67*4882a593Smuzhiyun T6_FIRST_REV = T6_A0,
68*4882a593Smuzhiyun T6_LAST_REV = T6_A0,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
csio_is_t5(uint16_t chip)71*4882a593Smuzhiyun static inline int csio_is_t5(uint16_t chip)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun return (chip == CSIO_HW_T5);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
csio_is_t6(uint16_t chip)76*4882a593Smuzhiyun static inline int csio_is_t6(uint16_t chip)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun return (chip == CSIO_HW_T6);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Define MACRO DEFINITIONS */
82*4882a593Smuzhiyun #define CSIO_DEVICE(devid, idx) \
83*4882a593Smuzhiyun { PCI_VENDOR_ID_CHELSIO, (devid), PCI_ANY_ID, PCI_ANY_ID, 0, 0, (idx) }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #include "t4fw_api.h"
86*4882a593Smuzhiyun #include "t4fw_version.h"
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define FW_VERSION(chip) ( \
89*4882a593Smuzhiyun FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
90*4882a593Smuzhiyun FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
91*4882a593Smuzhiyun FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
92*4882a593Smuzhiyun FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
93*4882a593Smuzhiyun #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct fw_info {
96*4882a593Smuzhiyun u8 chip;
97*4882a593Smuzhiyun char *fs_name;
98*4882a593Smuzhiyun char *fw_mod_name;
99*4882a593Smuzhiyun struct fw_hdr fw_hdr;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Declare ENUMS */
103*4882a593Smuzhiyun enum { MEM_EDC0, MEM_EDC1, MEM_MC, MEM_MC0 = MEM_MC, MEM_MC1 };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun enum {
106*4882a593Smuzhiyun MEMWIN_APERTURE = 2048,
107*4882a593Smuzhiyun MEMWIN_BASE = 0x1b800,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Slow path handlers */
111*4882a593Smuzhiyun struct intr_info {
112*4882a593Smuzhiyun unsigned int mask; /* bits to check in interrupt status */
113*4882a593Smuzhiyun const char *msg; /* message to print or NULL */
114*4882a593Smuzhiyun short stat_idx; /* stat counter to increment or -1 */
115*4882a593Smuzhiyun unsigned short fatal; /* whether the condition reported is fatal */
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* T4/T5 Chip specific ops */
119*4882a593Smuzhiyun struct csio_hw;
120*4882a593Smuzhiyun struct csio_hw_chip_ops {
121*4882a593Smuzhiyun int (*chip_set_mem_win)(struct csio_hw *, uint32_t);
122*4882a593Smuzhiyun void (*chip_pcie_intr_handler)(struct csio_hw *);
123*4882a593Smuzhiyun uint32_t (*chip_flash_cfg_addr)(struct csio_hw *);
124*4882a593Smuzhiyun int (*chip_mc_read)(struct csio_hw *, int, uint32_t,
125*4882a593Smuzhiyun __be32 *, uint64_t *);
126*4882a593Smuzhiyun int (*chip_edc_read)(struct csio_hw *, int, uint32_t,
127*4882a593Smuzhiyun __be32 *, uint64_t *);
128*4882a593Smuzhiyun int (*chip_memory_rw)(struct csio_hw *, u32, int, u32,
129*4882a593Smuzhiyun u32, uint32_t *, int);
130*4882a593Smuzhiyun void (*chip_dfs_create_ext_mem)(struct csio_hw *);
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun extern struct csio_hw_chip_ops t5_ops;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #endif /* #ifndef __CSIO_HW_CHIP_H__ */
136