1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is part of the Chelsio FCoE driver for Linux.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2008-2012 Chelsio Communications, Inc. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun * OpenIB.org BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun * without modification, are permitted provided that the following
14*4882a593Smuzhiyun * conditions are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above
17*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun * disclaimer.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun * provided with the distribution.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun * SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef __CSIO_HW_H__
36*4882a593Smuzhiyun #define __CSIO_HW_H__
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/kernel.h>
39*4882a593Smuzhiyun #include <linux/pci.h>
40*4882a593Smuzhiyun #include <linux/device.h>
41*4882a593Smuzhiyun #include <linux/workqueue.h>
42*4882a593Smuzhiyun #include <linux/compiler.h>
43*4882a593Smuzhiyun #include <linux/cdev.h>
44*4882a593Smuzhiyun #include <linux/list.h>
45*4882a593Smuzhiyun #include <linux/mempool.h>
46*4882a593Smuzhiyun #include <linux/io.h>
47*4882a593Smuzhiyun #include <linux/spinlock_types.h>
48*4882a593Smuzhiyun #include <scsi/scsi_device.h>
49*4882a593Smuzhiyun #include <scsi/scsi_transport_fc.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "t4_hw.h"
52*4882a593Smuzhiyun #include "csio_hw_chip.h"
53*4882a593Smuzhiyun #include "csio_wr.h"
54*4882a593Smuzhiyun #include "csio_mb.h"
55*4882a593Smuzhiyun #include "csio_scsi.h"
56*4882a593Smuzhiyun #include "csio_defs.h"
57*4882a593Smuzhiyun #include "t4_regs.h"
58*4882a593Smuzhiyun #include "t4_msg.h"
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * An error value used by host. Should not clash with FW defined return values.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define FW_HOSTERROR 255
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define CSIO_HW_NAME "Chelsio FCoE Adapter"
66*4882a593Smuzhiyun #define CSIO_MAX_PFN 8
67*4882a593Smuzhiyun #define CSIO_MAX_PPORTS 4
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define CSIO_MAX_LUN 0xFFFF
70*4882a593Smuzhiyun #define CSIO_MAX_QUEUE 2048
71*4882a593Smuzhiyun #define CSIO_MAX_CMD_PER_LUN 32
72*4882a593Smuzhiyun #define CSIO_MAX_DDP_BUF_SIZE (1024 * 1024)
73*4882a593Smuzhiyun #define CSIO_MAX_SECTOR_SIZE 128
74*4882a593Smuzhiyun #define CSIO_MIN_T6_FW 0x01102D00 /* FW 1.16.45.0 */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Interrupts */
77*4882a593Smuzhiyun #define CSIO_EXTRA_MSI_IQS 2 /* Extra iqs for INTX/MSI mode
78*4882a593Smuzhiyun * (Forward intr iq + fw iq) */
79*4882a593Smuzhiyun #define CSIO_EXTRA_VECS 2 /* non-data + FW evt */
80*4882a593Smuzhiyun #define CSIO_MAX_SCSI_CPU 128
81*4882a593Smuzhiyun #define CSIO_MAX_SCSI_QSETS (CSIO_MAX_SCSI_CPU * CSIO_MAX_PPORTS)
82*4882a593Smuzhiyun #define CSIO_MAX_MSIX_VECS (CSIO_MAX_SCSI_QSETS + CSIO_EXTRA_VECS)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Queues */
85*4882a593Smuzhiyun enum {
86*4882a593Smuzhiyun CSIO_INTR_WRSIZE = 128,
87*4882a593Smuzhiyun CSIO_INTR_IQSIZE = ((CSIO_MAX_MSIX_VECS + 1) * CSIO_INTR_WRSIZE),
88*4882a593Smuzhiyun CSIO_FWEVT_WRSIZE = 128,
89*4882a593Smuzhiyun CSIO_FWEVT_IQLEN = 128,
90*4882a593Smuzhiyun CSIO_FWEVT_FLBUFS = 64,
91*4882a593Smuzhiyun CSIO_FWEVT_IQSIZE = (CSIO_FWEVT_WRSIZE * CSIO_FWEVT_IQLEN),
92*4882a593Smuzhiyun CSIO_HW_NIQ = 1,
93*4882a593Smuzhiyun CSIO_HW_NFLQ = 1,
94*4882a593Smuzhiyun CSIO_HW_NEQ = 1,
95*4882a593Smuzhiyun CSIO_HW_NINTXQ = 1,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct csio_msix_entries {
99*4882a593Smuzhiyun void *dev_id; /* Priv object associated w/ this msix*/
100*4882a593Smuzhiyun char desc[24]; /* Description of this vector */
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct csio_scsi_qset {
104*4882a593Smuzhiyun int iq_idx; /* Ingress index */
105*4882a593Smuzhiyun int eq_idx; /* Egress index */
106*4882a593Smuzhiyun uint32_t intr_idx; /* MSIX Vector index */
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct csio_scsi_cpu_info {
110*4882a593Smuzhiyun int16_t max_cpus;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun extern int csio_dbg_level;
114*4882a593Smuzhiyun extern unsigned int csio_port_mask;
115*4882a593Smuzhiyun extern int csio_msi;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define CSIO_VENDOR_ID 0x1425
118*4882a593Smuzhiyun #define CSIO_ASIC_DEVID_PROTO_MASK 0xFF00
119*4882a593Smuzhiyun #define CSIO_ASIC_DEVID_TYPE_MASK 0x00FF
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define CSIO_GLBL_INTR_MASK (CIM_F | MPS_F | PL_F | PCIE_F | MC_F | \
122*4882a593Smuzhiyun EDC0_F | EDC1_F | LE_F | TP_F | MA_F | \
123*4882a593Smuzhiyun PM_TX_F | PM_RX_F | ULP_RX_F | \
124*4882a593Smuzhiyun CPL_SWITCH_F | SGE_F | ULP_TX_F | SF_F)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * Hard parameters used to initialize the card in the absence of a
128*4882a593Smuzhiyun * configuration file.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun enum {
131*4882a593Smuzhiyun /* General */
132*4882a593Smuzhiyun CSIO_SGE_DBFIFO_INT_THRESH = 10,
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun CSIO_SGE_RX_DMA_OFFSET = 2,
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE1 = 65536,
137*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE2 = 1536,
138*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE3 = 9024,
139*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE4 = 9216,
140*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE5 = 2048,
141*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE6 = 128,
142*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE7 = 8192,
143*4882a593Smuzhiyun CSIO_SGE_FLBUF_SIZE8 = 16384,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_0 = 5,
146*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_1 = 10,
147*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_2 = 20,
148*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_3 = 50,
149*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_4 = 100,
150*4882a593Smuzhiyun CSIO_SGE_TIMER_VAL_5 = 200,
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun CSIO_SGE_INT_CNT_VAL_0 = 1,
153*4882a593Smuzhiyun CSIO_SGE_INT_CNT_VAL_1 = 4,
154*4882a593Smuzhiyun CSIO_SGE_INT_CNT_VAL_2 = 8,
155*4882a593Smuzhiyun CSIO_SGE_INT_CNT_VAL_3 = 16,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Slowpath events */
159*4882a593Smuzhiyun enum csio_evt {
160*4882a593Smuzhiyun CSIO_EVT_FW = 0, /* FW event */
161*4882a593Smuzhiyun CSIO_EVT_MBX, /* MBX event */
162*4882a593Smuzhiyun CSIO_EVT_SCN, /* State change notification */
163*4882a593Smuzhiyun CSIO_EVT_DEV_LOSS, /* Device loss event */
164*4882a593Smuzhiyun CSIO_EVT_MAX, /* Max supported event */
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define CSIO_EVT_MSG_SIZE 512
168*4882a593Smuzhiyun #define CSIO_EVTQ_SIZE 512
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Event msg */
171*4882a593Smuzhiyun struct csio_evt_msg {
172*4882a593Smuzhiyun struct list_head list; /* evt queue*/
173*4882a593Smuzhiyun enum csio_evt type;
174*4882a593Smuzhiyun uint8_t data[CSIO_EVT_MSG_SIZE];
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun enum {
178*4882a593Smuzhiyun SERNUM_LEN = 16, /* Serial # length */
179*4882a593Smuzhiyun EC_LEN = 16, /* E/C length */
180*4882a593Smuzhiyun ID_LEN = 16, /* ID length */
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun enum {
184*4882a593Smuzhiyun SF_SIZE = SF_SEC_SIZE * 16, /* serial flash size */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* serial flash and firmware constants */
188*4882a593Smuzhiyun enum {
189*4882a593Smuzhiyun SF_ATTEMPTS = 10, /* max retries for SF operations */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* flash command opcodes */
192*4882a593Smuzhiyun SF_PROG_PAGE = 2, /* program page */
193*4882a593Smuzhiyun SF_WR_DISABLE = 4, /* disable writes */
194*4882a593Smuzhiyun SF_RD_STATUS = 5, /* read status register */
195*4882a593Smuzhiyun SF_WR_ENABLE = 6, /* enable writes */
196*4882a593Smuzhiyun SF_RD_DATA_FAST = 0xb, /* read flash */
197*4882a593Smuzhiyun SF_RD_ID = 0x9f, /* read ID */
198*4882a593Smuzhiyun SF_ERASE_SECTOR = 0xd8, /* erase sector */
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Management module */
202*4882a593Smuzhiyun enum {
203*4882a593Smuzhiyun CSIO_MGMT_EQ_WRSIZE = 512,
204*4882a593Smuzhiyun CSIO_MGMT_IQ_WRSIZE = 128,
205*4882a593Smuzhiyun CSIO_MGMT_EQLEN = 64,
206*4882a593Smuzhiyun CSIO_MGMT_IQLEN = 64,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define CSIO_MGMT_EQSIZE (CSIO_MGMT_EQLEN * CSIO_MGMT_EQ_WRSIZE)
210*4882a593Smuzhiyun #define CSIO_MGMT_IQSIZE (CSIO_MGMT_IQLEN * CSIO_MGMT_IQ_WRSIZE)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* mgmt module stats */
213*4882a593Smuzhiyun struct csio_mgmtm_stats {
214*4882a593Smuzhiyun uint32_t n_abort_req; /* Total abort request */
215*4882a593Smuzhiyun uint32_t n_abort_rsp; /* Total abort response */
216*4882a593Smuzhiyun uint32_t n_close_req; /* Total close request */
217*4882a593Smuzhiyun uint32_t n_close_rsp; /* Total close response */
218*4882a593Smuzhiyun uint32_t n_err; /* Total Errors */
219*4882a593Smuzhiyun uint32_t n_drop; /* Total request dropped */
220*4882a593Smuzhiyun uint32_t n_active; /* Count of active_q */
221*4882a593Smuzhiyun uint32_t n_cbfn; /* Count of cbfn_q */
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* MGMT module */
225*4882a593Smuzhiyun struct csio_mgmtm {
226*4882a593Smuzhiyun struct csio_hw *hw; /* Pointer to HW moduel */
227*4882a593Smuzhiyun int eq_idx; /* Egress queue index */
228*4882a593Smuzhiyun int iq_idx; /* Ingress queue index */
229*4882a593Smuzhiyun int msi_vec; /* MSI vector */
230*4882a593Smuzhiyun struct list_head active_q; /* Outstanding ELS/CT */
231*4882a593Smuzhiyun struct list_head abort_q; /* Outstanding abort req */
232*4882a593Smuzhiyun struct list_head cbfn_q; /* Completion queue */
233*4882a593Smuzhiyun struct list_head mgmt_req_freelist; /* Free poll of reqs */
234*4882a593Smuzhiyun /* ELSCT request freelist*/
235*4882a593Smuzhiyun struct timer_list mgmt_timer; /* MGMT timer */
236*4882a593Smuzhiyun struct csio_mgmtm_stats stats; /* ELS/CT stats */
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct csio_adap_desc {
240*4882a593Smuzhiyun char model_no[16];
241*4882a593Smuzhiyun char description[32];
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun struct pci_params {
245*4882a593Smuzhiyun uint16_t vendor_id;
246*4882a593Smuzhiyun uint16_t device_id;
247*4882a593Smuzhiyun int vpd_cap_addr;
248*4882a593Smuzhiyun uint16_t speed;
249*4882a593Smuzhiyun uint8_t width;
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* User configurable hw parameters */
253*4882a593Smuzhiyun struct csio_hw_params {
254*4882a593Smuzhiyun uint32_t sf_size; /* serial flash
255*4882a593Smuzhiyun * size in bytes
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun uint32_t sf_nsec; /* # of flash sectors */
258*4882a593Smuzhiyun struct pci_params pci;
259*4882a593Smuzhiyun uint32_t log_level; /* Module-level for
260*4882a593Smuzhiyun * debug log.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun struct csio_vpd {
265*4882a593Smuzhiyun uint32_t cclk;
266*4882a593Smuzhiyun uint8_t ec[EC_LEN + 1];
267*4882a593Smuzhiyun uint8_t sn[SERNUM_LEN + 1];
268*4882a593Smuzhiyun uint8_t id[ID_LEN + 1];
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Firmware Port Capabilities types. */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun typedef u16 fw_port_cap16_t; /* 16-bit Port Capabilities integral value */
274*4882a593Smuzhiyun typedef u32 fw_port_cap32_t; /* 32-bit Port Capabilities integral value */
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun enum fw_caps {
277*4882a593Smuzhiyun FW_CAPS_UNKNOWN = 0, /* 0'ed out initial state */
278*4882a593Smuzhiyun FW_CAPS16 = 1, /* old Firmware: 16-bit Port Capabilities */
279*4882a593Smuzhiyun FW_CAPS32 = 2, /* new Firmware: 32-bit Port Capabilities */
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun enum cc_pause {
283*4882a593Smuzhiyun PAUSE_RX = 1 << 0,
284*4882a593Smuzhiyun PAUSE_TX = 1 << 1,
285*4882a593Smuzhiyun PAUSE_AUTONEG = 1 << 2
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun enum cc_fec {
289*4882a593Smuzhiyun FEC_AUTO = 1 << 0, /* IEEE 802.3 "automatic" */
290*4882a593Smuzhiyun FEC_RS = 1 << 1, /* Reed-Solomon */
291*4882a593Smuzhiyun FEC_BASER_RS = 1 << 2 /* BaseR/Reed-Solomon */
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun struct link_config {
295*4882a593Smuzhiyun fw_port_cap32_t pcaps; /* link capabilities */
296*4882a593Smuzhiyun fw_port_cap32_t def_acaps; /* default advertised capabilities */
297*4882a593Smuzhiyun fw_port_cap32_t acaps; /* advertised capabilities */
298*4882a593Smuzhiyun fw_port_cap32_t lpacaps; /* peer advertised capabilities */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun fw_port_cap32_t speed_caps; /* speed(s) user has requested */
301*4882a593Smuzhiyun unsigned int speed; /* actual link speed (Mb/s) */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun enum cc_pause requested_fc; /* flow control user has requested */
304*4882a593Smuzhiyun enum cc_pause fc; /* actual link flow control */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun enum cc_fec requested_fec; /* Forward Error Correction: */
307*4882a593Smuzhiyun enum cc_fec fec; /* requested and actual in use */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun unsigned char autoneg; /* autonegotiating? */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun unsigned char link_ok; /* link up? */
312*4882a593Smuzhiyun unsigned char link_down_rc; /* link down reason */
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define ADVERT_MASK (FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_M) | \
318*4882a593Smuzhiyun FW_PORT_CAP32_ANEG)
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Enable or disable autonegotiation. */
321*4882a593Smuzhiyun #define AUTONEG_DISABLE 0x00
322*4882a593Smuzhiyun #define AUTONEG_ENABLE 0x01
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun struct csio_pport {
325*4882a593Smuzhiyun uint16_t pcap;
326*4882a593Smuzhiyun uint16_t acap;
327*4882a593Smuzhiyun uint8_t portid;
328*4882a593Smuzhiyun uint8_t link_status;
329*4882a593Smuzhiyun uint16_t link_speed;
330*4882a593Smuzhiyun uint8_t mac[6];
331*4882a593Smuzhiyun uint8_t mod_type;
332*4882a593Smuzhiyun uint8_t rsvd1;
333*4882a593Smuzhiyun uint8_t rsvd2;
334*4882a593Smuzhiyun uint8_t rsvd3;
335*4882a593Smuzhiyun struct link_config link_cfg;
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* fcoe resource information */
339*4882a593Smuzhiyun struct csio_fcoe_res_info {
340*4882a593Smuzhiyun uint16_t e_d_tov;
341*4882a593Smuzhiyun uint16_t r_a_tov_seq;
342*4882a593Smuzhiyun uint16_t r_a_tov_els;
343*4882a593Smuzhiyun uint16_t r_r_tov;
344*4882a593Smuzhiyun uint32_t max_xchgs;
345*4882a593Smuzhiyun uint32_t max_ssns;
346*4882a593Smuzhiyun uint32_t used_xchgs;
347*4882a593Smuzhiyun uint32_t used_ssns;
348*4882a593Smuzhiyun uint32_t max_fcfs;
349*4882a593Smuzhiyun uint32_t max_vnps;
350*4882a593Smuzhiyun uint32_t used_fcfs;
351*4882a593Smuzhiyun uint32_t used_vnps;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* HW State machine Events */
355*4882a593Smuzhiyun enum csio_hw_ev {
356*4882a593Smuzhiyun CSIO_HWE_CFG = (uint32_t)1, /* Starts off the State machine */
357*4882a593Smuzhiyun CSIO_HWE_INIT, /* Config done, start Init */
358*4882a593Smuzhiyun CSIO_HWE_INIT_DONE, /* Init Mailboxes sent, HW ready */
359*4882a593Smuzhiyun CSIO_HWE_FATAL, /* Fatal error during initialization */
360*4882a593Smuzhiyun CSIO_HWE_PCIERR_DETECTED,/* PCI error recovery detetced */
361*4882a593Smuzhiyun CSIO_HWE_PCIERR_SLOT_RESET, /* Slot reset after PCI recoviery */
362*4882a593Smuzhiyun CSIO_HWE_PCIERR_RESUME, /* Resume after PCI error recovery */
363*4882a593Smuzhiyun CSIO_HWE_QUIESCED, /* HBA quiesced */
364*4882a593Smuzhiyun CSIO_HWE_HBA_RESET, /* HBA reset requested */
365*4882a593Smuzhiyun CSIO_HWE_HBA_RESET_DONE, /* HBA reset completed */
366*4882a593Smuzhiyun CSIO_HWE_FW_DLOAD, /* FW download requested */
367*4882a593Smuzhiyun CSIO_HWE_PCI_REMOVE, /* PCI de-instantiation */
368*4882a593Smuzhiyun CSIO_HWE_SUSPEND, /* HW suspend for Online(hot) replacement */
369*4882a593Smuzhiyun CSIO_HWE_RESUME, /* HW resume for Online(hot) replacement */
370*4882a593Smuzhiyun CSIO_HWE_MAX, /* Max HW event */
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* hw stats */
374*4882a593Smuzhiyun struct csio_hw_stats {
375*4882a593Smuzhiyun uint32_t n_evt_activeq; /* Number of event in active Q */
376*4882a593Smuzhiyun uint32_t n_evt_freeq; /* Number of event in free Q */
377*4882a593Smuzhiyun uint32_t n_evt_drop; /* Number of event droped */
378*4882a593Smuzhiyun uint32_t n_evt_unexp; /* Number of unexpected events */
379*4882a593Smuzhiyun uint32_t n_pcich_offline;/* Number of pci channel offline */
380*4882a593Smuzhiyun uint32_t n_lnlkup_miss; /* Number of lnode lookup miss */
381*4882a593Smuzhiyun uint32_t n_cpl_fw6_msg; /* Number of cpl fw6 message*/
382*4882a593Smuzhiyun uint32_t n_cpl_fw6_pld; /* Number of cpl fw6 payload*/
383*4882a593Smuzhiyun uint32_t n_cpl_unexp; /* Number of unexpected cpl */
384*4882a593Smuzhiyun uint32_t n_mbint_unexp; /* Number of unexpected mbox */
385*4882a593Smuzhiyun /* interrupt */
386*4882a593Smuzhiyun uint32_t n_plint_unexp; /* Number of unexpected PL */
387*4882a593Smuzhiyun /* interrupt */
388*4882a593Smuzhiyun uint32_t n_plint_cnt; /* Number of PL interrupt */
389*4882a593Smuzhiyun uint32_t n_int_stray; /* Number of stray interrupt */
390*4882a593Smuzhiyun uint32_t n_err; /* Number of hw errors */
391*4882a593Smuzhiyun uint32_t n_err_fatal; /* Number of fatal errors */
392*4882a593Smuzhiyun uint32_t n_err_nomem; /* Number of memory alloc failure */
393*4882a593Smuzhiyun uint32_t n_err_io; /* Number of IO failure */
394*4882a593Smuzhiyun enum csio_hw_ev n_evt_sm[CSIO_HWE_MAX]; /* Number of sm events */
395*4882a593Smuzhiyun uint64_t n_reset_start; /* Start time after the reset */
396*4882a593Smuzhiyun uint32_t rsvd1;
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Defines for hw->flags */
400*4882a593Smuzhiyun #define CSIO_HWF_MASTER 0x00000001 /* This is the Master
401*4882a593Smuzhiyun * function for the
402*4882a593Smuzhiyun * card.
403*4882a593Smuzhiyun */
404*4882a593Smuzhiyun #define CSIO_HWF_HW_INTR_ENABLED 0x00000002 /* Are HW Interrupt
405*4882a593Smuzhiyun * enable bit set?
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun #define CSIO_HWF_FWEVT_PENDING 0x00000004 /* FW events pending */
408*4882a593Smuzhiyun #define CSIO_HWF_Q_MEM_ALLOCED 0x00000008 /* Queues have been
409*4882a593Smuzhiyun * allocated memory.
410*4882a593Smuzhiyun */
411*4882a593Smuzhiyun #define CSIO_HWF_Q_FW_ALLOCED 0x00000010 /* Queues have been
412*4882a593Smuzhiyun * allocated in FW.
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun #define CSIO_HWF_VPD_VALID 0x00000020 /* Valid VPD copied */
415*4882a593Smuzhiyun #define CSIO_HWF_DEVID_CACHED 0X00000040 /* PCI vendor & device
416*4882a593Smuzhiyun * id cached */
417*4882a593Smuzhiyun #define CSIO_HWF_FWEVT_STOP 0x00000080 /* Stop processing
418*4882a593Smuzhiyun * FW events
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun #define CSIO_HWF_USING_SOFT_PARAMS 0x00000100 /* Using FW config
421*4882a593Smuzhiyun * params
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun #define CSIO_HWF_HOST_INTR_ENABLED 0x00000200 /* Are host interrupts
424*4882a593Smuzhiyun * enabled?
425*4882a593Smuzhiyun */
426*4882a593Smuzhiyun #define CSIO_HWF_ROOT_NO_RELAXED_ORDERING 0x00000400 /* Is PCIe relaxed
427*4882a593Smuzhiyun * ordering enabled
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define csio_is_hw_intr_enabled(__hw) \
431*4882a593Smuzhiyun ((__hw)->flags & CSIO_HWF_HW_INTR_ENABLED)
432*4882a593Smuzhiyun #define csio_is_host_intr_enabled(__hw) \
433*4882a593Smuzhiyun ((__hw)->flags & CSIO_HWF_HOST_INTR_ENABLED)
434*4882a593Smuzhiyun #define csio_is_hw_master(__hw) ((__hw)->flags & CSIO_HWF_MASTER)
435*4882a593Smuzhiyun #define csio_is_valid_vpd(__hw) ((__hw)->flags & CSIO_HWF_VPD_VALID)
436*4882a593Smuzhiyun #define csio_is_dev_id_cached(__hw) ((__hw)->flags & CSIO_HWF_DEVID_CACHED)
437*4882a593Smuzhiyun #define csio_valid_vpd_copied(__hw) ((__hw)->flags |= CSIO_HWF_VPD_VALID)
438*4882a593Smuzhiyun #define csio_dev_id_cached(__hw) ((__hw)->flags |= CSIO_HWF_DEVID_CACHED)
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* Defines for intr_mode */
441*4882a593Smuzhiyun enum csio_intr_mode {
442*4882a593Smuzhiyun CSIO_IM_NONE = 0,
443*4882a593Smuzhiyun CSIO_IM_INTX = 1,
444*4882a593Smuzhiyun CSIO_IM_MSI = 2,
445*4882a593Smuzhiyun CSIO_IM_MSIX = 3,
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Master HW structure: One per function */
449*4882a593Smuzhiyun struct csio_hw {
450*4882a593Smuzhiyun struct csio_sm sm; /* State machine: should
451*4882a593Smuzhiyun * be the 1st member.
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun spinlock_t lock; /* Lock for hw */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun struct csio_scsim scsim; /* SCSI module*/
456*4882a593Smuzhiyun struct csio_wrm wrm; /* Work request module*/
457*4882a593Smuzhiyun struct pci_dev *pdev; /* PCI device */
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun void __iomem *regstart; /* Virtual address of
460*4882a593Smuzhiyun * register map
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun /* SCSI queue sets */
463*4882a593Smuzhiyun uint32_t num_sqsets; /* Number of SCSI
464*4882a593Smuzhiyun * queue sets */
465*4882a593Smuzhiyun uint32_t num_scsi_msix_cpus; /* Number of CPUs that
466*4882a593Smuzhiyun * will be used
467*4882a593Smuzhiyun * for ingress
468*4882a593Smuzhiyun * processing.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun struct csio_scsi_qset sqset[CSIO_MAX_PPORTS][CSIO_MAX_SCSI_CPU];
472*4882a593Smuzhiyun struct csio_scsi_cpu_info scsi_cpu_info[CSIO_MAX_PPORTS];
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun uint32_t evtflag; /* Event flag */
475*4882a593Smuzhiyun uint32_t flags; /* HW flags */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun struct csio_mgmtm mgmtm; /* management module */
478*4882a593Smuzhiyun struct csio_mbm mbm; /* Mailbox module */
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Lnodes */
481*4882a593Smuzhiyun uint32_t num_lns; /* Number of lnodes */
482*4882a593Smuzhiyun struct csio_lnode *rln; /* Root lnode */
483*4882a593Smuzhiyun struct list_head sln_head; /* Sibling node list
484*4882a593Smuzhiyun * list
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun int intr_iq_idx; /* Forward interrupt
487*4882a593Smuzhiyun * queue.
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun int fwevt_iq_idx; /* FW evt queue */
490*4882a593Smuzhiyun struct work_struct evtq_work; /* Worker thread for
491*4882a593Smuzhiyun * HW events.
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun struct list_head evt_free_q; /* freelist of evt
494*4882a593Smuzhiyun * elements
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun struct list_head evt_active_q; /* active evt queue*/
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* board related info */
499*4882a593Smuzhiyun char name[32];
500*4882a593Smuzhiyun char hw_ver[16];
501*4882a593Smuzhiyun char model_desc[32];
502*4882a593Smuzhiyun char drv_version[32];
503*4882a593Smuzhiyun char fwrev_str[32];
504*4882a593Smuzhiyun uint32_t optrom_ver;
505*4882a593Smuzhiyun uint32_t fwrev;
506*4882a593Smuzhiyun uint32_t tp_vers;
507*4882a593Smuzhiyun char chip_ver;
508*4882a593Smuzhiyun uint16_t chip_id; /* Tells T4/T5 chip */
509*4882a593Smuzhiyun enum csio_dev_state fw_state;
510*4882a593Smuzhiyun struct csio_vpd vpd;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun uint8_t pfn; /* Physical Function
513*4882a593Smuzhiyun * number
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun uint32_t port_vec; /* Port vector */
516*4882a593Smuzhiyun uint8_t num_pports; /* Number of physical
517*4882a593Smuzhiyun * ports.
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun uint8_t rst_retries; /* Reset retries */
520*4882a593Smuzhiyun uint8_t cur_evt; /* current s/m evt */
521*4882a593Smuzhiyun uint8_t prev_evt; /* Previous s/m evt */
522*4882a593Smuzhiyun uint32_t dev_num; /* device number */
523*4882a593Smuzhiyun struct csio_pport pport[CSIO_MAX_PPORTS]; /* Ports (XGMACs) */
524*4882a593Smuzhiyun struct csio_hw_params params; /* Hw parameters */
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun struct dma_pool *scsi_dma_pool; /* DMA pool for SCSI */
527*4882a593Smuzhiyun mempool_t *mb_mempool; /* Mailbox memory pool*/
528*4882a593Smuzhiyun mempool_t *rnode_mempool; /* rnode memory pool */
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Interrupt */
531*4882a593Smuzhiyun enum csio_intr_mode intr_mode; /* INTx, MSI, MSIX */
532*4882a593Smuzhiyun uint32_t fwevt_intr_idx; /* FW evt MSIX/interrupt
533*4882a593Smuzhiyun * index
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun uint32_t nondata_intr_idx; /* nondata MSIX/intr
536*4882a593Smuzhiyun * idx
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun uint8_t cfg_neq; /* FW configured no of
540*4882a593Smuzhiyun * egress queues
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun uint8_t cfg_niq; /* FW configured no of
543*4882a593Smuzhiyun * iq queues.
544*4882a593Smuzhiyun */
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun struct csio_fcoe_res_info fres_info; /* Fcoe resource info */
547*4882a593Smuzhiyun struct csio_hw_chip_ops *chip_ops; /* T4/T5 Chip specific
548*4882a593Smuzhiyun * Operations
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* MSIX vectors */
552*4882a593Smuzhiyun struct csio_msix_entries msix_entries[CSIO_MAX_MSIX_VECS];
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun struct dentry *debugfs_root; /* Debug FS */
555*4882a593Smuzhiyun struct csio_hw_stats stats; /* Hw statistics */
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* Register access macros */
559*4882a593Smuzhiyun #define csio_reg(_b, _r) ((_b) + (_r))
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun #define csio_rd_reg8(_h, _r) readb(csio_reg((_h)->regstart, (_r)))
562*4882a593Smuzhiyun #define csio_rd_reg16(_h, _r) readw(csio_reg((_h)->regstart, (_r)))
563*4882a593Smuzhiyun #define csio_rd_reg32(_h, _r) readl(csio_reg((_h)->regstart, (_r)))
564*4882a593Smuzhiyun #define csio_rd_reg64(_h, _r) readq(csio_reg((_h)->regstart, (_r)))
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun #define csio_wr_reg8(_h, _v, _r) writeb((_v), \
567*4882a593Smuzhiyun csio_reg((_h)->regstart, (_r)))
568*4882a593Smuzhiyun #define csio_wr_reg16(_h, _v, _r) writew((_v), \
569*4882a593Smuzhiyun csio_reg((_h)->regstart, (_r)))
570*4882a593Smuzhiyun #define csio_wr_reg32(_h, _v, _r) writel((_v), \
571*4882a593Smuzhiyun csio_reg((_h)->regstart, (_r)))
572*4882a593Smuzhiyun #define csio_wr_reg64(_h, _v, _r) writeq((_v), \
573*4882a593Smuzhiyun csio_reg((_h)->regstart, (_r)))
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun void csio_set_reg_field(struct csio_hw *, uint32_t, uint32_t, uint32_t);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Core clocks <==> uSecs */
578*4882a593Smuzhiyun static inline uint32_t
csio_core_ticks_to_us(struct csio_hw * hw,uint32_t ticks)579*4882a593Smuzhiyun csio_core_ticks_to_us(struct csio_hw *hw, uint32_t ticks)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun /* add Core Clock / 2 to round ticks to nearest uS */
582*4882a593Smuzhiyun return (ticks * 1000 + hw->vpd.cclk/2) / hw->vpd.cclk;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static inline uint32_t
csio_us_to_core_ticks(struct csio_hw * hw,uint32_t us)586*4882a593Smuzhiyun csio_us_to_core_ticks(struct csio_hw *hw, uint32_t us)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun return (us * hw->vpd.cclk) / 1000;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Easy access macros */
592*4882a593Smuzhiyun #define csio_hw_to_wrm(hw) ((struct csio_wrm *)(&(hw)->wrm))
593*4882a593Smuzhiyun #define csio_hw_to_mbm(hw) ((struct csio_mbm *)(&(hw)->mbm))
594*4882a593Smuzhiyun #define csio_hw_to_scsim(hw) ((struct csio_scsim *)(&(hw)->scsim))
595*4882a593Smuzhiyun #define csio_hw_to_mgmtm(hw) ((struct csio_mgmtm *)(&(hw)->mgmtm))
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun #define CSIO_PCI_BUS(hw) ((hw)->pdev->bus->number)
598*4882a593Smuzhiyun #define CSIO_PCI_DEV(hw) (PCI_SLOT((hw)->pdev->devfn))
599*4882a593Smuzhiyun #define CSIO_PCI_FUNC(hw) (PCI_FUNC((hw)->pdev->devfn))
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define csio_set_fwevt_intr_idx(_h, _i) ((_h)->fwevt_intr_idx = (_i))
602*4882a593Smuzhiyun #define csio_get_fwevt_intr_idx(_h) ((_h)->fwevt_intr_idx)
603*4882a593Smuzhiyun #define csio_set_nondata_intr_idx(_h, _i) ((_h)->nondata_intr_idx = (_i))
604*4882a593Smuzhiyun #define csio_get_nondata_intr_idx(_h) ((_h)->nondata_intr_idx)
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Printing/logging */
607*4882a593Smuzhiyun #define CSIO_DEVID(__dev) ((__dev)->dev_num)
608*4882a593Smuzhiyun #define CSIO_DEVID_LO(__dev) (CSIO_DEVID((__dev)) & 0xFFFF)
609*4882a593Smuzhiyun #define CSIO_DEVID_HI(__dev) ((CSIO_DEVID((__dev)) >> 16) & 0xFFFF)
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun #define csio_info(__hw, __fmt, ...) \
612*4882a593Smuzhiyun dev_info(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun #define csio_fatal(__hw, __fmt, ...) \
615*4882a593Smuzhiyun dev_crit(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun #define csio_err(__hw, __fmt, ...) \
618*4882a593Smuzhiyun dev_err(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun #define csio_warn(__hw, __fmt, ...) \
621*4882a593Smuzhiyun dev_warn(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun #ifdef __CSIO_DEBUG__
624*4882a593Smuzhiyun #define csio_dbg(__hw, __fmt, ...) \
625*4882a593Smuzhiyun csio_info((__hw), __fmt, ##__VA_ARGS__);
626*4882a593Smuzhiyun #else
627*4882a593Smuzhiyun #define csio_dbg(__hw, __fmt, ...)
628*4882a593Smuzhiyun #endif
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun int csio_hw_wait_op_done_val(struct csio_hw *, int, uint32_t, int,
631*4882a593Smuzhiyun int, int, uint32_t *);
632*4882a593Smuzhiyun void csio_hw_tp_wr_bits_indirect(struct csio_hw *, unsigned int,
633*4882a593Smuzhiyun unsigned int, unsigned int);
634*4882a593Smuzhiyun int csio_mgmt_req_lookup(struct csio_mgmtm *, struct csio_ioreq *);
635*4882a593Smuzhiyun void csio_hw_intr_disable(struct csio_hw *);
636*4882a593Smuzhiyun int csio_hw_slow_intr_handler(struct csio_hw *);
637*4882a593Smuzhiyun int csio_handle_intr_status(struct csio_hw *, unsigned int,
638*4882a593Smuzhiyun const struct intr_info *);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun fw_port_cap32_t fwcap_to_fwspeed(fw_port_cap32_t acaps);
641*4882a593Smuzhiyun fw_port_cap32_t fwcaps16_to_caps32(fw_port_cap16_t caps16);
642*4882a593Smuzhiyun fw_port_cap16_t fwcaps32_to_caps16(fw_port_cap32_t caps32);
643*4882a593Smuzhiyun fw_port_cap32_t lstatus_to_fwcap(u32 lstatus);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun int csio_hw_start(struct csio_hw *);
646*4882a593Smuzhiyun int csio_hw_stop(struct csio_hw *);
647*4882a593Smuzhiyun int csio_hw_reset(struct csio_hw *);
648*4882a593Smuzhiyun int csio_is_hw_ready(struct csio_hw *);
649*4882a593Smuzhiyun int csio_is_hw_removing(struct csio_hw *);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun int csio_fwevtq_handler(struct csio_hw *);
652*4882a593Smuzhiyun void csio_evtq_worker(struct work_struct *);
653*4882a593Smuzhiyun int csio_enqueue_evt(struct csio_hw *, enum csio_evt, void *, uint16_t);
654*4882a593Smuzhiyun void csio_evtq_flush(struct csio_hw *hw);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun int csio_request_irqs(struct csio_hw *);
657*4882a593Smuzhiyun void csio_intr_enable(struct csio_hw *);
658*4882a593Smuzhiyun void csio_intr_disable(struct csio_hw *, bool);
659*4882a593Smuzhiyun void csio_hw_fatal_err(struct csio_hw *);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun struct csio_lnode *csio_lnode_alloc(struct csio_hw *);
662*4882a593Smuzhiyun int csio_config_queues(struct csio_hw *);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun int csio_hw_init(struct csio_hw *);
665*4882a593Smuzhiyun void csio_hw_exit(struct csio_hw *);
666*4882a593Smuzhiyun #endif /* ifndef __CSIO_HW_H__ */
667