1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
4*4882a593Smuzhiyun * Copyright (c) 2014- QLogic Corporation.
5*4882a593Smuzhiyun * All rights reserved
6*4882a593Smuzhiyun * www.qlogic.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "bfad_drv.h"
12*4882a593Smuzhiyun #include "bfa_ioc.h"
13*4882a593Smuzhiyun #include "bfi_reg.h"
14*4882a593Smuzhiyun #include "bfa_defs.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun BFA_TRC_FILE(CNA, IOC_CT);
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define bfa_ioc_ct_sync_pos(__ioc) \
19*4882a593Smuzhiyun ((uint32_t) (1 << bfa_ioc_pcifn(__ioc)))
20*4882a593Smuzhiyun #define BFA_IOC_SYNC_REQD_SH 16
21*4882a593Smuzhiyun #define bfa_ioc_ct_get_sync_ackd(__val) (__val & 0x0000ffff)
22*4882a593Smuzhiyun #define bfa_ioc_ct_clear_sync_ackd(__val) (__val & 0xffff0000)
23*4882a593Smuzhiyun #define bfa_ioc_ct_get_sync_reqd(__val) (__val >> BFA_IOC_SYNC_REQD_SH)
24*4882a593Smuzhiyun #define bfa_ioc_ct_sync_reqd_pos(__ioc) \
25*4882a593Smuzhiyun (bfa_ioc_ct_sync_pos(__ioc) << BFA_IOC_SYNC_REQD_SH)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * forward declarations
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_ct_firmware_lock(struct bfa_ioc_s *ioc);
31*4882a593Smuzhiyun static void bfa_ioc_ct_firmware_unlock(struct bfa_ioc_s *ioc);
32*4882a593Smuzhiyun static void bfa_ioc_ct_notify_fail(struct bfa_ioc_s *ioc);
33*4882a593Smuzhiyun static void bfa_ioc_ct_ownership_reset(struct bfa_ioc_s *ioc);
34*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_ct_sync_start(struct bfa_ioc_s *ioc);
35*4882a593Smuzhiyun static void bfa_ioc_ct_sync_join(struct bfa_ioc_s *ioc);
36*4882a593Smuzhiyun static void bfa_ioc_ct_sync_leave(struct bfa_ioc_s *ioc);
37*4882a593Smuzhiyun static void bfa_ioc_ct_sync_ack(struct bfa_ioc_s *ioc);
38*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_ct_sync_complete(struct bfa_ioc_s *ioc);
39*4882a593Smuzhiyun static void bfa_ioc_ct_set_cur_ioc_fwstate(
40*4882a593Smuzhiyun struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
41*4882a593Smuzhiyun static enum bfi_ioc_state bfa_ioc_ct_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc);
42*4882a593Smuzhiyun static void bfa_ioc_ct_set_alt_ioc_fwstate(
43*4882a593Smuzhiyun struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
44*4882a593Smuzhiyun static enum bfi_ioc_state bfa_ioc_ct_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct bfa_ioc_hwif_s hwif_ct;
47*4882a593Smuzhiyun static struct bfa_ioc_hwif_s hwif_ct2;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Return true if firmware of current driver matches the running firmware.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_ct_firmware_lock(struct bfa_ioc_s * ioc)53*4882a593Smuzhiyun bfa_ioc_ct_firmware_lock(struct bfa_ioc_s *ioc)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun enum bfi_ioc_state ioc_fwstate;
56*4882a593Smuzhiyun u32 usecnt;
57*4882a593Smuzhiyun struct bfi_ioc_image_hdr_s fwhdr;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
60*4882a593Smuzhiyun usecnt = readl(ioc->ioc_regs.ioc_usage_reg);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * If usage count is 0, always return TRUE.
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun if (usecnt == 0) {
66*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_reg);
67*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_usage_sem_reg);
68*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
69*4882a593Smuzhiyun writel(0, ioc->ioc_regs.ioc_fail_sync);
70*4882a593Smuzhiyun bfa_trc(ioc, usecnt);
71*4882a593Smuzhiyun return BFA_TRUE;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ioc_fwstate = readl(ioc->ioc_regs.ioc_fwstate);
75*4882a593Smuzhiyun bfa_trc(ioc, ioc_fwstate);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Use count cannot be non-zero and chip in uninitialized state.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun WARN_ON(ioc_fwstate == BFI_IOC_UNINIT);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * Check if another driver with a different firmware is active
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun bfa_ioc_fwver_get(ioc, &fwhdr);
86*4882a593Smuzhiyun if (!bfa_ioc_fwver_cmp(ioc, &fwhdr)) {
87*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_usage_sem_reg);
88*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
89*4882a593Smuzhiyun bfa_trc(ioc, usecnt);
90*4882a593Smuzhiyun return BFA_FALSE;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * Same firmware version. Increment the reference count.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun usecnt++;
97*4882a593Smuzhiyun writel(usecnt, ioc->ioc_regs.ioc_usage_reg);
98*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_usage_sem_reg);
99*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
100*4882a593Smuzhiyun bfa_trc(ioc, usecnt);
101*4882a593Smuzhiyun return BFA_TRUE;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static void
bfa_ioc_ct_firmware_unlock(struct bfa_ioc_s * ioc)105*4882a593Smuzhiyun bfa_ioc_ct_firmware_unlock(struct bfa_ioc_s *ioc)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun u32 usecnt;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * decrement usage count
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
113*4882a593Smuzhiyun usecnt = readl(ioc->ioc_regs.ioc_usage_reg);
114*4882a593Smuzhiyun WARN_ON(usecnt <= 0);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun usecnt--;
117*4882a593Smuzhiyun writel(usecnt, ioc->ioc_regs.ioc_usage_reg);
118*4882a593Smuzhiyun bfa_trc(ioc, usecnt);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_usage_sem_reg);
121*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Notify other functions on HB failure.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun static void
bfa_ioc_ct_notify_fail(struct bfa_ioc_s * ioc)128*4882a593Smuzhiyun bfa_ioc_ct_notify_fail(struct bfa_ioc_s *ioc)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun if (bfa_ioc_is_cna(ioc)) {
131*4882a593Smuzhiyun writel(__FW_INIT_HALT_P, ioc->ioc_regs.ll_halt);
132*4882a593Smuzhiyun writel(__FW_INIT_HALT_P, ioc->ioc_regs.alt_ll_halt);
133*4882a593Smuzhiyun /* Wait for halt to take effect */
134*4882a593Smuzhiyun readl(ioc->ioc_regs.ll_halt);
135*4882a593Smuzhiyun readl(ioc->ioc_regs.alt_ll_halt);
136*4882a593Smuzhiyun } else {
137*4882a593Smuzhiyun writel(~0U, ioc->ioc_regs.err_set);
138*4882a593Smuzhiyun readl(ioc->ioc_regs.err_set);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Host to LPU mailbox message addresses
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun static struct { u32 hfn_mbox, lpu_mbox, hfn_pgn; } ct_fnreg[] = {
146*4882a593Smuzhiyun { HOSTFN0_LPU_MBOX0_0, LPU_HOSTFN0_MBOX0_0, HOST_PAGE_NUM_FN0 },
147*4882a593Smuzhiyun { HOSTFN1_LPU_MBOX0_8, LPU_HOSTFN1_MBOX0_8, HOST_PAGE_NUM_FN1 },
148*4882a593Smuzhiyun { HOSTFN2_LPU_MBOX0_0, LPU_HOSTFN2_MBOX0_0, HOST_PAGE_NUM_FN2 },
149*4882a593Smuzhiyun { HOSTFN3_LPU_MBOX0_8, LPU_HOSTFN3_MBOX0_8, HOST_PAGE_NUM_FN3 }
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * Host <-> LPU mailbox command/status registers - port 0
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun static struct { u32 hfn, lpu; } ct_p0reg[] = {
156*4882a593Smuzhiyun { HOSTFN0_LPU0_CMD_STAT, LPU0_HOSTFN0_CMD_STAT },
157*4882a593Smuzhiyun { HOSTFN1_LPU0_CMD_STAT, LPU0_HOSTFN1_CMD_STAT },
158*4882a593Smuzhiyun { HOSTFN2_LPU0_CMD_STAT, LPU0_HOSTFN2_CMD_STAT },
159*4882a593Smuzhiyun { HOSTFN3_LPU0_CMD_STAT, LPU0_HOSTFN3_CMD_STAT }
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Host <-> LPU mailbox command/status registers - port 1
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun static struct { u32 hfn, lpu; } ct_p1reg[] = {
166*4882a593Smuzhiyun { HOSTFN0_LPU1_CMD_STAT, LPU1_HOSTFN0_CMD_STAT },
167*4882a593Smuzhiyun { HOSTFN1_LPU1_CMD_STAT, LPU1_HOSTFN1_CMD_STAT },
168*4882a593Smuzhiyun { HOSTFN2_LPU1_CMD_STAT, LPU1_HOSTFN2_CMD_STAT },
169*4882a593Smuzhiyun { HOSTFN3_LPU1_CMD_STAT, LPU1_HOSTFN3_CMD_STAT }
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static struct { uint32_t hfn_mbox, lpu_mbox, hfn_pgn, hfn, lpu, lpu_read; }
173*4882a593Smuzhiyun ct2_reg[] = {
174*4882a593Smuzhiyun { CT2_HOSTFN_LPU0_MBOX0, CT2_LPU0_HOSTFN_MBOX0, CT2_HOSTFN_PAGE_NUM,
175*4882a593Smuzhiyun CT2_HOSTFN_LPU0_CMD_STAT, CT2_LPU0_HOSTFN_CMD_STAT,
176*4882a593Smuzhiyun CT2_HOSTFN_LPU0_READ_STAT},
177*4882a593Smuzhiyun { CT2_HOSTFN_LPU1_MBOX0, CT2_LPU1_HOSTFN_MBOX0, CT2_HOSTFN_PAGE_NUM,
178*4882a593Smuzhiyun CT2_HOSTFN_LPU1_CMD_STAT, CT2_LPU1_HOSTFN_CMD_STAT,
179*4882a593Smuzhiyun CT2_HOSTFN_LPU1_READ_STAT},
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static void
bfa_ioc_ct_reg_init(struct bfa_ioc_s * ioc)183*4882a593Smuzhiyun bfa_ioc_ct_reg_init(struct bfa_ioc_s *ioc)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun void __iomem *rb;
186*4882a593Smuzhiyun int pcifn = bfa_ioc_pcifn(ioc);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun rb = bfa_ioc_bar0(ioc);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox = rb + ct_fnreg[pcifn].hfn_mbox;
191*4882a593Smuzhiyun ioc->ioc_regs.lpu_mbox = rb + ct_fnreg[pcifn].lpu_mbox;
192*4882a593Smuzhiyun ioc->ioc_regs.host_page_num_fn = rb + ct_fnreg[pcifn].hfn_pgn;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (ioc->port_id == 0) {
195*4882a593Smuzhiyun ioc->ioc_regs.heartbeat = rb + BFA_IOC0_HBEAT_REG;
196*4882a593Smuzhiyun ioc->ioc_regs.ioc_fwstate = rb + BFA_IOC0_STATE_REG;
197*4882a593Smuzhiyun ioc->ioc_regs.alt_ioc_fwstate = rb + BFA_IOC1_STATE_REG;
198*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox_cmd = rb + ct_p0reg[pcifn].hfn;
199*4882a593Smuzhiyun ioc->ioc_regs.lpu_mbox_cmd = rb + ct_p0reg[pcifn].lpu;
200*4882a593Smuzhiyun ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P0;
201*4882a593Smuzhiyun ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P1;
202*4882a593Smuzhiyun } else {
203*4882a593Smuzhiyun ioc->ioc_regs.heartbeat = (rb + BFA_IOC1_HBEAT_REG);
204*4882a593Smuzhiyun ioc->ioc_regs.ioc_fwstate = (rb + BFA_IOC1_STATE_REG);
205*4882a593Smuzhiyun ioc->ioc_regs.alt_ioc_fwstate = rb + BFA_IOC0_STATE_REG;
206*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox_cmd = rb + ct_p1reg[pcifn].hfn;
207*4882a593Smuzhiyun ioc->ioc_regs.lpu_mbox_cmd = rb + ct_p1reg[pcifn].lpu;
208*4882a593Smuzhiyun ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P1;
209*4882a593Smuzhiyun ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * PSS control registers
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun ioc->ioc_regs.pss_ctl_reg = (rb + PSS_CTL_REG);
216*4882a593Smuzhiyun ioc->ioc_regs.pss_err_status_reg = (rb + PSS_ERR_STATUS_REG);
217*4882a593Smuzhiyun ioc->ioc_regs.app_pll_fast_ctl_reg = (rb + APP_PLL_LCLK_CTL_REG);
218*4882a593Smuzhiyun ioc->ioc_regs.app_pll_slow_ctl_reg = (rb + APP_PLL_SCLK_CTL_REG);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun * IOC semaphore registers and serialization
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun ioc->ioc_regs.ioc_sem_reg = (rb + HOST_SEM0_REG);
224*4882a593Smuzhiyun ioc->ioc_regs.ioc_usage_sem_reg = (rb + HOST_SEM1_REG);
225*4882a593Smuzhiyun ioc->ioc_regs.ioc_init_sem_reg = (rb + HOST_SEM2_REG);
226*4882a593Smuzhiyun ioc->ioc_regs.ioc_usage_reg = (rb + BFA_FW_USE_COUNT);
227*4882a593Smuzhiyun ioc->ioc_regs.ioc_fail_sync = (rb + BFA_IOC_FAIL_SYNC);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * sram memory access
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun ioc->ioc_regs.smem_page_start = (rb + PSS_SMEM_PAGE_START);
233*4882a593Smuzhiyun ioc->ioc_regs.smem_pg0 = BFI_IOC_SMEM_PG0_CT;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * err set reg : for notification of hb failure in fcmode
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun ioc->ioc_regs.err_set = (rb + ERR_SET_REG);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static void
bfa_ioc_ct2_reg_init(struct bfa_ioc_s * ioc)242*4882a593Smuzhiyun bfa_ioc_ct2_reg_init(struct bfa_ioc_s *ioc)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun void __iomem *rb;
245*4882a593Smuzhiyun int port = bfa_ioc_portid(ioc);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun rb = bfa_ioc_bar0(ioc);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox = rb + ct2_reg[port].hfn_mbox;
250*4882a593Smuzhiyun ioc->ioc_regs.lpu_mbox = rb + ct2_reg[port].lpu_mbox;
251*4882a593Smuzhiyun ioc->ioc_regs.host_page_num_fn = rb + ct2_reg[port].hfn_pgn;
252*4882a593Smuzhiyun ioc->ioc_regs.hfn_mbox_cmd = rb + ct2_reg[port].hfn;
253*4882a593Smuzhiyun ioc->ioc_regs.lpu_mbox_cmd = rb + ct2_reg[port].lpu;
254*4882a593Smuzhiyun ioc->ioc_regs.lpu_read_stat = rb + ct2_reg[port].lpu_read;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (port == 0) {
257*4882a593Smuzhiyun ioc->ioc_regs.heartbeat = rb + CT2_BFA_IOC0_HBEAT_REG;
258*4882a593Smuzhiyun ioc->ioc_regs.ioc_fwstate = rb + CT2_BFA_IOC0_STATE_REG;
259*4882a593Smuzhiyun ioc->ioc_regs.alt_ioc_fwstate = rb + CT2_BFA_IOC1_STATE_REG;
260*4882a593Smuzhiyun ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P0;
261*4882a593Smuzhiyun ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P1;
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun ioc->ioc_regs.heartbeat = (rb + CT2_BFA_IOC1_HBEAT_REG);
264*4882a593Smuzhiyun ioc->ioc_regs.ioc_fwstate = (rb + CT2_BFA_IOC1_STATE_REG);
265*4882a593Smuzhiyun ioc->ioc_regs.alt_ioc_fwstate = rb + CT2_BFA_IOC0_STATE_REG;
266*4882a593Smuzhiyun ioc->ioc_regs.ll_halt = rb + FW_INIT_HALT_P1;
267*4882a593Smuzhiyun ioc->ioc_regs.alt_ll_halt = rb + FW_INIT_HALT_P0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * PSS control registers
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun ioc->ioc_regs.pss_ctl_reg = (rb + PSS_CTL_REG);
274*4882a593Smuzhiyun ioc->ioc_regs.pss_err_status_reg = (rb + PSS_ERR_STATUS_REG);
275*4882a593Smuzhiyun ioc->ioc_regs.app_pll_fast_ctl_reg = (rb + CT2_APP_PLL_LCLK_CTL_REG);
276*4882a593Smuzhiyun ioc->ioc_regs.app_pll_slow_ctl_reg = (rb + CT2_APP_PLL_SCLK_CTL_REG);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * IOC semaphore registers and serialization
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun ioc->ioc_regs.ioc_sem_reg = (rb + CT2_HOST_SEM0_REG);
282*4882a593Smuzhiyun ioc->ioc_regs.ioc_usage_sem_reg = (rb + CT2_HOST_SEM1_REG);
283*4882a593Smuzhiyun ioc->ioc_regs.ioc_init_sem_reg = (rb + CT2_HOST_SEM2_REG);
284*4882a593Smuzhiyun ioc->ioc_regs.ioc_usage_reg = (rb + CT2_BFA_FW_USE_COUNT);
285*4882a593Smuzhiyun ioc->ioc_regs.ioc_fail_sync = (rb + CT2_BFA_IOC_FAIL_SYNC);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * sram memory access
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun ioc->ioc_regs.smem_page_start = (rb + PSS_SMEM_PAGE_START);
291*4882a593Smuzhiyun ioc->ioc_regs.smem_pg0 = BFI_IOC_SMEM_PG0_CT;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * err set reg : for notification of hb failure in fcmode
295*4882a593Smuzhiyun */
296*4882a593Smuzhiyun ioc->ioc_regs.err_set = (rb + ERR_SET_REG);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * Initialize IOC to port mapping.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define FNC_PERS_FN_SHIFT(__fn) ((__fn) * 8)
304*4882a593Smuzhiyun static void
bfa_ioc_ct_map_port(struct bfa_ioc_s * ioc)305*4882a593Smuzhiyun bfa_ioc_ct_map_port(struct bfa_ioc_s *ioc)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun void __iomem *rb = ioc->pcidev.pci_bar_kva;
308*4882a593Smuzhiyun u32 r32;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * For catapult, base port id on personality register and IOC type
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun r32 = readl(rb + FNC_PERS_REG);
314*4882a593Smuzhiyun r32 >>= FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc));
315*4882a593Smuzhiyun ioc->port_id = (r32 & __F0_PORT_MAP_MK) >> __F0_PORT_MAP_SH;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun bfa_trc(ioc, bfa_ioc_pcifn(ioc));
318*4882a593Smuzhiyun bfa_trc(ioc, ioc->port_id);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static void
bfa_ioc_ct2_map_port(struct bfa_ioc_s * ioc)322*4882a593Smuzhiyun bfa_ioc_ct2_map_port(struct bfa_ioc_s *ioc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun void __iomem *rb = ioc->pcidev.pci_bar_kva;
325*4882a593Smuzhiyun u32 r32;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun r32 = readl(rb + CT2_HOSTFN_PERSONALITY0);
328*4882a593Smuzhiyun ioc->port_id = ((r32 & __FC_LL_PORT_MAP__MK) >> __FC_LL_PORT_MAP__SH);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun bfa_trc(ioc, bfa_ioc_pcifn(ioc));
331*4882a593Smuzhiyun bfa_trc(ioc, ioc->port_id);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun * Set interrupt mode for a function: INTX or MSIX
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun static void
bfa_ioc_ct_isr_mode_set(struct bfa_ioc_s * ioc,bfa_boolean_t msix)338*4882a593Smuzhiyun bfa_ioc_ct_isr_mode_set(struct bfa_ioc_s *ioc, bfa_boolean_t msix)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun void __iomem *rb = ioc->pcidev.pci_bar_kva;
341*4882a593Smuzhiyun u32 r32, mode;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun r32 = readl(rb + FNC_PERS_REG);
344*4882a593Smuzhiyun bfa_trc(ioc, r32);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun mode = (r32 >> FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc))) &
347*4882a593Smuzhiyun __F0_INTX_STATUS;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * If already in desired mode, do not change anything
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun if ((!msix && mode) || (msix && !mode))
353*4882a593Smuzhiyun return;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (msix)
356*4882a593Smuzhiyun mode = __F0_INTX_STATUS_MSIX;
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun mode = __F0_INTX_STATUS_INTA;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun r32 &= ~(__F0_INTX_STATUS << FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc)));
361*4882a593Smuzhiyun r32 |= (mode << FNC_PERS_FN_SHIFT(bfa_ioc_pcifn(ioc)));
362*4882a593Smuzhiyun bfa_trc(ioc, r32);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun writel(r32, rb + FNC_PERS_REG);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_ct2_lpu_read_stat(struct bfa_ioc_s * ioc)368*4882a593Smuzhiyun bfa_ioc_ct2_lpu_read_stat(struct bfa_ioc_s *ioc)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun u32 r32;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun r32 = readl(ioc->ioc_regs.lpu_read_stat);
373*4882a593Smuzhiyun if (r32) {
374*4882a593Smuzhiyun writel(1, ioc->ioc_regs.lpu_read_stat);
375*4882a593Smuzhiyun return BFA_TRUE;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return BFA_FALSE;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * Cleanup hw semaphore and usecnt registers
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun static void
bfa_ioc_ct_ownership_reset(struct bfa_ioc_s * ioc)385*4882a593Smuzhiyun bfa_ioc_ct_ownership_reset(struct bfa_ioc_s *ioc)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun bfa_ioc_sem_get(ioc->ioc_regs.ioc_usage_sem_reg);
389*4882a593Smuzhiyun writel(0, ioc->ioc_regs.ioc_usage_reg);
390*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_usage_sem_reg);
391*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_sem_reg);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun writel(0, ioc->ioc_regs.ioc_fail_sync);
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * Read the hw sem reg to make sure that it is locked
396*4882a593Smuzhiyun * before we clear it. If it is not locked, writing 1
397*4882a593Smuzhiyun * will lock it instead of clearing it.
398*4882a593Smuzhiyun */
399*4882a593Smuzhiyun readl(ioc->ioc_regs.ioc_sem_reg);
400*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_sem_reg);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_ct_sync_start(struct bfa_ioc_s * ioc)404*4882a593Smuzhiyun bfa_ioc_ct_sync_start(struct bfa_ioc_s *ioc)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
407*4882a593Smuzhiyun uint32_t sync_reqd = bfa_ioc_ct_get_sync_reqd(r32);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * Driver load time. If the sync required bit for this PCI fn
411*4882a593Smuzhiyun * is set, it is due to an unclean exit by the driver for this
412*4882a593Smuzhiyun * PCI fn in the previous incarnation. Whoever comes here first
413*4882a593Smuzhiyun * should clean it up, no matter which PCI fn.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (sync_reqd & bfa_ioc_ct_sync_pos(ioc)) {
417*4882a593Smuzhiyun writel(0, ioc->ioc_regs.ioc_fail_sync);
418*4882a593Smuzhiyun writel(1, ioc->ioc_regs.ioc_usage_reg);
419*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, ioc->ioc_regs.ioc_fwstate);
420*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, ioc->ioc_regs.alt_ioc_fwstate);
421*4882a593Smuzhiyun return BFA_TRUE;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return bfa_ioc_ct_sync_complete(ioc);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun * Synchronized IOC failure processing routines
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun static void
bfa_ioc_ct_sync_join(struct bfa_ioc_s * ioc)431*4882a593Smuzhiyun bfa_ioc_ct_sync_join(struct bfa_ioc_s *ioc)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
434*4882a593Smuzhiyun uint32_t sync_pos = bfa_ioc_ct_sync_reqd_pos(ioc);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun writel((r32 | sync_pos), ioc->ioc_regs.ioc_fail_sync);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static void
bfa_ioc_ct_sync_leave(struct bfa_ioc_s * ioc)440*4882a593Smuzhiyun bfa_ioc_ct_sync_leave(struct bfa_ioc_s *ioc)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
443*4882a593Smuzhiyun uint32_t sync_msk = bfa_ioc_ct_sync_reqd_pos(ioc) |
444*4882a593Smuzhiyun bfa_ioc_ct_sync_pos(ioc);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun writel((r32 & ~sync_msk), ioc->ioc_regs.ioc_fail_sync);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static void
bfa_ioc_ct_sync_ack(struct bfa_ioc_s * ioc)450*4882a593Smuzhiyun bfa_ioc_ct_sync_ack(struct bfa_ioc_s *ioc)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun writel((r32 | bfa_ioc_ct_sync_pos(ioc)),
455*4882a593Smuzhiyun ioc->ioc_regs.ioc_fail_sync);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_ct_sync_complete(struct bfa_ioc_s * ioc)459*4882a593Smuzhiyun bfa_ioc_ct_sync_complete(struct bfa_ioc_s *ioc)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun uint32_t r32 = readl(ioc->ioc_regs.ioc_fail_sync);
462*4882a593Smuzhiyun uint32_t sync_reqd = bfa_ioc_ct_get_sync_reqd(r32);
463*4882a593Smuzhiyun uint32_t sync_ackd = bfa_ioc_ct_get_sync_ackd(r32);
464*4882a593Smuzhiyun uint32_t tmp_ackd;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (sync_ackd == 0)
467*4882a593Smuzhiyun return BFA_TRUE;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /*
470*4882a593Smuzhiyun * The check below is to see whether any other PCI fn
471*4882a593Smuzhiyun * has reinitialized the ASIC (reset sync_ackd bits)
472*4882a593Smuzhiyun * and failed again while this IOC was waiting for hw
473*4882a593Smuzhiyun * semaphore (in bfa_iocpf_sm_semwait()).
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun tmp_ackd = sync_ackd;
476*4882a593Smuzhiyun if ((sync_reqd & bfa_ioc_ct_sync_pos(ioc)) &&
477*4882a593Smuzhiyun !(sync_ackd & bfa_ioc_ct_sync_pos(ioc)))
478*4882a593Smuzhiyun sync_ackd |= bfa_ioc_ct_sync_pos(ioc);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (sync_reqd == sync_ackd) {
481*4882a593Smuzhiyun writel(bfa_ioc_ct_clear_sync_ackd(r32),
482*4882a593Smuzhiyun ioc->ioc_regs.ioc_fail_sync);
483*4882a593Smuzhiyun writel(BFI_IOC_FAIL, ioc->ioc_regs.ioc_fwstate);
484*4882a593Smuzhiyun writel(BFI_IOC_FAIL, ioc->ioc_regs.alt_ioc_fwstate);
485*4882a593Smuzhiyun return BFA_TRUE;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun * If another PCI fn reinitialized and failed again while
490*4882a593Smuzhiyun * this IOC was waiting for hw sem, the sync_ackd bit for
491*4882a593Smuzhiyun * this IOC need to be set again to allow reinitialization.
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun if (tmp_ackd != sync_ackd)
494*4882a593Smuzhiyun writel((r32 | sync_ackd), ioc->ioc_regs.ioc_fail_sync);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return BFA_FALSE;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun * Called from bfa_ioc_attach() to map asic specific calls.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun static void
bfa_ioc_set_ctx_hwif(struct bfa_ioc_s * ioc,struct bfa_ioc_hwif_s * hwif)503*4882a593Smuzhiyun bfa_ioc_set_ctx_hwif(struct bfa_ioc_s *ioc, struct bfa_ioc_hwif_s *hwif)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun hwif->ioc_firmware_lock = bfa_ioc_ct_firmware_lock;
506*4882a593Smuzhiyun hwif->ioc_firmware_unlock = bfa_ioc_ct_firmware_unlock;
507*4882a593Smuzhiyun hwif->ioc_notify_fail = bfa_ioc_ct_notify_fail;
508*4882a593Smuzhiyun hwif->ioc_ownership_reset = bfa_ioc_ct_ownership_reset;
509*4882a593Smuzhiyun hwif->ioc_sync_start = bfa_ioc_ct_sync_start;
510*4882a593Smuzhiyun hwif->ioc_sync_join = bfa_ioc_ct_sync_join;
511*4882a593Smuzhiyun hwif->ioc_sync_leave = bfa_ioc_ct_sync_leave;
512*4882a593Smuzhiyun hwif->ioc_sync_ack = bfa_ioc_ct_sync_ack;
513*4882a593Smuzhiyun hwif->ioc_sync_complete = bfa_ioc_ct_sync_complete;
514*4882a593Smuzhiyun hwif->ioc_set_fwstate = bfa_ioc_ct_set_cur_ioc_fwstate;
515*4882a593Smuzhiyun hwif->ioc_get_fwstate = bfa_ioc_ct_get_cur_ioc_fwstate;
516*4882a593Smuzhiyun hwif->ioc_set_alt_fwstate = bfa_ioc_ct_set_alt_ioc_fwstate;
517*4882a593Smuzhiyun hwif->ioc_get_alt_fwstate = bfa_ioc_ct_get_alt_ioc_fwstate;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun * Called from bfa_ioc_attach() to map asic specific calls.
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun void
bfa_ioc_set_ct_hwif(struct bfa_ioc_s * ioc)524*4882a593Smuzhiyun bfa_ioc_set_ct_hwif(struct bfa_ioc_s *ioc)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun bfa_ioc_set_ctx_hwif(ioc, &hwif_ct);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun hwif_ct.ioc_pll_init = bfa_ioc_ct_pll_init;
529*4882a593Smuzhiyun hwif_ct.ioc_reg_init = bfa_ioc_ct_reg_init;
530*4882a593Smuzhiyun hwif_ct.ioc_map_port = bfa_ioc_ct_map_port;
531*4882a593Smuzhiyun hwif_ct.ioc_isr_mode_set = bfa_ioc_ct_isr_mode_set;
532*4882a593Smuzhiyun ioc->ioc_hwif = &hwif_ct;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * Called from bfa_ioc_attach() to map asic specific calls.
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun void
bfa_ioc_set_ct2_hwif(struct bfa_ioc_s * ioc)539*4882a593Smuzhiyun bfa_ioc_set_ct2_hwif(struct bfa_ioc_s *ioc)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun bfa_ioc_set_ctx_hwif(ioc, &hwif_ct2);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun hwif_ct2.ioc_pll_init = bfa_ioc_ct2_pll_init;
544*4882a593Smuzhiyun hwif_ct2.ioc_reg_init = bfa_ioc_ct2_reg_init;
545*4882a593Smuzhiyun hwif_ct2.ioc_map_port = bfa_ioc_ct2_map_port;
546*4882a593Smuzhiyun hwif_ct2.ioc_lpu_read_stat = bfa_ioc_ct2_lpu_read_stat;
547*4882a593Smuzhiyun hwif_ct2.ioc_isr_mode_set = NULL;
548*4882a593Smuzhiyun ioc->ioc_hwif = &hwif_ct2;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /*
552*4882a593Smuzhiyun * Workaround for MSI-X resource allocation for catapult-2 with no asic block
553*4882a593Smuzhiyun */
554*4882a593Smuzhiyun #define HOSTFN_MSIX_DEFAULT 64
555*4882a593Smuzhiyun #define HOSTFN_MSIX_VT_INDEX_MBOX_ERR 0x30138
556*4882a593Smuzhiyun #define HOSTFN_MSIX_VT_OFST_NUMVT 0x3013c
557*4882a593Smuzhiyun #define __MSIX_VT_NUMVT__MK 0x003ff800
558*4882a593Smuzhiyun #define __MSIX_VT_NUMVT__SH 11
559*4882a593Smuzhiyun #define __MSIX_VT_NUMVT_(_v) ((_v) << __MSIX_VT_NUMVT__SH)
560*4882a593Smuzhiyun #define __MSIX_VT_OFST_ 0x000007ff
561*4882a593Smuzhiyun void
bfa_ioc_ct2_poweron(struct bfa_ioc_s * ioc)562*4882a593Smuzhiyun bfa_ioc_ct2_poweron(struct bfa_ioc_s *ioc)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun void __iomem *rb = ioc->pcidev.pci_bar_kva;
565*4882a593Smuzhiyun u32 r32;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun r32 = readl(rb + HOSTFN_MSIX_VT_OFST_NUMVT);
568*4882a593Smuzhiyun if (r32 & __MSIX_VT_NUMVT__MK) {
569*4882a593Smuzhiyun writel(r32 & __MSIX_VT_OFST_,
570*4882a593Smuzhiyun rb + HOSTFN_MSIX_VT_INDEX_MBOX_ERR);
571*4882a593Smuzhiyun return;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun writel(__MSIX_VT_NUMVT_(HOSTFN_MSIX_DEFAULT - 1) |
575*4882a593Smuzhiyun HOSTFN_MSIX_DEFAULT * bfa_ioc_pcifn(ioc),
576*4882a593Smuzhiyun rb + HOSTFN_MSIX_VT_OFST_NUMVT);
577*4882a593Smuzhiyun writel(HOSTFN_MSIX_DEFAULT * bfa_ioc_pcifn(ioc),
578*4882a593Smuzhiyun rb + HOSTFN_MSIX_VT_INDEX_MBOX_ERR);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun bfa_status_t
bfa_ioc_ct_pll_init(void __iomem * rb,enum bfi_asic_mode mode)582*4882a593Smuzhiyun bfa_ioc_ct_pll_init(void __iomem *rb, enum bfi_asic_mode mode)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun u32 pll_sclk, pll_fclk, r32;
585*4882a593Smuzhiyun bfa_boolean_t fcmode = (mode == BFI_ASIC_MODE_FC);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun pll_sclk = __APP_PLL_SCLK_LRESETN | __APP_PLL_SCLK_ENARST |
588*4882a593Smuzhiyun __APP_PLL_SCLK_RSEL200500 | __APP_PLL_SCLK_P0_1(3U) |
589*4882a593Smuzhiyun __APP_PLL_SCLK_JITLMT0_1(3U) |
590*4882a593Smuzhiyun __APP_PLL_SCLK_CNTLMT0_1(1U);
591*4882a593Smuzhiyun pll_fclk = __APP_PLL_LCLK_LRESETN | __APP_PLL_LCLK_ENARST |
592*4882a593Smuzhiyun __APP_PLL_LCLK_RSEL200500 | __APP_PLL_LCLK_P0_1(3U) |
593*4882a593Smuzhiyun __APP_PLL_LCLK_JITLMT0_1(3U) |
594*4882a593Smuzhiyun __APP_PLL_LCLK_CNTLMT0_1(1U);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (fcmode) {
597*4882a593Smuzhiyun writel(0, (rb + OP_MODE));
598*4882a593Smuzhiyun writel(__APP_EMS_CMLCKSEL | __APP_EMS_REFCKBUFEN2 |
599*4882a593Smuzhiyun __APP_EMS_CHANNEL_SEL, (rb + ETH_MAC_SER_REG));
600*4882a593Smuzhiyun } else {
601*4882a593Smuzhiyun writel(__GLOBAL_FCOE_MODE, (rb + OP_MODE));
602*4882a593Smuzhiyun writel(__APP_EMS_REFCKBUFEN1, (rb + ETH_MAC_SER_REG));
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, (rb + BFA_IOC0_STATE_REG));
605*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, (rb + BFA_IOC1_STATE_REG));
606*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
607*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
608*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
609*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
610*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
611*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
612*4882a593Smuzhiyun writel(pll_sclk | __APP_PLL_SCLK_LOGIC_SOFT_RESET,
613*4882a593Smuzhiyun rb + APP_PLL_SCLK_CTL_REG);
614*4882a593Smuzhiyun writel(pll_fclk | __APP_PLL_LCLK_LOGIC_SOFT_RESET,
615*4882a593Smuzhiyun rb + APP_PLL_LCLK_CTL_REG);
616*4882a593Smuzhiyun writel(pll_sclk | __APP_PLL_SCLK_LOGIC_SOFT_RESET |
617*4882a593Smuzhiyun __APP_PLL_SCLK_ENABLE, rb + APP_PLL_SCLK_CTL_REG);
618*4882a593Smuzhiyun writel(pll_fclk | __APP_PLL_LCLK_LOGIC_SOFT_RESET |
619*4882a593Smuzhiyun __APP_PLL_LCLK_ENABLE, rb + APP_PLL_LCLK_CTL_REG);
620*4882a593Smuzhiyun readl(rb + HOSTFN0_INT_MSK);
621*4882a593Smuzhiyun udelay(2000);
622*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
623*4882a593Smuzhiyun writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
624*4882a593Smuzhiyun writel(pll_sclk | __APP_PLL_SCLK_ENABLE, rb + APP_PLL_SCLK_CTL_REG);
625*4882a593Smuzhiyun writel(pll_fclk | __APP_PLL_LCLK_ENABLE, rb + APP_PLL_LCLK_CTL_REG);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (!fcmode) {
628*4882a593Smuzhiyun writel(__PMM_1T_RESET_P, (rb + PMM_1T_RESET_REG_P0));
629*4882a593Smuzhiyun writel(__PMM_1T_RESET_P, (rb + PMM_1T_RESET_REG_P1));
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun r32 = readl((rb + PSS_CTL_REG));
632*4882a593Smuzhiyun r32 &= ~__PSS_LMEM_RESET;
633*4882a593Smuzhiyun writel(r32, (rb + PSS_CTL_REG));
634*4882a593Smuzhiyun udelay(1000);
635*4882a593Smuzhiyun if (!fcmode) {
636*4882a593Smuzhiyun writel(0, (rb + PMM_1T_RESET_REG_P0));
637*4882a593Smuzhiyun writel(0, (rb + PMM_1T_RESET_REG_P1));
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun writel(__EDRAM_BISTR_START, (rb + MBIST_CTL_REG));
641*4882a593Smuzhiyun udelay(1000);
642*4882a593Smuzhiyun r32 = readl((rb + MBIST_STAT_REG));
643*4882a593Smuzhiyun writel(0, (rb + MBIST_CTL_REG));
644*4882a593Smuzhiyun return BFA_STATUS_OK;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static void
bfa_ioc_ct2_sclk_init(void __iomem * rb)648*4882a593Smuzhiyun bfa_ioc_ct2_sclk_init(void __iomem *rb)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun u32 r32;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * put s_clk PLL and PLL FSM in reset
654*4882a593Smuzhiyun */
655*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
656*4882a593Smuzhiyun r32 &= ~(__APP_PLL_SCLK_ENABLE | __APP_PLL_SCLK_LRESETN);
657*4882a593Smuzhiyun r32 |= (__APP_PLL_SCLK_ENARST | __APP_PLL_SCLK_BYPASS |
658*4882a593Smuzhiyun __APP_PLL_SCLK_LOGIC_SOFT_RESET);
659*4882a593Smuzhiyun writel(r32, (rb + CT2_APP_PLL_SCLK_CTL_REG));
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /*
662*4882a593Smuzhiyun * Ignore mode and program for the max clock (which is FC16)
663*4882a593Smuzhiyun * Firmware/NFC will do the PLL init appropiately
664*4882a593Smuzhiyun */
665*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
666*4882a593Smuzhiyun r32 &= ~(__APP_PLL_SCLK_REFCLK_SEL | __APP_PLL_SCLK_CLK_DIV2);
667*4882a593Smuzhiyun writel(r32, (rb + CT2_APP_PLL_SCLK_CTL_REG));
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * while doing PLL init dont clock gate ethernet subsystem
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun r32 = readl((rb + CT2_CHIP_MISC_PRG));
673*4882a593Smuzhiyun writel(r32 | __ETH_CLK_ENABLE_PORT0, (rb + CT2_CHIP_MISC_PRG));
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun r32 = readl((rb + CT2_PCIE_MISC_REG));
676*4882a593Smuzhiyun writel(r32 | __ETH_CLK_ENABLE_PORT1, (rb + CT2_PCIE_MISC_REG));
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun * set sclk value
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
682*4882a593Smuzhiyun r32 &= (__P_SCLK_PLL_LOCK | __APP_PLL_SCLK_REFCLK_SEL |
683*4882a593Smuzhiyun __APP_PLL_SCLK_CLK_DIV2);
684*4882a593Smuzhiyun writel(r32 | 0x1061731b, (rb + CT2_APP_PLL_SCLK_CTL_REG));
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun * poll for s_clk lock or delay 1ms
688*4882a593Smuzhiyun */
689*4882a593Smuzhiyun udelay(1000);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static void
bfa_ioc_ct2_lclk_init(void __iomem * rb)693*4882a593Smuzhiyun bfa_ioc_ct2_lclk_init(void __iomem *rb)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun u32 r32;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /*
698*4882a593Smuzhiyun * put l_clk PLL and PLL FSM in reset
699*4882a593Smuzhiyun */
700*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
701*4882a593Smuzhiyun r32 &= ~(__APP_PLL_LCLK_ENABLE | __APP_PLL_LCLK_LRESETN);
702*4882a593Smuzhiyun r32 |= (__APP_PLL_LCLK_ENARST | __APP_PLL_LCLK_BYPASS |
703*4882a593Smuzhiyun __APP_PLL_LCLK_LOGIC_SOFT_RESET);
704*4882a593Smuzhiyun writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * set LPU speed (set for FC16 which will work for other modes)
708*4882a593Smuzhiyun */
709*4882a593Smuzhiyun r32 = readl((rb + CT2_CHIP_MISC_PRG));
710*4882a593Smuzhiyun writel(r32, (rb + CT2_CHIP_MISC_PRG));
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /*
713*4882a593Smuzhiyun * set LPU half speed (set for FC16 which will work for other modes)
714*4882a593Smuzhiyun */
715*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
716*4882a593Smuzhiyun writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * set lclk for mode (set for FC16)
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
722*4882a593Smuzhiyun r32 &= (__P_LCLK_PLL_LOCK | __APP_LPUCLK_HALFSPEED);
723*4882a593Smuzhiyun r32 |= 0x20c1731b;
724*4882a593Smuzhiyun writel(r32, (rb + CT2_APP_PLL_LCLK_CTL_REG));
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun * poll for s_clk lock or delay 1ms
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun udelay(1000);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static void
bfa_ioc_ct2_mem_init(void __iomem * rb)733*4882a593Smuzhiyun bfa_ioc_ct2_mem_init(void __iomem *rb)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun u32 r32;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun r32 = readl((rb + PSS_CTL_REG));
738*4882a593Smuzhiyun r32 &= ~__PSS_LMEM_RESET;
739*4882a593Smuzhiyun writel(r32, (rb + PSS_CTL_REG));
740*4882a593Smuzhiyun udelay(1000);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun writel(__EDRAM_BISTR_START, (rb + CT2_MBIST_CTL_REG));
743*4882a593Smuzhiyun udelay(1000);
744*4882a593Smuzhiyun writel(0, (rb + CT2_MBIST_CTL_REG));
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun static void
bfa_ioc_ct2_mac_reset(void __iomem * rb)748*4882a593Smuzhiyun bfa_ioc_ct2_mac_reset(void __iomem *rb)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun /* put port0, port1 MAC & AHB in reset */
751*4882a593Smuzhiyun writel((__CSI_MAC_RESET | __CSI_MAC_AHB_RESET),
752*4882a593Smuzhiyun rb + CT2_CSI_MAC_CONTROL_REG(0));
753*4882a593Smuzhiyun writel((__CSI_MAC_RESET | __CSI_MAC_AHB_RESET),
754*4882a593Smuzhiyun rb + CT2_CSI_MAC_CONTROL_REG(1));
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static void
bfa_ioc_ct2_enable_flash(void __iomem * rb)758*4882a593Smuzhiyun bfa_ioc_ct2_enable_flash(void __iomem *rb)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun u32 r32;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun r32 = readl((rb + PSS_GPIO_OUT_REG));
763*4882a593Smuzhiyun writel(r32 & ~1, (rb + PSS_GPIO_OUT_REG));
764*4882a593Smuzhiyun r32 = readl((rb + PSS_GPIO_OE_REG));
765*4882a593Smuzhiyun writel(r32 | 1, (rb + PSS_GPIO_OE_REG));
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define CT2_NFC_MAX_DELAY 1000
769*4882a593Smuzhiyun #define CT2_NFC_PAUSE_MAX_DELAY 4000
770*4882a593Smuzhiyun #define CT2_NFC_VER_VALID 0x147
771*4882a593Smuzhiyun #define CT2_NFC_STATE_RUNNING 0x20000001
772*4882a593Smuzhiyun #define BFA_IOC_PLL_POLL 1000000
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_ct2_nfc_halted(void __iomem * rb)775*4882a593Smuzhiyun bfa_ioc_ct2_nfc_halted(void __iomem *rb)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun u32 r32;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_CSR_SET_REG);
780*4882a593Smuzhiyun if (r32 & __NFC_CONTROLLER_HALTED)
781*4882a593Smuzhiyun return BFA_TRUE;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return BFA_FALSE;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static void
bfa_ioc_ct2_nfc_halt(void __iomem * rb)787*4882a593Smuzhiyun bfa_ioc_ct2_nfc_halt(void __iomem *rb)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun int i;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun writel(__HALT_NFC_CONTROLLER, rb + CT2_NFC_CSR_SET_REG);
792*4882a593Smuzhiyun for (i = 0; i < CT2_NFC_MAX_DELAY; i++) {
793*4882a593Smuzhiyun if (bfa_ioc_ct2_nfc_halted(rb))
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun udelay(1000);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun WARN_ON(!bfa_ioc_ct2_nfc_halted(rb));
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static void
bfa_ioc_ct2_nfc_resume(void __iomem * rb)801*4882a593Smuzhiyun bfa_ioc_ct2_nfc_resume(void __iomem *rb)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun u32 r32;
804*4882a593Smuzhiyun int i;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun writel(__HALT_NFC_CONTROLLER, rb + CT2_NFC_CSR_CLR_REG);
807*4882a593Smuzhiyun for (i = 0; i < CT2_NFC_MAX_DELAY; i++) {
808*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_CSR_SET_REG);
809*4882a593Smuzhiyun if (!(r32 & __NFC_CONTROLLER_HALTED))
810*4882a593Smuzhiyun return;
811*4882a593Smuzhiyun udelay(1000);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun WARN_ON(1);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static void
bfa_ioc_ct2_clk_reset(void __iomem * rb)817*4882a593Smuzhiyun bfa_ioc_ct2_clk_reset(void __iomem *rb)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun u32 r32;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun bfa_ioc_ct2_sclk_init(rb);
822*4882a593Smuzhiyun bfa_ioc_ct2_lclk_init(rb);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /*
825*4882a593Smuzhiyun * release soft reset on s_clk & l_clk
826*4882a593Smuzhiyun */
827*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_SCLK_CTL_REG));
828*4882a593Smuzhiyun writel(r32 & ~__APP_PLL_SCLK_LOGIC_SOFT_RESET,
829*4882a593Smuzhiyun (rb + CT2_APP_PLL_SCLK_CTL_REG));
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun r32 = readl((rb + CT2_APP_PLL_LCLK_CTL_REG));
832*4882a593Smuzhiyun writel(r32 & ~__APP_PLL_LCLK_LOGIC_SOFT_RESET,
833*4882a593Smuzhiyun (rb + CT2_APP_PLL_LCLK_CTL_REG));
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun static void
bfa_ioc_ct2_nfc_clk_reset(void __iomem * rb)838*4882a593Smuzhiyun bfa_ioc_ct2_nfc_clk_reset(void __iomem *rb)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun u32 r32, i;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun r32 = readl((rb + PSS_CTL_REG));
843*4882a593Smuzhiyun r32 |= (__PSS_LPU0_RESET | __PSS_LPU1_RESET);
844*4882a593Smuzhiyun writel(r32, (rb + PSS_CTL_REG));
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun writel(__RESET_AND_START_SCLK_LCLK_PLLS, rb + CT2_CSI_FW_CTL_SET_REG);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun for (i = 0; i < BFA_IOC_PLL_POLL; i++) {
849*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_FLASH_STS_REG);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if ((r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS))
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun WARN_ON(!(r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS));
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun for (i = 0; i < BFA_IOC_PLL_POLL; i++) {
857*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_FLASH_STS_REG);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (!(r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS))
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun WARN_ON((r32 & __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS));
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun r32 = readl(rb + CT2_CSI_FW_CTL_REG);
865*4882a593Smuzhiyun WARN_ON((r32 & __RESET_AND_START_SCLK_LCLK_PLLS));
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static void
bfa_ioc_ct2_wait_till_nfc_running(void __iomem * rb)869*4882a593Smuzhiyun bfa_ioc_ct2_wait_till_nfc_running(void __iomem *rb)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun u32 r32;
872*4882a593Smuzhiyun int i;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (bfa_ioc_ct2_nfc_halted(rb))
875*4882a593Smuzhiyun bfa_ioc_ct2_nfc_resume(rb);
876*4882a593Smuzhiyun for (i = 0; i < CT2_NFC_PAUSE_MAX_DELAY; i++) {
877*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_STS_REG);
878*4882a593Smuzhiyun if (r32 == CT2_NFC_STATE_RUNNING)
879*4882a593Smuzhiyun return;
880*4882a593Smuzhiyun udelay(1000);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun r32 = readl(rb + CT2_NFC_STS_REG);
884*4882a593Smuzhiyun WARN_ON(!(r32 == CT2_NFC_STATE_RUNNING));
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun bfa_status_t
bfa_ioc_ct2_pll_init(void __iomem * rb,enum bfi_asic_mode mode)888*4882a593Smuzhiyun bfa_ioc_ct2_pll_init(void __iomem *rb, enum bfi_asic_mode mode)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun u32 wgn, r32, nfc_ver;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun wgn = readl(rb + CT2_WGN_STATUS);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (wgn == (__WGN_READY | __GLBL_PF_VF_CFG_RDY)) {
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun * If flash is corrupted, enable flash explicitly
897*4882a593Smuzhiyun */
898*4882a593Smuzhiyun bfa_ioc_ct2_clk_reset(rb);
899*4882a593Smuzhiyun bfa_ioc_ct2_enable_flash(rb);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun bfa_ioc_ct2_mac_reset(rb);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun bfa_ioc_ct2_clk_reset(rb);
904*4882a593Smuzhiyun bfa_ioc_ct2_enable_flash(rb);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun } else {
907*4882a593Smuzhiyun nfc_ver = readl(rb + CT2_RSC_GPR15_REG);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if ((nfc_ver >= CT2_NFC_VER_VALID) &&
910*4882a593Smuzhiyun (wgn == (__A2T_AHB_LOAD | __WGN_READY))) {
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun bfa_ioc_ct2_wait_till_nfc_running(rb);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun bfa_ioc_ct2_nfc_clk_reset(rb);
915*4882a593Smuzhiyun } else {
916*4882a593Smuzhiyun bfa_ioc_ct2_nfc_halt(rb);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun bfa_ioc_ct2_clk_reset(rb);
919*4882a593Smuzhiyun bfa_ioc_ct2_mac_reset(rb);
920*4882a593Smuzhiyun bfa_ioc_ct2_clk_reset(rb);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun /*
925*4882a593Smuzhiyun * The very first PCIe DMA Read done by LPU fails with a fatal error,
926*4882a593Smuzhiyun * when Address Translation Cache (ATC) has been enabled by system BIOS.
927*4882a593Smuzhiyun *
928*4882a593Smuzhiyun * Workaround:
929*4882a593Smuzhiyun * Disable Invalidated Tag Match Enable capability by setting the bit 26
930*4882a593Smuzhiyun * of CHIP_MISC_PRG to 0, by default it is set to 1.
931*4882a593Smuzhiyun */
932*4882a593Smuzhiyun r32 = readl(rb + CT2_CHIP_MISC_PRG);
933*4882a593Smuzhiyun writel((r32 & 0xfbffffff), (rb + CT2_CHIP_MISC_PRG));
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * Mask the interrupts and clear any
937*4882a593Smuzhiyun * pending interrupts left by BIOS/EFI
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun writel(1, (rb + CT2_LPU0_HOSTFN_MBOX0_MSK));
941*4882a593Smuzhiyun writel(1, (rb + CT2_LPU1_HOSTFN_MBOX0_MSK));
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* For first time initialization, no need to clear interrupts */
944*4882a593Smuzhiyun r32 = readl(rb + HOST_SEM5_REG);
945*4882a593Smuzhiyun if (r32 & 0x1) {
946*4882a593Smuzhiyun r32 = readl((rb + CT2_LPU0_HOSTFN_CMD_STAT));
947*4882a593Smuzhiyun if (r32 == 1) {
948*4882a593Smuzhiyun writel(1, (rb + CT2_LPU0_HOSTFN_CMD_STAT));
949*4882a593Smuzhiyun readl((rb + CT2_LPU0_HOSTFN_CMD_STAT));
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun r32 = readl((rb + CT2_LPU1_HOSTFN_CMD_STAT));
952*4882a593Smuzhiyun if (r32 == 1) {
953*4882a593Smuzhiyun writel(1, (rb + CT2_LPU1_HOSTFN_CMD_STAT));
954*4882a593Smuzhiyun readl((rb + CT2_LPU1_HOSTFN_CMD_STAT));
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun bfa_ioc_ct2_mem_init(rb);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, (rb + CT2_BFA_IOC0_STATE_REG));
961*4882a593Smuzhiyun writel(BFI_IOC_UNINIT, (rb + CT2_BFA_IOC1_STATE_REG));
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return BFA_STATUS_OK;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static void
bfa_ioc_ct_set_cur_ioc_fwstate(struct bfa_ioc_s * ioc,enum bfi_ioc_state fwstate)967*4882a593Smuzhiyun bfa_ioc_ct_set_cur_ioc_fwstate(struct bfa_ioc_s *ioc,
968*4882a593Smuzhiyun enum bfi_ioc_state fwstate)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun writel(fwstate, ioc->ioc_regs.ioc_fwstate);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static enum bfi_ioc_state
bfa_ioc_ct_get_cur_ioc_fwstate(struct bfa_ioc_s * ioc)974*4882a593Smuzhiyun bfa_ioc_ct_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun return (enum bfi_ioc_state)readl(ioc->ioc_regs.ioc_fwstate);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static void
bfa_ioc_ct_set_alt_ioc_fwstate(struct bfa_ioc_s * ioc,enum bfi_ioc_state fwstate)980*4882a593Smuzhiyun bfa_ioc_ct_set_alt_ioc_fwstate(struct bfa_ioc_s *ioc,
981*4882a593Smuzhiyun enum bfi_ioc_state fwstate)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun writel(fwstate, ioc->ioc_regs.alt_ioc_fwstate);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun static enum bfi_ioc_state
bfa_ioc_ct_get_alt_ioc_fwstate(struct bfa_ioc_s * ioc)987*4882a593Smuzhiyun bfa_ioc_ct_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun return (enum bfi_ioc_state) readl(ioc->ioc_regs.alt_ioc_fwstate);
990*4882a593Smuzhiyun }
991