xref: /OK3568_Linux_fs/kernel/drivers/scsi/bfa/bfa_ioc_cb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2014- QLogic Corporation.
5*4882a593Smuzhiyun  * All rights reserved
6*4882a593Smuzhiyun  * www.qlogic.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "bfad_drv.h"
12*4882a593Smuzhiyun #include "bfa_ioc.h"
13*4882a593Smuzhiyun #include "bfi_reg.h"
14*4882a593Smuzhiyun #include "bfa_defs.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun BFA_TRC_FILE(CNA, IOC_CB);
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define bfa_ioc_cb_join_pos(__ioc) ((u32) (1 << BFA_IOC_CB_JOIN_SH))
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * forward declarations
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_cb_firmware_lock(struct bfa_ioc_s *ioc);
24*4882a593Smuzhiyun static void bfa_ioc_cb_firmware_unlock(struct bfa_ioc_s *ioc);
25*4882a593Smuzhiyun static void bfa_ioc_cb_reg_init(struct bfa_ioc_s *ioc);
26*4882a593Smuzhiyun static void bfa_ioc_cb_map_port(struct bfa_ioc_s *ioc);
27*4882a593Smuzhiyun static void bfa_ioc_cb_isr_mode_set(struct bfa_ioc_s *ioc, bfa_boolean_t msix);
28*4882a593Smuzhiyun static void bfa_ioc_cb_notify_fail(struct bfa_ioc_s *ioc);
29*4882a593Smuzhiyun static void bfa_ioc_cb_ownership_reset(struct bfa_ioc_s *ioc);
30*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_cb_sync_start(struct bfa_ioc_s *ioc);
31*4882a593Smuzhiyun static void bfa_ioc_cb_sync_join(struct bfa_ioc_s *ioc);
32*4882a593Smuzhiyun static void bfa_ioc_cb_sync_leave(struct bfa_ioc_s *ioc);
33*4882a593Smuzhiyun static void bfa_ioc_cb_sync_ack(struct bfa_ioc_s *ioc);
34*4882a593Smuzhiyun static bfa_boolean_t bfa_ioc_cb_sync_complete(struct bfa_ioc_s *ioc);
35*4882a593Smuzhiyun static void bfa_ioc_cb_set_cur_ioc_fwstate(
36*4882a593Smuzhiyun 			struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
37*4882a593Smuzhiyun static enum bfi_ioc_state bfa_ioc_cb_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc);
38*4882a593Smuzhiyun static void bfa_ioc_cb_set_alt_ioc_fwstate(
39*4882a593Smuzhiyun 			struct bfa_ioc_s *ioc, enum bfi_ioc_state fwstate);
40*4882a593Smuzhiyun static enum bfi_ioc_state bfa_ioc_cb_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static struct bfa_ioc_hwif_s hwif_cb;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Called from bfa_ioc_attach() to map asic specific calls.
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun void
bfa_ioc_set_cb_hwif(struct bfa_ioc_s * ioc)48*4882a593Smuzhiyun bfa_ioc_set_cb_hwif(struct bfa_ioc_s *ioc)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	hwif_cb.ioc_pll_init = bfa_ioc_cb_pll_init;
51*4882a593Smuzhiyun 	hwif_cb.ioc_firmware_lock = bfa_ioc_cb_firmware_lock;
52*4882a593Smuzhiyun 	hwif_cb.ioc_firmware_unlock = bfa_ioc_cb_firmware_unlock;
53*4882a593Smuzhiyun 	hwif_cb.ioc_reg_init = bfa_ioc_cb_reg_init;
54*4882a593Smuzhiyun 	hwif_cb.ioc_map_port = bfa_ioc_cb_map_port;
55*4882a593Smuzhiyun 	hwif_cb.ioc_isr_mode_set = bfa_ioc_cb_isr_mode_set;
56*4882a593Smuzhiyun 	hwif_cb.ioc_notify_fail = bfa_ioc_cb_notify_fail;
57*4882a593Smuzhiyun 	hwif_cb.ioc_ownership_reset = bfa_ioc_cb_ownership_reset;
58*4882a593Smuzhiyun 	hwif_cb.ioc_sync_start = bfa_ioc_cb_sync_start;
59*4882a593Smuzhiyun 	hwif_cb.ioc_sync_join = bfa_ioc_cb_sync_join;
60*4882a593Smuzhiyun 	hwif_cb.ioc_sync_leave = bfa_ioc_cb_sync_leave;
61*4882a593Smuzhiyun 	hwif_cb.ioc_sync_ack = bfa_ioc_cb_sync_ack;
62*4882a593Smuzhiyun 	hwif_cb.ioc_sync_complete = bfa_ioc_cb_sync_complete;
63*4882a593Smuzhiyun 	hwif_cb.ioc_set_fwstate = bfa_ioc_cb_set_cur_ioc_fwstate;
64*4882a593Smuzhiyun 	hwif_cb.ioc_get_fwstate = bfa_ioc_cb_get_cur_ioc_fwstate;
65*4882a593Smuzhiyun 	hwif_cb.ioc_set_alt_fwstate = bfa_ioc_cb_set_alt_ioc_fwstate;
66*4882a593Smuzhiyun 	hwif_cb.ioc_get_alt_fwstate = bfa_ioc_cb_get_alt_ioc_fwstate;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	ioc->ioc_hwif = &hwif_cb;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Return true if firmware of current driver matches the running firmware.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_cb_firmware_lock(struct bfa_ioc_s * ioc)75*4882a593Smuzhiyun bfa_ioc_cb_firmware_lock(struct bfa_ioc_s *ioc)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	enum bfi_ioc_state alt_fwstate, cur_fwstate;
78*4882a593Smuzhiyun 	struct bfi_ioc_image_hdr_s fwhdr;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	cur_fwstate = bfa_ioc_cb_get_cur_ioc_fwstate(ioc);
81*4882a593Smuzhiyun 	bfa_trc(ioc, cur_fwstate);
82*4882a593Smuzhiyun 	alt_fwstate = bfa_ioc_cb_get_alt_ioc_fwstate(ioc);
83*4882a593Smuzhiyun 	bfa_trc(ioc, alt_fwstate);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/*
86*4882a593Smuzhiyun 	 * Uninit implies this is the only driver as of now.
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	if (cur_fwstate == BFI_IOC_UNINIT)
89*4882a593Smuzhiyun 		return BFA_TRUE;
90*4882a593Smuzhiyun 	/*
91*4882a593Smuzhiyun 	 * Check if another driver with a different firmware is active
92*4882a593Smuzhiyun 	 */
93*4882a593Smuzhiyun 	bfa_ioc_fwver_get(ioc, &fwhdr);
94*4882a593Smuzhiyun 	if (!bfa_ioc_fwver_cmp(ioc, &fwhdr) &&
95*4882a593Smuzhiyun 		alt_fwstate != BFI_IOC_DISABLED) {
96*4882a593Smuzhiyun 		bfa_trc(ioc, alt_fwstate);
97*4882a593Smuzhiyun 		return BFA_FALSE;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return BFA_TRUE;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static void
bfa_ioc_cb_firmware_unlock(struct bfa_ioc_s * ioc)104*4882a593Smuzhiyun bfa_ioc_cb_firmware_unlock(struct bfa_ioc_s *ioc)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * Notify other functions on HB failure.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun static void
bfa_ioc_cb_notify_fail(struct bfa_ioc_s * ioc)112*4882a593Smuzhiyun bfa_ioc_cb_notify_fail(struct bfa_ioc_s *ioc)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	writel(~0U, ioc->ioc_regs.err_set);
115*4882a593Smuzhiyun 	readl(ioc->ioc_regs.err_set);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Host to LPU mailbox message addresses
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun static struct { u32 hfn_mbox, lpu_mbox, hfn_pgn; } iocreg_fnreg[] = {
122*4882a593Smuzhiyun 	{ HOSTFN0_LPU_MBOX0_0, LPU_HOSTFN0_MBOX0_0, HOST_PAGE_NUM_FN0 },
123*4882a593Smuzhiyun 	{ HOSTFN1_LPU_MBOX0_8, LPU_HOSTFN1_MBOX0_8, HOST_PAGE_NUM_FN1 }
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * Host <-> LPU mailbox command/status registers
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun static struct { u32 hfn, lpu; } iocreg_mbcmd[] = {
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	{ HOSTFN0_LPU0_CMD_STAT, LPU0_HOSTFN0_CMD_STAT },
132*4882a593Smuzhiyun 	{ HOSTFN1_LPU1_CMD_STAT, LPU1_HOSTFN1_CMD_STAT }
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static void
bfa_ioc_cb_reg_init(struct bfa_ioc_s * ioc)136*4882a593Smuzhiyun bfa_ioc_cb_reg_init(struct bfa_ioc_s *ioc)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	void __iomem *rb;
139*4882a593Smuzhiyun 	int		pcifn = bfa_ioc_pcifn(ioc);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	rb = bfa_ioc_bar0(ioc);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ioc->ioc_regs.hfn_mbox = rb + iocreg_fnreg[pcifn].hfn_mbox;
144*4882a593Smuzhiyun 	ioc->ioc_regs.lpu_mbox = rb + iocreg_fnreg[pcifn].lpu_mbox;
145*4882a593Smuzhiyun 	ioc->ioc_regs.host_page_num_fn = rb + iocreg_fnreg[pcifn].hfn_pgn;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (ioc->port_id == 0) {
148*4882a593Smuzhiyun 		ioc->ioc_regs.heartbeat = rb + BFA_IOC0_HBEAT_REG;
149*4882a593Smuzhiyun 		ioc->ioc_regs.ioc_fwstate = rb + BFA_IOC0_STATE_REG;
150*4882a593Smuzhiyun 		ioc->ioc_regs.alt_ioc_fwstate = rb + BFA_IOC1_STATE_REG;
151*4882a593Smuzhiyun 	} else {
152*4882a593Smuzhiyun 		ioc->ioc_regs.heartbeat = (rb + BFA_IOC1_HBEAT_REG);
153*4882a593Smuzhiyun 		ioc->ioc_regs.ioc_fwstate = (rb + BFA_IOC1_STATE_REG);
154*4882a593Smuzhiyun 		ioc->ioc_regs.alt_ioc_fwstate = (rb + BFA_IOC0_STATE_REG);
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * Host <-> LPU mailbox command/status registers
159*4882a593Smuzhiyun 	 */
160*4882a593Smuzhiyun 	ioc->ioc_regs.hfn_mbox_cmd = rb + iocreg_mbcmd[pcifn].hfn;
161*4882a593Smuzhiyun 	ioc->ioc_regs.lpu_mbox_cmd = rb + iocreg_mbcmd[pcifn].lpu;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/*
164*4882a593Smuzhiyun 	 * PSS control registers
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	ioc->ioc_regs.pss_ctl_reg = (rb + PSS_CTL_REG);
167*4882a593Smuzhiyun 	ioc->ioc_regs.pss_err_status_reg = (rb + PSS_ERR_STATUS_REG);
168*4882a593Smuzhiyun 	ioc->ioc_regs.app_pll_fast_ctl_reg = (rb + APP_PLL_LCLK_CTL_REG);
169*4882a593Smuzhiyun 	ioc->ioc_regs.app_pll_slow_ctl_reg = (rb + APP_PLL_SCLK_CTL_REG);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/*
172*4882a593Smuzhiyun 	 * IOC semaphore registers and serialization
173*4882a593Smuzhiyun 	 */
174*4882a593Smuzhiyun 	ioc->ioc_regs.ioc_sem_reg = (rb + HOST_SEM0_REG);
175*4882a593Smuzhiyun 	ioc->ioc_regs.ioc_init_sem_reg = (rb + HOST_SEM2_REG);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/*
178*4882a593Smuzhiyun 	 * sram memory access
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	ioc->ioc_regs.smem_page_start = (rb + PSS_SMEM_PAGE_START);
181*4882a593Smuzhiyun 	ioc->ioc_regs.smem_pg0 = BFI_IOC_SMEM_PG0_CB;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/*
184*4882a593Smuzhiyun 	 * err set reg : for notification of hb failure
185*4882a593Smuzhiyun 	 */
186*4882a593Smuzhiyun 	ioc->ioc_regs.err_set = (rb + ERR_SET_REG);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  * Initialize IOC to port mapping.
191*4882a593Smuzhiyun  */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static void
bfa_ioc_cb_map_port(struct bfa_ioc_s * ioc)194*4882a593Smuzhiyun bfa_ioc_cb_map_port(struct bfa_ioc_s *ioc)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * For crossbow, port id is same as pci function.
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	ioc->port_id = bfa_ioc_pcifn(ioc);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	bfa_trc(ioc, ioc->port_id);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * Set interrupt mode for a function: INTX or MSIX
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun static void
bfa_ioc_cb_isr_mode_set(struct bfa_ioc_s * ioc,bfa_boolean_t msix)208*4882a593Smuzhiyun bfa_ioc_cb_isr_mode_set(struct bfa_ioc_s *ioc, bfa_boolean_t msix)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * Synchronized IOC failure processing routines
214*4882a593Smuzhiyun  */
215*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_cb_sync_start(struct bfa_ioc_s * ioc)216*4882a593Smuzhiyun bfa_ioc_cb_sync_start(struct bfa_ioc_s *ioc)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	u32 ioc_fwstate = readl(ioc->ioc_regs.ioc_fwstate);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/**
221*4882a593Smuzhiyun 	 * Driver load time.  If the join bit is set,
222*4882a593Smuzhiyun 	 * it is due to an unclean exit by the driver for this
223*4882a593Smuzhiyun 	 * PCI fn in the previous incarnation. Whoever comes here first
224*4882a593Smuzhiyun 	 * should clean it up, no matter which PCI fn.
225*4882a593Smuzhiyun 	 */
226*4882a593Smuzhiyun 	if (ioc_fwstate & BFA_IOC_CB_JOIN_MASK) {
227*4882a593Smuzhiyun 		writel(BFI_IOC_UNINIT, ioc->ioc_regs.ioc_fwstate);
228*4882a593Smuzhiyun 		writel(BFI_IOC_UNINIT, ioc->ioc_regs.alt_ioc_fwstate);
229*4882a593Smuzhiyun 		return BFA_TRUE;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return bfa_ioc_cb_sync_complete(ioc);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * Cleanup hw semaphore and usecnt registers
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun static void
bfa_ioc_cb_ownership_reset(struct bfa_ioc_s * ioc)239*4882a593Smuzhiyun bfa_ioc_cb_ownership_reset(struct bfa_ioc_s *ioc)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/*
243*4882a593Smuzhiyun 	 * Read the hw sem reg to make sure that it is locked
244*4882a593Smuzhiyun 	 * before we clear it. If it is not locked, writing 1
245*4882a593Smuzhiyun 	 * will lock it instead of clearing it.
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	readl(ioc->ioc_regs.ioc_sem_reg);
248*4882a593Smuzhiyun 	writel(1, ioc->ioc_regs.ioc_sem_reg);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun  * Synchronized IOC failure processing routines
253*4882a593Smuzhiyun  */
254*4882a593Smuzhiyun static void
bfa_ioc_cb_sync_join(struct bfa_ioc_s * ioc)255*4882a593Smuzhiyun bfa_ioc_cb_sync_join(struct bfa_ioc_s *ioc)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	u32 r32 = readl(ioc->ioc_regs.ioc_fwstate);
258*4882a593Smuzhiyun 	u32 join_pos = bfa_ioc_cb_join_pos(ioc);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	writel((r32 | join_pos), ioc->ioc_regs.ioc_fwstate);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static void
bfa_ioc_cb_sync_leave(struct bfa_ioc_s * ioc)264*4882a593Smuzhiyun bfa_ioc_cb_sync_leave(struct bfa_ioc_s *ioc)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	u32 r32 = readl(ioc->ioc_regs.ioc_fwstate);
267*4882a593Smuzhiyun 	u32 join_pos = bfa_ioc_cb_join_pos(ioc);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	writel((r32 & ~join_pos), ioc->ioc_regs.ioc_fwstate);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static void
bfa_ioc_cb_set_cur_ioc_fwstate(struct bfa_ioc_s * ioc,enum bfi_ioc_state fwstate)273*4882a593Smuzhiyun bfa_ioc_cb_set_cur_ioc_fwstate(struct bfa_ioc_s *ioc,
274*4882a593Smuzhiyun 			enum bfi_ioc_state fwstate)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 r32 = readl(ioc->ioc_regs.ioc_fwstate);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	writel((fwstate | (r32 & BFA_IOC_CB_JOIN_MASK)),
279*4882a593Smuzhiyun 				ioc->ioc_regs.ioc_fwstate);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static enum bfi_ioc_state
bfa_ioc_cb_get_cur_ioc_fwstate(struct bfa_ioc_s * ioc)283*4882a593Smuzhiyun bfa_ioc_cb_get_cur_ioc_fwstate(struct bfa_ioc_s *ioc)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	return (enum bfi_ioc_state)(readl(ioc->ioc_regs.ioc_fwstate) &
286*4882a593Smuzhiyun 			BFA_IOC_CB_FWSTATE_MASK);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static void
bfa_ioc_cb_set_alt_ioc_fwstate(struct bfa_ioc_s * ioc,enum bfi_ioc_state fwstate)290*4882a593Smuzhiyun bfa_ioc_cb_set_alt_ioc_fwstate(struct bfa_ioc_s *ioc,
291*4882a593Smuzhiyun 			enum bfi_ioc_state fwstate)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	u32 r32 = readl(ioc->ioc_regs.alt_ioc_fwstate);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	writel((fwstate | (r32 & BFA_IOC_CB_JOIN_MASK)),
296*4882a593Smuzhiyun 				ioc->ioc_regs.alt_ioc_fwstate);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static enum bfi_ioc_state
bfa_ioc_cb_get_alt_ioc_fwstate(struct bfa_ioc_s * ioc)300*4882a593Smuzhiyun bfa_ioc_cb_get_alt_ioc_fwstate(struct bfa_ioc_s *ioc)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	return (enum bfi_ioc_state)(readl(ioc->ioc_regs.alt_ioc_fwstate) &
303*4882a593Smuzhiyun 			BFA_IOC_CB_FWSTATE_MASK);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static void
bfa_ioc_cb_sync_ack(struct bfa_ioc_s * ioc)307*4882a593Smuzhiyun bfa_ioc_cb_sync_ack(struct bfa_ioc_s *ioc)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	bfa_ioc_cb_set_cur_ioc_fwstate(ioc, BFI_IOC_FAIL);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static bfa_boolean_t
bfa_ioc_cb_sync_complete(struct bfa_ioc_s * ioc)313*4882a593Smuzhiyun bfa_ioc_cb_sync_complete(struct bfa_ioc_s *ioc)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	u32 fwstate, alt_fwstate;
316*4882a593Smuzhiyun 	fwstate = bfa_ioc_cb_get_cur_ioc_fwstate(ioc);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/*
319*4882a593Smuzhiyun 	 * At this point, this IOC is hoding the hw sem in the
320*4882a593Smuzhiyun 	 * start path (fwcheck) OR in the disable/enable path
321*4882a593Smuzhiyun 	 * OR to check if the other IOC has acknowledged failure.
322*4882a593Smuzhiyun 	 *
323*4882a593Smuzhiyun 	 * So, this IOC can be in UNINIT, INITING, DISABLED, FAIL
324*4882a593Smuzhiyun 	 * or in MEMTEST states. In a normal scenario, this IOC
325*4882a593Smuzhiyun 	 * can not be in OP state when this function is called.
326*4882a593Smuzhiyun 	 *
327*4882a593Smuzhiyun 	 * However, this IOC could still be in OP state when
328*4882a593Smuzhiyun 	 * the OS driver is starting up, if the OptROM code has
329*4882a593Smuzhiyun 	 * left it in that state.
330*4882a593Smuzhiyun 	 *
331*4882a593Smuzhiyun 	 * If we had marked this IOC's fwstate as BFI_IOC_FAIL
332*4882a593Smuzhiyun 	 * in the failure case and now, if the fwstate is not
333*4882a593Smuzhiyun 	 * BFI_IOC_FAIL it implies that the other PCI fn have
334*4882a593Smuzhiyun 	 * reinitialized the ASIC or this IOC got disabled, so
335*4882a593Smuzhiyun 	 * return TRUE.
336*4882a593Smuzhiyun 	 */
337*4882a593Smuzhiyun 	if (fwstate == BFI_IOC_UNINIT ||
338*4882a593Smuzhiyun 		fwstate == BFI_IOC_INITING ||
339*4882a593Smuzhiyun 		fwstate == BFI_IOC_DISABLED ||
340*4882a593Smuzhiyun 		fwstate == BFI_IOC_MEMTEST ||
341*4882a593Smuzhiyun 		fwstate == BFI_IOC_OP)
342*4882a593Smuzhiyun 		return BFA_TRUE;
343*4882a593Smuzhiyun 	else {
344*4882a593Smuzhiyun 		alt_fwstate = bfa_ioc_cb_get_alt_ioc_fwstate(ioc);
345*4882a593Smuzhiyun 		if (alt_fwstate == BFI_IOC_FAIL ||
346*4882a593Smuzhiyun 			alt_fwstate == BFI_IOC_DISABLED ||
347*4882a593Smuzhiyun 			alt_fwstate == BFI_IOC_UNINIT ||
348*4882a593Smuzhiyun 			alt_fwstate == BFI_IOC_INITING ||
349*4882a593Smuzhiyun 			alt_fwstate == BFI_IOC_MEMTEST)
350*4882a593Smuzhiyun 			return BFA_TRUE;
351*4882a593Smuzhiyun 		else
352*4882a593Smuzhiyun 			return BFA_FALSE;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun bfa_status_t
bfa_ioc_cb_pll_init(void __iomem * rb,enum bfi_asic_mode fcmode)357*4882a593Smuzhiyun bfa_ioc_cb_pll_init(void __iomem *rb, enum bfi_asic_mode fcmode)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u32	pll_sclk, pll_fclk, join_bits;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	pll_sclk = __APP_PLL_SCLK_ENABLE | __APP_PLL_SCLK_LRESETN |
362*4882a593Smuzhiyun 		__APP_PLL_SCLK_P0_1(3U) |
363*4882a593Smuzhiyun 		__APP_PLL_SCLK_JITLMT0_1(3U) |
364*4882a593Smuzhiyun 		__APP_PLL_SCLK_CNTLMT0_1(3U);
365*4882a593Smuzhiyun 	pll_fclk = __APP_PLL_LCLK_ENABLE | __APP_PLL_LCLK_LRESETN |
366*4882a593Smuzhiyun 		__APP_PLL_LCLK_RSEL200500 | __APP_PLL_LCLK_P0_1(3U) |
367*4882a593Smuzhiyun 		__APP_PLL_LCLK_JITLMT0_1(3U) |
368*4882a593Smuzhiyun 		__APP_PLL_LCLK_CNTLMT0_1(3U);
369*4882a593Smuzhiyun 	join_bits = readl(rb + BFA_IOC0_STATE_REG) &
370*4882a593Smuzhiyun 			BFA_IOC_CB_JOIN_MASK;
371*4882a593Smuzhiyun 	writel((BFI_IOC_UNINIT | join_bits), (rb + BFA_IOC0_STATE_REG));
372*4882a593Smuzhiyun 	join_bits = readl(rb + BFA_IOC1_STATE_REG) &
373*4882a593Smuzhiyun 			BFA_IOC_CB_JOIN_MASK;
374*4882a593Smuzhiyun 	writel((BFI_IOC_UNINIT | join_bits), (rb + BFA_IOC1_STATE_REG));
375*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
376*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
377*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
378*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
379*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN0_INT_MSK));
380*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN1_INT_MSK));
381*4882a593Smuzhiyun 	writel(__APP_PLL_SCLK_LOGIC_SOFT_RESET, rb + APP_PLL_SCLK_CTL_REG);
382*4882a593Smuzhiyun 	writel(__APP_PLL_SCLK_BYPASS | __APP_PLL_SCLK_LOGIC_SOFT_RESET,
383*4882a593Smuzhiyun 			rb + APP_PLL_SCLK_CTL_REG);
384*4882a593Smuzhiyun 	writel(__APP_PLL_LCLK_LOGIC_SOFT_RESET, rb + APP_PLL_LCLK_CTL_REG);
385*4882a593Smuzhiyun 	writel(__APP_PLL_LCLK_BYPASS | __APP_PLL_LCLK_LOGIC_SOFT_RESET,
386*4882a593Smuzhiyun 			rb + APP_PLL_LCLK_CTL_REG);
387*4882a593Smuzhiyun 	udelay(2);
388*4882a593Smuzhiyun 	writel(__APP_PLL_SCLK_LOGIC_SOFT_RESET, rb + APP_PLL_SCLK_CTL_REG);
389*4882a593Smuzhiyun 	writel(__APP_PLL_LCLK_LOGIC_SOFT_RESET, rb + APP_PLL_LCLK_CTL_REG);
390*4882a593Smuzhiyun 	writel(pll_sclk | __APP_PLL_SCLK_LOGIC_SOFT_RESET,
391*4882a593Smuzhiyun 			rb + APP_PLL_SCLK_CTL_REG);
392*4882a593Smuzhiyun 	writel(pll_fclk | __APP_PLL_LCLK_LOGIC_SOFT_RESET,
393*4882a593Smuzhiyun 			rb + APP_PLL_LCLK_CTL_REG);
394*4882a593Smuzhiyun 	udelay(2000);
395*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN0_INT_STATUS));
396*4882a593Smuzhiyun 	writel(0xffffffffU, (rb + HOSTFN1_INT_STATUS));
397*4882a593Smuzhiyun 	writel(pll_sclk, (rb + APP_PLL_SCLK_CTL_REG));
398*4882a593Smuzhiyun 	writel(pll_fclk, (rb + APP_PLL_LCLK_CTL_REG));
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return BFA_STATUS_OK;
401*4882a593Smuzhiyun }
402