xref: /OK3568_Linux_fs/kernel/drivers/scsi/bfa/bfa_hw_ct.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2014- QLogic Corporation.
5*4882a593Smuzhiyun  * All rights reserved
6*4882a593Smuzhiyun  * www.qlogic.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "bfad_drv.h"
12*4882a593Smuzhiyun #include "bfa_modules.h"
13*4882a593Smuzhiyun #include "bfi_reg.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun BFA_TRC_FILE(HAL, IOCFC_CT);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Dummy interrupt handler for handling spurious interrupt during chip-reinit.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun static void
bfa_hwct_msix_dummy(struct bfa_s * bfa,int vec)21*4882a593Smuzhiyun bfa_hwct_msix_dummy(struct bfa_s *bfa, int vec)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun void
bfa_hwct_reginit(struct bfa_s * bfa)26*4882a593Smuzhiyun bfa_hwct_reginit(struct bfa_s *bfa)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	struct bfa_iocfc_regs_s	*bfa_regs = &bfa->iocfc.bfa_regs;
29*4882a593Smuzhiyun 	void __iomem *kva = bfa_ioc_bar0(&bfa->ioc);
30*4882a593Smuzhiyun 	int	fn = bfa_ioc_pcifn(&bfa->ioc);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	if (fn == 0) {
33*4882a593Smuzhiyun 		bfa_regs->intr_status = (kva + HOSTFN0_INT_STATUS);
34*4882a593Smuzhiyun 		bfa_regs->intr_mask   = (kva + HOSTFN0_INT_MSK);
35*4882a593Smuzhiyun 	} else {
36*4882a593Smuzhiyun 		bfa_regs->intr_status = (kva + HOSTFN1_INT_STATUS);
37*4882a593Smuzhiyun 		bfa_regs->intr_mask   = (kva + HOSTFN1_INT_MSK);
38*4882a593Smuzhiyun 	}
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun void
bfa_hwct2_reginit(struct bfa_s * bfa)42*4882a593Smuzhiyun bfa_hwct2_reginit(struct bfa_s *bfa)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct bfa_iocfc_regs_s *bfa_regs = &bfa->iocfc.bfa_regs;
45*4882a593Smuzhiyun 	void __iomem	*kva = bfa_ioc_bar0(&bfa->ioc);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bfa_regs->intr_status = (kva + CT2_HOSTFN_INT_STATUS);
48*4882a593Smuzhiyun 	bfa_regs->intr_mask   = (kva + CT2_HOSTFN_INTR_MASK);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun void
bfa_hwct_reqq_ack(struct bfa_s * bfa,int reqq)52*4882a593Smuzhiyun bfa_hwct_reqq_ack(struct bfa_s *bfa, int reqq)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u32	r32;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	r32 = readl(bfa->iocfc.bfa_regs.cpe_q_ctrl[reqq]);
57*4882a593Smuzhiyun 	writel(r32, bfa->iocfc.bfa_regs.cpe_q_ctrl[reqq]);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * Actions to respond RME Interrupt for Catapult ASIC:
62*4882a593Smuzhiyun  * - Write 1 to Interrupt Status register (INTx only - done in bfa_intx())
63*4882a593Smuzhiyun  * - Acknowledge by writing to RME Queue Control register
64*4882a593Smuzhiyun  * - Update CI
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun void
bfa_hwct_rspq_ack(struct bfa_s * bfa,int rspq,u32 ci)67*4882a593Smuzhiyun bfa_hwct_rspq_ack(struct bfa_s *bfa, int rspq, u32 ci)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	u32	r32;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	r32 = readl(bfa->iocfc.bfa_regs.rme_q_ctrl[rspq]);
72*4882a593Smuzhiyun 	writel(r32, bfa->iocfc.bfa_regs.rme_q_ctrl[rspq]);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	bfa_rspq_ci(bfa, rspq) = ci;
75*4882a593Smuzhiyun 	writel(ci, bfa->iocfc.bfa_regs.rme_q_ci[rspq]);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Actions to respond RME Interrupt for Catapult2 ASIC:
80*4882a593Smuzhiyun  * - Write 1 to Interrupt Status register (INTx only - done in bfa_intx())
81*4882a593Smuzhiyun  * - Update CI
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun void
bfa_hwct2_rspq_ack(struct bfa_s * bfa,int rspq,u32 ci)84*4882a593Smuzhiyun bfa_hwct2_rspq_ack(struct bfa_s *bfa, int rspq, u32 ci)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	bfa_rspq_ci(bfa, rspq) = ci;
87*4882a593Smuzhiyun 	writel(ci, bfa->iocfc.bfa_regs.rme_q_ci[rspq]);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun void
bfa_hwct_msix_getvecs(struct bfa_s * bfa,u32 * msix_vecs_bmap,u32 * num_vecs,u32 * max_vec_bit)91*4882a593Smuzhiyun bfa_hwct_msix_getvecs(struct bfa_s *bfa, u32 *msix_vecs_bmap,
92*4882a593Smuzhiyun 		 u32 *num_vecs, u32 *max_vec_bit)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	*msix_vecs_bmap = (1 << BFI_MSIX_CT_MAX) - 1;
95*4882a593Smuzhiyun 	*max_vec_bit = (1 << (BFI_MSIX_CT_MAX - 1));
96*4882a593Smuzhiyun 	*num_vecs = BFI_MSIX_CT_MAX;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Setup MSI-X vector for catapult
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun void
bfa_hwct_msix_init(struct bfa_s * bfa,int nvecs)103*4882a593Smuzhiyun bfa_hwct_msix_init(struct bfa_s *bfa, int nvecs)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	WARN_ON((nvecs != 1) && (nvecs != BFI_MSIX_CT_MAX));
106*4882a593Smuzhiyun 	bfa_trc(bfa, nvecs);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	bfa->msix.nvecs = nvecs;
109*4882a593Smuzhiyun 	bfa_hwct_msix_uninstall(bfa);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun void
bfa_hwct_msix_ctrl_install(struct bfa_s * bfa)113*4882a593Smuzhiyun bfa_hwct_msix_ctrl_install(struct bfa_s *bfa)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	if (bfa->msix.nvecs == 0)
116*4882a593Smuzhiyun 		return;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (bfa->msix.nvecs == 1)
119*4882a593Smuzhiyun 		bfa->msix.handler[BFI_MSIX_LPU_ERR_CT] = bfa_msix_all;
120*4882a593Smuzhiyun 	else
121*4882a593Smuzhiyun 		bfa->msix.handler[BFI_MSIX_LPU_ERR_CT] = bfa_msix_lpu_err;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun void
bfa_hwct_msix_queue_install(struct bfa_s * bfa)125*4882a593Smuzhiyun bfa_hwct_msix_queue_install(struct bfa_s *bfa)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	int i;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (bfa->msix.nvecs == 0)
130*4882a593Smuzhiyun 		return;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (bfa->msix.nvecs == 1) {
133*4882a593Smuzhiyun 		for (i = BFI_MSIX_CPE_QMIN_CT; i < BFI_MSIX_CT_MAX; i++)
134*4882a593Smuzhiyun 			bfa->msix.handler[i] = bfa_msix_all;
135*4882a593Smuzhiyun 		return;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	for (i = BFI_MSIX_CPE_QMIN_CT; i <= BFI_MSIX_CPE_QMAX_CT; i++)
139*4882a593Smuzhiyun 		bfa->msix.handler[i] = bfa_msix_reqq;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	for (i = BFI_MSIX_RME_QMIN_CT; i <= BFI_MSIX_RME_QMAX_CT; i++)
142*4882a593Smuzhiyun 		bfa->msix.handler[i] = bfa_msix_rspq;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun void
bfa_hwct_msix_uninstall(struct bfa_s * bfa)146*4882a593Smuzhiyun bfa_hwct_msix_uninstall(struct bfa_s *bfa)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	int i;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	for (i = 0; i < BFI_MSIX_CT_MAX; i++)
151*4882a593Smuzhiyun 		bfa->msix.handler[i] = bfa_hwct_msix_dummy;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Enable MSI-X vectors
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun void
bfa_hwct_isr_mode_set(struct bfa_s * bfa,bfa_boolean_t msix)158*4882a593Smuzhiyun bfa_hwct_isr_mode_set(struct bfa_s *bfa, bfa_boolean_t msix)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	bfa_trc(bfa, 0);
161*4882a593Smuzhiyun 	bfa_ioc_isr_mode_set(&bfa->ioc, msix);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun void
bfa_hwct_msix_get_rme_range(struct bfa_s * bfa,u32 * start,u32 * end)165*4882a593Smuzhiyun bfa_hwct_msix_get_rme_range(struct bfa_s *bfa, u32 *start, u32 *end)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	*start = BFI_MSIX_RME_QMIN_CT;
168*4882a593Smuzhiyun 	*end = BFI_MSIX_RME_QMAX_CT;
169*4882a593Smuzhiyun }
170