1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright 2017 Broadcom. All Rights Reserved. 4*4882a593Smuzhiyun * The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Contact Information: 7*4882a593Smuzhiyun * linux-drivers@broadcom.com 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _BEISCSI_MAIN_ 11*4882a593Smuzhiyun #define _BEISCSI_MAIN_ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/kernel.h> 14*4882a593Smuzhiyun #include <linux/pci.h> 15*4882a593Smuzhiyun #include <linux/if_ether.h> 16*4882a593Smuzhiyun #include <linux/in.h> 17*4882a593Smuzhiyun #include <linux/ctype.h> 18*4882a593Smuzhiyun #include <linux/module.h> 19*4882a593Smuzhiyun #include <linux/aer.h> 20*4882a593Smuzhiyun #include <scsi/scsi.h> 21*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h> 22*4882a593Smuzhiyun #include <scsi/scsi_device.h> 23*4882a593Smuzhiyun #include <scsi/scsi_host.h> 24*4882a593Smuzhiyun #include <scsi/iscsi_proto.h> 25*4882a593Smuzhiyun #include <scsi/libiscsi.h> 26*4882a593Smuzhiyun #include <scsi/scsi_transport_iscsi.h> 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define DRV_NAME "be2iscsi" 29*4882a593Smuzhiyun #define BUILD_STR "11.4.0.1" 30*4882a593Smuzhiyun #define BE_NAME "Emulex OneConnect" \ 31*4882a593Smuzhiyun "Open-iSCSI Driver version" BUILD_STR 32*4882a593Smuzhiyun #define DRV_DESC BE_NAME " " "Driver" 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define BE_VENDOR_ID 0x19A2 35*4882a593Smuzhiyun #define ELX_VENDOR_ID 0x10DF 36*4882a593Smuzhiyun /* DEVICE ID's for BE2 */ 37*4882a593Smuzhiyun #define BE_DEVICE_ID1 0x212 38*4882a593Smuzhiyun #define OC_DEVICE_ID1 0x702 39*4882a593Smuzhiyun #define OC_DEVICE_ID2 0x703 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* DEVICE ID's for BE3 */ 42*4882a593Smuzhiyun #define BE_DEVICE_ID2 0x222 43*4882a593Smuzhiyun #define OC_DEVICE_ID3 0x712 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* DEVICE ID for SKH */ 46*4882a593Smuzhiyun #define OC_SKH_ID1 0x722 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define BE2_IO_DEPTH 1024 49*4882a593Smuzhiyun #define BE2_MAX_SESSIONS 256 50*4882a593Smuzhiyun #define BE2_TMFS 16 51*4882a593Smuzhiyun #define BE2_NOPOUT_REQ 16 52*4882a593Smuzhiyun #define BE2_SGE 32 53*4882a593Smuzhiyun #define BE2_DEFPDU_HDR_SZ 64 54*4882a593Smuzhiyun #define BE2_DEFPDU_DATA_SZ 8192 55*4882a593Smuzhiyun #define BE2_MAX_NUM_CQ_PROC 512 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define MAX_CPUS 64U 58*4882a593Smuzhiyun #define BEISCSI_MAX_NUM_CPUS 7 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define BEISCSI_VER_STRLEN 32 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define BEISCSI_SGLIST_ELEMENTS 30 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /** 65*4882a593Smuzhiyun * BE_INVLDT_CMD_TBL_SZ is 128 which is total number commands that can 66*4882a593Smuzhiyun * be invalidated at a time, consider it before changing the value of 67*4882a593Smuzhiyun * BEISCSI_CMD_PER_LUN. 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */ 70*4882a593Smuzhiyun #define BEISCSI_MAX_SECTORS 1024 /* scsi_host->max_sectors */ 71*4882a593Smuzhiyun #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */ 74*4882a593Smuzhiyun #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */ 75*4882a593Smuzhiyun #define BEISCSI_MAX_FRAGS_INIT 192 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define BE_SENSE_INFO_SIZE 258 78*4882a593Smuzhiyun #define BE_ISCSI_PDU_HEADER_SIZE 64 79*4882a593Smuzhiyun #define BE_MIN_MEM_SIZE 16384 80*4882a593Smuzhiyun #define MAX_CMD_SZ 65536 81*4882a593Smuzhiyun #define IIOC_SCSI_DATA 0x05 /* Write Operation */ 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /** 84*4882a593Smuzhiyun * hardware needs the async PDU buffers to be posted in multiples of 8 85*4882a593Smuzhiyun * So have atleast 8 of them by default 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \ 89*4882a593Smuzhiyun (phwi->phwi_ctxt->pasync_ctx[ulp_num]) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /********* Memory BAR register ************/ 92*4882a593Smuzhiyun #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc 93*4882a593Smuzhiyun /** 94*4882a593Smuzhiyun * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt 95*4882a593Smuzhiyun * Disable" may still globally block interrupts in addition to individual 96*4882a593Smuzhiyun * interrupt masks; a mechanism for the device driver to block all interrupts 97*4882a593Smuzhiyun * atomically without having to arbitrate for the PCI Interrupt Disable bit 98*4882a593Smuzhiyun * with the OS. 99*4882a593Smuzhiyun */ 100*4882a593Smuzhiyun #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /********* ISR0 Register offset **********/ 103*4882a593Smuzhiyun #define CEV_ISR0_OFFSET 0xC18 104*4882a593Smuzhiyun #define CEV_ISR_SIZE 4 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /** 107*4882a593Smuzhiyun * Macros for reading/writing a protection domain or CSR registers 108*4882a593Smuzhiyun * in BladeEngine. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define DB_TXULP0_OFFSET 0x40 112*4882a593Smuzhiyun #define DB_RXULP0_OFFSET 0xA0 113*4882a593Smuzhiyun /********* Event Q door bell *************/ 114*4882a593Smuzhiyun #define DB_EQ_OFFSET DB_CQ_OFFSET 115*4882a593Smuzhiyun #define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */ 116*4882a593Smuzhiyun /* Clear the interrupt for this eq */ 117*4882a593Smuzhiyun #define DB_EQ_CLR_SHIFT (9) /* bit 9 */ 118*4882a593Smuzhiyun /* Must be 1 */ 119*4882a593Smuzhiyun #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */ 120*4882a593Smuzhiyun /* Higher Order EQ_ID bit */ 121*4882a593Smuzhiyun #define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */ 122*4882a593Smuzhiyun #define DB_EQ_HIGH_SET_SHIFT 11 123*4882a593Smuzhiyun #define DB_EQ_HIGH_FEILD_SHIFT 9 124*4882a593Smuzhiyun /* Number of event entries processed */ 125*4882a593Smuzhiyun #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */ 126*4882a593Smuzhiyun /* Rearm bit */ 127*4882a593Smuzhiyun #define DB_EQ_REARM_SHIFT (29) /* bit 29 */ 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /********* Compl Q door bell *************/ 130*4882a593Smuzhiyun #define DB_CQ_OFFSET 0x120 131*4882a593Smuzhiyun #define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */ 132*4882a593Smuzhiyun /* Higher Order CQ_ID bit */ 133*4882a593Smuzhiyun #define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */ 134*4882a593Smuzhiyun #define DB_CQ_HIGH_SET_SHIFT 11 135*4882a593Smuzhiyun #define DB_CQ_HIGH_FEILD_SHIFT 10 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* Number of event entries processed */ 138*4882a593Smuzhiyun #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */ 139*4882a593Smuzhiyun /* Rearm bit */ 140*4882a593Smuzhiyun #define DB_CQ_REARM_SHIFT (29) /* bit 29 */ 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr) 143*4882a593Smuzhiyun #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\ 144*4882a593Smuzhiyun (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id) 145*4882a593Smuzhiyun #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\ 146*4882a593Smuzhiyun (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define PAGES_REQUIRED(x) \ 149*4882a593Smuzhiyun ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE)) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define MEM_DESCR_OFFSET 8 152*4882a593Smuzhiyun #define BEISCSI_DEFQ_HDR 1 153*4882a593Smuzhiyun #define BEISCSI_DEFQ_DATA 0 154*4882a593Smuzhiyun enum be_mem_enum { 155*4882a593Smuzhiyun HWI_MEM_ADDN_CONTEXT, 156*4882a593Smuzhiyun HWI_MEM_WRB, 157*4882a593Smuzhiyun HWI_MEM_WRBH, 158*4882a593Smuzhiyun HWI_MEM_SGLH, 159*4882a593Smuzhiyun HWI_MEM_SGE, 160*4882a593Smuzhiyun HWI_MEM_TEMPLATE_HDR_ULP0, 161*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */ 162*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_BUF_ULP0, 163*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_RING_ULP0, 164*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_RING_ULP0, 165*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_HANDLE_ULP0, 166*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */ 167*4882a593Smuzhiyun HWI_MEM_ASYNC_PDU_CONTEXT_ULP0, 168*4882a593Smuzhiyun HWI_MEM_TEMPLATE_HDR_ULP1, 169*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */ 170*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_BUF_ULP1, 171*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_RING_ULP1, 172*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_RING_ULP1, 173*4882a593Smuzhiyun HWI_MEM_ASYNC_HEADER_HANDLE_ULP1, 174*4882a593Smuzhiyun HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */ 175*4882a593Smuzhiyun HWI_MEM_ASYNC_PDU_CONTEXT_ULP1, 176*4882a593Smuzhiyun ISCSI_MEM_GLOBAL_HEADER, 177*4882a593Smuzhiyun SE_MEM_MAX 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun struct be_bus_address32 { 181*4882a593Smuzhiyun unsigned int address_lo; 182*4882a593Smuzhiyun unsigned int address_hi; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun struct be_bus_address64 { 186*4882a593Smuzhiyun unsigned long long address; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun struct be_bus_address { 190*4882a593Smuzhiyun union { 191*4882a593Smuzhiyun struct be_bus_address32 a32; 192*4882a593Smuzhiyun struct be_bus_address64 a64; 193*4882a593Smuzhiyun } u; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun struct mem_array { 197*4882a593Smuzhiyun struct be_bus_address bus_address; /* Bus address of location */ 198*4882a593Smuzhiyun void *virtual_address; /* virtual address to the location */ 199*4882a593Smuzhiyun unsigned int size; /* Size required by memory block */ 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun struct be_mem_descriptor { 203*4882a593Smuzhiyun unsigned int size_in_bytes; /* Size required by memory block */ 204*4882a593Smuzhiyun unsigned int num_elements; 205*4882a593Smuzhiyun struct mem_array *mem_array; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun struct sgl_handle { 209*4882a593Smuzhiyun unsigned int sgl_index; 210*4882a593Smuzhiyun unsigned int type; 211*4882a593Smuzhiyun unsigned int cid; 212*4882a593Smuzhiyun struct iscsi_task *task; 213*4882a593Smuzhiyun struct iscsi_sge *pfrag; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun struct hba_parameters { 217*4882a593Smuzhiyun unsigned int ios_per_ctrl; 218*4882a593Smuzhiyun unsigned int cxns_per_ctrl; 219*4882a593Smuzhiyun unsigned int icds_per_ctrl; 220*4882a593Smuzhiyun unsigned int num_sge_per_io; 221*4882a593Smuzhiyun unsigned int defpdu_hdr_sz; 222*4882a593Smuzhiyun unsigned int defpdu_data_sz; 223*4882a593Smuzhiyun unsigned int num_cq_entries; 224*4882a593Smuzhiyun unsigned int num_eq_entries; 225*4882a593Smuzhiyun unsigned int wrbs_per_cxn; 226*4882a593Smuzhiyun unsigned int hwi_ws_sz; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \ 230*4882a593Smuzhiyun (phwi_ctrlr->wrb_context[cri].ulp_num) 231*4882a593Smuzhiyun struct hwi_wrb_context { 232*4882a593Smuzhiyun spinlock_t wrb_lock; 233*4882a593Smuzhiyun struct wrb_handle **pwrb_handle_base; 234*4882a593Smuzhiyun struct wrb_handle **pwrb_handle_basestd; 235*4882a593Smuzhiyun struct iscsi_wrb *plast_wrb; 236*4882a593Smuzhiyun unsigned short alloc_index; 237*4882a593Smuzhiyun unsigned short free_index; 238*4882a593Smuzhiyun unsigned short wrb_handles_available; 239*4882a593Smuzhiyun unsigned short cid; 240*4882a593Smuzhiyun uint8_t ulp_num; /* ULP to which CID binded */ 241*4882a593Smuzhiyun uint32_t doorbell_offset; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun struct ulp_cid_info { 245*4882a593Smuzhiyun unsigned short *cid_array; 246*4882a593Smuzhiyun unsigned short avlbl_cids; 247*4882a593Smuzhiyun unsigned short cid_alloc; 248*4882a593Smuzhiyun unsigned short cid_free; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #include "be.h" 252*4882a593Smuzhiyun #define chip_be2(phba) (phba->generation == BE_GEN2) 253*4882a593Smuzhiyun #define chip_be3_r(phba) (phba->generation == BE_GEN3) 254*4882a593Smuzhiyun #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba))) 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define BEISCSI_ULP0 0 257*4882a593Smuzhiyun #define BEISCSI_ULP1 1 258*4882a593Smuzhiyun #define BEISCSI_ULP_COUNT 2 259*4882a593Smuzhiyun #define BEISCSI_ULP0_LOADED 0x01 260*4882a593Smuzhiyun #define BEISCSI_ULP1_LOADED 0x02 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \ 263*4882a593Smuzhiyun (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids) 264*4882a593Smuzhiyun #define BEISCSI_ULP0_AVLBL_CID(phba) \ 265*4882a593Smuzhiyun BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0) 266*4882a593Smuzhiyun #define BEISCSI_ULP1_AVLBL_CID(phba) \ 267*4882a593Smuzhiyun BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun struct beiscsi_hba { 270*4882a593Smuzhiyun struct hba_parameters params; 271*4882a593Smuzhiyun struct hwi_controller *phwi_ctrlr; 272*4882a593Smuzhiyun unsigned int mem_req[SE_MEM_MAX]; 273*4882a593Smuzhiyun /* PCI BAR mapped addresses */ 274*4882a593Smuzhiyun u8 __iomem *csr_va; /* CSR */ 275*4882a593Smuzhiyun u8 __iomem *db_va; /* Door Bell */ 276*4882a593Smuzhiyun u8 __iomem *pci_va; /* PCI Config */ 277*4882a593Smuzhiyun /* PCI representation of our HBA */ 278*4882a593Smuzhiyun struct pci_dev *pcidev; 279*4882a593Smuzhiyun unsigned int num_cpus; 280*4882a593Smuzhiyun unsigned int nxt_cqid; 281*4882a593Smuzhiyun char *msi_name[MAX_CPUS]; 282*4882a593Smuzhiyun struct be_mem_descriptor *init_mem; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun unsigned short io_sgl_alloc_index; 285*4882a593Smuzhiyun unsigned short io_sgl_free_index; 286*4882a593Smuzhiyun unsigned short io_sgl_hndl_avbl; 287*4882a593Smuzhiyun struct sgl_handle **io_sgl_hndl_base; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun unsigned short eh_sgl_alloc_index; 290*4882a593Smuzhiyun unsigned short eh_sgl_free_index; 291*4882a593Smuzhiyun unsigned short eh_sgl_hndl_avbl; 292*4882a593Smuzhiyun struct sgl_handle **eh_sgl_hndl_base; 293*4882a593Smuzhiyun spinlock_t io_sgl_lock; 294*4882a593Smuzhiyun spinlock_t mgmt_sgl_lock; 295*4882a593Smuzhiyun spinlock_t async_pdu_lock; 296*4882a593Smuzhiyun struct list_head hba_queue; 297*4882a593Smuzhiyun #define BE_MAX_SESSION 2048 298*4882a593Smuzhiyun #define BE_INVALID_CID 0xffff 299*4882a593Smuzhiyun #define BE_SET_CID_TO_CRI(cri_index, cid) \ 300*4882a593Smuzhiyun (phba->cid_to_cri_map[cid] = cri_index) 301*4882a593Smuzhiyun #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid]) 302*4882a593Smuzhiyun unsigned short cid_to_cri_map[BE_MAX_SESSION]; 303*4882a593Smuzhiyun struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT]; 304*4882a593Smuzhiyun struct iscsi_endpoint **ep_array; 305*4882a593Smuzhiyun struct beiscsi_conn **conn_table; 306*4882a593Smuzhiyun struct Scsi_Host *shost; 307*4882a593Smuzhiyun struct iscsi_iface *ipv4_iface; 308*4882a593Smuzhiyun struct iscsi_iface *ipv6_iface; 309*4882a593Smuzhiyun struct { 310*4882a593Smuzhiyun /** 311*4882a593Smuzhiyun * group together since they are used most frequently 312*4882a593Smuzhiyun * for cid to cri conversion 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun #define BEISCSI_PHYS_PORT_MAX 4 315*4882a593Smuzhiyun unsigned int phys_port; 316*4882a593Smuzhiyun /* valid values of phys_port id are 0, 1, 2, 3 */ 317*4882a593Smuzhiyun unsigned int eqid_count; 318*4882a593Smuzhiyun unsigned int cqid_count; 319*4882a593Smuzhiyun unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT]; 320*4882a593Smuzhiyun #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \ 321*4882a593Smuzhiyun (phba->fw_config.iscsi_cid_count[ulp_num]) 322*4882a593Smuzhiyun unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT]; 323*4882a593Smuzhiyun unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT]; 324*4882a593Smuzhiyun unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT]; 325*4882a593Smuzhiyun unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT]; 326*4882a593Smuzhiyun unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT]; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun unsigned short iscsi_features; 329*4882a593Smuzhiyun uint16_t dual_ulp_aware; 330*4882a593Smuzhiyun unsigned long ulp_supported; 331*4882a593Smuzhiyun } fw_config; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun unsigned long state; 334*4882a593Smuzhiyun #define BEISCSI_HBA_ONLINE 0 335*4882a593Smuzhiyun #define BEISCSI_HBA_LINK_UP 1 336*4882a593Smuzhiyun #define BEISCSI_HBA_BOOT_FOUND 2 337*4882a593Smuzhiyun #define BEISCSI_HBA_BOOT_WORK 3 338*4882a593Smuzhiyun #define BEISCSI_HBA_UER_SUPP 4 339*4882a593Smuzhiyun #define BEISCSI_HBA_PCI_ERR 5 340*4882a593Smuzhiyun #define BEISCSI_HBA_FW_TIMEOUT 6 341*4882a593Smuzhiyun #define BEISCSI_HBA_IN_UE 7 342*4882a593Smuzhiyun #define BEISCSI_HBA_IN_TPE 8 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* error bits */ 345*4882a593Smuzhiyun #define BEISCSI_HBA_IN_ERR ((1 << BEISCSI_HBA_PCI_ERR) | \ 346*4882a593Smuzhiyun (1 << BEISCSI_HBA_FW_TIMEOUT) | \ 347*4882a593Smuzhiyun (1 << BEISCSI_HBA_IN_UE) | \ 348*4882a593Smuzhiyun (1 << BEISCSI_HBA_IN_TPE)) 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun u8 optic_state; 351*4882a593Smuzhiyun struct delayed_work eqd_update; 352*4882a593Smuzhiyun /* update EQ delay timer every 1000ms */ 353*4882a593Smuzhiyun #define BEISCSI_EQD_UPDATE_INTERVAL 1000 354*4882a593Smuzhiyun struct timer_list hw_check; 355*4882a593Smuzhiyun /* check for UE every 1000ms */ 356*4882a593Smuzhiyun #define BEISCSI_UE_DETECT_INTERVAL 1000 357*4882a593Smuzhiyun u32 ue2rp; 358*4882a593Smuzhiyun struct delayed_work recover_port; 359*4882a593Smuzhiyun struct work_struct sess_work; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun bool mac_addr_set; 362*4882a593Smuzhiyun u8 mac_address[ETH_ALEN]; 363*4882a593Smuzhiyun u8 port_name; 364*4882a593Smuzhiyun u8 port_speed; 365*4882a593Smuzhiyun char fw_ver_str[BEISCSI_VER_STRLEN]; 366*4882a593Smuzhiyun struct workqueue_struct *wq; /* The actuak work queue */ 367*4882a593Smuzhiyun struct be_ctrl_info ctrl; 368*4882a593Smuzhiyun unsigned int generation; 369*4882a593Smuzhiyun unsigned int interface_handle; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun struct be_aic_obj aic_obj[MAX_CPUS]; 372*4882a593Smuzhiyun unsigned int attr_log_enable; 373*4882a593Smuzhiyun int (*iotask_fn)(struct iscsi_task *, 374*4882a593Smuzhiyun struct scatterlist *sg, 375*4882a593Smuzhiyun uint32_t num_sg, uint32_t xferlen, 376*4882a593Smuzhiyun uint32_t writedir); 377*4882a593Smuzhiyun struct boot_struct { 378*4882a593Smuzhiyun int retry; 379*4882a593Smuzhiyun unsigned int tag; 380*4882a593Smuzhiyun unsigned int s_handle; 381*4882a593Smuzhiyun struct be_dma_mem nonemb_cmd; 382*4882a593Smuzhiyun enum { 383*4882a593Smuzhiyun BEISCSI_BOOT_REOPEN_SESS = 1, 384*4882a593Smuzhiyun BEISCSI_BOOT_GET_SHANDLE, 385*4882a593Smuzhiyun BEISCSI_BOOT_GET_SINFO, 386*4882a593Smuzhiyun BEISCSI_BOOT_LOGOUT_SESS, 387*4882a593Smuzhiyun BEISCSI_BOOT_CREATE_KSET, 388*4882a593Smuzhiyun } action; 389*4882a593Smuzhiyun struct mgmt_session_info boot_sess; 390*4882a593Smuzhiyun struct iscsi_boot_kset *boot_kset; 391*4882a593Smuzhiyun } boot_struct; 392*4882a593Smuzhiyun struct work_struct boot_work; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define beiscsi_hba_in_error(phba) ((phba)->state & BEISCSI_HBA_IN_ERR) 396*4882a593Smuzhiyun #define beiscsi_hba_is_online(phba) \ 397*4882a593Smuzhiyun (!beiscsi_hba_in_error((phba)) && \ 398*4882a593Smuzhiyun test_bit(BEISCSI_HBA_ONLINE, &phba->state)) 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun struct beiscsi_session { 401*4882a593Smuzhiyun struct dma_pool *bhs_pool; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /** 405*4882a593Smuzhiyun * struct beiscsi_conn - iscsi connection structure 406*4882a593Smuzhiyun */ 407*4882a593Smuzhiyun struct beiscsi_conn { 408*4882a593Smuzhiyun struct iscsi_conn *conn; 409*4882a593Smuzhiyun struct beiscsi_hba *phba; 410*4882a593Smuzhiyun u32 exp_statsn; 411*4882a593Smuzhiyun u32 doorbell_offset; 412*4882a593Smuzhiyun u32 beiscsi_conn_cid; 413*4882a593Smuzhiyun struct beiscsi_endpoint *ep; 414*4882a593Smuzhiyun unsigned short login_in_progress; 415*4882a593Smuzhiyun struct wrb_handle *plogin_wrb_handle; 416*4882a593Smuzhiyun struct sgl_handle *plogin_sgl_handle; 417*4882a593Smuzhiyun struct beiscsi_session *beiscsi_sess; 418*4882a593Smuzhiyun struct iscsi_task *task; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* This structure is used by the chip */ 422*4882a593Smuzhiyun struct pdu_data_out { 423*4882a593Smuzhiyun u32 dw[12]; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun /** 426*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 427*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 428*4882a593Smuzhiyun */ 429*4882a593Smuzhiyun struct amap_pdu_data_out { 430*4882a593Smuzhiyun u8 opcode[6]; /* opcode */ 431*4882a593Smuzhiyun u8 rsvd0[2]; /* should be 0 */ 432*4882a593Smuzhiyun u8 rsvd1[7]; 433*4882a593Smuzhiyun u8 final_bit; /* F bit */ 434*4882a593Smuzhiyun u8 rsvd2[16]; 435*4882a593Smuzhiyun u8 ahs_length[8]; /* no AHS */ 436*4882a593Smuzhiyun u8 data_len_hi[8]; 437*4882a593Smuzhiyun u8 data_len_lo[16]; /* DataSegmentLength */ 438*4882a593Smuzhiyun u8 lun[64]; 439*4882a593Smuzhiyun u8 itt[32]; /* ITT; initiator task tag */ 440*4882a593Smuzhiyun u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */ 441*4882a593Smuzhiyun u8 rsvd3[32]; 442*4882a593Smuzhiyun u8 exp_stat_sn[32]; 443*4882a593Smuzhiyun u8 rsvd4[32]; 444*4882a593Smuzhiyun u8 data_sn[32]; 445*4882a593Smuzhiyun u8 buffer_offset[32]; 446*4882a593Smuzhiyun u8 rsvd5[32]; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun struct be_cmd_bhs { 450*4882a593Smuzhiyun struct iscsi_scsi_req iscsi_hdr; 451*4882a593Smuzhiyun unsigned char pad1[16]; 452*4882a593Smuzhiyun struct pdu_data_out iscsi_data_pdu; 453*4882a593Smuzhiyun unsigned char pad2[BE_SENSE_INFO_SIZE - 454*4882a593Smuzhiyun sizeof(struct pdu_data_out)]; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun struct beiscsi_io_task { 458*4882a593Smuzhiyun struct wrb_handle *pwrb_handle; 459*4882a593Smuzhiyun struct sgl_handle *psgl_handle; 460*4882a593Smuzhiyun struct beiscsi_conn *conn; 461*4882a593Smuzhiyun struct scsi_cmnd *scsi_cmnd; 462*4882a593Smuzhiyun int num_sg; 463*4882a593Smuzhiyun struct hwi_wrb_context *pwrb_context; 464*4882a593Smuzhiyun itt_t libiscsi_itt; 465*4882a593Smuzhiyun struct be_cmd_bhs *cmd_bhs; 466*4882a593Smuzhiyun struct be_bus_address bhs_pa; 467*4882a593Smuzhiyun unsigned short bhs_len; 468*4882a593Smuzhiyun dma_addr_t mtask_addr; 469*4882a593Smuzhiyun uint32_t mtask_data_count; 470*4882a593Smuzhiyun uint8_t wrb_type; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun struct be_nonio_bhs { 474*4882a593Smuzhiyun struct iscsi_hdr iscsi_hdr; 475*4882a593Smuzhiyun unsigned char pad1[16]; 476*4882a593Smuzhiyun struct pdu_data_out iscsi_data_pdu; 477*4882a593Smuzhiyun unsigned char pad2[BE_SENSE_INFO_SIZE - 478*4882a593Smuzhiyun sizeof(struct pdu_data_out)]; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun struct be_status_bhs { 482*4882a593Smuzhiyun struct iscsi_scsi_req iscsi_hdr; 483*4882a593Smuzhiyun unsigned char pad1[16]; 484*4882a593Smuzhiyun /** 485*4882a593Smuzhiyun * The plus 2 below is to hold the sense info length that gets 486*4882a593Smuzhiyun * DMA'ed by RxULP 487*4882a593Smuzhiyun */ 488*4882a593Smuzhiyun unsigned char sense_info[BE_SENSE_INFO_SIZE]; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun struct iscsi_sge { 492*4882a593Smuzhiyun u32 dw[4]; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /** 496*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 497*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 498*4882a593Smuzhiyun */ 499*4882a593Smuzhiyun struct amap_iscsi_sge { 500*4882a593Smuzhiyun u8 addr_hi[32]; 501*4882a593Smuzhiyun u8 addr_lo[32]; 502*4882a593Smuzhiyun u8 sge_offset[22]; /* DWORD 2 */ 503*4882a593Smuzhiyun u8 rsvd0[9]; /* DWORD 2 */ 504*4882a593Smuzhiyun u8 last_sge; /* DWORD 2 */ 505*4882a593Smuzhiyun u8 len[17]; /* DWORD 3 */ 506*4882a593Smuzhiyun u8 rsvd1[15]; /* DWORD 3 */ 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun struct beiscsi_offload_params { 510*4882a593Smuzhiyun u32 dw[6]; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define OFFLD_PARAMS_ERL 0x00000003 514*4882a593Smuzhiyun #define OFFLD_PARAMS_DDE 0x00000004 515*4882a593Smuzhiyun #define OFFLD_PARAMS_HDE 0x00000008 516*4882a593Smuzhiyun #define OFFLD_PARAMS_IR2T 0x00000010 517*4882a593Smuzhiyun #define OFFLD_PARAMS_IMD 0x00000020 518*4882a593Smuzhiyun #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040 519*4882a593Smuzhiyun #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080 520*4882a593Smuzhiyun #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun /** 523*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 524*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 525*4882a593Smuzhiyun */ 526*4882a593Smuzhiyun struct amap_beiscsi_offload_params { 527*4882a593Smuzhiyun u8 max_burst_length[32]; 528*4882a593Smuzhiyun u8 max_send_data_segment_length[32]; 529*4882a593Smuzhiyun u8 first_burst_length[32]; 530*4882a593Smuzhiyun u8 erl[2]; 531*4882a593Smuzhiyun u8 dde[1]; 532*4882a593Smuzhiyun u8 hde[1]; 533*4882a593Smuzhiyun u8 ir2t[1]; 534*4882a593Smuzhiyun u8 imd[1]; 535*4882a593Smuzhiyun u8 data_seq_inorder[1]; 536*4882a593Smuzhiyun u8 pdu_seq_inorder[1]; 537*4882a593Smuzhiyun u8 max_r2t[16]; 538*4882a593Smuzhiyun u8 pad[8]; 539*4882a593Smuzhiyun u8 exp_statsn[32]; 540*4882a593Smuzhiyun u8 max_recv_data_segment_length[32]; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun struct hd_async_handle { 544*4882a593Smuzhiyun struct list_head link; 545*4882a593Smuzhiyun struct be_bus_address pa; 546*4882a593Smuzhiyun void *pbuffer; 547*4882a593Smuzhiyun u32 buffer_len; 548*4882a593Smuzhiyun u16 index; 549*4882a593Smuzhiyun u16 cri; 550*4882a593Smuzhiyun u8 is_header; 551*4882a593Smuzhiyun u8 is_final; 552*4882a593Smuzhiyun u8 in_use; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun #define BEISCSI_ASYNC_HDQ_SIZE(phba, ulp) \ 556*4882a593Smuzhiyun (BEISCSI_GET_CID_COUNT((phba), (ulp)) * 2) 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun /** 559*4882a593Smuzhiyun * This has list of async PDUs that are waiting to be processed. 560*4882a593Smuzhiyun * Buffers live in this list for a brief duration before they get 561*4882a593Smuzhiyun * processed and posted back to hardware. 562*4882a593Smuzhiyun * Note that we don't really need one cri_wait_queue per async_entry. 563*4882a593Smuzhiyun * We need one cri_wait_queue per CRI. Its easier to manage if this 564*4882a593Smuzhiyun * is tagged along with the async_entry. 565*4882a593Smuzhiyun */ 566*4882a593Smuzhiyun struct hd_async_entry { 567*4882a593Smuzhiyun struct cri_wait_queue { 568*4882a593Smuzhiyun unsigned short hdr_len; 569*4882a593Smuzhiyun unsigned int bytes_received; 570*4882a593Smuzhiyun unsigned int bytes_needed; 571*4882a593Smuzhiyun struct list_head list; 572*4882a593Smuzhiyun } wq; 573*4882a593Smuzhiyun /* handles posted to FW resides here */ 574*4882a593Smuzhiyun struct hd_async_handle *header; 575*4882a593Smuzhiyun struct hd_async_handle *data; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun struct hd_async_buf_context { 579*4882a593Smuzhiyun struct be_bus_address pa_base; 580*4882a593Smuzhiyun void *va_base; 581*4882a593Smuzhiyun void *ring_base; 582*4882a593Smuzhiyun struct hd_async_handle *handle_base; 583*4882a593Smuzhiyun u32 buffer_size; 584*4882a593Smuzhiyun u16 pi; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /** 588*4882a593Smuzhiyun * hd_async_context is declared for each ULP supporting iSCSI function. 589*4882a593Smuzhiyun */ 590*4882a593Smuzhiyun struct hd_async_context { 591*4882a593Smuzhiyun struct hd_async_buf_context async_header; 592*4882a593Smuzhiyun struct hd_async_buf_context async_data; 593*4882a593Smuzhiyun u16 num_entries; 594*4882a593Smuzhiyun /** 595*4882a593Smuzhiyun * When unsol PDU is in, it needs to be chained till all the bytes are 596*4882a593Smuzhiyun * received and then processing is done. hd_async_entry is created 597*4882a593Smuzhiyun * based on the cid_count for each ULP. When unsol PDU comes in based 598*4882a593Smuzhiyun * on the conn_id it needs to be added to the correct async_entry wq. 599*4882a593Smuzhiyun * Below defined cid_to_async_cri_map is used to reterive the 600*4882a593Smuzhiyun * async_cri_map for a particular connection. 601*4882a593Smuzhiyun * 602*4882a593Smuzhiyun * This array is initialized after beiscsi_create_wrb_rings returns. 603*4882a593Smuzhiyun * 604*4882a593Smuzhiyun * - this method takes more memory space, fixed to 2K 605*4882a593Smuzhiyun * - any support for connections greater than this the array size needs 606*4882a593Smuzhiyun * to be incremented 607*4882a593Smuzhiyun */ 608*4882a593Smuzhiyun #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid]) 609*4882a593Smuzhiyun unsigned short cid_to_async_cri_map[BE_MAX_SESSION]; 610*4882a593Smuzhiyun /** 611*4882a593Smuzhiyun * This is a variable size array. Don`t add anything after this field!! 612*4882a593Smuzhiyun */ 613*4882a593Smuzhiyun struct hd_async_entry *async_entry; 614*4882a593Smuzhiyun }; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun struct i_t_dpdu_cqe { 617*4882a593Smuzhiyun u32 dw[4]; 618*4882a593Smuzhiyun } __packed; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun /** 621*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 622*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 623*4882a593Smuzhiyun */ 624*4882a593Smuzhiyun struct amap_i_t_dpdu_cqe { 625*4882a593Smuzhiyun u8 db_addr_hi[32]; 626*4882a593Smuzhiyun u8 db_addr_lo[32]; 627*4882a593Smuzhiyun u8 code[6]; 628*4882a593Smuzhiyun u8 cid[10]; 629*4882a593Smuzhiyun u8 dpl[16]; 630*4882a593Smuzhiyun u8 index[16]; 631*4882a593Smuzhiyun u8 num_cons[10]; 632*4882a593Smuzhiyun u8 rsvd0[4]; 633*4882a593Smuzhiyun u8 final; 634*4882a593Smuzhiyun u8 valid; 635*4882a593Smuzhiyun } __packed; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun struct amap_i_t_dpdu_cqe_v2 { 638*4882a593Smuzhiyun u8 db_addr_hi[32]; /* DWORD 0 */ 639*4882a593Smuzhiyun u8 db_addr_lo[32]; /* DWORD 1 */ 640*4882a593Smuzhiyun u8 code[6]; /* DWORD 2 */ 641*4882a593Smuzhiyun u8 num_cons; /* DWORD 2*/ 642*4882a593Smuzhiyun u8 rsvd0[8]; /* DWORD 2 */ 643*4882a593Smuzhiyun u8 dpl[17]; /* DWORD 2 */ 644*4882a593Smuzhiyun u8 index[16]; /* DWORD 3 */ 645*4882a593Smuzhiyun u8 cid[13]; /* DWORD 3 */ 646*4882a593Smuzhiyun u8 rsvd1; /* DWORD 3 */ 647*4882a593Smuzhiyun u8 final; /* DWORD 3 */ 648*4882a593Smuzhiyun u8 valid; /* DWORD 3 */ 649*4882a593Smuzhiyun } __packed; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define CQE_VALID_MASK 0x80000000 652*4882a593Smuzhiyun #define CQE_CODE_MASK 0x0000003F 653*4882a593Smuzhiyun #define CQE_CID_MASK 0x0000FFC0 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define EQE_VALID_MASK 0x00000001 656*4882a593Smuzhiyun #define EQE_MAJORCODE_MASK 0x0000000E 657*4882a593Smuzhiyun #define EQE_RESID_MASK 0xFFFF0000 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun struct be_eq_entry { 660*4882a593Smuzhiyun u32 dw[1]; 661*4882a593Smuzhiyun } __packed; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /** 664*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 665*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 666*4882a593Smuzhiyun */ 667*4882a593Smuzhiyun struct amap_eq_entry { 668*4882a593Smuzhiyun u8 valid; /* DWORD 0 */ 669*4882a593Smuzhiyun u8 major_code[3]; /* DWORD 0 */ 670*4882a593Smuzhiyun u8 minor_code[12]; /* DWORD 0 */ 671*4882a593Smuzhiyun u8 resource_id[16]; /* DWORD 0 */ 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun } __packed; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun struct cq_db { 676*4882a593Smuzhiyun u32 dw[1]; 677*4882a593Smuzhiyun } __packed; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun /** 680*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 681*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 682*4882a593Smuzhiyun */ 683*4882a593Smuzhiyun struct amap_cq_db { 684*4882a593Smuzhiyun u8 qid[10]; 685*4882a593Smuzhiyun u8 event[1]; 686*4882a593Smuzhiyun u8 rsvd0[5]; 687*4882a593Smuzhiyun u8 num_popped[13]; 688*4882a593Smuzhiyun u8 rearm[1]; 689*4882a593Smuzhiyun u8 rsvd1[2]; 690*4882a593Smuzhiyun } __packed; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun void beiscsi_process_eq(struct beiscsi_hba *phba); 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun struct iscsi_wrb { 695*4882a593Smuzhiyun u32 dw[16]; 696*4882a593Smuzhiyun } __packed; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define WRB_TYPE_MASK 0xF0000000 699*4882a593Smuzhiyun #define SKH_WRB_TYPE_OFFSET 27 700*4882a593Smuzhiyun #define BE_WRB_TYPE_OFFSET 28 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \ 703*4882a593Smuzhiyun (pwrb->dw[0] |= (wrb_type << type_offset)) 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun /** 706*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 707*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 708*4882a593Smuzhiyun */ 709*4882a593Smuzhiyun struct amap_iscsi_wrb { 710*4882a593Smuzhiyun u8 lun[14]; /* DWORD 0 */ 711*4882a593Smuzhiyun u8 lt; /* DWORD 0 */ 712*4882a593Smuzhiyun u8 invld; /* DWORD 0 */ 713*4882a593Smuzhiyun u8 wrb_idx[8]; /* DWORD 0 */ 714*4882a593Smuzhiyun u8 dsp; /* DWORD 0 */ 715*4882a593Smuzhiyun u8 dmsg; /* DWORD 0 */ 716*4882a593Smuzhiyun u8 undr_run; /* DWORD 0 */ 717*4882a593Smuzhiyun u8 over_run; /* DWORD 0 */ 718*4882a593Smuzhiyun u8 type[4]; /* DWORD 0 */ 719*4882a593Smuzhiyun u8 ptr2nextwrb[8]; /* DWORD 1 */ 720*4882a593Smuzhiyun u8 r2t_exp_dtl[24]; /* DWORD 1 */ 721*4882a593Smuzhiyun u8 sgl_icd_idx[12]; /* DWORD 2 */ 722*4882a593Smuzhiyun u8 rsvd0[20]; /* DWORD 2 */ 723*4882a593Smuzhiyun u8 exp_data_sn[32]; /* DWORD 3 */ 724*4882a593Smuzhiyun u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */ 725*4882a593Smuzhiyun u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */ 726*4882a593Smuzhiyun u8 cmdsn_itt[32]; /* DWORD 6 */ 727*4882a593Smuzhiyun u8 dif_ref_tag[32]; /* DWORD 7 */ 728*4882a593Smuzhiyun u8 sge0_addr_hi[32]; /* DWORD 8 */ 729*4882a593Smuzhiyun u8 sge0_addr_lo[32]; /* DWORD 9 */ 730*4882a593Smuzhiyun u8 sge0_offset[22]; /* DWORD 10 */ 731*4882a593Smuzhiyun u8 pbs; /* DWORD 10 */ 732*4882a593Smuzhiyun u8 dif_mode[2]; /* DWORD 10 */ 733*4882a593Smuzhiyun u8 rsvd1[6]; /* DWORD 10 */ 734*4882a593Smuzhiyun u8 sge0_last; /* DWORD 10 */ 735*4882a593Smuzhiyun u8 sge0_len[17]; /* DWORD 11 */ 736*4882a593Smuzhiyun u8 dif_meta_tag[14]; /* DWORD 11 */ 737*4882a593Smuzhiyun u8 sge0_in_ddr; /* DWORD 11 */ 738*4882a593Smuzhiyun u8 sge1_addr_hi[32]; /* DWORD 12 */ 739*4882a593Smuzhiyun u8 sge1_addr_lo[32]; /* DWORD 13 */ 740*4882a593Smuzhiyun u8 sge1_r2t_offset[22]; /* DWORD 14 */ 741*4882a593Smuzhiyun u8 rsvd2[9]; /* DWORD 14 */ 742*4882a593Smuzhiyun u8 sge1_last; /* DWORD 14 */ 743*4882a593Smuzhiyun u8 sge1_len[17]; /* DWORD 15 */ 744*4882a593Smuzhiyun u8 ref_sgl_icd_idx[12]; /* DWORD 15 */ 745*4882a593Smuzhiyun u8 rsvd3[2]; /* DWORD 15 */ 746*4882a593Smuzhiyun u8 sge1_in_ddr; /* DWORD 15 */ 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun } __packed; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun struct amap_iscsi_wrb_v2 { 751*4882a593Smuzhiyun u8 r2t_exp_dtl[25]; /* DWORD 0 */ 752*4882a593Smuzhiyun u8 rsvd0[2]; /* DWORD 0*/ 753*4882a593Smuzhiyun u8 type[5]; /* DWORD 0 */ 754*4882a593Smuzhiyun u8 ptr2nextwrb[8]; /* DWORD 1 */ 755*4882a593Smuzhiyun u8 wrb_idx[8]; /* DWORD 1 */ 756*4882a593Smuzhiyun u8 lun[16]; /* DWORD 1 */ 757*4882a593Smuzhiyun u8 sgl_idx[16]; /* DWORD 2 */ 758*4882a593Smuzhiyun u8 ref_sgl_icd_idx[16]; /* DWORD 2 */ 759*4882a593Smuzhiyun u8 exp_data_sn[32]; /* DWORD 3 */ 760*4882a593Smuzhiyun u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */ 761*4882a593Smuzhiyun u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */ 762*4882a593Smuzhiyun u8 cq_id[16]; /* DWORD 6 */ 763*4882a593Smuzhiyun u8 rsvd1[16]; /* DWORD 6 */ 764*4882a593Smuzhiyun u8 cmdsn_itt[32]; /* DWORD 7 */ 765*4882a593Smuzhiyun u8 sge0_addr_hi[32]; /* DWORD 8 */ 766*4882a593Smuzhiyun u8 sge0_addr_lo[32]; /* DWORD 9 */ 767*4882a593Smuzhiyun u8 sge0_offset[24]; /* DWORD 10 */ 768*4882a593Smuzhiyun u8 rsvd2[7]; /* DWORD 10 */ 769*4882a593Smuzhiyun u8 sge0_last; /* DWORD 10 */ 770*4882a593Smuzhiyun u8 sge0_len[17]; /* DWORD 11 */ 771*4882a593Smuzhiyun u8 rsvd3[7]; /* DWORD 11 */ 772*4882a593Smuzhiyun u8 diff_enbl; /* DWORD 11 */ 773*4882a593Smuzhiyun u8 u_run; /* DWORD 11 */ 774*4882a593Smuzhiyun u8 o_run; /* DWORD 11 */ 775*4882a593Smuzhiyun u8 invld; /* DWORD 11 */ 776*4882a593Smuzhiyun u8 dsp; /* DWORD 11 */ 777*4882a593Smuzhiyun u8 dmsg; /* DWORD 11 */ 778*4882a593Smuzhiyun u8 rsvd4; /* DWORD 11 */ 779*4882a593Smuzhiyun u8 lt; /* DWORD 11 */ 780*4882a593Smuzhiyun u8 sge1_addr_hi[32]; /* DWORD 12 */ 781*4882a593Smuzhiyun u8 sge1_addr_lo[32]; /* DWORD 13 */ 782*4882a593Smuzhiyun u8 sge1_r2t_offset[24]; /* DWORD 14 */ 783*4882a593Smuzhiyun u8 rsvd5[7]; /* DWORD 14 */ 784*4882a593Smuzhiyun u8 sge1_last; /* DWORD 14 */ 785*4882a593Smuzhiyun u8 sge1_len[17]; /* DWORD 15 */ 786*4882a593Smuzhiyun u8 rsvd6[15]; /* DWORD 15 */ 787*4882a593Smuzhiyun } __packed; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid, 791*4882a593Smuzhiyun struct hwi_wrb_context **pcontext); 792*4882a593Smuzhiyun void 793*4882a593Smuzhiyun free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle); 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn, 796*4882a593Smuzhiyun struct iscsi_task *task); 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun void hwi_ring_cq_db(struct beiscsi_hba *phba, 799*4882a593Smuzhiyun unsigned int id, unsigned int num_processed, 800*4882a593Smuzhiyun unsigned char rearm); 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun unsigned int beiscsi_process_cq(struct be_eq_obj *pbe_eq, int budget); 803*4882a593Smuzhiyun void beiscsi_process_mcc_cq(struct beiscsi_hba *phba); 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun struct pdu_nop_out { 806*4882a593Smuzhiyun u32 dw[12]; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun /** 810*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 811*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 812*4882a593Smuzhiyun */ 813*4882a593Smuzhiyun struct amap_pdu_nop_out { 814*4882a593Smuzhiyun u8 opcode[6]; /* opcode 0x00 */ 815*4882a593Smuzhiyun u8 i_bit; /* I Bit */ 816*4882a593Smuzhiyun u8 x_bit; /* reserved; should be 0 */ 817*4882a593Smuzhiyun u8 fp_bit_filler1[7]; 818*4882a593Smuzhiyun u8 f_bit; /* always 1 */ 819*4882a593Smuzhiyun u8 reserved1[16]; 820*4882a593Smuzhiyun u8 ahs_length[8]; /* no AHS */ 821*4882a593Smuzhiyun u8 data_len_hi[8]; 822*4882a593Smuzhiyun u8 data_len_lo[16]; /* DataSegmentLength */ 823*4882a593Smuzhiyun u8 lun[64]; 824*4882a593Smuzhiyun u8 itt[32]; /* initiator id for ping or 0xffffffff */ 825*4882a593Smuzhiyun u8 ttt[32]; /* target id for ping or 0xffffffff */ 826*4882a593Smuzhiyun u8 cmd_sn[32]; 827*4882a593Smuzhiyun u8 exp_stat_sn[32]; 828*4882a593Smuzhiyun u8 reserved5[128]; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define PDUBASE_OPCODE_MASK 0x0000003F 832*4882a593Smuzhiyun #define PDUBASE_DATALENHI_MASK 0x0000FF00 833*4882a593Smuzhiyun #define PDUBASE_DATALENLO_MASK 0xFFFF0000 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun struct pdu_base { 836*4882a593Smuzhiyun u32 dw[16]; 837*4882a593Smuzhiyun } __packed; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun /** 840*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 841*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 842*4882a593Smuzhiyun */ 843*4882a593Smuzhiyun struct amap_pdu_base { 844*4882a593Smuzhiyun u8 opcode[6]; 845*4882a593Smuzhiyun u8 i_bit; /* immediate bit */ 846*4882a593Smuzhiyun u8 x_bit; /* reserved, always 0 */ 847*4882a593Smuzhiyun u8 reserved1[24]; /* opcode-specific fields */ 848*4882a593Smuzhiyun u8 ahs_length[8]; /* length units is 4 byte words */ 849*4882a593Smuzhiyun u8 data_len_hi[8]; 850*4882a593Smuzhiyun u8 data_len_lo[16]; /* DatasegmentLength */ 851*4882a593Smuzhiyun u8 lun[64]; /* lun or opcode-specific fields */ 852*4882a593Smuzhiyun u8 itt[32]; /* initiator task tag */ 853*4882a593Smuzhiyun u8 reserved4[224]; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun struct iscsi_target_context_update_wrb { 857*4882a593Smuzhiyun u32 dw[16]; 858*4882a593Smuzhiyun } __packed; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun /** 861*4882a593Smuzhiyun * Pseudo amap definition in which each bit of the actual structure is defined 862*4882a593Smuzhiyun * as a byte: used to calculate offset/shift/mask of each field 863*4882a593Smuzhiyun */ 864*4882a593Smuzhiyun #define BE_TGT_CTX_UPDT_CMD 0x07 865*4882a593Smuzhiyun struct amap_iscsi_target_context_update_wrb { 866*4882a593Smuzhiyun u8 lun[14]; /* DWORD 0 */ 867*4882a593Smuzhiyun u8 lt; /* DWORD 0 */ 868*4882a593Smuzhiyun u8 invld; /* DWORD 0 */ 869*4882a593Smuzhiyun u8 wrb_idx[8]; /* DWORD 0 */ 870*4882a593Smuzhiyun u8 dsp; /* DWORD 0 */ 871*4882a593Smuzhiyun u8 dmsg; /* DWORD 0 */ 872*4882a593Smuzhiyun u8 undr_run; /* DWORD 0 */ 873*4882a593Smuzhiyun u8 over_run; /* DWORD 0 */ 874*4882a593Smuzhiyun u8 type[4]; /* DWORD 0 */ 875*4882a593Smuzhiyun u8 ptr2nextwrb[8]; /* DWORD 1 */ 876*4882a593Smuzhiyun u8 max_burst_length[19]; /* DWORD 1 */ 877*4882a593Smuzhiyun u8 rsvd0[5]; /* DWORD 1 */ 878*4882a593Smuzhiyun u8 rsvd1[15]; /* DWORD 2 */ 879*4882a593Smuzhiyun u8 max_send_data_segment_length[17]; /* DWORD 2 */ 880*4882a593Smuzhiyun u8 first_burst_length[14]; /* DWORD 3 */ 881*4882a593Smuzhiyun u8 rsvd2[2]; /* DWORD 3 */ 882*4882a593Smuzhiyun u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */ 883*4882a593Smuzhiyun u8 rsvd3[5]; /* DWORD 3 */ 884*4882a593Smuzhiyun u8 session_state[3]; /* DWORD 3 */ 885*4882a593Smuzhiyun u8 rsvd4[16]; /* DWORD 4 */ 886*4882a593Smuzhiyun u8 tx_jumbo; /* DWORD 4 */ 887*4882a593Smuzhiyun u8 hde; /* DWORD 4 */ 888*4882a593Smuzhiyun u8 dde; /* DWORD 4 */ 889*4882a593Smuzhiyun u8 erl[2]; /* DWORD 4 */ 890*4882a593Smuzhiyun u8 domain_id[5]; /* DWORD 4 */ 891*4882a593Smuzhiyun u8 mode; /* DWORD 4 */ 892*4882a593Smuzhiyun u8 imd; /* DWORD 4 */ 893*4882a593Smuzhiyun u8 ir2t; /* DWORD 4 */ 894*4882a593Smuzhiyun u8 notpredblq[2]; /* DWORD 4 */ 895*4882a593Smuzhiyun u8 compltonack; /* DWORD 4 */ 896*4882a593Smuzhiyun u8 stat_sn[32]; /* DWORD 5 */ 897*4882a593Smuzhiyun u8 pad_buffer_addr_hi[32]; /* DWORD 6 */ 898*4882a593Smuzhiyun u8 pad_buffer_addr_lo[32]; /* DWORD 7 */ 899*4882a593Smuzhiyun u8 pad_addr_hi[32]; /* DWORD 8 */ 900*4882a593Smuzhiyun u8 pad_addr_lo[32]; /* DWORD 9 */ 901*4882a593Smuzhiyun u8 rsvd5[32]; /* DWORD 10 */ 902*4882a593Smuzhiyun u8 rsvd6[32]; /* DWORD 11 */ 903*4882a593Smuzhiyun u8 rsvd7[32]; /* DWORD 12 */ 904*4882a593Smuzhiyun u8 rsvd8[32]; /* DWORD 13 */ 905*4882a593Smuzhiyun u8 rsvd9[32]; /* DWORD 14 */ 906*4882a593Smuzhiyun u8 rsvd10[32]; /* DWORD 15 */ 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun } __packed; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024) 911*4882a593Smuzhiyun #define BEISCSI_MAX_CXNS 1 912*4882a593Smuzhiyun struct amap_iscsi_target_context_update_wrb_v2 { 913*4882a593Smuzhiyun u8 max_burst_length[24]; /* DWORD 0 */ 914*4882a593Smuzhiyun u8 rsvd0[3]; /* DWORD 0 */ 915*4882a593Smuzhiyun u8 type[5]; /* DWORD 0 */ 916*4882a593Smuzhiyun u8 ptr2nextwrb[8]; /* DWORD 1 */ 917*4882a593Smuzhiyun u8 wrb_idx[8]; /* DWORD 1 */ 918*4882a593Smuzhiyun u8 rsvd1[16]; /* DWORD 1 */ 919*4882a593Smuzhiyun u8 max_send_data_segment_length[24]; /* DWORD 2 */ 920*4882a593Smuzhiyun u8 rsvd2[8]; /* DWORD 2 */ 921*4882a593Smuzhiyun u8 first_burst_length[24]; /* DWORD 3 */ 922*4882a593Smuzhiyun u8 rsvd3[8]; /* DOWRD 3 */ 923*4882a593Smuzhiyun u8 max_r2t[16]; /* DWORD 4 */ 924*4882a593Smuzhiyun u8 rsvd4; /* DWORD 4 */ 925*4882a593Smuzhiyun u8 hde; /* DWORD 4 */ 926*4882a593Smuzhiyun u8 dde; /* DWORD 4 */ 927*4882a593Smuzhiyun u8 erl[2]; /* DWORD 4 */ 928*4882a593Smuzhiyun u8 rsvd5[6]; /* DWORD 4 */ 929*4882a593Smuzhiyun u8 imd; /* DWORD 4 */ 930*4882a593Smuzhiyun u8 ir2t; /* DWORD 4 */ 931*4882a593Smuzhiyun u8 rsvd6[3]; /* DWORD 4 */ 932*4882a593Smuzhiyun u8 stat_sn[32]; /* DWORD 5 */ 933*4882a593Smuzhiyun u8 rsvd7[32]; /* DWORD 6 */ 934*4882a593Smuzhiyun u8 rsvd8[32]; /* DWORD 7 */ 935*4882a593Smuzhiyun u8 max_recv_dataseg_len[24]; /* DWORD 8 */ 936*4882a593Smuzhiyun u8 rsvd9[8]; /* DWORD 8 */ 937*4882a593Smuzhiyun u8 rsvd10[32]; /* DWORD 9 */ 938*4882a593Smuzhiyun u8 rsvd11[32]; /* DWORD 10 */ 939*4882a593Smuzhiyun u8 max_cxns[16]; /* DWORD 11 */ 940*4882a593Smuzhiyun u8 rsvd12[11]; /* DWORD 11*/ 941*4882a593Smuzhiyun u8 invld; /* DWORD 11 */ 942*4882a593Smuzhiyun u8 rsvd13;/* DWORD 11*/ 943*4882a593Smuzhiyun u8 dmsg; /* DWORD 11 */ 944*4882a593Smuzhiyun u8 data_seq_inorder; /* DWORD 11 */ 945*4882a593Smuzhiyun u8 pdu_seq_inorder; /* DWORD 11 */ 946*4882a593Smuzhiyun u8 rsvd14[32]; /*DWORD 12 */ 947*4882a593Smuzhiyun u8 rsvd15[32]; /* DWORD 13 */ 948*4882a593Smuzhiyun u8 rsvd16[32]; /* DWORD 14 */ 949*4882a593Smuzhiyun u8 rsvd17[32]; /* DWORD 15 */ 950*4882a593Smuzhiyun } __packed; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun struct be_ring { 954*4882a593Smuzhiyun u32 pages; /* queue size in pages */ 955*4882a593Smuzhiyun u32 id; /* queue id assigned by beklib */ 956*4882a593Smuzhiyun u32 num; /* number of elements in queue */ 957*4882a593Smuzhiyun u32 cidx; /* consumer index */ 958*4882a593Smuzhiyun u32 pidx; /* producer index -- not used by most rings */ 959*4882a593Smuzhiyun u32 item_size; /* size in bytes of one object */ 960*4882a593Smuzhiyun u8 ulp_num; /* ULP to which CID binded */ 961*4882a593Smuzhiyun u16 register_set; 962*4882a593Smuzhiyun u16 doorbell_format; 963*4882a593Smuzhiyun u32 doorbell_offset; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun void *va; /* The virtual address of the ring. This 966*4882a593Smuzhiyun * should be last to allow 32 & 64 bit debugger 967*4882a593Smuzhiyun * extensions to work. 968*4882a593Smuzhiyun */ 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun struct hwi_controller { 972*4882a593Smuzhiyun struct hwi_wrb_context *wrb_context; 973*4882a593Smuzhiyun struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT]; 974*4882a593Smuzhiyun struct be_ring default_pdu_data[BEISCSI_ULP_COUNT]; 975*4882a593Smuzhiyun struct hwi_context_memory *phwi_ctxt; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun enum hwh_type_enum { 979*4882a593Smuzhiyun HWH_TYPE_IO = 1, 980*4882a593Smuzhiyun HWH_TYPE_LOGOUT = 2, 981*4882a593Smuzhiyun HWH_TYPE_TMF = 3, 982*4882a593Smuzhiyun HWH_TYPE_NOP = 4, 983*4882a593Smuzhiyun HWH_TYPE_IO_RD = 5, 984*4882a593Smuzhiyun HWH_TYPE_LOGIN = 11, 985*4882a593Smuzhiyun HWH_TYPE_INVALID = 0xFFFFFFFF 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun struct wrb_handle { 989*4882a593Smuzhiyun unsigned short wrb_index; 990*4882a593Smuzhiyun struct iscsi_task *pio_handle; 991*4882a593Smuzhiyun struct iscsi_wrb *pwrb; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun struct hwi_context_memory { 995*4882a593Smuzhiyun struct be_eq_obj be_eq[MAX_CPUS]; 996*4882a593Smuzhiyun struct be_queue_info be_cq[MAX_CPUS - 1]; 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun struct be_queue_info *be_wrbq; 999*4882a593Smuzhiyun /** 1000*4882a593Smuzhiyun * Create array of ULP number for below entries as DEFQ 1001*4882a593Smuzhiyun * will be created for both ULP if iSCSI Protocol is 1002*4882a593Smuzhiyun * loaded on both ULP. 1003*4882a593Smuzhiyun */ 1004*4882a593Smuzhiyun struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT]; 1005*4882a593Smuzhiyun struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT]; 1006*4882a593Smuzhiyun struct hd_async_context *pasync_ctx[BEISCSI_ULP_COUNT]; 1007*4882a593Smuzhiyun }; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun void beiscsi_start_boot_work(struct beiscsi_hba *phba, unsigned int s_handle); 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun /* Logging related definitions */ 1012*4882a593Smuzhiyun #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */ 1013*4882a593Smuzhiyun #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */ 1014*4882a593Smuzhiyun #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */ 1015*4882a593Smuzhiyun #define BEISCSI_LOG_EH 0x0008 /* Error Handler */ 1016*4882a593Smuzhiyun #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */ 1017*4882a593Smuzhiyun #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */ 1018*4882a593Smuzhiyun #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */ 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define __beiscsi_log(phba, level, fmt, arg...) \ 1021*4882a593Smuzhiyun shost_printk(level, phba->shost, fmt, __LINE__, ##arg) 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun #define beiscsi_log(phba, level, mask, fmt, arg...) \ 1024*4882a593Smuzhiyun do { \ 1025*4882a593Smuzhiyun uint32_t log_value = phba->attr_log_enable; \ 1026*4882a593Smuzhiyun if (((mask) & log_value) || (level[1] <= '3')) \ 1027*4882a593Smuzhiyun __beiscsi_log(phba, level, fmt, ##arg); \ 1028*4882a593Smuzhiyun } while (0); 1029*4882a593Smuzhiyun 1030*4882a593Smuzhiyun #endif 1031