1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2017 Broadcom. All Rights Reserved.
4*4882a593Smuzhiyun * The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Contact Information:
7*4882a593Smuzhiyun * linux-drivers@broadcom.com
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <scsi/iscsi_proto.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "be_main.h"
13*4882a593Smuzhiyun #include "be.h"
14*4882a593Smuzhiyun #include "be_mgmt.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* UE Status Low CSR */
17*4882a593Smuzhiyun static const char * const desc_ue_status_low[] = {
18*4882a593Smuzhiyun "CEV",
19*4882a593Smuzhiyun "CTX",
20*4882a593Smuzhiyun "DBUF",
21*4882a593Smuzhiyun "ERX",
22*4882a593Smuzhiyun "Host",
23*4882a593Smuzhiyun "MPU",
24*4882a593Smuzhiyun "NDMA",
25*4882a593Smuzhiyun "PTC ",
26*4882a593Smuzhiyun "RDMA ",
27*4882a593Smuzhiyun "RXF ",
28*4882a593Smuzhiyun "RXIPS ",
29*4882a593Smuzhiyun "RXULP0 ",
30*4882a593Smuzhiyun "RXULP1 ",
31*4882a593Smuzhiyun "RXULP2 ",
32*4882a593Smuzhiyun "TIM ",
33*4882a593Smuzhiyun "TPOST ",
34*4882a593Smuzhiyun "TPRE ",
35*4882a593Smuzhiyun "TXIPS ",
36*4882a593Smuzhiyun "TXULP0 ",
37*4882a593Smuzhiyun "TXULP1 ",
38*4882a593Smuzhiyun "UC ",
39*4882a593Smuzhiyun "WDMA ",
40*4882a593Smuzhiyun "TXULP2 ",
41*4882a593Smuzhiyun "HOST1 ",
42*4882a593Smuzhiyun "P0_OB_LINK ",
43*4882a593Smuzhiyun "P1_OB_LINK ",
44*4882a593Smuzhiyun "HOST_GPIO ",
45*4882a593Smuzhiyun "MBOX ",
46*4882a593Smuzhiyun "AXGMAC0",
47*4882a593Smuzhiyun "AXGMAC1",
48*4882a593Smuzhiyun "JTAG",
49*4882a593Smuzhiyun "MPU_INTPEND"
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* UE Status High CSR */
53*4882a593Smuzhiyun static const char * const desc_ue_status_hi[] = {
54*4882a593Smuzhiyun "LPCMEMHOST",
55*4882a593Smuzhiyun "MGMT_MAC",
56*4882a593Smuzhiyun "PCS0ONLINE",
57*4882a593Smuzhiyun "MPU_IRAM",
58*4882a593Smuzhiyun "PCS1ONLINE",
59*4882a593Smuzhiyun "PCTL0",
60*4882a593Smuzhiyun "PCTL1",
61*4882a593Smuzhiyun "PMEM",
62*4882a593Smuzhiyun "RR",
63*4882a593Smuzhiyun "TXPB",
64*4882a593Smuzhiyun "RXPP",
65*4882a593Smuzhiyun "XAUI",
66*4882a593Smuzhiyun "TXP",
67*4882a593Smuzhiyun "ARM",
68*4882a593Smuzhiyun "IPC",
69*4882a593Smuzhiyun "HOST2",
70*4882a593Smuzhiyun "HOST3",
71*4882a593Smuzhiyun "HOST4",
72*4882a593Smuzhiyun "HOST5",
73*4882a593Smuzhiyun "HOST6",
74*4882a593Smuzhiyun "HOST7",
75*4882a593Smuzhiyun "HOST8",
76*4882a593Smuzhiyun "HOST9",
77*4882a593Smuzhiyun "NETC",
78*4882a593Smuzhiyun "Unknown",
79*4882a593Smuzhiyun "Unknown",
80*4882a593Smuzhiyun "Unknown",
81*4882a593Smuzhiyun "Unknown",
82*4882a593Smuzhiyun "Unknown",
83*4882a593Smuzhiyun "Unknown",
84*4882a593Smuzhiyun "Unknown",
85*4882a593Smuzhiyun "Unknown"
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
alloc_mcc_wrb(struct beiscsi_hba * phba,unsigned int * ref_tag)88*4882a593Smuzhiyun struct be_mcc_wrb *alloc_mcc_wrb(struct beiscsi_hba *phba,
89*4882a593Smuzhiyun unsigned int *ref_tag)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct be_queue_info *mccq = &phba->ctrl.mcc_obj.q;
92*4882a593Smuzhiyun struct be_mcc_wrb *wrb = NULL;
93*4882a593Smuzhiyun unsigned int tag;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun spin_lock(&phba->ctrl.mcc_lock);
96*4882a593Smuzhiyun if (mccq->used == mccq->len) {
97*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT |
98*4882a593Smuzhiyun BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
99*4882a593Smuzhiyun "BC_%d : MCC queue full: WRB used %u tag avail %u\n",
100*4882a593Smuzhiyun mccq->used, phba->ctrl.mcc_tag_available);
101*4882a593Smuzhiyun goto alloc_failed;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (!phba->ctrl.mcc_tag_available)
105*4882a593Smuzhiyun goto alloc_failed;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun tag = phba->ctrl.mcc_tag[phba->ctrl.mcc_alloc_index];
108*4882a593Smuzhiyun if (!tag) {
109*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT |
110*4882a593Smuzhiyun BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
111*4882a593Smuzhiyun "BC_%d : MCC tag 0 allocated: tag avail %u alloc index %u\n",
112*4882a593Smuzhiyun phba->ctrl.mcc_tag_available,
113*4882a593Smuzhiyun phba->ctrl.mcc_alloc_index);
114*4882a593Smuzhiyun goto alloc_failed;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* return this tag for further reference */
118*4882a593Smuzhiyun *ref_tag = tag;
119*4882a593Smuzhiyun phba->ctrl.mcc_tag[phba->ctrl.mcc_alloc_index] = 0;
120*4882a593Smuzhiyun phba->ctrl.mcc_tag_status[tag] = 0;
121*4882a593Smuzhiyun phba->ctrl.ptag_state[tag].tag_state = 0;
122*4882a593Smuzhiyun phba->ctrl.ptag_state[tag].cbfn = NULL;
123*4882a593Smuzhiyun phba->ctrl.mcc_tag_available--;
124*4882a593Smuzhiyun if (phba->ctrl.mcc_alloc_index == (MAX_MCC_CMD - 1))
125*4882a593Smuzhiyun phba->ctrl.mcc_alloc_index = 0;
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun phba->ctrl.mcc_alloc_index++;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun wrb = queue_head_node(mccq);
130*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
131*4882a593Smuzhiyun wrb->tag0 = tag;
132*4882a593Smuzhiyun wrb->tag0 |= (mccq->head << MCC_Q_WRB_IDX_SHIFT) & MCC_Q_WRB_IDX_MASK;
133*4882a593Smuzhiyun queue_head_inc(mccq);
134*4882a593Smuzhiyun mccq->used++;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun alloc_failed:
137*4882a593Smuzhiyun spin_unlock(&phba->ctrl.mcc_lock);
138*4882a593Smuzhiyun return wrb;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
free_mcc_wrb(struct be_ctrl_info * ctrl,unsigned int tag)141*4882a593Smuzhiyun void free_mcc_wrb(struct be_ctrl_info *ctrl, unsigned int tag)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct be_queue_info *mccq = &ctrl->mcc_obj.q;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun spin_lock(&ctrl->mcc_lock);
146*4882a593Smuzhiyun tag = tag & MCC_Q_CMD_TAG_MASK;
147*4882a593Smuzhiyun ctrl->mcc_tag[ctrl->mcc_free_index] = tag;
148*4882a593Smuzhiyun if (ctrl->mcc_free_index == (MAX_MCC_CMD - 1))
149*4882a593Smuzhiyun ctrl->mcc_free_index = 0;
150*4882a593Smuzhiyun else
151*4882a593Smuzhiyun ctrl->mcc_free_index++;
152*4882a593Smuzhiyun ctrl->mcc_tag_available++;
153*4882a593Smuzhiyun mccq->used--;
154*4882a593Smuzhiyun spin_unlock(&ctrl->mcc_lock);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * beiscsi_mcc_compl_status - Return the status of MCC completion
159*4882a593Smuzhiyun * @phba: Driver private structure
160*4882a593Smuzhiyun * @tag: Tag for the MBX Command
161*4882a593Smuzhiyun * @wrb: the WRB used for the MBX Command
162*4882a593Smuzhiyun * @mbx_cmd_mem: ptr to memory allocated for MBX Cmd
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * return
165*4882a593Smuzhiyun * Success: 0
166*4882a593Smuzhiyun * Failure: Non-Zero
167*4882a593Smuzhiyun */
__beiscsi_mcc_compl_status(struct beiscsi_hba * phba,unsigned int tag,struct be_mcc_wrb ** wrb,struct be_dma_mem * mbx_cmd_mem)168*4882a593Smuzhiyun int __beiscsi_mcc_compl_status(struct beiscsi_hba *phba,
169*4882a593Smuzhiyun unsigned int tag,
170*4882a593Smuzhiyun struct be_mcc_wrb **wrb,
171*4882a593Smuzhiyun struct be_dma_mem *mbx_cmd_mem)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct be_queue_info *mccq = &phba->ctrl.mcc_obj.q;
174*4882a593Smuzhiyun uint16_t status = 0, addl_status = 0, wrb_num = 0;
175*4882a593Smuzhiyun struct be_cmd_resp_hdr *mbx_resp_hdr;
176*4882a593Smuzhiyun struct be_cmd_req_hdr *mbx_hdr;
177*4882a593Smuzhiyun struct be_mcc_wrb *temp_wrb;
178*4882a593Smuzhiyun uint32_t mcc_tag_status;
179*4882a593Smuzhiyun int rc = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun mcc_tag_status = phba->ctrl.mcc_tag_status[tag];
182*4882a593Smuzhiyun status = (mcc_tag_status & CQE_STATUS_MASK);
183*4882a593Smuzhiyun addl_status = ((mcc_tag_status & CQE_STATUS_ADDL_MASK) >>
184*4882a593Smuzhiyun CQE_STATUS_ADDL_SHIFT);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (mbx_cmd_mem) {
187*4882a593Smuzhiyun mbx_hdr = (struct be_cmd_req_hdr *)mbx_cmd_mem->va;
188*4882a593Smuzhiyun } else {
189*4882a593Smuzhiyun wrb_num = (mcc_tag_status & CQE_STATUS_WRB_MASK) >>
190*4882a593Smuzhiyun CQE_STATUS_WRB_SHIFT;
191*4882a593Smuzhiyun temp_wrb = (struct be_mcc_wrb *)queue_get_wrb(mccq, wrb_num);
192*4882a593Smuzhiyun mbx_hdr = embedded_payload(temp_wrb);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (wrb)
195*4882a593Smuzhiyun *wrb = temp_wrb;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (status || addl_status) {
199*4882a593Smuzhiyun beiscsi_log(phba, KERN_WARNING,
200*4882a593Smuzhiyun BEISCSI_LOG_INIT | BEISCSI_LOG_EH |
201*4882a593Smuzhiyun BEISCSI_LOG_CONFIG,
202*4882a593Smuzhiyun "BC_%d : MBX Cmd Failed for Subsys : %d Opcode : %d with Status : %d and Extd_Status : %d\n",
203*4882a593Smuzhiyun mbx_hdr->subsystem, mbx_hdr->opcode,
204*4882a593Smuzhiyun status, addl_status);
205*4882a593Smuzhiyun rc = -EIO;
206*4882a593Smuzhiyun if (status == MCC_STATUS_INSUFFICIENT_BUFFER) {
207*4882a593Smuzhiyun mbx_resp_hdr = (struct be_cmd_resp_hdr *)mbx_hdr;
208*4882a593Smuzhiyun beiscsi_log(phba, KERN_WARNING,
209*4882a593Smuzhiyun BEISCSI_LOG_INIT | BEISCSI_LOG_EH |
210*4882a593Smuzhiyun BEISCSI_LOG_CONFIG,
211*4882a593Smuzhiyun "BC_%d : Insufficient Buffer Error Resp_Len : %d Actual_Resp_Len : %d\n",
212*4882a593Smuzhiyun mbx_resp_hdr->response_length,
213*4882a593Smuzhiyun mbx_resp_hdr->actual_resp_len);
214*4882a593Smuzhiyun rc = -EAGAIN;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return rc;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * beiscsi_mccq_compl_wait()- Process completion in MCC CQ
223*4882a593Smuzhiyun * @phba: Driver private structure
224*4882a593Smuzhiyun * @tag: Tag for the MBX Command
225*4882a593Smuzhiyun * @wrb: the WRB used for the MBX Command
226*4882a593Smuzhiyun * @mbx_cmd_mem: ptr to memory allocated for MBX Cmd
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * Waits for MBX completion with the passed TAG.
229*4882a593Smuzhiyun *
230*4882a593Smuzhiyun * return
231*4882a593Smuzhiyun * Success: 0
232*4882a593Smuzhiyun * Failure: Non-Zero
233*4882a593Smuzhiyun **/
beiscsi_mccq_compl_wait(struct beiscsi_hba * phba,unsigned int tag,struct be_mcc_wrb ** wrb,struct be_dma_mem * mbx_cmd_mem)234*4882a593Smuzhiyun int beiscsi_mccq_compl_wait(struct beiscsi_hba *phba,
235*4882a593Smuzhiyun unsigned int tag,
236*4882a593Smuzhiyun struct be_mcc_wrb **wrb,
237*4882a593Smuzhiyun struct be_dma_mem *mbx_cmd_mem)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int rc = 0;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (!tag || tag > MAX_MCC_CMD) {
242*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
243*4882a593Smuzhiyun "BC_%d : invalid tag %u\n", tag);
244*4882a593Smuzhiyun return -EINVAL;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (beiscsi_hba_in_error(phba)) {
248*4882a593Smuzhiyun clear_bit(MCC_TAG_STATE_RUNNING,
249*4882a593Smuzhiyun &phba->ctrl.ptag_state[tag].tag_state);
250*4882a593Smuzhiyun return -EIO;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* wait for the mccq completion */
254*4882a593Smuzhiyun rc = wait_event_interruptible_timeout(phba->ctrl.mcc_wait[tag],
255*4882a593Smuzhiyun phba->ctrl.mcc_tag_status[tag],
256*4882a593Smuzhiyun msecs_to_jiffies(
257*4882a593Smuzhiyun BEISCSI_HOST_MBX_TIMEOUT));
258*4882a593Smuzhiyun /**
259*4882a593Smuzhiyun * Return EIO if port is being disabled. Associated DMA memory, if any,
260*4882a593Smuzhiyun * is freed by the caller. When port goes offline, MCCQ is cleaned up
261*4882a593Smuzhiyun * so does WRB.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun if (!test_bit(BEISCSI_HBA_ONLINE, &phba->state)) {
264*4882a593Smuzhiyun clear_bit(MCC_TAG_STATE_RUNNING,
265*4882a593Smuzhiyun &phba->ctrl.ptag_state[tag].tag_state);
266*4882a593Smuzhiyun return -EIO;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /**
270*4882a593Smuzhiyun * If MBOX cmd timeout expired, tag and resource allocated
271*4882a593Smuzhiyun * for cmd is not freed until FW returns completion.
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun if (rc <= 0) {
274*4882a593Smuzhiyun struct be_dma_mem *tag_mem;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /**
277*4882a593Smuzhiyun * PCI/DMA memory allocated and posted in non-embedded mode
278*4882a593Smuzhiyun * will have mbx_cmd_mem != NULL.
279*4882a593Smuzhiyun * Save virtual and bus addresses for the command so that it
280*4882a593Smuzhiyun * can be freed later.
281*4882a593Smuzhiyun **/
282*4882a593Smuzhiyun tag_mem = &phba->ctrl.ptag_state[tag].tag_mem_state;
283*4882a593Smuzhiyun if (mbx_cmd_mem) {
284*4882a593Smuzhiyun tag_mem->size = mbx_cmd_mem->size;
285*4882a593Smuzhiyun tag_mem->va = mbx_cmd_mem->va;
286*4882a593Smuzhiyun tag_mem->dma = mbx_cmd_mem->dma;
287*4882a593Smuzhiyun } else
288*4882a593Smuzhiyun tag_mem->size = 0;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* first make tag_mem_state visible to all */
291*4882a593Smuzhiyun wmb();
292*4882a593Smuzhiyun set_bit(MCC_TAG_STATE_TIMEOUT,
293*4882a593Smuzhiyun &phba->ctrl.ptag_state[tag].tag_state);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR,
296*4882a593Smuzhiyun BEISCSI_LOG_INIT | BEISCSI_LOG_EH |
297*4882a593Smuzhiyun BEISCSI_LOG_CONFIG,
298*4882a593Smuzhiyun "BC_%d : MBX Cmd Completion timed out\n");
299*4882a593Smuzhiyun return -EBUSY;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun rc = __beiscsi_mcc_compl_status(phba, tag, wrb, mbx_cmd_mem);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun free_mcc_wrb(&phba->ctrl, tag);
305*4882a593Smuzhiyun return rc;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * beiscsi_process_mbox_compl()- Check the MBX completion status
310*4882a593Smuzhiyun * @ctrl: Function specific MBX data structure
311*4882a593Smuzhiyun * @compl: Completion status of MBX Command
312*4882a593Smuzhiyun *
313*4882a593Smuzhiyun * Check for the MBX completion status when BMBX method used
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun * return
316*4882a593Smuzhiyun * Success: Zero
317*4882a593Smuzhiyun * Failure: Non-Zero
318*4882a593Smuzhiyun **/
beiscsi_process_mbox_compl(struct be_ctrl_info * ctrl,struct be_mcc_compl * compl)319*4882a593Smuzhiyun static int beiscsi_process_mbox_compl(struct be_ctrl_info *ctrl,
320*4882a593Smuzhiyun struct be_mcc_compl *compl)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
323*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
324*4882a593Smuzhiyun struct be_cmd_req_hdr *hdr = embedded_payload(wrb);
325*4882a593Smuzhiyun u16 compl_status, extd_status;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /**
328*4882a593Smuzhiyun * To check if valid bit is set, check the entire word as we don't know
329*4882a593Smuzhiyun * the endianness of the data (old entry is host endian while a new
330*4882a593Smuzhiyun * entry is little endian)
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun if (!compl->flags) {
333*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR,
334*4882a593Smuzhiyun BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
335*4882a593Smuzhiyun "BC_%d : BMBX busy, no completion\n");
336*4882a593Smuzhiyun return -EBUSY;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun compl->flags = le32_to_cpu(compl->flags);
339*4882a593Smuzhiyun WARN_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun * Just swap the status to host endian;
343*4882a593Smuzhiyun * mcc tag is opaquely copied from mcc_wrb.
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun be_dws_le_to_cpu(compl, 4);
346*4882a593Smuzhiyun compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
347*4882a593Smuzhiyun CQE_STATUS_COMPL_MASK;
348*4882a593Smuzhiyun extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
349*4882a593Smuzhiyun CQE_STATUS_EXTD_MASK;
350*4882a593Smuzhiyun /* Need to reset the entire word that houses the valid bit */
351*4882a593Smuzhiyun compl->flags = 0;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (compl_status == MCC_STATUS_SUCCESS)
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
357*4882a593Smuzhiyun "BC_%d : error in cmd completion: Subsystem : %d Opcode : %d status(compl/extd)=%d/%d\n",
358*4882a593Smuzhiyun hdr->subsystem, hdr->opcode, compl_status, extd_status);
359*4882a593Smuzhiyun return compl_status;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
beiscsi_process_async_link(struct beiscsi_hba * phba,struct be_mcc_compl * compl)362*4882a593Smuzhiyun static void beiscsi_process_async_link(struct beiscsi_hba *phba,
363*4882a593Smuzhiyun struct be_mcc_compl *compl)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct be_async_event_link_state *evt;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun evt = (struct be_async_event_link_state *)compl;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun phba->port_speed = evt->port_speed;
370*4882a593Smuzhiyun /**
371*4882a593Smuzhiyun * Check logical link status in ASYNC event.
372*4882a593Smuzhiyun * This has been newly introduced in SKH-R Firmware 10.0.338.45.
373*4882a593Smuzhiyun **/
374*4882a593Smuzhiyun if (evt->port_link_status & BE_ASYNC_LINK_UP_MASK) {
375*4882a593Smuzhiyun set_bit(BEISCSI_HBA_LINK_UP, &phba->state);
376*4882a593Smuzhiyun if (test_bit(BEISCSI_HBA_BOOT_FOUND, &phba->state))
377*4882a593Smuzhiyun beiscsi_start_boot_work(phba, BE_BOOT_INVALID_SHANDLE);
378*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
379*4882a593Smuzhiyun "BC_%d : Link Up on Port %d tag 0x%x\n",
380*4882a593Smuzhiyun evt->physical_port, evt->event_tag);
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun clear_bit(BEISCSI_HBA_LINK_UP, &phba->state);
383*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
384*4882a593Smuzhiyun "BC_%d : Link Down on Port %d tag 0x%x\n",
385*4882a593Smuzhiyun evt->physical_port, evt->event_tag);
386*4882a593Smuzhiyun iscsi_host_for_each_session(phba->shost,
387*4882a593Smuzhiyun beiscsi_session_fail);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static char *beiscsi_port_misconf_event_msg[] = {
392*4882a593Smuzhiyun "Physical Link is functional.",
393*4882a593Smuzhiyun "Optics faulted/incorrectly installed/not installed - Reseat optics, if issue not resolved, replace.",
394*4882a593Smuzhiyun "Optics of two types installed - Remove one optic or install matching pair of optics.",
395*4882a593Smuzhiyun "Incompatible optics - Replace with compatible optics for card to function.",
396*4882a593Smuzhiyun "Unqualified optics - Replace with Avago optics for Warranty and Technical Support.",
397*4882a593Smuzhiyun "Uncertified optics - Replace with Avago Certified optics to enable link operation."
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
beiscsi_process_async_sli(struct beiscsi_hba * phba,struct be_mcc_compl * compl)400*4882a593Smuzhiyun static void beiscsi_process_async_sli(struct beiscsi_hba *phba,
401*4882a593Smuzhiyun struct be_mcc_compl *compl)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct be_async_event_sli *async_sli;
404*4882a593Smuzhiyun u8 evt_type, state, old_state, le;
405*4882a593Smuzhiyun char *sev = KERN_WARNING;
406*4882a593Smuzhiyun char *msg = NULL;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun evt_type = compl->flags >> ASYNC_TRAILER_EVENT_TYPE_SHIFT;
409*4882a593Smuzhiyun evt_type &= ASYNC_TRAILER_EVENT_TYPE_MASK;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* processing only MISCONFIGURED physical port event */
412*4882a593Smuzhiyun if (evt_type != ASYNC_SLI_EVENT_TYPE_MISCONFIGURED)
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun async_sli = (struct be_async_event_sli *)compl;
416*4882a593Smuzhiyun state = async_sli->event_data1 >>
417*4882a593Smuzhiyun (phba->fw_config.phys_port * 8) & 0xff;
418*4882a593Smuzhiyun le = async_sli->event_data2 >>
419*4882a593Smuzhiyun (phba->fw_config.phys_port * 8) & 0xff;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun old_state = phba->optic_state;
422*4882a593Smuzhiyun phba->optic_state = state;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (state >= ARRAY_SIZE(beiscsi_port_misconf_event_msg)) {
425*4882a593Smuzhiyun /* fw is reporting a state we don't know, log and return */
426*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
427*4882a593Smuzhiyun "BC_%d : Port %c: Unrecognized optic state 0x%x\n",
428*4882a593Smuzhiyun phba->port_name, async_sli->event_data1);
429*4882a593Smuzhiyun return;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (ASYNC_SLI_LINK_EFFECT_VALID(le)) {
433*4882a593Smuzhiyun /* log link effect for unqualified-4, uncertified-5 optics */
434*4882a593Smuzhiyun if (state > 3)
435*4882a593Smuzhiyun msg = (ASYNC_SLI_LINK_EFFECT_STATE(le)) ?
436*4882a593Smuzhiyun " Link is non-operational." :
437*4882a593Smuzhiyun " Link is operational.";
438*4882a593Smuzhiyun /* 1 - info */
439*4882a593Smuzhiyun if (ASYNC_SLI_LINK_EFFECT_SEV(le) == 1)
440*4882a593Smuzhiyun sev = KERN_INFO;
441*4882a593Smuzhiyun /* 2 - error */
442*4882a593Smuzhiyun if (ASYNC_SLI_LINK_EFFECT_SEV(le) == 2)
443*4882a593Smuzhiyun sev = KERN_ERR;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (old_state != phba->optic_state)
447*4882a593Smuzhiyun __beiscsi_log(phba, sev, "BC_%d : Port %c: %s%s\n",
448*4882a593Smuzhiyun phba->port_name,
449*4882a593Smuzhiyun beiscsi_port_misconf_event_msg[state],
450*4882a593Smuzhiyun !msg ? "" : msg);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
beiscsi_process_async_event(struct beiscsi_hba * phba,struct be_mcc_compl * compl)453*4882a593Smuzhiyun void beiscsi_process_async_event(struct beiscsi_hba *phba,
454*4882a593Smuzhiyun struct be_mcc_compl *compl)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun char *sev = KERN_INFO;
457*4882a593Smuzhiyun u8 evt_code;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* interpret flags as an async trailer */
460*4882a593Smuzhiyun evt_code = compl->flags >> ASYNC_TRAILER_EVENT_CODE_SHIFT;
461*4882a593Smuzhiyun evt_code &= ASYNC_TRAILER_EVENT_CODE_MASK;
462*4882a593Smuzhiyun switch (evt_code) {
463*4882a593Smuzhiyun case ASYNC_EVENT_CODE_LINK_STATE:
464*4882a593Smuzhiyun beiscsi_process_async_link(phba, compl);
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case ASYNC_EVENT_CODE_ISCSI:
467*4882a593Smuzhiyun if (test_bit(BEISCSI_HBA_BOOT_FOUND, &phba->state))
468*4882a593Smuzhiyun beiscsi_start_boot_work(phba, BE_BOOT_INVALID_SHANDLE);
469*4882a593Smuzhiyun sev = KERN_ERR;
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun case ASYNC_EVENT_CODE_SLI:
472*4882a593Smuzhiyun beiscsi_process_async_sli(phba, compl);
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun default:
475*4882a593Smuzhiyun /* event not registered */
476*4882a593Smuzhiyun sev = KERN_ERR;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun beiscsi_log(phba, sev, BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
480*4882a593Smuzhiyun "BC_%d : ASYNC Event %x: status 0x%08x flags 0x%08x\n",
481*4882a593Smuzhiyun evt_code, compl->status, compl->flags);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
beiscsi_process_mcc_compl(struct be_ctrl_info * ctrl,struct be_mcc_compl * compl)484*4882a593Smuzhiyun int beiscsi_process_mcc_compl(struct be_ctrl_info *ctrl,
485*4882a593Smuzhiyun struct be_mcc_compl *compl)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
488*4882a593Smuzhiyun u16 compl_status, extd_status;
489*4882a593Smuzhiyun struct be_dma_mem *tag_mem;
490*4882a593Smuzhiyun unsigned int tag, wrb_idx;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun be_dws_le_to_cpu(compl, 4);
493*4882a593Smuzhiyun tag = (compl->tag0 & MCC_Q_CMD_TAG_MASK);
494*4882a593Smuzhiyun wrb_idx = (compl->tag0 & CQE_STATUS_WRB_MASK) >> CQE_STATUS_WRB_SHIFT;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (!test_bit(MCC_TAG_STATE_RUNNING,
497*4882a593Smuzhiyun &ctrl->ptag_state[tag].tag_state)) {
498*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_MBOX |
499*4882a593Smuzhiyun BEISCSI_LOG_INIT | BEISCSI_LOG_CONFIG,
500*4882a593Smuzhiyun "BC_%d : MBX cmd completed but not posted\n");
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* end MCC with this tag */
505*4882a593Smuzhiyun clear_bit(MCC_TAG_STATE_RUNNING, &ctrl->ptag_state[tag].tag_state);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (test_bit(MCC_TAG_STATE_TIMEOUT, &ctrl->ptag_state[tag].tag_state)) {
508*4882a593Smuzhiyun beiscsi_log(phba, KERN_WARNING,
509*4882a593Smuzhiyun BEISCSI_LOG_MBOX | BEISCSI_LOG_INIT |
510*4882a593Smuzhiyun BEISCSI_LOG_CONFIG,
511*4882a593Smuzhiyun "BC_%d : MBX Completion for timeout Command from FW\n");
512*4882a593Smuzhiyun /**
513*4882a593Smuzhiyun * Check for the size before freeing resource.
514*4882a593Smuzhiyun * Only for non-embedded cmd, PCI resource is allocated.
515*4882a593Smuzhiyun **/
516*4882a593Smuzhiyun tag_mem = &ctrl->ptag_state[tag].tag_mem_state;
517*4882a593Smuzhiyun if (tag_mem->size) {
518*4882a593Smuzhiyun dma_free_coherent(&ctrl->pdev->dev, tag_mem->size,
519*4882a593Smuzhiyun tag_mem->va, tag_mem->dma);
520*4882a593Smuzhiyun tag_mem->size = 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun free_mcc_wrb(ctrl, tag);
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
527*4882a593Smuzhiyun CQE_STATUS_COMPL_MASK;
528*4882a593Smuzhiyun extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
529*4882a593Smuzhiyun CQE_STATUS_EXTD_MASK;
530*4882a593Smuzhiyun /* The ctrl.mcc_tag_status[tag] is filled with
531*4882a593Smuzhiyun * [31] = valid, [30:24] = Rsvd, [23:16] = wrb, [15:8] = extd_status,
532*4882a593Smuzhiyun * [7:0] = compl_status
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun ctrl->mcc_tag_status[tag] = CQE_VALID_MASK;
535*4882a593Smuzhiyun ctrl->mcc_tag_status[tag] |= (wrb_idx << CQE_STATUS_WRB_SHIFT);
536*4882a593Smuzhiyun ctrl->mcc_tag_status[tag] |= (extd_status << CQE_STATUS_ADDL_SHIFT) &
537*4882a593Smuzhiyun CQE_STATUS_ADDL_MASK;
538*4882a593Smuzhiyun ctrl->mcc_tag_status[tag] |= (compl_status & CQE_STATUS_MASK);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (test_bit(MCC_TAG_STATE_ASYNC, &ctrl->ptag_state[tag].tag_state)) {
541*4882a593Smuzhiyun if (ctrl->ptag_state[tag].cbfn)
542*4882a593Smuzhiyun ctrl->ptag_state[tag].cbfn(phba, tag);
543*4882a593Smuzhiyun else
544*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
545*4882a593Smuzhiyun "BC_%d : MBX ASYNC command with no callback\n");
546*4882a593Smuzhiyun free_mcc_wrb(ctrl, tag);
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (test_bit(MCC_TAG_STATE_IGNORE, &ctrl->ptag_state[tag].tag_state)) {
551*4882a593Smuzhiyun /* just check completion status and free wrb */
552*4882a593Smuzhiyun __beiscsi_mcc_compl_status(phba, tag, NULL, NULL);
553*4882a593Smuzhiyun free_mcc_wrb(ctrl, tag);
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun wake_up_interruptible(&ctrl->mcc_wait[tag]);
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
be_mcc_notify(struct beiscsi_hba * phba,unsigned int tag)561*4882a593Smuzhiyun void be_mcc_notify(struct beiscsi_hba *phba, unsigned int tag)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct be_queue_info *mccq = &phba->ctrl.mcc_obj.q;
564*4882a593Smuzhiyun u32 val = 0;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun set_bit(MCC_TAG_STATE_RUNNING, &phba->ctrl.ptag_state[tag].tag_state);
567*4882a593Smuzhiyun val |= mccq->id & DB_MCCQ_RING_ID_MASK;
568*4882a593Smuzhiyun val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
569*4882a593Smuzhiyun /* make request available for DMA */
570*4882a593Smuzhiyun wmb();
571*4882a593Smuzhiyun iowrite32(val, phba->db_va + DB_MCCQ_OFFSET);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /*
575*4882a593Smuzhiyun * be_mbox_db_ready_poll()- Check ready status
576*4882a593Smuzhiyun * @ctrl: Function specific MBX data structure
577*4882a593Smuzhiyun *
578*4882a593Smuzhiyun * Check for the ready status of FW to send BMBX
579*4882a593Smuzhiyun * commands to adapter.
580*4882a593Smuzhiyun *
581*4882a593Smuzhiyun * return
582*4882a593Smuzhiyun * Success: 0
583*4882a593Smuzhiyun * Failure: Non-Zero
584*4882a593Smuzhiyun **/
be_mbox_db_ready_poll(struct be_ctrl_info * ctrl)585*4882a593Smuzhiyun static int be_mbox_db_ready_poll(struct be_ctrl_info *ctrl)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun /* wait 30s for generic non-flash MBOX operation */
588*4882a593Smuzhiyun #define BEISCSI_MBX_RDY_BIT_TIMEOUT 30000
589*4882a593Smuzhiyun void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
590*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
591*4882a593Smuzhiyun unsigned long timeout;
592*4882a593Smuzhiyun u32 ready;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * This BMBX busy wait path is used during init only.
596*4882a593Smuzhiyun * For the commands executed during init, 5s should suffice.
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(BEISCSI_MBX_RDY_BIT_TIMEOUT);
599*4882a593Smuzhiyun do {
600*4882a593Smuzhiyun if (beiscsi_hba_in_error(phba))
601*4882a593Smuzhiyun return -EIO;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ready = ioread32(db);
604*4882a593Smuzhiyun if (ready == 0xffffffff)
605*4882a593Smuzhiyun return -EIO;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ready &= MPU_MAILBOX_DB_RDY_MASK;
608*4882a593Smuzhiyun if (ready)
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (time_after(jiffies, timeout))
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun /* 1ms sleep is enough in most cases */
614*4882a593Smuzhiyun schedule_timeout_uninterruptible(msecs_to_jiffies(1));
615*4882a593Smuzhiyun } while (!ready);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR,
618*4882a593Smuzhiyun BEISCSI_LOG_CONFIG | BEISCSI_LOG_MBOX,
619*4882a593Smuzhiyun "BC_%d : FW Timed Out\n");
620*4882a593Smuzhiyun set_bit(BEISCSI_HBA_FW_TIMEOUT, &phba->state);
621*4882a593Smuzhiyun return -EBUSY;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /*
625*4882a593Smuzhiyun * be_mbox_notify: Notify adapter of new BMBX command
626*4882a593Smuzhiyun * @ctrl: Function specific MBX data structure
627*4882a593Smuzhiyun *
628*4882a593Smuzhiyun * Ring doorbell to inform adapter of a BMBX command
629*4882a593Smuzhiyun * to process
630*4882a593Smuzhiyun *
631*4882a593Smuzhiyun * return
632*4882a593Smuzhiyun * Success: 0
633*4882a593Smuzhiyun * Failure: Non-Zero
634*4882a593Smuzhiyun **/
be_mbox_notify(struct be_ctrl_info * ctrl)635*4882a593Smuzhiyun static int be_mbox_notify(struct be_ctrl_info *ctrl)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun int status;
638*4882a593Smuzhiyun u32 val = 0;
639*4882a593Smuzhiyun void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
640*4882a593Smuzhiyun struct be_dma_mem *mbox_mem = &ctrl->mbox_mem;
641*4882a593Smuzhiyun struct be_mcc_mailbox *mbox = mbox_mem->va;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun status = be_mbox_db_ready_poll(ctrl);
644*4882a593Smuzhiyun if (status)
645*4882a593Smuzhiyun return status;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun val &= ~MPU_MAILBOX_DB_RDY_MASK;
648*4882a593Smuzhiyun val |= MPU_MAILBOX_DB_HI_MASK;
649*4882a593Smuzhiyun val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
650*4882a593Smuzhiyun iowrite32(val, db);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun status = be_mbox_db_ready_poll(ctrl);
653*4882a593Smuzhiyun if (status)
654*4882a593Smuzhiyun return status;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun val = 0;
657*4882a593Smuzhiyun val &= ~MPU_MAILBOX_DB_RDY_MASK;
658*4882a593Smuzhiyun val &= ~MPU_MAILBOX_DB_HI_MASK;
659*4882a593Smuzhiyun val |= (u32) (mbox_mem->dma >> 4) << 2;
660*4882a593Smuzhiyun iowrite32(val, db);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun status = be_mbox_db_ready_poll(ctrl);
663*4882a593Smuzhiyun if (status)
664*4882a593Smuzhiyun return status;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* RDY is set; small delay before CQE read. */
667*4882a593Smuzhiyun udelay(1);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun status = beiscsi_process_mbox_compl(ctrl, &mbox->compl);
670*4882a593Smuzhiyun return status;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
be_wrb_hdr_prepare(struct be_mcc_wrb * wrb,u32 payload_len,bool embedded,u8 sge_cnt)673*4882a593Smuzhiyun void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, u32 payload_len,
674*4882a593Smuzhiyun bool embedded, u8 sge_cnt)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun if (embedded)
677*4882a593Smuzhiyun wrb->emb_sgecnt_special |= MCC_WRB_EMBEDDED_MASK;
678*4882a593Smuzhiyun else
679*4882a593Smuzhiyun wrb->emb_sgecnt_special |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
680*4882a593Smuzhiyun MCC_WRB_SGE_CNT_SHIFT;
681*4882a593Smuzhiyun wrb->payload_length = payload_len;
682*4882a593Smuzhiyun be_dws_cpu_to_le(wrb, 8);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
be_cmd_hdr_prepare(struct be_cmd_req_hdr * req_hdr,u8 subsystem,u8 opcode,u32 cmd_len)685*4882a593Smuzhiyun void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
686*4882a593Smuzhiyun u8 subsystem, u8 opcode, u32 cmd_len)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun req_hdr->opcode = opcode;
689*4882a593Smuzhiyun req_hdr->subsystem = subsystem;
690*4882a593Smuzhiyun req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
691*4882a593Smuzhiyun req_hdr->timeout = BEISCSI_FW_MBX_TIMEOUT;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
be_cmd_page_addrs_prepare(struct phys_addr * pages,u32 max_pages,struct be_dma_mem * mem)694*4882a593Smuzhiyun static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
695*4882a593Smuzhiyun struct be_dma_mem *mem)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun int i, buf_pages;
698*4882a593Smuzhiyun u64 dma = (u64) mem->dma;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
701*4882a593Smuzhiyun for (i = 0; i < buf_pages; i++) {
702*4882a593Smuzhiyun pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
703*4882a593Smuzhiyun pages[i].hi = cpu_to_le32(upper_32_bits(dma));
704*4882a593Smuzhiyun dma += PAGE_SIZE_4K;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
eq_delay_to_mult(u32 usec_delay)708*4882a593Smuzhiyun static u32 eq_delay_to_mult(u32 usec_delay)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun #define MAX_INTR_RATE 651042
711*4882a593Smuzhiyun const u32 round = 10;
712*4882a593Smuzhiyun u32 multiplier;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (usec_delay == 0)
715*4882a593Smuzhiyun multiplier = 0;
716*4882a593Smuzhiyun else {
717*4882a593Smuzhiyun u32 interrupt_rate = 1000000 / usec_delay;
718*4882a593Smuzhiyun if (interrupt_rate == 0)
719*4882a593Smuzhiyun multiplier = 1023;
720*4882a593Smuzhiyun else {
721*4882a593Smuzhiyun multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
722*4882a593Smuzhiyun multiplier /= interrupt_rate;
723*4882a593Smuzhiyun multiplier = (multiplier + round / 2) / round;
724*4882a593Smuzhiyun multiplier = min(multiplier, (u32) 1023);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun return multiplier;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
wrb_from_mbox(struct be_dma_mem * mbox_mem)730*4882a593Smuzhiyun struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
beiscsi_cmd_eq_create(struct be_ctrl_info * ctrl,struct be_queue_info * eq,int eq_delay)735*4882a593Smuzhiyun int beiscsi_cmd_eq_create(struct be_ctrl_info *ctrl,
736*4882a593Smuzhiyun struct be_queue_info *eq, int eq_delay)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
739*4882a593Smuzhiyun struct be_cmd_req_eq_create *req = embedded_payload(wrb);
740*4882a593Smuzhiyun struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
741*4882a593Smuzhiyun struct be_dma_mem *q_mem = &eq->dma_mem;
742*4882a593Smuzhiyun int status;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
745*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
750*4882a593Smuzhiyun OPCODE_COMMON_EQ_CREATE, sizeof(*req));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_eq_context, func, req->context,
755*4882a593Smuzhiyun PCI_FUNC(ctrl->pdev->devfn));
756*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
757*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
758*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_eq_context, count, req->context,
759*4882a593Smuzhiyun __ilog2_u32(eq->len / 256));
760*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
761*4882a593Smuzhiyun eq_delay_to_mult(eq_delay));
762*4882a593Smuzhiyun be_dws_cpu_to_le(req->context, sizeof(req->context));
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
767*4882a593Smuzhiyun if (!status) {
768*4882a593Smuzhiyun eq->id = le16_to_cpu(resp->eq_id);
769*4882a593Smuzhiyun eq->created = true;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
772*4882a593Smuzhiyun return status;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
beiscsi_cmd_cq_create(struct be_ctrl_info * ctrl,struct be_queue_info * cq,struct be_queue_info * eq,bool sol_evts,bool no_delay,int coalesce_wm)775*4882a593Smuzhiyun int beiscsi_cmd_cq_create(struct be_ctrl_info *ctrl,
776*4882a593Smuzhiyun struct be_queue_info *cq, struct be_queue_info *eq,
777*4882a593Smuzhiyun bool sol_evts, bool no_delay, int coalesce_wm)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
780*4882a593Smuzhiyun struct be_cmd_req_cq_create *req = embedded_payload(wrb);
781*4882a593Smuzhiyun struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
782*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
783*4882a593Smuzhiyun struct be_dma_mem *q_mem = &cq->dma_mem;
784*4882a593Smuzhiyun void *ctxt = &req->context;
785*4882a593Smuzhiyun int status;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
788*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
793*4882a593Smuzhiyun OPCODE_COMMON_CQ_CREATE, sizeof(*req));
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
796*4882a593Smuzhiyun if (is_chip_be2_be3r(phba)) {
797*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, coalescwm,
798*4882a593Smuzhiyun ctxt, coalesce_wm);
799*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
800*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
801*4882a593Smuzhiyun __ilog2_u32(cq->len / 256));
802*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
803*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
804*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
805*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
806*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
807*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context, func, ctxt,
808*4882a593Smuzhiyun PCI_FUNC(ctrl->pdev->devfn));
809*4882a593Smuzhiyun } else {
810*4882a593Smuzhiyun req->hdr.version = MBX_CMD_VER2;
811*4882a593Smuzhiyun req->page_size = 1;
812*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
813*4882a593Smuzhiyun ctxt, coalesce_wm);
814*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, nodelay,
815*4882a593Smuzhiyun ctxt, no_delay);
816*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
817*4882a593Smuzhiyun __ilog2_u32(cq->len / 256));
818*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
819*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
820*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
821*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_cq_context_v2, armed, ctxt, 1);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun be_dws_cpu_to_le(ctxt, sizeof(req->context));
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
829*4882a593Smuzhiyun if (!status) {
830*4882a593Smuzhiyun cq->id = le16_to_cpu(resp->cq_id);
831*4882a593Smuzhiyun cq->created = true;
832*4882a593Smuzhiyun } else
833*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
834*4882a593Smuzhiyun "BC_%d : In be_cmd_cq_create, status=ox%08x\n",
835*4882a593Smuzhiyun status);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return status;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
be_encoded_q_len(int q_len)842*4882a593Smuzhiyun static u32 be_encoded_q_len(int q_len)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun u32 len_encoded = fls(q_len); /* log2(len) + 1 */
845*4882a593Smuzhiyun if (len_encoded == 16)
846*4882a593Smuzhiyun len_encoded = 0;
847*4882a593Smuzhiyun return len_encoded;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
beiscsi_cmd_mccq_create(struct beiscsi_hba * phba,struct be_queue_info * mccq,struct be_queue_info * cq)850*4882a593Smuzhiyun int beiscsi_cmd_mccq_create(struct beiscsi_hba *phba,
851*4882a593Smuzhiyun struct be_queue_info *mccq,
852*4882a593Smuzhiyun struct be_queue_info *cq)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
855*4882a593Smuzhiyun struct be_cmd_req_mcc_create_ext *req;
856*4882a593Smuzhiyun struct be_dma_mem *q_mem = &mccq->dma_mem;
857*4882a593Smuzhiyun struct be_ctrl_info *ctrl;
858*4882a593Smuzhiyun void *ctxt;
859*4882a593Smuzhiyun int status;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun mutex_lock(&phba->ctrl.mbox_lock);
862*4882a593Smuzhiyun ctrl = &phba->ctrl;
863*4882a593Smuzhiyun wrb = wrb_from_mbox(&ctrl->mbox_mem);
864*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
865*4882a593Smuzhiyun req = embedded_payload(wrb);
866*4882a593Smuzhiyun ctxt = &req->context;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
871*4882a593Smuzhiyun OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
874*4882a593Smuzhiyun req->async_evt_bitmap = 1 << ASYNC_EVENT_CODE_LINK_STATE;
875*4882a593Smuzhiyun req->async_evt_bitmap |= 1 << ASYNC_EVENT_CODE_ISCSI;
876*4882a593Smuzhiyun req->async_evt_bitmap |= 1 << ASYNC_EVENT_CODE_SLI;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt,
879*4882a593Smuzhiyun PCI_FUNC(phba->pcidev->devfn));
880*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
881*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
882*4882a593Smuzhiyun be_encoded_q_len(mccq->len));
883*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun be_dws_cpu_to_le(ctxt, sizeof(req->context));
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
890*4882a593Smuzhiyun if (!status) {
891*4882a593Smuzhiyun struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
892*4882a593Smuzhiyun mccq->id = le16_to_cpu(resp->id);
893*4882a593Smuzhiyun mccq->created = true;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun mutex_unlock(&phba->ctrl.mbox_lock);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return status;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
beiscsi_cmd_q_destroy(struct be_ctrl_info * ctrl,struct be_queue_info * q,int queue_type)900*4882a593Smuzhiyun int beiscsi_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
901*4882a593Smuzhiyun int queue_type)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
904*4882a593Smuzhiyun struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
905*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
906*4882a593Smuzhiyun u8 subsys = 0, opcode = 0;
907*4882a593Smuzhiyun int status;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
910*4882a593Smuzhiyun "BC_%d : In beiscsi_cmd_q_destroy "
911*4882a593Smuzhiyun "queue_type : %d\n", queue_type);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
914*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
915*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun switch (queue_type) {
918*4882a593Smuzhiyun case QTYPE_EQ:
919*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_COMMON;
920*4882a593Smuzhiyun opcode = OPCODE_COMMON_EQ_DESTROY;
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun case QTYPE_CQ:
923*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_COMMON;
924*4882a593Smuzhiyun opcode = OPCODE_COMMON_CQ_DESTROY;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case QTYPE_MCCQ:
927*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_COMMON;
928*4882a593Smuzhiyun opcode = OPCODE_COMMON_MCC_DESTROY;
929*4882a593Smuzhiyun break;
930*4882a593Smuzhiyun case QTYPE_WRBQ:
931*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_ISCSI;
932*4882a593Smuzhiyun opcode = OPCODE_COMMON_ISCSI_WRBQ_DESTROY;
933*4882a593Smuzhiyun break;
934*4882a593Smuzhiyun case QTYPE_DPDUQ:
935*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_ISCSI;
936*4882a593Smuzhiyun opcode = OPCODE_COMMON_ISCSI_DEFQ_DESTROY;
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun case QTYPE_SGL:
939*4882a593Smuzhiyun subsys = CMD_SUBSYSTEM_ISCSI;
940*4882a593Smuzhiyun opcode = OPCODE_COMMON_ISCSI_CFG_REMOVE_SGL_PAGES;
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun default:
943*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
944*4882a593Smuzhiyun BUG();
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
947*4882a593Smuzhiyun if (queue_type != QTYPE_SGL)
948*4882a593Smuzhiyun req->id = cpu_to_le16(q->id);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
953*4882a593Smuzhiyun return status;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /**
957*4882a593Smuzhiyun * be_cmd_create_default_pdu_queue()- Create DEFQ for the adapter
958*4882a593Smuzhiyun * @ctrl: ptr to ctrl_info
959*4882a593Smuzhiyun * @cq: Completion Queue
960*4882a593Smuzhiyun * @dq: Default Queue
961*4882a593Smuzhiyun * @length: ring size
962*4882a593Smuzhiyun * @entry_size: size of each entry in DEFQ
963*4882a593Smuzhiyun * @is_header: Header or Data DEFQ
964*4882a593Smuzhiyun * @ulp_num: Bind to which ULP
965*4882a593Smuzhiyun *
966*4882a593Smuzhiyun * Create HDR/Data DEFQ for the passed ULP. Unsol PDU are posted
967*4882a593Smuzhiyun * on this queue by the FW
968*4882a593Smuzhiyun *
969*4882a593Smuzhiyun * return
970*4882a593Smuzhiyun * Success: 0
971*4882a593Smuzhiyun * Failure: Non-Zero Value
972*4882a593Smuzhiyun *
973*4882a593Smuzhiyun **/
be_cmd_create_default_pdu_queue(struct be_ctrl_info * ctrl,struct be_queue_info * cq,struct be_queue_info * dq,int length,int entry_size,uint8_t is_header,uint8_t ulp_num)974*4882a593Smuzhiyun int be_cmd_create_default_pdu_queue(struct be_ctrl_info *ctrl,
975*4882a593Smuzhiyun struct be_queue_info *cq,
976*4882a593Smuzhiyun struct be_queue_info *dq, int length,
977*4882a593Smuzhiyun int entry_size, uint8_t is_header,
978*4882a593Smuzhiyun uint8_t ulp_num)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
981*4882a593Smuzhiyun struct be_defq_create_req *req = embedded_payload(wrb);
982*4882a593Smuzhiyun struct be_dma_mem *q_mem = &dq->dma_mem;
983*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
984*4882a593Smuzhiyun void *ctxt = &req->context;
985*4882a593Smuzhiyun int status;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
988*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
993*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_DEFQ_CREATE, sizeof(*req));
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
996*4882a593Smuzhiyun if (phba->fw_config.dual_ulp_aware) {
997*4882a593Smuzhiyun req->ulp_num = ulp_num;
998*4882a593Smuzhiyun req->dua_feature |= (1 << BEISCSI_DUAL_ULP_AWARE_BIT);
999*4882a593Smuzhiyun req->dua_feature |= (1 << BEISCSI_BIND_Q_TO_ULP_BIT);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun if (is_chip_be2_be3r(phba)) {
1003*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1004*4882a593Smuzhiyun rx_pdid, ctxt, 0);
1005*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1006*4882a593Smuzhiyun rx_pdid_valid, ctxt, 1);
1007*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1008*4882a593Smuzhiyun pci_func_id, ctxt, PCI_FUNC(ctrl->pdev->devfn));
1009*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1010*4882a593Smuzhiyun ring_size, ctxt,
1011*4882a593Smuzhiyun be_encoded_q_len(length /
1012*4882a593Smuzhiyun sizeof(struct phys_addr)));
1013*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1014*4882a593Smuzhiyun default_buffer_size, ctxt, entry_size);
1015*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_be_default_pdu_context,
1016*4882a593Smuzhiyun cq_id_recv, ctxt, cq->id);
1017*4882a593Smuzhiyun } else {
1018*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_default_pdu_context_ext,
1019*4882a593Smuzhiyun rx_pdid, ctxt, 0);
1020*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_default_pdu_context_ext,
1021*4882a593Smuzhiyun rx_pdid_valid, ctxt, 1);
1022*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_default_pdu_context_ext,
1023*4882a593Smuzhiyun ring_size, ctxt,
1024*4882a593Smuzhiyun be_encoded_q_len(length /
1025*4882a593Smuzhiyun sizeof(struct phys_addr)));
1026*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_default_pdu_context_ext,
1027*4882a593Smuzhiyun default_buffer_size, ctxt, entry_size);
1028*4882a593Smuzhiyun AMAP_SET_BITS(struct amap_default_pdu_context_ext,
1029*4882a593Smuzhiyun cq_id_recv, ctxt, cq->id);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun be_dws_cpu_to_le(ctxt, sizeof(req->context));
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1037*4882a593Smuzhiyun if (!status) {
1038*4882a593Smuzhiyun struct be_ring *defq_ring;
1039*4882a593Smuzhiyun struct be_defq_create_resp *resp = embedded_payload(wrb);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun dq->id = le16_to_cpu(resp->id);
1042*4882a593Smuzhiyun dq->created = true;
1043*4882a593Smuzhiyun if (is_header)
1044*4882a593Smuzhiyun defq_ring = &phba->phwi_ctrlr->default_pdu_hdr[ulp_num];
1045*4882a593Smuzhiyun else
1046*4882a593Smuzhiyun defq_ring = &phba->phwi_ctrlr->
1047*4882a593Smuzhiyun default_pdu_data[ulp_num];
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun defq_ring->id = dq->id;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (!phba->fw_config.dual_ulp_aware) {
1052*4882a593Smuzhiyun defq_ring->ulp_num = BEISCSI_ULP0;
1053*4882a593Smuzhiyun defq_ring->doorbell_offset = DB_RXULP0_OFFSET;
1054*4882a593Smuzhiyun } else {
1055*4882a593Smuzhiyun defq_ring->ulp_num = resp->ulp_num;
1056*4882a593Smuzhiyun defq_ring->doorbell_offset = resp->doorbell_offset;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return status;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /**
1065*4882a593Smuzhiyun * be_cmd_wrbq_create()- Create WRBQ
1066*4882a593Smuzhiyun * @ctrl: ptr to ctrl_info
1067*4882a593Smuzhiyun * @q_mem: memory details for the queue
1068*4882a593Smuzhiyun * @wrbq: queue info
1069*4882a593Smuzhiyun * @pwrb_context: ptr to wrb_context
1070*4882a593Smuzhiyun * @ulp_num: ULP on which the WRBQ is to be created
1071*4882a593Smuzhiyun *
1072*4882a593Smuzhiyun * Create WRBQ on the passed ULP_NUM.
1073*4882a593Smuzhiyun *
1074*4882a593Smuzhiyun **/
be_cmd_wrbq_create(struct be_ctrl_info * ctrl,struct be_dma_mem * q_mem,struct be_queue_info * wrbq,struct hwi_wrb_context * pwrb_context,uint8_t ulp_num)1075*4882a593Smuzhiyun int be_cmd_wrbq_create(struct be_ctrl_info *ctrl,
1076*4882a593Smuzhiyun struct be_dma_mem *q_mem,
1077*4882a593Smuzhiyun struct be_queue_info *wrbq,
1078*4882a593Smuzhiyun struct hwi_wrb_context *pwrb_context,
1079*4882a593Smuzhiyun uint8_t ulp_num)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1082*4882a593Smuzhiyun struct be_wrbq_create_req *req = embedded_payload(wrb);
1083*4882a593Smuzhiyun struct be_wrbq_create_resp *resp = embedded_payload(wrb);
1084*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
1085*4882a593Smuzhiyun int status;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1088*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
1093*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_WRBQ_CREATE, sizeof(*req));
1094*4882a593Smuzhiyun req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (phba->fw_config.dual_ulp_aware) {
1097*4882a593Smuzhiyun req->ulp_num = ulp_num;
1098*4882a593Smuzhiyun req->dua_feature |= (1 << BEISCSI_DUAL_ULP_AWARE_BIT);
1099*4882a593Smuzhiyun req->dua_feature |= (1 << BEISCSI_BIND_Q_TO_ULP_BIT);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1105*4882a593Smuzhiyun if (!status) {
1106*4882a593Smuzhiyun wrbq->id = le16_to_cpu(resp->cid);
1107*4882a593Smuzhiyun wrbq->created = true;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun pwrb_context->cid = wrbq->id;
1110*4882a593Smuzhiyun if (!phba->fw_config.dual_ulp_aware) {
1111*4882a593Smuzhiyun pwrb_context->doorbell_offset = DB_TXULP0_OFFSET;
1112*4882a593Smuzhiyun pwrb_context->ulp_num = BEISCSI_ULP0;
1113*4882a593Smuzhiyun } else {
1114*4882a593Smuzhiyun pwrb_context->ulp_num = resp->ulp_num;
1115*4882a593Smuzhiyun pwrb_context->doorbell_offset = resp->doorbell_offset;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1119*4882a593Smuzhiyun return status;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
be_cmd_iscsi_post_template_hdr(struct be_ctrl_info * ctrl,struct be_dma_mem * q_mem)1122*4882a593Smuzhiyun int be_cmd_iscsi_post_template_hdr(struct be_ctrl_info *ctrl,
1123*4882a593Smuzhiyun struct be_dma_mem *q_mem)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1126*4882a593Smuzhiyun struct be_post_template_pages_req *req = embedded_payload(wrb);
1127*4882a593Smuzhiyun int status;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1132*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1133*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1134*4882a593Smuzhiyun OPCODE_COMMON_ADD_TEMPLATE_HEADER_BUFFERS,
1135*4882a593Smuzhiyun sizeof(*req));
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1138*4882a593Smuzhiyun req->type = BEISCSI_TEMPLATE_HDR_TYPE_ISCSI;
1139*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1142*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1143*4882a593Smuzhiyun return status;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
be_cmd_iscsi_remove_template_hdr(struct be_ctrl_info * ctrl)1146*4882a593Smuzhiyun int be_cmd_iscsi_remove_template_hdr(struct be_ctrl_info *ctrl)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1149*4882a593Smuzhiyun struct be_remove_template_pages_req *req = embedded_payload(wrb);
1150*4882a593Smuzhiyun int status;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1155*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1156*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1157*4882a593Smuzhiyun OPCODE_COMMON_REMOVE_TEMPLATE_HEADER_BUFFERS,
1158*4882a593Smuzhiyun sizeof(*req));
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun req->type = BEISCSI_TEMPLATE_HDR_TYPE_ISCSI;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1163*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1164*4882a593Smuzhiyun return status;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
be_cmd_iscsi_post_sgl_pages(struct be_ctrl_info * ctrl,struct be_dma_mem * q_mem,u32 page_offset,u32 num_pages)1167*4882a593Smuzhiyun int be_cmd_iscsi_post_sgl_pages(struct be_ctrl_info *ctrl,
1168*4882a593Smuzhiyun struct be_dma_mem *q_mem,
1169*4882a593Smuzhiyun u32 page_offset, u32 num_pages)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1172*4882a593Smuzhiyun struct be_post_sgl_pages_req *req = embedded_payload(wrb);
1173*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
1174*4882a593Smuzhiyun int status;
1175*4882a593Smuzhiyun unsigned int curr_pages;
1176*4882a593Smuzhiyun u32 internal_page_offset = 0;
1177*4882a593Smuzhiyun u32 temp_num_pages = num_pages;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (num_pages == 0xff)
1180*4882a593Smuzhiyun num_pages = 1;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1183*4882a593Smuzhiyun do {
1184*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1185*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1186*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
1187*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_CFG_POST_SGL_PAGES,
1188*4882a593Smuzhiyun sizeof(*req));
1189*4882a593Smuzhiyun curr_pages = BE_NUMBER_OF_FIELD(struct be_post_sgl_pages_req,
1190*4882a593Smuzhiyun pages);
1191*4882a593Smuzhiyun req->num_pages = min(num_pages, curr_pages);
1192*4882a593Smuzhiyun req->page_offset = page_offset;
1193*4882a593Smuzhiyun be_cmd_page_addrs_prepare(req->pages, req->num_pages, q_mem);
1194*4882a593Smuzhiyun q_mem->dma = q_mem->dma + (req->num_pages * PAGE_SIZE);
1195*4882a593Smuzhiyun internal_page_offset += req->num_pages;
1196*4882a593Smuzhiyun page_offset += req->num_pages;
1197*4882a593Smuzhiyun num_pages -= req->num_pages;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (temp_num_pages == 0xff)
1200*4882a593Smuzhiyun req->num_pages = temp_num_pages;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1203*4882a593Smuzhiyun if (status) {
1204*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1205*4882a593Smuzhiyun "BC_%d : FW CMD to map iscsi frags failed.\n");
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun goto error;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun } while (num_pages > 0);
1210*4882a593Smuzhiyun error:
1211*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1212*4882a593Smuzhiyun if (status != 0)
1213*4882a593Smuzhiyun beiscsi_cmd_q_destroy(ctrl, NULL, QTYPE_SGL);
1214*4882a593Smuzhiyun return status;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /**
1218*4882a593Smuzhiyun * be_cmd_set_vlan()- Configure VLAN paramters on the adapter
1219*4882a593Smuzhiyun * @phba: device priv structure instance
1220*4882a593Smuzhiyun * @vlan_tag: TAG to be set
1221*4882a593Smuzhiyun *
1222*4882a593Smuzhiyun * Set the VLAN_TAG for the adapter or Disable VLAN on adapter
1223*4882a593Smuzhiyun *
1224*4882a593Smuzhiyun * returns
1225*4882a593Smuzhiyun * TAG for the MBX Cmd
1226*4882a593Smuzhiyun * **/
be_cmd_set_vlan(struct beiscsi_hba * phba,uint16_t vlan_tag)1227*4882a593Smuzhiyun int be_cmd_set_vlan(struct beiscsi_hba *phba,
1228*4882a593Smuzhiyun uint16_t vlan_tag)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun unsigned int tag;
1231*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
1232*4882a593Smuzhiyun struct be_cmd_set_vlan_req *req;
1233*4882a593Smuzhiyun struct be_ctrl_info *ctrl = &phba->ctrl;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (mutex_lock_interruptible(&ctrl->mbox_lock))
1236*4882a593Smuzhiyun return 0;
1237*4882a593Smuzhiyun wrb = alloc_mcc_wrb(phba, &tag);
1238*4882a593Smuzhiyun if (!wrb) {
1239*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1240*4882a593Smuzhiyun return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun req = embedded_payload(wrb);
1244*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*wrb), true, 0);
1245*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
1246*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_NTWK_SET_VLAN,
1247*4882a593Smuzhiyun sizeof(*req));
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun req->interface_hndl = phba->interface_handle;
1250*4882a593Smuzhiyun req->vlan_priority = vlan_tag;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun be_mcc_notify(phba, tag);
1253*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return tag;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
beiscsi_check_supported_fw(struct be_ctrl_info * ctrl,struct beiscsi_hba * phba)1258*4882a593Smuzhiyun int beiscsi_check_supported_fw(struct be_ctrl_info *ctrl,
1259*4882a593Smuzhiyun struct beiscsi_hba *phba)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun struct be_dma_mem nonemb_cmd;
1262*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1263*4882a593Smuzhiyun struct be_mgmt_controller_attributes *req;
1264*4882a593Smuzhiyun struct be_sge *sge = nonembedded_sgl(wrb);
1265*4882a593Smuzhiyun int status = 0;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun nonemb_cmd.va = dma_alloc_coherent(&ctrl->pdev->dev,
1268*4882a593Smuzhiyun sizeof(struct be_mgmt_controller_attributes),
1269*4882a593Smuzhiyun &nonemb_cmd.dma, GFP_KERNEL);
1270*4882a593Smuzhiyun if (nonemb_cmd.va == NULL) {
1271*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1272*4882a593Smuzhiyun "BG_%d : dma_alloc_coherent failed in %s\n",
1273*4882a593Smuzhiyun __func__);
1274*4882a593Smuzhiyun return -ENOMEM;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun nonemb_cmd.size = sizeof(struct be_mgmt_controller_attributes);
1277*4882a593Smuzhiyun req = nonemb_cmd.va;
1278*4882a593Smuzhiyun memset(req, 0, sizeof(*req));
1279*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1280*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1281*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
1282*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1283*4882a593Smuzhiyun OPCODE_COMMON_GET_CNTL_ATTRIBUTES, sizeof(*req));
1284*4882a593Smuzhiyun sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd.dma));
1285*4882a593Smuzhiyun sge->pa_lo = cpu_to_le32(nonemb_cmd.dma & 0xFFFFFFFF);
1286*4882a593Smuzhiyun sge->len = cpu_to_le32(nonemb_cmd.size);
1287*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1288*4882a593Smuzhiyun if (!status) {
1289*4882a593Smuzhiyun struct be_mgmt_controller_attributes_resp *resp = nonemb_cmd.va;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1292*4882a593Smuzhiyun "BG_%d : Firmware Version of CMD : %s\n"
1293*4882a593Smuzhiyun "Firmware Version is : %s\n"
1294*4882a593Smuzhiyun "Developer Build, not performing version check...\n",
1295*4882a593Smuzhiyun resp->params.hba_attribs
1296*4882a593Smuzhiyun .flashrom_version_string,
1297*4882a593Smuzhiyun resp->params.hba_attribs.
1298*4882a593Smuzhiyun firmware_version_string);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun phba->fw_config.iscsi_features =
1301*4882a593Smuzhiyun resp->params.hba_attribs.iscsi_features;
1302*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1303*4882a593Smuzhiyun "BM_%d : phba->fw_config.iscsi_features = %d\n",
1304*4882a593Smuzhiyun phba->fw_config.iscsi_features);
1305*4882a593Smuzhiyun memcpy(phba->fw_ver_str, resp->params.hba_attribs.
1306*4882a593Smuzhiyun firmware_version_string, BEISCSI_VER_STRLEN);
1307*4882a593Smuzhiyun } else
1308*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1309*4882a593Smuzhiyun "BG_%d : Failed in beiscsi_check_supported_fw\n");
1310*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1311*4882a593Smuzhiyun if (nonemb_cmd.va)
1312*4882a593Smuzhiyun dma_free_coherent(&ctrl->pdev->dev, nonemb_cmd.size,
1313*4882a593Smuzhiyun nonemb_cmd.va, nonemb_cmd.dma);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return status;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /**
1319*4882a593Smuzhiyun * beiscsi_get_fw_config()- Get the FW config for the function
1320*4882a593Smuzhiyun * @ctrl: ptr to Ctrl Info
1321*4882a593Smuzhiyun * @phba: ptr to the dev priv structure
1322*4882a593Smuzhiyun *
1323*4882a593Smuzhiyun * Get the FW config and resources available for the function.
1324*4882a593Smuzhiyun * The resources are created based on the count received here.
1325*4882a593Smuzhiyun *
1326*4882a593Smuzhiyun * return
1327*4882a593Smuzhiyun * Success: 0
1328*4882a593Smuzhiyun * Failure: Non-Zero Value
1329*4882a593Smuzhiyun **/
beiscsi_get_fw_config(struct be_ctrl_info * ctrl,struct beiscsi_hba * phba)1330*4882a593Smuzhiyun int beiscsi_get_fw_config(struct be_ctrl_info *ctrl,
1331*4882a593Smuzhiyun struct beiscsi_hba *phba)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1334*4882a593Smuzhiyun struct be_fw_cfg *pfw_cfg = embedded_payload(wrb);
1335*4882a593Smuzhiyun uint32_t cid_count, icd_count;
1336*4882a593Smuzhiyun int status = -EINVAL;
1337*4882a593Smuzhiyun uint8_t ulp_num = 0;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1340*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1341*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*pfw_cfg), true, 0);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun be_cmd_hdr_prepare(&pfw_cfg->hdr, CMD_SUBSYSTEM_COMMON,
1344*4882a593Smuzhiyun OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
1345*4882a593Smuzhiyun EMBED_MBX_MAX_PAYLOAD_SIZE);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (be_mbox_notify(ctrl)) {
1348*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1349*4882a593Smuzhiyun "BG_%d : Failed in beiscsi_get_fw_config\n");
1350*4882a593Smuzhiyun goto fail_init;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* FW response formats depend on port id */
1354*4882a593Smuzhiyun phba->fw_config.phys_port = pfw_cfg->phys_port;
1355*4882a593Smuzhiyun if (phba->fw_config.phys_port >= BEISCSI_PHYS_PORT_MAX) {
1356*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1357*4882a593Smuzhiyun "BG_%d : invalid physical port id %d\n",
1358*4882a593Smuzhiyun phba->fw_config.phys_port);
1359*4882a593Smuzhiyun goto fail_init;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* populate and check FW config against min and max values */
1363*4882a593Smuzhiyun if (!is_chip_be2_be3r(phba)) {
1364*4882a593Smuzhiyun phba->fw_config.eqid_count = pfw_cfg->eqid_count;
1365*4882a593Smuzhiyun phba->fw_config.cqid_count = pfw_cfg->cqid_count;
1366*4882a593Smuzhiyun if (phba->fw_config.eqid_count == 0 ||
1367*4882a593Smuzhiyun phba->fw_config.eqid_count > 2048) {
1368*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1369*4882a593Smuzhiyun "BG_%d : invalid EQ count %d\n",
1370*4882a593Smuzhiyun phba->fw_config.eqid_count);
1371*4882a593Smuzhiyun goto fail_init;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun if (phba->fw_config.cqid_count == 0 ||
1374*4882a593Smuzhiyun phba->fw_config.cqid_count > 4096) {
1375*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1376*4882a593Smuzhiyun "BG_%d : invalid CQ count %d\n",
1377*4882a593Smuzhiyun phba->fw_config.cqid_count);
1378*4882a593Smuzhiyun goto fail_init;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1381*4882a593Smuzhiyun "BG_%d : EQ_Count : %d CQ_Count : %d\n",
1382*4882a593Smuzhiyun phba->fw_config.eqid_count,
1383*4882a593Smuzhiyun phba->fw_config.cqid_count);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /**
1387*4882a593Smuzhiyun * Check on which all ULP iSCSI Protocol is loaded.
1388*4882a593Smuzhiyun * Set the Bit for those ULP. This set flag is used
1389*4882a593Smuzhiyun * at all places in the code to check on which ULP
1390*4882a593Smuzhiyun * iSCSi Protocol is loaded
1391*4882a593Smuzhiyun **/
1392*4882a593Smuzhiyun for (ulp_num = 0; ulp_num < BEISCSI_ULP_COUNT; ulp_num++) {
1393*4882a593Smuzhiyun if (pfw_cfg->ulp[ulp_num].ulp_mode &
1394*4882a593Smuzhiyun BEISCSI_ULP_ISCSI_INI_MODE) {
1395*4882a593Smuzhiyun set_bit(ulp_num, &phba->fw_config.ulp_supported);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* Get the CID, ICD and Chain count for each ULP */
1398*4882a593Smuzhiyun phba->fw_config.iscsi_cid_start[ulp_num] =
1399*4882a593Smuzhiyun pfw_cfg->ulp[ulp_num].sq_base;
1400*4882a593Smuzhiyun phba->fw_config.iscsi_cid_count[ulp_num] =
1401*4882a593Smuzhiyun pfw_cfg->ulp[ulp_num].sq_count;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun phba->fw_config.iscsi_icd_start[ulp_num] =
1404*4882a593Smuzhiyun pfw_cfg->ulp[ulp_num].icd_base;
1405*4882a593Smuzhiyun phba->fw_config.iscsi_icd_count[ulp_num] =
1406*4882a593Smuzhiyun pfw_cfg->ulp[ulp_num].icd_count;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun phba->fw_config.iscsi_chain_start[ulp_num] =
1409*4882a593Smuzhiyun pfw_cfg->chain_icd[ulp_num].chain_base;
1410*4882a593Smuzhiyun phba->fw_config.iscsi_chain_count[ulp_num] =
1411*4882a593Smuzhiyun pfw_cfg->chain_icd[ulp_num].chain_count;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1414*4882a593Smuzhiyun "BG_%d : Function loaded on ULP : %d\n"
1415*4882a593Smuzhiyun "\tiscsi_cid_count : %d\n"
1416*4882a593Smuzhiyun "\tiscsi_cid_start : %d\n"
1417*4882a593Smuzhiyun "\t iscsi_icd_count : %d\n"
1418*4882a593Smuzhiyun "\t iscsi_icd_start : %d\n",
1419*4882a593Smuzhiyun ulp_num,
1420*4882a593Smuzhiyun phba->fw_config.
1421*4882a593Smuzhiyun iscsi_cid_count[ulp_num],
1422*4882a593Smuzhiyun phba->fw_config.
1423*4882a593Smuzhiyun iscsi_cid_start[ulp_num],
1424*4882a593Smuzhiyun phba->fw_config.
1425*4882a593Smuzhiyun iscsi_icd_count[ulp_num],
1426*4882a593Smuzhiyun phba->fw_config.
1427*4882a593Smuzhiyun iscsi_icd_start[ulp_num]);
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (phba->fw_config.ulp_supported == 0) {
1432*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1433*4882a593Smuzhiyun "BG_%d : iSCSI initiator mode not set: ULP0 %x ULP1 %x\n",
1434*4882a593Smuzhiyun pfw_cfg->ulp[BEISCSI_ULP0].ulp_mode,
1435*4882a593Smuzhiyun pfw_cfg->ulp[BEISCSI_ULP1].ulp_mode);
1436*4882a593Smuzhiyun goto fail_init;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /**
1440*4882a593Smuzhiyun * ICD is shared among ULPs. Use icd_count of any one loaded ULP
1441*4882a593Smuzhiyun **/
1442*4882a593Smuzhiyun for (ulp_num = 0; ulp_num < BEISCSI_ULP_COUNT; ulp_num++)
1443*4882a593Smuzhiyun if (test_bit(ulp_num, &phba->fw_config.ulp_supported))
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun icd_count = phba->fw_config.iscsi_icd_count[ulp_num];
1446*4882a593Smuzhiyun if (icd_count == 0 || icd_count > 65536) {
1447*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1448*4882a593Smuzhiyun "BG_%d: invalid ICD count %d\n", icd_count);
1449*4882a593Smuzhiyun goto fail_init;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun cid_count = BEISCSI_GET_CID_COUNT(phba, BEISCSI_ULP0) +
1453*4882a593Smuzhiyun BEISCSI_GET_CID_COUNT(phba, BEISCSI_ULP1);
1454*4882a593Smuzhiyun if (cid_count == 0 || cid_count > 4096) {
1455*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1456*4882a593Smuzhiyun "BG_%d: invalid CID count %d\n", cid_count);
1457*4882a593Smuzhiyun goto fail_init;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /**
1461*4882a593Smuzhiyun * Check FW is dual ULP aware i.e. can handle either
1462*4882a593Smuzhiyun * of the protocols.
1463*4882a593Smuzhiyun */
1464*4882a593Smuzhiyun phba->fw_config.dual_ulp_aware = (pfw_cfg->function_mode &
1465*4882a593Smuzhiyun BEISCSI_FUNC_DUA_MODE);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1468*4882a593Smuzhiyun "BG_%d : DUA Mode : 0x%x\n",
1469*4882a593Smuzhiyun phba->fw_config.dual_ulp_aware);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun /* all set, continue using this FW config */
1472*4882a593Smuzhiyun status = 0;
1473*4882a593Smuzhiyun fail_init:
1474*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1475*4882a593Smuzhiyun return status;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /**
1479*4882a593Smuzhiyun * beiscsi_get_port_name()- Get port name for the function
1480*4882a593Smuzhiyun * @ctrl: ptr to Ctrl Info
1481*4882a593Smuzhiyun * @phba: ptr to the dev priv structure
1482*4882a593Smuzhiyun *
1483*4882a593Smuzhiyun * Get the alphanumeric character for port
1484*4882a593Smuzhiyun *
1485*4882a593Smuzhiyun **/
beiscsi_get_port_name(struct be_ctrl_info * ctrl,struct beiscsi_hba * phba)1486*4882a593Smuzhiyun int beiscsi_get_port_name(struct be_ctrl_info *ctrl, struct beiscsi_hba *phba)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun int ret = 0;
1489*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
1490*4882a593Smuzhiyun struct be_cmd_get_port_name *ioctl;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1493*4882a593Smuzhiyun wrb = wrb_from_mbox(&ctrl->mbox_mem);
1494*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1495*4882a593Smuzhiyun ioctl = embedded_payload(wrb);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*ioctl), true, 0);
1498*4882a593Smuzhiyun be_cmd_hdr_prepare(&ioctl->h.req_hdr, CMD_SUBSYSTEM_COMMON,
1499*4882a593Smuzhiyun OPCODE_COMMON_GET_PORT_NAME,
1500*4882a593Smuzhiyun EMBED_MBX_MAX_PAYLOAD_SIZE);
1501*4882a593Smuzhiyun ret = be_mbox_notify(ctrl);
1502*4882a593Smuzhiyun phba->port_name = 0;
1503*4882a593Smuzhiyun if (!ret) {
1504*4882a593Smuzhiyun phba->port_name = ioctl->p.resp.port_names >>
1505*4882a593Smuzhiyun (phba->fw_config.phys_port * 8) & 0xff;
1506*4882a593Smuzhiyun } else {
1507*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1508*4882a593Smuzhiyun "BG_%d : GET_PORT_NAME ret 0x%x status 0x%x\n",
1509*4882a593Smuzhiyun ret, ioctl->h.resp_hdr.status);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun if (phba->port_name == 0)
1513*4882a593Smuzhiyun phba->port_name = '?';
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1516*4882a593Smuzhiyun return ret;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
beiscsi_set_host_data(struct beiscsi_hba * phba)1519*4882a593Smuzhiyun int beiscsi_set_host_data(struct beiscsi_hba *phba)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun struct be_ctrl_info *ctrl = &phba->ctrl;
1522*4882a593Smuzhiyun struct be_cmd_set_host_data *ioctl;
1523*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
1524*4882a593Smuzhiyun int ret = 0;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun if (is_chip_be2_be3r(phba))
1527*4882a593Smuzhiyun return ret;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1530*4882a593Smuzhiyun wrb = wrb_from_mbox(&ctrl->mbox_mem);
1531*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1532*4882a593Smuzhiyun ioctl = embedded_payload(wrb);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*ioctl), true, 0);
1535*4882a593Smuzhiyun be_cmd_hdr_prepare(&ioctl->h.req_hdr, CMD_SUBSYSTEM_COMMON,
1536*4882a593Smuzhiyun OPCODE_COMMON_SET_HOST_DATA,
1537*4882a593Smuzhiyun EMBED_MBX_MAX_PAYLOAD_SIZE);
1538*4882a593Smuzhiyun ioctl->param.req.param_id = BE_CMD_SET_HOST_PARAM_ID;
1539*4882a593Smuzhiyun ioctl->param.req.param_len =
1540*4882a593Smuzhiyun snprintf((char *)ioctl->param.req.param_data,
1541*4882a593Smuzhiyun sizeof(ioctl->param.req.param_data),
1542*4882a593Smuzhiyun "Linux iSCSI v%s", BUILD_STR);
1543*4882a593Smuzhiyun ioctl->param.req.param_len = ALIGN(ioctl->param.req.param_len + 1, 4);
1544*4882a593Smuzhiyun if (ioctl->param.req.param_len > BE_CMD_MAX_DRV_VERSION)
1545*4882a593Smuzhiyun ioctl->param.req.param_len = BE_CMD_MAX_DRV_VERSION;
1546*4882a593Smuzhiyun ret = be_mbox_notify(ctrl);
1547*4882a593Smuzhiyun if (!ret) {
1548*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1549*4882a593Smuzhiyun "BG_%d : HBA set host driver version\n");
1550*4882a593Smuzhiyun } else {
1551*4882a593Smuzhiyun /**
1552*4882a593Smuzhiyun * Check "MCC_STATUS_INVALID_LENGTH" for SKH.
1553*4882a593Smuzhiyun * Older FW versions return this error.
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun if (ret == MCC_STATUS_ILLEGAL_REQUEST ||
1556*4882a593Smuzhiyun ret == MCC_STATUS_INVALID_LENGTH)
1557*4882a593Smuzhiyun __beiscsi_log(phba, KERN_INFO,
1558*4882a593Smuzhiyun "BG_%d : HBA failed to set host driver version\n");
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1562*4882a593Smuzhiyun return ret;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
beiscsi_set_uer_feature(struct beiscsi_hba * phba)1565*4882a593Smuzhiyun int beiscsi_set_uer_feature(struct beiscsi_hba *phba)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct be_ctrl_info *ctrl = &phba->ctrl;
1568*4882a593Smuzhiyun struct be_cmd_set_features *ioctl;
1569*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
1570*4882a593Smuzhiyun int ret = 0;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1573*4882a593Smuzhiyun wrb = wrb_from_mbox(&ctrl->mbox_mem);
1574*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1575*4882a593Smuzhiyun ioctl = embedded_payload(wrb);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*ioctl), true, 0);
1578*4882a593Smuzhiyun be_cmd_hdr_prepare(&ioctl->h.req_hdr, CMD_SUBSYSTEM_COMMON,
1579*4882a593Smuzhiyun OPCODE_COMMON_SET_FEATURES,
1580*4882a593Smuzhiyun EMBED_MBX_MAX_PAYLOAD_SIZE);
1581*4882a593Smuzhiyun ioctl->feature = BE_CMD_SET_FEATURE_UER;
1582*4882a593Smuzhiyun ioctl->param_len = sizeof(ioctl->param.req);
1583*4882a593Smuzhiyun ioctl->param.req.uer = BE_CMD_UER_SUPP_BIT;
1584*4882a593Smuzhiyun ret = be_mbox_notify(ctrl);
1585*4882a593Smuzhiyun if (!ret) {
1586*4882a593Smuzhiyun phba->ue2rp = ioctl->param.resp.ue2rp;
1587*4882a593Smuzhiyun set_bit(BEISCSI_HBA_UER_SUPP, &phba->state);
1588*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1589*4882a593Smuzhiyun "BG_%d : HBA error recovery supported\n");
1590*4882a593Smuzhiyun } else {
1591*4882a593Smuzhiyun /**
1592*4882a593Smuzhiyun * Check "MCC_STATUS_INVALID_LENGTH" for SKH.
1593*4882a593Smuzhiyun * Older FW versions return this error.
1594*4882a593Smuzhiyun */
1595*4882a593Smuzhiyun if (ret == MCC_STATUS_ILLEGAL_REQUEST ||
1596*4882a593Smuzhiyun ret == MCC_STATUS_INVALID_LENGTH)
1597*4882a593Smuzhiyun __beiscsi_log(phba, KERN_INFO,
1598*4882a593Smuzhiyun "BG_%d : HBA error recovery not supported\n");
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1602*4882a593Smuzhiyun return ret;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
beiscsi_get_post_stage(struct beiscsi_hba * phba)1605*4882a593Smuzhiyun static u32 beiscsi_get_post_stage(struct beiscsi_hba *phba)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun u32 sem;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun if (is_chip_be2_be3r(phba))
1610*4882a593Smuzhiyun sem = ioread32(phba->csr_va + SLIPORT_SEMAPHORE_OFFSET_BEx);
1611*4882a593Smuzhiyun else
1612*4882a593Smuzhiyun pci_read_config_dword(phba->pcidev,
1613*4882a593Smuzhiyun SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
1614*4882a593Smuzhiyun return sem;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
beiscsi_check_fw_rdy(struct beiscsi_hba * phba)1617*4882a593Smuzhiyun int beiscsi_check_fw_rdy(struct beiscsi_hba *phba)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun u32 loop, post, rdy = 0;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun loop = 1000;
1622*4882a593Smuzhiyun while (loop--) {
1623*4882a593Smuzhiyun post = beiscsi_get_post_stage(phba);
1624*4882a593Smuzhiyun if (post & POST_ERROR_BIT)
1625*4882a593Smuzhiyun break;
1626*4882a593Smuzhiyun if ((post & POST_STAGE_MASK) == POST_STAGE_ARMFW_RDY) {
1627*4882a593Smuzhiyun rdy = 1;
1628*4882a593Smuzhiyun break;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun msleep(60);
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun if (!rdy) {
1634*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
1635*4882a593Smuzhiyun "BC_%d : FW not ready 0x%x\n", post);
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun return rdy;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
beiscsi_cmd_function_reset(struct beiscsi_hba * phba)1641*4882a593Smuzhiyun int beiscsi_cmd_function_reset(struct beiscsi_hba *phba)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun struct be_ctrl_info *ctrl = &phba->ctrl;
1644*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1645*4882a593Smuzhiyun struct be_post_sgl_pages_req *req;
1646*4882a593Smuzhiyun int status;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun req = embedded_payload(wrb);
1651*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1652*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1653*4882a593Smuzhiyun OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1654*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1657*4882a593Smuzhiyun return status;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
beiscsi_cmd_special_wrb(struct be_ctrl_info * ctrl,u32 load)1660*4882a593Smuzhiyun int beiscsi_cmd_special_wrb(struct be_ctrl_info *ctrl, u32 load)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
1663*4882a593Smuzhiyun struct beiscsi_hba *phba = pci_get_drvdata(ctrl->pdev);
1664*4882a593Smuzhiyun u8 *endian_check;
1665*4882a593Smuzhiyun int status;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1668*4882a593Smuzhiyun memset(wrb, 0, sizeof(*wrb));
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun endian_check = (u8 *) wrb;
1671*4882a593Smuzhiyun if (load) {
1672*4882a593Smuzhiyun /* to start communicating */
1673*4882a593Smuzhiyun *endian_check++ = 0xFF;
1674*4882a593Smuzhiyun *endian_check++ = 0x12;
1675*4882a593Smuzhiyun *endian_check++ = 0x34;
1676*4882a593Smuzhiyun *endian_check++ = 0xFF;
1677*4882a593Smuzhiyun *endian_check++ = 0xFF;
1678*4882a593Smuzhiyun *endian_check++ = 0x56;
1679*4882a593Smuzhiyun *endian_check++ = 0x78;
1680*4882a593Smuzhiyun *endian_check++ = 0xFF;
1681*4882a593Smuzhiyun } else {
1682*4882a593Smuzhiyun /* to stop communicating */
1683*4882a593Smuzhiyun *endian_check++ = 0xFF;
1684*4882a593Smuzhiyun *endian_check++ = 0xAA;
1685*4882a593Smuzhiyun *endian_check++ = 0xBB;
1686*4882a593Smuzhiyun *endian_check++ = 0xFF;
1687*4882a593Smuzhiyun *endian_check++ = 0xFF;
1688*4882a593Smuzhiyun *endian_check++ = 0xCC;
1689*4882a593Smuzhiyun *endian_check++ = 0xDD;
1690*4882a593Smuzhiyun *endian_check = 0xFF;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun be_dws_cpu_to_le(wrb, sizeof(*wrb));
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1695*4882a593Smuzhiyun if (status)
1696*4882a593Smuzhiyun beiscsi_log(phba, KERN_INFO, BEISCSI_LOG_INIT,
1697*4882a593Smuzhiyun "BC_%d : special WRB message failed\n");
1698*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1699*4882a593Smuzhiyun return status;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
beiscsi_init_sliport(struct beiscsi_hba * phba)1702*4882a593Smuzhiyun int beiscsi_init_sliport(struct beiscsi_hba *phba)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun int status;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun /* check POST stage before talking to FW */
1707*4882a593Smuzhiyun status = beiscsi_check_fw_rdy(phba);
1708*4882a593Smuzhiyun if (!status)
1709*4882a593Smuzhiyun return -EIO;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* clear all error states after checking FW rdy */
1712*4882a593Smuzhiyun phba->state &= ~BEISCSI_HBA_IN_ERR;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* check again UER support */
1715*4882a593Smuzhiyun phba->state &= ~BEISCSI_HBA_UER_SUPP;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /*
1718*4882a593Smuzhiyun * SLI COMMON_FUNCTION_RESET completion is indicated by BMBX RDY bit.
1719*4882a593Smuzhiyun * It should clean up any stale info in FW for this fn.
1720*4882a593Smuzhiyun */
1721*4882a593Smuzhiyun status = beiscsi_cmd_function_reset(phba);
1722*4882a593Smuzhiyun if (status) {
1723*4882a593Smuzhiyun beiscsi_log(phba, KERN_ERR, BEISCSI_LOG_INIT,
1724*4882a593Smuzhiyun "BC_%d : SLI Function Reset failed\n");
1725*4882a593Smuzhiyun return status;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun /* indicate driver is loading */
1729*4882a593Smuzhiyun return beiscsi_cmd_special_wrb(&phba->ctrl, 1);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /**
1733*4882a593Smuzhiyun * beiscsi_cmd_iscsi_cleanup()- Inform FW to cleanup EP data structures.
1734*4882a593Smuzhiyun * @phba: pointer to dev priv structure
1735*4882a593Smuzhiyun * @ulp: ULP number.
1736*4882a593Smuzhiyun *
1737*4882a593Smuzhiyun * return
1738*4882a593Smuzhiyun * Success: 0
1739*4882a593Smuzhiyun * Failure: Non-Zero Value
1740*4882a593Smuzhiyun **/
beiscsi_cmd_iscsi_cleanup(struct beiscsi_hba * phba,unsigned short ulp)1741*4882a593Smuzhiyun int beiscsi_cmd_iscsi_cleanup(struct beiscsi_hba *phba, unsigned short ulp)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun struct be_ctrl_info *ctrl = &phba->ctrl;
1744*4882a593Smuzhiyun struct iscsi_cleanup_req_v1 *req_v1;
1745*4882a593Smuzhiyun struct iscsi_cleanup_req *req;
1746*4882a593Smuzhiyun u16 hdr_ring_id, data_ring_id;
1747*4882a593Smuzhiyun struct be_mcc_wrb *wrb;
1748*4882a593Smuzhiyun int status;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun mutex_lock(&ctrl->mbox_lock);
1751*4882a593Smuzhiyun wrb = wrb_from_mbox(&ctrl->mbox_mem);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun hdr_ring_id = HWI_GET_DEF_HDRQ_ID(phba, ulp);
1754*4882a593Smuzhiyun data_ring_id = HWI_GET_DEF_BUFQ_ID(phba, ulp);
1755*4882a593Smuzhiyun if (is_chip_be2_be3r(phba)) {
1756*4882a593Smuzhiyun req = embedded_payload(wrb);
1757*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1758*4882a593Smuzhiyun be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ISCSI,
1759*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_CLEANUP, sizeof(*req));
1760*4882a593Smuzhiyun req->chute = (1 << ulp);
1761*4882a593Smuzhiyun /* BE2/BE3 FW creates 8-bit ring id */
1762*4882a593Smuzhiyun req->hdr_ring_id = hdr_ring_id;
1763*4882a593Smuzhiyun req->data_ring_id = data_ring_id;
1764*4882a593Smuzhiyun } else {
1765*4882a593Smuzhiyun req_v1 = embedded_payload(wrb);
1766*4882a593Smuzhiyun be_wrb_hdr_prepare(wrb, sizeof(*req_v1), true, 0);
1767*4882a593Smuzhiyun be_cmd_hdr_prepare(&req_v1->hdr, CMD_SUBSYSTEM_ISCSI,
1768*4882a593Smuzhiyun OPCODE_COMMON_ISCSI_CLEANUP,
1769*4882a593Smuzhiyun sizeof(*req_v1));
1770*4882a593Smuzhiyun req_v1->hdr.version = 1;
1771*4882a593Smuzhiyun req_v1->chute = (1 << ulp);
1772*4882a593Smuzhiyun req_v1->hdr_ring_id = cpu_to_le16(hdr_ring_id);
1773*4882a593Smuzhiyun req_v1->data_ring_id = cpu_to_le16(data_ring_id);
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun status = be_mbox_notify(ctrl);
1777*4882a593Smuzhiyun if (status)
1778*4882a593Smuzhiyun beiscsi_log(phba, KERN_WARNING, BEISCSI_LOG_INIT,
1779*4882a593Smuzhiyun "BG_%d : %s failed %d\n", __func__, ulp);
1780*4882a593Smuzhiyun mutex_unlock(&ctrl->mbox_lock);
1781*4882a593Smuzhiyun return status;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun /*
1785*4882a593Smuzhiyun * beiscsi_detect_ue()- Detect Unrecoverable Error on adapter
1786*4882a593Smuzhiyun * @phba: Driver priv structure
1787*4882a593Smuzhiyun *
1788*4882a593Smuzhiyun * Read registers linked to UE and check for the UE status
1789*4882a593Smuzhiyun **/
beiscsi_detect_ue(struct beiscsi_hba * phba)1790*4882a593Smuzhiyun int beiscsi_detect_ue(struct beiscsi_hba *phba)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun uint32_t ue_mask_hi = 0, ue_mask_lo = 0;
1793*4882a593Smuzhiyun uint32_t ue_hi = 0, ue_lo = 0;
1794*4882a593Smuzhiyun uint8_t i = 0;
1795*4882a593Smuzhiyun int ret = 0;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun pci_read_config_dword(phba->pcidev,
1798*4882a593Smuzhiyun PCICFG_UE_STATUS_LOW, &ue_lo);
1799*4882a593Smuzhiyun pci_read_config_dword(phba->pcidev,
1800*4882a593Smuzhiyun PCICFG_UE_STATUS_MASK_LOW,
1801*4882a593Smuzhiyun &ue_mask_lo);
1802*4882a593Smuzhiyun pci_read_config_dword(phba->pcidev,
1803*4882a593Smuzhiyun PCICFG_UE_STATUS_HIGH,
1804*4882a593Smuzhiyun &ue_hi);
1805*4882a593Smuzhiyun pci_read_config_dword(phba->pcidev,
1806*4882a593Smuzhiyun PCICFG_UE_STATUS_MASK_HI,
1807*4882a593Smuzhiyun &ue_mask_hi);
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun ue_lo = (ue_lo & ~ue_mask_lo);
1810*4882a593Smuzhiyun ue_hi = (ue_hi & ~ue_mask_hi);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (ue_lo || ue_hi) {
1814*4882a593Smuzhiyun set_bit(BEISCSI_HBA_IN_UE, &phba->state);
1815*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
1816*4882a593Smuzhiyun "BC_%d : HBA error detected\n");
1817*4882a593Smuzhiyun ret = 1;
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun if (ue_lo) {
1821*4882a593Smuzhiyun for (i = 0; ue_lo; ue_lo >>= 1, i++) {
1822*4882a593Smuzhiyun if (ue_lo & 1)
1823*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
1824*4882a593Smuzhiyun "BC_%d : UE_LOW %s bit set\n",
1825*4882a593Smuzhiyun desc_ue_status_low[i]);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun if (ue_hi) {
1830*4882a593Smuzhiyun for (i = 0; ue_hi; ue_hi >>= 1, i++) {
1831*4882a593Smuzhiyun if (ue_hi & 1)
1832*4882a593Smuzhiyun __beiscsi_log(phba, KERN_ERR,
1833*4882a593Smuzhiyun "BC_%d : UE_HIGH %s bit set\n",
1834*4882a593Smuzhiyun desc_ue_status_hi[i]);
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun return ret;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /*
1841*4882a593Smuzhiyun * beiscsi_detect_tpe()- Detect Transient Parity Error on adapter
1842*4882a593Smuzhiyun * @phba: Driver priv structure
1843*4882a593Smuzhiyun *
1844*4882a593Smuzhiyun * Read SLIPORT SEMAPHORE register to check for UER
1845*4882a593Smuzhiyun *
1846*4882a593Smuzhiyun **/
beiscsi_detect_tpe(struct beiscsi_hba * phba)1847*4882a593Smuzhiyun int beiscsi_detect_tpe(struct beiscsi_hba *phba)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun u32 post, status;
1850*4882a593Smuzhiyun int ret = 0;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun post = beiscsi_get_post_stage(phba);
1853*4882a593Smuzhiyun status = post & POST_STAGE_MASK;
1854*4882a593Smuzhiyun if ((status & POST_ERR_RECOVERY_CODE_MASK) ==
1855*4882a593Smuzhiyun POST_STAGE_RECOVERABLE_ERR) {
1856*4882a593Smuzhiyun set_bit(BEISCSI_HBA_IN_TPE, &phba->state);
1857*4882a593Smuzhiyun __beiscsi_log(phba, KERN_INFO,
1858*4882a593Smuzhiyun "BC_%d : HBA error recoverable: 0x%x\n", post);
1859*4882a593Smuzhiyun ret = 1;
1860*4882a593Smuzhiyun } else {
1861*4882a593Smuzhiyun __beiscsi_log(phba, KERN_INFO,
1862*4882a593Smuzhiyun "BC_%d : HBA in UE: 0x%x\n", post);
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun return ret;
1866*4882a593Smuzhiyun }
1867