xref: /OK3568_Linux_fs/kernel/drivers/scsi/arcmsr/arcmsr_hba.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *******************************************************************************
3*4882a593Smuzhiyun **        O.S   : Linux
4*4882a593Smuzhiyun **   FILE NAME  : arcmsr_hba.c
5*4882a593Smuzhiyun **        BY    : Nick Cheng, C.L. Huang
6*4882a593Smuzhiyun **   Description: SCSI RAID Device Driver for Areca RAID Controller
7*4882a593Smuzhiyun *******************************************************************************
8*4882a593Smuzhiyun ** Copyright (C) 2002 - 2014, Areca Technology Corporation All rights reserved
9*4882a593Smuzhiyun **
10*4882a593Smuzhiyun **     Web site: www.areca.com.tw
11*4882a593Smuzhiyun **       E-mail: support@areca.com.tw
12*4882a593Smuzhiyun **
13*4882a593Smuzhiyun ** This program is free software; you can redistribute it and/or modify
14*4882a593Smuzhiyun ** it under the terms of the GNU General Public License version 2 as
15*4882a593Smuzhiyun ** published by the Free Software Foundation.
16*4882a593Smuzhiyun ** This program is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun ** but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun ** GNU General Public License for more details.
20*4882a593Smuzhiyun *******************************************************************************
21*4882a593Smuzhiyun ** Redistribution and use in source and binary forms, with or without
22*4882a593Smuzhiyun ** modification, are permitted provided that the following conditions
23*4882a593Smuzhiyun ** are met:
24*4882a593Smuzhiyun ** 1. Redistributions of source code must retain the above copyright
25*4882a593Smuzhiyun **    notice, this list of conditions and the following disclaimer.
26*4882a593Smuzhiyun ** 2. Redistributions in binary form must reproduce the above copyright
27*4882a593Smuzhiyun **    notice, this list of conditions and the following disclaimer in the
28*4882a593Smuzhiyun **    documentation and/or other materials provided with the distribution.
29*4882a593Smuzhiyun ** 3. The name of the author may not be used to endorse or promote products
30*4882a593Smuzhiyun **    derived from this software without specific prior written permission.
31*4882a593Smuzhiyun **
32*4882a593Smuzhiyun ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
33*4882a593Smuzhiyun ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
34*4882a593Smuzhiyun ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
35*4882a593Smuzhiyun ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
36*4882a593Smuzhiyun ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING,BUT
37*4882a593Smuzhiyun ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
38*4882a593Smuzhiyun ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
39*4882a593Smuzhiyun ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
40*4882a593Smuzhiyun ** (INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
41*4882a593Smuzhiyun ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
42*4882a593Smuzhiyun *******************************************************************************
43*4882a593Smuzhiyun ** For history of changes, see Documentation/scsi/ChangeLog.arcmsr
44*4882a593Smuzhiyun **     Firmware Specification, see Documentation/scsi/arcmsr_spec.rst
45*4882a593Smuzhiyun *******************************************************************************
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #include <linux/module.h>
48*4882a593Smuzhiyun #include <linux/reboot.h>
49*4882a593Smuzhiyun #include <linux/spinlock.h>
50*4882a593Smuzhiyun #include <linux/pci_ids.h>
51*4882a593Smuzhiyun #include <linux/interrupt.h>
52*4882a593Smuzhiyun #include <linux/moduleparam.h>
53*4882a593Smuzhiyun #include <linux/errno.h>
54*4882a593Smuzhiyun #include <linux/types.h>
55*4882a593Smuzhiyun #include <linux/delay.h>
56*4882a593Smuzhiyun #include <linux/dma-mapping.h>
57*4882a593Smuzhiyun #include <linux/timer.h>
58*4882a593Smuzhiyun #include <linux/slab.h>
59*4882a593Smuzhiyun #include <linux/pci.h>
60*4882a593Smuzhiyun #include <linux/aer.h>
61*4882a593Smuzhiyun #include <linux/circ_buf.h>
62*4882a593Smuzhiyun #include <asm/dma.h>
63*4882a593Smuzhiyun #include <asm/io.h>
64*4882a593Smuzhiyun #include <linux/uaccess.h>
65*4882a593Smuzhiyun #include <scsi/scsi_host.h>
66*4882a593Smuzhiyun #include <scsi/scsi.h>
67*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
68*4882a593Smuzhiyun #include <scsi/scsi_tcq.h>
69*4882a593Smuzhiyun #include <scsi/scsi_device.h>
70*4882a593Smuzhiyun #include <scsi/scsi_transport.h>
71*4882a593Smuzhiyun #include <scsi/scsicam.h>
72*4882a593Smuzhiyun #include "arcmsr.h"
73*4882a593Smuzhiyun MODULE_AUTHOR("Nick Cheng, C.L. Huang <support@areca.com.tw>");
74*4882a593Smuzhiyun MODULE_DESCRIPTION("Areca ARC11xx/12xx/16xx/188x SAS/SATA RAID Controller Driver");
75*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
76*4882a593Smuzhiyun MODULE_VERSION(ARCMSR_DRIVER_VERSION);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static int msix_enable = 1;
79*4882a593Smuzhiyun module_param(msix_enable, int, S_IRUGO);
80*4882a593Smuzhiyun MODULE_PARM_DESC(msix_enable, "Enable MSI-X interrupt(0 ~ 1), msix_enable=1(enable), =0(disable)");
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static int msi_enable = 1;
83*4882a593Smuzhiyun module_param(msi_enable, int, S_IRUGO);
84*4882a593Smuzhiyun MODULE_PARM_DESC(msi_enable, "Enable MSI interrupt(0 ~ 1), msi_enable=1(enable), =0(disable)");
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static int host_can_queue = ARCMSR_DEFAULT_OUTSTANDING_CMD;
87*4882a593Smuzhiyun module_param(host_can_queue, int, S_IRUGO);
88*4882a593Smuzhiyun MODULE_PARM_DESC(host_can_queue, " adapter queue depth(32 ~ 1024), default is 128");
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static int cmd_per_lun = ARCMSR_DEFAULT_CMD_PERLUN;
91*4882a593Smuzhiyun module_param(cmd_per_lun, int, S_IRUGO);
92*4882a593Smuzhiyun MODULE_PARM_DESC(cmd_per_lun, " device queue depth(1 ~ 128), default is 32");
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static int dma_mask_64 = 0;
95*4882a593Smuzhiyun module_param(dma_mask_64, int, S_IRUGO);
96*4882a593Smuzhiyun MODULE_PARM_DESC(dma_mask_64, " set DMA mask to 64 bits(0 ~ 1), dma_mask_64=1(64 bits), =0(32 bits)");
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static int set_date_time = 0;
99*4882a593Smuzhiyun module_param(set_date_time, int, S_IRUGO);
100*4882a593Smuzhiyun MODULE_PARM_DESC(set_date_time, " send date, time to iop(0 ~ 1), set_date_time=1(enable), default(=0) is disable");
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define	ARCMSR_SLEEPTIME	10
103*4882a593Smuzhiyun #define	ARCMSR_RETRYCOUNT	12
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static wait_queue_head_t wait_q;
106*4882a593Smuzhiyun static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb,
107*4882a593Smuzhiyun 					struct scsi_cmnd *cmd);
108*4882a593Smuzhiyun static int arcmsr_iop_confirm(struct AdapterControlBlock *acb);
109*4882a593Smuzhiyun static int arcmsr_abort(struct scsi_cmnd *);
110*4882a593Smuzhiyun static int arcmsr_bus_reset(struct scsi_cmnd *);
111*4882a593Smuzhiyun static int arcmsr_bios_param(struct scsi_device *sdev,
112*4882a593Smuzhiyun 		struct block_device *bdev, sector_t capacity, int *info);
113*4882a593Smuzhiyun static int arcmsr_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
114*4882a593Smuzhiyun static int arcmsr_probe(struct pci_dev *pdev,
115*4882a593Smuzhiyun 				const struct pci_device_id *id);
116*4882a593Smuzhiyun static int arcmsr_suspend(struct pci_dev *pdev, pm_message_t state);
117*4882a593Smuzhiyun static int arcmsr_resume(struct pci_dev *pdev);
118*4882a593Smuzhiyun static void arcmsr_remove(struct pci_dev *pdev);
119*4882a593Smuzhiyun static void arcmsr_shutdown(struct pci_dev *pdev);
120*4882a593Smuzhiyun static void arcmsr_iop_init(struct AdapterControlBlock *acb);
121*4882a593Smuzhiyun static void arcmsr_free_ccb_pool(struct AdapterControlBlock *acb);
122*4882a593Smuzhiyun static u32 arcmsr_disable_outbound_ints(struct AdapterControlBlock *acb);
123*4882a593Smuzhiyun static void arcmsr_enable_outbound_ints(struct AdapterControlBlock *acb,
124*4882a593Smuzhiyun 	u32 intmask_org);
125*4882a593Smuzhiyun static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb);
126*4882a593Smuzhiyun static void arcmsr_hbaA_flush_cache(struct AdapterControlBlock *acb);
127*4882a593Smuzhiyun static void arcmsr_hbaB_flush_cache(struct AdapterControlBlock *acb);
128*4882a593Smuzhiyun static void arcmsr_request_device_map(struct timer_list *t);
129*4882a593Smuzhiyun static void arcmsr_message_isr_bh_fn(struct work_struct *work);
130*4882a593Smuzhiyun static bool arcmsr_get_firmware_spec(struct AdapterControlBlock *acb);
131*4882a593Smuzhiyun static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb);
132*4882a593Smuzhiyun static void arcmsr_hbaC_message_isr(struct AdapterControlBlock *pACB);
133*4882a593Smuzhiyun static void arcmsr_hbaD_message_isr(struct AdapterControlBlock *acb);
134*4882a593Smuzhiyun static void arcmsr_hbaE_message_isr(struct AdapterControlBlock *acb);
135*4882a593Smuzhiyun static void arcmsr_hbaE_postqueue_isr(struct AdapterControlBlock *acb);
136*4882a593Smuzhiyun static void arcmsr_hbaF_postqueue_isr(struct AdapterControlBlock *acb);
137*4882a593Smuzhiyun static void arcmsr_hardware_reset(struct AdapterControlBlock *acb);
138*4882a593Smuzhiyun static const char *arcmsr_info(struct Scsi_Host *);
139*4882a593Smuzhiyun static irqreturn_t arcmsr_interrupt(struct AdapterControlBlock *acb);
140*4882a593Smuzhiyun static void arcmsr_free_irq(struct pci_dev *, struct AdapterControlBlock *);
141*4882a593Smuzhiyun static void arcmsr_wait_firmware_ready(struct AdapterControlBlock *acb);
142*4882a593Smuzhiyun static void arcmsr_set_iop_datetime(struct timer_list *);
arcmsr_adjust_disk_queue_depth(struct scsi_device * sdev,int queue_depth)143*4882a593Smuzhiyun static int arcmsr_adjust_disk_queue_depth(struct scsi_device *sdev, int queue_depth)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	if (queue_depth > ARCMSR_MAX_CMD_PERLUN)
146*4882a593Smuzhiyun 		queue_depth = ARCMSR_MAX_CMD_PERLUN;
147*4882a593Smuzhiyun 	return scsi_change_queue_depth(sdev, queue_depth);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct scsi_host_template arcmsr_scsi_host_template = {
151*4882a593Smuzhiyun 	.module			= THIS_MODULE,
152*4882a593Smuzhiyun 	.name			= "Areca SAS/SATA RAID driver",
153*4882a593Smuzhiyun 	.info			= arcmsr_info,
154*4882a593Smuzhiyun 	.queuecommand		= arcmsr_queue_command,
155*4882a593Smuzhiyun 	.eh_abort_handler	= arcmsr_abort,
156*4882a593Smuzhiyun 	.eh_bus_reset_handler	= arcmsr_bus_reset,
157*4882a593Smuzhiyun 	.bios_param		= arcmsr_bios_param,
158*4882a593Smuzhiyun 	.change_queue_depth	= arcmsr_adjust_disk_queue_depth,
159*4882a593Smuzhiyun 	.can_queue		= ARCMSR_DEFAULT_OUTSTANDING_CMD,
160*4882a593Smuzhiyun 	.this_id		= ARCMSR_SCSI_INITIATOR_ID,
161*4882a593Smuzhiyun 	.sg_tablesize	        = ARCMSR_DEFAULT_SG_ENTRIES,
162*4882a593Smuzhiyun 	.max_sectors		= ARCMSR_MAX_XFER_SECTORS_C,
163*4882a593Smuzhiyun 	.cmd_per_lun		= ARCMSR_DEFAULT_CMD_PERLUN,
164*4882a593Smuzhiyun 	.shost_attrs		= arcmsr_host_attrs,
165*4882a593Smuzhiyun 	.no_write_same		= 1,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct pci_device_id arcmsr_device_id_table[] = {
169*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1110),
170*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
171*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1120),
172*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
173*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1130),
174*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
175*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1160),
176*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
177*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1170),
178*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
179*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1200),
180*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_B},
181*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1201),
182*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_B},
183*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1202),
184*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_B},
185*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1203),
186*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_B},
187*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1210),
188*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
189*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1214),
190*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_D},
191*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1220),
192*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
193*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1230),
194*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
195*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1260),
196*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
197*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1270),
198*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
199*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1280),
200*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
201*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1380),
202*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
203*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1381),
204*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
205*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1680),
206*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
207*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1681),
208*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_A},
209*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1880),
210*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_C},
211*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1884),
212*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_E},
213*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_ARECA, PCI_DEVICE_ID_ARECA_1886),
214*4882a593Smuzhiyun 		.driver_data = ACB_ADAPTER_TYPE_F},
215*4882a593Smuzhiyun 	{0, 0}, /* Terminating entry */
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, arcmsr_device_id_table);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct pci_driver arcmsr_pci_driver = {
220*4882a593Smuzhiyun 	.name			= "arcmsr",
221*4882a593Smuzhiyun 	.id_table		= arcmsr_device_id_table,
222*4882a593Smuzhiyun 	.probe			= arcmsr_probe,
223*4882a593Smuzhiyun 	.remove			= arcmsr_remove,
224*4882a593Smuzhiyun 	.suspend		= arcmsr_suspend,
225*4882a593Smuzhiyun 	.resume			= arcmsr_resume,
226*4882a593Smuzhiyun 	.shutdown		= arcmsr_shutdown,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun ****************************************************************************
230*4882a593Smuzhiyun ****************************************************************************
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun 
arcmsr_free_io_queue(struct AdapterControlBlock * acb)233*4882a593Smuzhiyun static void arcmsr_free_io_queue(struct AdapterControlBlock *acb)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	switch (acb->adapter_type) {
236*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
237*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
238*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
239*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
240*4882a593Smuzhiyun 		dma_free_coherent(&acb->pdev->dev, acb->ioqueue_size,
241*4882a593Smuzhiyun 			acb->dma_coherent2, acb->dma_coherent_handle2);
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
arcmsr_remap_pciregion(struct AdapterControlBlock * acb)246*4882a593Smuzhiyun static bool arcmsr_remap_pciregion(struct AdapterControlBlock *acb)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct pci_dev *pdev = acb->pdev;
249*4882a593Smuzhiyun 	switch (acb->adapter_type){
250*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:{
251*4882a593Smuzhiyun 		acb->pmuA = ioremap(pci_resource_start(pdev,0), pci_resource_len(pdev,0));
252*4882a593Smuzhiyun 		if (!acb->pmuA) {
253*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: memory mapping region fail \n", acb->host->host_no);
254*4882a593Smuzhiyun 			return false;
255*4882a593Smuzhiyun 		}
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:{
259*4882a593Smuzhiyun 		void __iomem *mem_base0, *mem_base1;
260*4882a593Smuzhiyun 		mem_base0 = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
261*4882a593Smuzhiyun 		if (!mem_base0) {
262*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: memory mapping region fail \n", acb->host->host_no);
263*4882a593Smuzhiyun 			return false;
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 		mem_base1 = ioremap(pci_resource_start(pdev, 2), pci_resource_len(pdev, 2));
266*4882a593Smuzhiyun 		if (!mem_base1) {
267*4882a593Smuzhiyun 			iounmap(mem_base0);
268*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: memory mapping region fail \n", acb->host->host_no);
269*4882a593Smuzhiyun 			return false;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 		acb->mem_base0 = mem_base0;
272*4882a593Smuzhiyun 		acb->mem_base1 = mem_base1;
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:{
276*4882a593Smuzhiyun 		acb->pmuC = ioremap(pci_resource_start(pdev, 1), pci_resource_len(pdev, 1));
277*4882a593Smuzhiyun 		if (!acb->pmuC) {
278*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: memory mapping region fail \n", acb->host->host_no);
279*4882a593Smuzhiyun 			return false;
280*4882a593Smuzhiyun 		}
281*4882a593Smuzhiyun 		if (readl(&acb->pmuC->outbound_doorbell) & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
282*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR, &acb->pmuC->outbound_doorbell_clear);/*clear interrupt*/
283*4882a593Smuzhiyun 			return true;
284*4882a593Smuzhiyun 		}
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
288*4882a593Smuzhiyun 		void __iomem *mem_base0;
289*4882a593Smuzhiyun 		unsigned long addr, range;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		addr = (unsigned long)pci_resource_start(pdev, 0);
292*4882a593Smuzhiyun 		range = pci_resource_len(pdev, 0);
293*4882a593Smuzhiyun 		mem_base0 = ioremap(addr, range);
294*4882a593Smuzhiyun 		if (!mem_base0) {
295*4882a593Smuzhiyun 			pr_notice("arcmsr%d: memory mapping region fail\n",
296*4882a593Smuzhiyun 				acb->host->host_no);
297*4882a593Smuzhiyun 			return false;
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 		acb->mem_base0 = mem_base0;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 		}
302*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
303*4882a593Smuzhiyun 		acb->pmuE = ioremap(pci_resource_start(pdev, 1),
304*4882a593Smuzhiyun 			pci_resource_len(pdev, 1));
305*4882a593Smuzhiyun 		if (!acb->pmuE) {
306*4882a593Smuzhiyun 			pr_notice("arcmsr%d: memory mapping region fail \n",
307*4882a593Smuzhiyun 				acb->host->host_no);
308*4882a593Smuzhiyun 			return false;
309*4882a593Smuzhiyun 		}
310*4882a593Smuzhiyun 		writel(0, &acb->pmuE->host_int_status); /*clear interrupt*/
311*4882a593Smuzhiyun 		writel(ARCMSR_HBEMU_DOORBELL_SYNC, &acb->pmuE->iobound_doorbell);	/* synchronize doorbell to 0 */
312*4882a593Smuzhiyun 		acb->in_doorbell = 0;
313*4882a593Smuzhiyun 		acb->out_doorbell = 0;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
317*4882a593Smuzhiyun 		acb->pmuF = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
318*4882a593Smuzhiyun 		if (!acb->pmuF) {
319*4882a593Smuzhiyun 			pr_notice("arcmsr%d: memory mapping region fail\n",
320*4882a593Smuzhiyun 				acb->host->host_no);
321*4882a593Smuzhiyun 			return false;
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 		writel(0, &acb->pmuF->host_int_status); /* clear interrupt */
324*4882a593Smuzhiyun 		writel(ARCMSR_HBFMU_DOORBELL_SYNC, &acb->pmuF->iobound_doorbell);
325*4882a593Smuzhiyun 		acb->in_doorbell = 0;
326*4882a593Smuzhiyun 		acb->out_doorbell = 0;
327*4882a593Smuzhiyun 		break;
328*4882a593Smuzhiyun 		}
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 	return true;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
arcmsr_unmap_pciregion(struct AdapterControlBlock * acb)333*4882a593Smuzhiyun static void arcmsr_unmap_pciregion(struct AdapterControlBlock *acb)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	switch (acb->adapter_type) {
336*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
337*4882a593Smuzhiyun 		iounmap(acb->pmuA);
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
340*4882a593Smuzhiyun 		iounmap(acb->mem_base0);
341*4882a593Smuzhiyun 		iounmap(acb->mem_base1);
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
344*4882a593Smuzhiyun 		iounmap(acb->pmuC);
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
347*4882a593Smuzhiyun 		iounmap(acb->mem_base0);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
350*4882a593Smuzhiyun 		iounmap(acb->pmuE);
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
353*4882a593Smuzhiyun 		iounmap(acb->pmuF);
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
arcmsr_do_interrupt(int irq,void * dev_id)358*4882a593Smuzhiyun static irqreturn_t arcmsr_do_interrupt(int irq, void *dev_id)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	irqreturn_t handle_state;
361*4882a593Smuzhiyun 	struct AdapterControlBlock *acb = dev_id;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	handle_state = arcmsr_interrupt(acb);
364*4882a593Smuzhiyun 	return handle_state;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
arcmsr_bios_param(struct scsi_device * sdev,struct block_device * bdev,sector_t capacity,int * geom)367*4882a593Smuzhiyun static int arcmsr_bios_param(struct scsi_device *sdev,
368*4882a593Smuzhiyun 		struct block_device *bdev, sector_t capacity, int *geom)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	int heads, sectors, cylinders, total_capacity;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (scsi_partsize(bdev, capacity, geom))
373*4882a593Smuzhiyun 		return 0;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	total_capacity = capacity;
376*4882a593Smuzhiyun 	heads = 64;
377*4882a593Smuzhiyun 	sectors = 32;
378*4882a593Smuzhiyun 	cylinders = total_capacity / (heads * sectors);
379*4882a593Smuzhiyun 	if (cylinders > 1024) {
380*4882a593Smuzhiyun 		heads = 255;
381*4882a593Smuzhiyun 		sectors = 63;
382*4882a593Smuzhiyun 		cylinders = total_capacity / (heads * sectors);
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	geom[0] = heads;
385*4882a593Smuzhiyun 	geom[1] = sectors;
386*4882a593Smuzhiyun 	geom[2] = cylinders;
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
arcmsr_hbaA_wait_msgint_ready(struct AdapterControlBlock * acb)390*4882a593Smuzhiyun static uint8_t arcmsr_hbaA_wait_msgint_ready(struct AdapterControlBlock *acb)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
393*4882a593Smuzhiyun 	int i;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	for (i = 0; i < 2000; i++) {
396*4882a593Smuzhiyun 		if (readl(&reg->outbound_intstatus) &
397*4882a593Smuzhiyun 				ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
398*4882a593Smuzhiyun 			writel(ARCMSR_MU_OUTBOUND_MESSAGE0_INT,
399*4882a593Smuzhiyun 				&reg->outbound_intstatus);
400*4882a593Smuzhiyun 			return true;
401*4882a593Smuzhiyun 		}
402*4882a593Smuzhiyun 		msleep(10);
403*4882a593Smuzhiyun 	} /* max 20 seconds */
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return false;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
arcmsr_hbaB_wait_msgint_ready(struct AdapterControlBlock * acb)408*4882a593Smuzhiyun static uint8_t arcmsr_hbaB_wait_msgint_ready(struct AdapterControlBlock *acb)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
411*4882a593Smuzhiyun 	int i;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	for (i = 0; i < 2000; i++) {
414*4882a593Smuzhiyun 		if (readl(reg->iop2drv_doorbell)
415*4882a593Smuzhiyun 			& ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
416*4882a593Smuzhiyun 			writel(ARCMSR_MESSAGE_INT_CLEAR_PATTERN,
417*4882a593Smuzhiyun 					reg->iop2drv_doorbell);
418*4882a593Smuzhiyun 			writel(ARCMSR_DRV2IOP_END_OF_INTERRUPT,
419*4882a593Smuzhiyun 					reg->drv2iop_doorbell);
420*4882a593Smuzhiyun 			return true;
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 		msleep(10);
423*4882a593Smuzhiyun 	} /* max 20 seconds */
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return false;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
arcmsr_hbaC_wait_msgint_ready(struct AdapterControlBlock * pACB)428*4882a593Smuzhiyun static uint8_t arcmsr_hbaC_wait_msgint_ready(struct AdapterControlBlock *pACB)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *phbcmu = pACB->pmuC;
431*4882a593Smuzhiyun 	int i;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	for (i = 0; i < 2000; i++) {
434*4882a593Smuzhiyun 		if (readl(&phbcmu->outbound_doorbell)
435*4882a593Smuzhiyun 				& ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
436*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR,
437*4882a593Smuzhiyun 				&phbcmu->outbound_doorbell_clear); /*clear interrupt*/
438*4882a593Smuzhiyun 			return true;
439*4882a593Smuzhiyun 		}
440*4882a593Smuzhiyun 		msleep(10);
441*4882a593Smuzhiyun 	} /* max 20 seconds */
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return false;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
arcmsr_hbaD_wait_msgint_ready(struct AdapterControlBlock * pACB)446*4882a593Smuzhiyun static bool arcmsr_hbaD_wait_msgint_ready(struct AdapterControlBlock *pACB)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct MessageUnit_D *reg = pACB->pmuD;
449*4882a593Smuzhiyun 	int i;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	for (i = 0; i < 2000; i++) {
452*4882a593Smuzhiyun 		if (readl(reg->outbound_doorbell)
453*4882a593Smuzhiyun 			& ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE) {
454*4882a593Smuzhiyun 			writel(ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE,
455*4882a593Smuzhiyun 				reg->outbound_doorbell);
456*4882a593Smuzhiyun 			return true;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 		msleep(10);
459*4882a593Smuzhiyun 	} /* max 20 seconds */
460*4882a593Smuzhiyun 	return false;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
arcmsr_hbaE_wait_msgint_ready(struct AdapterControlBlock * pACB)463*4882a593Smuzhiyun static bool arcmsr_hbaE_wait_msgint_ready(struct AdapterControlBlock *pACB)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	int i;
466*4882a593Smuzhiyun 	uint32_t read_doorbell;
467*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *phbcmu = pACB->pmuE;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	for (i = 0; i < 2000; i++) {
470*4882a593Smuzhiyun 		read_doorbell = readl(&phbcmu->iobound_doorbell);
471*4882a593Smuzhiyun 		if ((read_doorbell ^ pACB->in_doorbell) & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
472*4882a593Smuzhiyun 			writel(0, &phbcmu->host_int_status); /*clear interrupt*/
473*4882a593Smuzhiyun 			pACB->in_doorbell = read_doorbell;
474*4882a593Smuzhiyun 			return true;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 		msleep(10);
477*4882a593Smuzhiyun 	} /* max 20 seconds */
478*4882a593Smuzhiyun 	return false;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
arcmsr_hbaA_flush_cache(struct AdapterControlBlock * acb)481*4882a593Smuzhiyun static void arcmsr_hbaA_flush_cache(struct AdapterControlBlock *acb)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
484*4882a593Smuzhiyun 	int retry_count = 30;
485*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_FLUSH_CACHE, &reg->inbound_msgaddr0);
486*4882a593Smuzhiyun 	do {
487*4882a593Smuzhiyun 		if (arcmsr_hbaA_wait_msgint_ready(acb))
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 		else {
490*4882a593Smuzhiyun 			retry_count--;
491*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: wait 'flush adapter cache' \
492*4882a593Smuzhiyun 			timeout, retry count down = %d \n", acb->host->host_no, retry_count);
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 	} while (retry_count != 0);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
arcmsr_hbaB_flush_cache(struct AdapterControlBlock * acb)497*4882a593Smuzhiyun static void arcmsr_hbaB_flush_cache(struct AdapterControlBlock *acb)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
500*4882a593Smuzhiyun 	int retry_count = 30;
501*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_FLUSH_CACHE, reg->drv2iop_doorbell);
502*4882a593Smuzhiyun 	do {
503*4882a593Smuzhiyun 		if (arcmsr_hbaB_wait_msgint_ready(acb))
504*4882a593Smuzhiyun 			break;
505*4882a593Smuzhiyun 		else {
506*4882a593Smuzhiyun 			retry_count--;
507*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: wait 'flush adapter cache' \
508*4882a593Smuzhiyun 			timeout,retry count down = %d \n", acb->host->host_no, retry_count);
509*4882a593Smuzhiyun 		}
510*4882a593Smuzhiyun 	} while (retry_count != 0);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
arcmsr_hbaC_flush_cache(struct AdapterControlBlock * pACB)513*4882a593Smuzhiyun static void arcmsr_hbaC_flush_cache(struct AdapterControlBlock *pACB)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = pACB->pmuC;
516*4882a593Smuzhiyun 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
517*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_FLUSH_CACHE, &reg->inbound_msgaddr0);
518*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
519*4882a593Smuzhiyun 	do {
520*4882a593Smuzhiyun 		if (arcmsr_hbaC_wait_msgint_ready(pACB)) {
521*4882a593Smuzhiyun 			break;
522*4882a593Smuzhiyun 		} else {
523*4882a593Smuzhiyun 			retry_count--;
524*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: wait 'flush adapter cache' \
525*4882a593Smuzhiyun 			timeout,retry count down = %d \n", pACB->host->host_no, retry_count);
526*4882a593Smuzhiyun 		}
527*4882a593Smuzhiyun 	} while (retry_count != 0);
528*4882a593Smuzhiyun 	return;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
arcmsr_hbaD_flush_cache(struct AdapterControlBlock * pACB)531*4882a593Smuzhiyun static void arcmsr_hbaD_flush_cache(struct AdapterControlBlock *pACB)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	int retry_count = 15;
534*4882a593Smuzhiyun 	struct MessageUnit_D *reg = pACB->pmuD;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_FLUSH_CACHE, reg->inbound_msgaddr0);
537*4882a593Smuzhiyun 	do {
538*4882a593Smuzhiyun 		if (arcmsr_hbaD_wait_msgint_ready(pACB))
539*4882a593Smuzhiyun 			break;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		retry_count--;
542*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'flush adapter "
543*4882a593Smuzhiyun 			"cache' timeout, retry count down = %d\n",
544*4882a593Smuzhiyun 			pACB->host->host_no, retry_count);
545*4882a593Smuzhiyun 	} while (retry_count != 0);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
arcmsr_hbaE_flush_cache(struct AdapterControlBlock * pACB)548*4882a593Smuzhiyun static void arcmsr_hbaE_flush_cache(struct AdapterControlBlock *pACB)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	int retry_count = 30;
551*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = pACB->pmuE;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_FLUSH_CACHE, &reg->inbound_msgaddr0);
554*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
555*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &reg->iobound_doorbell);
556*4882a593Smuzhiyun 	do {
557*4882a593Smuzhiyun 		if (arcmsr_hbaE_wait_msgint_ready(pACB))
558*4882a593Smuzhiyun 			break;
559*4882a593Smuzhiyun 		retry_count--;
560*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'flush adapter "
561*4882a593Smuzhiyun 			"cache' timeout, retry count down = %d\n",
562*4882a593Smuzhiyun 			pACB->host->host_no, retry_count);
563*4882a593Smuzhiyun 	} while (retry_count != 0);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
arcmsr_flush_adapter_cache(struct AdapterControlBlock * acb)566*4882a593Smuzhiyun static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	switch (acb->adapter_type) {
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
571*4882a593Smuzhiyun 		arcmsr_hbaA_flush_cache(acb);
572*4882a593Smuzhiyun 		break;
573*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
574*4882a593Smuzhiyun 		arcmsr_hbaB_flush_cache(acb);
575*4882a593Smuzhiyun 		break;
576*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
577*4882a593Smuzhiyun 		arcmsr_hbaC_flush_cache(acb);
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
580*4882a593Smuzhiyun 		arcmsr_hbaD_flush_cache(acb);
581*4882a593Smuzhiyun 		break;
582*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
583*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
584*4882a593Smuzhiyun 		arcmsr_hbaE_flush_cache(acb);
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
arcmsr_hbaB_assign_regAddr(struct AdapterControlBlock * acb)589*4882a593Smuzhiyun static void arcmsr_hbaB_assign_regAddr(struct AdapterControlBlock *acb)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (acb->pdev->device == PCI_DEVICE_ID_ARECA_1203) {
594*4882a593Smuzhiyun 		reg->drv2iop_doorbell = MEM_BASE0(ARCMSR_DRV2IOP_DOORBELL_1203);
595*4882a593Smuzhiyun 		reg->drv2iop_doorbell_mask = MEM_BASE0(ARCMSR_DRV2IOP_DOORBELL_MASK_1203);
596*4882a593Smuzhiyun 		reg->iop2drv_doorbell = MEM_BASE0(ARCMSR_IOP2DRV_DOORBELL_1203);
597*4882a593Smuzhiyun 		reg->iop2drv_doorbell_mask = MEM_BASE0(ARCMSR_IOP2DRV_DOORBELL_MASK_1203);
598*4882a593Smuzhiyun 	} else {
599*4882a593Smuzhiyun 		reg->drv2iop_doorbell= MEM_BASE0(ARCMSR_DRV2IOP_DOORBELL);
600*4882a593Smuzhiyun 		reg->drv2iop_doorbell_mask = MEM_BASE0(ARCMSR_DRV2IOP_DOORBELL_MASK);
601*4882a593Smuzhiyun 		reg->iop2drv_doorbell = MEM_BASE0(ARCMSR_IOP2DRV_DOORBELL);
602*4882a593Smuzhiyun 		reg->iop2drv_doorbell_mask = MEM_BASE0(ARCMSR_IOP2DRV_DOORBELL_MASK);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	reg->message_wbuffer = MEM_BASE1(ARCMSR_MESSAGE_WBUFFER);
605*4882a593Smuzhiyun 	reg->message_rbuffer =  MEM_BASE1(ARCMSR_MESSAGE_RBUFFER);
606*4882a593Smuzhiyun 	reg->message_rwbuffer = MEM_BASE1(ARCMSR_MESSAGE_RWBUFFER);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
arcmsr_hbaD_assign_regAddr(struct AdapterControlBlock * acb)609*4882a593Smuzhiyun static void arcmsr_hbaD_assign_regAddr(struct AdapterControlBlock *acb)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct MessageUnit_D *reg = acb->pmuD;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	reg->chip_id = MEM_BASE0(ARCMSR_ARC1214_CHIP_ID);
614*4882a593Smuzhiyun 	reg->cpu_mem_config = MEM_BASE0(ARCMSR_ARC1214_CPU_MEMORY_CONFIGURATION);
615*4882a593Smuzhiyun 	reg->i2o_host_interrupt_mask = MEM_BASE0(ARCMSR_ARC1214_I2_HOST_INTERRUPT_MASK);
616*4882a593Smuzhiyun 	reg->sample_at_reset = MEM_BASE0(ARCMSR_ARC1214_SAMPLE_RESET);
617*4882a593Smuzhiyun 	reg->reset_request = MEM_BASE0(ARCMSR_ARC1214_RESET_REQUEST);
618*4882a593Smuzhiyun 	reg->host_int_status = MEM_BASE0(ARCMSR_ARC1214_MAIN_INTERRUPT_STATUS);
619*4882a593Smuzhiyun 	reg->pcief0_int_enable = MEM_BASE0(ARCMSR_ARC1214_PCIE_F0_INTERRUPT_ENABLE);
620*4882a593Smuzhiyun 	reg->inbound_msgaddr0 = MEM_BASE0(ARCMSR_ARC1214_INBOUND_MESSAGE0);
621*4882a593Smuzhiyun 	reg->inbound_msgaddr1 = MEM_BASE0(ARCMSR_ARC1214_INBOUND_MESSAGE1);
622*4882a593Smuzhiyun 	reg->outbound_msgaddr0 = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_MESSAGE0);
623*4882a593Smuzhiyun 	reg->outbound_msgaddr1 = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_MESSAGE1);
624*4882a593Smuzhiyun 	reg->inbound_doorbell = MEM_BASE0(ARCMSR_ARC1214_INBOUND_DOORBELL);
625*4882a593Smuzhiyun 	reg->outbound_doorbell = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_DOORBELL);
626*4882a593Smuzhiyun 	reg->outbound_doorbell_enable = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_DOORBELL_ENABLE);
627*4882a593Smuzhiyun 	reg->inboundlist_base_low = MEM_BASE0(ARCMSR_ARC1214_INBOUND_LIST_BASE_LOW);
628*4882a593Smuzhiyun 	reg->inboundlist_base_high = MEM_BASE0(ARCMSR_ARC1214_INBOUND_LIST_BASE_HIGH);
629*4882a593Smuzhiyun 	reg->inboundlist_write_pointer = MEM_BASE0(ARCMSR_ARC1214_INBOUND_LIST_WRITE_POINTER);
630*4882a593Smuzhiyun 	reg->outboundlist_base_low = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_LIST_BASE_LOW);
631*4882a593Smuzhiyun 	reg->outboundlist_base_high = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_LIST_BASE_HIGH);
632*4882a593Smuzhiyun 	reg->outboundlist_copy_pointer = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_LIST_COPY_POINTER);
633*4882a593Smuzhiyun 	reg->outboundlist_read_pointer = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_LIST_READ_POINTER);
634*4882a593Smuzhiyun 	reg->outboundlist_interrupt_cause = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_INTERRUPT_CAUSE);
635*4882a593Smuzhiyun 	reg->outboundlist_interrupt_enable = MEM_BASE0(ARCMSR_ARC1214_OUTBOUND_INTERRUPT_ENABLE);
636*4882a593Smuzhiyun 	reg->message_wbuffer = MEM_BASE0(ARCMSR_ARC1214_MESSAGE_WBUFFER);
637*4882a593Smuzhiyun 	reg->message_rbuffer = MEM_BASE0(ARCMSR_ARC1214_MESSAGE_RBUFFER);
638*4882a593Smuzhiyun 	reg->msgcode_rwbuffer = MEM_BASE0(ARCMSR_ARC1214_MESSAGE_RWBUFFER);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
arcmsr_hbaF_assign_regAddr(struct AdapterControlBlock * acb)641*4882a593Smuzhiyun static void arcmsr_hbaF_assign_regAddr(struct AdapterControlBlock *acb)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	dma_addr_t host_buffer_dma;
644*4882a593Smuzhiyun 	struct MessageUnit_F __iomem *pmuF;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	memset(acb->dma_coherent2, 0xff, acb->completeQ_size);
647*4882a593Smuzhiyun 	acb->message_wbuffer = (uint32_t *)round_up((unsigned long)acb->dma_coherent2 +
648*4882a593Smuzhiyun 		acb->completeQ_size, 4);
649*4882a593Smuzhiyun 	acb->message_rbuffer = ((void *)acb->message_wbuffer) + 0x100;
650*4882a593Smuzhiyun 	acb->msgcode_rwbuffer = ((void *)acb->message_wbuffer) + 0x200;
651*4882a593Smuzhiyun 	memset((void *)acb->message_wbuffer, 0, MESG_RW_BUFFER_SIZE);
652*4882a593Smuzhiyun 	host_buffer_dma = round_up(acb->dma_coherent_handle2 + acb->completeQ_size, 4);
653*4882a593Smuzhiyun 	pmuF = acb->pmuF;
654*4882a593Smuzhiyun 	/* host buffer low address, bit0:1 all buffer active */
655*4882a593Smuzhiyun 	writel(lower_32_bits(host_buffer_dma | 1), &pmuF->inbound_msgaddr0);
656*4882a593Smuzhiyun 	/* host buffer high address */
657*4882a593Smuzhiyun 	writel(upper_32_bits(host_buffer_dma), &pmuF->inbound_msgaddr1);
658*4882a593Smuzhiyun 	/* set host buffer physical address */
659*4882a593Smuzhiyun 	writel(ARCMSR_HBFMU_DOORBELL_SYNC1, &pmuF->iobound_doorbell);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
arcmsr_alloc_io_queue(struct AdapterControlBlock * acb)662*4882a593Smuzhiyun static bool arcmsr_alloc_io_queue(struct AdapterControlBlock *acb)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	bool rtn = true;
665*4882a593Smuzhiyun 	void *dma_coherent;
666*4882a593Smuzhiyun 	dma_addr_t dma_coherent_handle;
667*4882a593Smuzhiyun 	struct pci_dev *pdev = acb->pdev;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	switch (acb->adapter_type) {
670*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
671*4882a593Smuzhiyun 		acb->ioqueue_size = roundup(sizeof(struct MessageUnit_B), 32);
672*4882a593Smuzhiyun 		dma_coherent = dma_alloc_coherent(&pdev->dev, acb->ioqueue_size,
673*4882a593Smuzhiyun 			&dma_coherent_handle, GFP_KERNEL);
674*4882a593Smuzhiyun 		if (!dma_coherent) {
675*4882a593Smuzhiyun 			pr_notice("arcmsr%d: DMA allocation failed\n", acb->host->host_no);
676*4882a593Smuzhiyun 			return false;
677*4882a593Smuzhiyun 		}
678*4882a593Smuzhiyun 		acb->dma_coherent_handle2 = dma_coherent_handle;
679*4882a593Smuzhiyun 		acb->dma_coherent2 = dma_coherent;
680*4882a593Smuzhiyun 		acb->pmuB = (struct MessageUnit_B *)dma_coherent;
681*4882a593Smuzhiyun 		arcmsr_hbaB_assign_regAddr(acb);
682*4882a593Smuzhiyun 		}
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
685*4882a593Smuzhiyun 		acb->ioqueue_size = roundup(sizeof(struct MessageUnit_D), 32);
686*4882a593Smuzhiyun 		dma_coherent = dma_alloc_coherent(&pdev->dev, acb->ioqueue_size,
687*4882a593Smuzhiyun 			&dma_coherent_handle, GFP_KERNEL);
688*4882a593Smuzhiyun 		if (!dma_coherent) {
689*4882a593Smuzhiyun 			pr_notice("arcmsr%d: DMA allocation failed\n", acb->host->host_no);
690*4882a593Smuzhiyun 			return false;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 		acb->dma_coherent_handle2 = dma_coherent_handle;
693*4882a593Smuzhiyun 		acb->dma_coherent2 = dma_coherent;
694*4882a593Smuzhiyun 		acb->pmuD = (struct MessageUnit_D *)dma_coherent;
695*4882a593Smuzhiyun 		arcmsr_hbaD_assign_regAddr(acb);
696*4882a593Smuzhiyun 		}
697*4882a593Smuzhiyun 		break;
698*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
699*4882a593Smuzhiyun 		uint32_t completeQ_size;
700*4882a593Smuzhiyun 		completeQ_size = sizeof(struct deliver_completeQ) * ARCMSR_MAX_HBE_DONEQUEUE + 128;
701*4882a593Smuzhiyun 		acb->ioqueue_size = roundup(completeQ_size, 32);
702*4882a593Smuzhiyun 		dma_coherent = dma_alloc_coherent(&pdev->dev, acb->ioqueue_size,
703*4882a593Smuzhiyun 			&dma_coherent_handle, GFP_KERNEL);
704*4882a593Smuzhiyun 		if (!dma_coherent){
705*4882a593Smuzhiyun 			pr_notice("arcmsr%d: DMA allocation failed\n", acb->host->host_no);
706*4882a593Smuzhiyun 			return false;
707*4882a593Smuzhiyun 		}
708*4882a593Smuzhiyun 		acb->dma_coherent_handle2 = dma_coherent_handle;
709*4882a593Smuzhiyun 		acb->dma_coherent2 = dma_coherent;
710*4882a593Smuzhiyun 		acb->pCompletionQ = dma_coherent;
711*4882a593Smuzhiyun 		acb->completionQ_entry = acb->ioqueue_size / sizeof(struct deliver_completeQ);
712*4882a593Smuzhiyun 		acb->doneq_index = 0;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 		break;
715*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
716*4882a593Smuzhiyun 		uint32_t QueueDepth;
717*4882a593Smuzhiyun 		uint32_t depthTbl[] = {256, 512, 1024, 128, 64, 32};
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		arcmsr_wait_firmware_ready(acb);
720*4882a593Smuzhiyun 		QueueDepth = depthTbl[readl(&acb->pmuF->outbound_msgaddr1) & 7];
721*4882a593Smuzhiyun 		acb->completeQ_size = sizeof(struct deliver_completeQ) * QueueDepth + 128;
722*4882a593Smuzhiyun 		acb->ioqueue_size = roundup(acb->completeQ_size + MESG_RW_BUFFER_SIZE, 32);
723*4882a593Smuzhiyun 		dma_coherent = dma_alloc_coherent(&pdev->dev, acb->ioqueue_size,
724*4882a593Smuzhiyun 			&dma_coherent_handle, GFP_KERNEL);
725*4882a593Smuzhiyun 		if (!dma_coherent) {
726*4882a593Smuzhiyun 			pr_notice("arcmsr%d: DMA allocation failed\n", acb->host->host_no);
727*4882a593Smuzhiyun 			return false;
728*4882a593Smuzhiyun 		}
729*4882a593Smuzhiyun 		acb->dma_coherent_handle2 = dma_coherent_handle;
730*4882a593Smuzhiyun 		acb->dma_coherent2 = dma_coherent;
731*4882a593Smuzhiyun 		acb->pCompletionQ = dma_coherent;
732*4882a593Smuzhiyun 		acb->completionQ_entry = acb->completeQ_size / sizeof(struct deliver_completeQ);
733*4882a593Smuzhiyun 		acb->doneq_index = 0;
734*4882a593Smuzhiyun 		arcmsr_hbaF_assign_regAddr(acb);
735*4882a593Smuzhiyun 		}
736*4882a593Smuzhiyun 		break;
737*4882a593Smuzhiyun 	default:
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	return rtn;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
arcmsr_alloc_ccb_pool(struct AdapterControlBlock * acb)743*4882a593Smuzhiyun static int arcmsr_alloc_ccb_pool(struct AdapterControlBlock *acb)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct pci_dev *pdev = acb->pdev;
746*4882a593Smuzhiyun 	void *dma_coherent;
747*4882a593Smuzhiyun 	dma_addr_t dma_coherent_handle;
748*4882a593Smuzhiyun 	struct CommandControlBlock *ccb_tmp;
749*4882a593Smuzhiyun 	int i = 0, j = 0;
750*4882a593Smuzhiyun 	unsigned long cdb_phyaddr, next_ccb_phy;
751*4882a593Smuzhiyun 	unsigned long roundup_ccbsize;
752*4882a593Smuzhiyun 	unsigned long max_xfer_len;
753*4882a593Smuzhiyun 	unsigned long max_sg_entrys;
754*4882a593Smuzhiyun 	uint32_t  firm_config_version, curr_phy_upper32;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	for (i = 0; i < ARCMSR_MAX_TARGETID; i++)
757*4882a593Smuzhiyun 		for (j = 0; j < ARCMSR_MAX_TARGETLUN; j++)
758*4882a593Smuzhiyun 			acb->devstate[i][j] = ARECA_RAID_GONE;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	max_xfer_len = ARCMSR_MAX_XFER_LEN;
761*4882a593Smuzhiyun 	max_sg_entrys = ARCMSR_DEFAULT_SG_ENTRIES;
762*4882a593Smuzhiyun 	firm_config_version = acb->firm_cfg_version;
763*4882a593Smuzhiyun 	if((firm_config_version & 0xFF) >= 3){
764*4882a593Smuzhiyun 		max_xfer_len = (ARCMSR_CDB_SG_PAGE_LENGTH << ((firm_config_version >> 8) & 0xFF)) * 1024;/* max 4M byte */
765*4882a593Smuzhiyun 		max_sg_entrys = (max_xfer_len/4096);
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 	acb->host->max_sectors = max_xfer_len/512;
768*4882a593Smuzhiyun 	acb->host->sg_tablesize = max_sg_entrys;
769*4882a593Smuzhiyun 	roundup_ccbsize = roundup(sizeof(struct CommandControlBlock) + (max_sg_entrys - 1) * sizeof(struct SG64ENTRY), 32);
770*4882a593Smuzhiyun 	acb->uncache_size = roundup_ccbsize * acb->maxFreeCCB;
771*4882a593Smuzhiyun 	if (acb->adapter_type != ACB_ADAPTER_TYPE_F)
772*4882a593Smuzhiyun 		acb->uncache_size += acb->ioqueue_size;
773*4882a593Smuzhiyun 	dma_coherent = dma_alloc_coherent(&pdev->dev, acb->uncache_size, &dma_coherent_handle, GFP_KERNEL);
774*4882a593Smuzhiyun 	if(!dma_coherent){
775*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: dma_alloc_coherent got error\n", acb->host->host_no);
776*4882a593Smuzhiyun 		return -ENOMEM;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 	acb->dma_coherent = dma_coherent;
779*4882a593Smuzhiyun 	acb->dma_coherent_handle = dma_coherent_handle;
780*4882a593Smuzhiyun 	memset(dma_coherent, 0, acb->uncache_size);
781*4882a593Smuzhiyun 	acb->ccbsize = roundup_ccbsize;
782*4882a593Smuzhiyun 	ccb_tmp = dma_coherent;
783*4882a593Smuzhiyun 	curr_phy_upper32 = upper_32_bits(dma_coherent_handle);
784*4882a593Smuzhiyun 	acb->vir2phy_offset = (unsigned long)dma_coherent - (unsigned long)dma_coherent_handle;
785*4882a593Smuzhiyun 	for(i = 0; i < acb->maxFreeCCB; i++){
786*4882a593Smuzhiyun 		cdb_phyaddr = (unsigned long)dma_coherent_handle + offsetof(struct CommandControlBlock, arcmsr_cdb);
787*4882a593Smuzhiyun 		switch (acb->adapter_type) {
788*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_A:
789*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_B:
790*4882a593Smuzhiyun 			ccb_tmp->cdb_phyaddr = cdb_phyaddr >> 5;
791*4882a593Smuzhiyun 			break;
792*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_C:
793*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_D:
794*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_E:
795*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_F:
796*4882a593Smuzhiyun 			ccb_tmp->cdb_phyaddr = cdb_phyaddr;
797*4882a593Smuzhiyun 			break;
798*4882a593Smuzhiyun 		}
799*4882a593Smuzhiyun 		acb->pccb_pool[i] = ccb_tmp;
800*4882a593Smuzhiyun 		ccb_tmp->acb = acb;
801*4882a593Smuzhiyun 		ccb_tmp->smid = (u32)i << 16;
802*4882a593Smuzhiyun 		INIT_LIST_HEAD(&ccb_tmp->list);
803*4882a593Smuzhiyun 		next_ccb_phy = dma_coherent_handle + roundup_ccbsize;
804*4882a593Smuzhiyun 		if (upper_32_bits(next_ccb_phy) != curr_phy_upper32) {
805*4882a593Smuzhiyun 			acb->maxFreeCCB = i;
806*4882a593Smuzhiyun 			acb->host->can_queue = i;
807*4882a593Smuzhiyun 			break;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 		else
810*4882a593Smuzhiyun 			list_add_tail(&ccb_tmp->list, &acb->ccb_free_list);
811*4882a593Smuzhiyun 		ccb_tmp = (struct CommandControlBlock *)((unsigned long)ccb_tmp + roundup_ccbsize);
812*4882a593Smuzhiyun 		dma_coherent_handle = next_ccb_phy;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 	if (acb->adapter_type != ACB_ADAPTER_TYPE_F) {
815*4882a593Smuzhiyun 		acb->dma_coherent_handle2 = dma_coherent_handle;
816*4882a593Smuzhiyun 		acb->dma_coherent2 = ccb_tmp;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 	switch (acb->adapter_type) {
819*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
820*4882a593Smuzhiyun 		acb->pmuB = (struct MessageUnit_B *)acb->dma_coherent2;
821*4882a593Smuzhiyun 		arcmsr_hbaB_assign_regAddr(acb);
822*4882a593Smuzhiyun 		break;
823*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
824*4882a593Smuzhiyun 		acb->pmuD = (struct MessageUnit_D *)acb->dma_coherent2;
825*4882a593Smuzhiyun 		arcmsr_hbaD_assign_regAddr(acb);
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
828*4882a593Smuzhiyun 		acb->pCompletionQ = acb->dma_coherent2;
829*4882a593Smuzhiyun 		acb->completionQ_entry = acb->ioqueue_size / sizeof(struct deliver_completeQ);
830*4882a593Smuzhiyun 		acb->doneq_index = 0;
831*4882a593Smuzhiyun 		break;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 	return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
arcmsr_message_isr_bh_fn(struct work_struct * work)836*4882a593Smuzhiyun static void arcmsr_message_isr_bh_fn(struct work_struct *work)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct AdapterControlBlock *acb = container_of(work,
839*4882a593Smuzhiyun 		struct AdapterControlBlock, arcmsr_do_message_isr_bh);
840*4882a593Smuzhiyun 	char *acb_dev_map = (char *)acb->device_map;
841*4882a593Smuzhiyun 	uint32_t __iomem *signature = NULL;
842*4882a593Smuzhiyun 	char __iomem *devicemap = NULL;
843*4882a593Smuzhiyun 	int target, lun;
844*4882a593Smuzhiyun 	struct scsi_device *psdev;
845*4882a593Smuzhiyun 	char diff, temp;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	switch (acb->adapter_type) {
848*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
849*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg  = acb->pmuA;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&reg->message_rwbuffer[0]);
852*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&reg->message_rwbuffer[21]);
853*4882a593Smuzhiyun 		break;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
856*4882a593Smuzhiyun 		struct MessageUnit_B *reg  = acb->pmuB;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&reg->message_rwbuffer[0]);
859*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&reg->message_rwbuffer[21]);
860*4882a593Smuzhiyun 		break;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
863*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg  = acb->pmuC;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&reg->msgcode_rwbuffer[0]);
866*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&reg->msgcode_rwbuffer[21]);
867*4882a593Smuzhiyun 		break;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
870*4882a593Smuzhiyun 		struct MessageUnit_D *reg  = acb->pmuD;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&reg->msgcode_rwbuffer[0]);
873*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&reg->msgcode_rwbuffer[21]);
874*4882a593Smuzhiyun 		break;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
877*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg  = acb->pmuE;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&reg->msgcode_rwbuffer[0]);
880*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&reg->msgcode_rwbuffer[21]);
881*4882a593Smuzhiyun 		break;
882*4882a593Smuzhiyun 		}
883*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
884*4882a593Smuzhiyun 		signature = (uint32_t __iomem *)(&acb->msgcode_rwbuffer[0]);
885*4882a593Smuzhiyun 		devicemap = (char __iomem *)(&acb->msgcode_rwbuffer[21]);
886*4882a593Smuzhiyun 		break;
887*4882a593Smuzhiyun 		}
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 	if (readl(signature) != ARCMSR_SIGNATURE_GET_CONFIG)
890*4882a593Smuzhiyun 		return;
891*4882a593Smuzhiyun 	for (target = 0; target < ARCMSR_MAX_TARGETID - 1;
892*4882a593Smuzhiyun 		target++) {
893*4882a593Smuzhiyun 		temp = readb(devicemap);
894*4882a593Smuzhiyun 		diff = (*acb_dev_map) ^ temp;
895*4882a593Smuzhiyun 		if (diff != 0) {
896*4882a593Smuzhiyun 			*acb_dev_map = temp;
897*4882a593Smuzhiyun 			for (lun = 0; lun < ARCMSR_MAX_TARGETLUN;
898*4882a593Smuzhiyun 				lun++) {
899*4882a593Smuzhiyun 				if ((diff & 0x01) == 1 &&
900*4882a593Smuzhiyun 					(temp & 0x01) == 1) {
901*4882a593Smuzhiyun 					scsi_add_device(acb->host,
902*4882a593Smuzhiyun 						0, target, lun);
903*4882a593Smuzhiyun 				} else if ((diff & 0x01) == 1
904*4882a593Smuzhiyun 					&& (temp & 0x01) == 0) {
905*4882a593Smuzhiyun 					psdev = scsi_device_lookup(acb->host,
906*4882a593Smuzhiyun 						0, target, lun);
907*4882a593Smuzhiyun 					if (psdev != NULL) {
908*4882a593Smuzhiyun 						scsi_remove_device(psdev);
909*4882a593Smuzhiyun 						scsi_device_put(psdev);
910*4882a593Smuzhiyun 					}
911*4882a593Smuzhiyun 				}
912*4882a593Smuzhiyun 				temp >>= 1;
913*4882a593Smuzhiyun 				diff >>= 1;
914*4882a593Smuzhiyun 			}
915*4882a593Smuzhiyun 		}
916*4882a593Smuzhiyun 		devicemap++;
917*4882a593Smuzhiyun 		acb_dev_map++;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_MSG_GET_CONFIG;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun static int
arcmsr_request_irq(struct pci_dev * pdev,struct AdapterControlBlock * acb)923*4882a593Smuzhiyun arcmsr_request_irq(struct pci_dev *pdev, struct AdapterControlBlock *acb)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	unsigned long flags;
926*4882a593Smuzhiyun 	int nvec, i;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (msix_enable == 0)
929*4882a593Smuzhiyun 		goto msi_int0;
930*4882a593Smuzhiyun 	nvec = pci_alloc_irq_vectors(pdev, 1, ARCMST_NUM_MSIX_VECTORS,
931*4882a593Smuzhiyun 			PCI_IRQ_MSIX);
932*4882a593Smuzhiyun 	if (nvec > 0) {
933*4882a593Smuzhiyun 		pr_info("arcmsr%d: msi-x enabled\n", acb->host->host_no);
934*4882a593Smuzhiyun 		flags = 0;
935*4882a593Smuzhiyun 	} else {
936*4882a593Smuzhiyun msi_int0:
937*4882a593Smuzhiyun 		if (msi_enable == 1) {
938*4882a593Smuzhiyun 			nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
939*4882a593Smuzhiyun 			if (nvec == 1) {
940*4882a593Smuzhiyun 				dev_info(&pdev->dev, "msi enabled\n");
941*4882a593Smuzhiyun 				goto msi_int1;
942*4882a593Smuzhiyun 			}
943*4882a593Smuzhiyun 		}
944*4882a593Smuzhiyun 		nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_LEGACY);
945*4882a593Smuzhiyun 		if (nvec < 1)
946*4882a593Smuzhiyun 			return FAILED;
947*4882a593Smuzhiyun msi_int1:
948*4882a593Smuzhiyun 		flags = IRQF_SHARED;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	acb->vector_count = nvec;
952*4882a593Smuzhiyun 	for (i = 0; i < nvec; i++) {
953*4882a593Smuzhiyun 		if (request_irq(pci_irq_vector(pdev, i), arcmsr_do_interrupt,
954*4882a593Smuzhiyun 				flags, "arcmsr", acb)) {
955*4882a593Smuzhiyun 			pr_warn("arcmsr%d: request_irq =%d failed!\n",
956*4882a593Smuzhiyun 				acb->host->host_no, pci_irq_vector(pdev, i));
957*4882a593Smuzhiyun 			goto out_free_irq;
958*4882a593Smuzhiyun 		}
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	return SUCCESS;
962*4882a593Smuzhiyun out_free_irq:
963*4882a593Smuzhiyun 	while (--i >= 0)
964*4882a593Smuzhiyun 		free_irq(pci_irq_vector(pdev, i), acb);
965*4882a593Smuzhiyun 	pci_free_irq_vectors(pdev);
966*4882a593Smuzhiyun 	return FAILED;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
arcmsr_init_get_devmap_timer(struct AdapterControlBlock * pacb)969*4882a593Smuzhiyun static void arcmsr_init_get_devmap_timer(struct AdapterControlBlock *pacb)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	INIT_WORK(&pacb->arcmsr_do_message_isr_bh, arcmsr_message_isr_bh_fn);
972*4882a593Smuzhiyun 	pacb->fw_flag = FW_NORMAL;
973*4882a593Smuzhiyun 	timer_setup(&pacb->eternal_timer, arcmsr_request_device_map, 0);
974*4882a593Smuzhiyun 	pacb->eternal_timer.expires = jiffies + msecs_to_jiffies(6 * HZ);
975*4882a593Smuzhiyun 	add_timer(&pacb->eternal_timer);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
arcmsr_init_set_datetime_timer(struct AdapterControlBlock * pacb)978*4882a593Smuzhiyun static void arcmsr_init_set_datetime_timer(struct AdapterControlBlock *pacb)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	timer_setup(&pacb->refresh_timer, arcmsr_set_iop_datetime, 0);
981*4882a593Smuzhiyun 	pacb->refresh_timer.expires = jiffies + msecs_to_jiffies(60 * 1000);
982*4882a593Smuzhiyun 	add_timer(&pacb->refresh_timer);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
arcmsr_set_dma_mask(struct AdapterControlBlock * acb)985*4882a593Smuzhiyun static int arcmsr_set_dma_mask(struct AdapterControlBlock *acb)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct pci_dev *pcidev = acb->pdev;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (IS_DMA64) {
990*4882a593Smuzhiyun 		if (((acb->adapter_type == ACB_ADAPTER_TYPE_A) && !dma_mask_64) ||
991*4882a593Smuzhiyun 		    dma_set_mask(&pcidev->dev, DMA_BIT_MASK(64)))
992*4882a593Smuzhiyun 			goto	dma32;
993*4882a593Smuzhiyun 		if (dma_set_coherent_mask(&pcidev->dev, DMA_BIT_MASK(64)) ||
994*4882a593Smuzhiyun 		    dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(64))) {
995*4882a593Smuzhiyun 			printk("arcmsr: set DMA 64 mask failed\n");
996*4882a593Smuzhiyun 			return -ENXIO;
997*4882a593Smuzhiyun 		}
998*4882a593Smuzhiyun 	} else {
999*4882a593Smuzhiyun dma32:
1000*4882a593Smuzhiyun 		if (dma_set_mask(&pcidev->dev, DMA_BIT_MASK(32)) ||
1001*4882a593Smuzhiyun 		    dma_set_coherent_mask(&pcidev->dev, DMA_BIT_MASK(32)) ||
1002*4882a593Smuzhiyun 		    dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32))) {
1003*4882a593Smuzhiyun 			printk("arcmsr: set DMA 32-bit mask failed\n");
1004*4882a593Smuzhiyun 			return -ENXIO;
1005*4882a593Smuzhiyun 		}
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 	return 0;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
arcmsr_probe(struct pci_dev * pdev,const struct pci_device_id * id)1010*4882a593Smuzhiyun static int arcmsr_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct Scsi_Host *host;
1013*4882a593Smuzhiyun 	struct AdapterControlBlock *acb;
1014*4882a593Smuzhiyun 	uint8_t bus,dev_fun;
1015*4882a593Smuzhiyun 	int error;
1016*4882a593Smuzhiyun 	error = pci_enable_device(pdev);
1017*4882a593Smuzhiyun 	if(error){
1018*4882a593Smuzhiyun 		return -ENODEV;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 	host = scsi_host_alloc(&arcmsr_scsi_host_template, sizeof(struct AdapterControlBlock));
1021*4882a593Smuzhiyun 	if(!host){
1022*4882a593Smuzhiyun     		goto pci_disable_dev;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 	init_waitqueue_head(&wait_q);
1025*4882a593Smuzhiyun 	bus = pdev->bus->number;
1026*4882a593Smuzhiyun 	dev_fun = pdev->devfn;
1027*4882a593Smuzhiyun 	acb = (struct AdapterControlBlock *) host->hostdata;
1028*4882a593Smuzhiyun 	memset(acb,0,sizeof(struct AdapterControlBlock));
1029*4882a593Smuzhiyun 	acb->pdev = pdev;
1030*4882a593Smuzhiyun 	acb->adapter_type = id->driver_data;
1031*4882a593Smuzhiyun 	if (arcmsr_set_dma_mask(acb))
1032*4882a593Smuzhiyun 		goto scsi_host_release;
1033*4882a593Smuzhiyun 	acb->host = host;
1034*4882a593Smuzhiyun 	host->max_lun = ARCMSR_MAX_TARGETLUN;
1035*4882a593Smuzhiyun 	host->max_id = ARCMSR_MAX_TARGETID;		/*16:8*/
1036*4882a593Smuzhiyun 	host->max_cmd_len = 16;	 			/*this is issue of 64bit LBA ,over 2T byte*/
1037*4882a593Smuzhiyun 	if ((host_can_queue < ARCMSR_MIN_OUTSTANDING_CMD) || (host_can_queue > ARCMSR_MAX_OUTSTANDING_CMD))
1038*4882a593Smuzhiyun 		host_can_queue = ARCMSR_DEFAULT_OUTSTANDING_CMD;
1039*4882a593Smuzhiyun 	host->can_queue = host_can_queue;	/* max simultaneous cmds */
1040*4882a593Smuzhiyun 	if ((cmd_per_lun < ARCMSR_MIN_CMD_PERLUN) || (cmd_per_lun > ARCMSR_MAX_CMD_PERLUN))
1041*4882a593Smuzhiyun 		cmd_per_lun = ARCMSR_DEFAULT_CMD_PERLUN;
1042*4882a593Smuzhiyun 	host->cmd_per_lun = cmd_per_lun;
1043*4882a593Smuzhiyun 	host->this_id = ARCMSR_SCSI_INITIATOR_ID;
1044*4882a593Smuzhiyun 	host->unique_id = (bus << 8) | dev_fun;
1045*4882a593Smuzhiyun 	pci_set_drvdata(pdev, host);
1046*4882a593Smuzhiyun 	pci_set_master(pdev);
1047*4882a593Smuzhiyun 	error = pci_request_regions(pdev, "arcmsr");
1048*4882a593Smuzhiyun 	if(error){
1049*4882a593Smuzhiyun 		goto scsi_host_release;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 	spin_lock_init(&acb->eh_lock);
1052*4882a593Smuzhiyun 	spin_lock_init(&acb->ccblist_lock);
1053*4882a593Smuzhiyun 	spin_lock_init(&acb->postq_lock);
1054*4882a593Smuzhiyun 	spin_lock_init(&acb->doneq_lock);
1055*4882a593Smuzhiyun 	spin_lock_init(&acb->rqbuffer_lock);
1056*4882a593Smuzhiyun 	spin_lock_init(&acb->wqbuffer_lock);
1057*4882a593Smuzhiyun 	acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED |
1058*4882a593Smuzhiyun 			ACB_F_MESSAGE_RQBUFFER_CLEARED |
1059*4882a593Smuzhiyun 			ACB_F_MESSAGE_WQBUFFER_READED);
1060*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_SCSISTOPADAPTER;
1061*4882a593Smuzhiyun 	INIT_LIST_HEAD(&acb->ccb_free_list);
1062*4882a593Smuzhiyun 	error = arcmsr_remap_pciregion(acb);
1063*4882a593Smuzhiyun 	if(!error){
1064*4882a593Smuzhiyun 		goto pci_release_regs;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 	error = arcmsr_alloc_io_queue(acb);
1067*4882a593Smuzhiyun 	if (!error)
1068*4882a593Smuzhiyun 		goto unmap_pci_region;
1069*4882a593Smuzhiyun 	error = arcmsr_get_firmware_spec(acb);
1070*4882a593Smuzhiyun 	if(!error){
1071*4882a593Smuzhiyun 		goto free_hbb_mu;
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 	if (acb->adapter_type != ACB_ADAPTER_TYPE_F)
1074*4882a593Smuzhiyun 		arcmsr_free_io_queue(acb);
1075*4882a593Smuzhiyun 	error = arcmsr_alloc_ccb_pool(acb);
1076*4882a593Smuzhiyun 	if(error){
1077*4882a593Smuzhiyun 		goto unmap_pci_region;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 	error = scsi_add_host(host, &pdev->dev);
1080*4882a593Smuzhiyun 	if(error){
1081*4882a593Smuzhiyun 		goto free_ccb_pool;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 	if (arcmsr_request_irq(pdev, acb) == FAILED)
1084*4882a593Smuzhiyun 		goto scsi_host_remove;
1085*4882a593Smuzhiyun 	arcmsr_iop_init(acb);
1086*4882a593Smuzhiyun 	arcmsr_init_get_devmap_timer(acb);
1087*4882a593Smuzhiyun 	if (set_date_time)
1088*4882a593Smuzhiyun 		arcmsr_init_set_datetime_timer(acb);
1089*4882a593Smuzhiyun 	if(arcmsr_alloc_sysfs_attr(acb))
1090*4882a593Smuzhiyun 		goto out_free_sysfs;
1091*4882a593Smuzhiyun 	scsi_scan_host(host);
1092*4882a593Smuzhiyun 	return 0;
1093*4882a593Smuzhiyun out_free_sysfs:
1094*4882a593Smuzhiyun 	if (set_date_time)
1095*4882a593Smuzhiyun 		del_timer_sync(&acb->refresh_timer);
1096*4882a593Smuzhiyun 	del_timer_sync(&acb->eternal_timer);
1097*4882a593Smuzhiyun 	flush_work(&acb->arcmsr_do_message_isr_bh);
1098*4882a593Smuzhiyun 	arcmsr_stop_adapter_bgrb(acb);
1099*4882a593Smuzhiyun 	arcmsr_flush_adapter_cache(acb);
1100*4882a593Smuzhiyun 	arcmsr_free_irq(pdev, acb);
1101*4882a593Smuzhiyun scsi_host_remove:
1102*4882a593Smuzhiyun 	scsi_remove_host(host);
1103*4882a593Smuzhiyun free_ccb_pool:
1104*4882a593Smuzhiyun 	arcmsr_free_ccb_pool(acb);
1105*4882a593Smuzhiyun 	goto unmap_pci_region;
1106*4882a593Smuzhiyun free_hbb_mu:
1107*4882a593Smuzhiyun 	arcmsr_free_io_queue(acb);
1108*4882a593Smuzhiyun unmap_pci_region:
1109*4882a593Smuzhiyun 	arcmsr_unmap_pciregion(acb);
1110*4882a593Smuzhiyun pci_release_regs:
1111*4882a593Smuzhiyun 	pci_release_regions(pdev);
1112*4882a593Smuzhiyun scsi_host_release:
1113*4882a593Smuzhiyun 	scsi_host_put(host);
1114*4882a593Smuzhiyun pci_disable_dev:
1115*4882a593Smuzhiyun 	pci_disable_device(pdev);
1116*4882a593Smuzhiyun 	return -ENODEV;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
arcmsr_free_irq(struct pci_dev * pdev,struct AdapterControlBlock * acb)1119*4882a593Smuzhiyun static void arcmsr_free_irq(struct pci_dev *pdev,
1120*4882a593Smuzhiyun 		struct AdapterControlBlock *acb)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	int i;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	for (i = 0; i < acb->vector_count; i++)
1125*4882a593Smuzhiyun 		free_irq(pci_irq_vector(pdev, i), acb);
1126*4882a593Smuzhiyun 	pci_free_irq_vectors(pdev);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
arcmsr_suspend(struct pci_dev * pdev,pm_message_t state)1129*4882a593Smuzhiyun static int arcmsr_suspend(struct pci_dev *pdev, pm_message_t state)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct Scsi_Host *host = pci_get_drvdata(pdev);
1132*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
1133*4882a593Smuzhiyun 		(struct AdapterControlBlock *)host->hostdata;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	arcmsr_disable_outbound_ints(acb);
1136*4882a593Smuzhiyun 	arcmsr_free_irq(pdev, acb);
1137*4882a593Smuzhiyun 	del_timer_sync(&acb->eternal_timer);
1138*4882a593Smuzhiyun 	if (set_date_time)
1139*4882a593Smuzhiyun 		del_timer_sync(&acb->refresh_timer);
1140*4882a593Smuzhiyun 	flush_work(&acb->arcmsr_do_message_isr_bh);
1141*4882a593Smuzhiyun 	arcmsr_stop_adapter_bgrb(acb);
1142*4882a593Smuzhiyun 	arcmsr_flush_adapter_cache(acb);
1143*4882a593Smuzhiyun 	pci_set_drvdata(pdev, host);
1144*4882a593Smuzhiyun 	pci_save_state(pdev);
1145*4882a593Smuzhiyun 	pci_disable_device(pdev);
1146*4882a593Smuzhiyun 	pci_set_power_state(pdev, pci_choose_state(pdev, state));
1147*4882a593Smuzhiyun 	return 0;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
arcmsr_resume(struct pci_dev * pdev)1150*4882a593Smuzhiyun static int arcmsr_resume(struct pci_dev *pdev)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct Scsi_Host *host = pci_get_drvdata(pdev);
1153*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
1154*4882a593Smuzhiyun 		(struct AdapterControlBlock *)host->hostdata;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
1157*4882a593Smuzhiyun 	pci_enable_wake(pdev, PCI_D0, 0);
1158*4882a593Smuzhiyun 	pci_restore_state(pdev);
1159*4882a593Smuzhiyun 	if (pci_enable_device(pdev)) {
1160*4882a593Smuzhiyun 		pr_warn("%s: pci_enable_device error\n", __func__);
1161*4882a593Smuzhiyun 		return -ENODEV;
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun 	if (arcmsr_set_dma_mask(acb))
1164*4882a593Smuzhiyun 		goto controller_unregister;
1165*4882a593Smuzhiyun 	pci_set_master(pdev);
1166*4882a593Smuzhiyun 	if (arcmsr_request_irq(pdev, acb) == FAILED)
1167*4882a593Smuzhiyun 		goto controller_stop;
1168*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1169*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
1170*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
1171*4882a593Smuzhiyun 		uint32_t i;
1172*4882a593Smuzhiyun 		for (i = 0; i < ARCMSR_MAX_HBB_POSTQUEUE; i++) {
1173*4882a593Smuzhiyun 			reg->post_qbuffer[i] = 0;
1174*4882a593Smuzhiyun 			reg->done_qbuffer[i] = 0;
1175*4882a593Smuzhiyun 		}
1176*4882a593Smuzhiyun 		reg->postq_index = 0;
1177*4882a593Smuzhiyun 		reg->doneq_index = 0;
1178*4882a593Smuzhiyun 		break;
1179*4882a593Smuzhiyun 		}
1180*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
1181*4882a593Smuzhiyun 		writel(0, &acb->pmuE->host_int_status);
1182*4882a593Smuzhiyun 		writel(ARCMSR_HBEMU_DOORBELL_SYNC, &acb->pmuE->iobound_doorbell);
1183*4882a593Smuzhiyun 		acb->in_doorbell = 0;
1184*4882a593Smuzhiyun 		acb->out_doorbell = 0;
1185*4882a593Smuzhiyun 		acb->doneq_index = 0;
1186*4882a593Smuzhiyun 		break;
1187*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
1188*4882a593Smuzhiyun 		writel(0, &acb->pmuF->host_int_status);
1189*4882a593Smuzhiyun 		writel(ARCMSR_HBFMU_DOORBELL_SYNC, &acb->pmuF->iobound_doorbell);
1190*4882a593Smuzhiyun 		acb->in_doorbell = 0;
1191*4882a593Smuzhiyun 		acb->out_doorbell = 0;
1192*4882a593Smuzhiyun 		acb->doneq_index = 0;
1193*4882a593Smuzhiyun 		arcmsr_hbaF_assign_regAddr(acb);
1194*4882a593Smuzhiyun 		break;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 	arcmsr_iop_init(acb);
1197*4882a593Smuzhiyun 	arcmsr_init_get_devmap_timer(acb);
1198*4882a593Smuzhiyun 	if (set_date_time)
1199*4882a593Smuzhiyun 		arcmsr_init_set_datetime_timer(acb);
1200*4882a593Smuzhiyun 	return 0;
1201*4882a593Smuzhiyun controller_stop:
1202*4882a593Smuzhiyun 	arcmsr_stop_adapter_bgrb(acb);
1203*4882a593Smuzhiyun 	arcmsr_flush_adapter_cache(acb);
1204*4882a593Smuzhiyun controller_unregister:
1205*4882a593Smuzhiyun 	scsi_remove_host(host);
1206*4882a593Smuzhiyun 	arcmsr_free_ccb_pool(acb);
1207*4882a593Smuzhiyun 	if (acb->adapter_type == ACB_ADAPTER_TYPE_F)
1208*4882a593Smuzhiyun 		arcmsr_free_io_queue(acb);
1209*4882a593Smuzhiyun 	arcmsr_unmap_pciregion(acb);
1210*4882a593Smuzhiyun 	pci_release_regions(pdev);
1211*4882a593Smuzhiyun 	scsi_host_put(host);
1212*4882a593Smuzhiyun 	pci_disable_device(pdev);
1213*4882a593Smuzhiyun 	return -ENODEV;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
arcmsr_hbaA_abort_allcmd(struct AdapterControlBlock * acb)1216*4882a593Smuzhiyun static uint8_t arcmsr_hbaA_abort_allcmd(struct AdapterControlBlock *acb)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
1219*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_ABORT_CMD, &reg->inbound_msgaddr0);
1220*4882a593Smuzhiyun 	if (!arcmsr_hbaA_wait_msgint_ready(acb)) {
1221*4882a593Smuzhiyun 		printk(KERN_NOTICE
1222*4882a593Smuzhiyun 			"arcmsr%d: wait 'abort all outstanding command' timeout\n"
1223*4882a593Smuzhiyun 			, acb->host->host_no);
1224*4882a593Smuzhiyun 		return false;
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 	return true;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
arcmsr_hbaB_abort_allcmd(struct AdapterControlBlock * acb)1229*4882a593Smuzhiyun static uint8_t arcmsr_hbaB_abort_allcmd(struct AdapterControlBlock *acb)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_ABORT_CMD, reg->drv2iop_doorbell);
1234*4882a593Smuzhiyun 	if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
1235*4882a593Smuzhiyun 		printk(KERN_NOTICE
1236*4882a593Smuzhiyun 			"arcmsr%d: wait 'abort all outstanding command' timeout\n"
1237*4882a593Smuzhiyun 			, acb->host->host_no);
1238*4882a593Smuzhiyun 		return false;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 	return true;
1241*4882a593Smuzhiyun }
arcmsr_hbaC_abort_allcmd(struct AdapterControlBlock * pACB)1242*4882a593Smuzhiyun static uint8_t arcmsr_hbaC_abort_allcmd(struct AdapterControlBlock *pACB)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = pACB->pmuC;
1245*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_ABORT_CMD, &reg->inbound_msgaddr0);
1246*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
1247*4882a593Smuzhiyun 	if (!arcmsr_hbaC_wait_msgint_ready(pACB)) {
1248*4882a593Smuzhiyun 		printk(KERN_NOTICE
1249*4882a593Smuzhiyun 			"arcmsr%d: wait 'abort all outstanding command' timeout\n"
1250*4882a593Smuzhiyun 			, pACB->host->host_no);
1251*4882a593Smuzhiyun 		return false;
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 	return true;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
arcmsr_hbaD_abort_allcmd(struct AdapterControlBlock * pACB)1256*4882a593Smuzhiyun static uint8_t arcmsr_hbaD_abort_allcmd(struct AdapterControlBlock *pACB)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct MessageUnit_D *reg = pACB->pmuD;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_ABORT_CMD, reg->inbound_msgaddr0);
1261*4882a593Smuzhiyun 	if (!arcmsr_hbaD_wait_msgint_ready(pACB)) {
1262*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'abort all outstanding "
1263*4882a593Smuzhiyun 			"command' timeout\n", pACB->host->host_no);
1264*4882a593Smuzhiyun 		return false;
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 	return true;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
arcmsr_hbaE_abort_allcmd(struct AdapterControlBlock * pACB)1269*4882a593Smuzhiyun static uint8_t arcmsr_hbaE_abort_allcmd(struct AdapterControlBlock *pACB)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = pACB->pmuE;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_ABORT_CMD, &reg->inbound_msgaddr0);
1274*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
1275*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &reg->iobound_doorbell);
1276*4882a593Smuzhiyun 	if (!arcmsr_hbaE_wait_msgint_ready(pACB)) {
1277*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'abort all outstanding "
1278*4882a593Smuzhiyun 			"command' timeout\n", pACB->host->host_no);
1279*4882a593Smuzhiyun 		return false;
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 	return true;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
arcmsr_abort_allcmd(struct AdapterControlBlock * acb)1284*4882a593Smuzhiyun static uint8_t arcmsr_abort_allcmd(struct AdapterControlBlock *acb)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	uint8_t rtnval = 0;
1287*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1288*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
1289*4882a593Smuzhiyun 		rtnval = arcmsr_hbaA_abort_allcmd(acb);
1290*4882a593Smuzhiyun 		break;
1291*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
1292*4882a593Smuzhiyun 		rtnval = arcmsr_hbaB_abort_allcmd(acb);
1293*4882a593Smuzhiyun 		break;
1294*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
1295*4882a593Smuzhiyun 		rtnval = arcmsr_hbaC_abort_allcmd(acb);
1296*4882a593Smuzhiyun 		break;
1297*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
1298*4882a593Smuzhiyun 		rtnval = arcmsr_hbaD_abort_allcmd(acb);
1299*4882a593Smuzhiyun 		break;
1300*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
1301*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
1302*4882a593Smuzhiyun 		rtnval = arcmsr_hbaE_abort_allcmd(acb);
1303*4882a593Smuzhiyun 		break;
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 	return rtnval;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
arcmsr_pci_unmap_dma(struct CommandControlBlock * ccb)1308*4882a593Smuzhiyun static void arcmsr_pci_unmap_dma(struct CommandControlBlock *ccb)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct scsi_cmnd *pcmd = ccb->pcmd;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	scsi_dma_unmap(pcmd);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
arcmsr_ccb_complete(struct CommandControlBlock * ccb)1315*4882a593Smuzhiyun static void arcmsr_ccb_complete(struct CommandControlBlock *ccb)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	struct AdapterControlBlock *acb = ccb->acb;
1318*4882a593Smuzhiyun 	struct scsi_cmnd *pcmd = ccb->pcmd;
1319*4882a593Smuzhiyun 	unsigned long flags;
1320*4882a593Smuzhiyun 	atomic_dec(&acb->ccboutstandingcount);
1321*4882a593Smuzhiyun 	arcmsr_pci_unmap_dma(ccb);
1322*4882a593Smuzhiyun 	ccb->startdone = ARCMSR_CCB_DONE;
1323*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->ccblist_lock, flags);
1324*4882a593Smuzhiyun 	list_add_tail(&ccb->list, &acb->ccb_free_list);
1325*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->ccblist_lock, flags);
1326*4882a593Smuzhiyun 	pcmd->scsi_done(pcmd);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
arcmsr_report_sense_info(struct CommandControlBlock * ccb)1329*4882a593Smuzhiyun static void arcmsr_report_sense_info(struct CommandControlBlock *ccb)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	struct scsi_cmnd *pcmd = ccb->pcmd;
1333*4882a593Smuzhiyun 	struct SENSE_DATA *sensebuffer = (struct SENSE_DATA *)pcmd->sense_buffer;
1334*4882a593Smuzhiyun 	pcmd->result = (DID_OK << 16) | (CHECK_CONDITION << 1);
1335*4882a593Smuzhiyun 	if (sensebuffer) {
1336*4882a593Smuzhiyun 		int sense_data_length =
1337*4882a593Smuzhiyun 			sizeof(struct SENSE_DATA) < SCSI_SENSE_BUFFERSIZE
1338*4882a593Smuzhiyun 			? sizeof(struct SENSE_DATA) : SCSI_SENSE_BUFFERSIZE;
1339*4882a593Smuzhiyun 		memset(sensebuffer, 0, SCSI_SENSE_BUFFERSIZE);
1340*4882a593Smuzhiyun 		memcpy(sensebuffer, ccb->arcmsr_cdb.SenseData, sense_data_length);
1341*4882a593Smuzhiyun 		sensebuffer->ErrorCode = SCSI_SENSE_CURRENT_ERRORS;
1342*4882a593Smuzhiyun 		sensebuffer->Valid = 1;
1343*4882a593Smuzhiyun 		pcmd->result |= (DRIVER_SENSE << 24);
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
arcmsr_disable_outbound_ints(struct AdapterControlBlock * acb)1347*4882a593Smuzhiyun static u32 arcmsr_disable_outbound_ints(struct AdapterControlBlock *acb)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	u32 orig_mask = 0;
1350*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1351*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A : {
1352*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
1353*4882a593Smuzhiyun 		orig_mask = readl(&reg->outbound_intmask);
1354*4882a593Smuzhiyun 		writel(orig_mask|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE, \
1355*4882a593Smuzhiyun 						&reg->outbound_intmask);
1356*4882a593Smuzhiyun 		}
1357*4882a593Smuzhiyun 		break;
1358*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B : {
1359*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
1360*4882a593Smuzhiyun 		orig_mask = readl(reg->iop2drv_doorbell_mask);
1361*4882a593Smuzhiyun 		writel(0, reg->iop2drv_doorbell_mask);
1362*4882a593Smuzhiyun 		}
1363*4882a593Smuzhiyun 		break;
1364*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:{
1365*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
1366*4882a593Smuzhiyun 		/* disable all outbound interrupt */
1367*4882a593Smuzhiyun 		orig_mask = readl(&reg->host_int_mask); /* disable outbound message0 int */
1368*4882a593Smuzhiyun 		writel(orig_mask|ARCMSR_HBCMU_ALL_INTMASKENABLE, &reg->host_int_mask);
1369*4882a593Smuzhiyun 		}
1370*4882a593Smuzhiyun 		break;
1371*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
1372*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
1373*4882a593Smuzhiyun 		/* disable all outbound interrupt */
1374*4882a593Smuzhiyun 		writel(ARCMSR_ARC1214_ALL_INT_DISABLE, reg->pcief0_int_enable);
1375*4882a593Smuzhiyun 		}
1376*4882a593Smuzhiyun 		break;
1377*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
1378*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
1379*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
1380*4882a593Smuzhiyun 		orig_mask = readl(&reg->host_int_mask);
1381*4882a593Smuzhiyun 		writel(orig_mask | ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR | ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR, &reg->host_int_mask);
1382*4882a593Smuzhiyun 		readl(&reg->host_int_mask); /* Dummy readl to force pci flush */
1383*4882a593Smuzhiyun 		}
1384*4882a593Smuzhiyun 		break;
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 	return orig_mask;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
arcmsr_report_ccb_state(struct AdapterControlBlock * acb,struct CommandControlBlock * ccb,bool error)1389*4882a593Smuzhiyun static void arcmsr_report_ccb_state(struct AdapterControlBlock *acb,
1390*4882a593Smuzhiyun 			struct CommandControlBlock *ccb, bool error)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	uint8_t id, lun;
1393*4882a593Smuzhiyun 	id = ccb->pcmd->device->id;
1394*4882a593Smuzhiyun 	lun = ccb->pcmd->device->lun;
1395*4882a593Smuzhiyun 	if (!error) {
1396*4882a593Smuzhiyun 		if (acb->devstate[id][lun] == ARECA_RAID_GONE)
1397*4882a593Smuzhiyun 			acb->devstate[id][lun] = ARECA_RAID_GOOD;
1398*4882a593Smuzhiyun 		ccb->pcmd->result = DID_OK << 16;
1399*4882a593Smuzhiyun 		arcmsr_ccb_complete(ccb);
1400*4882a593Smuzhiyun 	}else{
1401*4882a593Smuzhiyun 		switch (ccb->arcmsr_cdb.DeviceStatus) {
1402*4882a593Smuzhiyun 		case ARCMSR_DEV_SELECT_TIMEOUT: {
1403*4882a593Smuzhiyun 			acb->devstate[id][lun] = ARECA_RAID_GONE;
1404*4882a593Smuzhiyun 			ccb->pcmd->result = DID_NO_CONNECT << 16;
1405*4882a593Smuzhiyun 			arcmsr_ccb_complete(ccb);
1406*4882a593Smuzhiyun 			}
1407*4882a593Smuzhiyun 			break;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		case ARCMSR_DEV_ABORTED:
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		case ARCMSR_DEV_INIT_FAIL: {
1412*4882a593Smuzhiyun 			acb->devstate[id][lun] = ARECA_RAID_GONE;
1413*4882a593Smuzhiyun 			ccb->pcmd->result = DID_BAD_TARGET << 16;
1414*4882a593Smuzhiyun 			arcmsr_ccb_complete(ccb);
1415*4882a593Smuzhiyun 			}
1416*4882a593Smuzhiyun 			break;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		case ARCMSR_DEV_CHECK_CONDITION: {
1419*4882a593Smuzhiyun 			acb->devstate[id][lun] = ARECA_RAID_GOOD;
1420*4882a593Smuzhiyun 			arcmsr_report_sense_info(ccb);
1421*4882a593Smuzhiyun 			arcmsr_ccb_complete(ccb);
1422*4882a593Smuzhiyun 			}
1423*4882a593Smuzhiyun 			break;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 		default:
1426*4882a593Smuzhiyun 			printk(KERN_NOTICE
1427*4882a593Smuzhiyun 				"arcmsr%d: scsi id = %d lun = %d isr get command error done, \
1428*4882a593Smuzhiyun 				but got unknown DeviceStatus = 0x%x \n"
1429*4882a593Smuzhiyun 				, acb->host->host_no
1430*4882a593Smuzhiyun 				, id
1431*4882a593Smuzhiyun 				, lun
1432*4882a593Smuzhiyun 				, ccb->arcmsr_cdb.DeviceStatus);
1433*4882a593Smuzhiyun 				acb->devstate[id][lun] = ARECA_RAID_GONE;
1434*4882a593Smuzhiyun 				ccb->pcmd->result = DID_NO_CONNECT << 16;
1435*4882a593Smuzhiyun 				arcmsr_ccb_complete(ccb);
1436*4882a593Smuzhiyun 			break;
1437*4882a593Smuzhiyun 		}
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
arcmsr_drain_donequeue(struct AdapterControlBlock * acb,struct CommandControlBlock * pCCB,bool error)1441*4882a593Smuzhiyun static void arcmsr_drain_donequeue(struct AdapterControlBlock *acb, struct CommandControlBlock *pCCB, bool error)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	if ((pCCB->acb != acb) || (pCCB->startdone != ARCMSR_CCB_START)) {
1444*4882a593Smuzhiyun 		if (pCCB->startdone == ARCMSR_CCB_ABORTED) {
1445*4882a593Smuzhiyun 			struct scsi_cmnd *abortcmd = pCCB->pcmd;
1446*4882a593Smuzhiyun 			if (abortcmd) {
1447*4882a593Smuzhiyun 				abortcmd->result |= DID_ABORT << 16;
1448*4882a593Smuzhiyun 				arcmsr_ccb_complete(pCCB);
1449*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: pCCB ='0x%p' isr got aborted command \n",
1450*4882a593Smuzhiyun 				acb->host->host_no, pCCB);
1451*4882a593Smuzhiyun 			}
1452*4882a593Smuzhiyun 			return;
1453*4882a593Smuzhiyun 		}
1454*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: isr get an illegal ccb command \
1455*4882a593Smuzhiyun 				done acb = '0x%p'"
1456*4882a593Smuzhiyun 				"ccb = '0x%p' ccbacb = '0x%p' startdone = 0x%x"
1457*4882a593Smuzhiyun 				" ccboutstandingcount = %d \n"
1458*4882a593Smuzhiyun 				, acb->host->host_no
1459*4882a593Smuzhiyun 				, acb
1460*4882a593Smuzhiyun 				, pCCB
1461*4882a593Smuzhiyun 				, pCCB->acb
1462*4882a593Smuzhiyun 				, pCCB->startdone
1463*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
1464*4882a593Smuzhiyun 		return;
1465*4882a593Smuzhiyun 	}
1466*4882a593Smuzhiyun 	arcmsr_report_ccb_state(acb, pCCB, error);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
arcmsr_done4abort_postqueue(struct AdapterControlBlock * acb)1469*4882a593Smuzhiyun static void arcmsr_done4abort_postqueue(struct AdapterControlBlock *acb)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun 	int i = 0;
1472*4882a593Smuzhiyun 	uint32_t flag_ccb;
1473*4882a593Smuzhiyun 	struct ARCMSR_CDB *pARCMSR_CDB;
1474*4882a593Smuzhiyun 	bool error;
1475*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
1476*4882a593Smuzhiyun 	unsigned long ccb_cdb_phy;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
1481*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
1482*4882a593Smuzhiyun 		uint32_t outbound_intstatus;
1483*4882a593Smuzhiyun 		outbound_intstatus = readl(&reg->outbound_intstatus) &
1484*4882a593Smuzhiyun 					acb->outbound_int_enable;
1485*4882a593Smuzhiyun 		/*clear and abort all outbound posted Q*/
1486*4882a593Smuzhiyun 		writel(outbound_intstatus, &reg->outbound_intstatus);/*clear interrupt*/
1487*4882a593Smuzhiyun 		while(((flag_ccb = readl(&reg->outbound_queueport)) != 0xFFFFFFFF)
1488*4882a593Smuzhiyun 				&& (i++ < acb->maxOutstanding)) {
1489*4882a593Smuzhiyun 			ccb_cdb_phy = (flag_ccb << 5) & 0xffffffff;
1490*4882a593Smuzhiyun 			if (acb->cdb_phyadd_hipart)
1491*4882a593Smuzhiyun 				ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
1492*4882a593Smuzhiyun 			pARCMSR_CDB = (struct ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
1493*4882a593Smuzhiyun 			pCCB = container_of(pARCMSR_CDB, struct CommandControlBlock, arcmsr_cdb);
1494*4882a593Smuzhiyun 			error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
1495*4882a593Smuzhiyun 			arcmsr_drain_donequeue(acb, pCCB, error);
1496*4882a593Smuzhiyun 		}
1497*4882a593Smuzhiyun 		}
1498*4882a593Smuzhiyun 		break;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
1501*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
1502*4882a593Smuzhiyun 		/*clear all outbound posted Q*/
1503*4882a593Smuzhiyun 		writel(ARCMSR_DOORBELL_INT_CLEAR_PATTERN, reg->iop2drv_doorbell); /* clear doorbell interrupt */
1504*4882a593Smuzhiyun 		for (i = 0; i < ARCMSR_MAX_HBB_POSTQUEUE; i++) {
1505*4882a593Smuzhiyun 			flag_ccb = reg->done_qbuffer[i];
1506*4882a593Smuzhiyun 			if (flag_ccb != 0) {
1507*4882a593Smuzhiyun 				reg->done_qbuffer[i] = 0;
1508*4882a593Smuzhiyun 				ccb_cdb_phy = (flag_ccb << 5) & 0xffffffff;
1509*4882a593Smuzhiyun 				if (acb->cdb_phyadd_hipart)
1510*4882a593Smuzhiyun 					ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
1511*4882a593Smuzhiyun 				pARCMSR_CDB = (struct ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
1512*4882a593Smuzhiyun 				pCCB = container_of(pARCMSR_CDB, struct CommandControlBlock, arcmsr_cdb);
1513*4882a593Smuzhiyun 				error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
1514*4882a593Smuzhiyun 				arcmsr_drain_donequeue(acb, pCCB, error);
1515*4882a593Smuzhiyun 			}
1516*4882a593Smuzhiyun 			reg->post_qbuffer[i] = 0;
1517*4882a593Smuzhiyun 		}
1518*4882a593Smuzhiyun 		reg->doneq_index = 0;
1519*4882a593Smuzhiyun 		reg->postq_index = 0;
1520*4882a593Smuzhiyun 		}
1521*4882a593Smuzhiyun 		break;
1522*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
1523*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
1524*4882a593Smuzhiyun 		while ((readl(&reg->host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) && (i++ < acb->maxOutstanding)) {
1525*4882a593Smuzhiyun 			/*need to do*/
1526*4882a593Smuzhiyun 			flag_ccb = readl(&reg->outbound_queueport_low);
1527*4882a593Smuzhiyun 			ccb_cdb_phy = (flag_ccb & 0xFFFFFFF0);
1528*4882a593Smuzhiyun 			if (acb->cdb_phyadd_hipart)
1529*4882a593Smuzhiyun 				ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
1530*4882a593Smuzhiyun 			pARCMSR_CDB = (struct  ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
1531*4882a593Smuzhiyun 			pCCB = container_of(pARCMSR_CDB, struct CommandControlBlock, arcmsr_cdb);
1532*4882a593Smuzhiyun 			error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ? true : false;
1533*4882a593Smuzhiyun 			arcmsr_drain_donequeue(acb, pCCB, error);
1534*4882a593Smuzhiyun 		}
1535*4882a593Smuzhiyun 		}
1536*4882a593Smuzhiyun 		break;
1537*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
1538*4882a593Smuzhiyun 		struct MessageUnit_D  *pmu = acb->pmuD;
1539*4882a593Smuzhiyun 		uint32_t outbound_write_pointer;
1540*4882a593Smuzhiyun 		uint32_t doneq_index, index_stripped, addressLow, residual, toggle;
1541*4882a593Smuzhiyun 		unsigned long flags;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 		residual = atomic_read(&acb->ccboutstandingcount);
1544*4882a593Smuzhiyun 		for (i = 0; i < residual; i++) {
1545*4882a593Smuzhiyun 			spin_lock_irqsave(&acb->doneq_lock, flags);
1546*4882a593Smuzhiyun 			outbound_write_pointer =
1547*4882a593Smuzhiyun 				pmu->done_qbuffer[0].addressLow + 1;
1548*4882a593Smuzhiyun 			doneq_index = pmu->doneq_index;
1549*4882a593Smuzhiyun 			if ((doneq_index & 0xFFF) !=
1550*4882a593Smuzhiyun 				(outbound_write_pointer & 0xFFF)) {
1551*4882a593Smuzhiyun 				toggle = doneq_index & 0x4000;
1552*4882a593Smuzhiyun 				index_stripped = (doneq_index & 0xFFF) + 1;
1553*4882a593Smuzhiyun 				index_stripped %= ARCMSR_MAX_ARC1214_DONEQUEUE;
1554*4882a593Smuzhiyun 				pmu->doneq_index = index_stripped ? (index_stripped | toggle) :
1555*4882a593Smuzhiyun 					((toggle ^ 0x4000) + 1);
1556*4882a593Smuzhiyun 				doneq_index = pmu->doneq_index;
1557*4882a593Smuzhiyun 				spin_unlock_irqrestore(&acb->doneq_lock, flags);
1558*4882a593Smuzhiyun 				addressLow = pmu->done_qbuffer[doneq_index &
1559*4882a593Smuzhiyun 					0xFFF].addressLow;
1560*4882a593Smuzhiyun 				ccb_cdb_phy = (addressLow & 0xFFFFFFF0);
1561*4882a593Smuzhiyun 				if (acb->cdb_phyadd_hipart)
1562*4882a593Smuzhiyun 					ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
1563*4882a593Smuzhiyun 				pARCMSR_CDB = (struct  ARCMSR_CDB *)
1564*4882a593Smuzhiyun 					(acb->vir2phy_offset + ccb_cdb_phy);
1565*4882a593Smuzhiyun 				pCCB = container_of(pARCMSR_CDB,
1566*4882a593Smuzhiyun 					struct CommandControlBlock, arcmsr_cdb);
1567*4882a593Smuzhiyun 				error = (addressLow &
1568*4882a593Smuzhiyun 					ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ?
1569*4882a593Smuzhiyun 					true : false;
1570*4882a593Smuzhiyun 				arcmsr_drain_donequeue(acb, pCCB, error);
1571*4882a593Smuzhiyun 				writel(doneq_index,
1572*4882a593Smuzhiyun 					pmu->outboundlist_read_pointer);
1573*4882a593Smuzhiyun 			} else {
1574*4882a593Smuzhiyun 				spin_unlock_irqrestore(&acb->doneq_lock, flags);
1575*4882a593Smuzhiyun 				mdelay(10);
1576*4882a593Smuzhiyun 			}
1577*4882a593Smuzhiyun 		}
1578*4882a593Smuzhiyun 		pmu->postq_index = 0;
1579*4882a593Smuzhiyun 		pmu->doneq_index = 0x40FF;
1580*4882a593Smuzhiyun 		}
1581*4882a593Smuzhiyun 		break;
1582*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
1583*4882a593Smuzhiyun 		arcmsr_hbaE_postqueue_isr(acb);
1584*4882a593Smuzhiyun 		break;
1585*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
1586*4882a593Smuzhiyun 		arcmsr_hbaF_postqueue_isr(acb);
1587*4882a593Smuzhiyun 		break;
1588*4882a593Smuzhiyun 	}
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
arcmsr_remove_scsi_devices(struct AdapterControlBlock * acb)1591*4882a593Smuzhiyun static void arcmsr_remove_scsi_devices(struct AdapterControlBlock *acb)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun 	char *acb_dev_map = (char *)acb->device_map;
1594*4882a593Smuzhiyun 	int target, lun, i;
1595*4882a593Smuzhiyun 	struct scsi_device *psdev;
1596*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
1597*4882a593Smuzhiyun 	char temp;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	for (i = 0; i < acb->maxFreeCCB; i++) {
1600*4882a593Smuzhiyun 		ccb = acb->pccb_pool[i];
1601*4882a593Smuzhiyun 		if (ccb->startdone == ARCMSR_CCB_START) {
1602*4882a593Smuzhiyun 			ccb->pcmd->result = DID_NO_CONNECT << 16;
1603*4882a593Smuzhiyun 			arcmsr_pci_unmap_dma(ccb);
1604*4882a593Smuzhiyun 			ccb->pcmd->scsi_done(ccb->pcmd);
1605*4882a593Smuzhiyun 		}
1606*4882a593Smuzhiyun 	}
1607*4882a593Smuzhiyun 	for (target = 0; target < ARCMSR_MAX_TARGETID; target++) {
1608*4882a593Smuzhiyun 		temp = *acb_dev_map;
1609*4882a593Smuzhiyun 		if (temp) {
1610*4882a593Smuzhiyun 			for (lun = 0; lun < ARCMSR_MAX_TARGETLUN; lun++) {
1611*4882a593Smuzhiyun 				if (temp & 1) {
1612*4882a593Smuzhiyun 					psdev = scsi_device_lookup(acb->host,
1613*4882a593Smuzhiyun 						0, target, lun);
1614*4882a593Smuzhiyun 					if (psdev != NULL) {
1615*4882a593Smuzhiyun 						scsi_remove_device(psdev);
1616*4882a593Smuzhiyun 						scsi_device_put(psdev);
1617*4882a593Smuzhiyun 					}
1618*4882a593Smuzhiyun 				}
1619*4882a593Smuzhiyun 				temp >>= 1;
1620*4882a593Smuzhiyun 			}
1621*4882a593Smuzhiyun 			*acb_dev_map = 0;
1622*4882a593Smuzhiyun 		}
1623*4882a593Smuzhiyun 		acb_dev_map++;
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
arcmsr_free_pcidev(struct AdapterControlBlock * acb)1627*4882a593Smuzhiyun static void arcmsr_free_pcidev(struct AdapterControlBlock *acb)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	struct pci_dev *pdev;
1630*4882a593Smuzhiyun 	struct Scsi_Host *host;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	host = acb->host;
1633*4882a593Smuzhiyun 	arcmsr_free_sysfs_attr(acb);
1634*4882a593Smuzhiyun 	scsi_remove_host(host);
1635*4882a593Smuzhiyun 	flush_work(&acb->arcmsr_do_message_isr_bh);
1636*4882a593Smuzhiyun 	del_timer_sync(&acb->eternal_timer);
1637*4882a593Smuzhiyun 	if (set_date_time)
1638*4882a593Smuzhiyun 		del_timer_sync(&acb->refresh_timer);
1639*4882a593Smuzhiyun 	pdev = acb->pdev;
1640*4882a593Smuzhiyun 	arcmsr_free_irq(pdev, acb);
1641*4882a593Smuzhiyun 	arcmsr_free_ccb_pool(acb);
1642*4882a593Smuzhiyun 	if (acb->adapter_type == ACB_ADAPTER_TYPE_F)
1643*4882a593Smuzhiyun 		arcmsr_free_io_queue(acb);
1644*4882a593Smuzhiyun 	arcmsr_unmap_pciregion(acb);
1645*4882a593Smuzhiyun 	pci_release_regions(pdev);
1646*4882a593Smuzhiyun 	scsi_host_put(host);
1647*4882a593Smuzhiyun 	pci_disable_device(pdev);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
arcmsr_remove(struct pci_dev * pdev)1650*4882a593Smuzhiyun static void arcmsr_remove(struct pci_dev *pdev)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	struct Scsi_Host *host = pci_get_drvdata(pdev);
1653*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
1654*4882a593Smuzhiyun 		(struct AdapterControlBlock *) host->hostdata;
1655*4882a593Smuzhiyun 	int poll_count = 0;
1656*4882a593Smuzhiyun 	uint16_t dev_id;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	pci_read_config_word(pdev, PCI_DEVICE_ID, &dev_id);
1659*4882a593Smuzhiyun 	if (dev_id == 0xffff) {
1660*4882a593Smuzhiyun 		acb->acb_flags &= ~ACB_F_IOP_INITED;
1661*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_ADAPTER_REMOVED;
1662*4882a593Smuzhiyun 		arcmsr_remove_scsi_devices(acb);
1663*4882a593Smuzhiyun 		arcmsr_free_pcidev(acb);
1664*4882a593Smuzhiyun 		return;
1665*4882a593Smuzhiyun 	}
1666*4882a593Smuzhiyun 	arcmsr_free_sysfs_attr(acb);
1667*4882a593Smuzhiyun 	scsi_remove_host(host);
1668*4882a593Smuzhiyun 	flush_work(&acb->arcmsr_do_message_isr_bh);
1669*4882a593Smuzhiyun 	del_timer_sync(&acb->eternal_timer);
1670*4882a593Smuzhiyun 	if (set_date_time)
1671*4882a593Smuzhiyun 		del_timer_sync(&acb->refresh_timer);
1672*4882a593Smuzhiyun 	arcmsr_disable_outbound_ints(acb);
1673*4882a593Smuzhiyun 	arcmsr_stop_adapter_bgrb(acb);
1674*4882a593Smuzhiyun 	arcmsr_flush_adapter_cache(acb);
1675*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_SCSISTOPADAPTER;
1676*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_IOP_INITED;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	for (poll_count = 0; poll_count < acb->maxOutstanding; poll_count++){
1679*4882a593Smuzhiyun 		if (!atomic_read(&acb->ccboutstandingcount))
1680*4882a593Smuzhiyun 			break;
1681*4882a593Smuzhiyun 		arcmsr_interrupt(acb);/* FIXME: need spinlock */
1682*4882a593Smuzhiyun 		msleep(25);
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (atomic_read(&acb->ccboutstandingcount)) {
1686*4882a593Smuzhiyun 		int i;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 		arcmsr_abort_allcmd(acb);
1689*4882a593Smuzhiyun 		arcmsr_done4abort_postqueue(acb);
1690*4882a593Smuzhiyun 		for (i = 0; i < acb->maxFreeCCB; i++) {
1691*4882a593Smuzhiyun 			struct CommandControlBlock *ccb = acb->pccb_pool[i];
1692*4882a593Smuzhiyun 			if (ccb->startdone == ARCMSR_CCB_START) {
1693*4882a593Smuzhiyun 				ccb->startdone = ARCMSR_CCB_ABORTED;
1694*4882a593Smuzhiyun 				ccb->pcmd->result = DID_ABORT << 16;
1695*4882a593Smuzhiyun 				arcmsr_ccb_complete(ccb);
1696*4882a593Smuzhiyun 			}
1697*4882a593Smuzhiyun 		}
1698*4882a593Smuzhiyun 	}
1699*4882a593Smuzhiyun 	arcmsr_free_irq(pdev, acb);
1700*4882a593Smuzhiyun 	arcmsr_free_ccb_pool(acb);
1701*4882a593Smuzhiyun 	if (acb->adapter_type == ACB_ADAPTER_TYPE_F)
1702*4882a593Smuzhiyun 		arcmsr_free_io_queue(acb);
1703*4882a593Smuzhiyun 	arcmsr_unmap_pciregion(acb);
1704*4882a593Smuzhiyun 	pci_release_regions(pdev);
1705*4882a593Smuzhiyun 	scsi_host_put(host);
1706*4882a593Smuzhiyun 	pci_disable_device(pdev);
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun 
arcmsr_shutdown(struct pci_dev * pdev)1709*4882a593Smuzhiyun static void arcmsr_shutdown(struct pci_dev *pdev)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun 	struct Scsi_Host *host = pci_get_drvdata(pdev);
1712*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
1713*4882a593Smuzhiyun 		(struct AdapterControlBlock *)host->hostdata;
1714*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_ADAPTER_REMOVED)
1715*4882a593Smuzhiyun 		return;
1716*4882a593Smuzhiyun 	del_timer_sync(&acb->eternal_timer);
1717*4882a593Smuzhiyun 	if (set_date_time)
1718*4882a593Smuzhiyun 		del_timer_sync(&acb->refresh_timer);
1719*4882a593Smuzhiyun 	arcmsr_disable_outbound_ints(acb);
1720*4882a593Smuzhiyun 	arcmsr_free_irq(pdev, acb);
1721*4882a593Smuzhiyun 	flush_work(&acb->arcmsr_do_message_isr_bh);
1722*4882a593Smuzhiyun 	arcmsr_stop_adapter_bgrb(acb);
1723*4882a593Smuzhiyun 	arcmsr_flush_adapter_cache(acb);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun 
arcmsr_module_init(void)1726*4882a593Smuzhiyun static int arcmsr_module_init(void)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	int error = 0;
1729*4882a593Smuzhiyun 	error = pci_register_driver(&arcmsr_pci_driver);
1730*4882a593Smuzhiyun 	return error;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
arcmsr_module_exit(void)1733*4882a593Smuzhiyun static void arcmsr_module_exit(void)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	pci_unregister_driver(&arcmsr_pci_driver);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun module_init(arcmsr_module_init);
1738*4882a593Smuzhiyun module_exit(arcmsr_module_exit);
1739*4882a593Smuzhiyun 
arcmsr_enable_outbound_ints(struct AdapterControlBlock * acb,u32 intmask_org)1740*4882a593Smuzhiyun static void arcmsr_enable_outbound_ints(struct AdapterControlBlock *acb,
1741*4882a593Smuzhiyun 						u32 intmask_org)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	u32 mask;
1744*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
1747*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
1748*4882a593Smuzhiyun 		mask = intmask_org & ~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE |
1749*4882a593Smuzhiyun 			     ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|
1750*4882a593Smuzhiyun 			     ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
1751*4882a593Smuzhiyun 		writel(mask, &reg->outbound_intmask);
1752*4882a593Smuzhiyun 		acb->outbound_int_enable = ~(intmask_org & mask) & 0x000000ff;
1753*4882a593Smuzhiyun 		}
1754*4882a593Smuzhiyun 		break;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
1757*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
1758*4882a593Smuzhiyun 		mask = intmask_org | (ARCMSR_IOP2DRV_DATA_WRITE_OK |
1759*4882a593Smuzhiyun 			ARCMSR_IOP2DRV_DATA_READ_OK |
1760*4882a593Smuzhiyun 			ARCMSR_IOP2DRV_CDB_DONE |
1761*4882a593Smuzhiyun 			ARCMSR_IOP2DRV_MESSAGE_CMD_DONE);
1762*4882a593Smuzhiyun 		writel(mask, reg->iop2drv_doorbell_mask);
1763*4882a593Smuzhiyun 		acb->outbound_int_enable = (intmask_org | mask) & 0x0000000f;
1764*4882a593Smuzhiyun 		}
1765*4882a593Smuzhiyun 		break;
1766*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
1767*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
1768*4882a593Smuzhiyun 		mask = ~(ARCMSR_HBCMU_UTILITY_A_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK|ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK);
1769*4882a593Smuzhiyun 		writel(intmask_org & mask, &reg->host_int_mask);
1770*4882a593Smuzhiyun 		acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
1771*4882a593Smuzhiyun 		}
1772*4882a593Smuzhiyun 		break;
1773*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
1774*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		mask = ARCMSR_ARC1214_ALL_INT_ENABLE;
1777*4882a593Smuzhiyun 		writel(intmask_org | mask, reg->pcief0_int_enable);
1778*4882a593Smuzhiyun 		break;
1779*4882a593Smuzhiyun 		}
1780*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
1781*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
1782*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 		mask = ~(ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR | ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR);
1785*4882a593Smuzhiyun 		writel(intmask_org & mask, &reg->host_int_mask);
1786*4882a593Smuzhiyun 		break;
1787*4882a593Smuzhiyun 		}
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun 
arcmsr_build_ccb(struct AdapterControlBlock * acb,struct CommandControlBlock * ccb,struct scsi_cmnd * pcmd)1791*4882a593Smuzhiyun static int arcmsr_build_ccb(struct AdapterControlBlock *acb,
1792*4882a593Smuzhiyun 	struct CommandControlBlock *ccb, struct scsi_cmnd *pcmd)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb = (struct ARCMSR_CDB *)&ccb->arcmsr_cdb;
1795*4882a593Smuzhiyun 	int8_t *psge = (int8_t *)&arcmsr_cdb->u;
1796*4882a593Smuzhiyun 	__le32 address_lo, address_hi;
1797*4882a593Smuzhiyun 	int arccdbsize = 0x30;
1798*4882a593Smuzhiyun 	__le32 length = 0;
1799*4882a593Smuzhiyun 	int i;
1800*4882a593Smuzhiyun 	struct scatterlist *sg;
1801*4882a593Smuzhiyun 	int nseg;
1802*4882a593Smuzhiyun 	ccb->pcmd = pcmd;
1803*4882a593Smuzhiyun 	memset(arcmsr_cdb, 0, sizeof(struct ARCMSR_CDB));
1804*4882a593Smuzhiyun 	arcmsr_cdb->TargetID = pcmd->device->id;
1805*4882a593Smuzhiyun 	arcmsr_cdb->LUN = pcmd->device->lun;
1806*4882a593Smuzhiyun 	arcmsr_cdb->Function = 1;
1807*4882a593Smuzhiyun 	arcmsr_cdb->msgContext = 0;
1808*4882a593Smuzhiyun 	memcpy(arcmsr_cdb->Cdb, pcmd->cmnd, pcmd->cmd_len);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	nseg = scsi_dma_map(pcmd);
1811*4882a593Smuzhiyun 	if (unlikely(nseg > acb->host->sg_tablesize || nseg < 0))
1812*4882a593Smuzhiyun 		return FAILED;
1813*4882a593Smuzhiyun 	scsi_for_each_sg(pcmd, sg, nseg, i) {
1814*4882a593Smuzhiyun 		/* Get the physical address of the current data pointer */
1815*4882a593Smuzhiyun 		length = cpu_to_le32(sg_dma_len(sg));
1816*4882a593Smuzhiyun 		address_lo = cpu_to_le32(dma_addr_lo32(sg_dma_address(sg)));
1817*4882a593Smuzhiyun 		address_hi = cpu_to_le32(dma_addr_hi32(sg_dma_address(sg)));
1818*4882a593Smuzhiyun 		if (address_hi == 0) {
1819*4882a593Smuzhiyun 			struct SG32ENTRY *pdma_sg = (struct SG32ENTRY *)psge;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 			pdma_sg->address = address_lo;
1822*4882a593Smuzhiyun 			pdma_sg->length = length;
1823*4882a593Smuzhiyun 			psge += sizeof (struct SG32ENTRY);
1824*4882a593Smuzhiyun 			arccdbsize += sizeof (struct SG32ENTRY);
1825*4882a593Smuzhiyun 		} else {
1826*4882a593Smuzhiyun 			struct SG64ENTRY *pdma_sg = (struct SG64ENTRY *)psge;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 			pdma_sg->addresshigh = address_hi;
1829*4882a593Smuzhiyun 			pdma_sg->address = address_lo;
1830*4882a593Smuzhiyun 			pdma_sg->length = length|cpu_to_le32(IS_SG64_ADDR);
1831*4882a593Smuzhiyun 			psge += sizeof (struct SG64ENTRY);
1832*4882a593Smuzhiyun 			arccdbsize += sizeof (struct SG64ENTRY);
1833*4882a593Smuzhiyun 		}
1834*4882a593Smuzhiyun 	}
1835*4882a593Smuzhiyun 	arcmsr_cdb->sgcount = (uint8_t)nseg;
1836*4882a593Smuzhiyun 	arcmsr_cdb->DataLength = scsi_bufflen(pcmd);
1837*4882a593Smuzhiyun 	arcmsr_cdb->msgPages = arccdbsize/0x100 + (arccdbsize % 0x100 ? 1 : 0);
1838*4882a593Smuzhiyun 	if ( arccdbsize > 256)
1839*4882a593Smuzhiyun 		arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_SGL_BSIZE;
1840*4882a593Smuzhiyun 	if (pcmd->sc_data_direction == DMA_TO_DEVICE)
1841*4882a593Smuzhiyun 		arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_WRITE;
1842*4882a593Smuzhiyun 	ccb->arc_cdb_size = arccdbsize;
1843*4882a593Smuzhiyun 	return SUCCESS;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
arcmsr_post_ccb(struct AdapterControlBlock * acb,struct CommandControlBlock * ccb)1846*4882a593Smuzhiyun static void arcmsr_post_ccb(struct AdapterControlBlock *acb, struct CommandControlBlock *ccb)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	uint32_t cdb_phyaddr = ccb->cdb_phyaddr;
1849*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb = (struct ARCMSR_CDB *)&ccb->arcmsr_cdb;
1850*4882a593Smuzhiyun 	atomic_inc(&acb->ccboutstandingcount);
1851*4882a593Smuzhiyun 	ccb->startdone = ARCMSR_CCB_START;
1852*4882a593Smuzhiyun 	switch (acb->adapter_type) {
1853*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
1854*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 		if (arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE)
1857*4882a593Smuzhiyun 			writel(cdb_phyaddr | ARCMSR_CCBPOST_FLAG_SGL_BSIZE,
1858*4882a593Smuzhiyun 			&reg->inbound_queueport);
1859*4882a593Smuzhiyun 		else
1860*4882a593Smuzhiyun 			writel(cdb_phyaddr, &reg->inbound_queueport);
1861*4882a593Smuzhiyun 		break;
1862*4882a593Smuzhiyun 	}
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
1865*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
1866*4882a593Smuzhiyun 		uint32_t ending_index, index = reg->postq_index;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 		ending_index = ((index + 1) % ARCMSR_MAX_HBB_POSTQUEUE);
1869*4882a593Smuzhiyun 		reg->post_qbuffer[ending_index] = 0;
1870*4882a593Smuzhiyun 		if (arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
1871*4882a593Smuzhiyun 			reg->post_qbuffer[index] =
1872*4882a593Smuzhiyun 				cdb_phyaddr | ARCMSR_CCBPOST_FLAG_SGL_BSIZE;
1873*4882a593Smuzhiyun 		} else {
1874*4882a593Smuzhiyun 			reg->post_qbuffer[index] = cdb_phyaddr;
1875*4882a593Smuzhiyun 		}
1876*4882a593Smuzhiyun 		index++;
1877*4882a593Smuzhiyun 		index %= ARCMSR_MAX_HBB_POSTQUEUE;/*if last index number set it to 0 */
1878*4882a593Smuzhiyun 		reg->postq_index = index;
1879*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_CDB_POSTED, reg->drv2iop_doorbell);
1880*4882a593Smuzhiyun 		}
1881*4882a593Smuzhiyun 		break;
1882*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
1883*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *phbcmu = acb->pmuC;
1884*4882a593Smuzhiyun 		uint32_t ccb_post_stamp, arc_cdb_size;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 		arc_cdb_size = (ccb->arc_cdb_size > 0x300) ? 0x300 : ccb->arc_cdb_size;
1887*4882a593Smuzhiyun 		ccb_post_stamp = (cdb_phyaddr | ((arc_cdb_size - 1) >> 6) | 1);
1888*4882a593Smuzhiyun 		writel(upper_32_bits(ccb->cdb_phyaddr), &phbcmu->inbound_queueport_high);
1889*4882a593Smuzhiyun 		writel(ccb_post_stamp, &phbcmu->inbound_queueport_low);
1890*4882a593Smuzhiyun 		}
1891*4882a593Smuzhiyun 		break;
1892*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
1893*4882a593Smuzhiyun 		struct MessageUnit_D  *pmu = acb->pmuD;
1894*4882a593Smuzhiyun 		u16 index_stripped;
1895*4882a593Smuzhiyun 		u16 postq_index, toggle;
1896*4882a593Smuzhiyun 		unsigned long flags;
1897*4882a593Smuzhiyun 		struct InBound_SRB *pinbound_srb;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->postq_lock, flags);
1900*4882a593Smuzhiyun 		postq_index = pmu->postq_index;
1901*4882a593Smuzhiyun 		pinbound_srb = (struct InBound_SRB *)&(pmu->post_qbuffer[postq_index & 0xFF]);
1902*4882a593Smuzhiyun 		pinbound_srb->addressHigh = upper_32_bits(ccb->cdb_phyaddr);
1903*4882a593Smuzhiyun 		pinbound_srb->addressLow = cdb_phyaddr;
1904*4882a593Smuzhiyun 		pinbound_srb->length = ccb->arc_cdb_size >> 2;
1905*4882a593Smuzhiyun 		arcmsr_cdb->msgContext = dma_addr_lo32(cdb_phyaddr);
1906*4882a593Smuzhiyun 		toggle = postq_index & 0x4000;
1907*4882a593Smuzhiyun 		index_stripped = postq_index + 1;
1908*4882a593Smuzhiyun 		index_stripped &= (ARCMSR_MAX_ARC1214_POSTQUEUE - 1);
1909*4882a593Smuzhiyun 		pmu->postq_index = index_stripped ? (index_stripped | toggle) :
1910*4882a593Smuzhiyun 			(toggle ^ 0x4000);
1911*4882a593Smuzhiyun 		writel(postq_index, pmu->inboundlist_write_pointer);
1912*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->postq_lock, flags);
1913*4882a593Smuzhiyun 		break;
1914*4882a593Smuzhiyun 		}
1915*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
1916*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *pmu = acb->pmuE;
1917*4882a593Smuzhiyun 		u32 ccb_post_stamp, arc_cdb_size;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 		arc_cdb_size = (ccb->arc_cdb_size > 0x300) ? 0x300 : ccb->arc_cdb_size;
1920*4882a593Smuzhiyun 		ccb_post_stamp = (ccb->smid | ((arc_cdb_size - 1) >> 6));
1921*4882a593Smuzhiyun 		writel(0, &pmu->inbound_queueport_high);
1922*4882a593Smuzhiyun 		writel(ccb_post_stamp, &pmu->inbound_queueport_low);
1923*4882a593Smuzhiyun 		break;
1924*4882a593Smuzhiyun 		}
1925*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
1926*4882a593Smuzhiyun 		struct MessageUnit_F __iomem *pmu = acb->pmuF;
1927*4882a593Smuzhiyun 		u32 ccb_post_stamp, arc_cdb_size;
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 		if (ccb->arc_cdb_size <= 0x300)
1930*4882a593Smuzhiyun 			arc_cdb_size = (ccb->arc_cdb_size - 1) >> 6 | 1;
1931*4882a593Smuzhiyun 		else {
1932*4882a593Smuzhiyun 			arc_cdb_size = ((ccb->arc_cdb_size + 0xff) >> 8) + 2;
1933*4882a593Smuzhiyun 			if (arc_cdb_size > 0xF)
1934*4882a593Smuzhiyun 				arc_cdb_size = 0xF;
1935*4882a593Smuzhiyun 			arc_cdb_size = (arc_cdb_size << 1) | 1;
1936*4882a593Smuzhiyun 		}
1937*4882a593Smuzhiyun 		ccb_post_stamp = (ccb->smid | arc_cdb_size);
1938*4882a593Smuzhiyun 		writel(0, &pmu->inbound_queueport_high);
1939*4882a593Smuzhiyun 		writel(ccb_post_stamp, &pmu->inbound_queueport_low);
1940*4882a593Smuzhiyun 		break;
1941*4882a593Smuzhiyun 		}
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
arcmsr_hbaA_stop_bgrb(struct AdapterControlBlock * acb)1945*4882a593Smuzhiyun static void arcmsr_hbaA_stop_bgrb(struct AdapterControlBlock *acb)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
1948*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1949*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_STOP_BGRB, &reg->inbound_msgaddr0);
1950*4882a593Smuzhiyun 	if (!arcmsr_hbaA_wait_msgint_ready(acb)) {
1951*4882a593Smuzhiyun 		printk(KERN_NOTICE
1952*4882a593Smuzhiyun 			"arcmsr%d: wait 'stop adapter background rebuild' timeout\n"
1953*4882a593Smuzhiyun 			, acb->host->host_no);
1954*4882a593Smuzhiyun 	}
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun 
arcmsr_hbaB_stop_bgrb(struct AdapterControlBlock * acb)1957*4882a593Smuzhiyun static void arcmsr_hbaB_stop_bgrb(struct AdapterControlBlock *acb)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
1960*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1961*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_STOP_BGRB, reg->drv2iop_doorbell);
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
1964*4882a593Smuzhiyun 		printk(KERN_NOTICE
1965*4882a593Smuzhiyun 			"arcmsr%d: wait 'stop adapter background rebuild' timeout\n"
1966*4882a593Smuzhiyun 			, acb->host->host_no);
1967*4882a593Smuzhiyun 	}
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun 
arcmsr_hbaC_stop_bgrb(struct AdapterControlBlock * pACB)1970*4882a593Smuzhiyun static void arcmsr_hbaC_stop_bgrb(struct AdapterControlBlock *pACB)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = pACB->pmuC;
1973*4882a593Smuzhiyun 	pACB->acb_flags &= ~ACB_F_MSG_START_BGRB;
1974*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_STOP_BGRB, &reg->inbound_msgaddr0);
1975*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
1976*4882a593Smuzhiyun 	if (!arcmsr_hbaC_wait_msgint_ready(pACB)) {
1977*4882a593Smuzhiyun 		printk(KERN_NOTICE
1978*4882a593Smuzhiyun 			"arcmsr%d: wait 'stop adapter background rebuild' timeout\n"
1979*4882a593Smuzhiyun 			, pACB->host->host_no);
1980*4882a593Smuzhiyun 	}
1981*4882a593Smuzhiyun 	return;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
arcmsr_hbaD_stop_bgrb(struct AdapterControlBlock * pACB)1984*4882a593Smuzhiyun static void arcmsr_hbaD_stop_bgrb(struct AdapterControlBlock *pACB)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	struct MessageUnit_D *reg = pACB->pmuD;
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	pACB->acb_flags &= ~ACB_F_MSG_START_BGRB;
1989*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_STOP_BGRB, reg->inbound_msgaddr0);
1990*4882a593Smuzhiyun 	if (!arcmsr_hbaD_wait_msgint_ready(pACB))
1991*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'stop adapter background rebuild' "
1992*4882a593Smuzhiyun 			"timeout\n", pACB->host->host_no);
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun 
arcmsr_hbaE_stop_bgrb(struct AdapterControlBlock * pACB)1995*4882a593Smuzhiyun static void arcmsr_hbaE_stop_bgrb(struct AdapterControlBlock *pACB)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = pACB->pmuE;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	pACB->acb_flags &= ~ACB_F_MSG_START_BGRB;
2000*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_STOP_BGRB, &reg->inbound_msgaddr0);
2001*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
2002*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &reg->iobound_doorbell);
2003*4882a593Smuzhiyun 	if (!arcmsr_hbaE_wait_msgint_ready(pACB)) {
2004*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'stop adapter background rebuild' "
2005*4882a593Smuzhiyun 			"timeout\n", pACB->host->host_no);
2006*4882a593Smuzhiyun 	}
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun 
arcmsr_stop_adapter_bgrb(struct AdapterControlBlock * acb)2009*4882a593Smuzhiyun static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2012*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
2013*4882a593Smuzhiyun 		arcmsr_hbaA_stop_bgrb(acb);
2014*4882a593Smuzhiyun 		break;
2015*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
2016*4882a593Smuzhiyun 		arcmsr_hbaB_stop_bgrb(acb);
2017*4882a593Smuzhiyun 		break;
2018*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
2019*4882a593Smuzhiyun 		arcmsr_hbaC_stop_bgrb(acb);
2020*4882a593Smuzhiyun 		break;
2021*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
2022*4882a593Smuzhiyun 		arcmsr_hbaD_stop_bgrb(acb);
2023*4882a593Smuzhiyun 		break;
2024*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
2025*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
2026*4882a593Smuzhiyun 		arcmsr_hbaE_stop_bgrb(acb);
2027*4882a593Smuzhiyun 		break;
2028*4882a593Smuzhiyun 	}
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun 
arcmsr_free_ccb_pool(struct AdapterControlBlock * acb)2031*4882a593Smuzhiyun static void arcmsr_free_ccb_pool(struct AdapterControlBlock *acb)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun 	dma_free_coherent(&acb->pdev->dev, acb->uncache_size, acb->dma_coherent, acb->dma_coherent_handle);
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun 
arcmsr_iop_message_read(struct AdapterControlBlock * acb)2036*4882a593Smuzhiyun static void arcmsr_iop_message_read(struct AdapterControlBlock *acb)
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2039*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
2040*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
2041*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_DRIVER_DATA_READ_OK, &reg->inbound_doorbell);
2042*4882a593Smuzhiyun 		}
2043*4882a593Smuzhiyun 		break;
2044*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
2045*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
2046*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_DATA_READ_OK, reg->drv2iop_doorbell);
2047*4882a593Smuzhiyun 		}
2048*4882a593Smuzhiyun 		break;
2049*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
2050*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 		writel(ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK, &reg->inbound_doorbell);
2053*4882a593Smuzhiyun 		}
2054*4882a593Smuzhiyun 		break;
2055*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
2056*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
2057*4882a593Smuzhiyun 		writel(ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ,
2058*4882a593Smuzhiyun 			reg->inbound_doorbell);
2059*4882a593Smuzhiyun 		}
2060*4882a593Smuzhiyun 		break;
2061*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
2062*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
2063*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
2064*4882a593Smuzhiyun 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
2065*4882a593Smuzhiyun 		writel(acb->out_doorbell, &reg->iobound_doorbell);
2066*4882a593Smuzhiyun 		}
2067*4882a593Smuzhiyun 		break;
2068*4882a593Smuzhiyun 	}
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun 
arcmsr_iop_message_wrote(struct AdapterControlBlock * acb)2071*4882a593Smuzhiyun static void arcmsr_iop_message_wrote(struct AdapterControlBlock *acb)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2074*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
2075*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
2076*4882a593Smuzhiyun 		/*
2077*4882a593Smuzhiyun 		** push inbound doorbell tell iop, driver data write ok
2078*4882a593Smuzhiyun 		** and wait reply on next hwinterrupt for next Qbuffer post
2079*4882a593Smuzhiyun 		*/
2080*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK, &reg->inbound_doorbell);
2081*4882a593Smuzhiyun 		}
2082*4882a593Smuzhiyun 		break;
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
2085*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
2086*4882a593Smuzhiyun 		/*
2087*4882a593Smuzhiyun 		** push inbound doorbell tell iop, driver data write ok
2088*4882a593Smuzhiyun 		** and wait reply on next hwinterrupt for next Qbuffer post
2089*4882a593Smuzhiyun 		*/
2090*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_DATA_WRITE_OK, reg->drv2iop_doorbell);
2091*4882a593Smuzhiyun 		}
2092*4882a593Smuzhiyun 		break;
2093*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
2094*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
2095*4882a593Smuzhiyun 		/*
2096*4882a593Smuzhiyun 		** push inbound doorbell tell iop, driver data write ok
2097*4882a593Smuzhiyun 		** and wait reply on next hwinterrupt for next Qbuffer post
2098*4882a593Smuzhiyun 		*/
2099*4882a593Smuzhiyun 		writel(ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK, &reg->inbound_doorbell);
2100*4882a593Smuzhiyun 		}
2101*4882a593Smuzhiyun 		break;
2102*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
2103*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
2104*4882a593Smuzhiyun 		writel(ARCMSR_ARC1214_DRV2IOP_DATA_IN_READY,
2105*4882a593Smuzhiyun 			reg->inbound_doorbell);
2106*4882a593Smuzhiyun 		}
2107*4882a593Smuzhiyun 		break;
2108*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
2109*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
2110*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
2111*4882a593Smuzhiyun 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_WRITE_OK;
2112*4882a593Smuzhiyun 		writel(acb->out_doorbell, &reg->iobound_doorbell);
2113*4882a593Smuzhiyun 		}
2114*4882a593Smuzhiyun 		break;
2115*4882a593Smuzhiyun 	}
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun 
arcmsr_get_iop_rqbuffer(struct AdapterControlBlock * acb)2118*4882a593Smuzhiyun struct QBUFFER __iomem *arcmsr_get_iop_rqbuffer(struct AdapterControlBlock *acb)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	struct QBUFFER __iomem *qbuffer = NULL;
2121*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
2124*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
2125*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)&reg->message_rbuffer;
2126*4882a593Smuzhiyun 		}
2127*4882a593Smuzhiyun 		break;
2128*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
2129*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
2130*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)reg->message_rbuffer;
2131*4882a593Smuzhiyun 		}
2132*4882a593Smuzhiyun 		break;
2133*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
2134*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *phbcmu = acb->pmuC;
2135*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)&phbcmu->message_rbuffer;
2136*4882a593Smuzhiyun 		}
2137*4882a593Smuzhiyun 		break;
2138*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
2139*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
2140*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)reg->message_rbuffer;
2141*4882a593Smuzhiyun 		}
2142*4882a593Smuzhiyun 		break;
2143*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
2144*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
2145*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)&reg->message_rbuffer;
2146*4882a593Smuzhiyun 		}
2147*4882a593Smuzhiyun 		break;
2148*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
2149*4882a593Smuzhiyun 		qbuffer = (struct QBUFFER __iomem *)acb->message_rbuffer;
2150*4882a593Smuzhiyun 		}
2151*4882a593Smuzhiyun 		break;
2152*4882a593Smuzhiyun 	}
2153*4882a593Smuzhiyun 	return qbuffer;
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun 
arcmsr_get_iop_wqbuffer(struct AdapterControlBlock * acb)2156*4882a593Smuzhiyun static struct QBUFFER __iomem *arcmsr_get_iop_wqbuffer(struct AdapterControlBlock *acb)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun 	struct QBUFFER __iomem *pqbuffer = NULL;
2159*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
2162*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
2163*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *) &reg->message_wbuffer;
2164*4882a593Smuzhiyun 		}
2165*4882a593Smuzhiyun 		break;
2166*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
2167*4882a593Smuzhiyun 		struct MessageUnit_B  *reg = acb->pmuB;
2168*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *)reg->message_wbuffer;
2169*4882a593Smuzhiyun 		}
2170*4882a593Smuzhiyun 		break;
2171*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
2172*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
2173*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *)&reg->message_wbuffer;
2174*4882a593Smuzhiyun 		}
2175*4882a593Smuzhiyun 		break;
2176*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
2177*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
2178*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *)reg->message_wbuffer;
2179*4882a593Smuzhiyun 		}
2180*4882a593Smuzhiyun 		break;
2181*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
2182*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
2183*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *)&reg->message_wbuffer;
2184*4882a593Smuzhiyun 		}
2185*4882a593Smuzhiyun 		break;
2186*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
2187*4882a593Smuzhiyun 		pqbuffer = (struct QBUFFER __iomem *)acb->message_wbuffer;
2188*4882a593Smuzhiyun 		break;
2189*4882a593Smuzhiyun 	}
2190*4882a593Smuzhiyun 	return pqbuffer;
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun static uint32_t
arcmsr_Read_iop_rqbuffer_in_DWORD(struct AdapterControlBlock * acb,struct QBUFFER __iomem * prbuffer)2194*4882a593Smuzhiyun arcmsr_Read_iop_rqbuffer_in_DWORD(struct AdapterControlBlock *acb,
2195*4882a593Smuzhiyun 		struct QBUFFER __iomem *prbuffer)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun 	uint8_t *pQbuffer;
2198*4882a593Smuzhiyun 	uint8_t *buf1 = NULL;
2199*4882a593Smuzhiyun 	uint32_t __iomem *iop_data;
2200*4882a593Smuzhiyun 	uint32_t iop_len, data_len, *buf2 = NULL;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	iop_data = (uint32_t __iomem *)prbuffer->data;
2203*4882a593Smuzhiyun 	iop_len = readl(&prbuffer->data_len);
2204*4882a593Smuzhiyun 	if (iop_len > 0) {
2205*4882a593Smuzhiyun 		buf1 = kmalloc(128, GFP_ATOMIC);
2206*4882a593Smuzhiyun 		buf2 = (uint32_t *)buf1;
2207*4882a593Smuzhiyun 		if (buf1 == NULL)
2208*4882a593Smuzhiyun 			return 0;
2209*4882a593Smuzhiyun 		data_len = iop_len;
2210*4882a593Smuzhiyun 		while (data_len >= 4) {
2211*4882a593Smuzhiyun 			*buf2++ = readl(iop_data);
2212*4882a593Smuzhiyun 			iop_data++;
2213*4882a593Smuzhiyun 			data_len -= 4;
2214*4882a593Smuzhiyun 		}
2215*4882a593Smuzhiyun 		if (data_len)
2216*4882a593Smuzhiyun 			*buf2 = readl(iop_data);
2217*4882a593Smuzhiyun 		buf2 = (uint32_t *)buf1;
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun 	while (iop_len > 0) {
2220*4882a593Smuzhiyun 		pQbuffer = &acb->rqbuffer[acb->rqbuf_putIndex];
2221*4882a593Smuzhiyun 		*pQbuffer = *buf1;
2222*4882a593Smuzhiyun 		acb->rqbuf_putIndex++;
2223*4882a593Smuzhiyun 		/* if last, index number set it to 0 */
2224*4882a593Smuzhiyun 		acb->rqbuf_putIndex %= ARCMSR_MAX_QBUFFER;
2225*4882a593Smuzhiyun 		buf1++;
2226*4882a593Smuzhiyun 		iop_len--;
2227*4882a593Smuzhiyun 	}
2228*4882a593Smuzhiyun 	kfree(buf2);
2229*4882a593Smuzhiyun 	/* let IOP know data has been read */
2230*4882a593Smuzhiyun 	arcmsr_iop_message_read(acb);
2231*4882a593Smuzhiyun 	return 1;
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun uint32_t
arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock * acb,struct QBUFFER __iomem * prbuffer)2235*4882a593Smuzhiyun arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb,
2236*4882a593Smuzhiyun 	struct QBUFFER __iomem *prbuffer) {
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	uint8_t *pQbuffer;
2239*4882a593Smuzhiyun 	uint8_t __iomem *iop_data;
2240*4882a593Smuzhiyun 	uint32_t iop_len;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (acb->adapter_type > ACB_ADAPTER_TYPE_B)
2243*4882a593Smuzhiyun 		return arcmsr_Read_iop_rqbuffer_in_DWORD(acb, prbuffer);
2244*4882a593Smuzhiyun 	iop_data = (uint8_t __iomem *)prbuffer->data;
2245*4882a593Smuzhiyun 	iop_len = readl(&prbuffer->data_len);
2246*4882a593Smuzhiyun 	while (iop_len > 0) {
2247*4882a593Smuzhiyun 		pQbuffer = &acb->rqbuffer[acb->rqbuf_putIndex];
2248*4882a593Smuzhiyun 		*pQbuffer = readb(iop_data);
2249*4882a593Smuzhiyun 		acb->rqbuf_putIndex++;
2250*4882a593Smuzhiyun 		acb->rqbuf_putIndex %= ARCMSR_MAX_QBUFFER;
2251*4882a593Smuzhiyun 		iop_data++;
2252*4882a593Smuzhiyun 		iop_len--;
2253*4882a593Smuzhiyun 	}
2254*4882a593Smuzhiyun 	arcmsr_iop_message_read(acb);
2255*4882a593Smuzhiyun 	return 1;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun 
arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock * acb)2258*4882a593Smuzhiyun static void arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock *acb)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun 	unsigned long flags;
2261*4882a593Smuzhiyun 	struct QBUFFER __iomem  *prbuffer;
2262*4882a593Smuzhiyun 	int32_t buf_empty_len;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->rqbuffer_lock, flags);
2265*4882a593Smuzhiyun 	prbuffer = arcmsr_get_iop_rqbuffer(acb);
2266*4882a593Smuzhiyun 	buf_empty_len = (acb->rqbuf_putIndex - acb->rqbuf_getIndex - 1) &
2267*4882a593Smuzhiyun 		(ARCMSR_MAX_QBUFFER - 1);
2268*4882a593Smuzhiyun 	if (buf_empty_len >= readl(&prbuffer->data_len)) {
2269*4882a593Smuzhiyun 		if (arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
2270*4882a593Smuzhiyun 			acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2271*4882a593Smuzhiyun 	} else
2272*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2273*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->rqbuffer_lock, flags);
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun 
arcmsr_write_ioctldata2iop_in_DWORD(struct AdapterControlBlock * acb)2276*4882a593Smuzhiyun static void arcmsr_write_ioctldata2iop_in_DWORD(struct AdapterControlBlock *acb)
2277*4882a593Smuzhiyun {
2278*4882a593Smuzhiyun 	uint8_t *pQbuffer;
2279*4882a593Smuzhiyun 	struct QBUFFER __iomem *pwbuffer;
2280*4882a593Smuzhiyun 	uint8_t *buf1 = NULL;
2281*4882a593Smuzhiyun 	uint32_t __iomem *iop_data;
2282*4882a593Smuzhiyun 	uint32_t allxfer_len = 0, data_len, *buf2 = NULL, data;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READED) {
2285*4882a593Smuzhiyun 		buf1 = kmalloc(128, GFP_ATOMIC);
2286*4882a593Smuzhiyun 		buf2 = (uint32_t *)buf1;
2287*4882a593Smuzhiyun 		if (buf1 == NULL)
2288*4882a593Smuzhiyun 			return;
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READED);
2291*4882a593Smuzhiyun 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
2292*4882a593Smuzhiyun 		iop_data = (uint32_t __iomem *)pwbuffer->data;
2293*4882a593Smuzhiyun 		while ((acb->wqbuf_getIndex != acb->wqbuf_putIndex)
2294*4882a593Smuzhiyun 			&& (allxfer_len < 124)) {
2295*4882a593Smuzhiyun 			pQbuffer = &acb->wqbuffer[acb->wqbuf_getIndex];
2296*4882a593Smuzhiyun 			*buf1 = *pQbuffer;
2297*4882a593Smuzhiyun 			acb->wqbuf_getIndex++;
2298*4882a593Smuzhiyun 			acb->wqbuf_getIndex %= ARCMSR_MAX_QBUFFER;
2299*4882a593Smuzhiyun 			buf1++;
2300*4882a593Smuzhiyun 			allxfer_len++;
2301*4882a593Smuzhiyun 		}
2302*4882a593Smuzhiyun 		data_len = allxfer_len;
2303*4882a593Smuzhiyun 		buf1 = (uint8_t *)buf2;
2304*4882a593Smuzhiyun 		while (data_len >= 4) {
2305*4882a593Smuzhiyun 			data = *buf2++;
2306*4882a593Smuzhiyun 			writel(data, iop_data);
2307*4882a593Smuzhiyun 			iop_data++;
2308*4882a593Smuzhiyun 			data_len -= 4;
2309*4882a593Smuzhiyun 		}
2310*4882a593Smuzhiyun 		if (data_len) {
2311*4882a593Smuzhiyun 			data = *buf2;
2312*4882a593Smuzhiyun 			writel(data, iop_data);
2313*4882a593Smuzhiyun 		}
2314*4882a593Smuzhiyun 		writel(allxfer_len, &pwbuffer->data_len);
2315*4882a593Smuzhiyun 		kfree(buf1);
2316*4882a593Smuzhiyun 		arcmsr_iop_message_wrote(acb);
2317*4882a593Smuzhiyun 	}
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun void
arcmsr_write_ioctldata2iop(struct AdapterControlBlock * acb)2321*4882a593Smuzhiyun arcmsr_write_ioctldata2iop(struct AdapterControlBlock *acb)
2322*4882a593Smuzhiyun {
2323*4882a593Smuzhiyun 	uint8_t *pQbuffer;
2324*4882a593Smuzhiyun 	struct QBUFFER __iomem *pwbuffer;
2325*4882a593Smuzhiyun 	uint8_t __iomem *iop_data;
2326*4882a593Smuzhiyun 	int32_t allxfer_len = 0;
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	if (acb->adapter_type > ACB_ADAPTER_TYPE_B) {
2329*4882a593Smuzhiyun 		arcmsr_write_ioctldata2iop_in_DWORD(acb);
2330*4882a593Smuzhiyun 		return;
2331*4882a593Smuzhiyun 	}
2332*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READED) {
2333*4882a593Smuzhiyun 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READED);
2334*4882a593Smuzhiyun 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
2335*4882a593Smuzhiyun 		iop_data = (uint8_t __iomem *)pwbuffer->data;
2336*4882a593Smuzhiyun 		while ((acb->wqbuf_getIndex != acb->wqbuf_putIndex)
2337*4882a593Smuzhiyun 			&& (allxfer_len < 124)) {
2338*4882a593Smuzhiyun 			pQbuffer = &acb->wqbuffer[acb->wqbuf_getIndex];
2339*4882a593Smuzhiyun 			writeb(*pQbuffer, iop_data);
2340*4882a593Smuzhiyun 			acb->wqbuf_getIndex++;
2341*4882a593Smuzhiyun 			acb->wqbuf_getIndex %= ARCMSR_MAX_QBUFFER;
2342*4882a593Smuzhiyun 			iop_data++;
2343*4882a593Smuzhiyun 			allxfer_len++;
2344*4882a593Smuzhiyun 		}
2345*4882a593Smuzhiyun 		writel(allxfer_len, &pwbuffer->data_len);
2346*4882a593Smuzhiyun 		arcmsr_iop_message_wrote(acb);
2347*4882a593Smuzhiyun 	}
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun 
arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock * acb)2350*4882a593Smuzhiyun static void arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock *acb)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun 	unsigned long flags;
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->wqbuffer_lock, flags);
2355*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_READED;
2356*4882a593Smuzhiyun 	if (acb->wqbuf_getIndex != acb->wqbuf_putIndex)
2357*4882a593Smuzhiyun 		arcmsr_write_ioctldata2iop(acb);
2358*4882a593Smuzhiyun 	if (acb->wqbuf_getIndex == acb->wqbuf_putIndex)
2359*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_CLEARED;
2360*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->wqbuffer_lock, flags);
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun 
arcmsr_hbaA_doorbell_isr(struct AdapterControlBlock * acb)2363*4882a593Smuzhiyun static void arcmsr_hbaA_doorbell_isr(struct AdapterControlBlock *acb)
2364*4882a593Smuzhiyun {
2365*4882a593Smuzhiyun 	uint32_t outbound_doorbell;
2366*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
2367*4882a593Smuzhiyun 	outbound_doorbell = readl(&reg->outbound_doorbell);
2368*4882a593Smuzhiyun 	do {
2369*4882a593Smuzhiyun 		writel(outbound_doorbell, &reg->outbound_doorbell);
2370*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK)
2371*4882a593Smuzhiyun 			arcmsr_iop2drv_data_wrote_handle(acb);
2372*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_READ_OK)
2373*4882a593Smuzhiyun 			arcmsr_iop2drv_data_read_handle(acb);
2374*4882a593Smuzhiyun 		outbound_doorbell = readl(&reg->outbound_doorbell);
2375*4882a593Smuzhiyun 	} while (outbound_doorbell & (ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK
2376*4882a593Smuzhiyun 		| ARCMSR_OUTBOUND_IOP331_DATA_READ_OK));
2377*4882a593Smuzhiyun }
arcmsr_hbaC_doorbell_isr(struct AdapterControlBlock * pACB)2378*4882a593Smuzhiyun static void arcmsr_hbaC_doorbell_isr(struct AdapterControlBlock *pACB)
2379*4882a593Smuzhiyun {
2380*4882a593Smuzhiyun 	uint32_t outbound_doorbell;
2381*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = pACB->pmuC;
2382*4882a593Smuzhiyun 	/*
2383*4882a593Smuzhiyun 	*******************************************************************
2384*4882a593Smuzhiyun 	**  Maybe here we need to check wrqbuffer_lock is lock or not
2385*4882a593Smuzhiyun 	**  DOORBELL: din! don!
2386*4882a593Smuzhiyun 	**  check if there are any mail need to pack from firmware
2387*4882a593Smuzhiyun 	*******************************************************************
2388*4882a593Smuzhiyun 	*/
2389*4882a593Smuzhiyun 	outbound_doorbell = readl(&reg->outbound_doorbell);
2390*4882a593Smuzhiyun 	do {
2391*4882a593Smuzhiyun 		writel(outbound_doorbell, &reg->outbound_doorbell_clear);
2392*4882a593Smuzhiyun 		readl(&reg->outbound_doorbell_clear);
2393*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK)
2394*4882a593Smuzhiyun 			arcmsr_iop2drv_data_wrote_handle(pACB);
2395*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK)
2396*4882a593Smuzhiyun 			arcmsr_iop2drv_data_read_handle(pACB);
2397*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE)
2398*4882a593Smuzhiyun 			arcmsr_hbaC_message_isr(pACB);
2399*4882a593Smuzhiyun 		outbound_doorbell = readl(&reg->outbound_doorbell);
2400*4882a593Smuzhiyun 	} while (outbound_doorbell & (ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK
2401*4882a593Smuzhiyun 		| ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK
2402*4882a593Smuzhiyun 		| ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE));
2403*4882a593Smuzhiyun }
2404*4882a593Smuzhiyun 
arcmsr_hbaD_doorbell_isr(struct AdapterControlBlock * pACB)2405*4882a593Smuzhiyun static void arcmsr_hbaD_doorbell_isr(struct AdapterControlBlock *pACB)
2406*4882a593Smuzhiyun {
2407*4882a593Smuzhiyun 	uint32_t outbound_doorbell;
2408*4882a593Smuzhiyun 	struct MessageUnit_D  *pmu = pACB->pmuD;
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	outbound_doorbell = readl(pmu->outbound_doorbell);
2411*4882a593Smuzhiyun 	do {
2412*4882a593Smuzhiyun 		writel(outbound_doorbell, pmu->outbound_doorbell);
2413*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE)
2414*4882a593Smuzhiyun 			arcmsr_hbaD_message_isr(pACB);
2415*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK)
2416*4882a593Smuzhiyun 			arcmsr_iop2drv_data_wrote_handle(pACB);
2417*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_ARC1214_IOP2DRV_DATA_READ_OK)
2418*4882a593Smuzhiyun 			arcmsr_iop2drv_data_read_handle(pACB);
2419*4882a593Smuzhiyun 		outbound_doorbell = readl(pmu->outbound_doorbell);
2420*4882a593Smuzhiyun 	} while (outbound_doorbell & (ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK
2421*4882a593Smuzhiyun 		| ARCMSR_ARC1214_IOP2DRV_DATA_READ_OK
2422*4882a593Smuzhiyun 		| ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE));
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun 
arcmsr_hbaE_doorbell_isr(struct AdapterControlBlock * pACB)2425*4882a593Smuzhiyun static void arcmsr_hbaE_doorbell_isr(struct AdapterControlBlock *pACB)
2426*4882a593Smuzhiyun {
2427*4882a593Smuzhiyun 	uint32_t outbound_doorbell, in_doorbell, tmp, i;
2428*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = pACB->pmuE;
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 	if (pACB->adapter_type == ACB_ADAPTER_TYPE_F) {
2431*4882a593Smuzhiyun 		for (i = 0; i < 5; i++) {
2432*4882a593Smuzhiyun 			in_doorbell = readl(&reg->iobound_doorbell);
2433*4882a593Smuzhiyun 			if (in_doorbell != 0)
2434*4882a593Smuzhiyun 				break;
2435*4882a593Smuzhiyun 		}
2436*4882a593Smuzhiyun 	} else
2437*4882a593Smuzhiyun 		in_doorbell = readl(&reg->iobound_doorbell);
2438*4882a593Smuzhiyun 	outbound_doorbell = in_doorbell ^ pACB->in_doorbell;
2439*4882a593Smuzhiyun 	do {
2440*4882a593Smuzhiyun 		writel(0, &reg->host_int_status); /* clear interrupt */
2441*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
2442*4882a593Smuzhiyun 			arcmsr_iop2drv_data_wrote_handle(pACB);
2443*4882a593Smuzhiyun 		}
2444*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK) {
2445*4882a593Smuzhiyun 			arcmsr_iop2drv_data_read_handle(pACB);
2446*4882a593Smuzhiyun 		}
2447*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
2448*4882a593Smuzhiyun 			arcmsr_hbaE_message_isr(pACB);
2449*4882a593Smuzhiyun 		}
2450*4882a593Smuzhiyun 		tmp = in_doorbell;
2451*4882a593Smuzhiyun 		in_doorbell = readl(&reg->iobound_doorbell);
2452*4882a593Smuzhiyun 		outbound_doorbell = tmp ^ in_doorbell;
2453*4882a593Smuzhiyun 	} while (outbound_doorbell & (ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK
2454*4882a593Smuzhiyun 		| ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK
2455*4882a593Smuzhiyun 		| ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE));
2456*4882a593Smuzhiyun 	pACB->in_doorbell = in_doorbell;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun 
arcmsr_hbaA_postqueue_isr(struct AdapterControlBlock * acb)2459*4882a593Smuzhiyun static void arcmsr_hbaA_postqueue_isr(struct AdapterControlBlock *acb)
2460*4882a593Smuzhiyun {
2461*4882a593Smuzhiyun 	uint32_t flag_ccb;
2462*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
2463*4882a593Smuzhiyun 	struct ARCMSR_CDB *pARCMSR_CDB;
2464*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
2465*4882a593Smuzhiyun 	bool error;
2466*4882a593Smuzhiyun 	unsigned long cdb_phy_addr;
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	while ((flag_ccb = readl(&reg->outbound_queueport)) != 0xFFFFFFFF) {
2469*4882a593Smuzhiyun 		cdb_phy_addr = (flag_ccb << 5) & 0xffffffff;
2470*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
2471*4882a593Smuzhiyun 			cdb_phy_addr = cdb_phy_addr | acb->cdb_phyadd_hipart;
2472*4882a593Smuzhiyun 		pARCMSR_CDB = (struct ARCMSR_CDB *)(acb->vir2phy_offset + cdb_phy_addr);
2473*4882a593Smuzhiyun 		pCCB = container_of(pARCMSR_CDB, struct CommandControlBlock, arcmsr_cdb);
2474*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
2475*4882a593Smuzhiyun 		arcmsr_drain_donequeue(acb, pCCB, error);
2476*4882a593Smuzhiyun 	}
2477*4882a593Smuzhiyun }
arcmsr_hbaB_postqueue_isr(struct AdapterControlBlock * acb)2478*4882a593Smuzhiyun static void arcmsr_hbaB_postqueue_isr(struct AdapterControlBlock *acb)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	uint32_t index;
2481*4882a593Smuzhiyun 	uint32_t flag_ccb;
2482*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
2483*4882a593Smuzhiyun 	struct ARCMSR_CDB *pARCMSR_CDB;
2484*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
2485*4882a593Smuzhiyun 	bool error;
2486*4882a593Smuzhiyun 	unsigned long cdb_phy_addr;
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	index = reg->doneq_index;
2489*4882a593Smuzhiyun 	while ((flag_ccb = reg->done_qbuffer[index]) != 0) {
2490*4882a593Smuzhiyun 		cdb_phy_addr = (flag_ccb << 5) & 0xffffffff;
2491*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
2492*4882a593Smuzhiyun 			cdb_phy_addr = cdb_phy_addr | acb->cdb_phyadd_hipart;
2493*4882a593Smuzhiyun 		pARCMSR_CDB = (struct ARCMSR_CDB *)(acb->vir2phy_offset + cdb_phy_addr);
2494*4882a593Smuzhiyun 		pCCB = container_of(pARCMSR_CDB, struct CommandControlBlock, arcmsr_cdb);
2495*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
2496*4882a593Smuzhiyun 		arcmsr_drain_donequeue(acb, pCCB, error);
2497*4882a593Smuzhiyun 		reg->done_qbuffer[index] = 0;
2498*4882a593Smuzhiyun 		index++;
2499*4882a593Smuzhiyun 		index %= ARCMSR_MAX_HBB_POSTQUEUE;
2500*4882a593Smuzhiyun 		reg->doneq_index = index;
2501*4882a593Smuzhiyun 	}
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun 
arcmsr_hbaC_postqueue_isr(struct AdapterControlBlock * acb)2504*4882a593Smuzhiyun static void arcmsr_hbaC_postqueue_isr(struct AdapterControlBlock *acb)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *phbcmu;
2507*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
2508*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
2509*4882a593Smuzhiyun 	uint32_t flag_ccb, throttling = 0;
2510*4882a593Smuzhiyun 	unsigned long ccb_cdb_phy;
2511*4882a593Smuzhiyun 	int error;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	phbcmu = acb->pmuC;
2514*4882a593Smuzhiyun 	/* areca cdb command done */
2515*4882a593Smuzhiyun 	/* Use correct offset and size for syncing */
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	while ((flag_ccb = readl(&phbcmu->outbound_queueport_low)) !=
2518*4882a593Smuzhiyun 			0xFFFFFFFF) {
2519*4882a593Smuzhiyun 		ccb_cdb_phy = (flag_ccb & 0xFFFFFFF0);
2520*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
2521*4882a593Smuzhiyun 			ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
2522*4882a593Smuzhiyun 		arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset
2523*4882a593Smuzhiyun 			+ ccb_cdb_phy);
2524*4882a593Smuzhiyun 		ccb = container_of(arcmsr_cdb, struct CommandControlBlock,
2525*4882a593Smuzhiyun 			arcmsr_cdb);
2526*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE1)
2527*4882a593Smuzhiyun 			? true : false;
2528*4882a593Smuzhiyun 		/* check if command done with no error */
2529*4882a593Smuzhiyun 		arcmsr_drain_donequeue(acb, ccb, error);
2530*4882a593Smuzhiyun 		throttling++;
2531*4882a593Smuzhiyun 		if (throttling == ARCMSR_HBC_ISR_THROTTLING_LEVEL) {
2532*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING,
2533*4882a593Smuzhiyun 				&phbcmu->inbound_doorbell);
2534*4882a593Smuzhiyun 			throttling = 0;
2535*4882a593Smuzhiyun 		}
2536*4882a593Smuzhiyun 	}
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun 
arcmsr_hbaD_postqueue_isr(struct AdapterControlBlock * acb)2539*4882a593Smuzhiyun static void arcmsr_hbaD_postqueue_isr(struct AdapterControlBlock *acb)
2540*4882a593Smuzhiyun {
2541*4882a593Smuzhiyun 	u32 outbound_write_pointer, doneq_index, index_stripped, toggle;
2542*4882a593Smuzhiyun 	uint32_t addressLow;
2543*4882a593Smuzhiyun 	int error;
2544*4882a593Smuzhiyun 	struct MessageUnit_D  *pmu;
2545*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
2546*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
2547*4882a593Smuzhiyun 	unsigned long flags, ccb_cdb_phy;
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->doneq_lock, flags);
2550*4882a593Smuzhiyun 	pmu = acb->pmuD;
2551*4882a593Smuzhiyun 	outbound_write_pointer = pmu->done_qbuffer[0].addressLow + 1;
2552*4882a593Smuzhiyun 	doneq_index = pmu->doneq_index;
2553*4882a593Smuzhiyun 	if ((doneq_index & 0xFFF) != (outbound_write_pointer & 0xFFF)) {
2554*4882a593Smuzhiyun 		do {
2555*4882a593Smuzhiyun 			toggle = doneq_index & 0x4000;
2556*4882a593Smuzhiyun 			index_stripped = (doneq_index & 0xFFF) + 1;
2557*4882a593Smuzhiyun 			index_stripped %= ARCMSR_MAX_ARC1214_DONEQUEUE;
2558*4882a593Smuzhiyun 			pmu->doneq_index = index_stripped ? (index_stripped | toggle) :
2559*4882a593Smuzhiyun 				((toggle ^ 0x4000) + 1);
2560*4882a593Smuzhiyun 			doneq_index = pmu->doneq_index;
2561*4882a593Smuzhiyun 			addressLow = pmu->done_qbuffer[doneq_index &
2562*4882a593Smuzhiyun 				0xFFF].addressLow;
2563*4882a593Smuzhiyun 			ccb_cdb_phy = (addressLow & 0xFFFFFFF0);
2564*4882a593Smuzhiyun 			if (acb->cdb_phyadd_hipart)
2565*4882a593Smuzhiyun 				ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
2566*4882a593Smuzhiyun 			arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset
2567*4882a593Smuzhiyun 				+ ccb_cdb_phy);
2568*4882a593Smuzhiyun 			ccb = container_of(arcmsr_cdb,
2569*4882a593Smuzhiyun 				struct CommandControlBlock, arcmsr_cdb);
2570*4882a593Smuzhiyun 			error = (addressLow & ARCMSR_CCBREPLY_FLAG_ERROR_MODE1)
2571*4882a593Smuzhiyun 				? true : false;
2572*4882a593Smuzhiyun 			arcmsr_drain_donequeue(acb, ccb, error);
2573*4882a593Smuzhiyun 			writel(doneq_index, pmu->outboundlist_read_pointer);
2574*4882a593Smuzhiyun 		} while ((doneq_index & 0xFFF) !=
2575*4882a593Smuzhiyun 			(outbound_write_pointer & 0xFFF));
2576*4882a593Smuzhiyun 	}
2577*4882a593Smuzhiyun 	writel(ARCMSR_ARC1214_OUTBOUND_LIST_INTERRUPT_CLEAR,
2578*4882a593Smuzhiyun 		pmu->outboundlist_interrupt_cause);
2579*4882a593Smuzhiyun 	readl(pmu->outboundlist_interrupt_cause);
2580*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->doneq_lock, flags);
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun 
arcmsr_hbaE_postqueue_isr(struct AdapterControlBlock * acb)2583*4882a593Smuzhiyun static void arcmsr_hbaE_postqueue_isr(struct AdapterControlBlock *acb)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun 	uint32_t doneq_index;
2586*4882a593Smuzhiyun 	uint16_t cmdSMID;
2587*4882a593Smuzhiyun 	int error;
2588*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *pmu;
2589*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
2590*4882a593Smuzhiyun 	unsigned long flags;
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->doneq_lock, flags);
2593*4882a593Smuzhiyun 	doneq_index = acb->doneq_index;
2594*4882a593Smuzhiyun 	pmu = acb->pmuE;
2595*4882a593Smuzhiyun 	while ((readl(&pmu->reply_post_producer_index) & 0xFFFF) != doneq_index) {
2596*4882a593Smuzhiyun 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2597*4882a593Smuzhiyun 		ccb = acb->pccb_pool[cmdSMID];
2598*4882a593Smuzhiyun 		error = (acb->pCompletionQ[doneq_index].cmdFlag
2599*4882a593Smuzhiyun 			& ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ? true : false;
2600*4882a593Smuzhiyun 		arcmsr_drain_donequeue(acb, ccb, error);
2601*4882a593Smuzhiyun 		doneq_index++;
2602*4882a593Smuzhiyun 		if (doneq_index >= acb->completionQ_entry)
2603*4882a593Smuzhiyun 			doneq_index = 0;
2604*4882a593Smuzhiyun 	}
2605*4882a593Smuzhiyun 	acb->doneq_index = doneq_index;
2606*4882a593Smuzhiyun 	writel(doneq_index, &pmu->reply_post_consumer_index);
2607*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->doneq_lock, flags);
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun 
arcmsr_hbaF_postqueue_isr(struct AdapterControlBlock * acb)2610*4882a593Smuzhiyun static void arcmsr_hbaF_postqueue_isr(struct AdapterControlBlock *acb)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun 	uint32_t doneq_index;
2613*4882a593Smuzhiyun 	uint16_t cmdSMID;
2614*4882a593Smuzhiyun 	int error;
2615*4882a593Smuzhiyun 	struct MessageUnit_F __iomem *phbcmu;
2616*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
2617*4882a593Smuzhiyun 	unsigned long flags;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->doneq_lock, flags);
2620*4882a593Smuzhiyun 	doneq_index = acb->doneq_index;
2621*4882a593Smuzhiyun 	phbcmu = acb->pmuF;
2622*4882a593Smuzhiyun 	while (1) {
2623*4882a593Smuzhiyun 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2624*4882a593Smuzhiyun 		if (cmdSMID == 0xffff)
2625*4882a593Smuzhiyun 			break;
2626*4882a593Smuzhiyun 		ccb = acb->pccb_pool[cmdSMID];
2627*4882a593Smuzhiyun 		error = (acb->pCompletionQ[doneq_index].cmdFlag &
2628*4882a593Smuzhiyun 			ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ? true : false;
2629*4882a593Smuzhiyun 		arcmsr_drain_donequeue(acb, ccb, error);
2630*4882a593Smuzhiyun 		acb->pCompletionQ[doneq_index].cmdSMID = 0xffff;
2631*4882a593Smuzhiyun 		doneq_index++;
2632*4882a593Smuzhiyun 		if (doneq_index >= acb->completionQ_entry)
2633*4882a593Smuzhiyun 			doneq_index = 0;
2634*4882a593Smuzhiyun 	}
2635*4882a593Smuzhiyun 	acb->doneq_index = doneq_index;
2636*4882a593Smuzhiyun 	writel(doneq_index, &phbcmu->reply_post_consumer_index);
2637*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->doneq_lock, flags);
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun /*
2641*4882a593Smuzhiyun **********************************************************************************
2642*4882a593Smuzhiyun ** Handle a message interrupt
2643*4882a593Smuzhiyun **
2644*4882a593Smuzhiyun ** The only message interrupt we expect is in response to a query for the current adapter config.
2645*4882a593Smuzhiyun ** We want this in order to compare the drivemap so that we can detect newly-attached drives.
2646*4882a593Smuzhiyun **********************************************************************************
2647*4882a593Smuzhiyun */
arcmsr_hbaA_message_isr(struct AdapterControlBlock * acb)2648*4882a593Smuzhiyun static void arcmsr_hbaA_message_isr(struct AdapterControlBlock *acb)
2649*4882a593Smuzhiyun {
2650*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg  = acb->pmuA;
2651*4882a593Smuzhiyun 	/*clear interrupt and message state*/
2652*4882a593Smuzhiyun 	writel(ARCMSR_MU_OUTBOUND_MESSAGE0_INT, &reg->outbound_intstatus);
2653*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MSG_GET_CONFIG)
2654*4882a593Smuzhiyun 		schedule_work(&acb->arcmsr_do_message_isr_bh);
2655*4882a593Smuzhiyun }
arcmsr_hbaB_message_isr(struct AdapterControlBlock * acb)2656*4882a593Smuzhiyun static void arcmsr_hbaB_message_isr(struct AdapterControlBlock *acb)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun 	struct MessageUnit_B *reg  = acb->pmuB;
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	/*clear interrupt and message state*/
2661*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_INT_CLEAR_PATTERN, reg->iop2drv_doorbell);
2662*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MSG_GET_CONFIG)
2663*4882a593Smuzhiyun 		schedule_work(&acb->arcmsr_do_message_isr_bh);
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun /*
2666*4882a593Smuzhiyun **********************************************************************************
2667*4882a593Smuzhiyun ** Handle a message interrupt
2668*4882a593Smuzhiyun **
2669*4882a593Smuzhiyun ** The only message interrupt we expect is in response to a query for the
2670*4882a593Smuzhiyun ** current adapter config.
2671*4882a593Smuzhiyun ** We want this in order to compare the drivemap so that we can detect newly-attached drives.
2672*4882a593Smuzhiyun **********************************************************************************
2673*4882a593Smuzhiyun */
arcmsr_hbaC_message_isr(struct AdapterControlBlock * acb)2674*4882a593Smuzhiyun static void arcmsr_hbaC_message_isr(struct AdapterControlBlock *acb)
2675*4882a593Smuzhiyun {
2676*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg  = acb->pmuC;
2677*4882a593Smuzhiyun 	/*clear interrupt and message state*/
2678*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR, &reg->outbound_doorbell_clear);
2679*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MSG_GET_CONFIG)
2680*4882a593Smuzhiyun 		schedule_work(&acb->arcmsr_do_message_isr_bh);
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun 
arcmsr_hbaD_message_isr(struct AdapterControlBlock * acb)2683*4882a593Smuzhiyun static void arcmsr_hbaD_message_isr(struct AdapterControlBlock *acb)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun 	struct MessageUnit_D *reg  = acb->pmuD;
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	writel(ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE, reg->outbound_doorbell);
2688*4882a593Smuzhiyun 	readl(reg->outbound_doorbell);
2689*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MSG_GET_CONFIG)
2690*4882a593Smuzhiyun 		schedule_work(&acb->arcmsr_do_message_isr_bh);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun 
arcmsr_hbaE_message_isr(struct AdapterControlBlock * acb)2693*4882a593Smuzhiyun static void arcmsr_hbaE_message_isr(struct AdapterControlBlock *acb)
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg  = acb->pmuE;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	writel(0, &reg->host_int_status);
2698*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_MSG_GET_CONFIG)
2699*4882a593Smuzhiyun 		schedule_work(&acb->arcmsr_do_message_isr_bh);
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun 
arcmsr_hbaA_handle_isr(struct AdapterControlBlock * acb)2702*4882a593Smuzhiyun static int arcmsr_hbaA_handle_isr(struct AdapterControlBlock *acb)
2703*4882a593Smuzhiyun {
2704*4882a593Smuzhiyun 	uint32_t outbound_intstatus;
2705*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
2706*4882a593Smuzhiyun 	outbound_intstatus = readl(&reg->outbound_intstatus) &
2707*4882a593Smuzhiyun 		acb->outbound_int_enable;
2708*4882a593Smuzhiyun 	if (!(outbound_intstatus & ARCMSR_MU_OUTBOUND_HANDLE_INT))
2709*4882a593Smuzhiyun 		return IRQ_NONE;
2710*4882a593Smuzhiyun 	do {
2711*4882a593Smuzhiyun 		writel(outbound_intstatus, &reg->outbound_intstatus);
2712*4882a593Smuzhiyun 		if (outbound_intstatus & ARCMSR_MU_OUTBOUND_DOORBELL_INT)
2713*4882a593Smuzhiyun 			arcmsr_hbaA_doorbell_isr(acb);
2714*4882a593Smuzhiyun 		if (outbound_intstatus & ARCMSR_MU_OUTBOUND_POSTQUEUE_INT)
2715*4882a593Smuzhiyun 			arcmsr_hbaA_postqueue_isr(acb);
2716*4882a593Smuzhiyun 		if (outbound_intstatus & ARCMSR_MU_OUTBOUND_MESSAGE0_INT)
2717*4882a593Smuzhiyun 			arcmsr_hbaA_message_isr(acb);
2718*4882a593Smuzhiyun 		outbound_intstatus = readl(&reg->outbound_intstatus) &
2719*4882a593Smuzhiyun 			acb->outbound_int_enable;
2720*4882a593Smuzhiyun 	} while (outbound_intstatus & (ARCMSR_MU_OUTBOUND_DOORBELL_INT
2721*4882a593Smuzhiyun 		| ARCMSR_MU_OUTBOUND_POSTQUEUE_INT
2722*4882a593Smuzhiyun 		| ARCMSR_MU_OUTBOUND_MESSAGE0_INT));
2723*4882a593Smuzhiyun 	return IRQ_HANDLED;
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun 
arcmsr_hbaB_handle_isr(struct AdapterControlBlock * acb)2726*4882a593Smuzhiyun static int arcmsr_hbaB_handle_isr(struct AdapterControlBlock *acb)
2727*4882a593Smuzhiyun {
2728*4882a593Smuzhiyun 	uint32_t outbound_doorbell;
2729*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
2730*4882a593Smuzhiyun 	outbound_doorbell = readl(reg->iop2drv_doorbell) &
2731*4882a593Smuzhiyun 				acb->outbound_int_enable;
2732*4882a593Smuzhiyun 	if (!outbound_doorbell)
2733*4882a593Smuzhiyun 		return IRQ_NONE;
2734*4882a593Smuzhiyun 	do {
2735*4882a593Smuzhiyun 		writel(~outbound_doorbell, reg->iop2drv_doorbell);
2736*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_END_OF_INTERRUPT, reg->drv2iop_doorbell);
2737*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_IOP2DRV_DATA_WRITE_OK)
2738*4882a593Smuzhiyun 			arcmsr_iop2drv_data_wrote_handle(acb);
2739*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_IOP2DRV_DATA_READ_OK)
2740*4882a593Smuzhiyun 			arcmsr_iop2drv_data_read_handle(acb);
2741*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_IOP2DRV_CDB_DONE)
2742*4882a593Smuzhiyun 			arcmsr_hbaB_postqueue_isr(acb);
2743*4882a593Smuzhiyun 		if (outbound_doorbell & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE)
2744*4882a593Smuzhiyun 			arcmsr_hbaB_message_isr(acb);
2745*4882a593Smuzhiyun 		outbound_doorbell = readl(reg->iop2drv_doorbell) &
2746*4882a593Smuzhiyun 			acb->outbound_int_enable;
2747*4882a593Smuzhiyun 	} while (outbound_doorbell & (ARCMSR_IOP2DRV_DATA_WRITE_OK
2748*4882a593Smuzhiyun 		| ARCMSR_IOP2DRV_DATA_READ_OK
2749*4882a593Smuzhiyun 		| ARCMSR_IOP2DRV_CDB_DONE
2750*4882a593Smuzhiyun 		| ARCMSR_IOP2DRV_MESSAGE_CMD_DONE));
2751*4882a593Smuzhiyun 	return IRQ_HANDLED;
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun 
arcmsr_hbaC_handle_isr(struct AdapterControlBlock * pACB)2754*4882a593Smuzhiyun static int arcmsr_hbaC_handle_isr(struct AdapterControlBlock *pACB)
2755*4882a593Smuzhiyun {
2756*4882a593Smuzhiyun 	uint32_t host_interrupt_status;
2757*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *phbcmu = pACB->pmuC;
2758*4882a593Smuzhiyun 	/*
2759*4882a593Smuzhiyun 	*********************************************
2760*4882a593Smuzhiyun 	**   check outbound intstatus
2761*4882a593Smuzhiyun 	*********************************************
2762*4882a593Smuzhiyun 	*/
2763*4882a593Smuzhiyun 	host_interrupt_status = readl(&phbcmu->host_int_status) &
2764*4882a593Smuzhiyun 		(ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR |
2765*4882a593Smuzhiyun 		ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR);
2766*4882a593Smuzhiyun 	if (!host_interrupt_status)
2767*4882a593Smuzhiyun 		return IRQ_NONE;
2768*4882a593Smuzhiyun 	do {
2769*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR)
2770*4882a593Smuzhiyun 			arcmsr_hbaC_doorbell_isr(pACB);
2771*4882a593Smuzhiyun 		/* MU post queue interrupts*/
2772*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR)
2773*4882a593Smuzhiyun 			arcmsr_hbaC_postqueue_isr(pACB);
2774*4882a593Smuzhiyun 		host_interrupt_status = readl(&phbcmu->host_int_status);
2775*4882a593Smuzhiyun 	} while (host_interrupt_status & (ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR |
2776*4882a593Smuzhiyun 		ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR));
2777*4882a593Smuzhiyun 	return IRQ_HANDLED;
2778*4882a593Smuzhiyun }
2779*4882a593Smuzhiyun 
arcmsr_hbaD_handle_isr(struct AdapterControlBlock * pACB)2780*4882a593Smuzhiyun static irqreturn_t arcmsr_hbaD_handle_isr(struct AdapterControlBlock *pACB)
2781*4882a593Smuzhiyun {
2782*4882a593Smuzhiyun 	u32 host_interrupt_status;
2783*4882a593Smuzhiyun 	struct MessageUnit_D  *pmu = pACB->pmuD;
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	host_interrupt_status = readl(pmu->host_int_status) &
2786*4882a593Smuzhiyun 		(ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR |
2787*4882a593Smuzhiyun 		ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR);
2788*4882a593Smuzhiyun 	if (!host_interrupt_status)
2789*4882a593Smuzhiyun 		return IRQ_NONE;
2790*4882a593Smuzhiyun 	do {
2791*4882a593Smuzhiyun 		/* MU post queue interrupts*/
2792*4882a593Smuzhiyun 		if (host_interrupt_status &
2793*4882a593Smuzhiyun 			ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR)
2794*4882a593Smuzhiyun 			arcmsr_hbaD_postqueue_isr(pACB);
2795*4882a593Smuzhiyun 		if (host_interrupt_status &
2796*4882a593Smuzhiyun 			ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR)
2797*4882a593Smuzhiyun 			arcmsr_hbaD_doorbell_isr(pACB);
2798*4882a593Smuzhiyun 		host_interrupt_status = readl(pmu->host_int_status);
2799*4882a593Smuzhiyun 	} while (host_interrupt_status &
2800*4882a593Smuzhiyun 		(ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR |
2801*4882a593Smuzhiyun 		ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR));
2802*4882a593Smuzhiyun 	return IRQ_HANDLED;
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun 
arcmsr_hbaE_handle_isr(struct AdapterControlBlock * pACB)2805*4882a593Smuzhiyun static irqreturn_t arcmsr_hbaE_handle_isr(struct AdapterControlBlock *pACB)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun 	uint32_t host_interrupt_status;
2808*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *pmu = pACB->pmuE;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	host_interrupt_status = readl(&pmu->host_int_status) &
2811*4882a593Smuzhiyun 		(ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2812*4882a593Smuzhiyun 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2813*4882a593Smuzhiyun 	if (!host_interrupt_status)
2814*4882a593Smuzhiyun 		return IRQ_NONE;
2815*4882a593Smuzhiyun 	do {
2816*4882a593Smuzhiyun 		/* MU ioctl transfer doorbell interrupts*/
2817*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR) {
2818*4882a593Smuzhiyun 			arcmsr_hbaE_doorbell_isr(pACB);
2819*4882a593Smuzhiyun 		}
2820*4882a593Smuzhiyun 		/* MU post queue interrupts*/
2821*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR) {
2822*4882a593Smuzhiyun 			arcmsr_hbaE_postqueue_isr(pACB);
2823*4882a593Smuzhiyun 		}
2824*4882a593Smuzhiyun 		host_interrupt_status = readl(&pmu->host_int_status);
2825*4882a593Smuzhiyun 	} while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2826*4882a593Smuzhiyun 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2827*4882a593Smuzhiyun 	return IRQ_HANDLED;
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun 
arcmsr_hbaF_handle_isr(struct AdapterControlBlock * pACB)2830*4882a593Smuzhiyun static irqreturn_t arcmsr_hbaF_handle_isr(struct AdapterControlBlock *pACB)
2831*4882a593Smuzhiyun {
2832*4882a593Smuzhiyun 	uint32_t host_interrupt_status;
2833*4882a593Smuzhiyun 	struct MessageUnit_F __iomem *phbcmu = pACB->pmuF;
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	host_interrupt_status = readl(&phbcmu->host_int_status) &
2836*4882a593Smuzhiyun 		(ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2837*4882a593Smuzhiyun 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2838*4882a593Smuzhiyun 	if (!host_interrupt_status)
2839*4882a593Smuzhiyun 		return IRQ_NONE;
2840*4882a593Smuzhiyun 	do {
2841*4882a593Smuzhiyun 		/* MU post queue interrupts*/
2842*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR)
2843*4882a593Smuzhiyun 			arcmsr_hbaF_postqueue_isr(pACB);
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 		/* MU ioctl transfer doorbell interrupts*/
2846*4882a593Smuzhiyun 		if (host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR)
2847*4882a593Smuzhiyun 			arcmsr_hbaE_doorbell_isr(pACB);
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 		host_interrupt_status = readl(&phbcmu->host_int_status);
2850*4882a593Smuzhiyun 	} while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2851*4882a593Smuzhiyun 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2852*4882a593Smuzhiyun 	return IRQ_HANDLED;
2853*4882a593Smuzhiyun }
2854*4882a593Smuzhiyun 
arcmsr_interrupt(struct AdapterControlBlock * acb)2855*4882a593Smuzhiyun static irqreturn_t arcmsr_interrupt(struct AdapterControlBlock *acb)
2856*4882a593Smuzhiyun {
2857*4882a593Smuzhiyun 	switch (acb->adapter_type) {
2858*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
2859*4882a593Smuzhiyun 		return arcmsr_hbaA_handle_isr(acb);
2860*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
2861*4882a593Smuzhiyun 		return arcmsr_hbaB_handle_isr(acb);
2862*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
2863*4882a593Smuzhiyun 		return arcmsr_hbaC_handle_isr(acb);
2864*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
2865*4882a593Smuzhiyun 		return arcmsr_hbaD_handle_isr(acb);
2866*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
2867*4882a593Smuzhiyun 		return arcmsr_hbaE_handle_isr(acb);
2868*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
2869*4882a593Smuzhiyun 		return arcmsr_hbaF_handle_isr(acb);
2870*4882a593Smuzhiyun 	default:
2871*4882a593Smuzhiyun 		return IRQ_NONE;
2872*4882a593Smuzhiyun 	}
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun 
arcmsr_iop_parking(struct AdapterControlBlock * acb)2875*4882a593Smuzhiyun static void arcmsr_iop_parking(struct AdapterControlBlock *acb)
2876*4882a593Smuzhiyun {
2877*4882a593Smuzhiyun 	if (acb) {
2878*4882a593Smuzhiyun 		/* stop adapter background rebuild */
2879*4882a593Smuzhiyun 		if (acb->acb_flags & ACB_F_MSG_START_BGRB) {
2880*4882a593Smuzhiyun 			uint32_t intmask_org;
2881*4882a593Smuzhiyun 			acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
2882*4882a593Smuzhiyun 			intmask_org = arcmsr_disable_outbound_ints(acb);
2883*4882a593Smuzhiyun 			arcmsr_stop_adapter_bgrb(acb);
2884*4882a593Smuzhiyun 			arcmsr_flush_adapter_cache(acb);
2885*4882a593Smuzhiyun 			arcmsr_enable_outbound_ints(acb, intmask_org);
2886*4882a593Smuzhiyun 		}
2887*4882a593Smuzhiyun 	}
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 
arcmsr_clear_iop2drv_rqueue_buffer(struct AdapterControlBlock * acb)2891*4882a593Smuzhiyun void arcmsr_clear_iop2drv_rqueue_buffer(struct AdapterControlBlock *acb)
2892*4882a593Smuzhiyun {
2893*4882a593Smuzhiyun 	uint32_t	i;
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2896*4882a593Smuzhiyun 		for (i = 0; i < 15; i++) {
2897*4882a593Smuzhiyun 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2898*4882a593Smuzhiyun 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
2899*4882a593Smuzhiyun 				acb->rqbuf_getIndex = 0;
2900*4882a593Smuzhiyun 				acb->rqbuf_putIndex = 0;
2901*4882a593Smuzhiyun 				arcmsr_iop_message_read(acb);
2902*4882a593Smuzhiyun 				mdelay(30);
2903*4882a593Smuzhiyun 			} else if (acb->rqbuf_getIndex !=
2904*4882a593Smuzhiyun 				   acb->rqbuf_putIndex) {
2905*4882a593Smuzhiyun 				acb->rqbuf_getIndex = 0;
2906*4882a593Smuzhiyun 				acb->rqbuf_putIndex = 0;
2907*4882a593Smuzhiyun 				mdelay(30);
2908*4882a593Smuzhiyun 			} else
2909*4882a593Smuzhiyun 				break;
2910*4882a593Smuzhiyun 		}
2911*4882a593Smuzhiyun 	}
2912*4882a593Smuzhiyun }
2913*4882a593Smuzhiyun 
arcmsr_iop_message_xfer(struct AdapterControlBlock * acb,struct scsi_cmnd * cmd)2914*4882a593Smuzhiyun static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb,
2915*4882a593Smuzhiyun 		struct scsi_cmnd *cmd)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun 	char *buffer;
2918*4882a593Smuzhiyun 	unsigned short use_sg;
2919*4882a593Smuzhiyun 	int retvalue = 0, transfer_len = 0;
2920*4882a593Smuzhiyun 	unsigned long flags;
2921*4882a593Smuzhiyun 	struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2922*4882a593Smuzhiyun 	uint32_t controlcode = (uint32_t)cmd->cmnd[5] << 24 |
2923*4882a593Smuzhiyun 		(uint32_t)cmd->cmnd[6] << 16 |
2924*4882a593Smuzhiyun 		(uint32_t)cmd->cmnd[7] << 8 |
2925*4882a593Smuzhiyun 		(uint32_t)cmd->cmnd[8];
2926*4882a593Smuzhiyun 	struct scatterlist *sg;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	use_sg = scsi_sg_count(cmd);
2929*4882a593Smuzhiyun 	sg = scsi_sglist(cmd);
2930*4882a593Smuzhiyun 	buffer = kmap_atomic(sg_page(sg)) + sg->offset;
2931*4882a593Smuzhiyun 	if (use_sg > 1) {
2932*4882a593Smuzhiyun 		retvalue = ARCMSR_MESSAGE_FAIL;
2933*4882a593Smuzhiyun 		goto message_out;
2934*4882a593Smuzhiyun 	}
2935*4882a593Smuzhiyun 	transfer_len += sg->length;
2936*4882a593Smuzhiyun 	if (transfer_len > sizeof(struct CMD_MESSAGE_FIELD)) {
2937*4882a593Smuzhiyun 		retvalue = ARCMSR_MESSAGE_FAIL;
2938*4882a593Smuzhiyun 		pr_info("%s: ARCMSR_MESSAGE_FAIL!\n", __func__);
2939*4882a593Smuzhiyun 		goto message_out;
2940*4882a593Smuzhiyun 	}
2941*4882a593Smuzhiyun 	pcmdmessagefld = (struct CMD_MESSAGE_FIELD *)buffer;
2942*4882a593Smuzhiyun 	switch (controlcode) {
2943*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_READ_RQBUFFER: {
2944*4882a593Smuzhiyun 		unsigned char *ver_addr;
2945*4882a593Smuzhiyun 		uint8_t *ptmpQbuffer;
2946*4882a593Smuzhiyun 		uint32_t allxfer_len = 0;
2947*4882a593Smuzhiyun 		ver_addr = kmalloc(ARCMSR_API_DATA_BUFLEN, GFP_ATOMIC);
2948*4882a593Smuzhiyun 		if (!ver_addr) {
2949*4882a593Smuzhiyun 			retvalue = ARCMSR_MESSAGE_FAIL;
2950*4882a593Smuzhiyun 			pr_info("%s: memory not enough!\n", __func__);
2951*4882a593Smuzhiyun 			goto message_out;
2952*4882a593Smuzhiyun 		}
2953*4882a593Smuzhiyun 		ptmpQbuffer = ver_addr;
2954*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->rqbuffer_lock, flags);
2955*4882a593Smuzhiyun 		if (acb->rqbuf_getIndex != acb->rqbuf_putIndex) {
2956*4882a593Smuzhiyun 			unsigned int tail = acb->rqbuf_getIndex;
2957*4882a593Smuzhiyun 			unsigned int head = acb->rqbuf_putIndex;
2958*4882a593Smuzhiyun 			unsigned int cnt_to_end = CIRC_CNT_TO_END(head, tail, ARCMSR_MAX_QBUFFER);
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 			allxfer_len = CIRC_CNT(head, tail, ARCMSR_MAX_QBUFFER);
2961*4882a593Smuzhiyun 			if (allxfer_len > ARCMSR_API_DATA_BUFLEN)
2962*4882a593Smuzhiyun 				allxfer_len = ARCMSR_API_DATA_BUFLEN;
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun 			if (allxfer_len <= cnt_to_end)
2965*4882a593Smuzhiyun 				memcpy(ptmpQbuffer, acb->rqbuffer + tail, allxfer_len);
2966*4882a593Smuzhiyun 			else {
2967*4882a593Smuzhiyun 				memcpy(ptmpQbuffer, acb->rqbuffer + tail, cnt_to_end);
2968*4882a593Smuzhiyun 				memcpy(ptmpQbuffer + cnt_to_end, acb->rqbuffer, allxfer_len - cnt_to_end);
2969*4882a593Smuzhiyun 			}
2970*4882a593Smuzhiyun 			acb->rqbuf_getIndex = (acb->rqbuf_getIndex + allxfer_len) % ARCMSR_MAX_QBUFFER;
2971*4882a593Smuzhiyun 		}
2972*4882a593Smuzhiyun 		memcpy(pcmdmessagefld->messagedatabuffer, ver_addr,
2973*4882a593Smuzhiyun 			allxfer_len);
2974*4882a593Smuzhiyun 		if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2975*4882a593Smuzhiyun 			struct QBUFFER __iomem *prbuffer;
2976*4882a593Smuzhiyun 			acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
2977*4882a593Smuzhiyun 			prbuffer = arcmsr_get_iop_rqbuffer(acb);
2978*4882a593Smuzhiyun 			if (arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
2979*4882a593Smuzhiyun 				acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2980*4882a593Smuzhiyun 		}
2981*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->rqbuffer_lock, flags);
2982*4882a593Smuzhiyun 		kfree(ver_addr);
2983*4882a593Smuzhiyun 		pcmdmessagefld->cmdmessage.Length = allxfer_len;
2984*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
2985*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
2986*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
2987*4882a593Smuzhiyun 		else
2988*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
2989*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
2990*4882a593Smuzhiyun 		break;
2991*4882a593Smuzhiyun 	}
2992*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2993*4882a593Smuzhiyun 		unsigned char *ver_addr;
2994*4882a593Smuzhiyun 		uint32_t user_len;
2995*4882a593Smuzhiyun 		int32_t cnt2end;
2996*4882a593Smuzhiyun 		uint8_t *pQbuffer, *ptmpuserbuffer;
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun 		user_len = pcmdmessagefld->cmdmessage.Length;
2999*4882a593Smuzhiyun 		if (user_len > ARCMSR_API_DATA_BUFLEN) {
3000*4882a593Smuzhiyun 			retvalue = ARCMSR_MESSAGE_FAIL;
3001*4882a593Smuzhiyun 			goto message_out;
3002*4882a593Smuzhiyun 		}
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 		ver_addr = kmalloc(ARCMSR_API_DATA_BUFLEN, GFP_ATOMIC);
3005*4882a593Smuzhiyun 		if (!ver_addr) {
3006*4882a593Smuzhiyun 			retvalue = ARCMSR_MESSAGE_FAIL;
3007*4882a593Smuzhiyun 			goto message_out;
3008*4882a593Smuzhiyun 		}
3009*4882a593Smuzhiyun 		ptmpuserbuffer = ver_addr;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 		memcpy(ptmpuserbuffer,
3012*4882a593Smuzhiyun 			pcmdmessagefld->messagedatabuffer, user_len);
3013*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->wqbuffer_lock, flags);
3014*4882a593Smuzhiyun 		if (acb->wqbuf_putIndex != acb->wqbuf_getIndex) {
3015*4882a593Smuzhiyun 			struct SENSE_DATA *sensebuffer =
3016*4882a593Smuzhiyun 				(struct SENSE_DATA *)cmd->sense_buffer;
3017*4882a593Smuzhiyun 			arcmsr_write_ioctldata2iop(acb);
3018*4882a593Smuzhiyun 			/* has error report sensedata */
3019*4882a593Smuzhiyun 			sensebuffer->ErrorCode = SCSI_SENSE_CURRENT_ERRORS;
3020*4882a593Smuzhiyun 			sensebuffer->SenseKey = ILLEGAL_REQUEST;
3021*4882a593Smuzhiyun 			sensebuffer->AdditionalSenseLength = 0x0A;
3022*4882a593Smuzhiyun 			sensebuffer->AdditionalSenseCode = 0x20;
3023*4882a593Smuzhiyun 			sensebuffer->Valid = 1;
3024*4882a593Smuzhiyun 			retvalue = ARCMSR_MESSAGE_FAIL;
3025*4882a593Smuzhiyun 		} else {
3026*4882a593Smuzhiyun 			pQbuffer = &acb->wqbuffer[acb->wqbuf_putIndex];
3027*4882a593Smuzhiyun 			cnt2end = ARCMSR_MAX_QBUFFER - acb->wqbuf_putIndex;
3028*4882a593Smuzhiyun 			if (user_len > cnt2end) {
3029*4882a593Smuzhiyun 				memcpy(pQbuffer, ptmpuserbuffer, cnt2end);
3030*4882a593Smuzhiyun 				ptmpuserbuffer += cnt2end;
3031*4882a593Smuzhiyun 				user_len -= cnt2end;
3032*4882a593Smuzhiyun 				acb->wqbuf_putIndex = 0;
3033*4882a593Smuzhiyun 				pQbuffer = acb->wqbuffer;
3034*4882a593Smuzhiyun 			}
3035*4882a593Smuzhiyun 			memcpy(pQbuffer, ptmpuserbuffer, user_len);
3036*4882a593Smuzhiyun 			acb->wqbuf_putIndex += user_len;
3037*4882a593Smuzhiyun 			acb->wqbuf_putIndex %= ARCMSR_MAX_QBUFFER;
3038*4882a593Smuzhiyun 			if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
3039*4882a593Smuzhiyun 				acb->acb_flags &=
3040*4882a593Smuzhiyun 						~ACB_F_MESSAGE_WQBUFFER_CLEARED;
3041*4882a593Smuzhiyun 				arcmsr_write_ioctldata2iop(acb);
3042*4882a593Smuzhiyun 			}
3043*4882a593Smuzhiyun 		}
3044*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->wqbuffer_lock, flags);
3045*4882a593Smuzhiyun 		kfree(ver_addr);
3046*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3047*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3048*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3049*4882a593Smuzhiyun 		else
3050*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3051*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3052*4882a593Smuzhiyun 		break;
3053*4882a593Smuzhiyun 	}
3054*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
3055*4882a593Smuzhiyun 		uint8_t *pQbuffer = acb->rqbuffer;
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 		arcmsr_clear_iop2drv_rqueue_buffer(acb);
3058*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->rqbuffer_lock, flags);
3059*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
3060*4882a593Smuzhiyun 		acb->rqbuf_getIndex = 0;
3061*4882a593Smuzhiyun 		acb->rqbuf_putIndex = 0;
3062*4882a593Smuzhiyun 		memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
3063*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->rqbuffer_lock, flags);
3064*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3065*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3066*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3067*4882a593Smuzhiyun 		else
3068*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3069*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3070*4882a593Smuzhiyun 		break;
3071*4882a593Smuzhiyun 	}
3072*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_CLEAR_WQBUFFER: {
3073*4882a593Smuzhiyun 		uint8_t *pQbuffer = acb->wqbuffer;
3074*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->wqbuffer_lock, flags);
3075*4882a593Smuzhiyun 		acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED |
3076*4882a593Smuzhiyun 			ACB_F_MESSAGE_WQBUFFER_READED);
3077*4882a593Smuzhiyun 		acb->wqbuf_getIndex = 0;
3078*4882a593Smuzhiyun 		acb->wqbuf_putIndex = 0;
3079*4882a593Smuzhiyun 		memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
3080*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->wqbuffer_lock, flags);
3081*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3082*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3083*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3084*4882a593Smuzhiyun 		else
3085*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3086*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3087*4882a593Smuzhiyun 		break;
3088*4882a593Smuzhiyun 	}
3089*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
3090*4882a593Smuzhiyun 		uint8_t *pQbuffer;
3091*4882a593Smuzhiyun 		arcmsr_clear_iop2drv_rqueue_buffer(acb);
3092*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->rqbuffer_lock, flags);
3093*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
3094*4882a593Smuzhiyun 		acb->rqbuf_getIndex = 0;
3095*4882a593Smuzhiyun 		acb->rqbuf_putIndex = 0;
3096*4882a593Smuzhiyun 		pQbuffer = acb->rqbuffer;
3097*4882a593Smuzhiyun 		memset(pQbuffer, 0, sizeof(struct QBUFFER));
3098*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->rqbuffer_lock, flags);
3099*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->wqbuffer_lock, flags);
3100*4882a593Smuzhiyun 		acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED |
3101*4882a593Smuzhiyun 			ACB_F_MESSAGE_WQBUFFER_READED);
3102*4882a593Smuzhiyun 		acb->wqbuf_getIndex = 0;
3103*4882a593Smuzhiyun 		acb->wqbuf_putIndex = 0;
3104*4882a593Smuzhiyun 		pQbuffer = acb->wqbuffer;
3105*4882a593Smuzhiyun 		memset(pQbuffer, 0, sizeof(struct QBUFFER));
3106*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->wqbuffer_lock, flags);
3107*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3108*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3109*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3110*4882a593Smuzhiyun 		else
3111*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3112*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3113*4882a593Smuzhiyun 		break;
3114*4882a593Smuzhiyun 	}
3115*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_RETURN_CODE_3F: {
3116*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3117*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3118*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3119*4882a593Smuzhiyun 		else
3120*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3121*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_3F;
3122*4882a593Smuzhiyun 		break;
3123*4882a593Smuzhiyun 	}
3124*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_SAY_HELLO: {
3125*4882a593Smuzhiyun 		int8_t *hello_string = "Hello! I am ARCMSR";
3126*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3127*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3128*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3129*4882a593Smuzhiyun 		else
3130*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3131*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3132*4882a593Smuzhiyun 		memcpy(pcmdmessagefld->messagedatabuffer,
3133*4882a593Smuzhiyun 			hello_string, (int16_t)strlen(hello_string));
3134*4882a593Smuzhiyun 		break;
3135*4882a593Smuzhiyun 	}
3136*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_SAY_GOODBYE: {
3137*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3138*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3139*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3140*4882a593Smuzhiyun 		else
3141*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3142*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3143*4882a593Smuzhiyun 		arcmsr_iop_parking(acb);
3144*4882a593Smuzhiyun 		break;
3145*4882a593Smuzhiyun 	}
3146*4882a593Smuzhiyun 	case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE: {
3147*4882a593Smuzhiyun 		if (acb->fw_flag == FW_DEADLOCK)
3148*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3149*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON;
3150*4882a593Smuzhiyun 		else
3151*4882a593Smuzhiyun 			pcmdmessagefld->cmdmessage.ReturnCode =
3152*4882a593Smuzhiyun 				ARCMSR_MESSAGE_RETURNCODE_OK;
3153*4882a593Smuzhiyun 		arcmsr_flush_adapter_cache(acb);
3154*4882a593Smuzhiyun 		break;
3155*4882a593Smuzhiyun 	}
3156*4882a593Smuzhiyun 	default:
3157*4882a593Smuzhiyun 		retvalue = ARCMSR_MESSAGE_FAIL;
3158*4882a593Smuzhiyun 		pr_info("%s: unknown controlcode!\n", __func__);
3159*4882a593Smuzhiyun 	}
3160*4882a593Smuzhiyun message_out:
3161*4882a593Smuzhiyun 	if (use_sg) {
3162*4882a593Smuzhiyun 		struct scatterlist *sg = scsi_sglist(cmd);
3163*4882a593Smuzhiyun 		kunmap_atomic(buffer - sg->offset);
3164*4882a593Smuzhiyun 	}
3165*4882a593Smuzhiyun 	return retvalue;
3166*4882a593Smuzhiyun }
3167*4882a593Smuzhiyun 
arcmsr_get_freeccb(struct AdapterControlBlock * acb)3168*4882a593Smuzhiyun static struct CommandControlBlock *arcmsr_get_freeccb(struct AdapterControlBlock *acb)
3169*4882a593Smuzhiyun {
3170*4882a593Smuzhiyun 	struct list_head *head = &acb->ccb_free_list;
3171*4882a593Smuzhiyun 	struct CommandControlBlock *ccb = NULL;
3172*4882a593Smuzhiyun 	unsigned long flags;
3173*4882a593Smuzhiyun 	spin_lock_irqsave(&acb->ccblist_lock, flags);
3174*4882a593Smuzhiyun 	if (!list_empty(head)) {
3175*4882a593Smuzhiyun 		ccb = list_entry(head->next, struct CommandControlBlock, list);
3176*4882a593Smuzhiyun 		list_del_init(&ccb->list);
3177*4882a593Smuzhiyun 	}else{
3178*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->ccblist_lock, flags);
3179*4882a593Smuzhiyun 		return NULL;
3180*4882a593Smuzhiyun 	}
3181*4882a593Smuzhiyun 	spin_unlock_irqrestore(&acb->ccblist_lock, flags);
3182*4882a593Smuzhiyun 	return ccb;
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun 
arcmsr_handle_virtual_command(struct AdapterControlBlock * acb,struct scsi_cmnd * cmd)3185*4882a593Smuzhiyun static void arcmsr_handle_virtual_command(struct AdapterControlBlock *acb,
3186*4882a593Smuzhiyun 		struct scsi_cmnd *cmd)
3187*4882a593Smuzhiyun {
3188*4882a593Smuzhiyun 	switch (cmd->cmnd[0]) {
3189*4882a593Smuzhiyun 	case INQUIRY: {
3190*4882a593Smuzhiyun 		unsigned char inqdata[36];
3191*4882a593Smuzhiyun 		char *buffer;
3192*4882a593Smuzhiyun 		struct scatterlist *sg;
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 		if (cmd->device->lun) {
3195*4882a593Smuzhiyun 			cmd->result = (DID_TIME_OUT << 16);
3196*4882a593Smuzhiyun 			cmd->scsi_done(cmd);
3197*4882a593Smuzhiyun 			return;
3198*4882a593Smuzhiyun 		}
3199*4882a593Smuzhiyun 		inqdata[0] = TYPE_PROCESSOR;
3200*4882a593Smuzhiyun 		/* Periph Qualifier & Periph Dev Type */
3201*4882a593Smuzhiyun 		inqdata[1] = 0;
3202*4882a593Smuzhiyun 		/* rem media bit & Dev Type Modifier */
3203*4882a593Smuzhiyun 		inqdata[2] = 0;
3204*4882a593Smuzhiyun 		/* ISO, ECMA, & ANSI versions */
3205*4882a593Smuzhiyun 		inqdata[4] = 31;
3206*4882a593Smuzhiyun 		/* length of additional data */
3207*4882a593Smuzhiyun 		strncpy(&inqdata[8], "Areca   ", 8);
3208*4882a593Smuzhiyun 		/* Vendor Identification */
3209*4882a593Smuzhiyun 		strncpy(&inqdata[16], "RAID controller ", 16);
3210*4882a593Smuzhiyun 		/* Product Identification */
3211*4882a593Smuzhiyun 		strncpy(&inqdata[32], "R001", 4); /* Product Revision */
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 		sg = scsi_sglist(cmd);
3214*4882a593Smuzhiyun 		buffer = kmap_atomic(sg_page(sg)) + sg->offset;
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 		memcpy(buffer, inqdata, sizeof(inqdata));
3217*4882a593Smuzhiyun 		sg = scsi_sglist(cmd);
3218*4882a593Smuzhiyun 		kunmap_atomic(buffer - sg->offset);
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 		cmd->scsi_done(cmd);
3221*4882a593Smuzhiyun 	}
3222*4882a593Smuzhiyun 	break;
3223*4882a593Smuzhiyun 	case WRITE_BUFFER:
3224*4882a593Smuzhiyun 	case READ_BUFFER: {
3225*4882a593Smuzhiyun 		if (arcmsr_iop_message_xfer(acb, cmd))
3226*4882a593Smuzhiyun 			cmd->result = (DID_ERROR << 16);
3227*4882a593Smuzhiyun 		cmd->scsi_done(cmd);
3228*4882a593Smuzhiyun 	}
3229*4882a593Smuzhiyun 	break;
3230*4882a593Smuzhiyun 	default:
3231*4882a593Smuzhiyun 		cmd->scsi_done(cmd);
3232*4882a593Smuzhiyun 	}
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun 
arcmsr_queue_command_lck(struct scsi_cmnd * cmd,void (* done)(struct scsi_cmnd *))3235*4882a593Smuzhiyun static int arcmsr_queue_command_lck(struct scsi_cmnd *cmd,
3236*4882a593Smuzhiyun 	void (* done)(struct scsi_cmnd *))
3237*4882a593Smuzhiyun {
3238*4882a593Smuzhiyun 	struct Scsi_Host *host = cmd->device->host;
3239*4882a593Smuzhiyun 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *) host->hostdata;
3240*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
3241*4882a593Smuzhiyun 	int target = cmd->device->id;
3242*4882a593Smuzhiyun 
3243*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_ADAPTER_REMOVED) {
3244*4882a593Smuzhiyun 		cmd->result = (DID_NO_CONNECT << 16);
3245*4882a593Smuzhiyun 		cmd->scsi_done(cmd);
3246*4882a593Smuzhiyun 		return 0;
3247*4882a593Smuzhiyun 	}
3248*4882a593Smuzhiyun 	cmd->scsi_done = done;
3249*4882a593Smuzhiyun 	cmd->host_scribble = NULL;
3250*4882a593Smuzhiyun 	cmd->result = 0;
3251*4882a593Smuzhiyun 	if (target == 16) {
3252*4882a593Smuzhiyun 		/* virtual device for iop message transfer */
3253*4882a593Smuzhiyun 		arcmsr_handle_virtual_command(acb, cmd);
3254*4882a593Smuzhiyun 		return 0;
3255*4882a593Smuzhiyun 	}
3256*4882a593Smuzhiyun 	ccb = arcmsr_get_freeccb(acb);
3257*4882a593Smuzhiyun 	if (!ccb)
3258*4882a593Smuzhiyun 		return SCSI_MLQUEUE_HOST_BUSY;
3259*4882a593Smuzhiyun 	if (arcmsr_build_ccb( acb, ccb, cmd ) == FAILED) {
3260*4882a593Smuzhiyun 		cmd->result = (DID_ERROR << 16) | (RESERVATION_CONFLICT << 1);
3261*4882a593Smuzhiyun 		cmd->scsi_done(cmd);
3262*4882a593Smuzhiyun 		return 0;
3263*4882a593Smuzhiyun 	}
3264*4882a593Smuzhiyun 	arcmsr_post_ccb(acb, ccb);
3265*4882a593Smuzhiyun 	return 0;
3266*4882a593Smuzhiyun }
3267*4882a593Smuzhiyun 
DEF_SCSI_QCMD(arcmsr_queue_command)3268*4882a593Smuzhiyun static DEF_SCSI_QCMD(arcmsr_queue_command)
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun static void arcmsr_get_adapter_config(struct AdapterControlBlock *pACB, uint32_t *rwbuffer)
3271*4882a593Smuzhiyun {
3272*4882a593Smuzhiyun 	int count;
3273*4882a593Smuzhiyun 	uint32_t *acb_firm_model = (uint32_t *)pACB->firm_model;
3274*4882a593Smuzhiyun 	uint32_t *acb_firm_version = (uint32_t *)pACB->firm_version;
3275*4882a593Smuzhiyun 	uint32_t *acb_device_map = (uint32_t *)pACB->device_map;
3276*4882a593Smuzhiyun 	uint32_t *firm_model = &rwbuffer[15];
3277*4882a593Smuzhiyun 	uint32_t *firm_version = &rwbuffer[17];
3278*4882a593Smuzhiyun 	uint32_t *device_map = &rwbuffer[21];
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun 	count = 2;
3281*4882a593Smuzhiyun 	while (count) {
3282*4882a593Smuzhiyun 		*acb_firm_model = readl(firm_model);
3283*4882a593Smuzhiyun 		acb_firm_model++;
3284*4882a593Smuzhiyun 		firm_model++;
3285*4882a593Smuzhiyun 		count--;
3286*4882a593Smuzhiyun 	}
3287*4882a593Smuzhiyun 	count = 4;
3288*4882a593Smuzhiyun 	while (count) {
3289*4882a593Smuzhiyun 		*acb_firm_version = readl(firm_version);
3290*4882a593Smuzhiyun 		acb_firm_version++;
3291*4882a593Smuzhiyun 		firm_version++;
3292*4882a593Smuzhiyun 		count--;
3293*4882a593Smuzhiyun 	}
3294*4882a593Smuzhiyun 	count = 4;
3295*4882a593Smuzhiyun 	while (count) {
3296*4882a593Smuzhiyun 		*acb_device_map = readl(device_map);
3297*4882a593Smuzhiyun 		acb_device_map++;
3298*4882a593Smuzhiyun 		device_map++;
3299*4882a593Smuzhiyun 		count--;
3300*4882a593Smuzhiyun 	}
3301*4882a593Smuzhiyun 	pACB->signature = readl(&rwbuffer[0]);
3302*4882a593Smuzhiyun 	pACB->firm_request_len = readl(&rwbuffer[1]);
3303*4882a593Smuzhiyun 	pACB->firm_numbers_queue = readl(&rwbuffer[2]);
3304*4882a593Smuzhiyun 	pACB->firm_sdram_size = readl(&rwbuffer[3]);
3305*4882a593Smuzhiyun 	pACB->firm_hd_channels = readl(&rwbuffer[4]);
3306*4882a593Smuzhiyun 	pACB->firm_cfg_version = readl(&rwbuffer[25]);
3307*4882a593Smuzhiyun 	pr_notice("Areca RAID Controller%d: Model %s, F/W %s\n",
3308*4882a593Smuzhiyun 		pACB->host->host_no,
3309*4882a593Smuzhiyun 		pACB->firm_model,
3310*4882a593Smuzhiyun 		pACB->firm_version);
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun 
arcmsr_hbaA_get_config(struct AdapterControlBlock * acb)3313*4882a593Smuzhiyun static bool arcmsr_hbaA_get_config(struct AdapterControlBlock *acb)
3314*4882a593Smuzhiyun {
3315*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(acb);
3318*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
3319*4882a593Smuzhiyun 	if (!arcmsr_hbaA_wait_msgint_ready(acb)) {
3320*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'get adapter firmware \
3321*4882a593Smuzhiyun 			miscellaneous data' timeout \n", acb->host->host_no);
3322*4882a593Smuzhiyun 		return false;
3323*4882a593Smuzhiyun 	}
3324*4882a593Smuzhiyun 	arcmsr_get_adapter_config(acb, reg->message_rwbuffer);
3325*4882a593Smuzhiyun 	return true;
3326*4882a593Smuzhiyun }
arcmsr_hbaB_get_config(struct AdapterControlBlock * acb)3327*4882a593Smuzhiyun static bool arcmsr_hbaB_get_config(struct AdapterControlBlock *acb)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(acb);
3332*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_START_DRIVER_MODE, reg->drv2iop_doorbell);
3333*4882a593Smuzhiyun 	if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
3334*4882a593Smuzhiyun 		printk(KERN_ERR "arcmsr%d: can't set driver mode.\n", acb->host->host_no);
3335*4882a593Smuzhiyun 		return false;
3336*4882a593Smuzhiyun 	}
3337*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_GET_CONFIG, reg->drv2iop_doorbell);
3338*4882a593Smuzhiyun 	if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
3339*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'get adapter firmware \
3340*4882a593Smuzhiyun 			miscellaneous data' timeout \n", acb->host->host_no);
3341*4882a593Smuzhiyun 		return false;
3342*4882a593Smuzhiyun 	}
3343*4882a593Smuzhiyun 	arcmsr_get_adapter_config(acb, reg->message_rwbuffer);
3344*4882a593Smuzhiyun 	return true;
3345*4882a593Smuzhiyun }
3346*4882a593Smuzhiyun 
arcmsr_hbaC_get_config(struct AdapterControlBlock * pACB)3347*4882a593Smuzhiyun static bool arcmsr_hbaC_get_config(struct AdapterControlBlock *pACB)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	uint32_t intmask_org;
3350*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = pACB->pmuC;
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	/* disable all outbound interrupt */
3353*4882a593Smuzhiyun 	intmask_org = readl(&reg->host_int_mask); /* disable outbound message0 int */
3354*4882a593Smuzhiyun 	writel(intmask_org|ARCMSR_HBCMU_ALL_INTMASKENABLE, &reg->host_int_mask);
3355*4882a593Smuzhiyun 	/* wait firmware ready */
3356*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(pACB);
3357*4882a593Smuzhiyun 	/* post "get config" instruction */
3358*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
3359*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
3360*4882a593Smuzhiyun 	/* wait message ready */
3361*4882a593Smuzhiyun 	if (!arcmsr_hbaC_wait_msgint_ready(pACB)) {
3362*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'get adapter firmware \
3363*4882a593Smuzhiyun 			miscellaneous data' timeout \n", pACB->host->host_no);
3364*4882a593Smuzhiyun 		return false;
3365*4882a593Smuzhiyun 	}
3366*4882a593Smuzhiyun 	arcmsr_get_adapter_config(pACB, reg->msgcode_rwbuffer);
3367*4882a593Smuzhiyun 	return true;
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun 
arcmsr_hbaD_get_config(struct AdapterControlBlock * acb)3370*4882a593Smuzhiyun static bool arcmsr_hbaD_get_config(struct AdapterControlBlock *acb)
3371*4882a593Smuzhiyun {
3372*4882a593Smuzhiyun 	struct MessageUnit_D *reg = acb->pmuD;
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 	if (readl(acb->pmuD->outbound_doorbell) &
3375*4882a593Smuzhiyun 		ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE) {
3376*4882a593Smuzhiyun 		writel(ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE,
3377*4882a593Smuzhiyun 			acb->pmuD->outbound_doorbell);/*clear interrupt*/
3378*4882a593Smuzhiyun 	}
3379*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(acb);
3380*4882a593Smuzhiyun 	/* post "get config" instruction */
3381*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, reg->inbound_msgaddr0);
3382*4882a593Smuzhiyun 	/* wait message ready */
3383*4882a593Smuzhiyun 	if (!arcmsr_hbaD_wait_msgint_ready(acb)) {
3384*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait get adapter firmware "
3385*4882a593Smuzhiyun 			"miscellaneous data timeout\n", acb->host->host_no);
3386*4882a593Smuzhiyun 		return false;
3387*4882a593Smuzhiyun 	}
3388*4882a593Smuzhiyun 	arcmsr_get_adapter_config(acb, reg->msgcode_rwbuffer);
3389*4882a593Smuzhiyun 	return true;
3390*4882a593Smuzhiyun }
3391*4882a593Smuzhiyun 
arcmsr_hbaE_get_config(struct AdapterControlBlock * pACB)3392*4882a593Smuzhiyun static bool arcmsr_hbaE_get_config(struct AdapterControlBlock *pACB)
3393*4882a593Smuzhiyun {
3394*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = pACB->pmuE;
3395*4882a593Smuzhiyun 	uint32_t intmask_org;
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun 	/* disable all outbound interrupt */
3398*4882a593Smuzhiyun 	intmask_org = readl(&reg->host_int_mask); /* disable outbound message0 int */
3399*4882a593Smuzhiyun 	writel(intmask_org | ARCMSR_HBEMU_ALL_INTMASKENABLE, &reg->host_int_mask);
3400*4882a593Smuzhiyun 	/* wait firmware ready */
3401*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(pACB);
3402*4882a593Smuzhiyun 	mdelay(20);
3403*4882a593Smuzhiyun 	/* post "get config" instruction */
3404*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3407*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &reg->iobound_doorbell);
3408*4882a593Smuzhiyun 	/* wait message ready */
3409*4882a593Smuzhiyun 	if (!arcmsr_hbaE_wait_msgint_ready(pACB)) {
3410*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait get adapter firmware "
3411*4882a593Smuzhiyun 			"miscellaneous data timeout\n", pACB->host->host_no);
3412*4882a593Smuzhiyun 		return false;
3413*4882a593Smuzhiyun 	}
3414*4882a593Smuzhiyun 	arcmsr_get_adapter_config(pACB, reg->msgcode_rwbuffer);
3415*4882a593Smuzhiyun 	return true;
3416*4882a593Smuzhiyun }
3417*4882a593Smuzhiyun 
arcmsr_hbaF_get_config(struct AdapterControlBlock * pACB)3418*4882a593Smuzhiyun static bool arcmsr_hbaF_get_config(struct AdapterControlBlock *pACB)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun 	struct MessageUnit_F __iomem *reg = pACB->pmuF;
3421*4882a593Smuzhiyun 	uint32_t intmask_org;
3422*4882a593Smuzhiyun 
3423*4882a593Smuzhiyun 	/* disable all outbound interrupt */
3424*4882a593Smuzhiyun 	intmask_org = readl(&reg->host_int_mask); /* disable outbound message0 int */
3425*4882a593Smuzhiyun 	writel(intmask_org | ARCMSR_HBEMU_ALL_INTMASKENABLE, &reg->host_int_mask);
3426*4882a593Smuzhiyun 	/* wait firmware ready */
3427*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(pACB);
3428*4882a593Smuzhiyun 	/* post "get config" instruction */
3429*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3432*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &reg->iobound_doorbell);
3433*4882a593Smuzhiyun 	/* wait message ready */
3434*4882a593Smuzhiyun 	if (!arcmsr_hbaE_wait_msgint_ready(pACB)) {
3435*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait get adapter firmware miscellaneous data timeout\n",
3436*4882a593Smuzhiyun 			  pACB->host->host_no);
3437*4882a593Smuzhiyun 		return false;
3438*4882a593Smuzhiyun 	}
3439*4882a593Smuzhiyun 	arcmsr_get_adapter_config(pACB, pACB->msgcode_rwbuffer);
3440*4882a593Smuzhiyun 	return true;
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun 
arcmsr_get_firmware_spec(struct AdapterControlBlock * acb)3443*4882a593Smuzhiyun static bool arcmsr_get_firmware_spec(struct AdapterControlBlock *acb)
3444*4882a593Smuzhiyun {
3445*4882a593Smuzhiyun 	bool rtn = false;
3446*4882a593Smuzhiyun 
3447*4882a593Smuzhiyun 	switch (acb->adapter_type) {
3448*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
3449*4882a593Smuzhiyun 		rtn = arcmsr_hbaA_get_config(acb);
3450*4882a593Smuzhiyun 		break;
3451*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
3452*4882a593Smuzhiyun 		rtn = arcmsr_hbaB_get_config(acb);
3453*4882a593Smuzhiyun 		break;
3454*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
3455*4882a593Smuzhiyun 		rtn = arcmsr_hbaC_get_config(acb);
3456*4882a593Smuzhiyun 		break;
3457*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
3458*4882a593Smuzhiyun 		rtn = arcmsr_hbaD_get_config(acb);
3459*4882a593Smuzhiyun 		break;
3460*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
3461*4882a593Smuzhiyun 		rtn = arcmsr_hbaE_get_config(acb);
3462*4882a593Smuzhiyun 		break;
3463*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
3464*4882a593Smuzhiyun 		rtn = arcmsr_hbaF_get_config(acb);
3465*4882a593Smuzhiyun 		break;
3466*4882a593Smuzhiyun 	default:
3467*4882a593Smuzhiyun 		break;
3468*4882a593Smuzhiyun 	}
3469*4882a593Smuzhiyun 	acb->maxOutstanding = acb->firm_numbers_queue - 1;
3470*4882a593Smuzhiyun 	if (acb->host->can_queue >= acb->firm_numbers_queue)
3471*4882a593Smuzhiyun 		acb->host->can_queue = acb->maxOutstanding;
3472*4882a593Smuzhiyun 	else
3473*4882a593Smuzhiyun 		acb->maxOutstanding = acb->host->can_queue;
3474*4882a593Smuzhiyun 	acb->maxFreeCCB = acb->host->can_queue;
3475*4882a593Smuzhiyun 	if (acb->maxFreeCCB < ARCMSR_MAX_FREECCB_NUM)
3476*4882a593Smuzhiyun 		acb->maxFreeCCB += 64;
3477*4882a593Smuzhiyun 	return rtn;
3478*4882a593Smuzhiyun }
3479*4882a593Smuzhiyun 
arcmsr_hbaA_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3480*4882a593Smuzhiyun static int arcmsr_hbaA_polling_ccbdone(struct AdapterControlBlock *acb,
3481*4882a593Smuzhiyun 	struct CommandControlBlock *poll_ccb)
3482*4882a593Smuzhiyun {
3483*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
3484*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
3485*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
3486*4882a593Smuzhiyun 	uint32_t flag_ccb, outbound_intstatus, poll_ccb_done = 0, poll_count = 0;
3487*4882a593Smuzhiyun 	int rtn;
3488*4882a593Smuzhiyun 	bool error;
3489*4882a593Smuzhiyun 	unsigned long ccb_cdb_phy;
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun polling_hba_ccb_retry:
3492*4882a593Smuzhiyun 	poll_count++;
3493*4882a593Smuzhiyun 	outbound_intstatus = readl(&reg->outbound_intstatus) & acb->outbound_int_enable;
3494*4882a593Smuzhiyun 	writel(outbound_intstatus, &reg->outbound_intstatus);/*clear interrupt*/
3495*4882a593Smuzhiyun 	while (1) {
3496*4882a593Smuzhiyun 		if ((flag_ccb = readl(&reg->outbound_queueport)) == 0xFFFFFFFF) {
3497*4882a593Smuzhiyun 			if (poll_ccb_done){
3498*4882a593Smuzhiyun 				rtn = SUCCESS;
3499*4882a593Smuzhiyun 				break;
3500*4882a593Smuzhiyun 			}else {
3501*4882a593Smuzhiyun 				msleep(25);
3502*4882a593Smuzhiyun 				if (poll_count > 100){
3503*4882a593Smuzhiyun 					rtn = FAILED;
3504*4882a593Smuzhiyun 					break;
3505*4882a593Smuzhiyun 				}
3506*4882a593Smuzhiyun 				goto polling_hba_ccb_retry;
3507*4882a593Smuzhiyun 			}
3508*4882a593Smuzhiyun 		}
3509*4882a593Smuzhiyun 		ccb_cdb_phy = (flag_ccb << 5) & 0xffffffff;
3510*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
3511*4882a593Smuzhiyun 			ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
3512*4882a593Smuzhiyun 		arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
3513*4882a593Smuzhiyun 		ccb = container_of(arcmsr_cdb, struct CommandControlBlock, arcmsr_cdb);
3514*4882a593Smuzhiyun 		poll_ccb_done |= (ccb == poll_ccb) ? 1 : 0;
3515*4882a593Smuzhiyun 		if ((ccb->acb != acb) || (ccb->startdone != ARCMSR_CCB_START)) {
3516*4882a593Smuzhiyun 			if ((ccb->startdone == ARCMSR_CCB_ABORTED) || (ccb == poll_ccb)) {
3517*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: scsi id = %d lun = %d ccb = '0x%p'"
3518*4882a593Smuzhiyun 					" poll command abort successfully \n"
3519*4882a593Smuzhiyun 					, acb->host->host_no
3520*4882a593Smuzhiyun 					, ccb->pcmd->device->id
3521*4882a593Smuzhiyun 					, (u32)ccb->pcmd->device->lun
3522*4882a593Smuzhiyun 					, ccb);
3523*4882a593Smuzhiyun 				ccb->pcmd->result = DID_ABORT << 16;
3524*4882a593Smuzhiyun 				arcmsr_ccb_complete(ccb);
3525*4882a593Smuzhiyun 				continue;
3526*4882a593Smuzhiyun 			}
3527*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: polling get an illegal ccb"
3528*4882a593Smuzhiyun 				" command done ccb = '0x%p'"
3529*4882a593Smuzhiyun 				"ccboutstandingcount = %d \n"
3530*4882a593Smuzhiyun 				, acb->host->host_no
3531*4882a593Smuzhiyun 				, ccb
3532*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
3533*4882a593Smuzhiyun 			continue;
3534*4882a593Smuzhiyun 		}
3535*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
3536*4882a593Smuzhiyun 		arcmsr_report_ccb_state(acb, ccb, error);
3537*4882a593Smuzhiyun 	}
3538*4882a593Smuzhiyun 	return rtn;
3539*4882a593Smuzhiyun }
3540*4882a593Smuzhiyun 
arcmsr_hbaB_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3541*4882a593Smuzhiyun static int arcmsr_hbaB_polling_ccbdone(struct AdapterControlBlock *acb,
3542*4882a593Smuzhiyun 					struct CommandControlBlock *poll_ccb)
3543*4882a593Smuzhiyun {
3544*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
3545*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
3546*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
3547*4882a593Smuzhiyun 	uint32_t flag_ccb, poll_ccb_done = 0, poll_count = 0;
3548*4882a593Smuzhiyun 	int index, rtn;
3549*4882a593Smuzhiyun 	bool error;
3550*4882a593Smuzhiyun 	unsigned long ccb_cdb_phy;
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun polling_hbb_ccb_retry:
3553*4882a593Smuzhiyun 	poll_count++;
3554*4882a593Smuzhiyun 	/* clear doorbell interrupt */
3555*4882a593Smuzhiyun 	writel(ARCMSR_DOORBELL_INT_CLEAR_PATTERN, reg->iop2drv_doorbell);
3556*4882a593Smuzhiyun 	while(1){
3557*4882a593Smuzhiyun 		index = reg->doneq_index;
3558*4882a593Smuzhiyun 		flag_ccb = reg->done_qbuffer[index];
3559*4882a593Smuzhiyun 		if (flag_ccb == 0) {
3560*4882a593Smuzhiyun 			if (poll_ccb_done){
3561*4882a593Smuzhiyun 				rtn = SUCCESS;
3562*4882a593Smuzhiyun 				break;
3563*4882a593Smuzhiyun 			}else {
3564*4882a593Smuzhiyun 				msleep(25);
3565*4882a593Smuzhiyun 				if (poll_count > 100){
3566*4882a593Smuzhiyun 					rtn = FAILED;
3567*4882a593Smuzhiyun 					break;
3568*4882a593Smuzhiyun 				}
3569*4882a593Smuzhiyun 				goto polling_hbb_ccb_retry;
3570*4882a593Smuzhiyun 			}
3571*4882a593Smuzhiyun 		}
3572*4882a593Smuzhiyun 		reg->done_qbuffer[index] = 0;
3573*4882a593Smuzhiyun 		index++;
3574*4882a593Smuzhiyun 		/*if last index number set it to 0 */
3575*4882a593Smuzhiyun 		index %= ARCMSR_MAX_HBB_POSTQUEUE;
3576*4882a593Smuzhiyun 		reg->doneq_index = index;
3577*4882a593Smuzhiyun 		/* check if command done with no error*/
3578*4882a593Smuzhiyun 		ccb_cdb_phy = (flag_ccb << 5) & 0xffffffff;
3579*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
3580*4882a593Smuzhiyun 			ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
3581*4882a593Smuzhiyun 		arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
3582*4882a593Smuzhiyun 		ccb = container_of(arcmsr_cdb, struct CommandControlBlock, arcmsr_cdb);
3583*4882a593Smuzhiyun 		poll_ccb_done |= (ccb == poll_ccb) ? 1 : 0;
3584*4882a593Smuzhiyun 		if ((ccb->acb != acb) || (ccb->startdone != ARCMSR_CCB_START)) {
3585*4882a593Smuzhiyun 			if ((ccb->startdone == ARCMSR_CCB_ABORTED) || (ccb == poll_ccb)) {
3586*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: scsi id = %d lun = %d ccb = '0x%p'"
3587*4882a593Smuzhiyun 					" poll command abort successfully \n"
3588*4882a593Smuzhiyun 					,acb->host->host_no
3589*4882a593Smuzhiyun 					,ccb->pcmd->device->id
3590*4882a593Smuzhiyun 					,(u32)ccb->pcmd->device->lun
3591*4882a593Smuzhiyun 					,ccb);
3592*4882a593Smuzhiyun 				ccb->pcmd->result = DID_ABORT << 16;
3593*4882a593Smuzhiyun 				arcmsr_ccb_complete(ccb);
3594*4882a593Smuzhiyun 				continue;
3595*4882a593Smuzhiyun 			}
3596*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: polling get an illegal ccb"
3597*4882a593Smuzhiyun 				" command done ccb = '0x%p'"
3598*4882a593Smuzhiyun 				"ccboutstandingcount = %d \n"
3599*4882a593Smuzhiyun 				, acb->host->host_no
3600*4882a593Smuzhiyun 				, ccb
3601*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
3602*4882a593Smuzhiyun 			continue;
3603*4882a593Smuzhiyun 		}
3604*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE0) ? true : false;
3605*4882a593Smuzhiyun 		arcmsr_report_ccb_state(acb, ccb, error);
3606*4882a593Smuzhiyun 	}
3607*4882a593Smuzhiyun 	return rtn;
3608*4882a593Smuzhiyun }
3609*4882a593Smuzhiyun 
arcmsr_hbaC_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3610*4882a593Smuzhiyun static int arcmsr_hbaC_polling_ccbdone(struct AdapterControlBlock *acb,
3611*4882a593Smuzhiyun 		struct CommandControlBlock *poll_ccb)
3612*4882a593Smuzhiyun {
3613*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *reg = acb->pmuC;
3614*4882a593Smuzhiyun 	uint32_t flag_ccb;
3615*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
3616*4882a593Smuzhiyun 	bool error;
3617*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
3618*4882a593Smuzhiyun 	uint32_t poll_ccb_done = 0, poll_count = 0;
3619*4882a593Smuzhiyun 	int rtn;
3620*4882a593Smuzhiyun 	unsigned long ccb_cdb_phy;
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun polling_hbc_ccb_retry:
3623*4882a593Smuzhiyun 	poll_count++;
3624*4882a593Smuzhiyun 	while (1) {
3625*4882a593Smuzhiyun 		if ((readl(&reg->host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) == 0) {
3626*4882a593Smuzhiyun 			if (poll_ccb_done) {
3627*4882a593Smuzhiyun 				rtn = SUCCESS;
3628*4882a593Smuzhiyun 				break;
3629*4882a593Smuzhiyun 			} else {
3630*4882a593Smuzhiyun 				msleep(25);
3631*4882a593Smuzhiyun 				if (poll_count > 100) {
3632*4882a593Smuzhiyun 					rtn = FAILED;
3633*4882a593Smuzhiyun 					break;
3634*4882a593Smuzhiyun 				}
3635*4882a593Smuzhiyun 				goto polling_hbc_ccb_retry;
3636*4882a593Smuzhiyun 			}
3637*4882a593Smuzhiyun 		}
3638*4882a593Smuzhiyun 		flag_ccb = readl(&reg->outbound_queueport_low);
3639*4882a593Smuzhiyun 		ccb_cdb_phy = (flag_ccb & 0xFFFFFFF0);
3640*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
3641*4882a593Smuzhiyun 			ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
3642*4882a593Smuzhiyun 		arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset + ccb_cdb_phy);
3643*4882a593Smuzhiyun 		pCCB = container_of(arcmsr_cdb, struct CommandControlBlock, arcmsr_cdb);
3644*4882a593Smuzhiyun 		poll_ccb_done |= (pCCB == poll_ccb) ? 1 : 0;
3645*4882a593Smuzhiyun 		/* check ifcommand done with no error*/
3646*4882a593Smuzhiyun 		if ((pCCB->acb != acb) || (pCCB->startdone != ARCMSR_CCB_START)) {
3647*4882a593Smuzhiyun 			if (pCCB->startdone == ARCMSR_CCB_ABORTED) {
3648*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: scsi id = %d lun = %d ccb = '0x%p'"
3649*4882a593Smuzhiyun 					" poll command abort successfully \n"
3650*4882a593Smuzhiyun 					, acb->host->host_no
3651*4882a593Smuzhiyun 					, pCCB->pcmd->device->id
3652*4882a593Smuzhiyun 					, (u32)pCCB->pcmd->device->lun
3653*4882a593Smuzhiyun 					, pCCB);
3654*4882a593Smuzhiyun 				pCCB->pcmd->result = DID_ABORT << 16;
3655*4882a593Smuzhiyun 				arcmsr_ccb_complete(pCCB);
3656*4882a593Smuzhiyun 				continue;
3657*4882a593Smuzhiyun 			}
3658*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: polling get an illegal ccb"
3659*4882a593Smuzhiyun 				" command done ccb = '0x%p'"
3660*4882a593Smuzhiyun 				"ccboutstandingcount = %d \n"
3661*4882a593Smuzhiyun 				, acb->host->host_no
3662*4882a593Smuzhiyun 				, pCCB
3663*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
3664*4882a593Smuzhiyun 			continue;
3665*4882a593Smuzhiyun 		}
3666*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ? true : false;
3667*4882a593Smuzhiyun 		arcmsr_report_ccb_state(acb, pCCB, error);
3668*4882a593Smuzhiyun 	}
3669*4882a593Smuzhiyun 	return rtn;
3670*4882a593Smuzhiyun }
3671*4882a593Smuzhiyun 
arcmsr_hbaD_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3672*4882a593Smuzhiyun static int arcmsr_hbaD_polling_ccbdone(struct AdapterControlBlock *acb,
3673*4882a593Smuzhiyun 				struct CommandControlBlock *poll_ccb)
3674*4882a593Smuzhiyun {
3675*4882a593Smuzhiyun 	bool error;
3676*4882a593Smuzhiyun 	uint32_t poll_ccb_done = 0, poll_count = 0, flag_ccb;
3677*4882a593Smuzhiyun 	int rtn, doneq_index, index_stripped, outbound_write_pointer, toggle;
3678*4882a593Smuzhiyun 	unsigned long flags, ccb_cdb_phy;
3679*4882a593Smuzhiyun 	struct ARCMSR_CDB *arcmsr_cdb;
3680*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
3681*4882a593Smuzhiyun 	struct MessageUnit_D *pmu = acb->pmuD;
3682*4882a593Smuzhiyun 
3683*4882a593Smuzhiyun polling_hbaD_ccb_retry:
3684*4882a593Smuzhiyun 	poll_count++;
3685*4882a593Smuzhiyun 	while (1) {
3686*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->doneq_lock, flags);
3687*4882a593Smuzhiyun 		outbound_write_pointer = pmu->done_qbuffer[0].addressLow + 1;
3688*4882a593Smuzhiyun 		doneq_index = pmu->doneq_index;
3689*4882a593Smuzhiyun 		if ((outbound_write_pointer & 0xFFF) == (doneq_index & 0xFFF)) {
3690*4882a593Smuzhiyun 			spin_unlock_irqrestore(&acb->doneq_lock, flags);
3691*4882a593Smuzhiyun 			if (poll_ccb_done) {
3692*4882a593Smuzhiyun 				rtn = SUCCESS;
3693*4882a593Smuzhiyun 				break;
3694*4882a593Smuzhiyun 			} else {
3695*4882a593Smuzhiyun 				msleep(25);
3696*4882a593Smuzhiyun 				if (poll_count > 40) {
3697*4882a593Smuzhiyun 					rtn = FAILED;
3698*4882a593Smuzhiyun 					break;
3699*4882a593Smuzhiyun 				}
3700*4882a593Smuzhiyun 				goto polling_hbaD_ccb_retry;
3701*4882a593Smuzhiyun 			}
3702*4882a593Smuzhiyun 		}
3703*4882a593Smuzhiyun 		toggle = doneq_index & 0x4000;
3704*4882a593Smuzhiyun 		index_stripped = (doneq_index & 0xFFF) + 1;
3705*4882a593Smuzhiyun 		index_stripped %= ARCMSR_MAX_ARC1214_DONEQUEUE;
3706*4882a593Smuzhiyun 		pmu->doneq_index = index_stripped ? (index_stripped | toggle) :
3707*4882a593Smuzhiyun 				((toggle ^ 0x4000) + 1);
3708*4882a593Smuzhiyun 		doneq_index = pmu->doneq_index;
3709*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->doneq_lock, flags);
3710*4882a593Smuzhiyun 		flag_ccb = pmu->done_qbuffer[doneq_index & 0xFFF].addressLow;
3711*4882a593Smuzhiyun 		ccb_cdb_phy = (flag_ccb & 0xFFFFFFF0);
3712*4882a593Smuzhiyun 		if (acb->cdb_phyadd_hipart)
3713*4882a593Smuzhiyun 			ccb_cdb_phy = ccb_cdb_phy | acb->cdb_phyadd_hipart;
3714*4882a593Smuzhiyun 		arcmsr_cdb = (struct ARCMSR_CDB *)(acb->vir2phy_offset +
3715*4882a593Smuzhiyun 			ccb_cdb_phy);
3716*4882a593Smuzhiyun 		pCCB = container_of(arcmsr_cdb, struct CommandControlBlock,
3717*4882a593Smuzhiyun 			arcmsr_cdb);
3718*4882a593Smuzhiyun 		poll_ccb_done |= (pCCB == poll_ccb) ? 1 : 0;
3719*4882a593Smuzhiyun 		if ((pCCB->acb != acb) ||
3720*4882a593Smuzhiyun 			(pCCB->startdone != ARCMSR_CCB_START)) {
3721*4882a593Smuzhiyun 			if (pCCB->startdone == ARCMSR_CCB_ABORTED) {
3722*4882a593Smuzhiyun 				pr_notice("arcmsr%d: scsi id = %d "
3723*4882a593Smuzhiyun 					"lun = %d ccb = '0x%p' poll command "
3724*4882a593Smuzhiyun 					"abort successfully\n"
3725*4882a593Smuzhiyun 					, acb->host->host_no
3726*4882a593Smuzhiyun 					, pCCB->pcmd->device->id
3727*4882a593Smuzhiyun 					, (u32)pCCB->pcmd->device->lun
3728*4882a593Smuzhiyun 					, pCCB);
3729*4882a593Smuzhiyun 				pCCB->pcmd->result = DID_ABORT << 16;
3730*4882a593Smuzhiyun 				arcmsr_ccb_complete(pCCB);
3731*4882a593Smuzhiyun 				continue;
3732*4882a593Smuzhiyun 			}
3733*4882a593Smuzhiyun 			pr_notice("arcmsr%d: polling an illegal "
3734*4882a593Smuzhiyun 				"ccb command done ccb = '0x%p' "
3735*4882a593Smuzhiyun 				"ccboutstandingcount = %d\n"
3736*4882a593Smuzhiyun 				, acb->host->host_no
3737*4882a593Smuzhiyun 				, pCCB
3738*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
3739*4882a593Smuzhiyun 			continue;
3740*4882a593Smuzhiyun 		}
3741*4882a593Smuzhiyun 		error = (flag_ccb & ARCMSR_CCBREPLY_FLAG_ERROR_MODE1)
3742*4882a593Smuzhiyun 			? true : false;
3743*4882a593Smuzhiyun 		arcmsr_report_ccb_state(acb, pCCB, error);
3744*4882a593Smuzhiyun 	}
3745*4882a593Smuzhiyun 	return rtn;
3746*4882a593Smuzhiyun }
3747*4882a593Smuzhiyun 
arcmsr_hbaE_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3748*4882a593Smuzhiyun static int arcmsr_hbaE_polling_ccbdone(struct AdapterControlBlock *acb,
3749*4882a593Smuzhiyun 				struct CommandControlBlock *poll_ccb)
3750*4882a593Smuzhiyun {
3751*4882a593Smuzhiyun 	bool error;
3752*4882a593Smuzhiyun 	uint32_t poll_ccb_done = 0, poll_count = 0, doneq_index;
3753*4882a593Smuzhiyun 	uint16_t cmdSMID;
3754*4882a593Smuzhiyun 	unsigned long flags;
3755*4882a593Smuzhiyun 	int rtn;
3756*4882a593Smuzhiyun 	struct CommandControlBlock *pCCB;
3757*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *reg = acb->pmuE;
3758*4882a593Smuzhiyun 
3759*4882a593Smuzhiyun 	polling_hbaC_ccb_retry:
3760*4882a593Smuzhiyun 	poll_count++;
3761*4882a593Smuzhiyun 	while (1) {
3762*4882a593Smuzhiyun 		spin_lock_irqsave(&acb->doneq_lock, flags);
3763*4882a593Smuzhiyun 		doneq_index = acb->doneq_index;
3764*4882a593Smuzhiyun 		if ((readl(&reg->reply_post_producer_index) & 0xFFFF) ==
3765*4882a593Smuzhiyun 				doneq_index) {
3766*4882a593Smuzhiyun 			spin_unlock_irqrestore(&acb->doneq_lock, flags);
3767*4882a593Smuzhiyun 			if (poll_ccb_done) {
3768*4882a593Smuzhiyun 				rtn = SUCCESS;
3769*4882a593Smuzhiyun 				break;
3770*4882a593Smuzhiyun 			} else {
3771*4882a593Smuzhiyun 				msleep(25);
3772*4882a593Smuzhiyun 				if (poll_count > 40) {
3773*4882a593Smuzhiyun 					rtn = FAILED;
3774*4882a593Smuzhiyun 					break;
3775*4882a593Smuzhiyun 				}
3776*4882a593Smuzhiyun 				goto polling_hbaC_ccb_retry;
3777*4882a593Smuzhiyun 			}
3778*4882a593Smuzhiyun 		}
3779*4882a593Smuzhiyun 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
3780*4882a593Smuzhiyun 		doneq_index++;
3781*4882a593Smuzhiyun 		if (doneq_index >= acb->completionQ_entry)
3782*4882a593Smuzhiyun 			doneq_index = 0;
3783*4882a593Smuzhiyun 		acb->doneq_index = doneq_index;
3784*4882a593Smuzhiyun 		spin_unlock_irqrestore(&acb->doneq_lock, flags);
3785*4882a593Smuzhiyun 		pCCB = acb->pccb_pool[cmdSMID];
3786*4882a593Smuzhiyun 		poll_ccb_done |= (pCCB == poll_ccb) ? 1 : 0;
3787*4882a593Smuzhiyun 		/* check if command done with no error*/
3788*4882a593Smuzhiyun 		if ((pCCB->acb != acb) || (pCCB->startdone != ARCMSR_CCB_START)) {
3789*4882a593Smuzhiyun 			if (pCCB->startdone == ARCMSR_CCB_ABORTED) {
3790*4882a593Smuzhiyun 				pr_notice("arcmsr%d: scsi id = %d "
3791*4882a593Smuzhiyun 					"lun = %d ccb = '0x%p' poll command "
3792*4882a593Smuzhiyun 					"abort successfully\n"
3793*4882a593Smuzhiyun 					, acb->host->host_no
3794*4882a593Smuzhiyun 					, pCCB->pcmd->device->id
3795*4882a593Smuzhiyun 					, (u32)pCCB->pcmd->device->lun
3796*4882a593Smuzhiyun 					, pCCB);
3797*4882a593Smuzhiyun 				pCCB->pcmd->result = DID_ABORT << 16;
3798*4882a593Smuzhiyun 				arcmsr_ccb_complete(pCCB);
3799*4882a593Smuzhiyun 				continue;
3800*4882a593Smuzhiyun 			}
3801*4882a593Smuzhiyun 			pr_notice("arcmsr%d: polling an illegal "
3802*4882a593Smuzhiyun 				"ccb command done ccb = '0x%p' "
3803*4882a593Smuzhiyun 				"ccboutstandingcount = %d\n"
3804*4882a593Smuzhiyun 				, acb->host->host_no
3805*4882a593Smuzhiyun 				, pCCB
3806*4882a593Smuzhiyun 				, atomic_read(&acb->ccboutstandingcount));
3807*4882a593Smuzhiyun 			continue;
3808*4882a593Smuzhiyun 		}
3809*4882a593Smuzhiyun 		error = (acb->pCompletionQ[doneq_index].cmdFlag &
3810*4882a593Smuzhiyun 			ARCMSR_CCBREPLY_FLAG_ERROR_MODE1) ? true : false;
3811*4882a593Smuzhiyun 		arcmsr_report_ccb_state(acb, pCCB, error);
3812*4882a593Smuzhiyun 	}
3813*4882a593Smuzhiyun 	writel(doneq_index, &reg->reply_post_consumer_index);
3814*4882a593Smuzhiyun 	return rtn;
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun 
arcmsr_polling_ccbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_ccb)3817*4882a593Smuzhiyun static int arcmsr_polling_ccbdone(struct AdapterControlBlock *acb,
3818*4882a593Smuzhiyun 					struct CommandControlBlock *poll_ccb)
3819*4882a593Smuzhiyun {
3820*4882a593Smuzhiyun 	int rtn = 0;
3821*4882a593Smuzhiyun 	switch (acb->adapter_type) {
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
3824*4882a593Smuzhiyun 		rtn = arcmsr_hbaA_polling_ccbdone(acb, poll_ccb);
3825*4882a593Smuzhiyun 		break;
3826*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
3827*4882a593Smuzhiyun 		rtn = arcmsr_hbaB_polling_ccbdone(acb, poll_ccb);
3828*4882a593Smuzhiyun 		break;
3829*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
3830*4882a593Smuzhiyun 		rtn = arcmsr_hbaC_polling_ccbdone(acb, poll_ccb);
3831*4882a593Smuzhiyun 		break;
3832*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
3833*4882a593Smuzhiyun 		rtn = arcmsr_hbaD_polling_ccbdone(acb, poll_ccb);
3834*4882a593Smuzhiyun 		break;
3835*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
3836*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
3837*4882a593Smuzhiyun 		rtn = arcmsr_hbaE_polling_ccbdone(acb, poll_ccb);
3838*4882a593Smuzhiyun 		break;
3839*4882a593Smuzhiyun 	}
3840*4882a593Smuzhiyun 	return rtn;
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun 
arcmsr_set_iop_datetime(struct timer_list * t)3843*4882a593Smuzhiyun static void arcmsr_set_iop_datetime(struct timer_list *t)
3844*4882a593Smuzhiyun {
3845*4882a593Smuzhiyun 	struct AdapterControlBlock *pacb = from_timer(pacb, t, refresh_timer);
3846*4882a593Smuzhiyun 	unsigned int next_time;
3847*4882a593Smuzhiyun 	struct tm tm;
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun 	union {
3850*4882a593Smuzhiyun 		struct	{
3851*4882a593Smuzhiyun 		uint16_t	signature;
3852*4882a593Smuzhiyun 		uint8_t		year;
3853*4882a593Smuzhiyun 		uint8_t		month;
3854*4882a593Smuzhiyun 		uint8_t		date;
3855*4882a593Smuzhiyun 		uint8_t		hour;
3856*4882a593Smuzhiyun 		uint8_t		minute;
3857*4882a593Smuzhiyun 		uint8_t		second;
3858*4882a593Smuzhiyun 		} a;
3859*4882a593Smuzhiyun 		struct	{
3860*4882a593Smuzhiyun 		uint32_t	msg_time[2];
3861*4882a593Smuzhiyun 		} b;
3862*4882a593Smuzhiyun 	} datetime;
3863*4882a593Smuzhiyun 
3864*4882a593Smuzhiyun 	time64_to_tm(ktime_get_real_seconds(), -sys_tz.tz_minuteswest * 60, &tm);
3865*4882a593Smuzhiyun 
3866*4882a593Smuzhiyun 	datetime.a.signature = 0x55AA;
3867*4882a593Smuzhiyun 	datetime.a.year = tm.tm_year - 100; /* base 2000 instead of 1900 */
3868*4882a593Smuzhiyun 	datetime.a.month = tm.tm_mon;
3869*4882a593Smuzhiyun 	datetime.a.date = tm.tm_mday;
3870*4882a593Smuzhiyun 	datetime.a.hour = tm.tm_hour;
3871*4882a593Smuzhiyun 	datetime.a.minute = tm.tm_min;
3872*4882a593Smuzhiyun 	datetime.a.second = tm.tm_sec;
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun 	switch (pacb->adapter_type) {
3875*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_A: {
3876*4882a593Smuzhiyun 			struct MessageUnit_A __iomem *reg = pacb->pmuA;
3877*4882a593Smuzhiyun 			writel(datetime.b.msg_time[0], &reg->message_rwbuffer[0]);
3878*4882a593Smuzhiyun 			writel(datetime.b.msg_time[1], &reg->message_rwbuffer[1]);
3879*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SYNC_TIMER, &reg->inbound_msgaddr0);
3880*4882a593Smuzhiyun 			break;
3881*4882a593Smuzhiyun 		}
3882*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_B: {
3883*4882a593Smuzhiyun 			uint32_t __iomem *rwbuffer;
3884*4882a593Smuzhiyun 			struct MessageUnit_B *reg = pacb->pmuB;
3885*4882a593Smuzhiyun 			rwbuffer = reg->message_rwbuffer;
3886*4882a593Smuzhiyun 			writel(datetime.b.msg_time[0], rwbuffer++);
3887*4882a593Smuzhiyun 			writel(datetime.b.msg_time[1], rwbuffer++);
3888*4882a593Smuzhiyun 			writel(ARCMSR_MESSAGE_SYNC_TIMER, reg->drv2iop_doorbell);
3889*4882a593Smuzhiyun 			break;
3890*4882a593Smuzhiyun 		}
3891*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_C: {
3892*4882a593Smuzhiyun 			struct MessageUnit_C __iomem *reg = pacb->pmuC;
3893*4882a593Smuzhiyun 			writel(datetime.b.msg_time[0], &reg->msgcode_rwbuffer[0]);
3894*4882a593Smuzhiyun 			writel(datetime.b.msg_time[1], &reg->msgcode_rwbuffer[1]);
3895*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SYNC_TIMER, &reg->inbound_msgaddr0);
3896*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
3897*4882a593Smuzhiyun 			break;
3898*4882a593Smuzhiyun 		}
3899*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_D: {
3900*4882a593Smuzhiyun 			uint32_t __iomem *rwbuffer;
3901*4882a593Smuzhiyun 			struct MessageUnit_D *reg = pacb->pmuD;
3902*4882a593Smuzhiyun 			rwbuffer = reg->msgcode_rwbuffer;
3903*4882a593Smuzhiyun 			writel(datetime.b.msg_time[0], rwbuffer++);
3904*4882a593Smuzhiyun 			writel(datetime.b.msg_time[1], rwbuffer++);
3905*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SYNC_TIMER, reg->inbound_msgaddr0);
3906*4882a593Smuzhiyun 			break;
3907*4882a593Smuzhiyun 		}
3908*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_E: {
3909*4882a593Smuzhiyun 			struct MessageUnit_E __iomem *reg = pacb->pmuE;
3910*4882a593Smuzhiyun 			writel(datetime.b.msg_time[0], &reg->msgcode_rwbuffer[0]);
3911*4882a593Smuzhiyun 			writel(datetime.b.msg_time[1], &reg->msgcode_rwbuffer[1]);
3912*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SYNC_TIMER, &reg->inbound_msgaddr0);
3913*4882a593Smuzhiyun 			pacb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3914*4882a593Smuzhiyun 			writel(pacb->out_doorbell, &reg->iobound_doorbell);
3915*4882a593Smuzhiyun 			break;
3916*4882a593Smuzhiyun 		}
3917*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_F: {
3918*4882a593Smuzhiyun 			struct MessageUnit_F __iomem *reg = pacb->pmuF;
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun 			pacb->msgcode_rwbuffer[0] = datetime.b.msg_time[0];
3921*4882a593Smuzhiyun 			pacb->msgcode_rwbuffer[1] = datetime.b.msg_time[1];
3922*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SYNC_TIMER, &reg->inbound_msgaddr0);
3923*4882a593Smuzhiyun 			pacb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3924*4882a593Smuzhiyun 			writel(pacb->out_doorbell, &reg->iobound_doorbell);
3925*4882a593Smuzhiyun 			break;
3926*4882a593Smuzhiyun 		}
3927*4882a593Smuzhiyun 	}
3928*4882a593Smuzhiyun 	if (sys_tz.tz_minuteswest)
3929*4882a593Smuzhiyun 		next_time = ARCMSR_HOURS;
3930*4882a593Smuzhiyun 	else
3931*4882a593Smuzhiyun 		next_time = ARCMSR_MINUTES;
3932*4882a593Smuzhiyun 	mod_timer(&pacb->refresh_timer, jiffies + msecs_to_jiffies(next_time));
3933*4882a593Smuzhiyun }
3934*4882a593Smuzhiyun 
arcmsr_iop_confirm(struct AdapterControlBlock * acb)3935*4882a593Smuzhiyun static int arcmsr_iop_confirm(struct AdapterControlBlock *acb)
3936*4882a593Smuzhiyun {
3937*4882a593Smuzhiyun 	uint32_t cdb_phyaddr, cdb_phyaddr_hi32;
3938*4882a593Smuzhiyun 	dma_addr_t dma_coherent_handle;
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	/*
3941*4882a593Smuzhiyun 	********************************************************************
3942*4882a593Smuzhiyun 	** here we need to tell iop 331 our freeccb.HighPart
3943*4882a593Smuzhiyun 	** if freeccb.HighPart is not zero
3944*4882a593Smuzhiyun 	********************************************************************
3945*4882a593Smuzhiyun 	*/
3946*4882a593Smuzhiyun 	switch (acb->adapter_type) {
3947*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
3948*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
3949*4882a593Smuzhiyun 		dma_coherent_handle = acb->dma_coherent_handle2;
3950*4882a593Smuzhiyun 		break;
3951*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
3952*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
3953*4882a593Smuzhiyun 		dma_coherent_handle = acb->dma_coherent_handle +
3954*4882a593Smuzhiyun 			offsetof(struct CommandControlBlock, arcmsr_cdb);
3955*4882a593Smuzhiyun 		break;
3956*4882a593Smuzhiyun 	default:
3957*4882a593Smuzhiyun 		dma_coherent_handle = acb->dma_coherent_handle;
3958*4882a593Smuzhiyun 		break;
3959*4882a593Smuzhiyun 	}
3960*4882a593Smuzhiyun 	cdb_phyaddr = lower_32_bits(dma_coherent_handle);
3961*4882a593Smuzhiyun 	cdb_phyaddr_hi32 = upper_32_bits(dma_coherent_handle);
3962*4882a593Smuzhiyun 	acb->cdb_phyaddr_hi32 = cdb_phyaddr_hi32;
3963*4882a593Smuzhiyun 	acb->cdb_phyadd_hipart = ((uint64_t)cdb_phyaddr_hi32) << 32;
3964*4882a593Smuzhiyun 	/*
3965*4882a593Smuzhiyun 	***********************************************************************
3966*4882a593Smuzhiyun 	**    if adapter type B, set window of "post command Q"
3967*4882a593Smuzhiyun 	***********************************************************************
3968*4882a593Smuzhiyun 	*/
3969*4882a593Smuzhiyun 	switch (acb->adapter_type) {
3970*4882a593Smuzhiyun 
3971*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
3972*4882a593Smuzhiyun 		if (cdb_phyaddr_hi32 != 0) {
3973*4882a593Smuzhiyun 			struct MessageUnit_A __iomem *reg = acb->pmuA;
3974*4882a593Smuzhiyun 			writel(ARCMSR_SIGNATURE_SET_CONFIG, \
3975*4882a593Smuzhiyun 						&reg->message_rwbuffer[0]);
3976*4882a593Smuzhiyun 			writel(cdb_phyaddr_hi32, &reg->message_rwbuffer[1]);
3977*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SET_CONFIG, \
3978*4882a593Smuzhiyun 							&reg->inbound_msgaddr0);
3979*4882a593Smuzhiyun 			if (!arcmsr_hbaA_wait_msgint_ready(acb)) {
3980*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: ""set ccb high \
3981*4882a593Smuzhiyun 				part physical address timeout\n",
3982*4882a593Smuzhiyun 				acb->host->host_no);
3983*4882a593Smuzhiyun 				return 1;
3984*4882a593Smuzhiyun 			}
3985*4882a593Smuzhiyun 		}
3986*4882a593Smuzhiyun 		}
3987*4882a593Smuzhiyun 		break;
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
3990*4882a593Smuzhiyun 		uint32_t __iomem *rwbuffer;
3991*4882a593Smuzhiyun 
3992*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
3993*4882a593Smuzhiyun 		reg->postq_index = 0;
3994*4882a593Smuzhiyun 		reg->doneq_index = 0;
3995*4882a593Smuzhiyun 		writel(ARCMSR_MESSAGE_SET_POST_WINDOW, reg->drv2iop_doorbell);
3996*4882a593Smuzhiyun 		if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
3997*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: cannot set driver mode\n", \
3998*4882a593Smuzhiyun 				acb->host->host_no);
3999*4882a593Smuzhiyun 			return 1;
4000*4882a593Smuzhiyun 		}
4001*4882a593Smuzhiyun 		rwbuffer = reg->message_rwbuffer;
4002*4882a593Smuzhiyun 		/* driver "set config" signature */
4003*4882a593Smuzhiyun 		writel(ARCMSR_SIGNATURE_SET_CONFIG, rwbuffer++);
4004*4882a593Smuzhiyun 		/* normal should be zero */
4005*4882a593Smuzhiyun 		writel(cdb_phyaddr_hi32, rwbuffer++);
4006*4882a593Smuzhiyun 		/* postQ size (256 + 8)*4	 */
4007*4882a593Smuzhiyun 		writel(cdb_phyaddr, rwbuffer++);
4008*4882a593Smuzhiyun 		/* doneQ size (256 + 8)*4	 */
4009*4882a593Smuzhiyun 		writel(cdb_phyaddr + 1056, rwbuffer++);
4010*4882a593Smuzhiyun 		/* ccb maxQ size must be --> [(256 + 8)*4]*/
4011*4882a593Smuzhiyun 		writel(1056, rwbuffer);
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun 		writel(ARCMSR_MESSAGE_SET_CONFIG, reg->drv2iop_doorbell);
4014*4882a593Smuzhiyun 		if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
4015*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: 'set command Q window' \
4016*4882a593Smuzhiyun 			timeout \n",acb->host->host_no);
4017*4882a593Smuzhiyun 			return 1;
4018*4882a593Smuzhiyun 		}
4019*4882a593Smuzhiyun 		writel(ARCMSR_MESSAGE_START_DRIVER_MODE, reg->drv2iop_doorbell);
4020*4882a593Smuzhiyun 		if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
4021*4882a593Smuzhiyun 			pr_err("arcmsr%d: can't set driver mode.\n",
4022*4882a593Smuzhiyun 				acb->host->host_no);
4023*4882a593Smuzhiyun 			return 1;
4024*4882a593Smuzhiyun 		}
4025*4882a593Smuzhiyun 		}
4026*4882a593Smuzhiyun 		break;
4027*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
4028*4882a593Smuzhiyun 			struct MessageUnit_C __iomem *reg = acb->pmuC;
4029*4882a593Smuzhiyun 
4030*4882a593Smuzhiyun 			printk(KERN_NOTICE "arcmsr%d: cdb_phyaddr_hi32=0x%x\n",
4031*4882a593Smuzhiyun 					acb->adapter_index, cdb_phyaddr_hi32);
4032*4882a593Smuzhiyun 			writel(ARCMSR_SIGNATURE_SET_CONFIG, &reg->msgcode_rwbuffer[0]);
4033*4882a593Smuzhiyun 			writel(cdb_phyaddr_hi32, &reg->msgcode_rwbuffer[1]);
4034*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_SET_CONFIG, &reg->inbound_msgaddr0);
4035*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
4036*4882a593Smuzhiyun 			if (!arcmsr_hbaC_wait_msgint_ready(acb)) {
4037*4882a593Smuzhiyun 				printk(KERN_NOTICE "arcmsr%d: 'set command Q window' \
4038*4882a593Smuzhiyun 				timeout \n", acb->host->host_no);
4039*4882a593Smuzhiyun 				return 1;
4040*4882a593Smuzhiyun 			}
4041*4882a593Smuzhiyun 		}
4042*4882a593Smuzhiyun 		break;
4043*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
4044*4882a593Smuzhiyun 		uint32_t __iomem *rwbuffer;
4045*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
4046*4882a593Smuzhiyun 		reg->postq_index = 0;
4047*4882a593Smuzhiyun 		reg->doneq_index = 0;
4048*4882a593Smuzhiyun 		rwbuffer = reg->msgcode_rwbuffer;
4049*4882a593Smuzhiyun 		writel(ARCMSR_SIGNATURE_SET_CONFIG, rwbuffer++);
4050*4882a593Smuzhiyun 		writel(cdb_phyaddr_hi32, rwbuffer++);
4051*4882a593Smuzhiyun 		writel(cdb_phyaddr, rwbuffer++);
4052*4882a593Smuzhiyun 		writel(cdb_phyaddr + (ARCMSR_MAX_ARC1214_POSTQUEUE *
4053*4882a593Smuzhiyun 			sizeof(struct InBound_SRB)), rwbuffer++);
4054*4882a593Smuzhiyun 		writel(0x100, rwbuffer);
4055*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_MESG0_SET_CONFIG, reg->inbound_msgaddr0);
4056*4882a593Smuzhiyun 		if (!arcmsr_hbaD_wait_msgint_ready(acb)) {
4057*4882a593Smuzhiyun 			pr_notice("arcmsr%d: 'set command Q window' timeout\n",
4058*4882a593Smuzhiyun 				acb->host->host_no);
4059*4882a593Smuzhiyun 			return 1;
4060*4882a593Smuzhiyun 		}
4061*4882a593Smuzhiyun 		}
4062*4882a593Smuzhiyun 		break;
4063*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E: {
4064*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
4065*4882a593Smuzhiyun 		writel(ARCMSR_SIGNATURE_SET_CONFIG, &reg->msgcode_rwbuffer[0]);
4066*4882a593Smuzhiyun 		writel(ARCMSR_SIGNATURE_1884, &reg->msgcode_rwbuffer[1]);
4067*4882a593Smuzhiyun 		writel(cdb_phyaddr, &reg->msgcode_rwbuffer[2]);
4068*4882a593Smuzhiyun 		writel(cdb_phyaddr_hi32, &reg->msgcode_rwbuffer[3]);
4069*4882a593Smuzhiyun 		writel(acb->ccbsize, &reg->msgcode_rwbuffer[4]);
4070*4882a593Smuzhiyun 		writel(lower_32_bits(acb->dma_coherent_handle2), &reg->msgcode_rwbuffer[5]);
4071*4882a593Smuzhiyun 		writel(upper_32_bits(acb->dma_coherent_handle2), &reg->msgcode_rwbuffer[6]);
4072*4882a593Smuzhiyun 		writel(acb->ioqueue_size, &reg->msgcode_rwbuffer[7]);
4073*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_MESG0_SET_CONFIG, &reg->inbound_msgaddr0);
4074*4882a593Smuzhiyun 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4075*4882a593Smuzhiyun 		writel(acb->out_doorbell, &reg->iobound_doorbell);
4076*4882a593Smuzhiyun 		if (!arcmsr_hbaE_wait_msgint_ready(acb)) {
4077*4882a593Smuzhiyun 			pr_notice("arcmsr%d: 'set command Q window' timeout \n",
4078*4882a593Smuzhiyun 				acb->host->host_no);
4079*4882a593Smuzhiyun 			return 1;
4080*4882a593Smuzhiyun 		}
4081*4882a593Smuzhiyun 		}
4082*4882a593Smuzhiyun 		break;
4083*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
4084*4882a593Smuzhiyun 		struct MessageUnit_F __iomem *reg = acb->pmuF;
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[0] = ARCMSR_SIGNATURE_SET_CONFIG;
4087*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[1] = ARCMSR_SIGNATURE_1886;
4088*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[2] = cdb_phyaddr;
4089*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[3] = cdb_phyaddr_hi32;
4090*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[4] = acb->ccbsize;
4091*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[5] = lower_32_bits(acb->dma_coherent_handle2);
4092*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[6] = upper_32_bits(acb->dma_coherent_handle2);
4093*4882a593Smuzhiyun 		acb->msgcode_rwbuffer[7] = acb->completeQ_size;
4094*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_MESG0_SET_CONFIG, &reg->inbound_msgaddr0);
4095*4882a593Smuzhiyun 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4096*4882a593Smuzhiyun 		writel(acb->out_doorbell, &reg->iobound_doorbell);
4097*4882a593Smuzhiyun 		if (!arcmsr_hbaE_wait_msgint_ready(acb)) {
4098*4882a593Smuzhiyun 			pr_notice("arcmsr%d: 'set command Q window' timeout\n",
4099*4882a593Smuzhiyun 				acb->host->host_no);
4100*4882a593Smuzhiyun 			return 1;
4101*4882a593Smuzhiyun 		}
4102*4882a593Smuzhiyun 		}
4103*4882a593Smuzhiyun 		break;
4104*4882a593Smuzhiyun 	}
4105*4882a593Smuzhiyun 	return 0;
4106*4882a593Smuzhiyun }
4107*4882a593Smuzhiyun 
arcmsr_wait_firmware_ready(struct AdapterControlBlock * acb)4108*4882a593Smuzhiyun static void arcmsr_wait_firmware_ready(struct AdapterControlBlock *acb)
4109*4882a593Smuzhiyun {
4110*4882a593Smuzhiyun 	uint32_t firmware_state = 0;
4111*4882a593Smuzhiyun 	switch (acb->adapter_type) {
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
4114*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
4115*4882a593Smuzhiyun 		do {
4116*4882a593Smuzhiyun 			if (!(acb->acb_flags & ACB_F_IOP_INITED))
4117*4882a593Smuzhiyun 				msleep(20);
4118*4882a593Smuzhiyun 			firmware_state = readl(&reg->outbound_msgaddr1);
4119*4882a593Smuzhiyun 		} while ((firmware_state & ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK) == 0);
4120*4882a593Smuzhiyun 		}
4121*4882a593Smuzhiyun 		break;
4122*4882a593Smuzhiyun 
4123*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
4124*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
4125*4882a593Smuzhiyun 		do {
4126*4882a593Smuzhiyun 			if (!(acb->acb_flags & ACB_F_IOP_INITED))
4127*4882a593Smuzhiyun 				msleep(20);
4128*4882a593Smuzhiyun 			firmware_state = readl(reg->iop2drv_doorbell);
4129*4882a593Smuzhiyun 		} while ((firmware_state & ARCMSR_MESSAGE_FIRMWARE_OK) == 0);
4130*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_END_OF_INTERRUPT, reg->drv2iop_doorbell);
4131*4882a593Smuzhiyun 		}
4132*4882a593Smuzhiyun 		break;
4133*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
4134*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
4135*4882a593Smuzhiyun 		do {
4136*4882a593Smuzhiyun 			if (!(acb->acb_flags & ACB_F_IOP_INITED))
4137*4882a593Smuzhiyun 				msleep(20);
4138*4882a593Smuzhiyun 			firmware_state = readl(&reg->outbound_msgaddr1);
4139*4882a593Smuzhiyun 		} while ((firmware_state & ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK) == 0);
4140*4882a593Smuzhiyun 		}
4141*4882a593Smuzhiyun 		break;
4142*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
4143*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
4144*4882a593Smuzhiyun 		do {
4145*4882a593Smuzhiyun 			if (!(acb->acb_flags & ACB_F_IOP_INITED))
4146*4882a593Smuzhiyun 				msleep(20);
4147*4882a593Smuzhiyun 			firmware_state = readl(reg->outbound_msgaddr1);
4148*4882a593Smuzhiyun 		} while ((firmware_state &
4149*4882a593Smuzhiyun 			ARCMSR_ARC1214_MESSAGE_FIRMWARE_OK) == 0);
4150*4882a593Smuzhiyun 		}
4151*4882a593Smuzhiyun 		break;
4152*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
4153*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
4154*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
4155*4882a593Smuzhiyun 		do {
4156*4882a593Smuzhiyun 			if (!(acb->acb_flags & ACB_F_IOP_INITED))
4157*4882a593Smuzhiyun 				msleep(20);
4158*4882a593Smuzhiyun 			firmware_state = readl(&reg->outbound_msgaddr1);
4159*4882a593Smuzhiyun 		} while ((firmware_state & ARCMSR_HBEMU_MESSAGE_FIRMWARE_OK) == 0);
4160*4882a593Smuzhiyun 		}
4161*4882a593Smuzhiyun 		break;
4162*4882a593Smuzhiyun 	}
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun 
arcmsr_request_device_map(struct timer_list * t)4165*4882a593Smuzhiyun static void arcmsr_request_device_map(struct timer_list *t)
4166*4882a593Smuzhiyun {
4167*4882a593Smuzhiyun 	struct AdapterControlBlock *acb = from_timer(acb, t, eternal_timer);
4168*4882a593Smuzhiyun 	if (acb->acb_flags & (ACB_F_MSG_GET_CONFIG | ACB_F_BUS_RESET | ACB_F_ABORT)) {
4169*4882a593Smuzhiyun 		mod_timer(&acb->eternal_timer, jiffies + msecs_to_jiffies(6 * HZ));
4170*4882a593Smuzhiyun 	} else {
4171*4882a593Smuzhiyun 		acb->fw_flag = FW_NORMAL;
4172*4882a593Smuzhiyun 		switch (acb->adapter_type) {
4173*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_A: {
4174*4882a593Smuzhiyun 			struct MessageUnit_A __iomem *reg = acb->pmuA;
4175*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
4176*4882a593Smuzhiyun 			break;
4177*4882a593Smuzhiyun 			}
4178*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_B: {
4179*4882a593Smuzhiyun 			struct MessageUnit_B *reg = acb->pmuB;
4180*4882a593Smuzhiyun 			writel(ARCMSR_MESSAGE_GET_CONFIG, reg->drv2iop_doorbell);
4181*4882a593Smuzhiyun 			break;
4182*4882a593Smuzhiyun 			}
4183*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_C: {
4184*4882a593Smuzhiyun 			struct MessageUnit_C __iomem *reg = acb->pmuC;
4185*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
4186*4882a593Smuzhiyun 			writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &reg->inbound_doorbell);
4187*4882a593Smuzhiyun 			break;
4188*4882a593Smuzhiyun 			}
4189*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_D: {
4190*4882a593Smuzhiyun 			struct MessageUnit_D *reg = acb->pmuD;
4191*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, reg->inbound_msgaddr0);
4192*4882a593Smuzhiyun 			break;
4193*4882a593Smuzhiyun 			}
4194*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_E: {
4195*4882a593Smuzhiyun 			struct MessageUnit_E __iomem *reg = acb->pmuE;
4196*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
4197*4882a593Smuzhiyun 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4198*4882a593Smuzhiyun 			writel(acb->out_doorbell, &reg->iobound_doorbell);
4199*4882a593Smuzhiyun 			break;
4200*4882a593Smuzhiyun 			}
4201*4882a593Smuzhiyun 		case ACB_ADAPTER_TYPE_F: {
4202*4882a593Smuzhiyun 			struct MessageUnit_F __iomem *reg = acb->pmuF;
4203*4882a593Smuzhiyun 			uint32_t outMsg1 = readl(&reg->outbound_msgaddr1);
4204*4882a593Smuzhiyun 
4205*4882a593Smuzhiyun 			if (!(outMsg1 & ARCMSR_HBFMU_MESSAGE_FIRMWARE_OK) ||
4206*4882a593Smuzhiyun 				(outMsg1 & ARCMSR_HBFMU_MESSAGE_NO_VOLUME_CHANGE))
4207*4882a593Smuzhiyun 				goto nxt6s;
4208*4882a593Smuzhiyun 			writel(ARCMSR_INBOUND_MESG0_GET_CONFIG, &reg->inbound_msgaddr0);
4209*4882a593Smuzhiyun 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4210*4882a593Smuzhiyun 			writel(acb->out_doorbell, &reg->iobound_doorbell);
4211*4882a593Smuzhiyun 			break;
4212*4882a593Smuzhiyun 			}
4213*4882a593Smuzhiyun 		default:
4214*4882a593Smuzhiyun 			return;
4215*4882a593Smuzhiyun 		}
4216*4882a593Smuzhiyun 		acb->acb_flags |= ACB_F_MSG_GET_CONFIG;
4217*4882a593Smuzhiyun nxt6s:
4218*4882a593Smuzhiyun 		mod_timer(&acb->eternal_timer, jiffies + msecs_to_jiffies(6 * HZ));
4219*4882a593Smuzhiyun 	}
4220*4882a593Smuzhiyun }
4221*4882a593Smuzhiyun 
arcmsr_hbaA_start_bgrb(struct AdapterControlBlock * acb)4222*4882a593Smuzhiyun static void arcmsr_hbaA_start_bgrb(struct AdapterControlBlock *acb)
4223*4882a593Smuzhiyun {
4224*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *reg = acb->pmuA;
4225*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
4226*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_START_BGRB, &reg->inbound_msgaddr0);
4227*4882a593Smuzhiyun 	if (!arcmsr_hbaA_wait_msgint_ready(acb)) {
4228*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'start adapter background \
4229*4882a593Smuzhiyun 				rebuild' timeout \n", acb->host->host_no);
4230*4882a593Smuzhiyun 	}
4231*4882a593Smuzhiyun }
4232*4882a593Smuzhiyun 
arcmsr_hbaB_start_bgrb(struct AdapterControlBlock * acb)4233*4882a593Smuzhiyun static void arcmsr_hbaB_start_bgrb(struct AdapterControlBlock *acb)
4234*4882a593Smuzhiyun {
4235*4882a593Smuzhiyun 	struct MessageUnit_B *reg = acb->pmuB;
4236*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
4237*4882a593Smuzhiyun 	writel(ARCMSR_MESSAGE_START_BGRB, reg->drv2iop_doorbell);
4238*4882a593Smuzhiyun 	if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
4239*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'start adapter background \
4240*4882a593Smuzhiyun 				rebuild' timeout \n",acb->host->host_no);
4241*4882a593Smuzhiyun 	}
4242*4882a593Smuzhiyun }
4243*4882a593Smuzhiyun 
arcmsr_hbaC_start_bgrb(struct AdapterControlBlock * pACB)4244*4882a593Smuzhiyun static void arcmsr_hbaC_start_bgrb(struct AdapterControlBlock *pACB)
4245*4882a593Smuzhiyun {
4246*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *phbcmu = pACB->pmuC;
4247*4882a593Smuzhiyun 	pACB->acb_flags |= ACB_F_MSG_START_BGRB;
4248*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_START_BGRB, &phbcmu->inbound_msgaddr0);
4249*4882a593Smuzhiyun 	writel(ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE, &phbcmu->inbound_doorbell);
4250*4882a593Smuzhiyun 	if (!arcmsr_hbaC_wait_msgint_ready(pACB)) {
4251*4882a593Smuzhiyun 		printk(KERN_NOTICE "arcmsr%d: wait 'start adapter background \
4252*4882a593Smuzhiyun 				rebuild' timeout \n", pACB->host->host_no);
4253*4882a593Smuzhiyun 	}
4254*4882a593Smuzhiyun 	return;
4255*4882a593Smuzhiyun }
4256*4882a593Smuzhiyun 
arcmsr_hbaD_start_bgrb(struct AdapterControlBlock * pACB)4257*4882a593Smuzhiyun static void arcmsr_hbaD_start_bgrb(struct AdapterControlBlock *pACB)
4258*4882a593Smuzhiyun {
4259*4882a593Smuzhiyun 	struct MessageUnit_D *pmu = pACB->pmuD;
4260*4882a593Smuzhiyun 
4261*4882a593Smuzhiyun 	pACB->acb_flags |= ACB_F_MSG_START_BGRB;
4262*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_START_BGRB, pmu->inbound_msgaddr0);
4263*4882a593Smuzhiyun 	if (!arcmsr_hbaD_wait_msgint_ready(pACB)) {
4264*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'start adapter "
4265*4882a593Smuzhiyun 			"background rebuild' timeout\n", pACB->host->host_no);
4266*4882a593Smuzhiyun 	}
4267*4882a593Smuzhiyun }
4268*4882a593Smuzhiyun 
arcmsr_hbaE_start_bgrb(struct AdapterControlBlock * pACB)4269*4882a593Smuzhiyun static void arcmsr_hbaE_start_bgrb(struct AdapterControlBlock *pACB)
4270*4882a593Smuzhiyun {
4271*4882a593Smuzhiyun 	struct MessageUnit_E __iomem *pmu = pACB->pmuE;
4272*4882a593Smuzhiyun 
4273*4882a593Smuzhiyun 	pACB->acb_flags |= ACB_F_MSG_START_BGRB;
4274*4882a593Smuzhiyun 	writel(ARCMSR_INBOUND_MESG0_START_BGRB, &pmu->inbound_msgaddr0);
4275*4882a593Smuzhiyun 	pACB->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4276*4882a593Smuzhiyun 	writel(pACB->out_doorbell, &pmu->iobound_doorbell);
4277*4882a593Smuzhiyun 	if (!arcmsr_hbaE_wait_msgint_ready(pACB)) {
4278*4882a593Smuzhiyun 		pr_notice("arcmsr%d: wait 'start adapter "
4279*4882a593Smuzhiyun 			"background rebuild' timeout \n", pACB->host->host_no);
4280*4882a593Smuzhiyun 	}
4281*4882a593Smuzhiyun }
4282*4882a593Smuzhiyun 
arcmsr_start_adapter_bgrb(struct AdapterControlBlock * acb)4283*4882a593Smuzhiyun static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb)
4284*4882a593Smuzhiyun {
4285*4882a593Smuzhiyun 	switch (acb->adapter_type) {
4286*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
4287*4882a593Smuzhiyun 		arcmsr_hbaA_start_bgrb(acb);
4288*4882a593Smuzhiyun 		break;
4289*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
4290*4882a593Smuzhiyun 		arcmsr_hbaB_start_bgrb(acb);
4291*4882a593Smuzhiyun 		break;
4292*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
4293*4882a593Smuzhiyun 		arcmsr_hbaC_start_bgrb(acb);
4294*4882a593Smuzhiyun 		break;
4295*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:
4296*4882a593Smuzhiyun 		arcmsr_hbaD_start_bgrb(acb);
4297*4882a593Smuzhiyun 		break;
4298*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
4299*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:
4300*4882a593Smuzhiyun 		arcmsr_hbaE_start_bgrb(acb);
4301*4882a593Smuzhiyun 		break;
4302*4882a593Smuzhiyun 	}
4303*4882a593Smuzhiyun }
4304*4882a593Smuzhiyun 
arcmsr_clear_doorbell_queue_buffer(struct AdapterControlBlock * acb)4305*4882a593Smuzhiyun static void arcmsr_clear_doorbell_queue_buffer(struct AdapterControlBlock *acb)
4306*4882a593Smuzhiyun {
4307*4882a593Smuzhiyun 	switch (acb->adapter_type) {
4308*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A: {
4309*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
4310*4882a593Smuzhiyun 		uint32_t outbound_doorbell;
4311*4882a593Smuzhiyun 		/* empty doorbell Qbuffer if door bell ringed */
4312*4882a593Smuzhiyun 		outbound_doorbell = readl(&reg->outbound_doorbell);
4313*4882a593Smuzhiyun 		/*clear doorbell interrupt */
4314*4882a593Smuzhiyun 		writel(outbound_doorbell, &reg->outbound_doorbell);
4315*4882a593Smuzhiyun 		writel(ARCMSR_INBOUND_DRIVER_DATA_READ_OK, &reg->inbound_doorbell);
4316*4882a593Smuzhiyun 		}
4317*4882a593Smuzhiyun 		break;
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B: {
4320*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
4321*4882a593Smuzhiyun 		uint32_t outbound_doorbell, i;
4322*4882a593Smuzhiyun 		writel(ARCMSR_DOORBELL_INT_CLEAR_PATTERN, reg->iop2drv_doorbell);
4323*4882a593Smuzhiyun 		writel(ARCMSR_DRV2IOP_DATA_READ_OK, reg->drv2iop_doorbell);
4324*4882a593Smuzhiyun 		/* let IOP know data has been read */
4325*4882a593Smuzhiyun 		for(i=0; i < 200; i++) {
4326*4882a593Smuzhiyun 			msleep(20);
4327*4882a593Smuzhiyun 			outbound_doorbell = readl(reg->iop2drv_doorbell);
4328*4882a593Smuzhiyun 			if( outbound_doorbell & ARCMSR_IOP2DRV_DATA_WRITE_OK) {
4329*4882a593Smuzhiyun 				writel(ARCMSR_DOORBELL_INT_CLEAR_PATTERN, reg->iop2drv_doorbell);
4330*4882a593Smuzhiyun 				writel(ARCMSR_DRV2IOP_DATA_READ_OK, reg->drv2iop_doorbell);
4331*4882a593Smuzhiyun 			} else
4332*4882a593Smuzhiyun 				break;
4333*4882a593Smuzhiyun 		}
4334*4882a593Smuzhiyun 		}
4335*4882a593Smuzhiyun 		break;
4336*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C: {
4337*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
4338*4882a593Smuzhiyun 		uint32_t outbound_doorbell, i;
4339*4882a593Smuzhiyun 		/* empty doorbell Qbuffer if door bell ringed */
4340*4882a593Smuzhiyun 		outbound_doorbell = readl(&reg->outbound_doorbell);
4341*4882a593Smuzhiyun 		writel(outbound_doorbell, &reg->outbound_doorbell_clear);
4342*4882a593Smuzhiyun 		writel(ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK, &reg->inbound_doorbell);
4343*4882a593Smuzhiyun 		for (i = 0; i < 200; i++) {
4344*4882a593Smuzhiyun 			msleep(20);
4345*4882a593Smuzhiyun 			outbound_doorbell = readl(&reg->outbound_doorbell);
4346*4882a593Smuzhiyun 			if (outbound_doorbell &
4347*4882a593Smuzhiyun 				ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK) {
4348*4882a593Smuzhiyun 				writel(outbound_doorbell,
4349*4882a593Smuzhiyun 					&reg->outbound_doorbell_clear);
4350*4882a593Smuzhiyun 				writel(ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK,
4351*4882a593Smuzhiyun 					&reg->inbound_doorbell);
4352*4882a593Smuzhiyun 			} else
4353*4882a593Smuzhiyun 				break;
4354*4882a593Smuzhiyun 		}
4355*4882a593Smuzhiyun 		}
4356*4882a593Smuzhiyun 		break;
4357*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D: {
4358*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
4359*4882a593Smuzhiyun 		uint32_t outbound_doorbell, i;
4360*4882a593Smuzhiyun 		/* empty doorbell Qbuffer if door bell ringed */
4361*4882a593Smuzhiyun 		outbound_doorbell = readl(reg->outbound_doorbell);
4362*4882a593Smuzhiyun 		writel(outbound_doorbell, reg->outbound_doorbell);
4363*4882a593Smuzhiyun 		writel(ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ,
4364*4882a593Smuzhiyun 			reg->inbound_doorbell);
4365*4882a593Smuzhiyun 		for (i = 0; i < 200; i++) {
4366*4882a593Smuzhiyun 			msleep(20);
4367*4882a593Smuzhiyun 			outbound_doorbell = readl(reg->outbound_doorbell);
4368*4882a593Smuzhiyun 			if (outbound_doorbell &
4369*4882a593Smuzhiyun 				ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK) {
4370*4882a593Smuzhiyun 				writel(outbound_doorbell,
4371*4882a593Smuzhiyun 					reg->outbound_doorbell);
4372*4882a593Smuzhiyun 				writel(ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ,
4373*4882a593Smuzhiyun 					reg->inbound_doorbell);
4374*4882a593Smuzhiyun 			} else
4375*4882a593Smuzhiyun 				break;
4376*4882a593Smuzhiyun 		}
4377*4882a593Smuzhiyun 		}
4378*4882a593Smuzhiyun 		break;
4379*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
4380*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F: {
4381*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
4382*4882a593Smuzhiyun 		uint32_t i, tmp;
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun 		acb->in_doorbell = readl(&reg->iobound_doorbell);
4385*4882a593Smuzhiyun 		writel(0, &reg->host_int_status); /*clear interrupt*/
4386*4882a593Smuzhiyun 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
4387*4882a593Smuzhiyun 		writel(acb->out_doorbell, &reg->iobound_doorbell);
4388*4882a593Smuzhiyun 		for(i=0; i < 200; i++) {
4389*4882a593Smuzhiyun 			msleep(20);
4390*4882a593Smuzhiyun 			tmp = acb->in_doorbell;
4391*4882a593Smuzhiyun 			acb->in_doorbell = readl(&reg->iobound_doorbell);
4392*4882a593Smuzhiyun 			if((tmp ^ acb->in_doorbell) & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
4393*4882a593Smuzhiyun 				writel(0, &reg->host_int_status); /*clear interrupt*/
4394*4882a593Smuzhiyun 				acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
4395*4882a593Smuzhiyun 				writel(acb->out_doorbell, &reg->iobound_doorbell);
4396*4882a593Smuzhiyun 			} else
4397*4882a593Smuzhiyun 				break;
4398*4882a593Smuzhiyun 		}
4399*4882a593Smuzhiyun 		}
4400*4882a593Smuzhiyun 		break;
4401*4882a593Smuzhiyun 	}
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun 
arcmsr_enable_eoi_mode(struct AdapterControlBlock * acb)4404*4882a593Smuzhiyun static void arcmsr_enable_eoi_mode(struct AdapterControlBlock *acb)
4405*4882a593Smuzhiyun {
4406*4882a593Smuzhiyun 	switch (acb->adapter_type) {
4407*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:
4408*4882a593Smuzhiyun 		return;
4409*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:
4410*4882a593Smuzhiyun 		{
4411*4882a593Smuzhiyun 			struct MessageUnit_B *reg = acb->pmuB;
4412*4882a593Smuzhiyun 			writel(ARCMSR_MESSAGE_ACTIVE_EOI_MODE, reg->drv2iop_doorbell);
4413*4882a593Smuzhiyun 			if (!arcmsr_hbaB_wait_msgint_ready(acb)) {
4414*4882a593Smuzhiyun 				printk(KERN_NOTICE "ARCMSR IOP enables EOI_MODE TIMEOUT");
4415*4882a593Smuzhiyun 				return;
4416*4882a593Smuzhiyun 			}
4417*4882a593Smuzhiyun 		}
4418*4882a593Smuzhiyun 		break;
4419*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:
4420*4882a593Smuzhiyun 		return;
4421*4882a593Smuzhiyun 	}
4422*4882a593Smuzhiyun 	return;
4423*4882a593Smuzhiyun }
4424*4882a593Smuzhiyun 
arcmsr_hardware_reset(struct AdapterControlBlock * acb)4425*4882a593Smuzhiyun static void arcmsr_hardware_reset(struct AdapterControlBlock *acb)
4426*4882a593Smuzhiyun {
4427*4882a593Smuzhiyun 	uint8_t value[64];
4428*4882a593Smuzhiyun 	int i, count = 0;
4429*4882a593Smuzhiyun 	struct MessageUnit_A __iomem *pmuA = acb->pmuA;
4430*4882a593Smuzhiyun 	struct MessageUnit_C __iomem *pmuC = acb->pmuC;
4431*4882a593Smuzhiyun 	struct MessageUnit_D *pmuD = acb->pmuD;
4432*4882a593Smuzhiyun 
4433*4882a593Smuzhiyun 	/* backup pci config data */
4434*4882a593Smuzhiyun 	printk(KERN_NOTICE "arcmsr%d: executing hw bus reset .....\n", acb->host->host_no);
4435*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
4436*4882a593Smuzhiyun 		pci_read_config_byte(acb->pdev, i, &value[i]);
4437*4882a593Smuzhiyun 	}
4438*4882a593Smuzhiyun 	/* hardware reset signal */
4439*4882a593Smuzhiyun 	if (acb->dev_id == 0x1680) {
4440*4882a593Smuzhiyun 		writel(ARCMSR_ARC1680_BUS_RESET, &pmuA->reserved1[0]);
4441*4882a593Smuzhiyun 	} else if (acb->dev_id == 0x1880) {
4442*4882a593Smuzhiyun 		do {
4443*4882a593Smuzhiyun 			count++;
4444*4882a593Smuzhiyun 			writel(0xF, &pmuC->write_sequence);
4445*4882a593Smuzhiyun 			writel(0x4, &pmuC->write_sequence);
4446*4882a593Smuzhiyun 			writel(0xB, &pmuC->write_sequence);
4447*4882a593Smuzhiyun 			writel(0x2, &pmuC->write_sequence);
4448*4882a593Smuzhiyun 			writel(0x7, &pmuC->write_sequence);
4449*4882a593Smuzhiyun 			writel(0xD, &pmuC->write_sequence);
4450*4882a593Smuzhiyun 		} while (((readl(&pmuC->host_diagnostic) & ARCMSR_ARC1880_DiagWrite_ENABLE) == 0) && (count < 5));
4451*4882a593Smuzhiyun 		writel(ARCMSR_ARC1880_RESET_ADAPTER, &pmuC->host_diagnostic);
4452*4882a593Smuzhiyun 	} else if (acb->dev_id == 0x1884) {
4453*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *pmuE = acb->pmuE;
4454*4882a593Smuzhiyun 		do {
4455*4882a593Smuzhiyun 			count++;
4456*4882a593Smuzhiyun 			writel(0x4, &pmuE->write_sequence_3xxx);
4457*4882a593Smuzhiyun 			writel(0xB, &pmuE->write_sequence_3xxx);
4458*4882a593Smuzhiyun 			writel(0x2, &pmuE->write_sequence_3xxx);
4459*4882a593Smuzhiyun 			writel(0x7, &pmuE->write_sequence_3xxx);
4460*4882a593Smuzhiyun 			writel(0xD, &pmuE->write_sequence_3xxx);
4461*4882a593Smuzhiyun 			mdelay(10);
4462*4882a593Smuzhiyun 		} while (((readl(&pmuE->host_diagnostic_3xxx) &
4463*4882a593Smuzhiyun 			ARCMSR_ARC1884_DiagWrite_ENABLE) == 0) && (count < 5));
4464*4882a593Smuzhiyun 		writel(ARCMSR_ARC188X_RESET_ADAPTER, &pmuE->host_diagnostic_3xxx);
4465*4882a593Smuzhiyun 	} else if (acb->dev_id == 0x1214) {
4466*4882a593Smuzhiyun 		writel(0x20, pmuD->reset_request);
4467*4882a593Smuzhiyun 	} else {
4468*4882a593Smuzhiyun 		pci_write_config_byte(acb->pdev, 0x84, 0x20);
4469*4882a593Smuzhiyun 	}
4470*4882a593Smuzhiyun 	msleep(2000);
4471*4882a593Smuzhiyun 	/* write back pci config data */
4472*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
4473*4882a593Smuzhiyun 		pci_write_config_byte(acb->pdev, i, value[i]);
4474*4882a593Smuzhiyun 	}
4475*4882a593Smuzhiyun 	msleep(1000);
4476*4882a593Smuzhiyun 	return;
4477*4882a593Smuzhiyun }
4478*4882a593Smuzhiyun 
arcmsr_reset_in_progress(struct AdapterControlBlock * acb)4479*4882a593Smuzhiyun static bool arcmsr_reset_in_progress(struct AdapterControlBlock *acb)
4480*4882a593Smuzhiyun {
4481*4882a593Smuzhiyun 	bool rtn = true;
4482*4882a593Smuzhiyun 
4483*4882a593Smuzhiyun 	switch(acb->adapter_type) {
4484*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_A:{
4485*4882a593Smuzhiyun 		struct MessageUnit_A __iomem *reg = acb->pmuA;
4486*4882a593Smuzhiyun 		rtn = ((readl(&reg->outbound_msgaddr1) &
4487*4882a593Smuzhiyun 			ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK) == 0) ? true : false;
4488*4882a593Smuzhiyun 		}
4489*4882a593Smuzhiyun 		break;
4490*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_B:{
4491*4882a593Smuzhiyun 		struct MessageUnit_B *reg = acb->pmuB;
4492*4882a593Smuzhiyun 		rtn = ((readl(reg->iop2drv_doorbell) &
4493*4882a593Smuzhiyun 			ARCMSR_MESSAGE_FIRMWARE_OK) == 0) ? true : false;
4494*4882a593Smuzhiyun 		}
4495*4882a593Smuzhiyun 		break;
4496*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_C:{
4497*4882a593Smuzhiyun 		struct MessageUnit_C __iomem *reg = acb->pmuC;
4498*4882a593Smuzhiyun 		rtn = (readl(&reg->host_diagnostic) & 0x04) ? true : false;
4499*4882a593Smuzhiyun 		}
4500*4882a593Smuzhiyun 		break;
4501*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_D:{
4502*4882a593Smuzhiyun 		struct MessageUnit_D *reg = acb->pmuD;
4503*4882a593Smuzhiyun 		rtn = ((readl(reg->sample_at_reset) & 0x80) == 0) ?
4504*4882a593Smuzhiyun 			true : false;
4505*4882a593Smuzhiyun 		}
4506*4882a593Smuzhiyun 		break;
4507*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_E:
4508*4882a593Smuzhiyun 	case ACB_ADAPTER_TYPE_F:{
4509*4882a593Smuzhiyun 		struct MessageUnit_E __iomem *reg = acb->pmuE;
4510*4882a593Smuzhiyun 		rtn = (readl(&reg->host_diagnostic_3xxx) &
4511*4882a593Smuzhiyun 			ARCMSR_ARC188X_RESET_ADAPTER) ? true : false;
4512*4882a593Smuzhiyun 		}
4513*4882a593Smuzhiyun 		break;
4514*4882a593Smuzhiyun 	}
4515*4882a593Smuzhiyun 	return rtn;
4516*4882a593Smuzhiyun }
4517*4882a593Smuzhiyun 
arcmsr_iop_init(struct AdapterControlBlock * acb)4518*4882a593Smuzhiyun static void arcmsr_iop_init(struct AdapterControlBlock *acb)
4519*4882a593Smuzhiyun {
4520*4882a593Smuzhiyun 	uint32_t intmask_org;
4521*4882a593Smuzhiyun 	/* disable all outbound interrupt */
4522*4882a593Smuzhiyun 	intmask_org = arcmsr_disable_outbound_ints(acb);
4523*4882a593Smuzhiyun 	arcmsr_wait_firmware_ready(acb);
4524*4882a593Smuzhiyun 	arcmsr_iop_confirm(acb);
4525*4882a593Smuzhiyun 	/*start background rebuild*/
4526*4882a593Smuzhiyun 	arcmsr_start_adapter_bgrb(acb);
4527*4882a593Smuzhiyun 	/* empty doorbell Qbuffer if door bell ringed */
4528*4882a593Smuzhiyun 	arcmsr_clear_doorbell_queue_buffer(acb);
4529*4882a593Smuzhiyun 	arcmsr_enable_eoi_mode(acb);
4530*4882a593Smuzhiyun 	/* enable outbound Post Queue,outbound doorbell Interrupt */
4531*4882a593Smuzhiyun 	arcmsr_enable_outbound_ints(acb, intmask_org);
4532*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_IOP_INITED;
4533*4882a593Smuzhiyun }
4534*4882a593Smuzhiyun 
arcmsr_iop_reset(struct AdapterControlBlock * acb)4535*4882a593Smuzhiyun static uint8_t arcmsr_iop_reset(struct AdapterControlBlock *acb)
4536*4882a593Smuzhiyun {
4537*4882a593Smuzhiyun 	struct CommandControlBlock *ccb;
4538*4882a593Smuzhiyun 	uint32_t intmask_org;
4539*4882a593Smuzhiyun 	uint8_t rtnval = 0x00;
4540*4882a593Smuzhiyun 	int i = 0;
4541*4882a593Smuzhiyun 	unsigned long flags;
4542*4882a593Smuzhiyun 
4543*4882a593Smuzhiyun 	if (atomic_read(&acb->ccboutstandingcount) != 0) {
4544*4882a593Smuzhiyun 		/* disable all outbound interrupt */
4545*4882a593Smuzhiyun 		intmask_org = arcmsr_disable_outbound_ints(acb);
4546*4882a593Smuzhiyun 		/* talk to iop 331 outstanding command aborted */
4547*4882a593Smuzhiyun 		rtnval = arcmsr_abort_allcmd(acb);
4548*4882a593Smuzhiyun 		/* clear all outbound posted Q */
4549*4882a593Smuzhiyun 		arcmsr_done4abort_postqueue(acb);
4550*4882a593Smuzhiyun 		for (i = 0; i < acb->maxFreeCCB; i++) {
4551*4882a593Smuzhiyun 			ccb = acb->pccb_pool[i];
4552*4882a593Smuzhiyun 			if (ccb->startdone == ARCMSR_CCB_START) {
4553*4882a593Smuzhiyun 				scsi_dma_unmap(ccb->pcmd);
4554*4882a593Smuzhiyun 				ccb->startdone = ARCMSR_CCB_DONE;
4555*4882a593Smuzhiyun 				ccb->ccb_flags = 0;
4556*4882a593Smuzhiyun 				spin_lock_irqsave(&acb->ccblist_lock, flags);
4557*4882a593Smuzhiyun 				list_add_tail(&ccb->list, &acb->ccb_free_list);
4558*4882a593Smuzhiyun 				spin_unlock_irqrestore(&acb->ccblist_lock, flags);
4559*4882a593Smuzhiyun 			}
4560*4882a593Smuzhiyun 		}
4561*4882a593Smuzhiyun 		atomic_set(&acb->ccboutstandingcount, 0);
4562*4882a593Smuzhiyun 		/* enable all outbound interrupt */
4563*4882a593Smuzhiyun 		arcmsr_enable_outbound_ints(acb, intmask_org);
4564*4882a593Smuzhiyun 		return rtnval;
4565*4882a593Smuzhiyun 	}
4566*4882a593Smuzhiyun 	return rtnval;
4567*4882a593Smuzhiyun }
4568*4882a593Smuzhiyun 
arcmsr_bus_reset(struct scsi_cmnd * cmd)4569*4882a593Smuzhiyun static int arcmsr_bus_reset(struct scsi_cmnd *cmd)
4570*4882a593Smuzhiyun {
4571*4882a593Smuzhiyun 	struct AdapterControlBlock *acb;
4572*4882a593Smuzhiyun 	int retry_count = 0;
4573*4882a593Smuzhiyun 	int rtn = FAILED;
4574*4882a593Smuzhiyun 	acb = (struct AdapterControlBlock *) cmd->device->host->hostdata;
4575*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_ADAPTER_REMOVED)
4576*4882a593Smuzhiyun 		return SUCCESS;
4577*4882a593Smuzhiyun 	pr_notice("arcmsr: executing bus reset eh.....num_resets = %d,"
4578*4882a593Smuzhiyun 		" num_aborts = %d \n", acb->num_resets, acb->num_aborts);
4579*4882a593Smuzhiyun 	acb->num_resets++;
4580*4882a593Smuzhiyun 
4581*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_BUS_RESET) {
4582*4882a593Smuzhiyun 		long timeout;
4583*4882a593Smuzhiyun 		pr_notice("arcmsr: there is a bus reset eh proceeding...\n");
4584*4882a593Smuzhiyun 		timeout = wait_event_timeout(wait_q, (acb->acb_flags
4585*4882a593Smuzhiyun 			& ACB_F_BUS_RESET) == 0, 220 * HZ);
4586*4882a593Smuzhiyun 		if (timeout)
4587*4882a593Smuzhiyun 			return SUCCESS;
4588*4882a593Smuzhiyun 	}
4589*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_BUS_RESET;
4590*4882a593Smuzhiyun 	if (!arcmsr_iop_reset(acb)) {
4591*4882a593Smuzhiyun 		arcmsr_hardware_reset(acb);
4592*4882a593Smuzhiyun 		acb->acb_flags &= ~ACB_F_IOP_INITED;
4593*4882a593Smuzhiyun wait_reset_done:
4594*4882a593Smuzhiyun 		ssleep(ARCMSR_SLEEPTIME);
4595*4882a593Smuzhiyun 		if (arcmsr_reset_in_progress(acb)) {
4596*4882a593Smuzhiyun 			if (retry_count > ARCMSR_RETRYCOUNT) {
4597*4882a593Smuzhiyun 				acb->fw_flag = FW_DEADLOCK;
4598*4882a593Smuzhiyun 				pr_notice("arcmsr%d: waiting for hw bus reset"
4599*4882a593Smuzhiyun 					" return, RETRY TERMINATED!!\n",
4600*4882a593Smuzhiyun 					acb->host->host_no);
4601*4882a593Smuzhiyun 				return FAILED;
4602*4882a593Smuzhiyun 			}
4603*4882a593Smuzhiyun 			retry_count++;
4604*4882a593Smuzhiyun 			goto wait_reset_done;
4605*4882a593Smuzhiyun 		}
4606*4882a593Smuzhiyun 		arcmsr_iop_init(acb);
4607*4882a593Smuzhiyun 		acb->fw_flag = FW_NORMAL;
4608*4882a593Smuzhiyun 		mod_timer(&acb->eternal_timer, jiffies +
4609*4882a593Smuzhiyun 			msecs_to_jiffies(6 * HZ));
4610*4882a593Smuzhiyun 		acb->acb_flags &= ~ACB_F_BUS_RESET;
4611*4882a593Smuzhiyun 		rtn = SUCCESS;
4612*4882a593Smuzhiyun 		pr_notice("arcmsr: scsi bus reset eh returns with success\n");
4613*4882a593Smuzhiyun 	} else {
4614*4882a593Smuzhiyun 		acb->acb_flags &= ~ACB_F_BUS_RESET;
4615*4882a593Smuzhiyun 		acb->fw_flag = FW_NORMAL;
4616*4882a593Smuzhiyun 		mod_timer(&acb->eternal_timer, jiffies +
4617*4882a593Smuzhiyun 			msecs_to_jiffies(6 * HZ));
4618*4882a593Smuzhiyun 		rtn = SUCCESS;
4619*4882a593Smuzhiyun 	}
4620*4882a593Smuzhiyun 	return rtn;
4621*4882a593Smuzhiyun }
4622*4882a593Smuzhiyun 
arcmsr_abort_one_cmd(struct AdapterControlBlock * acb,struct CommandControlBlock * ccb)4623*4882a593Smuzhiyun static int arcmsr_abort_one_cmd(struct AdapterControlBlock *acb,
4624*4882a593Smuzhiyun 		struct CommandControlBlock *ccb)
4625*4882a593Smuzhiyun {
4626*4882a593Smuzhiyun 	int rtn;
4627*4882a593Smuzhiyun 	rtn = arcmsr_polling_ccbdone(acb, ccb);
4628*4882a593Smuzhiyun 	return rtn;
4629*4882a593Smuzhiyun }
4630*4882a593Smuzhiyun 
arcmsr_abort(struct scsi_cmnd * cmd)4631*4882a593Smuzhiyun static int arcmsr_abort(struct scsi_cmnd *cmd)
4632*4882a593Smuzhiyun {
4633*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
4634*4882a593Smuzhiyun 		(struct AdapterControlBlock *)cmd->device->host->hostdata;
4635*4882a593Smuzhiyun 	int i = 0;
4636*4882a593Smuzhiyun 	int rtn = FAILED;
4637*4882a593Smuzhiyun 	uint32_t intmask_org;
4638*4882a593Smuzhiyun 
4639*4882a593Smuzhiyun 	if (acb->acb_flags & ACB_F_ADAPTER_REMOVED)
4640*4882a593Smuzhiyun 		return SUCCESS;
4641*4882a593Smuzhiyun 	printk(KERN_NOTICE
4642*4882a593Smuzhiyun 		"arcmsr%d: abort device command of scsi id = %d lun = %d\n",
4643*4882a593Smuzhiyun 		acb->host->host_no, cmd->device->id, (u32)cmd->device->lun);
4644*4882a593Smuzhiyun 	acb->acb_flags |= ACB_F_ABORT;
4645*4882a593Smuzhiyun 	acb->num_aborts++;
4646*4882a593Smuzhiyun 	/*
4647*4882a593Smuzhiyun 	************************************************
4648*4882a593Smuzhiyun 	** the all interrupt service routine is locked
4649*4882a593Smuzhiyun 	** we need to handle it as soon as possible and exit
4650*4882a593Smuzhiyun 	************************************************
4651*4882a593Smuzhiyun 	*/
4652*4882a593Smuzhiyun 	if (!atomic_read(&acb->ccboutstandingcount)) {
4653*4882a593Smuzhiyun 		acb->acb_flags &= ~ACB_F_ABORT;
4654*4882a593Smuzhiyun 		return rtn;
4655*4882a593Smuzhiyun 	}
4656*4882a593Smuzhiyun 
4657*4882a593Smuzhiyun 	intmask_org = arcmsr_disable_outbound_ints(acb);
4658*4882a593Smuzhiyun 	for (i = 0; i < acb->maxFreeCCB; i++) {
4659*4882a593Smuzhiyun 		struct CommandControlBlock *ccb = acb->pccb_pool[i];
4660*4882a593Smuzhiyun 		if (ccb->startdone == ARCMSR_CCB_START && ccb->pcmd == cmd) {
4661*4882a593Smuzhiyun 			ccb->startdone = ARCMSR_CCB_ABORTED;
4662*4882a593Smuzhiyun 			rtn = arcmsr_abort_one_cmd(acb, ccb);
4663*4882a593Smuzhiyun 			break;
4664*4882a593Smuzhiyun 		}
4665*4882a593Smuzhiyun 	}
4666*4882a593Smuzhiyun 	acb->acb_flags &= ~ACB_F_ABORT;
4667*4882a593Smuzhiyun 	arcmsr_enable_outbound_ints(acb, intmask_org);
4668*4882a593Smuzhiyun 	return rtn;
4669*4882a593Smuzhiyun }
4670*4882a593Smuzhiyun 
arcmsr_info(struct Scsi_Host * host)4671*4882a593Smuzhiyun static const char *arcmsr_info(struct Scsi_Host *host)
4672*4882a593Smuzhiyun {
4673*4882a593Smuzhiyun 	struct AdapterControlBlock *acb =
4674*4882a593Smuzhiyun 		(struct AdapterControlBlock *) host->hostdata;
4675*4882a593Smuzhiyun 	static char buf[256];
4676*4882a593Smuzhiyun 	char *type;
4677*4882a593Smuzhiyun 	int raid6 = 1;
4678*4882a593Smuzhiyun 	switch (acb->pdev->device) {
4679*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1110:
4680*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1200:
4681*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1202:
4682*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1210:
4683*4882a593Smuzhiyun 		raid6 = 0;
4684*4882a593Smuzhiyun 		fallthrough;
4685*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1120:
4686*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1130:
4687*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1160:
4688*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1170:
4689*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1201:
4690*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1203:
4691*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1220:
4692*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1230:
4693*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1260:
4694*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1270:
4695*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1280:
4696*4882a593Smuzhiyun 		type = "SATA";
4697*4882a593Smuzhiyun 		break;
4698*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1214:
4699*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1380:
4700*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1381:
4701*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1680:
4702*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1681:
4703*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1880:
4704*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1884:
4705*4882a593Smuzhiyun 		type = "SAS/SATA";
4706*4882a593Smuzhiyun 		break;
4707*4882a593Smuzhiyun 	case PCI_DEVICE_ID_ARECA_1886:
4708*4882a593Smuzhiyun 		type = "NVMe/SAS/SATA";
4709*4882a593Smuzhiyun 		break;
4710*4882a593Smuzhiyun 	default:
4711*4882a593Smuzhiyun 		type = "unknown";
4712*4882a593Smuzhiyun 		raid6 =	0;
4713*4882a593Smuzhiyun 		break;
4714*4882a593Smuzhiyun 	}
4715*4882a593Smuzhiyun 	sprintf(buf, "Areca %s RAID Controller %s\narcmsr version %s\n",
4716*4882a593Smuzhiyun 		type, raid6 ? "(RAID6 capable)" : "", ARCMSR_DRIVER_VERSION);
4717*4882a593Smuzhiyun 	return buf;
4718*4882a593Smuzhiyun }
4719