1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun ******************************************************************************* 3*4882a593Smuzhiyun ** O.S : Linux 4*4882a593Smuzhiyun ** FILE NAME : arcmsr.h 5*4882a593Smuzhiyun ** BY : Nick Cheng 6*4882a593Smuzhiyun ** Description: SCSI RAID Device Driver for 7*4882a593Smuzhiyun ** ARECA RAID Host adapter 8*4882a593Smuzhiyun ******************************************************************************* 9*4882a593Smuzhiyun ** Copyright (C) 2002 - 2005, Areca Technology Corporation All rights reserved. 10*4882a593Smuzhiyun ** 11*4882a593Smuzhiyun ** Web site: www.areca.com.tw 12*4882a593Smuzhiyun ** E-mail: support@areca.com.tw 13*4882a593Smuzhiyun ** 14*4882a593Smuzhiyun ** This program is free software; you can redistribute it and/or modify 15*4882a593Smuzhiyun ** it under the terms of the GNU General Public License version 2 as 16*4882a593Smuzhiyun ** published by the Free Software Foundation. 17*4882a593Smuzhiyun ** This program is distributed in the hope that it will be useful, 18*4882a593Smuzhiyun ** but WITHOUT ANY WARRANTY; without even the implied warranty of 19*4882a593Smuzhiyun ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*4882a593Smuzhiyun ** GNU General Public License for more details. 21*4882a593Smuzhiyun ******************************************************************************* 22*4882a593Smuzhiyun ** Redistribution and use in source and binary forms, with or without 23*4882a593Smuzhiyun ** modification, are permitted provided that the following conditions 24*4882a593Smuzhiyun ** are met: 25*4882a593Smuzhiyun ** 1. Redistributions of source code must retain the above copyright 26*4882a593Smuzhiyun ** notice, this list of conditions and the following disclaimer. 27*4882a593Smuzhiyun ** 2. Redistributions in binary form must reproduce the above copyright 28*4882a593Smuzhiyun ** notice, this list of conditions and the following disclaimer in the 29*4882a593Smuzhiyun ** documentation and/or other materials provided with the distribution. 30*4882a593Smuzhiyun ** 3. The name of the author may not be used to endorse or promote products 31*4882a593Smuzhiyun ** derived from this software without specific prior written permission. 32*4882a593Smuzhiyun ** 33*4882a593Smuzhiyun ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 34*4882a593Smuzhiyun ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 35*4882a593Smuzhiyun ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 36*4882a593Smuzhiyun ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 37*4882a593Smuzhiyun ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT 38*4882a593Smuzhiyun ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 39*4882a593Smuzhiyun ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY 40*4882a593Smuzhiyun ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 41*4882a593Smuzhiyun **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF 42*4882a593Smuzhiyun ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 43*4882a593Smuzhiyun ******************************************************************************* 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #include <linux/interrupt.h> 46*4882a593Smuzhiyun struct device_attribute; 47*4882a593Smuzhiyun /*The limit of outstanding scsi command that firmware can handle*/ 48*4882a593Smuzhiyun #define ARCMSR_MAX_FREECCB_NUM 1024 49*4882a593Smuzhiyun #define ARCMSR_MAX_OUTSTANDING_CMD 1024 50*4882a593Smuzhiyun #define ARCMSR_DEFAULT_OUTSTANDING_CMD 128 51*4882a593Smuzhiyun #define ARCMSR_MIN_OUTSTANDING_CMD 32 52*4882a593Smuzhiyun #define ARCMSR_DRIVER_VERSION "v1.50.00.02-20200819" 53*4882a593Smuzhiyun #define ARCMSR_SCSI_INITIATOR_ID 255 54*4882a593Smuzhiyun #define ARCMSR_MAX_XFER_SECTORS 512 55*4882a593Smuzhiyun #define ARCMSR_MAX_XFER_SECTORS_B 4096 56*4882a593Smuzhiyun #define ARCMSR_MAX_XFER_SECTORS_C 304 57*4882a593Smuzhiyun #define ARCMSR_MAX_TARGETID 17 58*4882a593Smuzhiyun #define ARCMSR_MAX_TARGETLUN 8 59*4882a593Smuzhiyun #define ARCMSR_MAX_CMD_PERLUN 128 60*4882a593Smuzhiyun #define ARCMSR_DEFAULT_CMD_PERLUN 32 61*4882a593Smuzhiyun #define ARCMSR_MIN_CMD_PERLUN 1 62*4882a593Smuzhiyun #define ARCMSR_MAX_QBUFFER 4096 63*4882a593Smuzhiyun #define ARCMSR_DEFAULT_SG_ENTRIES 38 64*4882a593Smuzhiyun #define ARCMSR_MAX_HBB_POSTQUEUE 264 65*4882a593Smuzhiyun #define ARCMSR_MAX_ARC1214_POSTQUEUE 256 66*4882a593Smuzhiyun #define ARCMSR_MAX_ARC1214_DONEQUEUE 257 67*4882a593Smuzhiyun #define ARCMSR_MAX_HBE_DONEQUEUE 512 68*4882a593Smuzhiyun #define ARCMSR_MAX_XFER_LEN 0x26000 /* 152K */ 69*4882a593Smuzhiyun #define ARCMSR_CDB_SG_PAGE_LENGTH 256 70*4882a593Smuzhiyun #define ARCMST_NUM_MSIX_VECTORS 4 71*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_ARECA_1880 72*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1880 0x1880 73*4882a593Smuzhiyun #endif 74*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_ARECA_1214 75*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1214 0x1214 76*4882a593Smuzhiyun #endif 77*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_ARECA_1203 78*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1203 0x1203 79*4882a593Smuzhiyun #endif 80*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_ARECA_1884 81*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1884 0x1884 82*4882a593Smuzhiyun #endif 83*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARECA_1886 0x188A 84*4882a593Smuzhiyun #define ARCMSR_HOURS (1000 * 60 * 60 * 4) 85*4882a593Smuzhiyun #define ARCMSR_MINUTES (1000 * 60 * 60) 86*4882a593Smuzhiyun /* 87*4882a593Smuzhiyun ********************************************************************************** 88*4882a593Smuzhiyun ** 89*4882a593Smuzhiyun ********************************************************************************** 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define ARC_SUCCESS 0 92*4882a593Smuzhiyun #define ARC_FAILURE 1 93*4882a593Smuzhiyun /* 94*4882a593Smuzhiyun ******************************************************************************* 95*4882a593Smuzhiyun ** split 64bits dma addressing 96*4882a593Smuzhiyun ******************************************************************************* 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define dma_addr_hi32(addr) (uint32_t) ((addr>>16)>>16) 99*4882a593Smuzhiyun #define dma_addr_lo32(addr) (uint32_t) (addr & 0xffffffff) 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun ******************************************************************************* 102*4882a593Smuzhiyun ** MESSAGE CONTROL CODE 103*4882a593Smuzhiyun ******************************************************************************* 104*4882a593Smuzhiyun */ 105*4882a593Smuzhiyun struct CMD_MESSAGE 106*4882a593Smuzhiyun { 107*4882a593Smuzhiyun uint32_t HeaderLength; 108*4882a593Smuzhiyun uint8_t Signature[8]; 109*4882a593Smuzhiyun uint32_t Timeout; 110*4882a593Smuzhiyun uint32_t ControlCode; 111*4882a593Smuzhiyun uint32_t ReturnCode; 112*4882a593Smuzhiyun uint32_t Length; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun /* 115*4882a593Smuzhiyun ******************************************************************************* 116*4882a593Smuzhiyun ** IOP Message Transfer Data for user space 117*4882a593Smuzhiyun ******************************************************************************* 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun #define ARCMSR_API_DATA_BUFLEN 1032 120*4882a593Smuzhiyun struct CMD_MESSAGE_FIELD 121*4882a593Smuzhiyun { 122*4882a593Smuzhiyun struct CMD_MESSAGE cmdmessage; 123*4882a593Smuzhiyun uint8_t messagedatabuffer[ARCMSR_API_DATA_BUFLEN]; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun /* IOP message transfer */ 126*4882a593Smuzhiyun #define ARCMSR_MESSAGE_FAIL 0x0001 127*4882a593Smuzhiyun /* DeviceType */ 128*4882a593Smuzhiyun #define ARECA_SATA_RAID 0x90000000 129*4882a593Smuzhiyun /* FunctionCode */ 130*4882a593Smuzhiyun #define FUNCTION_READ_RQBUFFER 0x0801 131*4882a593Smuzhiyun #define FUNCTION_WRITE_WQBUFFER 0x0802 132*4882a593Smuzhiyun #define FUNCTION_CLEAR_RQBUFFER 0x0803 133*4882a593Smuzhiyun #define FUNCTION_CLEAR_WQBUFFER 0x0804 134*4882a593Smuzhiyun #define FUNCTION_CLEAR_ALLQBUFFER 0x0805 135*4882a593Smuzhiyun #define FUNCTION_RETURN_CODE_3F 0x0806 136*4882a593Smuzhiyun #define FUNCTION_SAY_HELLO 0x0807 137*4882a593Smuzhiyun #define FUNCTION_SAY_GOODBYE 0x0808 138*4882a593Smuzhiyun #define FUNCTION_FLUSH_ADAPTER_CACHE 0x0809 139*4882a593Smuzhiyun #define FUNCTION_GET_FIRMWARE_STATUS 0x080A 140*4882a593Smuzhiyun #define FUNCTION_HARDWARE_RESET 0x080B 141*4882a593Smuzhiyun /* ARECA IO CONTROL CODE*/ 142*4882a593Smuzhiyun #define ARCMSR_MESSAGE_READ_RQBUFFER \ 143*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_READ_RQBUFFER 144*4882a593Smuzhiyun #define ARCMSR_MESSAGE_WRITE_WQBUFFER \ 145*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_WRITE_WQBUFFER 146*4882a593Smuzhiyun #define ARCMSR_MESSAGE_CLEAR_RQBUFFER \ 147*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_CLEAR_RQBUFFER 148*4882a593Smuzhiyun #define ARCMSR_MESSAGE_CLEAR_WQBUFFER \ 149*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_CLEAR_WQBUFFER 150*4882a593Smuzhiyun #define ARCMSR_MESSAGE_CLEAR_ALLQBUFFER \ 151*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_CLEAR_ALLQBUFFER 152*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RETURN_CODE_3F \ 153*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_RETURN_CODE_3F 154*4882a593Smuzhiyun #define ARCMSR_MESSAGE_SAY_HELLO \ 155*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_SAY_HELLO 156*4882a593Smuzhiyun #define ARCMSR_MESSAGE_SAY_GOODBYE \ 157*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_SAY_GOODBYE 158*4882a593Smuzhiyun #define ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE \ 159*4882a593Smuzhiyun ARECA_SATA_RAID | FUNCTION_FLUSH_ADAPTER_CACHE 160*4882a593Smuzhiyun /* ARECA IOCTL ReturnCode */ 161*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RETURNCODE_OK 0x00000001 162*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RETURNCODE_ERROR 0x00000006 163*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RETURNCODE_3F 0x0000003F 164*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON 0x00000088 165*4882a593Smuzhiyun /* 166*4882a593Smuzhiyun ************************************************************* 167*4882a593Smuzhiyun ** structure for holding DMA address data 168*4882a593Smuzhiyun ************************************************************* 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define IS_DMA64 (sizeof(dma_addr_t) == 8) 171*4882a593Smuzhiyun #define IS_SG64_ADDR 0x01000000 /* bit24 */ 172*4882a593Smuzhiyun struct SG32ENTRY 173*4882a593Smuzhiyun { 174*4882a593Smuzhiyun __le32 length; 175*4882a593Smuzhiyun __le32 address; 176*4882a593Smuzhiyun }__attribute__ ((packed)); 177*4882a593Smuzhiyun struct SG64ENTRY 178*4882a593Smuzhiyun { 179*4882a593Smuzhiyun __le32 length; 180*4882a593Smuzhiyun __le32 address; 181*4882a593Smuzhiyun __le32 addresshigh; 182*4882a593Smuzhiyun }__attribute__ ((packed)); 183*4882a593Smuzhiyun /* 184*4882a593Smuzhiyun ******************************************************************** 185*4882a593Smuzhiyun ** Q Buffer of IOP Message Transfer 186*4882a593Smuzhiyun ******************************************************************** 187*4882a593Smuzhiyun */ 188*4882a593Smuzhiyun struct QBUFFER 189*4882a593Smuzhiyun { 190*4882a593Smuzhiyun uint32_t data_len; 191*4882a593Smuzhiyun uint8_t data[124]; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun ******************************************************************************* 195*4882a593Smuzhiyun ** FIRMWARE INFO for Intel IOP R 80331 processor (Type A) 196*4882a593Smuzhiyun ******************************************************************************* 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun struct FIRMWARE_INFO 199*4882a593Smuzhiyun { 200*4882a593Smuzhiyun uint32_t signature; /*0, 00-03*/ 201*4882a593Smuzhiyun uint32_t request_len; /*1, 04-07*/ 202*4882a593Smuzhiyun uint32_t numbers_queue; /*2, 08-11*/ 203*4882a593Smuzhiyun uint32_t sdram_size; /*3, 12-15*/ 204*4882a593Smuzhiyun uint32_t ide_channels; /*4, 16-19*/ 205*4882a593Smuzhiyun char vendor[40]; /*5, 20-59*/ 206*4882a593Smuzhiyun char model[8]; /*15, 60-67*/ 207*4882a593Smuzhiyun char firmware_ver[16]; /*17, 68-83*/ 208*4882a593Smuzhiyun char device_map[16]; /*21, 84-99*/ 209*4882a593Smuzhiyun uint32_t cfgVersion; /*25,100-103 Added for checking of new firmware capability*/ 210*4882a593Smuzhiyun uint8_t cfgSerial[16]; /*26,104-119*/ 211*4882a593Smuzhiyun uint32_t cfgPicStatus; /*30,120-123*/ 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun /* signature of set and get firmware config */ 214*4882a593Smuzhiyun #define ARCMSR_SIGNATURE_GET_CONFIG 0x87974060 215*4882a593Smuzhiyun #define ARCMSR_SIGNATURE_SET_CONFIG 0x87974063 216*4882a593Smuzhiyun /* message code of inbound message register */ 217*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_NOP 0x00000000 218*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_GET_CONFIG 0x00000001 219*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_SET_CONFIG 0x00000002 220*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_ABORT_CMD 0x00000003 221*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_STOP_BGRB 0x00000004 222*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_FLUSH_CACHE 0x00000005 223*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_START_BGRB 0x00000006 224*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_CHK331PENDING 0x00000007 225*4882a593Smuzhiyun #define ARCMSR_INBOUND_MESG0_SYNC_TIMER 0x00000008 226*4882a593Smuzhiyun /* doorbell interrupt generator */ 227*4882a593Smuzhiyun #define ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK 0x00000001 228*4882a593Smuzhiyun #define ARCMSR_INBOUND_DRIVER_DATA_READ_OK 0x00000002 229*4882a593Smuzhiyun #define ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK 0x00000001 230*4882a593Smuzhiyun #define ARCMSR_OUTBOUND_IOP331_DATA_READ_OK 0x00000002 231*4882a593Smuzhiyun /* ccb areca cdb flag */ 232*4882a593Smuzhiyun #define ARCMSR_CCBPOST_FLAG_SGL_BSIZE 0x80000000 233*4882a593Smuzhiyun #define ARCMSR_CCBPOST_FLAG_IAM_BIOS 0x40000000 234*4882a593Smuzhiyun #define ARCMSR_CCBREPLY_FLAG_IAM_BIOS 0x40000000 235*4882a593Smuzhiyun #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE0 0x10000000 236*4882a593Smuzhiyun #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE1 0x00000001 237*4882a593Smuzhiyun /* outbound firmware ok */ 238*4882a593Smuzhiyun #define ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK 0x80000000 239*4882a593Smuzhiyun /* ARC-1680 Bus Reset*/ 240*4882a593Smuzhiyun #define ARCMSR_ARC1680_BUS_RESET 0x00000003 241*4882a593Smuzhiyun /* ARC-1880 Bus Reset*/ 242*4882a593Smuzhiyun #define ARCMSR_ARC1880_RESET_ADAPTER 0x00000024 243*4882a593Smuzhiyun #define ARCMSR_ARC1880_DiagWrite_ENABLE 0x00000080 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun ************************************************************************ 247*4882a593Smuzhiyun ** SPEC. for Areca Type B adapter 248*4882a593Smuzhiyun ************************************************************************ 249*4882a593Smuzhiyun */ 250*4882a593Smuzhiyun /* ARECA HBB COMMAND for its FIRMWARE */ 251*4882a593Smuzhiyun /* window of "instruction flags" from driver to iop */ 252*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DOORBELL 0x00020400 253*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DOORBELL_MASK 0x00020404 254*4882a593Smuzhiyun /* window of "instruction flags" from iop to driver */ 255*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DOORBELL 0x00020408 256*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DOORBELL_MASK 0x0002040C 257*4882a593Smuzhiyun /* window of "instruction flags" from iop to driver */ 258*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DOORBELL_1203 0x00021870 259*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DOORBELL_MASK_1203 0x00021874 260*4882a593Smuzhiyun /* window of "instruction flags" from driver to iop */ 261*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DOORBELL_1203 0x00021878 262*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DOORBELL_MASK_1203 0x0002187C 263*4882a593Smuzhiyun /* ARECA FLAG LANGUAGE */ 264*4882a593Smuzhiyun /* ioctl transfer */ 265*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DATA_WRITE_OK 0x00000001 266*4882a593Smuzhiyun /* ioctl transfer */ 267*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_DATA_READ_OK 0x00000002 268*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_CDB_DONE 0x00000004 269*4882a593Smuzhiyun #define ARCMSR_IOP2DRV_MESSAGE_CMD_DONE 0x00000008 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define ARCMSR_DOORBELL_HANDLE_INT 0x0000000F 272*4882a593Smuzhiyun #define ARCMSR_DOORBELL_INT_CLEAR_PATTERN 0xFF00FFF0 273*4882a593Smuzhiyun #define ARCMSR_MESSAGE_INT_CLEAR_PATTERN 0xFF00FFF7 274*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_GET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 275*4882a593Smuzhiyun #define ARCMSR_MESSAGE_GET_CONFIG 0x00010008 276*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_SET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 277*4882a593Smuzhiyun #define ARCMSR_MESSAGE_SET_CONFIG 0x00020008 278*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_ABORT_CMD<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 279*4882a593Smuzhiyun #define ARCMSR_MESSAGE_ABORT_CMD 0x00030008 280*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_STOP_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 281*4882a593Smuzhiyun #define ARCMSR_MESSAGE_STOP_BGRB 0x00040008 282*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_FLUSH_CACHE<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 283*4882a593Smuzhiyun #define ARCMSR_MESSAGE_FLUSH_CACHE 0x00050008 284*4882a593Smuzhiyun /* (ARCMSR_INBOUND_MESG0_START_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */ 285*4882a593Smuzhiyun #define ARCMSR_MESSAGE_START_BGRB 0x00060008 286*4882a593Smuzhiyun #define ARCMSR_MESSAGE_SYNC_TIMER 0x00080008 287*4882a593Smuzhiyun #define ARCMSR_MESSAGE_START_DRIVER_MODE 0x000E0008 288*4882a593Smuzhiyun #define ARCMSR_MESSAGE_SET_POST_WINDOW 0x000F0008 289*4882a593Smuzhiyun #define ARCMSR_MESSAGE_ACTIVE_EOI_MODE 0x00100008 290*4882a593Smuzhiyun /* ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK */ 291*4882a593Smuzhiyun #define ARCMSR_MESSAGE_FIRMWARE_OK 0x80000000 292*4882a593Smuzhiyun /* ioctl transfer */ 293*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DATA_WRITE_OK 0x00000001 294*4882a593Smuzhiyun /* ioctl transfer */ 295*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_DATA_READ_OK 0x00000002 296*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_CDB_POSTED 0x00000004 297*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED 0x00000008 298*4882a593Smuzhiyun #define ARCMSR_DRV2IOP_END_OF_INTERRUPT 0x00000010 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* data tunnel buffer between user space program and its firmware */ 301*4882a593Smuzhiyun /* user space data to iop 128bytes */ 302*4882a593Smuzhiyun #define ARCMSR_MESSAGE_WBUFFER 0x0000fe00 303*4882a593Smuzhiyun /* iop data to user space 128bytes */ 304*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RBUFFER 0x0000ff00 305*4882a593Smuzhiyun /* iop message_rwbuffer for message command */ 306*4882a593Smuzhiyun #define ARCMSR_MESSAGE_RWBUFFER 0x0000fa00 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define MEM_BASE0(x) (u32 __iomem *)((unsigned long)acb->mem_base0 + x) 309*4882a593Smuzhiyun #define MEM_BASE1(x) (u32 __iomem *)((unsigned long)acb->mem_base1 + x) 310*4882a593Smuzhiyun /* 311*4882a593Smuzhiyun ************************************************************************ 312*4882a593Smuzhiyun ** SPEC. for Areca HBC adapter 313*4882a593Smuzhiyun ************************************************************************ 314*4882a593Smuzhiyun */ 315*4882a593Smuzhiyun #define ARCMSR_HBC_ISR_THROTTLING_LEVEL 12 316*4882a593Smuzhiyun #define ARCMSR_HBC_ISR_MAX_DONE_QUEUE 20 317*4882a593Smuzhiyun /* Host Interrupt Mask */ 318*4882a593Smuzhiyun #define ARCMSR_HBCMU_UTILITY_A_ISR_MASK 0x00000001 /* When clear, the Utility_A interrupt routes to the host.*/ 319*4882a593Smuzhiyun #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK 0x00000004 /* When clear, the General Outbound Doorbell interrupt routes to the host.*/ 320*4882a593Smuzhiyun #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK 0x00000008 /* When clear, the Outbound Post List FIFO Not Empty interrupt routes to the host.*/ 321*4882a593Smuzhiyun #define ARCMSR_HBCMU_ALL_INTMASKENABLE 0x0000000D /* disable all ISR */ 322*4882a593Smuzhiyun /* Host Interrupt Status */ 323*4882a593Smuzhiyun #define ARCMSR_HBCMU_UTILITY_A_ISR 0x00000001 324*4882a593Smuzhiyun /* 325*4882a593Smuzhiyun ** Set when the Utility_A Interrupt bit is set in the Outbound Doorbell Register. 326*4882a593Smuzhiyun ** It clears by writing a 1 to the Utility_A bit in the Outbound Doorbell Clear Register or through automatic clearing (if enabled). 327*4882a593Smuzhiyun */ 328*4882a593Smuzhiyun #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR 0x00000004 329*4882a593Smuzhiyun /* 330*4882a593Smuzhiyun ** Set if Outbound Doorbell register bits 30:1 have a non-zero 331*4882a593Smuzhiyun ** value. This bit clears only when Outbound Doorbell bits 332*4882a593Smuzhiyun ** 30:1 are ALL clear. Only a write to the Outbound Doorbell 333*4882a593Smuzhiyun ** Clear register clears bits in the Outbound Doorbell register. 334*4882a593Smuzhiyun */ 335*4882a593Smuzhiyun #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR 0x00000008 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun ** Set whenever the Outbound Post List Producer/Consumer 338*4882a593Smuzhiyun ** Register (FIFO) is not empty. It clears when the Outbound 339*4882a593Smuzhiyun ** Post List FIFO is empty. 340*4882a593Smuzhiyun */ 341*4882a593Smuzhiyun #define ARCMSR_HBCMU_SAS_ALL_INT 0x00000010 342*4882a593Smuzhiyun /* 343*4882a593Smuzhiyun ** This bit indicates a SAS interrupt from a source external to 344*4882a593Smuzhiyun ** the PCIe core. This bit is not maskable. 345*4882a593Smuzhiyun */ 346*4882a593Smuzhiyun /* DoorBell*/ 347*4882a593Smuzhiyun #define ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK 0x00000002 348*4882a593Smuzhiyun #define ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK 0x00000004 349*4882a593Smuzhiyun /*inbound message 0 ready*/ 350*4882a593Smuzhiyun #define ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE 0x00000008 351*4882a593Smuzhiyun /*more than 12 request completed in a time*/ 352*4882a593Smuzhiyun #define ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING 0x00000010 353*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK 0x00000002 354*4882a593Smuzhiyun /*outbound DATA WRITE isr door bell clear*/ 355*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_DOORBELL_CLEAR 0x00000002 356*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK 0x00000004 357*4882a593Smuzhiyun /*outbound DATA READ isr door bell clear*/ 358*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_DOORBELL_CLEAR 0x00000004 359*4882a593Smuzhiyun /*outbound message 0 ready*/ 360*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE 0x00000008 361*4882a593Smuzhiyun /*outbound message cmd isr door bell clear*/ 362*4882a593Smuzhiyun #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR 0x00000008 363*4882a593Smuzhiyun /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/ 364*4882a593Smuzhiyun #define ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK 0x80000000 365*4882a593Smuzhiyun /* 366*4882a593Smuzhiyun ******************************************************************************* 367*4882a593Smuzhiyun ** SPEC. for Areca Type D adapter 368*4882a593Smuzhiyun ******************************************************************************* 369*4882a593Smuzhiyun */ 370*4882a593Smuzhiyun #define ARCMSR_ARC1214_CHIP_ID 0x00004 371*4882a593Smuzhiyun #define ARCMSR_ARC1214_CPU_MEMORY_CONFIGURATION 0x00008 372*4882a593Smuzhiyun #define ARCMSR_ARC1214_I2_HOST_INTERRUPT_MASK 0x00034 373*4882a593Smuzhiyun #define ARCMSR_ARC1214_SAMPLE_RESET 0x00100 374*4882a593Smuzhiyun #define ARCMSR_ARC1214_RESET_REQUEST 0x00108 375*4882a593Smuzhiyun #define ARCMSR_ARC1214_MAIN_INTERRUPT_STATUS 0x00200 376*4882a593Smuzhiyun #define ARCMSR_ARC1214_PCIE_F0_INTERRUPT_ENABLE 0x0020C 377*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_MESSAGE0 0x00400 378*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_MESSAGE1 0x00404 379*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_MESSAGE0 0x00420 380*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_MESSAGE1 0x00424 381*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_DOORBELL 0x00460 382*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_DOORBELL 0x00480 383*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ENABLE 0x00484 384*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_LIST_BASE_LOW 0x01000 385*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_LIST_BASE_HIGH 0x01004 386*4882a593Smuzhiyun #define ARCMSR_ARC1214_INBOUND_LIST_WRITE_POINTER 0x01018 387*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_LOW 0x01060 388*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_HIGH 0x01064 389*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_LIST_COPY_POINTER 0x0106C 390*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_LIST_READ_POINTER 0x01070 391*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_CAUSE 0x01088 392*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_ENABLE 0x0108C 393*4882a593Smuzhiyun #define ARCMSR_ARC1214_MESSAGE_WBUFFER 0x02000 394*4882a593Smuzhiyun #define ARCMSR_ARC1214_MESSAGE_RBUFFER 0x02100 395*4882a593Smuzhiyun #define ARCMSR_ARC1214_MESSAGE_RWBUFFER 0x02200 396*4882a593Smuzhiyun /* Host Interrupt Mask */ 397*4882a593Smuzhiyun #define ARCMSR_ARC1214_ALL_INT_ENABLE 0x00001010 398*4882a593Smuzhiyun #define ARCMSR_ARC1214_ALL_INT_DISABLE 0x00000000 399*4882a593Smuzhiyun /* Host Interrupt Status */ 400*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR 0x00001000 401*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR 0x00000010 402*4882a593Smuzhiyun /* DoorBell*/ 403*4882a593Smuzhiyun #define ARCMSR_ARC1214_DRV2IOP_DATA_IN_READY 0x00000001 404*4882a593Smuzhiyun #define ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ 0x00000002 405*4882a593Smuzhiyun /*inbound message 0 ready*/ 406*4882a593Smuzhiyun #define ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK 0x00000001 407*4882a593Smuzhiyun /*outbound DATA WRITE isr door bell clear*/ 408*4882a593Smuzhiyun #define ARCMSR_ARC1214_IOP2DRV_DATA_READ_OK 0x00000002 409*4882a593Smuzhiyun /*outbound message 0 ready*/ 410*4882a593Smuzhiyun #define ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE 0x02000000 411*4882a593Smuzhiyun /*outbound message cmd isr door bell clear*/ 412*4882a593Smuzhiyun /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/ 413*4882a593Smuzhiyun #define ARCMSR_ARC1214_MESSAGE_FIRMWARE_OK 0x80000000 414*4882a593Smuzhiyun #define ARCMSR_ARC1214_OUTBOUND_LIST_INTERRUPT_CLEAR 0x00000001 415*4882a593Smuzhiyun /* 416*4882a593Smuzhiyun ******************************************************************************* 417*4882a593Smuzhiyun ** SPEC. for Areca Type E adapter 418*4882a593Smuzhiyun ******************************************************************************* 419*4882a593Smuzhiyun */ 420*4882a593Smuzhiyun #define ARCMSR_SIGNATURE_1884 0x188417D3 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #define ARCMSR_HBEMU_DRV2IOP_DATA_WRITE_OK 0x00000002 423*4882a593Smuzhiyun #define ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK 0x00000004 424*4882a593Smuzhiyun #define ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE 0x00000008 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK 0x00000002 427*4882a593Smuzhiyun #define ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK 0x00000004 428*4882a593Smuzhiyun #define ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE 0x00000008 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define ARCMSR_HBEMU_MESSAGE_FIRMWARE_OK 0x80000000 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #define ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR 0x00000001 433*4882a593Smuzhiyun #define ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR 0x00000008 434*4882a593Smuzhiyun #define ARCMSR_HBEMU_ALL_INTMASKENABLE 0x00000009 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* ARC-1884 doorbell sync */ 437*4882a593Smuzhiyun #define ARCMSR_HBEMU_DOORBELL_SYNC 0x100 438*4882a593Smuzhiyun #define ARCMSR_ARC188X_RESET_ADAPTER 0x00000004 439*4882a593Smuzhiyun #define ARCMSR_ARC1884_DiagWrite_ENABLE 0x00000080 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun /* 442*4882a593Smuzhiyun ******************************************************************************* 443*4882a593Smuzhiyun ** SPEC. for Areca Type F adapter 444*4882a593Smuzhiyun ******************************************************************************* 445*4882a593Smuzhiyun */ 446*4882a593Smuzhiyun #define ARCMSR_SIGNATURE_1886 0x188617D3 447*4882a593Smuzhiyun // Doorbell and interrupt definition are same as Type E adapter 448*4882a593Smuzhiyun /* ARC-1886 doorbell sync */ 449*4882a593Smuzhiyun #define ARCMSR_HBFMU_DOORBELL_SYNC 0x100 450*4882a593Smuzhiyun //set host rw buffer physical address at inbound message 0, 1 (low,high) 451*4882a593Smuzhiyun #define ARCMSR_HBFMU_DOORBELL_SYNC1 0x300 452*4882a593Smuzhiyun #define ARCMSR_HBFMU_MESSAGE_FIRMWARE_OK 0x80000000 453*4882a593Smuzhiyun #define ARCMSR_HBFMU_MESSAGE_NO_VOLUME_CHANGE 0x20000000 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* 456*4882a593Smuzhiyun ******************************************************************************* 457*4882a593Smuzhiyun ** ARECA SCSI COMMAND DESCRIPTOR BLOCK size 0x1F8 (504) 458*4882a593Smuzhiyun ******************************************************************************* 459*4882a593Smuzhiyun */ 460*4882a593Smuzhiyun struct ARCMSR_CDB 461*4882a593Smuzhiyun { 462*4882a593Smuzhiyun uint8_t Bus; 463*4882a593Smuzhiyun uint8_t TargetID; 464*4882a593Smuzhiyun uint8_t LUN; 465*4882a593Smuzhiyun uint8_t Function; 466*4882a593Smuzhiyun uint8_t CdbLength; 467*4882a593Smuzhiyun uint8_t sgcount; 468*4882a593Smuzhiyun uint8_t Flags; 469*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_SGL_BSIZE 0x01 470*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_BIOS 0x02 471*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_WRITE 0x04 472*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_SIMPLEQ 0x00 473*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_HEADQ 0x08 474*4882a593Smuzhiyun #define ARCMSR_CDB_FLAG_ORDEREDQ 0x10 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun uint8_t msgPages; 477*4882a593Smuzhiyun uint32_t msgContext; 478*4882a593Smuzhiyun uint32_t DataLength; 479*4882a593Smuzhiyun uint8_t Cdb[16]; 480*4882a593Smuzhiyun uint8_t DeviceStatus; 481*4882a593Smuzhiyun #define ARCMSR_DEV_CHECK_CONDITION 0x02 482*4882a593Smuzhiyun #define ARCMSR_DEV_SELECT_TIMEOUT 0xF0 483*4882a593Smuzhiyun #define ARCMSR_DEV_ABORTED 0xF1 484*4882a593Smuzhiyun #define ARCMSR_DEV_INIT_FAIL 0xF2 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun uint8_t SenseData[15]; 487*4882a593Smuzhiyun union 488*4882a593Smuzhiyun { 489*4882a593Smuzhiyun struct SG32ENTRY sg32entry[1]; 490*4882a593Smuzhiyun struct SG64ENTRY sg64entry[1]; 491*4882a593Smuzhiyun } u; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun /* 494*4882a593Smuzhiyun ******************************************************************************* 495*4882a593Smuzhiyun ** Messaging Unit (MU) of the Intel R 80331 I/O processor(Type A) and Type B processor 496*4882a593Smuzhiyun ******************************************************************************* 497*4882a593Smuzhiyun */ 498*4882a593Smuzhiyun struct MessageUnit_A 499*4882a593Smuzhiyun { 500*4882a593Smuzhiyun uint32_t resrved0[4]; /*0000 000F*/ 501*4882a593Smuzhiyun uint32_t inbound_msgaddr0; /*0010 0013*/ 502*4882a593Smuzhiyun uint32_t inbound_msgaddr1; /*0014 0017*/ 503*4882a593Smuzhiyun uint32_t outbound_msgaddr0; /*0018 001B*/ 504*4882a593Smuzhiyun uint32_t outbound_msgaddr1; /*001C 001F*/ 505*4882a593Smuzhiyun uint32_t inbound_doorbell; /*0020 0023*/ 506*4882a593Smuzhiyun uint32_t inbound_intstatus; /*0024 0027*/ 507*4882a593Smuzhiyun uint32_t inbound_intmask; /*0028 002B*/ 508*4882a593Smuzhiyun uint32_t outbound_doorbell; /*002C 002F*/ 509*4882a593Smuzhiyun uint32_t outbound_intstatus; /*0030 0033*/ 510*4882a593Smuzhiyun uint32_t outbound_intmask; /*0034 0037*/ 511*4882a593Smuzhiyun uint32_t reserved1[2]; /*0038 003F*/ 512*4882a593Smuzhiyun uint32_t inbound_queueport; /*0040 0043*/ 513*4882a593Smuzhiyun uint32_t outbound_queueport; /*0044 0047*/ 514*4882a593Smuzhiyun uint32_t reserved2[2]; /*0048 004F*/ 515*4882a593Smuzhiyun uint32_t reserved3[492]; /*0050 07FF 492*/ 516*4882a593Smuzhiyun uint32_t reserved4[128]; /*0800 09FF 128*/ 517*4882a593Smuzhiyun uint32_t message_rwbuffer[256]; /*0a00 0DFF 256*/ 518*4882a593Smuzhiyun uint32_t message_wbuffer[32]; /*0E00 0E7F 32*/ 519*4882a593Smuzhiyun uint32_t reserved5[32]; /*0E80 0EFF 32*/ 520*4882a593Smuzhiyun uint32_t message_rbuffer[32]; /*0F00 0F7F 32*/ 521*4882a593Smuzhiyun uint32_t reserved6[32]; /*0F80 0FFF 32*/ 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun struct MessageUnit_B 525*4882a593Smuzhiyun { 526*4882a593Smuzhiyun uint32_t post_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE]; 527*4882a593Smuzhiyun uint32_t done_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE]; 528*4882a593Smuzhiyun uint32_t postq_index; 529*4882a593Smuzhiyun uint32_t doneq_index; 530*4882a593Smuzhiyun uint32_t __iomem *drv2iop_doorbell; 531*4882a593Smuzhiyun uint32_t __iomem *drv2iop_doorbell_mask; 532*4882a593Smuzhiyun uint32_t __iomem *iop2drv_doorbell; 533*4882a593Smuzhiyun uint32_t __iomem *iop2drv_doorbell_mask; 534*4882a593Smuzhiyun uint32_t __iomem *message_rwbuffer; 535*4882a593Smuzhiyun uint32_t __iomem *message_wbuffer; 536*4882a593Smuzhiyun uint32_t __iomem *message_rbuffer; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun /* 539*4882a593Smuzhiyun ********************************************************************* 540*4882a593Smuzhiyun ** LSI 541*4882a593Smuzhiyun ********************************************************************* 542*4882a593Smuzhiyun */ 543*4882a593Smuzhiyun struct MessageUnit_C{ 544*4882a593Smuzhiyun uint32_t message_unit_status; /*0000 0003*/ 545*4882a593Smuzhiyun uint32_t slave_error_attribute; /*0004 0007*/ 546*4882a593Smuzhiyun uint32_t slave_error_address; /*0008 000B*/ 547*4882a593Smuzhiyun uint32_t posted_outbound_doorbell; /*000C 000F*/ 548*4882a593Smuzhiyun uint32_t master_error_attribute; /*0010 0013*/ 549*4882a593Smuzhiyun uint32_t master_error_address_low; /*0014 0017*/ 550*4882a593Smuzhiyun uint32_t master_error_address_high; /*0018 001B*/ 551*4882a593Smuzhiyun uint32_t hcb_size; /*001C 001F*/ 552*4882a593Smuzhiyun uint32_t inbound_doorbell; /*0020 0023*/ 553*4882a593Smuzhiyun uint32_t diagnostic_rw_data; /*0024 0027*/ 554*4882a593Smuzhiyun uint32_t diagnostic_rw_address_low; /*0028 002B*/ 555*4882a593Smuzhiyun uint32_t diagnostic_rw_address_high; /*002C 002F*/ 556*4882a593Smuzhiyun uint32_t host_int_status; /*0030 0033*/ 557*4882a593Smuzhiyun uint32_t host_int_mask; /*0034 0037*/ 558*4882a593Smuzhiyun uint32_t dcr_data; /*0038 003B*/ 559*4882a593Smuzhiyun uint32_t dcr_address; /*003C 003F*/ 560*4882a593Smuzhiyun uint32_t inbound_queueport; /*0040 0043*/ 561*4882a593Smuzhiyun uint32_t outbound_queueport; /*0044 0047*/ 562*4882a593Smuzhiyun uint32_t hcb_pci_address_low; /*0048 004B*/ 563*4882a593Smuzhiyun uint32_t hcb_pci_address_high; /*004C 004F*/ 564*4882a593Smuzhiyun uint32_t iop_int_status; /*0050 0053*/ 565*4882a593Smuzhiyun uint32_t iop_int_mask; /*0054 0057*/ 566*4882a593Smuzhiyun uint32_t iop_inbound_queue_port; /*0058 005B*/ 567*4882a593Smuzhiyun uint32_t iop_outbound_queue_port; /*005C 005F*/ 568*4882a593Smuzhiyun uint32_t inbound_free_list_index; /*0060 0063*/ 569*4882a593Smuzhiyun uint32_t inbound_post_list_index; /*0064 0067*/ 570*4882a593Smuzhiyun uint32_t outbound_free_list_index; /*0068 006B*/ 571*4882a593Smuzhiyun uint32_t outbound_post_list_index; /*006C 006F*/ 572*4882a593Smuzhiyun uint32_t inbound_doorbell_clear; /*0070 0073*/ 573*4882a593Smuzhiyun uint32_t i2o_message_unit_control; /*0074 0077*/ 574*4882a593Smuzhiyun uint32_t last_used_message_source_address_low; /*0078 007B*/ 575*4882a593Smuzhiyun uint32_t last_used_message_source_address_high; /*007C 007F*/ 576*4882a593Smuzhiyun uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/ 577*4882a593Smuzhiyun uint32_t message_dest_address_index; /*0090 0093*/ 578*4882a593Smuzhiyun uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/ 579*4882a593Smuzhiyun uint32_t utility_A_int_counter_timer; /*0098 009B*/ 580*4882a593Smuzhiyun uint32_t outbound_doorbell; /*009C 009F*/ 581*4882a593Smuzhiyun uint32_t outbound_doorbell_clear; /*00A0 00A3*/ 582*4882a593Smuzhiyun uint32_t message_source_address_index; /*00A4 00A7*/ 583*4882a593Smuzhiyun uint32_t message_done_queue_index; /*00A8 00AB*/ 584*4882a593Smuzhiyun uint32_t reserved0; /*00AC 00AF*/ 585*4882a593Smuzhiyun uint32_t inbound_msgaddr0; /*00B0 00B3*/ 586*4882a593Smuzhiyun uint32_t inbound_msgaddr1; /*00B4 00B7*/ 587*4882a593Smuzhiyun uint32_t outbound_msgaddr0; /*00B8 00BB*/ 588*4882a593Smuzhiyun uint32_t outbound_msgaddr1; /*00BC 00BF*/ 589*4882a593Smuzhiyun uint32_t inbound_queueport_low; /*00C0 00C3*/ 590*4882a593Smuzhiyun uint32_t inbound_queueport_high; /*00C4 00C7*/ 591*4882a593Smuzhiyun uint32_t outbound_queueport_low; /*00C8 00CB*/ 592*4882a593Smuzhiyun uint32_t outbound_queueport_high; /*00CC 00CF*/ 593*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/ 594*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/ 595*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/ 596*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/ 597*4882a593Smuzhiyun uint32_t message_dest_queue_port_low; /*00E0 00E3*/ 598*4882a593Smuzhiyun uint32_t message_dest_queue_port_high; /*00E4 00E7*/ 599*4882a593Smuzhiyun uint32_t last_used_message_dest_address_low; /*00E8 00EB*/ 600*4882a593Smuzhiyun uint32_t last_used_message_dest_address_high; /*00EC 00EF*/ 601*4882a593Smuzhiyun uint32_t message_done_queue_base_address_low; /*00F0 00F3*/ 602*4882a593Smuzhiyun uint32_t message_done_queue_base_address_high; /*00F4 00F7*/ 603*4882a593Smuzhiyun uint32_t host_diagnostic; /*00F8 00FB*/ 604*4882a593Smuzhiyun uint32_t write_sequence; /*00FC 00FF*/ 605*4882a593Smuzhiyun uint32_t reserved1[34]; /*0100 0187*/ 606*4882a593Smuzhiyun uint32_t reserved2[1950]; /*0188 1FFF*/ 607*4882a593Smuzhiyun uint32_t message_wbuffer[32]; /*2000 207F*/ 608*4882a593Smuzhiyun uint32_t reserved3[32]; /*2080 20FF*/ 609*4882a593Smuzhiyun uint32_t message_rbuffer[32]; /*2100 217F*/ 610*4882a593Smuzhiyun uint32_t reserved4[32]; /*2180 21FF*/ 611*4882a593Smuzhiyun uint32_t msgcode_rwbuffer[256]; /*2200 23FF*/ 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun /* 614*4882a593Smuzhiyun ********************************************************************* 615*4882a593Smuzhiyun ** Messaging Unit (MU) of Type D processor 616*4882a593Smuzhiyun ********************************************************************* 617*4882a593Smuzhiyun */ 618*4882a593Smuzhiyun struct InBound_SRB { 619*4882a593Smuzhiyun uint32_t addressLow; /* pointer to SRB block */ 620*4882a593Smuzhiyun uint32_t addressHigh; 621*4882a593Smuzhiyun uint32_t length; /* in DWORDs */ 622*4882a593Smuzhiyun uint32_t reserved0; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun struct OutBound_SRB { 626*4882a593Smuzhiyun uint32_t addressLow; /* pointer to SRB block */ 627*4882a593Smuzhiyun uint32_t addressHigh; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun struct MessageUnit_D { 631*4882a593Smuzhiyun struct InBound_SRB post_qbuffer[ARCMSR_MAX_ARC1214_POSTQUEUE]; 632*4882a593Smuzhiyun volatile struct OutBound_SRB 633*4882a593Smuzhiyun done_qbuffer[ARCMSR_MAX_ARC1214_DONEQUEUE]; 634*4882a593Smuzhiyun u16 postq_index; 635*4882a593Smuzhiyun volatile u16 doneq_index; 636*4882a593Smuzhiyun u32 __iomem *chip_id; /* 0x00004 */ 637*4882a593Smuzhiyun u32 __iomem *cpu_mem_config; /* 0x00008 */ 638*4882a593Smuzhiyun u32 __iomem *i2o_host_interrupt_mask; /* 0x00034 */ 639*4882a593Smuzhiyun u32 __iomem *sample_at_reset; /* 0x00100 */ 640*4882a593Smuzhiyun u32 __iomem *reset_request; /* 0x00108 */ 641*4882a593Smuzhiyun u32 __iomem *host_int_status; /* 0x00200 */ 642*4882a593Smuzhiyun u32 __iomem *pcief0_int_enable; /* 0x0020C */ 643*4882a593Smuzhiyun u32 __iomem *inbound_msgaddr0; /* 0x00400 */ 644*4882a593Smuzhiyun u32 __iomem *inbound_msgaddr1; /* 0x00404 */ 645*4882a593Smuzhiyun u32 __iomem *outbound_msgaddr0; /* 0x00420 */ 646*4882a593Smuzhiyun u32 __iomem *outbound_msgaddr1; /* 0x00424 */ 647*4882a593Smuzhiyun u32 __iomem *inbound_doorbell; /* 0x00460 */ 648*4882a593Smuzhiyun u32 __iomem *outbound_doorbell; /* 0x00480 */ 649*4882a593Smuzhiyun u32 __iomem *outbound_doorbell_enable; /* 0x00484 */ 650*4882a593Smuzhiyun u32 __iomem *inboundlist_base_low; /* 0x01000 */ 651*4882a593Smuzhiyun u32 __iomem *inboundlist_base_high; /* 0x01004 */ 652*4882a593Smuzhiyun u32 __iomem *inboundlist_write_pointer; /* 0x01018 */ 653*4882a593Smuzhiyun u32 __iomem *outboundlist_base_low; /* 0x01060 */ 654*4882a593Smuzhiyun u32 __iomem *outboundlist_base_high; /* 0x01064 */ 655*4882a593Smuzhiyun u32 __iomem *outboundlist_copy_pointer; /* 0x0106C */ 656*4882a593Smuzhiyun u32 __iomem *outboundlist_read_pointer; /* 0x01070 0x01072 */ 657*4882a593Smuzhiyun u32 __iomem *outboundlist_interrupt_cause; /* 0x1088 */ 658*4882a593Smuzhiyun u32 __iomem *outboundlist_interrupt_enable; /* 0x108C */ 659*4882a593Smuzhiyun u32 __iomem *message_wbuffer; /* 0x2000 */ 660*4882a593Smuzhiyun u32 __iomem *message_rbuffer; /* 0x2100 */ 661*4882a593Smuzhiyun u32 __iomem *msgcode_rwbuffer; /* 0x2200 */ 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun /* 664*4882a593Smuzhiyun ********************************************************************* 665*4882a593Smuzhiyun ** Messaging Unit (MU) of Type E processor(LSI) 666*4882a593Smuzhiyun ********************************************************************* 667*4882a593Smuzhiyun */ 668*4882a593Smuzhiyun struct MessageUnit_E{ 669*4882a593Smuzhiyun uint32_t iobound_doorbell; /*0000 0003*/ 670*4882a593Smuzhiyun uint32_t write_sequence_3xxx; /*0004 0007*/ 671*4882a593Smuzhiyun uint32_t host_diagnostic_3xxx; /*0008 000B*/ 672*4882a593Smuzhiyun uint32_t posted_outbound_doorbell; /*000C 000F*/ 673*4882a593Smuzhiyun uint32_t master_error_attribute; /*0010 0013*/ 674*4882a593Smuzhiyun uint32_t master_error_address_low; /*0014 0017*/ 675*4882a593Smuzhiyun uint32_t master_error_address_high; /*0018 001B*/ 676*4882a593Smuzhiyun uint32_t hcb_size; /*001C 001F*/ 677*4882a593Smuzhiyun uint32_t inbound_doorbell; /*0020 0023*/ 678*4882a593Smuzhiyun uint32_t diagnostic_rw_data; /*0024 0027*/ 679*4882a593Smuzhiyun uint32_t diagnostic_rw_address_low; /*0028 002B*/ 680*4882a593Smuzhiyun uint32_t diagnostic_rw_address_high; /*002C 002F*/ 681*4882a593Smuzhiyun uint32_t host_int_status; /*0030 0033*/ 682*4882a593Smuzhiyun uint32_t host_int_mask; /*0034 0037*/ 683*4882a593Smuzhiyun uint32_t dcr_data; /*0038 003B*/ 684*4882a593Smuzhiyun uint32_t dcr_address; /*003C 003F*/ 685*4882a593Smuzhiyun uint32_t inbound_queueport; /*0040 0043*/ 686*4882a593Smuzhiyun uint32_t outbound_queueport; /*0044 0047*/ 687*4882a593Smuzhiyun uint32_t hcb_pci_address_low; /*0048 004B*/ 688*4882a593Smuzhiyun uint32_t hcb_pci_address_high; /*004C 004F*/ 689*4882a593Smuzhiyun uint32_t iop_int_status; /*0050 0053*/ 690*4882a593Smuzhiyun uint32_t iop_int_mask; /*0054 0057*/ 691*4882a593Smuzhiyun uint32_t iop_inbound_queue_port; /*0058 005B*/ 692*4882a593Smuzhiyun uint32_t iop_outbound_queue_port; /*005C 005F*/ 693*4882a593Smuzhiyun uint32_t inbound_free_list_index; /*0060 0063*/ 694*4882a593Smuzhiyun uint32_t inbound_post_list_index; /*0064 0067*/ 695*4882a593Smuzhiyun uint32_t reply_post_producer_index; /*0068 006B*/ 696*4882a593Smuzhiyun uint32_t reply_post_consumer_index; /*006C 006F*/ 697*4882a593Smuzhiyun uint32_t inbound_doorbell_clear; /*0070 0073*/ 698*4882a593Smuzhiyun uint32_t i2o_message_unit_control; /*0074 0077*/ 699*4882a593Smuzhiyun uint32_t last_used_message_source_address_low; /*0078 007B*/ 700*4882a593Smuzhiyun uint32_t last_used_message_source_address_high; /*007C 007F*/ 701*4882a593Smuzhiyun uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/ 702*4882a593Smuzhiyun uint32_t message_dest_address_index; /*0090 0093*/ 703*4882a593Smuzhiyun uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/ 704*4882a593Smuzhiyun uint32_t utility_A_int_counter_timer; /*0098 009B*/ 705*4882a593Smuzhiyun uint32_t outbound_doorbell; /*009C 009F*/ 706*4882a593Smuzhiyun uint32_t outbound_doorbell_clear; /*00A0 00A3*/ 707*4882a593Smuzhiyun uint32_t message_source_address_index; /*00A4 00A7*/ 708*4882a593Smuzhiyun uint32_t message_done_queue_index; /*00A8 00AB*/ 709*4882a593Smuzhiyun uint32_t reserved0; /*00AC 00AF*/ 710*4882a593Smuzhiyun uint32_t inbound_msgaddr0; /*00B0 00B3*/ 711*4882a593Smuzhiyun uint32_t inbound_msgaddr1; /*00B4 00B7*/ 712*4882a593Smuzhiyun uint32_t outbound_msgaddr0; /*00B8 00BB*/ 713*4882a593Smuzhiyun uint32_t outbound_msgaddr1; /*00BC 00BF*/ 714*4882a593Smuzhiyun uint32_t inbound_queueport_low; /*00C0 00C3*/ 715*4882a593Smuzhiyun uint32_t inbound_queueport_high; /*00C4 00C7*/ 716*4882a593Smuzhiyun uint32_t outbound_queueport_low; /*00C8 00CB*/ 717*4882a593Smuzhiyun uint32_t outbound_queueport_high; /*00CC 00CF*/ 718*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/ 719*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/ 720*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/ 721*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/ 722*4882a593Smuzhiyun uint32_t message_dest_queue_port_low; /*00E0 00E3*/ 723*4882a593Smuzhiyun uint32_t message_dest_queue_port_high; /*00E4 00E7*/ 724*4882a593Smuzhiyun uint32_t last_used_message_dest_address_low; /*00E8 00EB*/ 725*4882a593Smuzhiyun uint32_t last_used_message_dest_address_high; /*00EC 00EF*/ 726*4882a593Smuzhiyun uint32_t message_done_queue_base_address_low; /*00F0 00F3*/ 727*4882a593Smuzhiyun uint32_t message_done_queue_base_address_high; /*00F4 00F7*/ 728*4882a593Smuzhiyun uint32_t host_diagnostic; /*00F8 00FB*/ 729*4882a593Smuzhiyun uint32_t write_sequence; /*00FC 00FF*/ 730*4882a593Smuzhiyun uint32_t reserved1[34]; /*0100 0187*/ 731*4882a593Smuzhiyun uint32_t reserved2[1950]; /*0188 1FFF*/ 732*4882a593Smuzhiyun uint32_t message_wbuffer[32]; /*2000 207F*/ 733*4882a593Smuzhiyun uint32_t reserved3[32]; /*2080 20FF*/ 734*4882a593Smuzhiyun uint32_t message_rbuffer[32]; /*2100 217F*/ 735*4882a593Smuzhiyun uint32_t reserved4[32]; /*2180 21FF*/ 736*4882a593Smuzhiyun uint32_t msgcode_rwbuffer[256]; /*2200 23FF*/ 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun /* 740*4882a593Smuzhiyun ********************************************************************* 741*4882a593Smuzhiyun ** Messaging Unit (MU) of Type F processor(LSI) 742*4882a593Smuzhiyun ********************************************************************* 743*4882a593Smuzhiyun */ 744*4882a593Smuzhiyun struct MessageUnit_F { 745*4882a593Smuzhiyun uint32_t iobound_doorbell; /*0000 0003*/ 746*4882a593Smuzhiyun uint32_t write_sequence_3xxx; /*0004 0007*/ 747*4882a593Smuzhiyun uint32_t host_diagnostic_3xxx; /*0008 000B*/ 748*4882a593Smuzhiyun uint32_t posted_outbound_doorbell; /*000C 000F*/ 749*4882a593Smuzhiyun uint32_t master_error_attribute; /*0010 0013*/ 750*4882a593Smuzhiyun uint32_t master_error_address_low; /*0014 0017*/ 751*4882a593Smuzhiyun uint32_t master_error_address_high; /*0018 001B*/ 752*4882a593Smuzhiyun uint32_t hcb_size; /*001C 001F*/ 753*4882a593Smuzhiyun uint32_t inbound_doorbell; /*0020 0023*/ 754*4882a593Smuzhiyun uint32_t diagnostic_rw_data; /*0024 0027*/ 755*4882a593Smuzhiyun uint32_t diagnostic_rw_address_low; /*0028 002B*/ 756*4882a593Smuzhiyun uint32_t diagnostic_rw_address_high; /*002C 002F*/ 757*4882a593Smuzhiyun uint32_t host_int_status; /*0030 0033*/ 758*4882a593Smuzhiyun uint32_t host_int_mask; /*0034 0037*/ 759*4882a593Smuzhiyun uint32_t dcr_data; /*0038 003B*/ 760*4882a593Smuzhiyun uint32_t dcr_address; /*003C 003F*/ 761*4882a593Smuzhiyun uint32_t inbound_queueport; /*0040 0043*/ 762*4882a593Smuzhiyun uint32_t outbound_queueport; /*0044 0047*/ 763*4882a593Smuzhiyun uint32_t hcb_pci_address_low; /*0048 004B*/ 764*4882a593Smuzhiyun uint32_t hcb_pci_address_high; /*004C 004F*/ 765*4882a593Smuzhiyun uint32_t iop_int_status; /*0050 0053*/ 766*4882a593Smuzhiyun uint32_t iop_int_mask; /*0054 0057*/ 767*4882a593Smuzhiyun uint32_t iop_inbound_queue_port; /*0058 005B*/ 768*4882a593Smuzhiyun uint32_t iop_outbound_queue_port; /*005C 005F*/ 769*4882a593Smuzhiyun uint32_t inbound_free_list_index; /*0060 0063*/ 770*4882a593Smuzhiyun uint32_t inbound_post_list_index; /*0064 0067*/ 771*4882a593Smuzhiyun uint32_t reply_post_producer_index; /*0068 006B*/ 772*4882a593Smuzhiyun uint32_t reply_post_consumer_index; /*006C 006F*/ 773*4882a593Smuzhiyun uint32_t inbound_doorbell_clear; /*0070 0073*/ 774*4882a593Smuzhiyun uint32_t i2o_message_unit_control; /*0074 0077*/ 775*4882a593Smuzhiyun uint32_t last_used_message_source_address_low; /*0078 007B*/ 776*4882a593Smuzhiyun uint32_t last_used_message_source_address_high; /*007C 007F*/ 777*4882a593Smuzhiyun uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/ 778*4882a593Smuzhiyun uint32_t message_dest_address_index; /*0090 0093*/ 779*4882a593Smuzhiyun uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/ 780*4882a593Smuzhiyun uint32_t utility_A_int_counter_timer; /*0098 009B*/ 781*4882a593Smuzhiyun uint32_t outbound_doorbell; /*009C 009F*/ 782*4882a593Smuzhiyun uint32_t outbound_doorbell_clear; /*00A0 00A3*/ 783*4882a593Smuzhiyun uint32_t message_source_address_index; /*00A4 00A7*/ 784*4882a593Smuzhiyun uint32_t message_done_queue_index; /*00A8 00AB*/ 785*4882a593Smuzhiyun uint32_t reserved0; /*00AC 00AF*/ 786*4882a593Smuzhiyun uint32_t inbound_msgaddr0; /*00B0 00B3*/ 787*4882a593Smuzhiyun uint32_t inbound_msgaddr1; /*00B4 00B7*/ 788*4882a593Smuzhiyun uint32_t outbound_msgaddr0; /*00B8 00BB*/ 789*4882a593Smuzhiyun uint32_t outbound_msgaddr1; /*00BC 00BF*/ 790*4882a593Smuzhiyun uint32_t inbound_queueport_low; /*00C0 00C3*/ 791*4882a593Smuzhiyun uint32_t inbound_queueport_high; /*00C4 00C7*/ 792*4882a593Smuzhiyun uint32_t outbound_queueport_low; /*00C8 00CB*/ 793*4882a593Smuzhiyun uint32_t outbound_queueport_high; /*00CC 00CF*/ 794*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/ 795*4882a593Smuzhiyun uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/ 796*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/ 797*4882a593Smuzhiyun uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/ 798*4882a593Smuzhiyun uint32_t message_dest_queue_port_low; /*00E0 00E3*/ 799*4882a593Smuzhiyun uint32_t message_dest_queue_port_high; /*00E4 00E7*/ 800*4882a593Smuzhiyun uint32_t last_used_message_dest_address_low; /*00E8 00EB*/ 801*4882a593Smuzhiyun uint32_t last_used_message_dest_address_high; /*00EC 00EF*/ 802*4882a593Smuzhiyun uint32_t message_done_queue_base_address_low; /*00F0 00F3*/ 803*4882a593Smuzhiyun uint32_t message_done_queue_base_address_high; /*00F4 00F7*/ 804*4882a593Smuzhiyun uint32_t host_diagnostic; /*00F8 00FB*/ 805*4882a593Smuzhiyun uint32_t write_sequence; /*00FC 00FF*/ 806*4882a593Smuzhiyun uint32_t reserved1[46]; /*0100 01B7*/ 807*4882a593Smuzhiyun uint32_t reply_post_producer_index1; /*01B8 01BB*/ 808*4882a593Smuzhiyun uint32_t reply_post_consumer_index1; /*01BC 01BF*/ 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun #define MESG_RW_BUFFER_SIZE (256 * 3) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun typedef struct deliver_completeQ { 814*4882a593Smuzhiyun uint16_t cmdFlag; 815*4882a593Smuzhiyun uint16_t cmdSMID; 816*4882a593Smuzhiyun uint16_t cmdLMID; // reserved (0) 817*4882a593Smuzhiyun uint16_t cmdFlag2; // reserved (0) 818*4882a593Smuzhiyun } DeliverQ, CompletionQ, *pDeliver_Q, *pCompletion_Q; 819*4882a593Smuzhiyun /* 820*4882a593Smuzhiyun ******************************************************************************* 821*4882a593Smuzhiyun ** Adapter Control Block 822*4882a593Smuzhiyun ******************************************************************************* 823*4882a593Smuzhiyun */ 824*4882a593Smuzhiyun struct AdapterControlBlock 825*4882a593Smuzhiyun { 826*4882a593Smuzhiyun uint32_t adapter_type; /* adapter A,B..... */ 827*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_A 0x00000000 /* hba I IOP */ 828*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_B 0x00000001 /* hbb M IOP */ 829*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_C 0x00000002 /* hbc L IOP */ 830*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_D 0x00000003 /* hbd M IOP */ 831*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_E 0x00000004 /* hba L IOP */ 832*4882a593Smuzhiyun #define ACB_ADAPTER_TYPE_F 0x00000005 /* hba L IOP */ 833*4882a593Smuzhiyun u32 ioqueue_size; 834*4882a593Smuzhiyun struct pci_dev * pdev; 835*4882a593Smuzhiyun struct Scsi_Host * host; 836*4882a593Smuzhiyun unsigned long vir2phy_offset; 837*4882a593Smuzhiyun /* Offset is used in making arc cdb physical to virtual calculations */ 838*4882a593Smuzhiyun uint32_t outbound_int_enable; 839*4882a593Smuzhiyun uint32_t cdb_phyaddr_hi32; 840*4882a593Smuzhiyun uint32_t reg_mu_acc_handle0; 841*4882a593Smuzhiyun uint64_t cdb_phyadd_hipart; 842*4882a593Smuzhiyun spinlock_t eh_lock; 843*4882a593Smuzhiyun spinlock_t ccblist_lock; 844*4882a593Smuzhiyun spinlock_t postq_lock; 845*4882a593Smuzhiyun spinlock_t doneq_lock; 846*4882a593Smuzhiyun spinlock_t rqbuffer_lock; 847*4882a593Smuzhiyun spinlock_t wqbuffer_lock; 848*4882a593Smuzhiyun union { 849*4882a593Smuzhiyun struct MessageUnit_A __iomem *pmuA; 850*4882a593Smuzhiyun struct MessageUnit_B *pmuB; 851*4882a593Smuzhiyun struct MessageUnit_C __iomem *pmuC; 852*4882a593Smuzhiyun struct MessageUnit_D *pmuD; 853*4882a593Smuzhiyun struct MessageUnit_E __iomem *pmuE; 854*4882a593Smuzhiyun struct MessageUnit_F __iomem *pmuF; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun /* message unit ATU inbound base address0 */ 857*4882a593Smuzhiyun void __iomem *mem_base0; 858*4882a593Smuzhiyun void __iomem *mem_base1; 859*4882a593Smuzhiyun //0x000 - COMPORT_IN (Host sent to ROC) 860*4882a593Smuzhiyun uint32_t *message_wbuffer; 861*4882a593Smuzhiyun //0x100 - COMPORT_OUT (ROC sent to Host) 862*4882a593Smuzhiyun uint32_t *message_rbuffer; 863*4882a593Smuzhiyun uint32_t *msgcode_rwbuffer; //0x200 - BIOS_AREA 864*4882a593Smuzhiyun uint32_t acb_flags; 865*4882a593Smuzhiyun u16 dev_id; 866*4882a593Smuzhiyun uint8_t adapter_index; 867*4882a593Smuzhiyun #define ACB_F_SCSISTOPADAPTER 0x0001 868*4882a593Smuzhiyun #define ACB_F_MSG_STOP_BGRB 0x0002 869*4882a593Smuzhiyun /* stop RAID background rebuild */ 870*4882a593Smuzhiyun #define ACB_F_MSG_START_BGRB 0x0004 871*4882a593Smuzhiyun /* stop RAID background rebuild */ 872*4882a593Smuzhiyun #define ACB_F_IOPDATA_OVERFLOW 0x0008 873*4882a593Smuzhiyun /* iop message data rqbuffer overflow */ 874*4882a593Smuzhiyun #define ACB_F_MESSAGE_WQBUFFER_CLEARED 0x0010 875*4882a593Smuzhiyun /* message clear wqbuffer */ 876*4882a593Smuzhiyun #define ACB_F_MESSAGE_RQBUFFER_CLEARED 0x0020 877*4882a593Smuzhiyun /* message clear rqbuffer */ 878*4882a593Smuzhiyun #define ACB_F_MESSAGE_WQBUFFER_READED 0x0040 879*4882a593Smuzhiyun #define ACB_F_BUS_RESET 0x0080 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define ACB_F_IOP_INITED 0x0100 882*4882a593Smuzhiyun /* iop init */ 883*4882a593Smuzhiyun #define ACB_F_ABORT 0x0200 884*4882a593Smuzhiyun #define ACB_F_FIRMWARE_TRAP 0x0400 885*4882a593Smuzhiyun #define ACB_F_ADAPTER_REMOVED 0x0800 886*4882a593Smuzhiyun #define ACB_F_MSG_GET_CONFIG 0x1000 887*4882a593Smuzhiyun struct CommandControlBlock * pccb_pool[ARCMSR_MAX_FREECCB_NUM]; 888*4882a593Smuzhiyun /* used for memory free */ 889*4882a593Smuzhiyun struct list_head ccb_free_list; 890*4882a593Smuzhiyun /* head of free ccb list */ 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun atomic_t ccboutstandingcount; 893*4882a593Smuzhiyun /*The present outstanding command number that in the IOP that 894*4882a593Smuzhiyun waiting for being handled by FW*/ 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun void * dma_coherent; 897*4882a593Smuzhiyun /* dma_coherent used for memory free */ 898*4882a593Smuzhiyun dma_addr_t dma_coherent_handle; 899*4882a593Smuzhiyun /* dma_coherent_handle used for memory free */ 900*4882a593Smuzhiyun dma_addr_t dma_coherent_handle2; 901*4882a593Smuzhiyun void *dma_coherent2; 902*4882a593Smuzhiyun unsigned int uncache_size; 903*4882a593Smuzhiyun uint8_t rqbuffer[ARCMSR_MAX_QBUFFER]; 904*4882a593Smuzhiyun /* data collection buffer for read from 80331 */ 905*4882a593Smuzhiyun int32_t rqbuf_getIndex; 906*4882a593Smuzhiyun /* first of read buffer */ 907*4882a593Smuzhiyun int32_t rqbuf_putIndex; 908*4882a593Smuzhiyun /* last of read buffer */ 909*4882a593Smuzhiyun uint8_t wqbuffer[ARCMSR_MAX_QBUFFER]; 910*4882a593Smuzhiyun /* data collection buffer for write to 80331 */ 911*4882a593Smuzhiyun int32_t wqbuf_getIndex; 912*4882a593Smuzhiyun /* first of write buffer */ 913*4882a593Smuzhiyun int32_t wqbuf_putIndex; 914*4882a593Smuzhiyun /* last of write buffer */ 915*4882a593Smuzhiyun uint8_t devstate[ARCMSR_MAX_TARGETID][ARCMSR_MAX_TARGETLUN]; 916*4882a593Smuzhiyun /* id0 ..... id15, lun0...lun7 */ 917*4882a593Smuzhiyun #define ARECA_RAID_GONE 0x55 918*4882a593Smuzhiyun #define ARECA_RAID_GOOD 0xaa 919*4882a593Smuzhiyun uint32_t num_resets; 920*4882a593Smuzhiyun uint32_t num_aborts; 921*4882a593Smuzhiyun uint32_t signature; 922*4882a593Smuzhiyun uint32_t firm_request_len; 923*4882a593Smuzhiyun uint32_t firm_numbers_queue; 924*4882a593Smuzhiyun uint32_t firm_sdram_size; 925*4882a593Smuzhiyun uint32_t firm_hd_channels; 926*4882a593Smuzhiyun uint32_t firm_cfg_version; 927*4882a593Smuzhiyun char firm_model[12]; 928*4882a593Smuzhiyun char firm_version[20]; 929*4882a593Smuzhiyun char device_map[20]; /*21,84-99*/ 930*4882a593Smuzhiyun struct work_struct arcmsr_do_message_isr_bh; 931*4882a593Smuzhiyun struct timer_list eternal_timer; 932*4882a593Smuzhiyun unsigned short fw_flag; 933*4882a593Smuzhiyun #define FW_NORMAL 0x0000 934*4882a593Smuzhiyun #define FW_BOG 0x0001 935*4882a593Smuzhiyun #define FW_DEADLOCK 0x0010 936*4882a593Smuzhiyun uint32_t maxOutstanding; 937*4882a593Smuzhiyun int vector_count; 938*4882a593Smuzhiyun uint32_t maxFreeCCB; 939*4882a593Smuzhiyun struct timer_list refresh_timer; 940*4882a593Smuzhiyun uint32_t doneq_index; 941*4882a593Smuzhiyun uint32_t ccbsize; 942*4882a593Smuzhiyun uint32_t in_doorbell; 943*4882a593Smuzhiyun uint32_t out_doorbell; 944*4882a593Smuzhiyun uint32_t completionQ_entry; 945*4882a593Smuzhiyun pCompletion_Q pCompletionQ; 946*4882a593Smuzhiyun uint32_t completeQ_size; 947*4882a593Smuzhiyun };/* HW_DEVICE_EXTENSION */ 948*4882a593Smuzhiyun /* 949*4882a593Smuzhiyun ******************************************************************************* 950*4882a593Smuzhiyun ** Command Control Block 951*4882a593Smuzhiyun ** this CCB length must be 32 bytes boundary 952*4882a593Smuzhiyun ******************************************************************************* 953*4882a593Smuzhiyun */ 954*4882a593Smuzhiyun struct CommandControlBlock{ 955*4882a593Smuzhiyun /*x32:sizeof struct_CCB=(64+60)byte, x64:sizeof struct_CCB=(64+60)byte*/ 956*4882a593Smuzhiyun struct list_head list; /*x32: 8byte, x64: 16byte*/ 957*4882a593Smuzhiyun struct scsi_cmnd *pcmd; /*8 bytes pointer of linux scsi command */ 958*4882a593Smuzhiyun struct AdapterControlBlock *acb; /*x32: 4byte, x64: 8byte*/ 959*4882a593Smuzhiyun unsigned long cdb_phyaddr; /*x32: 4byte, x64: 8byte*/ 960*4882a593Smuzhiyun uint32_t arc_cdb_size; /*x32:4byte,x64:4byte*/ 961*4882a593Smuzhiyun uint16_t ccb_flags; /*x32: 2byte, x64: 2byte*/ 962*4882a593Smuzhiyun #define CCB_FLAG_READ 0x0000 963*4882a593Smuzhiyun #define CCB_FLAG_WRITE 0x0001 964*4882a593Smuzhiyun #define CCB_FLAG_ERROR 0x0002 965*4882a593Smuzhiyun #define CCB_FLAG_FLUSHCACHE 0x0004 966*4882a593Smuzhiyun #define CCB_FLAG_MASTER_ABORTED 0x0008 967*4882a593Smuzhiyun uint16_t startdone; /*x32:2byte,x32:2byte*/ 968*4882a593Smuzhiyun #define ARCMSR_CCB_DONE 0x0000 969*4882a593Smuzhiyun #define ARCMSR_CCB_START 0x55AA 970*4882a593Smuzhiyun #define ARCMSR_CCB_ABORTED 0xAA55 971*4882a593Smuzhiyun #define ARCMSR_CCB_ILLEGAL 0xFFFF 972*4882a593Smuzhiyun uint32_t smid; 973*4882a593Smuzhiyun #if BITS_PER_LONG == 64 974*4882a593Smuzhiyun /* ======================512+64 bytes======================== */ 975*4882a593Smuzhiyun uint32_t reserved[3]; /*12 byte*/ 976*4882a593Smuzhiyun #else 977*4882a593Smuzhiyun /* ======================512+32 bytes======================== */ 978*4882a593Smuzhiyun uint32_t reserved[8]; /*32 byte*/ 979*4882a593Smuzhiyun #endif 980*4882a593Smuzhiyun /* ======================================================= */ 981*4882a593Smuzhiyun struct ARCMSR_CDB arcmsr_cdb; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun /* 984*4882a593Smuzhiyun ******************************************************************************* 985*4882a593Smuzhiyun ** ARECA SCSI sense data 986*4882a593Smuzhiyun ******************************************************************************* 987*4882a593Smuzhiyun */ 988*4882a593Smuzhiyun struct SENSE_DATA 989*4882a593Smuzhiyun { 990*4882a593Smuzhiyun uint8_t ErrorCode:7; 991*4882a593Smuzhiyun #define SCSI_SENSE_CURRENT_ERRORS 0x70 992*4882a593Smuzhiyun #define SCSI_SENSE_DEFERRED_ERRORS 0x71 993*4882a593Smuzhiyun uint8_t Valid:1; 994*4882a593Smuzhiyun uint8_t SegmentNumber; 995*4882a593Smuzhiyun uint8_t SenseKey:4; 996*4882a593Smuzhiyun uint8_t Reserved:1; 997*4882a593Smuzhiyun uint8_t IncorrectLength:1; 998*4882a593Smuzhiyun uint8_t EndOfMedia:1; 999*4882a593Smuzhiyun uint8_t FileMark:1; 1000*4882a593Smuzhiyun uint8_t Information[4]; 1001*4882a593Smuzhiyun uint8_t AdditionalSenseLength; 1002*4882a593Smuzhiyun uint8_t CommandSpecificInformation[4]; 1003*4882a593Smuzhiyun uint8_t AdditionalSenseCode; 1004*4882a593Smuzhiyun uint8_t AdditionalSenseCodeQualifier; 1005*4882a593Smuzhiyun uint8_t FieldReplaceableUnitCode; 1006*4882a593Smuzhiyun uint8_t SenseKeySpecific[3]; 1007*4882a593Smuzhiyun }; 1008*4882a593Smuzhiyun /* 1009*4882a593Smuzhiyun ******************************************************************************* 1010*4882a593Smuzhiyun ** Outbound Interrupt Status Register - OISR 1011*4882a593Smuzhiyun ******************************************************************************* 1012*4882a593Smuzhiyun */ 1013*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_INTERRUPT_STATUS_REG 0x30 1014*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_PCI_INT 0x10 1015*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INT 0x08 1016*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_DOORBELL_INT 0x04 1017*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_MESSAGE1_INT 0x02 1018*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_MESSAGE0_INT 0x01 1019*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_HANDLE_INT \ 1020*4882a593Smuzhiyun (ARCMSR_MU_OUTBOUND_MESSAGE0_INT \ 1021*4882a593Smuzhiyun |ARCMSR_MU_OUTBOUND_MESSAGE1_INT \ 1022*4882a593Smuzhiyun |ARCMSR_MU_OUTBOUND_DOORBELL_INT \ 1023*4882a593Smuzhiyun |ARCMSR_MU_OUTBOUND_POSTQUEUE_INT \ 1024*4882a593Smuzhiyun |ARCMSR_MU_OUTBOUND_PCI_INT) 1025*4882a593Smuzhiyun /* 1026*4882a593Smuzhiyun ******************************************************************************* 1027*4882a593Smuzhiyun ** Outbound Interrupt Mask Register - OIMR 1028*4882a593Smuzhiyun ******************************************************************************* 1029*4882a593Smuzhiyun */ 1030*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_INTERRUPT_MASK_REG 0x34 1031*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_PCI_INTMASKENABLE 0x10 1032*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE 0x08 1033*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE 0x04 1034*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_MESSAGE1_INTMASKENABLE 0x02 1035*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE 0x01 1036*4882a593Smuzhiyun #define ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE 0x1F 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun extern void arcmsr_write_ioctldata2iop(struct AdapterControlBlock *); 1039*4882a593Smuzhiyun extern uint32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *, 1040*4882a593Smuzhiyun struct QBUFFER __iomem *); 1041*4882a593Smuzhiyun extern void arcmsr_clear_iop2drv_rqueue_buffer(struct AdapterControlBlock *); 1042*4882a593Smuzhiyun extern struct QBUFFER __iomem *arcmsr_get_iop_rqbuffer(struct AdapterControlBlock *); 1043*4882a593Smuzhiyun extern struct device_attribute *arcmsr_host_attrs[]; 1044*4882a593Smuzhiyun extern int arcmsr_alloc_sysfs_attr(struct AdapterControlBlock *); 1045*4882a593Smuzhiyun void arcmsr_free_sysfs_attr(struct AdapterControlBlock *acb); 1046