1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Aic94xx SAS/SATA driver sequencer interface.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2005 Adaptec, Inc. All rights reserved.
6*4882a593Smuzhiyun * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Parts of this code adapted from David Chaw's adp94xx_seq.c.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/gfp.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/firmware.h>
16*4882a593Smuzhiyun #include "aic94xx_reg.h"
17*4882a593Smuzhiyun #include "aic94xx_hwi.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "aic94xx_seq.h"
20*4882a593Smuzhiyun #include "aic94xx_dump.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* It takes no more than 0.05 us for an instruction
23*4882a593Smuzhiyun * to complete. So waiting for 1 us should be more than
24*4882a593Smuzhiyun * plenty.
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define PAUSE_DELAY 1
27*4882a593Smuzhiyun #define PAUSE_TRIES 1000
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const struct firmware *sequencer_fw;
30*4882a593Smuzhiyun static u16 cseq_vecs[CSEQ_NUM_VECS], lseq_vecs[LSEQ_NUM_VECS], mode2_task,
31*4882a593Smuzhiyun cseq_idle_loop, lseq_idle_loop;
32*4882a593Smuzhiyun static const u8 *cseq_code, *lseq_code;
33*4882a593Smuzhiyun static u32 cseq_code_size, lseq_code_size;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static u16 first_scb_site_no = 0xFFFF;
36*4882a593Smuzhiyun static u16 last_scb_site_no;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* ---------- Pause/Unpause CSEQ/LSEQ ---------- */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun * asd_pause_cseq - pause the central sequencer
42*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * Return 0 on success, negative on failure.
45*4882a593Smuzhiyun */
asd_pause_cseq(struct asd_ha_struct * asd_ha)46*4882a593Smuzhiyun static int asd_pause_cseq(struct asd_ha_struct *asd_ha)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun int count = PAUSE_TRIES;
49*4882a593Smuzhiyun u32 arp2ctl;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
52*4882a593Smuzhiyun if (arp2ctl & PAUSED)
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl | EPAUSE);
56*4882a593Smuzhiyun do {
57*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
58*4882a593Smuzhiyun if (arp2ctl & PAUSED)
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun udelay(PAUSE_DELAY);
61*4882a593Smuzhiyun } while (--count > 0);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun ASD_DPRINTK("couldn't pause CSEQ\n");
64*4882a593Smuzhiyun return -1;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /**
68*4882a593Smuzhiyun * asd_unpause_cseq - unpause the central sequencer.
69*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure.
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * Return 0 on success, negative on error.
72*4882a593Smuzhiyun */
asd_unpause_cseq(struct asd_ha_struct * asd_ha)73*4882a593Smuzhiyun static int asd_unpause_cseq(struct asd_ha_struct *asd_ha)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 arp2ctl;
76*4882a593Smuzhiyun int count = PAUSE_TRIES;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
79*4882a593Smuzhiyun if (!(arp2ctl & PAUSED))
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl & ~EPAUSE);
83*4882a593Smuzhiyun do {
84*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
85*4882a593Smuzhiyun if (!(arp2ctl & PAUSED))
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun udelay(PAUSE_DELAY);
88*4882a593Smuzhiyun } while (--count > 0);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ASD_DPRINTK("couldn't unpause the CSEQ\n");
91*4882a593Smuzhiyun return -1;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun * asd_seq_pause_lseq - pause a link sequencer
96*4882a593Smuzhiyun * @asd_ha: pointer to a host adapter structure
97*4882a593Smuzhiyun * @lseq: link sequencer of interest
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * Return 0 on success, negative on error.
100*4882a593Smuzhiyun */
asd_seq_pause_lseq(struct asd_ha_struct * asd_ha,int lseq)101*4882a593Smuzhiyun static int asd_seq_pause_lseq(struct asd_ha_struct *asd_ha, int lseq)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u32 arp2ctl;
104*4882a593Smuzhiyun int count = PAUSE_TRIES;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
107*4882a593Smuzhiyun if (arp2ctl & PAUSED)
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl | EPAUSE);
111*4882a593Smuzhiyun do {
112*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
113*4882a593Smuzhiyun if (arp2ctl & PAUSED)
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun udelay(PAUSE_DELAY);
116*4882a593Smuzhiyun } while (--count > 0);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ASD_DPRINTK("couldn't pause LSEQ %d\n", lseq);
119*4882a593Smuzhiyun return -1;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun * asd_pause_lseq - pause the link sequencer(s)
124*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
125*4882a593Smuzhiyun * @lseq_mask: mask of link sequencers of interest
126*4882a593Smuzhiyun *
127*4882a593Smuzhiyun * Return 0 on success, negative on failure.
128*4882a593Smuzhiyun */
asd_pause_lseq(struct asd_ha_struct * asd_ha,u8 lseq_mask)129*4882a593Smuzhiyun static int asd_pause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int lseq;
132*4882a593Smuzhiyun int err = 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq) {
135*4882a593Smuzhiyun err = asd_seq_pause_lseq(asd_ha, lseq);
136*4882a593Smuzhiyun if (err)
137*4882a593Smuzhiyun return err;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return err;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun * asd_seq_unpause_lseq - unpause a link sequencer
145*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
146*4882a593Smuzhiyun * @lseq: link sequencer of interest
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * Return 0 on success, negative on error.
149*4882a593Smuzhiyun */
asd_seq_unpause_lseq(struct asd_ha_struct * asd_ha,int lseq)150*4882a593Smuzhiyun static int asd_seq_unpause_lseq(struct asd_ha_struct *asd_ha, int lseq)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 arp2ctl;
153*4882a593Smuzhiyun int count = PAUSE_TRIES;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
156*4882a593Smuzhiyun if (!(arp2ctl & PAUSED))
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl & ~EPAUSE);
160*4882a593Smuzhiyun do {
161*4882a593Smuzhiyun arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
162*4882a593Smuzhiyun if (!(arp2ctl & PAUSED))
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun udelay(PAUSE_DELAY);
165*4882a593Smuzhiyun } while (--count > 0);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ASD_DPRINTK("couldn't unpause LSEQ %d\n", lseq);
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* ---------- Downloading CSEQ/LSEQ microcode ---------- */
173*4882a593Smuzhiyun
asd_verify_cseq(struct asd_ha_struct * asd_ha,const u8 * _prog,u32 size)174*4882a593Smuzhiyun static int asd_verify_cseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
175*4882a593Smuzhiyun u32 size)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u32 addr = CSEQ_RAM_REG_BASE_ADR;
178*4882a593Smuzhiyun const u32 *prog = (u32 *) _prog;
179*4882a593Smuzhiyun u32 i;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun for (i = 0; i < size; i += 4, prog++, addr += 4) {
182*4882a593Smuzhiyun u32 val = asd_read_reg_dword(asd_ha, addr);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (le32_to_cpu(*prog) != val) {
185*4882a593Smuzhiyun asd_printk("%s: cseq verify failed at %u "
186*4882a593Smuzhiyun "read:0x%x, wanted:0x%x\n",
187*4882a593Smuzhiyun pci_name(asd_ha->pcidev),
188*4882a593Smuzhiyun i, val, le32_to_cpu(*prog));
189*4882a593Smuzhiyun return -1;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun ASD_DPRINTK("verified %d bytes, passed\n", size);
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /**
197*4882a593Smuzhiyun * asd_verify_lseq - verify the microcode of a link sequencer
198*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
199*4882a593Smuzhiyun * @_prog: pointer to the microcode
200*4882a593Smuzhiyun * @size: size of the microcode in bytes
201*4882a593Smuzhiyun * @lseq: link sequencer of interest
202*4882a593Smuzhiyun *
203*4882a593Smuzhiyun * The link sequencer code is accessed in 4 KB pages, which are selected
204*4882a593Smuzhiyun * by setting LmRAMPAGE (bits 8 and 9) of the LmBISTCTL1 register.
205*4882a593Smuzhiyun * The 10 KB LSEQm instruction code is mapped, page at a time, at
206*4882a593Smuzhiyun * LmSEQRAM address.
207*4882a593Smuzhiyun */
asd_verify_lseq(struct asd_ha_struct * asd_ha,const u8 * _prog,u32 size,int lseq)208*4882a593Smuzhiyun static int asd_verify_lseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
209*4882a593Smuzhiyun u32 size, int lseq)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun #define LSEQ_CODEPAGE_SIZE 4096
212*4882a593Smuzhiyun int pages = (size + LSEQ_CODEPAGE_SIZE - 1) / LSEQ_CODEPAGE_SIZE;
213*4882a593Smuzhiyun u32 page;
214*4882a593Smuzhiyun const u32 *prog = (u32 *) _prog;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun for (page = 0; page < pages; page++) {
217*4882a593Smuzhiyun u32 i;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmBISTCTL1(lseq),
220*4882a593Smuzhiyun page << LmRAMPAGE_LSHIFT);
221*4882a593Smuzhiyun for (i = 0; size > 0 && i < LSEQ_CODEPAGE_SIZE;
222*4882a593Smuzhiyun i += 4, prog++, size-=4) {
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun u32 val = asd_read_reg_dword(asd_ha, LmSEQRAM(lseq)+i);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (le32_to_cpu(*prog) != val) {
227*4882a593Smuzhiyun asd_printk("%s: LSEQ%d verify failed "
228*4882a593Smuzhiyun "page:%d, offs:%d\n",
229*4882a593Smuzhiyun pci_name(asd_ha->pcidev),
230*4882a593Smuzhiyun lseq, page, i);
231*4882a593Smuzhiyun return -1;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun ASD_DPRINTK("LSEQ%d verified %d bytes, passed\n", lseq,
236*4882a593Smuzhiyun (int)((u8 *)prog-_prog));
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /**
241*4882a593Smuzhiyun * asd_verify_seq -- verify CSEQ/LSEQ microcode
242*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
243*4882a593Smuzhiyun * @prog: pointer to microcode
244*4882a593Smuzhiyun * @size: size of the microcode
245*4882a593Smuzhiyun * @lseq_mask: if 0, verify CSEQ microcode, else mask of LSEQs of interest
246*4882a593Smuzhiyun *
247*4882a593Smuzhiyun * Return 0 if microcode is correct, negative on mismatch.
248*4882a593Smuzhiyun */
asd_verify_seq(struct asd_ha_struct * asd_ha,const u8 * prog,u32 size,u8 lseq_mask)249*4882a593Smuzhiyun static int asd_verify_seq(struct asd_ha_struct *asd_ha, const u8 *prog,
250*4882a593Smuzhiyun u32 size, u8 lseq_mask)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun if (lseq_mask == 0)
253*4882a593Smuzhiyun return asd_verify_cseq(asd_ha, prog, size);
254*4882a593Smuzhiyun else {
255*4882a593Smuzhiyun int lseq, err;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq) {
258*4882a593Smuzhiyun err = asd_verify_lseq(asd_ha, prog, size, lseq);
259*4882a593Smuzhiyun if (err)
260*4882a593Smuzhiyun return err;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun #define ASD_DMA_MODE_DOWNLOAD
267*4882a593Smuzhiyun #ifdef ASD_DMA_MODE_DOWNLOAD
268*4882a593Smuzhiyun /* This is the size of the CSEQ Mapped instruction page */
269*4882a593Smuzhiyun #define MAX_DMA_OVLY_COUNT ((1U << 14)-1)
asd_download_seq(struct asd_ha_struct * asd_ha,const u8 * const prog,u32 size,u8 lseq_mask)270*4882a593Smuzhiyun static int asd_download_seq(struct asd_ha_struct *asd_ha,
271*4882a593Smuzhiyun const u8 * const prog, u32 size, u8 lseq_mask)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun u32 comstaten;
274*4882a593Smuzhiyun u32 reg;
275*4882a593Smuzhiyun int page;
276*4882a593Smuzhiyun const int pages = (size + MAX_DMA_OVLY_COUNT - 1) / MAX_DMA_OVLY_COUNT;
277*4882a593Smuzhiyun struct asd_dma_tok *token;
278*4882a593Smuzhiyun int err = 0;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (size % 4) {
281*4882a593Smuzhiyun asd_printk("sequencer program not multiple of 4\n");
282*4882a593Smuzhiyun return -1;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun asd_pause_cseq(asd_ha);
286*4882a593Smuzhiyun asd_pause_lseq(asd_ha, 0xFF);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* save, disable and clear interrupts */
289*4882a593Smuzhiyun comstaten = asd_read_reg_dword(asd_ha, COMSTATEN);
290*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, COMSTATEN, 0);
291*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, COMSTAT, COMSTAT_MASK);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CHIMINTEN, RST_CHIMINTEN);
294*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CHIMINT, CHIMINT_MASK);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun token = asd_alloc_coherent(asd_ha, MAX_DMA_OVLY_COUNT, GFP_KERNEL);
297*4882a593Smuzhiyun if (!token) {
298*4882a593Smuzhiyun asd_printk("out of memory for dma SEQ download\n");
299*4882a593Smuzhiyun err = -ENOMEM;
300*4882a593Smuzhiyun goto out;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun ASD_DPRINTK("dma-ing %d bytes\n", size);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (page = 0; page < pages; page++) {
305*4882a593Smuzhiyun int i;
306*4882a593Smuzhiyun u32 left = min(size-page*MAX_DMA_OVLY_COUNT,
307*4882a593Smuzhiyun (u32)MAX_DMA_OVLY_COUNT);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun memcpy(token->vaddr, prog + page*MAX_DMA_OVLY_COUNT, left);
310*4882a593Smuzhiyun asd_write_reg_addr(asd_ha, OVLYDMAADR, token->dma_handle);
311*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, OVLYDMACNT, left);
312*4882a593Smuzhiyun reg = !page ? RESETOVLYDMA : 0;
313*4882a593Smuzhiyun reg |= (STARTOVLYDMA | OVLYHALTERR);
314*4882a593Smuzhiyun reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
315*4882a593Smuzhiyun /* Start DMA. */
316*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun for (i = PAUSE_TRIES*100; i > 0; i--) {
319*4882a593Smuzhiyun u32 dmadone = asd_read_reg_dword(asd_ha, OVLYDMACTL);
320*4882a593Smuzhiyun if (!(dmadone & OVLYDMAACT))
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun udelay(PAUSE_DELAY);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun reg = asd_read_reg_dword(asd_ha, COMSTAT);
327*4882a593Smuzhiyun if (!(reg & OVLYDMADONE) || (reg & OVLYERR)
328*4882a593Smuzhiyun || (asd_read_reg_dword(asd_ha, CHIMINT) & DEVEXCEPT_MASK)){
329*4882a593Smuzhiyun asd_printk("%s: error DMA-ing sequencer code\n",
330*4882a593Smuzhiyun pci_name(asd_ha->pcidev));
331*4882a593Smuzhiyun err = -ENODEV;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun asd_free_coherent(asd_ha, token);
335*4882a593Smuzhiyun out:
336*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, COMSTATEN, comstaten);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return err ? : asd_verify_seq(asd_ha, prog, size, lseq_mask);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun #else /* ASD_DMA_MODE_DOWNLOAD */
asd_download_seq(struct asd_ha_struct * asd_ha,const u8 * _prog,u32 size,u8 lseq_mask)341*4882a593Smuzhiyun static int asd_download_seq(struct asd_ha_struct *asd_ha, const u8 *_prog,
342*4882a593Smuzhiyun u32 size, u8 lseq_mask)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun int i;
345*4882a593Smuzhiyun u32 reg = 0;
346*4882a593Smuzhiyun const u32 *prog = (u32 *) _prog;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (size % 4) {
349*4882a593Smuzhiyun asd_printk("sequencer program not multiple of 4\n");
350*4882a593Smuzhiyun return -1;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun asd_pause_cseq(asd_ha);
354*4882a593Smuzhiyun asd_pause_lseq(asd_ha, 0xFF);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
357*4882a593Smuzhiyun reg |= PIOCMODE;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, OVLYDMACNT, size);
360*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ASD_DPRINTK("downloading %s sequencer%s in PIO mode...\n",
363*4882a593Smuzhiyun lseq_mask ? "LSEQ" : "CSEQ", lseq_mask ? "s" : "");
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun for (i = 0; i < size; i += 4, prog++)
366*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, SPIODATA, *prog);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun reg = (reg & ~PIOCMODE) | OVLYHALTERR;
369*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return asd_verify_seq(asd_ha, _prog, size, lseq_mask);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun #endif /* ASD_DMA_MODE_DOWNLOAD */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun * asd_seq_download_seqs - download the sequencer microcode
377*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
378*4882a593Smuzhiyun *
379*4882a593Smuzhiyun * Download the central and link sequencer microcode.
380*4882a593Smuzhiyun */
asd_seq_download_seqs(struct asd_ha_struct * asd_ha)381*4882a593Smuzhiyun static int asd_seq_download_seqs(struct asd_ha_struct *asd_ha)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun int err;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!asd_ha->hw_prof.enabled_phys) {
386*4882a593Smuzhiyun asd_printk("%s: no enabled phys!\n", pci_name(asd_ha->pcidev));
387*4882a593Smuzhiyun return -ENODEV;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Download the CSEQ */
391*4882a593Smuzhiyun ASD_DPRINTK("downloading CSEQ...\n");
392*4882a593Smuzhiyun err = asd_download_seq(asd_ha, cseq_code, cseq_code_size, 0);
393*4882a593Smuzhiyun if (err) {
394*4882a593Smuzhiyun asd_printk("CSEQ download failed:%d\n", err);
395*4882a593Smuzhiyun return err;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Download the Link Sequencers code. All of the Link Sequencers
399*4882a593Smuzhiyun * microcode can be downloaded at the same time.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun ASD_DPRINTK("downloading LSEQs...\n");
402*4882a593Smuzhiyun err = asd_download_seq(asd_ha, lseq_code, lseq_code_size,
403*4882a593Smuzhiyun asd_ha->hw_prof.enabled_phys);
404*4882a593Smuzhiyun if (err) {
405*4882a593Smuzhiyun /* Try it one at a time */
406*4882a593Smuzhiyun u8 lseq;
407*4882a593Smuzhiyun u8 lseq_mask = asd_ha->hw_prof.enabled_phys;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq) {
410*4882a593Smuzhiyun err = asd_download_seq(asd_ha, lseq_code,
411*4882a593Smuzhiyun lseq_code_size, 1<<lseq);
412*4882a593Smuzhiyun if (err)
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun if (err)
417*4882a593Smuzhiyun asd_printk("LSEQs download failed:%d\n", err);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return err;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* ---------- Initializing the chip, chip memory, etc. ---------- */
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /**
425*4882a593Smuzhiyun * asd_init_cseq_mip - initialize CSEQ mode independent pages 4-7
426*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
427*4882a593Smuzhiyun */
asd_init_cseq_mip(struct asd_ha_struct * asd_ha)428*4882a593Smuzhiyun static void asd_init_cseq_mip(struct asd_ha_struct *asd_ha)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun /* CSEQ Mode Independent, page 4 setup. */
431*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EXE_HEAD, 0xFFFF);
432*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EXE_TAIL, 0xFFFF);
433*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_DONE_HEAD, 0xFFFF);
434*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_DONE_TAIL, 0xFFFF);
435*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_SEND_HEAD, 0xFFFF);
436*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_SEND_TAIL, 0xFFFF);
437*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_HEAD, 0xFFFF);
438*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_TAIL, 0xFFFF);
439*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_COPY_HEAD, 0xFFFF);
440*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_COPY_TAIL, 0xFFFF);
441*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_REG0, 0);
442*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_REG1, 0);
443*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_REG2, 0);
444*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_LINK_CTL_Q_MAP, 0);
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun u8 con = asd_read_reg_byte(asd_ha, CCONEXIST);
447*4882a593Smuzhiyun u8 val = hweight8(con);
448*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_MAX_CSEQ_MODE, (val<<4)|val);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_FREE_LIST_HACK_COUNT, 0);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* CSEQ Mode independent, page 5 setup. */
453*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE, 0);
454*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE+4, 0);
455*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT, 0);
456*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT+4, 0);
457*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_HEAD, 0xFFFF);
458*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_TAIL, 0xFFFF);
459*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_NEED_EST_NEXUS_SCB, 0);
460*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_HEAD, 0);
461*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_TAIL, 0);
462*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_SCB_OFFSET, 0);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* CSEQ Mode independent, page 6 setup. */
465*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR0, 0);
466*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR1, 0);
467*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_SCBPTR, 0);
468*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_INT_ROUT_MODE, 0);
469*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_ISR_SCRATCH_FLAGS, 0);
470*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_SINDEX, 0);
471*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_DINDEX, 0);
472*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_HEAD, 0xFFFF);
473*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_TAIL, 0xFFFF);
474*4882a593Smuzhiyun /* Calculate the free scb mask. */
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun u16 cmdctx = asd_get_cmdctx_size(asd_ha);
477*4882a593Smuzhiyun cmdctx = (~((cmdctx/128)-1)) >> 8;
478*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_FREE_SCB_MASK, (u8)cmdctx);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_HEAD,
481*4882a593Smuzhiyun first_scb_site_no);
482*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_TAIL,
483*4882a593Smuzhiyun last_scb_site_no);
484*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_HEAD, 0xFFFF);
485*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_TAIL, 0xFFFF);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* CSEQ Mode independent, page 7 setup. */
488*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE, 0);
489*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE+4, 0);
490*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT, 0);
491*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT+4, 0);
492*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_HEAD, 0xFFFF);
493*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_TAIL, 0xFFFF);
494*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_NEED_EMPTY_SCB, 0);
495*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_HEAD, 0);
496*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_TAIL, 0);
497*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_EMPTY_SCB_OFFSET, 0);
498*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_PRIMITIVE_DATA, 0);
499*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_TIMEOUT_CONST, 0);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /**
503*4882a593Smuzhiyun * asd_init_cseq_mdp - initialize CSEQ Mode dependent pages
504*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
505*4882a593Smuzhiyun */
asd_init_cseq_mdp(struct asd_ha_struct * asd_ha)506*4882a593Smuzhiyun static void asd_init_cseq_mdp(struct asd_ha_struct *asd_ha)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun int i;
509*4882a593Smuzhiyun int moffs;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun moffs = CSEQ_PAGE_SIZE * 2;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* CSEQ Mode dependent, modes 0-7, page 0 setup. */
514*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
515*4882a593Smuzhiyun asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SINDEX, 0);
516*4882a593Smuzhiyun asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCBPTR, 0);
517*4882a593Smuzhiyun asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_HEAD, 0xFFFF);
518*4882a593Smuzhiyun asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_TAIL, 0xFFFF);
519*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCRPAGE, 0);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* CSEQ Mode dependent, mode 0-7, page 1 and 2 shall be ignored. */
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* CSEQ Mode dependent, mode 8, page 0 setup. */
525*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_RET_ADDR, 0xFFFF);
526*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_RET_SCBPTR, 0);
527*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_SAVE_SCBPTR, 0);
528*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_EMPTY_TRANS_CTX, 0);
529*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_RESP_LEN, 0);
530*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_TMF_SCBPTR, 0);
531*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_GLOBAL_PREV_SCB, 0);
532*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_GLOBAL_HEAD, 0);
533*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_CLEAR_LU_HEAD, 0);
534*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_TMF_OPCODE, 0);
535*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_SCRATCH_FLAGS, 0);
536*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_HSB_SITE, 0);
537*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_SCB_SITE,
538*4882a593Smuzhiyun (u16)last_scb_site_no+1);
539*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_DDB_SITE,
540*4882a593Smuzhiyun (u16)asd_ha->hw_prof.max_ddbs);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* CSEQ Mode dependent, mode 8, page 1 setup. */
543*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR, 0);
544*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR + 4, 0);
545*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK, 0);
546*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK + 4, 0);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* CSEQ Mode dependent, mode 8, page 2 setup. */
549*4882a593Smuzhiyun /* Tell the sequencer the bus address of the first SCB. */
550*4882a593Smuzhiyun asd_write_reg_addr(asd_ha, CSEQ_HQ_NEW_POINTER,
551*4882a593Smuzhiyun asd_ha->seq.next_scb.dma_handle);
552*4882a593Smuzhiyun ASD_DPRINTK("First SCB dma_handle: 0x%llx\n",
553*4882a593Smuzhiyun (unsigned long long)asd_ha->seq.next_scb.dma_handle);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Tell the sequencer the first Done List entry address. */
556*4882a593Smuzhiyun asd_write_reg_addr(asd_ha, CSEQ_HQ_DONE_BASE,
557*4882a593Smuzhiyun asd_ha->seq.actual_dl->dma_handle);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Initialize the Q_DONE_POINTER with the least significant
560*4882a593Smuzhiyun * 4 bytes of the first Done List address. */
561*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQ_HQ_DONE_POINTER,
562*4882a593Smuzhiyun ASD_BUSADDR_LO(asd_ha->seq.actual_dl->dma_handle));
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQ_HQ_DONE_PASS, ASD_DEF_DL_TOGGLE);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* CSEQ Mode dependent, mode 8, page 3 shall be ignored. */
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /**
570*4882a593Smuzhiyun * asd_init_cseq_scratch -- setup and init CSEQ
571*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
572*4882a593Smuzhiyun *
573*4882a593Smuzhiyun * Setup and initialize Central sequencers. Initialize the mode
574*4882a593Smuzhiyun * independent and dependent scratch page to the default settings.
575*4882a593Smuzhiyun */
asd_init_cseq_scratch(struct asd_ha_struct * asd_ha)576*4882a593Smuzhiyun static void asd_init_cseq_scratch(struct asd_ha_struct *asd_ha)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun asd_init_cseq_mip(asd_ha);
579*4882a593Smuzhiyun asd_init_cseq_mdp(asd_ha);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /**
583*4882a593Smuzhiyun * asd_init_lseq_mip -- initialize LSEQ Mode independent pages 0-3
584*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
585*4882a593Smuzhiyun * @lseq: link sequencer
586*4882a593Smuzhiyun */
asd_init_lseq_mip(struct asd_ha_struct * asd_ha,u8 lseq)587*4882a593Smuzhiyun static void asd_init_lseq_mip(struct asd_ha_struct *asd_ha, u8 lseq)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun int i;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* LSEQ Mode independent page 0 setup. */
592*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_HEAD(lseq), 0xFFFF);
593*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_TAIL(lseq), 0xFFFF);
594*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LINK_NUMBER(lseq), lseq);
595*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SCRATCH_FLAGS(lseq),
596*4882a593Smuzhiyun ASD_NOTIFY_ENABLE_SPINUP);
597*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_CONNECTION_STATE(lseq),0x08000000);
598*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_CONCTL(lseq), 0);
599*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_CONSTAT(lseq), 0);
600*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_CONNECTION_MODES(lseq), 0);
601*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_REG1_ISR(lseq), 0);
602*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_REG2_ISR(lseq), 0);
603*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_REG3_ISR(lseq), 0);
604*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq), 0);
605*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq)+4, 0);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* LSEQ Mode independent page 1 setup. */
608*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR0(lseq), 0xFFFF);
609*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR1(lseq), 0xFFFF);
610*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR2(lseq), 0xFFFF);
611*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR3(lseq), 0xFFFF);
612*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE0(lseq), 0);
613*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE1(lseq), 0);
614*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE2(lseq), 0);
615*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE3(lseq), 0);
616*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_HEAD(lseq), 0);
617*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_TAIL(lseq), 0);
618*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_BUF_AVAIL(lseq), 0);
619*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_TIMEOUT_CONST(lseq), 0);
620*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_SINDEX(lseq), 0);
621*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_DINDEX(lseq), 0);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* LSEQ Mode Independent page 2 setup. */
624*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR0(lseq), 0xFFFF);
625*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR1(lseq), 0xFFFF);
626*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR2(lseq), 0xFFFF);
627*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR3(lseq), 0xFFFF);
628*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD0(lseq), 0);
629*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD1(lseq), 0);
630*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD2(lseq), 0);
631*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD3(lseq), 0);
632*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_HEAD(lseq), 0);
633*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_TAIL(lseq), 0);
634*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_BUFS_AVAIL(lseq), 0);
635*4882a593Smuzhiyun for (i = 0; i < 12; i += 4)
636*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_ATA_SCR_REGS(lseq) + i, 0);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* LSEQ Mode Independent page 3 setup. */
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Device present timer timeout */
641*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TMR_TOUT_CONST(lseq),
642*4882a593Smuzhiyun ASD_DEV_PRESENT_TIMEOUT);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* SATA interlock timer disabled */
645*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_SATA_INTERLOCK_TIMEOUT(lseq),
646*4882a593Smuzhiyun ASD_SATA_INTERLOCK_TIMEOUT);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* STP shutdown timer timeout constant, IGNORED by the sequencer,
649*4882a593Smuzhiyun * always 0. */
650*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMEOUT(lseq),
651*4882a593Smuzhiyun ASD_STP_SHUTDOWN_TIMEOUT);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_SRST_ASSERT_TIMEOUT(lseq),
654*4882a593Smuzhiyun ASD_SRST_ASSERT_TIMEOUT);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMEOUT(lseq),
657*4882a593Smuzhiyun ASD_RCV_FIS_TIMEOUT);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_ONE_MILLISEC_TIMEOUT(lseq),
660*4882a593Smuzhiyun ASD_ONE_MILLISEC_TIMEOUT);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* COM_INIT timer */
663*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_TEN_MS_COMINIT_TIMEOUT(lseq),
664*4882a593Smuzhiyun ASD_TEN_MILLISEC_TIMEOUT);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMEOUT(lseq),
667*4882a593Smuzhiyun ASD_SMP_RCV_TIMEOUT);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /**
671*4882a593Smuzhiyun * asd_init_lseq_mdp -- initialize LSEQ mode dependent pages.
672*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
673*4882a593Smuzhiyun * @lseq: link sequencer
674*4882a593Smuzhiyun */
asd_init_lseq_mdp(struct asd_ha_struct * asd_ha,int lseq)675*4882a593Smuzhiyun static void asd_init_lseq_mdp(struct asd_ha_struct *asd_ha, int lseq)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun int i;
678*4882a593Smuzhiyun u32 moffs;
679*4882a593Smuzhiyun u16 ret_addr[] = {
680*4882a593Smuzhiyun 0xFFFF, /* mode 0 */
681*4882a593Smuzhiyun 0xFFFF, /* mode 1 */
682*4882a593Smuzhiyun mode2_task, /* mode 2 */
683*4882a593Smuzhiyun 0,
684*4882a593Smuzhiyun 0xFFFF, /* mode 4/5 */
685*4882a593Smuzhiyun 0xFFFF, /* mode 4/5 */
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /*
689*4882a593Smuzhiyun * Mode 0,1,2 and 4/5 have common field on page 0 for the first
690*4882a593Smuzhiyun * 14 bytes.
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
693*4882a593Smuzhiyun moffs = i * LSEQ_MODE_SCRATCH_SIZE;
694*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)+moffs,
695*4882a593Smuzhiyun ret_addr[i]);
696*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)+moffs, 0);
697*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)+moffs, 0);
698*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)+moffs,0xFFFF);
699*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)+moffs,0xFFFF);
700*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)+moffs,0);
701*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)+moffs,0);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun * Mode 5 page 0 overlaps the same scratch page with Mode 0 page 3.
705*4882a593Smuzhiyun */
706*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
707*4882a593Smuzhiyun LmSEQ_RET_ADDR(lseq)+LSEQ_MODE5_PAGE0_OFFSET,
708*4882a593Smuzhiyun ret_addr[5]);
709*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
710*4882a593Smuzhiyun LmSEQ_REG0_MODE(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
711*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
712*4882a593Smuzhiyun LmSEQ_MODE_FLAGS(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
713*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
714*4882a593Smuzhiyun LmSEQ_RET_ADDR2(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
715*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
716*4882a593Smuzhiyun LmSEQ_RET_ADDR1(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
717*4882a593Smuzhiyun asd_write_reg_byte(asd_ha,
718*4882a593Smuzhiyun LmSEQ_OPCODE_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
719*4882a593Smuzhiyun asd_write_reg_word(asd_ha,
720*4882a593Smuzhiyun LmSEQ_DATA_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* LSEQ Mode dependent 0, page 0 setup. */
723*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_DDB_SITE(lseq),
724*4882a593Smuzhiyun (u16)asd_ha->hw_prof.max_ddbs);
725*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_EMPTY_TRANS_CTX(lseq), 0);
726*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_RESP_LEN(lseq), 0);
727*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_SCB_SITE(lseq),
728*4882a593Smuzhiyun (u16)last_scb_site_no+1);
729*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq),
730*4882a593Smuzhiyun (u16) ((LmM0INTEN_MASK & 0xFFFF0000) >> 16));
731*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq) + 2,
732*4882a593Smuzhiyun (u16) LmM0INTEN_MASK & 0xFFFF);
733*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_FRM_LEN(lseq), 0);
734*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_PROTOCOL(lseq), 0);
735*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_RESP_STATUS(lseq), 0);
736*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LAST_LOADED_SGE(lseq), 0);
737*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_SAVE_SCBPTR(lseq), 0);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* LSEQ mode dependent, mode 1, page 0 setup. */
740*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_Q_XMIT_HEAD(lseq), 0xFFFF);
741*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_M1_EMPTY_TRANS_CTX(lseq), 0);
742*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_INI_CONN_TAG(lseq), 0);
743*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_FAILED_OPEN_STATUS(lseq), 0);
744*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_XMIT_REQUEST_TYPE(lseq), 0);
745*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_M1_RESP_STATUS(lseq), 0);
746*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_M1_LAST_LOADED_SGE(lseq), 0);
747*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_M1_SAVE_SCBPTR(lseq), 0);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* LSEQ Mode dependent mode 2, page 0 setup */
750*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_PORT_COUNTER(lseq), 0);
751*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_PM_TABLE_PTR(lseq), 0);
752*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_SATA_INTERLOCK_TMR_SAVE(lseq), 0);
753*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_IP_BITL(lseq), 0);
754*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_COPY_SMP_CONN_TAG(lseq), 0);
755*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_P0M2_OFFS1AH(lseq), 0);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* LSEQ Mode dependent, mode 4/5, page 0 setup. */
758*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_STATUS(lseq), 0);
759*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_MODE(lseq), 0);
760*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_Q_LINK_HEAD(lseq), 0xFFFF);
761*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_ERR(lseq), 0);
762*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_SIGNALS(lseq), 0);
763*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SAS_RESET_MODE(lseq), 0);
764*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_LINK_RESET_RETRY_COUNT(lseq), 0);
765*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_NUM_LINK_RESET_RETRIES(lseq), 0);
766*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_OOB_INT_ENABLES(lseq), 0);
767*4882a593Smuzhiyun /*
768*4882a593Smuzhiyun * Set the desired interval between transmissions of the NOTIFY
769*4882a593Smuzhiyun * (ENABLE SPINUP) primitive. Must be initialized to val - 1.
770*4882a593Smuzhiyun */
771*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_TIMEOUT(lseq),
772*4882a593Smuzhiyun ASD_NOTIFY_TIMEOUT - 1);
773*4882a593Smuzhiyun /* No delay for the first NOTIFY to be sent to the attached target. */
774*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_DOWN_COUNT(lseq),
775*4882a593Smuzhiyun ASD_NOTIFY_DOWN_COUNT);
776*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_INITIAL_COUNT(lseq),
777*4882a593Smuzhiyun ASD_NOTIFY_DOWN_COUNT);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* LSEQ Mode dependent, mode 0 and 1, page 1 setup. */
780*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
781*4882a593Smuzhiyun int j;
782*4882a593Smuzhiyun /* Start from Page 1 of Mode 0 and 1. */
783*4882a593Smuzhiyun moffs = LSEQ_PAGE_SIZE + i*LSEQ_MODE_SCRATCH_SIZE;
784*4882a593Smuzhiyun /* All the fields of page 1 can be initialized to 0. */
785*4882a593Smuzhiyun for (j = 0; j < LSEQ_PAGE_SIZE; j += 4)
786*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSCRATCH(lseq)+moffs+j,0);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* LSEQ Mode dependent, mode 2, page 1 setup. */
790*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_INVALID_DWORD_COUNT(lseq), 0);
791*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_DISPARITY_ERROR_COUNT(lseq), 0);
792*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_LOSS_OF_SYNC_COUNT(lseq), 0);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* LSEQ Mode dependent, mode 4/5, page 1. */
795*4882a593Smuzhiyun for (i = 0; i < LSEQ_PAGE_SIZE; i+=4)
796*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq)+i, 0);
797*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq), 0xFF);
798*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq), 0xFF);
799*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+1,0xFF);
800*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+2,0xFF);
801*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq), 0xFF);
802*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+1, 0xFF);
803*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+2, 0xFF);
804*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_DATA_OFFSET(lseq), 0xFFFFFFFF);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* LSEQ Mode dependent, mode 0, page 2 setup. */
807*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMER_TERM_TS(lseq), 0);
808*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_DEVICE_BITS(lseq), 0);
809*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmSEQ_SDB_DDB(lseq), 0);
810*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SDB_NUM_TAGS(lseq), 0);
811*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSEQ_SDB_CURR_TAG(lseq), 0);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* LSEQ Mode Dependent 1, page 2 setup. */
814*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq), 0);
815*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq)+4, 0);
816*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_OPEN_TIMER_TERM_TS(lseq), 0);
817*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_SRST_AS_TIMER_TERM_TS(lseq), 0);
818*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_LAST_LOADED_SG_EL(lseq), 0);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* LSEQ Mode Dependent 2, page 2 setup. */
821*4882a593Smuzhiyun /* The LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS is IGNORED by the sequencer,
822*4882a593Smuzhiyun * i.e. always 0. */
823*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS(lseq),0);
824*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_CLOSE_TIMER_TERM_TS(lseq), 0);
825*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_BREAK_TIMER_TERM_TS(lseq), 0);
826*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_DWS_RESET_TIMER_TERM_TS(lseq), 0);
827*4882a593Smuzhiyun asd_write_reg_dword(asd_ha,LmSEQ_SATA_INTERLOCK_TIMER_TERM_TS(lseq),0);
828*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_MCTL_TIMER_TERM_TS(lseq), 0);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* LSEQ Mode Dependent 4/5, page 2 setup. */
831*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_COMINIT_TIMER_TERM_TS(lseq), 0);
832*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_RCV_ID_TIMER_TERM_TS(lseq), 0);
833*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMER_TERM_TS(lseq), 0);
834*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TIMER_TERM_TS(lseq), 0);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /**
838*4882a593Smuzhiyun * asd_init_lseq_scratch -- setup and init link sequencers
839*4882a593Smuzhiyun * @asd_ha: pointer to host adapter struct
840*4882a593Smuzhiyun */
asd_init_lseq_scratch(struct asd_ha_struct * asd_ha)841*4882a593Smuzhiyun static void asd_init_lseq_scratch(struct asd_ha_struct *asd_ha)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun u8 lseq;
844*4882a593Smuzhiyun u8 lseq_mask;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun lseq_mask = asd_ha->hw_prof.enabled_phys;
847*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq) {
848*4882a593Smuzhiyun asd_init_lseq_mip(asd_ha, lseq);
849*4882a593Smuzhiyun asd_init_lseq_mdp(asd_ha, lseq);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /**
854*4882a593Smuzhiyun * asd_init_scb_sites -- initialize sequencer SCB sites (memory).
855*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
856*4882a593Smuzhiyun *
857*4882a593Smuzhiyun * This should be done before initializing common CSEQ and LSEQ
858*4882a593Smuzhiyun * scratch since those areas depend on some computed values here,
859*4882a593Smuzhiyun * last_scb_site_no, etc.
860*4882a593Smuzhiyun */
asd_init_scb_sites(struct asd_ha_struct * asd_ha)861*4882a593Smuzhiyun static void asd_init_scb_sites(struct asd_ha_struct *asd_ha)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun u16 site_no;
864*4882a593Smuzhiyun u16 max_scbs = 0;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun for (site_no = asd_ha->hw_prof.max_scbs-1;
867*4882a593Smuzhiyun site_no != (u16) -1;
868*4882a593Smuzhiyun site_no--) {
869*4882a593Smuzhiyun u16 i;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* Initialize all fields in the SCB site to 0. */
872*4882a593Smuzhiyun for (i = 0; i < ASD_SCB_SIZE; i += 4)
873*4882a593Smuzhiyun asd_scbsite_write_dword(asd_ha, site_no, i, 0);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Initialize SCB Site Opcode field to invalid. */
876*4882a593Smuzhiyun asd_scbsite_write_byte(asd_ha, site_no,
877*4882a593Smuzhiyun offsetof(struct scb_header, opcode),
878*4882a593Smuzhiyun 0xFF);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Initialize SCB Site Flags field to mean a response
881*4882a593Smuzhiyun * frame has been received. This means inadvertent
882*4882a593Smuzhiyun * frames received to be dropped. */
883*4882a593Smuzhiyun asd_scbsite_write_byte(asd_ha, site_no, 0x49, 0x01);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* Workaround needed by SEQ to fix a SATA issue is to exclude
886*4882a593Smuzhiyun * certain SCB sites from the free list. */
887*4882a593Smuzhiyun if (!SCB_SITE_VALID(site_no))
888*4882a593Smuzhiyun continue;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (last_scb_site_no == 0)
891*4882a593Smuzhiyun last_scb_site_no = site_no;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* For every SCB site, we need to initialize the
894*4882a593Smuzhiyun * following fields: Q_NEXT, SCB_OPCODE, SCB_FLAGS,
895*4882a593Smuzhiyun * and SG Element Flag. */
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Q_NEXT field of the last SCB is invalidated. */
898*4882a593Smuzhiyun asd_scbsite_write_word(asd_ha, site_no, 0, first_scb_site_no);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun first_scb_site_no = site_no;
901*4882a593Smuzhiyun max_scbs++;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun asd_ha->hw_prof.max_scbs = max_scbs;
904*4882a593Smuzhiyun ASD_DPRINTK("max_scbs:%d\n", asd_ha->hw_prof.max_scbs);
905*4882a593Smuzhiyun ASD_DPRINTK("first_scb_site_no:0x%x\n", first_scb_site_no);
906*4882a593Smuzhiyun ASD_DPRINTK("last_scb_site_no:0x%x\n", last_scb_site_no);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /**
910*4882a593Smuzhiyun * asd_init_cseq_cio - initialize CSEQ CIO registers
911*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
912*4882a593Smuzhiyun */
asd_init_cseq_cio(struct asd_ha_struct * asd_ha)913*4882a593Smuzhiyun static void asd_init_cseq_cio(struct asd_ha_struct *asd_ha)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun int i;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQCOMINTEN, 0);
918*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQDLCTL, ASD_DL_SIZE_BITS);
919*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQDLOFFS, 0);
920*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSEQDLOFFS+1, 0);
921*4882a593Smuzhiyun asd_ha->seq.scbpro = 0;
922*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, SCBPRO, 0);
923*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CSEQCON, 0);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* Initialize CSEQ Mode 11 Interrupt Vectors.
926*4882a593Smuzhiyun * The addresses are 16 bit wide and in dword units.
927*4882a593Smuzhiyun * The values of their macros are in byte units.
928*4882a593Smuzhiyun * Thus we have to divide by 4. */
929*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CM11INTVEC0, cseq_vecs[0]);
930*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CM11INTVEC1, cseq_vecs[1]);
931*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CM11INTVEC2, cseq_vecs[2]);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
934*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CARP2INTEN, EN_ARP2HALTC);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Initialize CSEQ Scratch Page to 0x04. */
937*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CSCRATCHPAGE, 0x04);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Initialize CSEQ Mode[0-8] Dependent registers. */
940*4882a593Smuzhiyun /* Initialize Scratch Page to 0. */
941*4882a593Smuzhiyun for (i = 0; i < 9; i++)
942*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CMnSCRATCHPAGE(i), 0);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Reset the ARP2 Program Count. */
945*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
948*4882a593Smuzhiyun /* Initialize Mode n Link m Interrupt Enable. */
949*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CMnINTEN(i), EN_CMnRSPMBXF);
950*4882a593Smuzhiyun /* Initialize Mode n Request Mailbox. */
951*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CMnREQMBX(i), 0);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /**
956*4882a593Smuzhiyun * asd_init_lseq_cio -- initialize LmSEQ CIO registers
957*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
958*4882a593Smuzhiyun * @lseq: link sequencer
959*4882a593Smuzhiyun */
asd_init_lseq_cio(struct asd_ha_struct * asd_ha,int lseq)960*4882a593Smuzhiyun static void asd_init_lseq_cio(struct asd_ha_struct *asd_ha, int lseq)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun u8 *sas_addr;
963*4882a593Smuzhiyun int i;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
966*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmARP2INTEN(lseq), EN_ARP2HALTC);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmSCRATCHPAGE(lseq), 0);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Initialize Mode 0,1, and 2 SCRATCHPAGE to 0. */
971*4882a593Smuzhiyun for (i = 0; i < 3; i++)
972*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, i), 0);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* Initialize Mode 5 SCRATCHPAGE to 0. */
975*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, 5), 0);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmRSPMBX(lseq), 0);
978*4882a593Smuzhiyun /* Initialize Mode 0,1,2 and 5 Interrupt Enable and
979*4882a593Smuzhiyun * Interrupt registers. */
980*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 0), LmM0INTEN_MASK);
981*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINT(lseq, 0), 0xFFFFFFFF);
982*4882a593Smuzhiyun /* Mode 1 */
983*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 1), LmM1INTEN_MASK);
984*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINT(lseq, 1), 0xFFFFFFFF);
985*4882a593Smuzhiyun /* Mode 2 */
986*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 2), LmM2INTEN_MASK);
987*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINT(lseq, 2), 0xFFFFFFFF);
988*4882a593Smuzhiyun /* Mode 5 */
989*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 5), LmM5INTEN_MASK);
990*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnINT(lseq, 5), 0xFFFFFFFF);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Enable HW Timer status. */
993*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmHWTSTATEN(lseq), LmHWTSTATEN_MASK);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Enable Primitive Status 0 and 1. */
996*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmPRIMSTAT0EN(lseq), LmPRIMSTAT0EN_MASK);
997*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmPRIMSTAT1EN(lseq), LmPRIMSTAT1EN_MASK);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* Enable Frame Error. */
1000*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmFRMERREN(lseq), LmFRMERREN_MASK);
1001*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnHOLDLVL(lseq, 0), 0x50);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Initialize Mode 0 Transfer Level to 512. */
1004*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 0), LmMnXFRLVL_512);
1005*4882a593Smuzhiyun /* Initialize Mode 1 Transfer Level to 256. */
1006*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 1), LmMnXFRLVL_256);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* Initialize Program Count. */
1009*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Enable Blind SG Move. */
1012*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMODECTL(lseq), LmBLIND48);
1013*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3SATATIMER(lseq),
1014*4882a593Smuzhiyun ASD_SATA_INTERLOCK_TIMEOUT);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun (void) asd_read_reg_dword(asd_ha, LmREQMBX(lseq));
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* Clear Primitive Status 0 and 1. */
1019*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmPRMSTAT0(lseq), 0xFFFFFFFF);
1020*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmPRMSTAT1(lseq), 0xFFFFFFFF);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* Clear HW Timer status. */
1023*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmHWTSTAT(lseq), 0xFF);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* Clear DMA Errors for Mode 0 and 1. */
1026*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 0), 0xFF);
1027*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 1), 0xFF);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* Clear SG DMA Errors for Mode 0 and 1. */
1030*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 0), 0xFF);
1031*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 1), 0xFF);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* Clear Mode 0 Buffer Parity Error. */
1034*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnBUFSTAT(lseq, 0), LmMnBUFPERR);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Clear Mode 0 Frame Error register. */
1037*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmMnFRMERR(lseq, 0), 0xFFFFFFFF);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* Reset LSEQ external interrupt arbiter. */
1040*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmARP2INTCTL(lseq), RSTINTCTL);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Set the Phy SAS for the LmSEQ WWN. */
1043*4882a593Smuzhiyun sas_addr = asd_ha->phys[lseq].phy_desc->sas_addr;
1044*4882a593Smuzhiyun for (i = 0; i < SAS_ADDR_SIZE; i++)
1045*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmWWN(lseq) + i, sas_addr[i]);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* Set the Transmit Size to 1024 bytes, 0 = 256 Dwords. */
1048*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnXMTSIZE(lseq, 1), 0);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* Set the Bus Inactivity Time Limit Timer. */
1051*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmBITL_TIMER(lseq), 9);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Enable SATA Port Multiplier. */
1054*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmMnSATAFS(lseq, 1), 0x80);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* Initialize Interrupt Vector[0-10] address in Mode 3.
1057*4882a593Smuzhiyun * See the comment on CSEQ_INT_* */
1058*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC0(lseq), lseq_vecs[0]);
1059*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC1(lseq), lseq_vecs[1]);
1060*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC2(lseq), lseq_vecs[2]);
1061*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC3(lseq), lseq_vecs[3]);
1062*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC4(lseq), lseq_vecs[4]);
1063*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC5(lseq), lseq_vecs[5]);
1064*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC6(lseq), lseq_vecs[6]);
1065*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC7(lseq), lseq_vecs[7]);
1066*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC8(lseq), lseq_vecs[8]);
1067*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC9(lseq), lseq_vecs[9]);
1068*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmM3INTVEC10(lseq), lseq_vecs[10]);
1069*4882a593Smuzhiyun /*
1070*4882a593Smuzhiyun * Program the Link LED control, applicable only for
1071*4882a593Smuzhiyun * Chip Rev. B or later.
1072*4882a593Smuzhiyun */
1073*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, LmCONTROL(lseq),
1074*4882a593Smuzhiyun (LEDTIMER | LEDMODE_TXRX | LEDTIMERS_100ms));
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* Set the Align Rate for SAS and STP mode. */
1077*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmM1SASALIGN(lseq), SAS_ALIGN_DEFAULT);
1078*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, LmM1STPALIGN(lseq), STP_ALIGN_DEFAULT);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /**
1083*4882a593Smuzhiyun * asd_post_init_cseq -- clear CSEQ Mode n Int. status and Response mailbox
1084*4882a593Smuzhiyun * @asd_ha: pointer to host adapter struct
1085*4882a593Smuzhiyun */
asd_post_init_cseq(struct asd_ha_struct * asd_ha)1086*4882a593Smuzhiyun static void asd_post_init_cseq(struct asd_ha_struct *asd_ha)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun int i;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1091*4882a593Smuzhiyun asd_write_reg_dword(asd_ha, CMnINT(i), 0xFFFFFFFF);
1092*4882a593Smuzhiyun for (i = 0; i < 8; i++)
1093*4882a593Smuzhiyun asd_read_reg_dword(asd_ha, CMnRSPMBX(i));
1094*4882a593Smuzhiyun /* Reset the external interrupt arbiter. */
1095*4882a593Smuzhiyun asd_write_reg_byte(asd_ha, CARP2INTCTL, RSTINTCTL);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /**
1099*4882a593Smuzhiyun * asd_init_ddb_0 -- initialize DDB 0
1100*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
1101*4882a593Smuzhiyun *
1102*4882a593Smuzhiyun * Initialize DDB site 0 which is used internally by the sequencer.
1103*4882a593Smuzhiyun */
asd_init_ddb_0(struct asd_ha_struct * asd_ha)1104*4882a593Smuzhiyun static void asd_init_ddb_0(struct asd_ha_struct *asd_ha)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun int i;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Zero out the DDB explicitly */
1109*4882a593Smuzhiyun for (i = 0; i < sizeof(struct asd_ddb_seq_shared); i+=4)
1110*4882a593Smuzhiyun asd_ddbsite_write_dword(asd_ha, 0, i, 0);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1113*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, q_free_ddb_head), 0);
1114*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1115*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, q_free_ddb_tail),
1116*4882a593Smuzhiyun asd_ha->hw_prof.max_ddbs-1);
1117*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1118*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, q_free_ddb_cnt), 0);
1119*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1120*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, q_used_ddb_head), 0xFFFF);
1121*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1122*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, q_used_ddb_tail), 0xFFFF);
1123*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1124*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, shared_mem_lock), 0);
1125*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1126*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, smp_conn_tag), 0);
1127*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1128*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, est_nexus_buf_cnt), 0);
1129*4882a593Smuzhiyun asd_ddbsite_write_word(asd_ha, 0,
1130*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, est_nexus_buf_thresh),
1131*4882a593Smuzhiyun asd_ha->hw_prof.num_phys * 2);
1132*4882a593Smuzhiyun asd_ddbsite_write_byte(asd_ha, 0,
1133*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, settable_max_contexts),0);
1134*4882a593Smuzhiyun asd_ddbsite_write_byte(asd_ha, 0,
1135*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, conn_not_active), 0xFF);
1136*4882a593Smuzhiyun asd_ddbsite_write_byte(asd_ha, 0,
1137*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, phy_is_up), 0x00);
1138*4882a593Smuzhiyun /* DDB 0 is reserved */
1139*4882a593Smuzhiyun set_bit(0, asd_ha->hw_prof.ddb_bitmap);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
asd_seq_init_ddb_sites(struct asd_ha_struct * asd_ha)1142*4882a593Smuzhiyun static void asd_seq_init_ddb_sites(struct asd_ha_struct *asd_ha)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun unsigned int i;
1145*4882a593Smuzhiyun unsigned int ddb_site;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun for (ddb_site = 0 ; ddb_site < ASD_MAX_DDBS; ddb_site++)
1148*4882a593Smuzhiyun for (i = 0; i < sizeof(struct asd_ddb_ssp_smp_target_port); i+= 4)
1149*4882a593Smuzhiyun asd_ddbsite_write_dword(asd_ha, ddb_site, i, 0);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /**
1153*4882a593Smuzhiyun * asd_seq_setup_seqs -- setup and initialize central and link sequencers
1154*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
1155*4882a593Smuzhiyun */
asd_seq_setup_seqs(struct asd_ha_struct * asd_ha)1156*4882a593Smuzhiyun static void asd_seq_setup_seqs(struct asd_ha_struct *asd_ha)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun int lseq;
1159*4882a593Smuzhiyun u8 lseq_mask;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Initialize DDB sites */
1162*4882a593Smuzhiyun asd_seq_init_ddb_sites(asd_ha);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* Initialize SCB sites. Done first to compute some values which
1165*4882a593Smuzhiyun * the rest of the init code depends on. */
1166*4882a593Smuzhiyun asd_init_scb_sites(asd_ha);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* Initialize CSEQ Scratch RAM registers. */
1169*4882a593Smuzhiyun asd_init_cseq_scratch(asd_ha);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* Initialize LmSEQ Scratch RAM registers. */
1172*4882a593Smuzhiyun asd_init_lseq_scratch(asd_ha);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* Initialize CSEQ CIO registers. */
1175*4882a593Smuzhiyun asd_init_cseq_cio(asd_ha);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun asd_init_ddb_0(asd_ha);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Initialize LmSEQ CIO registers. */
1180*4882a593Smuzhiyun lseq_mask = asd_ha->hw_prof.enabled_phys;
1181*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq)
1182*4882a593Smuzhiyun asd_init_lseq_cio(asd_ha, lseq);
1183*4882a593Smuzhiyun asd_post_init_cseq(asd_ha);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /**
1188*4882a593Smuzhiyun * asd_seq_start_cseq -- start the central sequencer, CSEQ
1189*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
1190*4882a593Smuzhiyun */
asd_seq_start_cseq(struct asd_ha_struct * asd_ha)1191*4882a593Smuzhiyun static int asd_seq_start_cseq(struct asd_ha_struct *asd_ha)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun /* Reset the ARP2 instruction to location zero. */
1194*4882a593Smuzhiyun asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* Unpause the CSEQ */
1197*4882a593Smuzhiyun return asd_unpause_cseq(asd_ha);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /**
1201*4882a593Smuzhiyun * asd_seq_start_lseq -- start a link sequencer
1202*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
1203*4882a593Smuzhiyun * @lseq: the link sequencer of interest
1204*4882a593Smuzhiyun */
asd_seq_start_lseq(struct asd_ha_struct * asd_ha,int lseq)1205*4882a593Smuzhiyun static int asd_seq_start_lseq(struct asd_ha_struct *asd_ha, int lseq)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun /* Reset the ARP2 instruction to location zero. */
1208*4882a593Smuzhiyun asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* Unpause the LmSEQ */
1211*4882a593Smuzhiyun return asd_seq_unpause_lseq(asd_ha, lseq);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
asd_release_firmware(void)1214*4882a593Smuzhiyun int asd_release_firmware(void)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun release_firmware(sequencer_fw);
1217*4882a593Smuzhiyun return 0;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
asd_request_firmware(struct asd_ha_struct * asd_ha)1220*4882a593Smuzhiyun static int asd_request_firmware(struct asd_ha_struct *asd_ha)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun int err, i;
1223*4882a593Smuzhiyun struct sequencer_file_header header;
1224*4882a593Smuzhiyun const struct sequencer_file_header *hdr_ptr;
1225*4882a593Smuzhiyun u32 csum = 0;
1226*4882a593Smuzhiyun u16 *ptr_cseq_vecs, *ptr_lseq_vecs;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (sequencer_fw)
1229*4882a593Smuzhiyun /* already loaded */
1230*4882a593Smuzhiyun return 0;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun err = request_firmware(&sequencer_fw,
1233*4882a593Smuzhiyun SAS_RAZOR_SEQUENCER_FW_FILE,
1234*4882a593Smuzhiyun &asd_ha->pcidev->dev);
1235*4882a593Smuzhiyun if (err)
1236*4882a593Smuzhiyun return err;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun hdr_ptr = (const struct sequencer_file_header *)sequencer_fw->data;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun header.csum = le32_to_cpu(hdr_ptr->csum);
1241*4882a593Smuzhiyun header.major = le32_to_cpu(hdr_ptr->major);
1242*4882a593Smuzhiyun header.minor = le32_to_cpu(hdr_ptr->minor);
1243*4882a593Smuzhiyun header.cseq_table_offset = le32_to_cpu(hdr_ptr->cseq_table_offset);
1244*4882a593Smuzhiyun header.cseq_table_size = le32_to_cpu(hdr_ptr->cseq_table_size);
1245*4882a593Smuzhiyun header.lseq_table_offset = le32_to_cpu(hdr_ptr->lseq_table_offset);
1246*4882a593Smuzhiyun header.lseq_table_size = le32_to_cpu(hdr_ptr->lseq_table_size);
1247*4882a593Smuzhiyun header.cseq_code_offset = le32_to_cpu(hdr_ptr->cseq_code_offset);
1248*4882a593Smuzhiyun header.cseq_code_size = le32_to_cpu(hdr_ptr->cseq_code_size);
1249*4882a593Smuzhiyun header.lseq_code_offset = le32_to_cpu(hdr_ptr->lseq_code_offset);
1250*4882a593Smuzhiyun header.lseq_code_size = le32_to_cpu(hdr_ptr->lseq_code_size);
1251*4882a593Smuzhiyun header.mode2_task = le16_to_cpu(hdr_ptr->mode2_task);
1252*4882a593Smuzhiyun header.cseq_idle_loop = le16_to_cpu(hdr_ptr->cseq_idle_loop);
1253*4882a593Smuzhiyun header.lseq_idle_loop = le16_to_cpu(hdr_ptr->lseq_idle_loop);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun for (i = sizeof(header.csum); i < sequencer_fw->size; i++)
1256*4882a593Smuzhiyun csum += sequencer_fw->data[i];
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun if (csum != header.csum) {
1259*4882a593Smuzhiyun asd_printk("Firmware file checksum mismatch\n");
1260*4882a593Smuzhiyun return -EINVAL;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (header.cseq_table_size != CSEQ_NUM_VECS ||
1264*4882a593Smuzhiyun header.lseq_table_size != LSEQ_NUM_VECS) {
1265*4882a593Smuzhiyun asd_printk("Firmware file table size mismatch\n");
1266*4882a593Smuzhiyun return -EINVAL;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun asd_printk("Found sequencer Firmware version %d.%d (%s)\n",
1270*4882a593Smuzhiyun header.major, header.minor, hdr_ptr->version);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if (header.major != SAS_RAZOR_SEQUENCER_FW_MAJOR) {
1273*4882a593Smuzhiyun asd_printk("Firmware Major Version Mismatch;"
1274*4882a593Smuzhiyun "driver requires version %d.X",
1275*4882a593Smuzhiyun SAS_RAZOR_SEQUENCER_FW_MAJOR);
1276*4882a593Smuzhiyun return -EINVAL;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun ptr_cseq_vecs = (u16 *)&sequencer_fw->data[header.cseq_table_offset];
1280*4882a593Smuzhiyun ptr_lseq_vecs = (u16 *)&sequencer_fw->data[header.lseq_table_offset];
1281*4882a593Smuzhiyun mode2_task = header.mode2_task;
1282*4882a593Smuzhiyun cseq_idle_loop = header.cseq_idle_loop;
1283*4882a593Smuzhiyun lseq_idle_loop = header.lseq_idle_loop;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun for (i = 0; i < CSEQ_NUM_VECS; i++)
1286*4882a593Smuzhiyun cseq_vecs[i] = le16_to_cpu(ptr_cseq_vecs[i]);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun for (i = 0; i < LSEQ_NUM_VECS; i++)
1289*4882a593Smuzhiyun lseq_vecs[i] = le16_to_cpu(ptr_lseq_vecs[i]);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun cseq_code = &sequencer_fw->data[header.cseq_code_offset];
1292*4882a593Smuzhiyun cseq_code_size = header.cseq_code_size;
1293*4882a593Smuzhiyun lseq_code = &sequencer_fw->data[header.lseq_code_offset];
1294*4882a593Smuzhiyun lseq_code_size = header.lseq_code_size;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun return 0;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
asd_init_seqs(struct asd_ha_struct * asd_ha)1299*4882a593Smuzhiyun int asd_init_seqs(struct asd_ha_struct *asd_ha)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun int err;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun err = asd_request_firmware(asd_ha);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (err) {
1306*4882a593Smuzhiyun asd_printk("Failed to load sequencer firmware file %s, error %d\n",
1307*4882a593Smuzhiyun SAS_RAZOR_SEQUENCER_FW_FILE, err);
1308*4882a593Smuzhiyun return err;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun err = asd_seq_download_seqs(asd_ha);
1312*4882a593Smuzhiyun if (err) {
1313*4882a593Smuzhiyun asd_printk("couldn't download sequencers for %s\n",
1314*4882a593Smuzhiyun pci_name(asd_ha->pcidev));
1315*4882a593Smuzhiyun return err;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun asd_seq_setup_seqs(asd_ha);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun return 0;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
asd_start_seqs(struct asd_ha_struct * asd_ha)1323*4882a593Smuzhiyun int asd_start_seqs(struct asd_ha_struct *asd_ha)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun int err;
1326*4882a593Smuzhiyun u8 lseq_mask;
1327*4882a593Smuzhiyun int lseq;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun err = asd_seq_start_cseq(asd_ha);
1330*4882a593Smuzhiyun if (err) {
1331*4882a593Smuzhiyun asd_printk("couldn't start CSEQ for %s\n",
1332*4882a593Smuzhiyun pci_name(asd_ha->pcidev));
1333*4882a593Smuzhiyun return err;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun lseq_mask = asd_ha->hw_prof.enabled_phys;
1337*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq) {
1338*4882a593Smuzhiyun err = asd_seq_start_lseq(asd_ha, lseq);
1339*4882a593Smuzhiyun if (err) {
1340*4882a593Smuzhiyun asd_printk("couldn't start LSEQ %d for %s\n", lseq,
1341*4882a593Smuzhiyun pci_name(asd_ha->pcidev));
1342*4882a593Smuzhiyun return err;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /**
1350*4882a593Smuzhiyun * asd_update_port_links -- update port_map_by_links and phy_is_up
1351*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
1352*4882a593Smuzhiyun * @phy: pointer to the phy which has been added to a port
1353*4882a593Smuzhiyun *
1354*4882a593Smuzhiyun * 1) When a link reset has completed and we got BYTES DMAED with a
1355*4882a593Smuzhiyun * valid frame we call this function for that phy, to indicate that
1356*4882a593Smuzhiyun * the phy is up, i.e. we update the phy_is_up in DDB 0. The
1357*4882a593Smuzhiyun * sequencer checks phy_is_up when pending SCBs are to be sent, and
1358*4882a593Smuzhiyun * when an open address frame has been received.
1359*4882a593Smuzhiyun *
1360*4882a593Smuzhiyun * 2) When we know of ports, we call this function to update the map
1361*4882a593Smuzhiyun * of phys participaing in that port, i.e. we update the
1362*4882a593Smuzhiyun * port_map_by_links in DDB 0. When a HARD_RESET primitive has been
1363*4882a593Smuzhiyun * received, the sequencer disables all phys in that port.
1364*4882a593Smuzhiyun * port_map_by_links is also used as the conn_mask byte in the
1365*4882a593Smuzhiyun * initiator/target port DDB.
1366*4882a593Smuzhiyun */
asd_update_port_links(struct asd_ha_struct * asd_ha,struct asd_phy * phy)1367*4882a593Smuzhiyun void asd_update_port_links(struct asd_ha_struct *asd_ha, struct asd_phy *phy)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun const u8 phy_mask = (u8) phy->asd_port->phy_mask;
1370*4882a593Smuzhiyun u8 phy_is_up;
1371*4882a593Smuzhiyun u8 mask;
1372*4882a593Smuzhiyun int i, err;
1373*4882a593Smuzhiyun unsigned long flags;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun spin_lock_irqsave(&asd_ha->hw_prof.ddb_lock, flags);
1376*4882a593Smuzhiyun for_each_phy(phy_mask, mask, i)
1377*4882a593Smuzhiyun asd_ddbsite_write_byte(asd_ha, 0,
1378*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared,
1379*4882a593Smuzhiyun port_map_by_links)+i,phy_mask);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun for (i = 0; i < 12; i++) {
1382*4882a593Smuzhiyun phy_is_up = asd_ddbsite_read_byte(asd_ha, 0,
1383*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, phy_is_up));
1384*4882a593Smuzhiyun err = asd_ddbsite_update_byte(asd_ha, 0,
1385*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, phy_is_up),
1386*4882a593Smuzhiyun phy_is_up,
1387*4882a593Smuzhiyun phy_is_up | phy_mask);
1388*4882a593Smuzhiyun if (!err)
1389*4882a593Smuzhiyun break;
1390*4882a593Smuzhiyun else if (err == -EFAULT) {
1391*4882a593Smuzhiyun asd_printk("phy_is_up: parity error in DDB 0\n");
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun spin_unlock_irqrestore(&asd_ha->hw_prof.ddb_lock, flags);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun if (err)
1398*4882a593Smuzhiyun asd_printk("couldn't update DDB 0:error:%d\n", err);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun MODULE_FIRMWARE(SAS_RAZOR_SEQUENCER_FW_FILE);
1402