1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Aic94xx SAS/SATA driver hardware interface header file.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2005 Adaptec, Inc. All rights reserved.
6*4882a593Smuzhiyun * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #ifndef _AIC94XX_HWI_H_
10*4882a593Smuzhiyun #define _AIC94XX_HWI_H_
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <scsi/libsas.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "aic94xx.h"
19*4882a593Smuzhiyun #include "aic94xx_sas.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Define ASD_MAX_PHYS to the maximum phys ever. Currently 8. */
22*4882a593Smuzhiyun #define ASD_MAX_PHYS 8
23*4882a593Smuzhiyun #define ASD_PCBA_SN_SIZE 12
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct asd_ha_addrspace {
26*4882a593Smuzhiyun void __iomem *addr;
27*4882a593Smuzhiyun unsigned long start; /* pci resource start */
28*4882a593Smuzhiyun unsigned long len; /* pci resource len */
29*4882a593Smuzhiyun unsigned long flags; /* pci resource flags */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* addresses internal to the host adapter */
32*4882a593Smuzhiyun u32 swa_base; /* mmspace 1 (MBAR1) uses this only */
33*4882a593Smuzhiyun u32 swb_base;
34*4882a593Smuzhiyun u32 swc_base;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct bios_struct {
38*4882a593Smuzhiyun int present;
39*4882a593Smuzhiyun u8 maj;
40*4882a593Smuzhiyun u8 min;
41*4882a593Smuzhiyun u32 bld;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct unit_element_struct {
45*4882a593Smuzhiyun u16 num;
46*4882a593Smuzhiyun u16 size;
47*4882a593Smuzhiyun void *area;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct flash_struct {
51*4882a593Smuzhiyun u32 bar;
52*4882a593Smuzhiyun int present;
53*4882a593Smuzhiyun int wide;
54*4882a593Smuzhiyun u8 manuf;
55*4882a593Smuzhiyun u8 dev_id;
56*4882a593Smuzhiyun u8 sec_prot;
57*4882a593Smuzhiyun u8 method;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun u32 dir_offs;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct asd_phy_desc {
63*4882a593Smuzhiyun /* From CTRL-A settings, then set to what is appropriate */
64*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE];
65*4882a593Smuzhiyun u8 max_sas_lrate;
66*4882a593Smuzhiyun u8 min_sas_lrate;
67*4882a593Smuzhiyun u8 max_sata_lrate;
68*4882a593Smuzhiyun u8 min_sata_lrate;
69*4882a593Smuzhiyun u8 flags;
70*4882a593Smuzhiyun #define ASD_CRC_DIS 1
71*4882a593Smuzhiyun #define ASD_SATA_SPINUP_HOLD 2
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun u8 phy_control_0; /* mode 5 reg 0x160 */
74*4882a593Smuzhiyun u8 phy_control_1; /* mode 5 reg 0x161 */
75*4882a593Smuzhiyun u8 phy_control_2; /* mode 5 reg 0x162 */
76*4882a593Smuzhiyun u8 phy_control_3; /* mode 5 reg 0x163 */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct asd_dma_tok {
80*4882a593Smuzhiyun void *vaddr;
81*4882a593Smuzhiyun dma_addr_t dma_handle;
82*4882a593Smuzhiyun size_t size;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct hw_profile {
86*4882a593Smuzhiyun struct bios_struct bios;
87*4882a593Smuzhiyun struct unit_element_struct ue;
88*4882a593Smuzhiyun struct flash_struct flash;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE];
91*4882a593Smuzhiyun char pcba_sn[ASD_PCBA_SN_SIZE+1];
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun u8 enabled_phys; /* mask of enabled phys */
94*4882a593Smuzhiyun struct asd_phy_desc phy_desc[ASD_MAX_PHYS];
95*4882a593Smuzhiyun u32 max_scbs; /* absolute sequencer scb queue size */
96*4882a593Smuzhiyun struct asd_dma_tok *scb_ext;
97*4882a593Smuzhiyun u32 max_ddbs;
98*4882a593Smuzhiyun struct asd_dma_tok *ddb_ext;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun spinlock_t ddb_lock;
101*4882a593Smuzhiyun void *ddb_bitmap;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun int num_phys; /* ENABLEABLE */
104*4882a593Smuzhiyun int max_phys; /* REPORTED + ENABLEABLE */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun unsigned addr_range; /* max # of addrs; max # of possible ports */
107*4882a593Smuzhiyun unsigned port_name_base;
108*4882a593Smuzhiyun unsigned dev_name_base;
109*4882a593Smuzhiyun unsigned sata_name_base;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct asd_ascb {
113*4882a593Smuzhiyun struct list_head list;
114*4882a593Smuzhiyun struct asd_ha_struct *ha;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct scb *scb; /* equals dma_scb->vaddr */
117*4882a593Smuzhiyun struct asd_dma_tok dma_scb;
118*4882a593Smuzhiyun struct asd_dma_tok *sg_arr;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun void (*tasklet_complete)(struct asd_ascb *, struct done_list_struct *);
121*4882a593Smuzhiyun u8 uldd_timer:1;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* internally generated command */
124*4882a593Smuzhiyun struct timer_list timer;
125*4882a593Smuzhiyun struct completion *completion;
126*4882a593Smuzhiyun u8 tag_valid:1;
127*4882a593Smuzhiyun __be16 tag; /* error recovery only */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* If this is an Empty SCB, index of first edb in seq->edb_arr. */
130*4882a593Smuzhiyun int edb_index;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Used by the timer timeout function. */
133*4882a593Smuzhiyun int tc_index;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun void *uldd_task;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define ASD_DL_SIZE_BITS 0x8
139*4882a593Smuzhiyun #define ASD_DL_SIZE (1<<(2+ASD_DL_SIZE_BITS))
140*4882a593Smuzhiyun #define ASD_DEF_DL_TOGGLE 0x01
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct asd_seq_data {
143*4882a593Smuzhiyun spinlock_t pend_q_lock;
144*4882a593Smuzhiyun u16 scbpro;
145*4882a593Smuzhiyun int pending;
146*4882a593Smuzhiyun struct list_head pend_q;
147*4882a593Smuzhiyun int can_queue; /* per adapter */
148*4882a593Smuzhiyun struct asd_dma_tok next_scb; /* next scb to be delivered to CSEQ */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun spinlock_t tc_index_lock;
151*4882a593Smuzhiyun void **tc_index_array;
152*4882a593Smuzhiyun void *tc_index_bitmap;
153*4882a593Smuzhiyun int tc_index_bitmap_bits;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct tasklet_struct dl_tasklet;
156*4882a593Smuzhiyun struct done_list_struct *dl; /* array of done list entries, equals */
157*4882a593Smuzhiyun struct asd_dma_tok *actual_dl; /* actual_dl->vaddr */
158*4882a593Smuzhiyun int dl_toggle;
159*4882a593Smuzhiyun int dl_next;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun int num_edbs;
162*4882a593Smuzhiyun struct asd_dma_tok **edb_arr;
163*4882a593Smuzhiyun int num_escbs;
164*4882a593Smuzhiyun struct asd_ascb **escb_arr; /* array of pointers to escbs */
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* This is an internal port structure. These are used to get accurate
168*4882a593Smuzhiyun * phy_mask for updating DDB 0.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun struct asd_port {
171*4882a593Smuzhiyun u8 sas_addr[SAS_ADDR_SIZE];
172*4882a593Smuzhiyun u8 attached_sas_addr[SAS_ADDR_SIZE];
173*4882a593Smuzhiyun u32 phy_mask;
174*4882a593Smuzhiyun int num_phys;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* This is the Host Adapter structure. It describes the hardware
178*4882a593Smuzhiyun * SAS adapter.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun struct asd_ha_struct {
181*4882a593Smuzhiyun struct pci_dev *pcidev;
182*4882a593Smuzhiyun const char *name;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct sas_ha_struct sas_ha;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun u8 revision_id;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun int iospace;
189*4882a593Smuzhiyun spinlock_t iolock;
190*4882a593Smuzhiyun struct asd_ha_addrspace io_handle[2];
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct hw_profile hw_prof;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct asd_phy phys[ASD_MAX_PHYS];
195*4882a593Smuzhiyun spinlock_t asd_ports_lock;
196*4882a593Smuzhiyun struct asd_port asd_ports[ASD_MAX_PHYS];
197*4882a593Smuzhiyun struct asd_sas_port ports[ASD_MAX_PHYS];
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun struct dma_pool *scb_pool;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct asd_seq_data seq; /* sequencer related */
202*4882a593Smuzhiyun u32 bios_status;
203*4882a593Smuzhiyun const struct firmware *bios_image;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* ---------- Common macros ---------- */
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define ASD_BUSADDR_LO(__dma_handle) ((u32)(__dma_handle))
209*4882a593Smuzhiyun #define ASD_BUSADDR_HI(__dma_handle) (((sizeof(dma_addr_t))==8) \
210*4882a593Smuzhiyun ? ((u32)((__dma_handle) >> 32)) \
211*4882a593Smuzhiyun : ((u32)0))
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define dev_to_asd_ha(__dev) pci_get_drvdata(to_pci_dev(__dev))
214*4882a593Smuzhiyun #define SCB_SITE_VALID(__site_no) (((__site_no) & 0xF0FF) != 0x00FF \
215*4882a593Smuzhiyun && ((__site_no) & 0xF0FF) > 0x001F)
216*4882a593Smuzhiyun /* For each bit set in __lseq_mask, set __lseq to equal the bit
217*4882a593Smuzhiyun * position of the set bit and execute the statement following.
218*4882a593Smuzhiyun * __mc is the temporary mask, used as a mask "counter".
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun #define for_each_sequencer(__lseq_mask, __mc, __lseq) \
221*4882a593Smuzhiyun for ((__mc)=(__lseq_mask),(__lseq)=0;(__mc)!=0;(__lseq++),(__mc)>>=1)\
222*4882a593Smuzhiyun if (((__mc) & 1))
223*4882a593Smuzhiyun #define for_each_phy(__lseq_mask, __mc, __lseq) \
224*4882a593Smuzhiyun for ((__mc)=(__lseq_mask),(__lseq)=0;(__mc)!=0;(__lseq++),(__mc)>>=1)\
225*4882a593Smuzhiyun if (((__mc) & 1))
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define PHY_ENABLED(_HA, _I) ((_HA)->hw_prof.enabled_phys & (1<<(_I)))
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* ---------- DMA allocs ---------- */
230*4882a593Smuzhiyun
asd_dmatok_alloc(gfp_t flags)231*4882a593Smuzhiyun static inline struct asd_dma_tok *asd_dmatok_alloc(gfp_t flags)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun return kmem_cache_alloc(asd_dma_token_cache, flags);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
asd_dmatok_free(struct asd_dma_tok * token)236*4882a593Smuzhiyun static inline void asd_dmatok_free(struct asd_dma_tok *token)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun kmem_cache_free(asd_dma_token_cache, token);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
asd_alloc_coherent(struct asd_ha_struct * asd_ha,size_t size,gfp_t flags)241*4882a593Smuzhiyun static inline struct asd_dma_tok *asd_alloc_coherent(struct asd_ha_struct *
242*4882a593Smuzhiyun asd_ha, size_t size,
243*4882a593Smuzhiyun gfp_t flags)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct asd_dma_tok *token = asd_dmatok_alloc(flags);
246*4882a593Smuzhiyun if (token) {
247*4882a593Smuzhiyun token->size = size;
248*4882a593Smuzhiyun token->vaddr = dma_alloc_coherent(&asd_ha->pcidev->dev,
249*4882a593Smuzhiyun token->size,
250*4882a593Smuzhiyun &token->dma_handle,
251*4882a593Smuzhiyun flags);
252*4882a593Smuzhiyun if (!token->vaddr) {
253*4882a593Smuzhiyun asd_dmatok_free(token);
254*4882a593Smuzhiyun token = NULL;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun return token;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
asd_free_coherent(struct asd_ha_struct * asd_ha,struct asd_dma_tok * token)260*4882a593Smuzhiyun static inline void asd_free_coherent(struct asd_ha_struct *asd_ha,
261*4882a593Smuzhiyun struct asd_dma_tok *token)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun if (token) {
264*4882a593Smuzhiyun dma_free_coherent(&asd_ha->pcidev->dev, token->size,
265*4882a593Smuzhiyun token->vaddr, token->dma_handle);
266*4882a593Smuzhiyun asd_dmatok_free(token);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
asd_init_ascb(struct asd_ha_struct * asd_ha,struct asd_ascb * ascb)270*4882a593Smuzhiyun static inline void asd_init_ascb(struct asd_ha_struct *asd_ha,
271*4882a593Smuzhiyun struct asd_ascb *ascb)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun INIT_LIST_HEAD(&ascb->list);
274*4882a593Smuzhiyun ascb->scb = ascb->dma_scb.vaddr;
275*4882a593Smuzhiyun ascb->ha = asd_ha;
276*4882a593Smuzhiyun timer_setup(&ascb->timer, NULL, 0);
277*4882a593Smuzhiyun ascb->tc_index = -1;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Must be called with the tc_index_lock held!
281*4882a593Smuzhiyun */
asd_tc_index_release(struct asd_seq_data * seq,int index)282*4882a593Smuzhiyun static inline void asd_tc_index_release(struct asd_seq_data *seq, int index)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun seq->tc_index_array[index] = NULL;
285*4882a593Smuzhiyun clear_bit(index, seq->tc_index_bitmap);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Must be called with the tc_index_lock held!
289*4882a593Smuzhiyun */
asd_tc_index_get(struct asd_seq_data * seq,void * ptr)290*4882a593Smuzhiyun static inline int asd_tc_index_get(struct asd_seq_data *seq, void *ptr)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun int index;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun index = find_first_zero_bit(seq->tc_index_bitmap,
295*4882a593Smuzhiyun seq->tc_index_bitmap_bits);
296*4882a593Smuzhiyun if (index == seq->tc_index_bitmap_bits)
297*4882a593Smuzhiyun return -1;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun seq->tc_index_array[index] = ptr;
300*4882a593Smuzhiyun set_bit(index, seq->tc_index_bitmap);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return index;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Must be called with the tc_index_lock held!
306*4882a593Smuzhiyun */
asd_tc_index_find(struct asd_seq_data * seq,int index)307*4882a593Smuzhiyun static inline void *asd_tc_index_find(struct asd_seq_data *seq, int index)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun return seq->tc_index_array[index];
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun * asd_ascb_free -- free a single aSCB after is has completed
314*4882a593Smuzhiyun * @ascb: pointer to the aSCB of interest
315*4882a593Smuzhiyun *
316*4882a593Smuzhiyun * This frees an aSCB after it has been executed/completed by
317*4882a593Smuzhiyun * the sequencer.
318*4882a593Smuzhiyun */
asd_ascb_free(struct asd_ascb * ascb)319*4882a593Smuzhiyun static inline void asd_ascb_free(struct asd_ascb *ascb)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun if (ascb) {
322*4882a593Smuzhiyun struct asd_ha_struct *asd_ha = ascb->ha;
323*4882a593Smuzhiyun unsigned long flags;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun BUG_ON(!list_empty(&ascb->list));
326*4882a593Smuzhiyun spin_lock_irqsave(&ascb->ha->seq.tc_index_lock, flags);
327*4882a593Smuzhiyun asd_tc_index_release(&ascb->ha->seq, ascb->tc_index);
328*4882a593Smuzhiyun spin_unlock_irqrestore(&ascb->ha->seq.tc_index_lock, flags);
329*4882a593Smuzhiyun dma_pool_free(asd_ha->scb_pool, ascb->dma_scb.vaddr,
330*4882a593Smuzhiyun ascb->dma_scb.dma_handle);
331*4882a593Smuzhiyun kmem_cache_free(asd_ascb_cache, ascb);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /**
336*4882a593Smuzhiyun * asd_ascb_list_free -- free a list of ascbs
337*4882a593Smuzhiyun * @ascb_list: a list of ascbs
338*4882a593Smuzhiyun *
339*4882a593Smuzhiyun * This function will free a list of ascbs allocated by asd_ascb_alloc_list.
340*4882a593Smuzhiyun * It is used when say the scb queueing function returned QUEUE_FULL,
341*4882a593Smuzhiyun * and we do not need the ascbs any more.
342*4882a593Smuzhiyun */
asd_ascb_free_list(struct asd_ascb * ascb_list)343*4882a593Smuzhiyun static inline void asd_ascb_free_list(struct asd_ascb *ascb_list)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun LIST_HEAD(list);
346*4882a593Smuzhiyun struct list_head *n, *pos;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun __list_add(&list, ascb_list->list.prev, &ascb_list->list);
349*4882a593Smuzhiyun list_for_each_safe(pos, n, &list) {
350*4882a593Smuzhiyun list_del_init(pos);
351*4882a593Smuzhiyun asd_ascb_free(list_entry(pos, struct asd_ascb, list));
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* ---------- Function declarations ---------- */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun int asd_init_hw(struct asd_ha_struct *asd_ha);
358*4882a593Smuzhiyun irqreturn_t asd_hw_isr(int irq, void *dev_id);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct asd_ascb *asd_ascb_alloc_list(struct asd_ha_struct
362*4882a593Smuzhiyun *asd_ha, int *num,
363*4882a593Smuzhiyun gfp_t gfp_mask);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun int asd_post_ascb_list(struct asd_ha_struct *asd_ha, struct asd_ascb *ascb,
366*4882a593Smuzhiyun int num);
367*4882a593Smuzhiyun int asd_post_escb_list(struct asd_ha_struct *asd_ha, struct asd_ascb *ascb,
368*4882a593Smuzhiyun int num);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun int asd_init_post_escbs(struct asd_ha_struct *asd_ha);
371*4882a593Smuzhiyun void asd_build_control_phy(struct asd_ascb *ascb, int phy_id, u8 subfunc);
372*4882a593Smuzhiyun void asd_control_led(struct asd_ha_struct *asd_ha, int phy_id, int op);
373*4882a593Smuzhiyun void asd_turn_led(struct asd_ha_struct *asd_ha, int phy_id, int op);
374*4882a593Smuzhiyun int asd_enable_phys(struct asd_ha_struct *asd_ha, const u8 phy_mask);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun void asd_ascb_timedout(struct timer_list *t);
377*4882a593Smuzhiyun int asd_chip_hardrst(struct asd_ha_struct *asd_ha);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #endif
380