1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Aic94xx SAS/SATA driver dump interface.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2004 Adaptec, Inc. All rights reserved.
6*4882a593Smuzhiyun * Copyright (C) 2004 David Chaw <david_chaw@adaptec.com>
7*4882a593Smuzhiyun * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * 2005/07/14/LT Complete overhaul of this file. Update pages, register
10*4882a593Smuzhiyun * locations, names, etc. Make use of macros. Print more information.
11*4882a593Smuzhiyun * Print all cseq and lseq mip and mdp.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include "aic94xx.h"
16*4882a593Smuzhiyun #include "aic94xx_reg.h"
17*4882a593Smuzhiyun #include "aic94xx_reg_def.h"
18*4882a593Smuzhiyun #include "aic94xx_sas.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "aic94xx_dump.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #ifdef ASD_DEBUG
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MD(x) (1 << (x))
25*4882a593Smuzhiyun #define MODE_COMMON (1 << 31)
26*4882a593Smuzhiyun #define MODE_0_7 (0xFF)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct lseq_cio_regs {
29*4882a593Smuzhiyun char *name;
30*4882a593Smuzhiyun u32 offs;
31*4882a593Smuzhiyun u8 width;
32*4882a593Smuzhiyun u32 mode;
33*4882a593Smuzhiyun } LSEQmCIOREGS[] = {
34*4882a593Smuzhiyun {"LmMnSCBPTR", 0x20, 16, MD(0)|MD(1)|MD(2)|MD(3)|MD(4) },
35*4882a593Smuzhiyun {"LmMnDDBPTR", 0x22, 16, MD(0)|MD(1)|MD(2)|MD(3)|MD(4) },
36*4882a593Smuzhiyun {"LmREQMBX", 0x30, 32, MODE_COMMON },
37*4882a593Smuzhiyun {"LmRSPMBX", 0x34, 32, MODE_COMMON },
38*4882a593Smuzhiyun {"LmMnINT", 0x38, 32, MODE_0_7 },
39*4882a593Smuzhiyun {"LmMnINTEN", 0x3C, 32, MODE_0_7 },
40*4882a593Smuzhiyun {"LmXMTPRIMD", 0x40, 32, MODE_COMMON },
41*4882a593Smuzhiyun {"LmXMTPRIMCS", 0x44, 8, MODE_COMMON },
42*4882a593Smuzhiyun {"LmCONSTAT", 0x45, 8, MODE_COMMON },
43*4882a593Smuzhiyun {"LmMnDMAERRS", 0x46, 8, MD(0)|MD(1) },
44*4882a593Smuzhiyun {"LmMnSGDMAERRS", 0x47, 8, MD(0)|MD(1) },
45*4882a593Smuzhiyun {"LmMnEXPHDRP", 0x48, 8, MD(0) },
46*4882a593Smuzhiyun {"LmMnSASAALIGN", 0x48, 8, MD(1) },
47*4882a593Smuzhiyun {"LmMnMSKHDRP", 0x49, 8, MD(0) },
48*4882a593Smuzhiyun {"LmMnSTPALIGN", 0x49, 8, MD(1) },
49*4882a593Smuzhiyun {"LmMnRCVHDRP", 0x4A, 8, MD(0) },
50*4882a593Smuzhiyun {"LmMnXMTHDRP", 0x4A, 8, MD(1) },
51*4882a593Smuzhiyun {"LmALIGNMODE", 0x4B, 8, MD(1) },
52*4882a593Smuzhiyun {"LmMnEXPRCVCNT", 0x4C, 32, MD(0) },
53*4882a593Smuzhiyun {"LmMnXMTCNT", 0x4C, 32, MD(1) },
54*4882a593Smuzhiyun {"LmMnCURRTAG", 0x54, 16, MD(0) },
55*4882a593Smuzhiyun {"LmMnPREVTAG", 0x56, 16, MD(0) },
56*4882a593Smuzhiyun {"LmMnACKOFS", 0x58, 8, MD(1) },
57*4882a593Smuzhiyun {"LmMnXFRLVL", 0x59, 8, MD(0)|MD(1) },
58*4882a593Smuzhiyun {"LmMnSGDMACTL", 0x5A, 8, MD(0)|MD(1) },
59*4882a593Smuzhiyun {"LmMnSGDMASTAT", 0x5B, 8, MD(0)|MD(1) },
60*4882a593Smuzhiyun {"LmMnDDMACTL", 0x5C, 8, MD(0)|MD(1) },
61*4882a593Smuzhiyun {"LmMnDDMASTAT", 0x5D, 8, MD(0)|MD(1) },
62*4882a593Smuzhiyun {"LmMnDDMAMODE", 0x5E, 16, MD(0)|MD(1) },
63*4882a593Smuzhiyun {"LmMnPIPECTL", 0x61, 8, MD(0)|MD(1) },
64*4882a593Smuzhiyun {"LmMnACTSCB", 0x62, 16, MD(0)|MD(1) },
65*4882a593Smuzhiyun {"LmMnSGBHADR", 0x64, 8, MD(0)|MD(1) },
66*4882a593Smuzhiyun {"LmMnSGBADR", 0x65, 8, MD(0)|MD(1) },
67*4882a593Smuzhiyun {"LmMnSGDCNT", 0x66, 8, MD(0)|MD(1) },
68*4882a593Smuzhiyun {"LmMnSGDMADR", 0x68, 32, MD(0)|MD(1) },
69*4882a593Smuzhiyun {"LmMnSGDMADR", 0x6C, 32, MD(0)|MD(1) },
70*4882a593Smuzhiyun {"LmMnXFRCNT", 0x70, 32, MD(0)|MD(1) },
71*4882a593Smuzhiyun {"LmMnXMTCRC", 0x74, 32, MD(1) },
72*4882a593Smuzhiyun {"LmCURRTAG", 0x74, 16, MD(0) },
73*4882a593Smuzhiyun {"LmPREVTAG", 0x76, 16, MD(0) },
74*4882a593Smuzhiyun {"LmMnDPSEL", 0x7B, 8, MD(0)|MD(1) },
75*4882a593Smuzhiyun {"LmDPTHSTAT", 0x7C, 8, MODE_COMMON },
76*4882a593Smuzhiyun {"LmMnHOLDLVL", 0x7D, 8, MD(0) },
77*4882a593Smuzhiyun {"LmMnSATAFS", 0x7E, 8, MD(1) },
78*4882a593Smuzhiyun {"LmMnCMPLTSTAT", 0x7F, 8, MD(0)|MD(1) },
79*4882a593Smuzhiyun {"LmPRMSTAT0", 0x80, 32, MODE_COMMON },
80*4882a593Smuzhiyun {"LmPRMSTAT1", 0x84, 32, MODE_COMMON },
81*4882a593Smuzhiyun {"LmGPRMINT", 0x88, 8, MODE_COMMON },
82*4882a593Smuzhiyun {"LmMnCURRSCB", 0x8A, 16, MD(0) },
83*4882a593Smuzhiyun {"LmPRMICODE", 0x8C, 32, MODE_COMMON },
84*4882a593Smuzhiyun {"LmMnRCVCNT", 0x90, 16, MD(0) },
85*4882a593Smuzhiyun {"LmMnBUFSTAT", 0x92, 16, MD(0) },
86*4882a593Smuzhiyun {"LmMnXMTHDRSIZE",0x92, 8, MD(1) },
87*4882a593Smuzhiyun {"LmMnXMTSIZE", 0x93, 8, MD(1) },
88*4882a593Smuzhiyun {"LmMnTGTXFRCNT", 0x94, 32, MD(0) },
89*4882a593Smuzhiyun {"LmMnEXPROFS", 0x98, 32, MD(0) },
90*4882a593Smuzhiyun {"LmMnXMTROFS", 0x98, 32, MD(1) },
91*4882a593Smuzhiyun {"LmMnRCVROFS", 0x9C, 32, MD(0) },
92*4882a593Smuzhiyun {"LmCONCTL", 0xA0, 16, MODE_COMMON },
93*4882a593Smuzhiyun {"LmBITLTIMER", 0xA2, 16, MODE_COMMON },
94*4882a593Smuzhiyun {"LmWWNLOW", 0xA8, 32, MODE_COMMON },
95*4882a593Smuzhiyun {"LmWWNHIGH", 0xAC, 32, MODE_COMMON },
96*4882a593Smuzhiyun {"LmMnFRMERR", 0xB0, 32, MD(0) },
97*4882a593Smuzhiyun {"LmMnFRMERREN", 0xB4, 32, MD(0) },
98*4882a593Smuzhiyun {"LmAWTIMER", 0xB8, 16, MODE_COMMON },
99*4882a593Smuzhiyun {"LmAWTCTL", 0xBA, 8, MODE_COMMON },
100*4882a593Smuzhiyun {"LmMnHDRCMPS", 0xC0, 32, MD(0) },
101*4882a593Smuzhiyun {"LmMnXMTSTAT", 0xC4, 8, MD(1) },
102*4882a593Smuzhiyun {"LmHWTSTATEN", 0xC5, 8, MODE_COMMON },
103*4882a593Smuzhiyun {"LmMnRRDYRC", 0xC6, 8, MD(0) },
104*4882a593Smuzhiyun {"LmMnRRDYTC", 0xC6, 8, MD(1) },
105*4882a593Smuzhiyun {"LmHWTSTAT", 0xC7, 8, MODE_COMMON },
106*4882a593Smuzhiyun {"LmMnDATABUFADR",0xC8, 16, MD(0)|MD(1) },
107*4882a593Smuzhiyun {"LmDWSSTATUS", 0xCB, 8, MODE_COMMON },
108*4882a593Smuzhiyun {"LmMnACTSTAT", 0xCE, 16, MD(0)|MD(1) },
109*4882a593Smuzhiyun {"LmMnREQSCB", 0xD2, 16, MD(0)|MD(1) },
110*4882a593Smuzhiyun {"LmXXXPRIM", 0xD4, 32, MODE_COMMON },
111*4882a593Smuzhiyun {"LmRCVASTAT", 0xD9, 8, MODE_COMMON },
112*4882a593Smuzhiyun {"LmINTDIS1", 0xDA, 8, MODE_COMMON },
113*4882a593Smuzhiyun {"LmPSTORESEL", 0xDB, 8, MODE_COMMON },
114*4882a593Smuzhiyun {"LmPSTORE", 0xDC, 32, MODE_COMMON },
115*4882a593Smuzhiyun {"LmPRIMSTAT0EN", 0xE0, 32, MODE_COMMON },
116*4882a593Smuzhiyun {"LmPRIMSTAT1EN", 0xE4, 32, MODE_COMMON },
117*4882a593Smuzhiyun {"LmDONETCTL", 0xF2, 16, MODE_COMMON },
118*4882a593Smuzhiyun {NULL, 0, 0, 0 }
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun static struct lseq_cio_regs LSEQmOOBREGS[] = {
122*4882a593Smuzhiyun {"OOB_BFLTR" ,0x100, 8, MD(5)},
123*4882a593Smuzhiyun {"OOB_INIT_MIN" ,0x102,16, MD(5)},
124*4882a593Smuzhiyun {"OOB_INIT_MAX" ,0x104,16, MD(5)},
125*4882a593Smuzhiyun {"OOB_INIT_NEG" ,0x106,16, MD(5)},
126*4882a593Smuzhiyun {"OOB_SAS_MIN" ,0x108,16, MD(5)},
127*4882a593Smuzhiyun {"OOB_SAS_MAX" ,0x10A,16, MD(5)},
128*4882a593Smuzhiyun {"OOB_SAS_NEG" ,0x10C,16, MD(5)},
129*4882a593Smuzhiyun {"OOB_WAKE_MIN" ,0x10E,16, MD(5)},
130*4882a593Smuzhiyun {"OOB_WAKE_MAX" ,0x110,16, MD(5)},
131*4882a593Smuzhiyun {"OOB_WAKE_NEG" ,0x112,16, MD(5)},
132*4882a593Smuzhiyun {"OOB_IDLE_MAX" ,0x114,16, MD(5)},
133*4882a593Smuzhiyun {"OOB_BURST_MAX" ,0x116,16, MD(5)},
134*4882a593Smuzhiyun {"OOB_XMIT_BURST" ,0x118, 8, MD(5)},
135*4882a593Smuzhiyun {"OOB_SEND_PAIRS" ,0x119, 8, MD(5)},
136*4882a593Smuzhiyun {"OOB_INIT_IDLE" ,0x11A, 8, MD(5)},
137*4882a593Smuzhiyun {"OOB_INIT_NEGO" ,0x11C, 8, MD(5)},
138*4882a593Smuzhiyun {"OOB_SAS_IDLE" ,0x11E, 8, MD(5)},
139*4882a593Smuzhiyun {"OOB_SAS_NEGO" ,0x120, 8, MD(5)},
140*4882a593Smuzhiyun {"OOB_WAKE_IDLE" ,0x122, 8, MD(5)},
141*4882a593Smuzhiyun {"OOB_WAKE_NEGO" ,0x124, 8, MD(5)},
142*4882a593Smuzhiyun {"OOB_DATA_KBITS" ,0x126, 8, MD(5)},
143*4882a593Smuzhiyun {"OOB_BURST_DATA" ,0x128,32, MD(5)},
144*4882a593Smuzhiyun {"OOB_ALIGN_0_DATA" ,0x12C,32, MD(5)},
145*4882a593Smuzhiyun {"OOB_ALIGN_1_DATA" ,0x130,32, MD(5)},
146*4882a593Smuzhiyun {"OOB_SYNC_DATA" ,0x134,32, MD(5)},
147*4882a593Smuzhiyun {"OOB_D10_2_DATA" ,0x138,32, MD(5)},
148*4882a593Smuzhiyun {"OOB_PHY_RST_CNT" ,0x13C,32, MD(5)},
149*4882a593Smuzhiyun {"OOB_SIG_GEN" ,0x140, 8, MD(5)},
150*4882a593Smuzhiyun {"OOB_XMIT" ,0x141, 8, MD(5)},
151*4882a593Smuzhiyun {"FUNCTION_MAKS" ,0x142, 8, MD(5)},
152*4882a593Smuzhiyun {"OOB_MODE" ,0x143, 8, MD(5)},
153*4882a593Smuzhiyun {"CURRENT_STATUS" ,0x144, 8, MD(5)},
154*4882a593Smuzhiyun {"SPEED_MASK" ,0x145, 8, MD(5)},
155*4882a593Smuzhiyun {"PRIM_COUNT" ,0x146, 8, MD(5)},
156*4882a593Smuzhiyun {"OOB_SIGNALS" ,0x148, 8, MD(5)},
157*4882a593Smuzhiyun {"OOB_DATA_DET" ,0x149, 8, MD(5)},
158*4882a593Smuzhiyun {"OOB_TIME_OUT" ,0x14C, 8, MD(5)},
159*4882a593Smuzhiyun {"OOB_TIMER_ENABLE" ,0x14D, 8, MD(5)},
160*4882a593Smuzhiyun {"OOB_STATUS" ,0x14E, 8, MD(5)},
161*4882a593Smuzhiyun {"HOT_PLUG_DELAY" ,0x150, 8, MD(5)},
162*4882a593Smuzhiyun {"RCD_DELAY" ,0x151, 8, MD(5)},
163*4882a593Smuzhiyun {"COMSAS_TIMER" ,0x152, 8, MD(5)},
164*4882a593Smuzhiyun {"SNTT_DELAY" ,0x153, 8, MD(5)},
165*4882a593Smuzhiyun {"SPD_CHNG_DELAY" ,0x154, 8, MD(5)},
166*4882a593Smuzhiyun {"SNLT_DELAY" ,0x155, 8, MD(5)},
167*4882a593Smuzhiyun {"SNWT_DELAY" ,0x156, 8, MD(5)},
168*4882a593Smuzhiyun {"ALIGN_DELAY" ,0x157, 8, MD(5)},
169*4882a593Smuzhiyun {"INT_ENABLE_0" ,0x158, 8, MD(5)},
170*4882a593Smuzhiyun {"INT_ENABLE_1" ,0x159, 8, MD(5)},
171*4882a593Smuzhiyun {"INT_ENABLE_2" ,0x15A, 8, MD(5)},
172*4882a593Smuzhiyun {"INT_ENABLE_3" ,0x15B, 8, MD(5)},
173*4882a593Smuzhiyun {"OOB_TEST_REG" ,0x15C, 8, MD(5)},
174*4882a593Smuzhiyun {"PHY_CONTROL_0" ,0x160, 8, MD(5)},
175*4882a593Smuzhiyun {"PHY_CONTROL_1" ,0x161, 8, MD(5)},
176*4882a593Smuzhiyun {"PHY_CONTROL_2" ,0x162, 8, MD(5)},
177*4882a593Smuzhiyun {"PHY_CONTROL_3" ,0x163, 8, MD(5)},
178*4882a593Smuzhiyun {"PHY_OOB_CAL_TX" ,0x164, 8, MD(5)},
179*4882a593Smuzhiyun {"PHY_OOB_CAL_RX" ,0x165, 8, MD(5)},
180*4882a593Smuzhiyun {"OOB_PHY_CAL_TX" ,0x166, 8, MD(5)},
181*4882a593Smuzhiyun {"OOB_PHY_CAL_RX" ,0x167, 8, MD(5)},
182*4882a593Smuzhiyun {"PHY_CONTROL_4" ,0x168, 8, MD(5)},
183*4882a593Smuzhiyun {"PHY_TEST" ,0x169, 8, MD(5)},
184*4882a593Smuzhiyun {"PHY_PWR_CTL" ,0x16A, 8, MD(5)},
185*4882a593Smuzhiyun {"PHY_PWR_DELAY" ,0x16B, 8, MD(5)},
186*4882a593Smuzhiyun {"OOB_SM_CON" ,0x16C, 8, MD(5)},
187*4882a593Smuzhiyun {"ADDR_TRAP_1" ,0x16D, 8, MD(5)},
188*4882a593Smuzhiyun {"ADDR_NEXT_1" ,0x16E, 8, MD(5)},
189*4882a593Smuzhiyun {"NEXT_ST_1" ,0x16F, 8, MD(5)},
190*4882a593Smuzhiyun {"OOB_SM_STATE" ,0x170, 8, MD(5)},
191*4882a593Smuzhiyun {"ADDR_TRAP_2" ,0x171, 8, MD(5)},
192*4882a593Smuzhiyun {"ADDR_NEXT_2" ,0x172, 8, MD(5)},
193*4882a593Smuzhiyun {"NEXT_ST_2" ,0x173, 8, MD(5)},
194*4882a593Smuzhiyun {NULL, 0, 0, 0 }
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun #define STR_8BIT " %30s[0x%04x]:0x%02x\n"
198*4882a593Smuzhiyun #define STR_16BIT " %30s[0x%04x]:0x%04x\n"
199*4882a593Smuzhiyun #define STR_32BIT " %30s[0x%04x]:0x%08x\n"
200*4882a593Smuzhiyun #define STR_64BIT " %30s[0x%04x]:0x%llx\n"
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define PRINT_REG_8bit(_ha, _n, _r) asd_printk(STR_8BIT, #_n, _n, \
203*4882a593Smuzhiyun asd_read_reg_byte(_ha, _r))
204*4882a593Smuzhiyun #define PRINT_REG_16bit(_ha, _n, _r) asd_printk(STR_16BIT, #_n, _n, \
205*4882a593Smuzhiyun asd_read_reg_word(_ha, _r))
206*4882a593Smuzhiyun #define PRINT_REG_32bit(_ha, _n, _r) asd_printk(STR_32BIT, #_n, _n, \
207*4882a593Smuzhiyun asd_read_reg_dword(_ha, _r))
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define PRINT_CREG_8bit(_ha, _n) asd_printk(STR_8BIT, #_n, _n, \
210*4882a593Smuzhiyun asd_read_reg_byte(_ha, C##_n))
211*4882a593Smuzhiyun #define PRINT_CREG_16bit(_ha, _n) asd_printk(STR_16BIT, #_n, _n, \
212*4882a593Smuzhiyun asd_read_reg_word(_ha, C##_n))
213*4882a593Smuzhiyun #define PRINT_CREG_32bit(_ha, _n) asd_printk(STR_32BIT, #_n, _n, \
214*4882a593Smuzhiyun asd_read_reg_dword(_ha, C##_n))
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define MSTR_8BIT " Mode:%02d %30s[0x%04x]:0x%02x\n"
217*4882a593Smuzhiyun #define MSTR_16BIT " Mode:%02d %30s[0x%04x]:0x%04x\n"
218*4882a593Smuzhiyun #define MSTR_32BIT " Mode:%02d %30s[0x%04x]:0x%08x\n"
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #define PRINT_MREG_8bit(_ha, _m, _n, _r) asd_printk(MSTR_8BIT, _m, #_n, _n, \
221*4882a593Smuzhiyun asd_read_reg_byte(_ha, _r))
222*4882a593Smuzhiyun #define PRINT_MREG_16bit(_ha, _m, _n, _r) asd_printk(MSTR_16BIT, _m, #_n, _n, \
223*4882a593Smuzhiyun asd_read_reg_word(_ha, _r))
224*4882a593Smuzhiyun #define PRINT_MREG_32bit(_ha, _m, _n, _r) asd_printk(MSTR_32BIT, _m, #_n, _n, \
225*4882a593Smuzhiyun asd_read_reg_dword(_ha, _r))
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* can also be used for MD when the register is mode aware already */
228*4882a593Smuzhiyun #define PRINT_MIS_byte(_ha, _n) asd_printk(STR_8BIT, #_n,CSEQ_##_n-CMAPPEDSCR,\
229*4882a593Smuzhiyun asd_read_reg_byte(_ha, CSEQ_##_n))
230*4882a593Smuzhiyun #define PRINT_MIS_word(_ha, _n) asd_printk(STR_16BIT,#_n,CSEQ_##_n-CMAPPEDSCR,\
231*4882a593Smuzhiyun asd_read_reg_word(_ha, CSEQ_##_n))
232*4882a593Smuzhiyun #define PRINT_MIS_dword(_ha, _n) \
233*4882a593Smuzhiyun asd_printk(STR_32BIT,#_n,CSEQ_##_n-CMAPPEDSCR,\
234*4882a593Smuzhiyun asd_read_reg_dword(_ha, CSEQ_##_n))
235*4882a593Smuzhiyun #define PRINT_MIS_qword(_ha, _n) \
236*4882a593Smuzhiyun asd_printk(STR_64BIT, #_n,CSEQ_##_n-CMAPPEDSCR, \
237*4882a593Smuzhiyun (unsigned long long)(((u64)asd_read_reg_dword(_ha, CSEQ_##_n)) \
238*4882a593Smuzhiyun | (((u64)asd_read_reg_dword(_ha, (CSEQ_##_n)+4))<<32)))
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define CMDP_REG(_n, _m) (_m*(CSEQ_PAGE_SIZE*2)+CSEQ_##_n)
241*4882a593Smuzhiyun #define PRINT_CMDP_word(_ha, _n) \
242*4882a593Smuzhiyun asd_printk("%20s 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x\n", \
243*4882a593Smuzhiyun #_n, \
244*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 0)), \
245*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 1)), \
246*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 2)), \
247*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 3)), \
248*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 4)), \
249*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 5)), \
250*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 6)), \
251*4882a593Smuzhiyun asd_read_reg_word(_ha, CMDP_REG(_n, 7)))
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define PRINT_CMDP_byte(_ha, _n) \
254*4882a593Smuzhiyun asd_printk("%20s 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x\n", \
255*4882a593Smuzhiyun #_n, \
256*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 0)), \
257*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 1)), \
258*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 2)), \
259*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 3)), \
260*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 4)), \
261*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 5)), \
262*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 6)), \
263*4882a593Smuzhiyun asd_read_reg_byte(_ha, CMDP_REG(_n, 7)))
264*4882a593Smuzhiyun
asd_dump_cseq_state(struct asd_ha_struct * asd_ha)265*4882a593Smuzhiyun static void asd_dump_cseq_state(struct asd_ha_struct *asd_ha)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun int mode;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun asd_printk("CSEQ STATE\n");
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun asd_printk("ARP2 REGISTERS\n");
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun PRINT_CREG_32bit(asd_ha, ARP2CTL);
274*4882a593Smuzhiyun PRINT_CREG_32bit(asd_ha, ARP2INT);
275*4882a593Smuzhiyun PRINT_CREG_32bit(asd_ha, ARP2INTEN);
276*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, MODEPTR);
277*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, ALTMODE);
278*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, FLAG);
279*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, ARP2INTCTL);
280*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, STACK);
281*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, PRGMCNT);
282*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, ACCUM);
283*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, SINDEX);
284*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, DINDEX);
285*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, SINDIR);
286*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, DINDIR);
287*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, JUMLDIR);
288*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, ARP2HALTCODE);
289*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, CURRADDR);
290*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, LASTADDR);
291*4882a593Smuzhiyun PRINT_CREG_16bit(asd_ha, NXTLADDR);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun asd_printk("IOP REGISTERS\n");
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun PRINT_REG_32bit(asd_ha, BISTCTL1, CBISTCTL);
296*4882a593Smuzhiyun PRINT_CREG_32bit(asd_ha, MAPPEDSCR);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun asd_printk("CIO REGISTERS\n");
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun for (mode = 0; mode < 9; mode++)
301*4882a593Smuzhiyun PRINT_MREG_16bit(asd_ha, mode, MnSCBPTR, CMnSCBPTR(mode));
302*4882a593Smuzhiyun PRINT_MREG_16bit(asd_ha, 15, MnSCBPTR, CMnSCBPTR(15));
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (mode = 0; mode < 9; mode++)
305*4882a593Smuzhiyun PRINT_MREG_16bit(asd_ha, mode, MnDDBPTR, CMnDDBPTR(mode));
306*4882a593Smuzhiyun PRINT_MREG_16bit(asd_ha, 15, MnDDBPTR, CMnDDBPTR(15));
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++)
309*4882a593Smuzhiyun PRINT_MREG_32bit(asd_ha, mode, MnREQMBX, CMnREQMBX(mode));
310*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++)
311*4882a593Smuzhiyun PRINT_MREG_32bit(asd_ha, mode, MnRSPMBX, CMnRSPMBX(mode));
312*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++)
313*4882a593Smuzhiyun PRINT_MREG_32bit(asd_ha, mode, MnINT, CMnINT(mode));
314*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++)
315*4882a593Smuzhiyun PRINT_MREG_32bit(asd_ha, mode, MnINTEN, CMnINTEN(mode));
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun PRINT_CREG_8bit(asd_ha, SCRATCHPAGE);
318*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++)
319*4882a593Smuzhiyun PRINT_MREG_8bit(asd_ha, mode, MnSCRATCHPAGE,
320*4882a593Smuzhiyun CMnSCRATCHPAGE(mode));
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun PRINT_REG_32bit(asd_ha, CLINKCON, CLINKCON);
323*4882a593Smuzhiyun PRINT_REG_8bit(asd_ha, CCONMSK, CCONMSK);
324*4882a593Smuzhiyun PRINT_REG_8bit(asd_ha, CCONEXIST, CCONEXIST);
325*4882a593Smuzhiyun PRINT_REG_16bit(asd_ha, CCONMODE, CCONMODE);
326*4882a593Smuzhiyun PRINT_REG_32bit(asd_ha, CTIMERCALC, CTIMERCALC);
327*4882a593Smuzhiyun PRINT_REG_8bit(asd_ha, CINTDIS, CINTDIS);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun asd_printk("SCRATCH MEMORY\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun asd_printk("MIP 4 >>>>>\n");
332*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EXE_HEAD);
333*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EXE_TAIL);
334*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_DONE_HEAD);
335*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_DONE_TAIL);
336*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_SEND_HEAD);
337*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_SEND_TAIL);
338*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_DMA2CHIM_HEAD);
339*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_DMA2CHIM_TAIL);
340*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_COPY_HEAD);
341*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_COPY_TAIL);
342*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, REG0);
343*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, REG1);
344*4882a593Smuzhiyun PRINT_MIS_dword(asd_ha, REG2);
345*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, LINK_CTL_Q_MAP);
346*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, MAX_CSEQ_MODE);
347*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, FREE_LIST_HACK_COUNT);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun asd_printk("MIP 5 >>>>\n");
350*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, EST_NEXUS_REQ_QUEUE);
351*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, EST_NEXUS_REQ_COUNT);
352*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EST_NEXUS_HEAD);
353*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EST_NEXUS_TAIL);
354*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, NEED_EST_NEXUS_SCB);
355*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EST_NEXUS_REQ_HEAD);
356*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EST_NEXUS_REQ_TAIL);
357*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EST_NEXUS_SCB_OFFSET);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun asd_printk("MIP 6 >>>>\n");
360*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, INT_ROUT_RET_ADDR0);
361*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, INT_ROUT_RET_ADDR1);
362*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, INT_ROUT_SCBPTR);
363*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, INT_ROUT_MODE);
364*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, ISR_SCRATCH_FLAGS);
365*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, ISR_SAVE_SINDEX);
366*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, ISR_SAVE_DINDEX);
367*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_MONIRTT_HEAD);
368*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_MONIRTT_TAIL);
369*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, FREE_SCB_MASK);
370*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, BUILTIN_FREE_SCB_HEAD);
371*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, BUILTIN_FREE_SCB_TAIL);
372*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, EXTENDED_FREE_SCB_HEAD);
373*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, EXTENDED_FREE_SCB_TAIL);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun asd_printk("MIP 7 >>>>\n");
376*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, EMPTY_REQ_QUEUE);
377*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, EMPTY_REQ_COUNT);
378*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EMPTY_HEAD);
379*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, Q_EMPTY_TAIL);
380*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, NEED_EMPTY_SCB);
381*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EMPTY_REQ_HEAD);
382*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EMPTY_REQ_TAIL);
383*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, EMPTY_SCB_OFFSET);
384*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, PRIMITIVE_DATA);
385*4882a593Smuzhiyun PRINT_MIS_dword(asd_ha, TIMEOUT_CONST);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun asd_printk("MDP 0 >>>>\n");
388*4882a593Smuzhiyun asd_printk("%-20s %6s %6s %6s %6s %6s %6s %6s %6s\n",
389*4882a593Smuzhiyun "Mode: ", "0", "1", "2", "3", "4", "5", "6", "7");
390*4882a593Smuzhiyun PRINT_CMDP_word(asd_ha, LRM_SAVE_SINDEX);
391*4882a593Smuzhiyun PRINT_CMDP_word(asd_ha, LRM_SAVE_SCBPTR);
392*4882a593Smuzhiyun PRINT_CMDP_word(asd_ha, Q_LINK_HEAD);
393*4882a593Smuzhiyun PRINT_CMDP_word(asd_ha, Q_LINK_TAIL);
394*4882a593Smuzhiyun PRINT_CMDP_byte(asd_ha, LRM_SAVE_SCRPAGE);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun asd_printk("MDP 0 Mode 8 >>>>\n");
397*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, RET_ADDR);
398*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, RET_SCBPTR);
399*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, SAVE_SCBPTR);
400*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, EMPTY_TRANS_CTX);
401*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, RESP_LEN);
402*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, TMF_SCBPTR);
403*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, GLOBAL_PREV_SCB);
404*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, GLOBAL_HEAD);
405*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, CLEAR_LU_HEAD);
406*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, TMF_OPCODE);
407*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, SCRATCH_FLAGS);
408*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, HSB_SITE);
409*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, FIRST_INV_SCB_SITE);
410*4882a593Smuzhiyun PRINT_MIS_word(asd_ha, FIRST_INV_DDB_SITE);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun asd_printk("MDP 1 Mode 8 >>>>\n");
413*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, LUN_TO_CLEAR);
414*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, LUN_TO_CHECK);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun asd_printk("MDP 2 Mode 8 >>>>\n");
417*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, HQ_NEW_POINTER);
418*4882a593Smuzhiyun PRINT_MIS_qword(asd_ha, HQ_DONE_BASE);
419*4882a593Smuzhiyun PRINT_MIS_dword(asd_ha, HQ_DONE_POINTER);
420*4882a593Smuzhiyun PRINT_MIS_byte(asd_ha, HQ_DONE_PASS);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #define PRINT_LREG_8bit(_h, _lseq, _n) \
424*4882a593Smuzhiyun asd_printk(STR_8BIT, #_n, _n, asd_read_reg_byte(_h, Lm##_n(_lseq)))
425*4882a593Smuzhiyun #define PRINT_LREG_16bit(_h, _lseq, _n) \
426*4882a593Smuzhiyun asd_printk(STR_16BIT, #_n, _n, asd_read_reg_word(_h, Lm##_n(_lseq)))
427*4882a593Smuzhiyun #define PRINT_LREG_32bit(_h, _lseq, _n) \
428*4882a593Smuzhiyun asd_printk(STR_32BIT, #_n, _n, asd_read_reg_dword(_h, Lm##_n(_lseq)))
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define PRINT_LMIP_byte(_h, _lseq, _n) \
431*4882a593Smuzhiyun asd_printk(STR_8BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
432*4882a593Smuzhiyun asd_read_reg_byte(_h, LmSEQ_##_n(_lseq)))
433*4882a593Smuzhiyun #define PRINT_LMIP_word(_h, _lseq, _n) \
434*4882a593Smuzhiyun asd_printk(STR_16BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
435*4882a593Smuzhiyun asd_read_reg_word(_h, LmSEQ_##_n(_lseq)))
436*4882a593Smuzhiyun #define PRINT_LMIP_dword(_h, _lseq, _n) \
437*4882a593Smuzhiyun asd_printk(STR_32BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
438*4882a593Smuzhiyun asd_read_reg_dword(_h, LmSEQ_##_n(_lseq)))
439*4882a593Smuzhiyun #define PRINT_LMIP_qword(_h, _lseq, _n) \
440*4882a593Smuzhiyun asd_printk(STR_64BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
441*4882a593Smuzhiyun (unsigned long long)(((unsigned long long) \
442*4882a593Smuzhiyun asd_read_reg_dword(_h, LmSEQ_##_n(_lseq))) \
443*4882a593Smuzhiyun | (((unsigned long long) \
444*4882a593Smuzhiyun asd_read_reg_dword(_h, LmSEQ_##_n(_lseq)+4))<<32)))
445*4882a593Smuzhiyun
asd_print_lseq_cio_reg(struct asd_ha_struct * asd_ha,u32 lseq_cio_addr,int i)446*4882a593Smuzhiyun static void asd_print_lseq_cio_reg(struct asd_ha_struct *asd_ha,
447*4882a593Smuzhiyun u32 lseq_cio_addr, int i)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun switch (LSEQmCIOREGS[i].width) {
450*4882a593Smuzhiyun case 8:
451*4882a593Smuzhiyun asd_printk("%20s[0x%x]: 0x%02x\n", LSEQmCIOREGS[i].name,
452*4882a593Smuzhiyun LSEQmCIOREGS[i].offs,
453*4882a593Smuzhiyun asd_read_reg_byte(asd_ha, lseq_cio_addr +
454*4882a593Smuzhiyun LSEQmCIOREGS[i].offs));
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun case 16:
458*4882a593Smuzhiyun asd_printk("%20s[0x%x]: 0x%04x\n", LSEQmCIOREGS[i].name,
459*4882a593Smuzhiyun LSEQmCIOREGS[i].offs,
460*4882a593Smuzhiyun asd_read_reg_word(asd_ha, lseq_cio_addr +
461*4882a593Smuzhiyun LSEQmCIOREGS[i].offs));
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun case 32:
465*4882a593Smuzhiyun asd_printk("%20s[0x%x]: 0x%08x\n", LSEQmCIOREGS[i].name,
466*4882a593Smuzhiyun LSEQmCIOREGS[i].offs,
467*4882a593Smuzhiyun asd_read_reg_dword(asd_ha, lseq_cio_addr +
468*4882a593Smuzhiyun LSEQmCIOREGS[i].offs));
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
asd_dump_lseq_state(struct asd_ha_struct * asd_ha,int lseq)473*4882a593Smuzhiyun static void asd_dump_lseq_state(struct asd_ha_struct *asd_ha, int lseq)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun u32 moffs;
476*4882a593Smuzhiyun int mode;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun asd_printk("LSEQ %d STATE\n", lseq);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun asd_printk("LSEQ%d: ARP2 REGISTERS\n", lseq);
481*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, ARP2CTL);
482*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, ARP2INT);
483*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, ARP2INTEN);
484*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, MODEPTR);
485*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, ALTMODE);
486*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, FLAG);
487*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, ARP2INTCTL);
488*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, STACK);
489*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, PRGMCNT);
490*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, ACCUM);
491*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, SINDEX);
492*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, DINDEX);
493*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, SINDIR);
494*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, DINDIR);
495*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, JUMLDIR);
496*4882a593Smuzhiyun PRINT_LREG_8bit(asd_ha, lseq, ARP2HALTCODE);
497*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, CURRADDR);
498*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, LASTADDR);
499*4882a593Smuzhiyun PRINT_LREG_16bit(asd_ha, lseq, NXTLADDR);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun asd_printk("LSEQ%d: IOP REGISTERS\n", lseq);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, MODECTL);
504*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, DBGMODE);
505*4882a593Smuzhiyun PRINT_LREG_32bit(asd_ha, lseq, CONTROL);
506*4882a593Smuzhiyun PRINT_REG_32bit(asd_ha, BISTCTL0, LmBISTCTL0(lseq));
507*4882a593Smuzhiyun PRINT_REG_32bit(asd_ha, BISTCTL1, LmBISTCTL1(lseq));
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun asd_printk("LSEQ%d: CIO REGISTERS\n", lseq);
510*4882a593Smuzhiyun asd_printk("Mode common:\n");
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++) {
513*4882a593Smuzhiyun u32 lseq_cio_addr = LmSEQ_PHY_BASE(mode, lseq);
514*4882a593Smuzhiyun int i;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun for (i = 0; LSEQmCIOREGS[i].name; i++)
517*4882a593Smuzhiyun if (LSEQmCIOREGS[i].mode == MODE_COMMON)
518*4882a593Smuzhiyun asd_print_lseq_cio_reg(asd_ha,lseq_cio_addr,i);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun asd_printk("Mode unique:\n");
522*4882a593Smuzhiyun for (mode = 0; mode < 8; mode++) {
523*4882a593Smuzhiyun u32 lseq_cio_addr = LmSEQ_PHY_BASE(mode, lseq);
524*4882a593Smuzhiyun int i;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun asd_printk("Mode %d\n", mode);
527*4882a593Smuzhiyun for (i = 0; LSEQmCIOREGS[i].name; i++) {
528*4882a593Smuzhiyun if (!(LSEQmCIOREGS[i].mode & (1 << mode)))
529*4882a593Smuzhiyun continue;
530*4882a593Smuzhiyun asd_print_lseq_cio_reg(asd_ha, lseq_cio_addr, i);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun asd_printk("SCRATCH MEMORY\n");
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun asd_printk("LSEQ%d MIP 0 >>>>\n", lseq);
537*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, Q_TGTXFR_HEAD);
538*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, Q_TGTXFR_TAIL);
539*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LINK_NUMBER);
540*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SCRATCH_FLAGS);
541*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, CONNECTION_STATE);
542*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, CONCTL);
543*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, CONSTAT);
544*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, CONNECTION_MODES);
545*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, REG1_ISR);
546*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, REG2_ISR);
547*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, REG3_ISR);
548*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq,REG0_ISR);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun asd_printk("LSEQ%d MIP 1 >>>>\n", lseq);
551*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR0);
552*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR1);
553*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR2);
554*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR3);
555*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE0);
556*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE1);
557*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE2);
558*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE3);
559*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_HEAD);
560*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_TAIL);
561*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_BUF_AVAIL);
562*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, TIMEOUT_CONST);
563*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, ISR_SAVE_SINDEX);
564*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, ISR_SAVE_DINDEX);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun asd_printk("LSEQ%d MIP 2 >>>>\n", lseq);
567*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR0);
568*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR1);
569*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR2);
570*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR3);
571*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD0);
572*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD1);
573*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD2);
574*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD3);
575*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_HEAD);
576*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_TAIL);
577*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, EMPTY_BUFS_AVAIL);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun asd_printk("LSEQ%d MIP 3 >>>>\n", lseq);
580*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, DEV_PRES_TMR_TOUT_CONST);
581*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SATA_INTERLOCK_TIMEOUT);
582*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SRST_ASSERT_TIMEOUT);
583*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, RCV_FIS_TIMEOUT);
584*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, ONE_MILLISEC_TIMEOUT);
585*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, TEN_MS_COMINIT_TIMEOUT);
586*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SMP_RCV_TIMEOUT);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun for (mode = 0; mode < 3; mode++) {
589*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE %d >>>>\n", lseq, mode);
590*4882a593Smuzhiyun moffs = mode * LSEQ_MODE_SCRATCH_SIZE;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR", 0,
593*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)
594*4882a593Smuzhiyun + moffs));
595*4882a593Smuzhiyun asd_printk(STR_16BIT, "REG0_MODE", 2,
596*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)
597*4882a593Smuzhiyun + moffs));
598*4882a593Smuzhiyun asd_printk(STR_16BIT, "MODE_FLAGS", 4,
599*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)
600*4882a593Smuzhiyun + moffs));
601*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR2", 0x6,
602*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)
603*4882a593Smuzhiyun + moffs));
604*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR1", 0x8,
605*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)
606*4882a593Smuzhiyun + moffs));
607*4882a593Smuzhiyun asd_printk(STR_8BIT, "OPCODE_TO_CSEQ", 0xB,
608*4882a593Smuzhiyun asd_read_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)
609*4882a593Smuzhiyun + moffs));
610*4882a593Smuzhiyun asd_printk(STR_16BIT, "DATA_TO_CSEQ", 0xC,
611*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)
612*4882a593Smuzhiyun + moffs));
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE 5 >>>>\n", lseq);
616*4882a593Smuzhiyun moffs = LSEQ_MODE5_PAGE0_OFFSET;
617*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR", 0,
618*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq) + moffs));
619*4882a593Smuzhiyun asd_printk(STR_16BIT, "REG0_MODE", 2,
620*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq) + moffs));
621*4882a593Smuzhiyun asd_printk(STR_16BIT, "MODE_FLAGS", 4,
622*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq) + moffs));
623*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR2", 0x6,
624*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq) + moffs));
625*4882a593Smuzhiyun asd_printk(STR_16BIT, "RET_ADDR1", 0x8,
626*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq) + moffs));
627*4882a593Smuzhiyun asd_printk(STR_8BIT, "OPCODE_TO_CSEQ", 0xB,
628*4882a593Smuzhiyun asd_read_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq) + moffs));
629*4882a593Smuzhiyun asd_printk(STR_16BIT, "DATA_TO_CSEQ", 0xC,
630*4882a593Smuzhiyun asd_read_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq) + moffs));
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE 0 >>>>\n", lseq);
633*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, FIRST_INV_DDB_SITE);
634*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, EMPTY_TRANS_CTX);
635*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, RESP_LEN);
636*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, FIRST_INV_SCB_SITE);
637*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, INTEN_SAVE);
638*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_FRM_LEN);
639*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_PROTOCOL);
640*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, RESP_STATUS);
641*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LAST_LOADED_SGE);
642*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SAVE_SCBPTR);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE 1 >>>>\n", lseq);
645*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, Q_XMIT_HEAD);
646*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, M1_EMPTY_TRANS_CTX);
647*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, INI_CONN_TAG);
648*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, FAILED_OPEN_STATUS);
649*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, XMIT_REQUEST_TYPE);
650*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, M1_RESP_STATUS);
651*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, M1_LAST_LOADED_SGE);
652*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, M1_SAVE_SCBPTR);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE 2 >>>>\n", lseq);
655*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, PORT_COUNTER);
656*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, PM_TABLE_PTR);
657*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, SATA_INTERLOCK_TMR_SAVE);
658*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, IP_BITL);
659*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, COPY_SMP_CONN_TAG);
660*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, P0M2_OFFS1AH);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 0 MODE 4/5 >>>>\n", lseq);
663*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_STATUS);
664*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_MODE);
665*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, Q_LINK_HEAD);
666*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_ERR);
667*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_SIGNALS);
668*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, SAS_RESET_MODE);
669*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, LINK_RESET_RETRY_COUNT);
670*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, NUM_LINK_RESET_RETRIES);
671*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, OOB_INT_ENABLES);
672*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, NOTIFY_TIMER_TIMEOUT);
673*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, NOTIFY_TIMER_DOWN_COUNT);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 1 MODE 0 >>>>\n", lseq);
676*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq, SG_LIST_PTR_ADDR0);
677*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq, SG_LIST_PTR_ADDR1);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 1 MODE 1 >>>>\n", lseq);
680*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq, M1_SG_LIST_PTR_ADDR0);
681*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq, M1_SG_LIST_PTR_ADDR1);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 1 MODE 2 >>>>\n", lseq);
684*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, INVALID_DWORD_COUNT);
685*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, DISPARITY_ERROR_COUNT);
686*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, LOSS_OF_SYNC_COUNT);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 1 MODE 4/5 >>>>\n", lseq);
689*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, FRAME_TYPE_MASK);
690*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, HASHED_SRC_ADDR_MASK_PRINT);
691*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, NUM_FILL_BYTES_MASK);
692*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, TAG_MASK);
693*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, TARGET_PORT_XFER_TAG);
694*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, DATA_OFFSET);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 2 MODE 0 >>>>\n", lseq);
697*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SMP_RCV_TIMER_TERM_TS);
698*4882a593Smuzhiyun PRINT_LMIP_byte(asd_ha, lseq, DEVICE_BITS);
699*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, SDB_DDB);
700*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, SDB_NUM_TAGS);
701*4882a593Smuzhiyun PRINT_LMIP_word(asd_ha, lseq, SDB_CURR_TAG);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 2 MODE 1 >>>>\n", lseq);
704*4882a593Smuzhiyun PRINT_LMIP_qword(asd_ha, lseq, TX_ID_ADDR_FRAME);
705*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, OPEN_TIMER_TERM_TS);
706*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SRST_AS_TIMER_TERM_TS);
707*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, LAST_LOADED_SG_EL);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 2 MODE 2 >>>>\n", lseq);
710*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, CLOSE_TIMER_TERM_TS);
711*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, BREAK_TIMER_TERM_TS);
712*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, DWS_RESET_TIMER_TERM_TS);
713*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, SATA_INTERLOCK_TIMER_TERM_TS);
714*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, MCTL_TIMER_TERM_TS);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun asd_printk("LSEQ%d MDP 2 MODE 4/5 >>>>\n", lseq);
717*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, COMINIT_TIMER_TERM_TS);
718*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, RCV_ID_TIMER_TERM_TS);
719*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, RCV_FIS_TIMER_TERM_TS);
720*4882a593Smuzhiyun PRINT_LMIP_dword(asd_ha, lseq, DEV_PRES_TIMER_TERM_TS);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun #if 0
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /**
726*4882a593Smuzhiyun * asd_dump_ddb_site -- dump a CSEQ DDB site
727*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
728*4882a593Smuzhiyun * @site_no: site number of interest
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun void asd_dump_target_ddb(struct asd_ha_struct *asd_ha, u16 site_no)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun if (site_no >= asd_ha->hw_prof.max_ddbs)
733*4882a593Smuzhiyun return;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun #define DDB_FIELDB(__name) \
736*4882a593Smuzhiyun asd_ddbsite_read_byte(asd_ha, site_no, \
737*4882a593Smuzhiyun offsetof(struct asd_ddb_ssp_smp_target_port, __name))
738*4882a593Smuzhiyun #define DDB2_FIELDB(__name) \
739*4882a593Smuzhiyun asd_ddbsite_read_byte(asd_ha, site_no, \
740*4882a593Smuzhiyun offsetof(struct asd_ddb_stp_sata_target_port, __name))
741*4882a593Smuzhiyun #define DDB_FIELDW(__name) \
742*4882a593Smuzhiyun asd_ddbsite_read_word(asd_ha, site_no, \
743*4882a593Smuzhiyun offsetof(struct asd_ddb_ssp_smp_target_port, __name))
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun #define DDB_FIELDD(__name) \
746*4882a593Smuzhiyun asd_ddbsite_read_dword(asd_ha, site_no, \
747*4882a593Smuzhiyun offsetof(struct asd_ddb_ssp_smp_target_port, __name))
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun asd_printk("DDB: 0x%02x\n", site_no);
750*4882a593Smuzhiyun asd_printk("conn_type: 0x%02x\n", DDB_FIELDB(conn_type));
751*4882a593Smuzhiyun asd_printk("conn_rate: 0x%02x\n", DDB_FIELDB(conn_rate));
752*4882a593Smuzhiyun asd_printk("init_conn_tag: 0x%04x\n", be16_to_cpu(DDB_FIELDW(init_conn_tag)));
753*4882a593Smuzhiyun asd_printk("send_queue_head: 0x%04x\n", be16_to_cpu(DDB_FIELDW(send_queue_head)));
754*4882a593Smuzhiyun asd_printk("sq_suspended: 0x%02x\n", DDB_FIELDB(sq_suspended));
755*4882a593Smuzhiyun asd_printk("DDB Type: 0x%02x\n", DDB_FIELDB(ddb_type));
756*4882a593Smuzhiyun asd_printk("AWT Default: 0x%04x\n", DDB_FIELDW(awt_def));
757*4882a593Smuzhiyun asd_printk("compat_features: 0x%02x\n", DDB_FIELDB(compat_features));
758*4882a593Smuzhiyun asd_printk("Pathway Blocked Count: 0x%02x\n",
759*4882a593Smuzhiyun DDB_FIELDB(pathway_blocked_count));
760*4882a593Smuzhiyun asd_printk("arb_wait_time: 0x%04x\n", DDB_FIELDW(arb_wait_time));
761*4882a593Smuzhiyun asd_printk("more_compat_features: 0x%08x\n",
762*4882a593Smuzhiyun DDB_FIELDD(more_compat_features));
763*4882a593Smuzhiyun asd_printk("Conn Mask: 0x%02x\n", DDB_FIELDB(conn_mask));
764*4882a593Smuzhiyun asd_printk("flags: 0x%02x\n", DDB_FIELDB(flags));
765*4882a593Smuzhiyun asd_printk("flags2: 0x%02x\n", DDB2_FIELDB(flags2));
766*4882a593Smuzhiyun asd_printk("ExecQ Tail: 0x%04x\n",DDB_FIELDW(exec_queue_tail));
767*4882a593Smuzhiyun asd_printk("SendQ Tail: 0x%04x\n",DDB_FIELDW(send_queue_tail));
768*4882a593Smuzhiyun asd_printk("Active Task Count: 0x%04x\n",
769*4882a593Smuzhiyun DDB_FIELDW(active_task_count));
770*4882a593Smuzhiyun asd_printk("ITNL Reason: 0x%02x\n", DDB_FIELDB(itnl_reason));
771*4882a593Smuzhiyun asd_printk("ITNL Timeout Const: 0x%04x\n", DDB_FIELDW(itnl_timeout));
772*4882a593Smuzhiyun asd_printk("ITNL timestamp: 0x%08x\n", DDB_FIELDD(itnl_timestamp));
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun void asd_dump_ddb_0(struct asd_ha_struct *asd_ha)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun #define DDB0_FIELDB(__name) \
778*4882a593Smuzhiyun asd_ddbsite_read_byte(asd_ha, 0, \
779*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, __name))
780*4882a593Smuzhiyun #define DDB0_FIELDW(__name) \
781*4882a593Smuzhiyun asd_ddbsite_read_word(asd_ha, 0, \
782*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, __name))
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #define DDB0_FIELDD(__name) \
785*4882a593Smuzhiyun asd_ddbsite_read_dword(asd_ha,0 , \
786*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, __name))
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun #define DDB0_FIELDA(__name, _o) \
789*4882a593Smuzhiyun asd_ddbsite_read_byte(asd_ha, 0, \
790*4882a593Smuzhiyun offsetof(struct asd_ddb_seq_shared, __name)+_o)
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun asd_printk("DDB: 0\n");
794*4882a593Smuzhiyun asd_printk("q_free_ddb_head:%04x\n", DDB0_FIELDW(q_free_ddb_head));
795*4882a593Smuzhiyun asd_printk("q_free_ddb_tail:%04x\n", DDB0_FIELDW(q_free_ddb_tail));
796*4882a593Smuzhiyun asd_printk("q_free_ddb_cnt:%04x\n", DDB0_FIELDW(q_free_ddb_cnt));
797*4882a593Smuzhiyun asd_printk("q_used_ddb_head:%04x\n", DDB0_FIELDW(q_used_ddb_head));
798*4882a593Smuzhiyun asd_printk("q_used_ddb_tail:%04x\n", DDB0_FIELDW(q_used_ddb_tail));
799*4882a593Smuzhiyun asd_printk("shared_mem_lock:%04x\n", DDB0_FIELDW(shared_mem_lock));
800*4882a593Smuzhiyun asd_printk("smp_conn_tag:%04x\n", DDB0_FIELDW(smp_conn_tag));
801*4882a593Smuzhiyun asd_printk("est_nexus_buf_cnt:%04x\n", DDB0_FIELDW(est_nexus_buf_cnt));
802*4882a593Smuzhiyun asd_printk("est_nexus_buf_thresh:%04x\n",
803*4882a593Smuzhiyun DDB0_FIELDW(est_nexus_buf_thresh));
804*4882a593Smuzhiyun asd_printk("conn_not_active:%02x\n", DDB0_FIELDB(conn_not_active));
805*4882a593Smuzhiyun asd_printk("phy_is_up:%02x\n", DDB0_FIELDB(phy_is_up));
806*4882a593Smuzhiyun asd_printk("port_map_by_links:%02x %02x %02x %02x "
807*4882a593Smuzhiyun "%02x %02x %02x %02x\n",
808*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 0),
809*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 1),
810*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 2),
811*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 3),
812*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 4),
813*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 5),
814*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 6),
815*4882a593Smuzhiyun DDB0_FIELDA(port_map_by_links, 7));
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static void asd_dump_scb_site(struct asd_ha_struct *asd_ha, u16 site_no)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun #define SCB_FIELDB(__name) \
822*4882a593Smuzhiyun asd_scbsite_read_byte(asd_ha, site_no, sizeof(struct scb_header) \
823*4882a593Smuzhiyun + offsetof(struct initiate_ssp_task, __name))
824*4882a593Smuzhiyun #define SCB_FIELDW(__name) \
825*4882a593Smuzhiyun asd_scbsite_read_word(asd_ha, site_no, sizeof(struct scb_header) \
826*4882a593Smuzhiyun + offsetof(struct initiate_ssp_task, __name))
827*4882a593Smuzhiyun #define SCB_FIELDD(__name) \
828*4882a593Smuzhiyun asd_scbsite_read_dword(asd_ha, site_no, sizeof(struct scb_header) \
829*4882a593Smuzhiyun + offsetof(struct initiate_ssp_task, __name))
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun asd_printk("Total Xfer Len: 0x%08x.\n", SCB_FIELDD(total_xfer_len));
832*4882a593Smuzhiyun asd_printk("Frame Type: 0x%02x.\n", SCB_FIELDB(ssp_frame.frame_type));
833*4882a593Smuzhiyun asd_printk("Tag: 0x%04x.\n", SCB_FIELDW(ssp_frame.tag));
834*4882a593Smuzhiyun asd_printk("Target Port Xfer Tag: 0x%04x.\n",
835*4882a593Smuzhiyun SCB_FIELDW(ssp_frame.tptt));
836*4882a593Smuzhiyun asd_printk("Data Offset: 0x%08x.\n", SCB_FIELDW(ssp_frame.data_offs));
837*4882a593Smuzhiyun asd_printk("Retry Count: 0x%02x.\n", SCB_FIELDB(retry_count));
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /**
841*4882a593Smuzhiyun * asd_dump_scb_sites -- dump currently used CSEQ SCB sites
842*4882a593Smuzhiyun * @asd_ha: pointer to host adapter struct
843*4882a593Smuzhiyun */
844*4882a593Smuzhiyun void asd_dump_scb_sites(struct asd_ha_struct *asd_ha)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun u16 site_no;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun for (site_no = 0; site_no < asd_ha->hw_prof.max_scbs; site_no++) {
849*4882a593Smuzhiyun u8 opcode;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (!SCB_SITE_VALID(site_no))
852*4882a593Smuzhiyun continue;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* We are only interested in SCB sites currently used.
855*4882a593Smuzhiyun */
856*4882a593Smuzhiyun opcode = asd_scbsite_read_byte(asd_ha, site_no,
857*4882a593Smuzhiyun offsetof(struct scb_header,
858*4882a593Smuzhiyun opcode));
859*4882a593Smuzhiyun if (opcode == 0xFF)
860*4882a593Smuzhiyun continue;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun asd_printk("\nSCB: 0x%x\n", site_no);
863*4882a593Smuzhiyun asd_dump_scb_site(asd_ha, site_no);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun #endif /* 0 */
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /**
870*4882a593Smuzhiyun * ads_dump_seq_state -- dump CSEQ and LSEQ states
871*4882a593Smuzhiyun * @asd_ha: pointer to host adapter structure
872*4882a593Smuzhiyun * @lseq_mask: mask of LSEQs of interest
873*4882a593Smuzhiyun */
asd_dump_seq_state(struct asd_ha_struct * asd_ha,u8 lseq_mask)874*4882a593Smuzhiyun void asd_dump_seq_state(struct asd_ha_struct *asd_ha, u8 lseq_mask)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun int lseq;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun asd_dump_cseq_state(asd_ha);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (lseq_mask != 0)
881*4882a593Smuzhiyun for_each_sequencer(lseq_mask, lseq_mask, lseq)
882*4882a593Smuzhiyun asd_dump_lseq_state(asd_ha, lseq);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
asd_dump_frame_rcvd(struct asd_phy * phy,struct done_list_struct * dl)885*4882a593Smuzhiyun void asd_dump_frame_rcvd(struct asd_phy *phy,
886*4882a593Smuzhiyun struct done_list_struct *dl)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun unsigned long flags;
889*4882a593Smuzhiyun int i;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun switch ((dl->status_block[1] & 0x70) >> 3) {
892*4882a593Smuzhiyun case SAS_PROTOCOL_STP:
893*4882a593Smuzhiyun ASD_DPRINTK("STP proto device-to-host FIS:\n");
894*4882a593Smuzhiyun break;
895*4882a593Smuzhiyun default:
896*4882a593Smuzhiyun case SAS_PROTOCOL_SSP:
897*4882a593Smuzhiyun ASD_DPRINTK("SAS proto IDENTIFY:\n");
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
901*4882a593Smuzhiyun for (i = 0; i < phy->sas_phy.frame_rcvd_size; i+=4)
902*4882a593Smuzhiyun ASD_DPRINTK("%02x: %02x %02x %02x %02x\n",
903*4882a593Smuzhiyun i,
904*4882a593Smuzhiyun phy->frame_rcvd[i],
905*4882a593Smuzhiyun phy->frame_rcvd[i+1],
906*4882a593Smuzhiyun phy->frame_rcvd[i+2],
907*4882a593Smuzhiyun phy->frame_rcvd[i+3]);
908*4882a593Smuzhiyun spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun #if 0
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun static void asd_dump_scb(struct asd_ascb *ascb, int ind)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun asd_printk("scb%d: vaddr: 0x%p, dma_handle: 0x%llx, next: 0x%llx, "
916*4882a593Smuzhiyun "index:%d, opcode:0x%02x\n",
917*4882a593Smuzhiyun ind, ascb->dma_scb.vaddr,
918*4882a593Smuzhiyun (unsigned long long)ascb->dma_scb.dma_handle,
919*4882a593Smuzhiyun (unsigned long long)
920*4882a593Smuzhiyun le64_to_cpu(ascb->scb->header.next_scb),
921*4882a593Smuzhiyun le16_to_cpu(ascb->scb->header.index),
922*4882a593Smuzhiyun ascb->scb->header.opcode);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun void asd_dump_scb_list(struct asd_ascb *ascb, int num)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun int i = 0;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun asd_printk("dumping %d scbs:\n", num);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun asd_dump_scb(ascb, i++);
932*4882a593Smuzhiyun --num;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (num > 0 && !list_empty(&ascb->list)) {
935*4882a593Smuzhiyun struct list_head *el;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun list_for_each(el, &ascb->list) {
938*4882a593Smuzhiyun struct asd_ascb *s = list_entry(el, struct asd_ascb,
939*4882a593Smuzhiyun list);
940*4882a593Smuzhiyun asd_dump_scb(s, i++);
941*4882a593Smuzhiyun if (--num <= 0)
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun #endif /* 0 */
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun #endif /* ASD_DEBUG */
950