xref: /OK3568_Linux_fs/kernel/drivers/scsi/aacraid/aacraid.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Adaptec AAC series RAID controller driver
4*4882a593Smuzhiyun  *	(c) Copyright 2001 Red Hat Inc.	<alan@redhat.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on the old aacraid driver that is..
7*4882a593Smuzhiyun  * Adaptec aacraid device driver for Linux.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (c) 2000-2010 Adaptec, Inc.
10*4882a593Smuzhiyun  *               2010-2015 PMC-Sierra, Inc. (aacraid@pmc-sierra.com)
11*4882a593Smuzhiyun  *		 2016-2017 Microsemi Corp. (aacraid@microsemi.com)
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Module Name:
14*4882a593Smuzhiyun  *  aacraid.h
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Abstract: Contains all routines for control of the aacraid driver
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef _AACRAID_H_
20*4882a593Smuzhiyun #define _AACRAID_H_
21*4882a593Smuzhiyun #ifndef dprintk
22*4882a593Smuzhiyun # define dprintk(x)
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun /* eg: if (nblank(dprintk(x))) */
25*4882a593Smuzhiyun #define _nblank(x) #x
26*4882a593Smuzhiyun #define nblank(x) _nblank(x)[0]
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/interrupt.h>
29*4882a593Smuzhiyun #include <linux/completion.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <scsi/scsi_host.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*------------------------------------------------------------------------------
34*4882a593Smuzhiyun  *              D E F I N E S
35*4882a593Smuzhiyun  *----------------------------------------------------------------------------*/
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AAC_MAX_MSIX		32	/* vectors */
38*4882a593Smuzhiyun #define AAC_PCI_MSI_ENABLE	0x8000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun 	AAC_ENABLE_INTERRUPT	= 0x0,
42*4882a593Smuzhiyun 	AAC_DISABLE_INTERRUPT,
43*4882a593Smuzhiyun 	AAC_ENABLE_MSIX,
44*4882a593Smuzhiyun 	AAC_DISABLE_MSIX,
45*4882a593Smuzhiyun 	AAC_CLEAR_AIF_BIT,
46*4882a593Smuzhiyun 	AAC_CLEAR_SYNC_BIT,
47*4882a593Smuzhiyun 	AAC_ENABLE_INTX
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define AAC_INT_MODE_INTX		(1<<0)
51*4882a593Smuzhiyun #define AAC_INT_MODE_MSI		(1<<1)
52*4882a593Smuzhiyun #define AAC_INT_MODE_AIF		(1<<2)
53*4882a593Smuzhiyun #define AAC_INT_MODE_SYNC		(1<<3)
54*4882a593Smuzhiyun #define AAC_INT_MODE_MSIX		(1<<16)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define AAC_INT_ENABLE_TYPE1_INTX	0xfffffffb
57*4882a593Smuzhiyun #define AAC_INT_ENABLE_TYPE1_MSIX	0xfffffffa
58*4882a593Smuzhiyun #define AAC_INT_DISABLE_ALL		0xffffffff
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Bit definitions in IOA->Host Interrupt Register */
61*4882a593Smuzhiyun #define PMC_TRANSITION_TO_OPERATIONAL	(1<<31)
62*4882a593Smuzhiyun #define PMC_IOARCB_TRANSFER_FAILED	(1<<28)
63*4882a593Smuzhiyun #define PMC_IOA_UNIT_CHECK		(1<<27)
64*4882a593Smuzhiyun #define PMC_NO_HOST_RRQ_FOR_CMD_RESPONSE (1<<26)
65*4882a593Smuzhiyun #define PMC_CRITICAL_IOA_OP_IN_PROGRESS	(1<<25)
66*4882a593Smuzhiyun #define PMC_IOARRIN_LOST		(1<<4)
67*4882a593Smuzhiyun #define PMC_SYSTEM_BUS_MMIO_ERROR	(1<<3)
68*4882a593Smuzhiyun #define PMC_IOA_PROCESSOR_IN_ERROR_STATE (1<<2)
69*4882a593Smuzhiyun #define PMC_HOST_RRQ_VALID		(1<<1)
70*4882a593Smuzhiyun #define PMC_OPERATIONAL_STATUS		(1<<31)
71*4882a593Smuzhiyun #define PMC_ALLOW_MSIX_VECTOR0		(1<<0)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define PMC_IOA_ERROR_INTERRUPTS	(PMC_IOARCB_TRANSFER_FAILED | \
74*4882a593Smuzhiyun 					 PMC_IOA_UNIT_CHECK | \
75*4882a593Smuzhiyun 					 PMC_NO_HOST_RRQ_FOR_CMD_RESPONSE | \
76*4882a593Smuzhiyun 					 PMC_IOARRIN_LOST | \
77*4882a593Smuzhiyun 					 PMC_SYSTEM_BUS_MMIO_ERROR | \
78*4882a593Smuzhiyun 					 PMC_IOA_PROCESSOR_IN_ERROR_STATE)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define PMC_ALL_INTERRUPT_BITS		(PMC_IOA_ERROR_INTERRUPTS | \
81*4882a593Smuzhiyun 					 PMC_HOST_RRQ_VALID | \
82*4882a593Smuzhiyun 					 PMC_TRANSITION_TO_OPERATIONAL | \
83*4882a593Smuzhiyun 					 PMC_ALLOW_MSIX_VECTOR0)
84*4882a593Smuzhiyun #define	PMC_GLOBAL_INT_BIT2		0x00000004
85*4882a593Smuzhiyun #define	PMC_GLOBAL_INT_BIT0		0x00000001
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #ifndef AAC_DRIVER_BUILD
88*4882a593Smuzhiyun # define AAC_DRIVER_BUILD 50983
89*4882a593Smuzhiyun # define AAC_DRIVER_BRANCH "-custom"
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun #define MAXIMUM_NUM_CONTAINERS	32
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define AAC_NUM_MGT_FIB         8
94*4882a593Smuzhiyun #define AAC_NUM_IO_FIB		(1024 - AAC_NUM_MGT_FIB)
95*4882a593Smuzhiyun #define AAC_NUM_FIB		(AAC_NUM_IO_FIB + AAC_NUM_MGT_FIB)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define AAC_MAX_LUN		256
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define AAC_MAX_HOSTPHYSMEMPAGES (0xfffff)
100*4882a593Smuzhiyun #define AAC_MAX_32BIT_SGBCOUNT	((unsigned short)256)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define AAC_DEBUG_INSTRUMENT_AIF_DELETE
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define AAC_MAX_NATIVE_TARGETS		1024
105*4882a593Smuzhiyun /* Thor: 5 phys. buses: #0: empty, 1-4: 256 targets each */
106*4882a593Smuzhiyun #define AAC_MAX_BUSES			5
107*4882a593Smuzhiyun #define AAC_MAX_TARGETS		256
108*4882a593Smuzhiyun #define AAC_BUS_TARGET_LOOP		(AAC_MAX_BUSES * AAC_MAX_TARGETS)
109*4882a593Smuzhiyun #define AAC_MAX_NATIVE_SIZE		2048
110*4882a593Smuzhiyun #define FW_ERROR_BUFFER_SIZE		512
111*4882a593Smuzhiyun #define AAC_SA_TIMEOUT			180
112*4882a593Smuzhiyun #define AAC_ARC_TIMEOUT			60
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define get_bus_number(x)	(x/AAC_MAX_TARGETS)
115*4882a593Smuzhiyun #define get_target_number(x)	(x%AAC_MAX_TARGETS)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Thor AIF events */
118*4882a593Smuzhiyun #define SA_AIF_HOTPLUG			(1<<1)
119*4882a593Smuzhiyun #define SA_AIF_HARDWARE		(1<<2)
120*4882a593Smuzhiyun #define SA_AIF_PDEV_CHANGE		(1<<4)
121*4882a593Smuzhiyun #define SA_AIF_LDEV_CHANGE		(1<<5)
122*4882a593Smuzhiyun #define SA_AIF_BPSTAT_CHANGE		(1<<30)
123*4882a593Smuzhiyun #define SA_AIF_BPCFG_CHANGE		(1<<31)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define HBA_MAX_SG_EMBEDDED		28
126*4882a593Smuzhiyun #define HBA_MAX_SG_SEPARATE		90
127*4882a593Smuzhiyun #define HBA_SENSE_DATA_LEN_MAX		32
128*4882a593Smuzhiyun #define HBA_REQUEST_TAG_ERROR_FLAG	0x00000002
129*4882a593Smuzhiyun #define HBA_SGL_FLAGS_EXT		0x80000000UL
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct aac_hba_sgl {
132*4882a593Smuzhiyun 	u32		addr_lo; /* Lower 32-bits of SGL element address */
133*4882a593Smuzhiyun 	u32		addr_hi; /* Upper 32-bits of SGL element address */
134*4882a593Smuzhiyun 	u32		len;	/* Length of SGL element in bytes */
135*4882a593Smuzhiyun 	u32		flags;	/* SGL element flags */
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun enum {
139*4882a593Smuzhiyun 	HBA_IU_TYPE_SCSI_CMD_REQ		= 0x40,
140*4882a593Smuzhiyun 	HBA_IU_TYPE_SCSI_TM_REQ			= 0x41,
141*4882a593Smuzhiyun 	HBA_IU_TYPE_SATA_REQ			= 0x42,
142*4882a593Smuzhiyun 	HBA_IU_TYPE_RESP			= 0x60,
143*4882a593Smuzhiyun 	HBA_IU_TYPE_COALESCED_RESP		= 0x61,
144*4882a593Smuzhiyun 	HBA_IU_TYPE_INT_COALESCING_CFG_REQ	= 0x70
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun enum {
148*4882a593Smuzhiyun 	HBA_CMD_BYTE1_DATA_DIR_IN		= 0x1,
149*4882a593Smuzhiyun 	HBA_CMD_BYTE1_DATA_DIR_OUT		= 0x2,
150*4882a593Smuzhiyun 	HBA_CMD_BYTE1_DATA_TYPE_DDR		= 0x4,
151*4882a593Smuzhiyun 	HBA_CMD_BYTE1_CRYPTO_ENABLE		= 0x8
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun enum {
155*4882a593Smuzhiyun 	HBA_CMD_BYTE1_BITOFF_DATA_DIR_IN	= 0x0,
156*4882a593Smuzhiyun 	HBA_CMD_BYTE1_BITOFF_DATA_DIR_OUT,
157*4882a593Smuzhiyun 	HBA_CMD_BYTE1_BITOFF_DATA_TYPE_DDR,
158*4882a593Smuzhiyun 	HBA_CMD_BYTE1_BITOFF_CRYPTO_ENABLE
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun enum {
162*4882a593Smuzhiyun 	HBA_RESP_DATAPRES_NO_DATA		= 0x0,
163*4882a593Smuzhiyun 	HBA_RESP_DATAPRES_RESPONSE_DATA,
164*4882a593Smuzhiyun 	HBA_RESP_DATAPRES_SENSE_DATA
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun enum {
168*4882a593Smuzhiyun 	HBA_RESP_SVCRES_TASK_COMPLETE		= 0x0,
169*4882a593Smuzhiyun 	HBA_RESP_SVCRES_FAILURE,
170*4882a593Smuzhiyun 	HBA_RESP_SVCRES_TMF_COMPLETE,
171*4882a593Smuzhiyun 	HBA_RESP_SVCRES_TMF_SUCCEEDED,
172*4882a593Smuzhiyun 	HBA_RESP_SVCRES_TMF_REJECTED,
173*4882a593Smuzhiyun 	HBA_RESP_SVCRES_TMF_LUN_INVALID
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun enum {
177*4882a593Smuzhiyun 	HBA_RESP_STAT_IO_ERROR			= 0x1,
178*4882a593Smuzhiyun 	HBA_RESP_STAT_IO_ABORTED,
179*4882a593Smuzhiyun 	HBA_RESP_STAT_NO_PATH_TO_DEVICE,
180*4882a593Smuzhiyun 	HBA_RESP_STAT_INVALID_DEVICE,
181*4882a593Smuzhiyun 	HBA_RESP_STAT_HBAMODE_DISABLED		= 0xE,
182*4882a593Smuzhiyun 	HBA_RESP_STAT_UNDERRUN			= 0x51,
183*4882a593Smuzhiyun 	HBA_RESP_STAT_OVERRUN			= 0x75
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct aac_hba_cmd_req {
187*4882a593Smuzhiyun 	u8	iu_type;	/* HBA information unit type */
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * byte1:
190*4882a593Smuzhiyun 	 * [1:0] DIR - 0=No data, 0x1 = IN, 0x2 = OUT
191*4882a593Smuzhiyun 	 * [2]   TYPE - 0=PCI, 1=DDR
192*4882a593Smuzhiyun 	 * [3]   CRYPTO_ENABLE - 0=Crypto disabled, 1=Crypto enabled
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	u8	byte1;
195*4882a593Smuzhiyun 	u8	reply_qid;	/* Host reply queue to post response to */
196*4882a593Smuzhiyun 	u8	reserved1;
197*4882a593Smuzhiyun 	__le32	it_nexus;	/* Device handle for the request */
198*4882a593Smuzhiyun 	__le32	request_id;	/* Sender context */
199*4882a593Smuzhiyun 	/* Lower 32-bits of tweak value for crypto enabled IOs */
200*4882a593Smuzhiyun 	__le32	tweak_value_lo;
201*4882a593Smuzhiyun 	u8	cdb[16];	/* SCSI CDB of the command */
202*4882a593Smuzhiyun 	u8	lun[8];		/* SCSI LUN of the command */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Total data length in bytes to be read/written (if any) */
205*4882a593Smuzhiyun 	__le32	data_length;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* [2:0] Task Attribute, [6:3] Command Priority */
208*4882a593Smuzhiyun 	u8	attr_prio;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Number of SGL elements embedded in the HBA req */
211*4882a593Smuzhiyun 	u8	emb_data_desc_count;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	__le16	dek_index;	/* DEK index for crypto enabled IOs */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Lower 32-bits of reserved error data target location on the host */
216*4882a593Smuzhiyun 	__le32	error_ptr_lo;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Upper 32-bits of reserved error data target location on the host */
219*4882a593Smuzhiyun 	__le32	error_ptr_hi;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Length of reserved error data area on the host in bytes */
222*4882a593Smuzhiyun 	__le32	error_length;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Upper 32-bits of tweak value for crypto enabled IOs */
225*4882a593Smuzhiyun 	__le32	tweak_value_hi;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	struct aac_hba_sgl sge[HBA_MAX_SG_SEPARATE+2]; /* SG list space */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/*
230*4882a593Smuzhiyun 	 * structure must not exceed
231*4882a593Smuzhiyun 	 * AAC_MAX_NATIVE_SIZE-FW_ERROR_BUFFER_SIZE
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Task Management Functions (TMF) */
236*4882a593Smuzhiyun #define HBA_TMF_ABORT_TASK	0x01
237*4882a593Smuzhiyun #define HBA_TMF_LUN_RESET	0x08
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct aac_hba_tm_req {
240*4882a593Smuzhiyun 	u8	iu_type;	/* HBA information unit type */
241*4882a593Smuzhiyun 	u8	reply_qid;	/* Host reply queue to post response to */
242*4882a593Smuzhiyun 	u8	tmf;		/* Task management function */
243*4882a593Smuzhiyun 	u8	reserved1;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	__le32	it_nexus;	/* Device handle for the command */
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	u8	lun[8];		/* SCSI LUN */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Used to hold sender context. */
250*4882a593Smuzhiyun 	__le32	request_id;	/* Sender context */
251*4882a593Smuzhiyun 	__le32	reserved2;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* Request identifier of managed task */
254*4882a593Smuzhiyun 	__le32	managed_request_id;	/* Sender context being managed */
255*4882a593Smuzhiyun 	__le32	reserved3;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Lower 32-bits of reserved error data target location on the host */
258*4882a593Smuzhiyun 	__le32	error_ptr_lo;
259*4882a593Smuzhiyun 	/* Upper 32-bits of reserved error data target location on the host */
260*4882a593Smuzhiyun 	__le32	error_ptr_hi;
261*4882a593Smuzhiyun 	/* Length of reserved error data area on the host in bytes */
262*4882a593Smuzhiyun 	__le32	error_length;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun struct aac_hba_reset_req {
266*4882a593Smuzhiyun 	u8	iu_type;	/* HBA information unit type */
267*4882a593Smuzhiyun 	/* 0 - reset specified device, 1 - reset all devices */
268*4882a593Smuzhiyun 	u8	reset_type;
269*4882a593Smuzhiyun 	u8	reply_qid;	/* Host reply queue to post response to */
270*4882a593Smuzhiyun 	u8	reserved1;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	__le32	it_nexus;	/* Device handle for the command */
273*4882a593Smuzhiyun 	__le32	request_id;	/* Sender context */
274*4882a593Smuzhiyun 	/* Lower 32-bits of reserved error data target location on the host */
275*4882a593Smuzhiyun 	__le32	error_ptr_lo;
276*4882a593Smuzhiyun 	/* Upper 32-bits of reserved error data target location on the host */
277*4882a593Smuzhiyun 	__le32	error_ptr_hi;
278*4882a593Smuzhiyun 	/* Length of reserved error data area on the host in bytes */
279*4882a593Smuzhiyun 	__le32	error_length;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun struct aac_hba_resp {
283*4882a593Smuzhiyun 	u8	iu_type;		/* HBA information unit type */
284*4882a593Smuzhiyun 	u8	reserved1[3];
285*4882a593Smuzhiyun 	__le32	request_identifier;	/* sender context */
286*4882a593Smuzhiyun 	__le32	reserved2;
287*4882a593Smuzhiyun 	u8	service_response;	/* SCSI service response */
288*4882a593Smuzhiyun 	u8	status;			/* SCSI status */
289*4882a593Smuzhiyun 	u8	datapres;	/* [1:0] - data present, [7:2] - reserved */
290*4882a593Smuzhiyun 	u8	sense_response_data_len;	/* Sense/response data length */
291*4882a593Smuzhiyun 	__le32	residual_count;		/* Residual data length in bytes */
292*4882a593Smuzhiyun 	/* Sense/response data */
293*4882a593Smuzhiyun 	u8	sense_response_buf[HBA_SENSE_DATA_LEN_MAX];
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun struct aac_native_hba {
297*4882a593Smuzhiyun 	union {
298*4882a593Smuzhiyun 		struct aac_hba_cmd_req cmd;
299*4882a593Smuzhiyun 		struct aac_hba_tm_req tmr;
300*4882a593Smuzhiyun 		u8 cmd_bytes[AAC_MAX_NATIVE_SIZE-FW_ERROR_BUFFER_SIZE];
301*4882a593Smuzhiyun 	} cmd;
302*4882a593Smuzhiyun 	union {
303*4882a593Smuzhiyun 		struct aac_hba_resp err;
304*4882a593Smuzhiyun 		u8 resp_bytes[FW_ERROR_BUFFER_SIZE];
305*4882a593Smuzhiyun 	} resp;
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define CISS_REPORT_PHYSICAL_LUNS	0xc3
309*4882a593Smuzhiyun #define WRITE_HOST_WELLNESS		0xa5
310*4882a593Smuzhiyun #define CISS_IDENTIFY_PHYSICAL_DEVICE	0x15
311*4882a593Smuzhiyun #define BMIC_IN			0x26
312*4882a593Smuzhiyun #define BMIC_OUT			0x27
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct aac_ciss_phys_luns_resp {
315*4882a593Smuzhiyun 	u8	list_length[4];		/* LUN list length (N-7, big endian) */
316*4882a593Smuzhiyun 	u8	resp_flag;		/* extended response_flag */
317*4882a593Smuzhiyun 	u8	reserved[3];
318*4882a593Smuzhiyun 	struct _ciss_lun {
319*4882a593Smuzhiyun 		u8	tid[3];		/* Target ID */
320*4882a593Smuzhiyun 		u8	bus;		/* Bus, flag (bits 6,7) */
321*4882a593Smuzhiyun 		u8	level3[2];
322*4882a593Smuzhiyun 		u8	level2[2];
323*4882a593Smuzhiyun 		u8	node_ident[16];	/* phys. node identifier */
324*4882a593Smuzhiyun 	} lun[1];			/* List of phys. devices */
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * Interrupts
329*4882a593Smuzhiyun  */
330*4882a593Smuzhiyun #define AAC_MAX_HRRQ		64
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun struct aac_ciss_identify_pd {
333*4882a593Smuzhiyun 	u8 scsi_bus;			/* SCSI Bus number on controller */
334*4882a593Smuzhiyun 	u8 scsi_id;			/* SCSI ID on this bus */
335*4882a593Smuzhiyun 	u16 block_size;			/* sector size in bytes */
336*4882a593Smuzhiyun 	u32 total_blocks;		/* number for sectors on drive */
337*4882a593Smuzhiyun 	u32 reserved_blocks;		/* controller reserved (RIS) */
338*4882a593Smuzhiyun 	u8 model[40];			/* Physical Drive Model */
339*4882a593Smuzhiyun 	u8 serial_number[40];		/* Drive Serial Number */
340*4882a593Smuzhiyun 	u8 firmware_revision[8];	/* drive firmware revision */
341*4882a593Smuzhiyun 	u8 scsi_inquiry_bits;		/* inquiry byte 7 bits */
342*4882a593Smuzhiyun 	u8 compaq_drive_stamp;		/* 0 means drive not stamped */
343*4882a593Smuzhiyun 	u8 last_failure_reason;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	u8  flags;
346*4882a593Smuzhiyun 	u8  more_flags;
347*4882a593Smuzhiyun 	u8  scsi_lun;			/* SCSI LUN for phys drive */
348*4882a593Smuzhiyun 	u8  yet_more_flags;
349*4882a593Smuzhiyun 	u8  even_more_flags;
350*4882a593Smuzhiyun 	u32 spi_speed_rules;		/* SPI Speed :Ultra disable diagnose */
351*4882a593Smuzhiyun 	u8  phys_connector[2];		/* connector number on controller */
352*4882a593Smuzhiyun 	u8  phys_box_on_bus;		/* phys enclosure this drive resides */
353*4882a593Smuzhiyun 	u8  phys_bay_in_box;		/* phys drv bay this drive resides */
354*4882a593Smuzhiyun 	u32 rpm;			/* Drive rotational speed in rpm */
355*4882a593Smuzhiyun 	u8  device_type;		/* type of drive */
356*4882a593Smuzhiyun 	u8  sata_version;		/* only valid when drive_type is SATA */
357*4882a593Smuzhiyun 	u64 big_total_block_count;
358*4882a593Smuzhiyun 	u64 ris_starting_lba;
359*4882a593Smuzhiyun 	u32 ris_size;
360*4882a593Smuzhiyun 	u8  wwid[20];
361*4882a593Smuzhiyun 	u8  controller_phy_map[32];
362*4882a593Smuzhiyun 	u16 phy_count;
363*4882a593Smuzhiyun 	u8  phy_connected_dev_type[256];
364*4882a593Smuzhiyun 	u8  phy_to_drive_bay_num[256];
365*4882a593Smuzhiyun 	u16 phy_to_attached_dev_index[256];
366*4882a593Smuzhiyun 	u8  box_index;
367*4882a593Smuzhiyun 	u8  spitfire_support;
368*4882a593Smuzhiyun 	u16 extra_physical_drive_flags;
369*4882a593Smuzhiyun 	u8  negotiated_link_rate[256];
370*4882a593Smuzhiyun 	u8  phy_to_phy_map[256];
371*4882a593Smuzhiyun 	u8  redundant_path_present_map;
372*4882a593Smuzhiyun 	u8  redundant_path_failure_map;
373*4882a593Smuzhiyun 	u8  active_path_number;
374*4882a593Smuzhiyun 	u16 alternate_paths_phys_connector[8];
375*4882a593Smuzhiyun 	u8  alternate_paths_phys_box_on_port[8];
376*4882a593Smuzhiyun 	u8  multi_lun_device_lun_count;
377*4882a593Smuzhiyun 	u8  minimum_good_fw_revision[8];
378*4882a593Smuzhiyun 	u8  unique_inquiry_bytes[20];
379*4882a593Smuzhiyun 	u8  current_temperature_degreesC;
380*4882a593Smuzhiyun 	u8  temperature_threshold_degreesC;
381*4882a593Smuzhiyun 	u8  max_temperature_degreesC;
382*4882a593Smuzhiyun 	u8  logical_blocks_per_phys_block_exp;	/* phyblocksize = 512 * 2^exp */
383*4882a593Smuzhiyun 	u16 current_queue_depth_limit;
384*4882a593Smuzhiyun 	u8  switch_name[10];
385*4882a593Smuzhiyun 	u16 switch_port;
386*4882a593Smuzhiyun 	u8  alternate_paths_switch_name[40];
387*4882a593Smuzhiyun 	u8  alternate_paths_switch_port[8];
388*4882a593Smuzhiyun 	u16 power_on_hours;		/* valid only if gas gauge supported */
389*4882a593Smuzhiyun 	u16 percent_endurance_used;	/* valid only if gas gauge supported. */
390*4882a593Smuzhiyun 	u8  drive_authentication;
391*4882a593Smuzhiyun 	u8  smart_carrier_authentication;
392*4882a593Smuzhiyun 	u8  smart_carrier_app_fw_version;
393*4882a593Smuzhiyun 	u8  smart_carrier_bootloader_fw_version;
394*4882a593Smuzhiyun 	u8  SanitizeSecureEraseSupport;
395*4882a593Smuzhiyun 	u8  DriveKeyFlags;
396*4882a593Smuzhiyun 	u8  encryption_key_name[64];
397*4882a593Smuzhiyun 	u32 misc_drive_flags;
398*4882a593Smuzhiyun 	u16 dek_index;
399*4882a593Smuzhiyun 	u16 drive_encryption_flags;
400*4882a593Smuzhiyun 	u8  sanitize_maximum_time[6];
401*4882a593Smuzhiyun 	u8  connector_info_mode;
402*4882a593Smuzhiyun 	u8  connector_info_number[4];
403*4882a593Smuzhiyun 	u8  long_connector_name[64];
404*4882a593Smuzhiyun 	u8  device_unique_identifier[16];
405*4882a593Smuzhiyun 	u8  padto_2K[17];
406*4882a593Smuzhiyun } __packed;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun  * These macros convert from physical channels to virtual channels
410*4882a593Smuzhiyun  */
411*4882a593Smuzhiyun #define CONTAINER_CHANNEL		(0)
412*4882a593Smuzhiyun #define NATIVE_CHANNEL			(1)
413*4882a593Smuzhiyun #define CONTAINER_TO_CHANNEL(cont)	(CONTAINER_CHANNEL)
414*4882a593Smuzhiyun #define CONTAINER_TO_ID(cont)		(cont)
415*4882a593Smuzhiyun #define CONTAINER_TO_LUN(cont)		(0)
416*4882a593Smuzhiyun #define ENCLOSURE_CHANNEL		(3)
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define PMC_DEVICE_S6	0x28b
419*4882a593Smuzhiyun #define PMC_DEVICE_S7	0x28c
420*4882a593Smuzhiyun #define PMC_DEVICE_S8	0x28d
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define aac_phys_to_logical(x)  ((x)+1)
423*4882a593Smuzhiyun #define aac_logical_to_phys(x)  ((x)?(x)-1:0)
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun  * These macros are for keeping track of
427*4882a593Smuzhiyun  * character device state.
428*4882a593Smuzhiyun  */
429*4882a593Smuzhiyun #define AAC_CHARDEV_UNREGISTERED	(-1)
430*4882a593Smuzhiyun #define AAC_CHARDEV_NEEDS_REINIT	(-2)
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* #define AAC_DETAILED_STATUS_INFO */
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun struct diskparm
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	int heads;
437*4882a593Smuzhiyun 	int sectors;
438*4882a593Smuzhiyun 	int cylinders;
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun  *	Firmware constants
444*4882a593Smuzhiyun  */
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #define		CT_NONE			0
447*4882a593Smuzhiyun #define		CT_OK			218
448*4882a593Smuzhiyun #define		FT_FILESYS	8	/* ADAPTEC's "FSA"(tm) filesystem */
449*4882a593Smuzhiyun #define		FT_DRIVE	9	/* physical disk - addressable in scsi by bus/id/lun */
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun  *	Host side memory scatter gather list
453*4882a593Smuzhiyun  *	Used by the adapter for read, write, and readdirplus operations
454*4882a593Smuzhiyun  *	We have separate 32 and 64 bit version because even
455*4882a593Smuzhiyun  *	on 64 bit systems not all cards support the 64 bit version
456*4882a593Smuzhiyun  */
457*4882a593Smuzhiyun struct sgentry {
458*4882a593Smuzhiyun 	__le32	addr;	/* 32-bit address. */
459*4882a593Smuzhiyun 	__le32	count;	/* Length. */
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun struct user_sgentry {
463*4882a593Smuzhiyun 	u32	addr;	/* 32-bit address. */
464*4882a593Smuzhiyun 	u32	count;	/* Length. */
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun struct sgentry64 {
468*4882a593Smuzhiyun 	__le32	addr[2];	/* 64-bit addr. 2 pieces for data alignment */
469*4882a593Smuzhiyun 	__le32	count;	/* Length. */
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun struct user_sgentry64 {
473*4882a593Smuzhiyun 	u32	addr[2];	/* 64-bit addr. 2 pieces for data alignment */
474*4882a593Smuzhiyun 	u32	count;	/* Length. */
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun struct sgentryraw {
478*4882a593Smuzhiyun 	__le32		next;	/* reserved for F/W use */
479*4882a593Smuzhiyun 	__le32		prev;	/* reserved for F/W use */
480*4882a593Smuzhiyun 	__le32		addr[2];
481*4882a593Smuzhiyun 	__le32		count;
482*4882a593Smuzhiyun 	__le32		flags;	/* reserved for F/W use */
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun struct user_sgentryraw {
486*4882a593Smuzhiyun 	u32		next;	/* reserved for F/W use */
487*4882a593Smuzhiyun 	u32		prev;	/* reserved for F/W use */
488*4882a593Smuzhiyun 	u32		addr[2];
489*4882a593Smuzhiyun 	u32		count;
490*4882a593Smuzhiyun 	u32		flags;	/* reserved for F/W use */
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun struct sge_ieee1212 {
494*4882a593Smuzhiyun 	u32	addrLow;
495*4882a593Smuzhiyun 	u32	addrHigh;
496*4882a593Smuzhiyun 	u32	length;
497*4882a593Smuzhiyun 	u32	flags;
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun  *	SGMAP
502*4882a593Smuzhiyun  *
503*4882a593Smuzhiyun  *	This is the SGMAP structure for all commands that use
504*4882a593Smuzhiyun  *	32-bit addressing.
505*4882a593Smuzhiyun  */
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun struct sgmap {
508*4882a593Smuzhiyun 	__le32		count;
509*4882a593Smuzhiyun 	struct sgentry	sg[1];
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun struct user_sgmap {
513*4882a593Smuzhiyun 	u32		count;
514*4882a593Smuzhiyun 	struct user_sgentry	sg[1];
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun struct sgmap64 {
518*4882a593Smuzhiyun 	__le32		count;
519*4882a593Smuzhiyun 	struct sgentry64 sg[1];
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun struct user_sgmap64 {
523*4882a593Smuzhiyun 	u32		count;
524*4882a593Smuzhiyun 	struct user_sgentry64 sg[1];
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun struct sgmapraw {
528*4882a593Smuzhiyun 	__le32		  count;
529*4882a593Smuzhiyun 	struct sgentryraw sg[1];
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun struct user_sgmapraw {
533*4882a593Smuzhiyun 	u32		  count;
534*4882a593Smuzhiyun 	struct user_sgentryraw sg[1];
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun struct creation_info
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	u8		buildnum;		/* e.g., 588 */
540*4882a593Smuzhiyun 	u8		usec;			/* e.g., 588 */
541*4882a593Smuzhiyun 	u8		via;			/* e.g., 1 = FSU,
542*4882a593Smuzhiyun 						 *	 2 = API
543*4882a593Smuzhiyun 						 */
544*4882a593Smuzhiyun 	u8		year;			/* e.g., 1997 = 97 */
545*4882a593Smuzhiyun 	__le32		date;			/*
546*4882a593Smuzhiyun 						 * unsigned	Month		:4;	// 1 - 12
547*4882a593Smuzhiyun 						 * unsigned	Day		:6;	// 1 - 32
548*4882a593Smuzhiyun 						 * unsigned	Hour		:6;	// 0 - 23
549*4882a593Smuzhiyun 						 * unsigned	Minute		:6;	// 0 - 60
550*4882a593Smuzhiyun 						 * unsigned	Second		:6;	// 0 - 60
551*4882a593Smuzhiyun 						 */
552*4882a593Smuzhiyun 	__le32		serial[2];			/* e.g., 0x1DEADB0BFAFAF001 */
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun  *	Define all the constants needed for the communication interface
558*4882a593Smuzhiyun  */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun  *	Define how many queue entries each queue will have and the total
562*4882a593Smuzhiyun  *	number of entries for the entire communication interface. Also define
563*4882a593Smuzhiyun  *	how many queues we support.
564*4882a593Smuzhiyun  *
565*4882a593Smuzhiyun  *	This has to match the controller
566*4882a593Smuzhiyun  */
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #define NUMBER_OF_COMM_QUEUES  8   // 4 command; 4 response
569*4882a593Smuzhiyun #define HOST_HIGH_CMD_ENTRIES  4
570*4882a593Smuzhiyun #define HOST_NORM_CMD_ENTRIES  8
571*4882a593Smuzhiyun #define ADAP_HIGH_CMD_ENTRIES  4
572*4882a593Smuzhiyun #define ADAP_NORM_CMD_ENTRIES  512
573*4882a593Smuzhiyun #define HOST_HIGH_RESP_ENTRIES 4
574*4882a593Smuzhiyun #define HOST_NORM_RESP_ENTRIES 512
575*4882a593Smuzhiyun #define ADAP_HIGH_RESP_ENTRIES 4
576*4882a593Smuzhiyun #define ADAP_NORM_RESP_ENTRIES 8
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define TOTAL_QUEUE_ENTRIES  \
579*4882a593Smuzhiyun     (HOST_NORM_CMD_ENTRIES + HOST_HIGH_CMD_ENTRIES + ADAP_NORM_CMD_ENTRIES + ADAP_HIGH_CMD_ENTRIES + \
580*4882a593Smuzhiyun 	    HOST_NORM_RESP_ENTRIES + HOST_HIGH_RESP_ENTRIES + ADAP_NORM_RESP_ENTRIES + ADAP_HIGH_RESP_ENTRIES)
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun  *	Set the queues on a 16 byte alignment
585*4882a593Smuzhiyun  */
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define QUEUE_ALIGNMENT		16
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun  *	The queue headers define the Communication Region queues. These
591*4882a593Smuzhiyun  *	are physically contiguous and accessible by both the adapter and the
592*4882a593Smuzhiyun  *	host. Even though all queue headers are in the same contiguous block
593*4882a593Smuzhiyun  *	they will be represented as individual units in the data structures.
594*4882a593Smuzhiyun  */
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun struct aac_entry {
597*4882a593Smuzhiyun 	__le32 size; /* Size in bytes of Fib which this QE points to */
598*4882a593Smuzhiyun 	__le32 addr; /* Receiver address of the FIB */
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun  *	The adapter assumes the ProducerIndex and ConsumerIndex are grouped
603*4882a593Smuzhiyun  *	adjacently and in that order.
604*4882a593Smuzhiyun  */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun struct aac_qhdr {
607*4882a593Smuzhiyun 	__le64 header_addr;/* Address to hand the adapter to access
608*4882a593Smuzhiyun 			      to this queue head */
609*4882a593Smuzhiyun 	__le32 *producer; /* The producer index for this queue (host address) */
610*4882a593Smuzhiyun 	__le32 *consumer; /* The consumer index for this queue (host address) */
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun  *	Define all the events which the adapter would like to notify
615*4882a593Smuzhiyun  *	the host of.
616*4882a593Smuzhiyun  */
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define		HostNormCmdQue		1	/* Change in host normal priority command queue */
619*4882a593Smuzhiyun #define		HostHighCmdQue		2	/* Change in host high priority command queue */
620*4882a593Smuzhiyun #define		HostNormRespQue		3	/* Change in host normal priority response queue */
621*4882a593Smuzhiyun #define		HostHighRespQue		4	/* Change in host high priority response queue */
622*4882a593Smuzhiyun #define		AdapNormRespNotFull	5
623*4882a593Smuzhiyun #define		AdapHighRespNotFull	6
624*4882a593Smuzhiyun #define		AdapNormCmdNotFull	7
625*4882a593Smuzhiyun #define		AdapHighCmdNotFull	8
626*4882a593Smuzhiyun #define		SynchCommandComplete	9
627*4882a593Smuzhiyun #define		AdapInternalError	0xfe    /* The adapter detected an internal error shutting down */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /*
630*4882a593Smuzhiyun  *	Define all the events the host wishes to notify the
631*4882a593Smuzhiyun  *	adapter of. The first four values much match the Qid the
632*4882a593Smuzhiyun  *	corresponding queue.
633*4882a593Smuzhiyun  */
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun #define		AdapNormCmdQue		2
636*4882a593Smuzhiyun #define		AdapHighCmdQue		3
637*4882a593Smuzhiyun #define		AdapNormRespQue		6
638*4882a593Smuzhiyun #define		AdapHighRespQue		7
639*4882a593Smuzhiyun #define		HostShutdown		8
640*4882a593Smuzhiyun #define		HostPowerFail		9
641*4882a593Smuzhiyun #define		FatalCommError		10
642*4882a593Smuzhiyun #define		HostNormRespNotFull	11
643*4882a593Smuzhiyun #define		HostHighRespNotFull	12
644*4882a593Smuzhiyun #define		HostNormCmdNotFull	13
645*4882a593Smuzhiyun #define		HostHighCmdNotFull	14
646*4882a593Smuzhiyun #define		FastIo			15
647*4882a593Smuzhiyun #define		AdapPrintfDone		16
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun  *	Define all the queues that the adapter and host use to communicate
651*4882a593Smuzhiyun  *	Number them to match the physical queue layout.
652*4882a593Smuzhiyun  */
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun enum aac_queue_types {
655*4882a593Smuzhiyun         HostNormCmdQueue = 0,	/* Adapter to host normal priority command traffic */
656*4882a593Smuzhiyun         HostHighCmdQueue,	/* Adapter to host high priority command traffic */
657*4882a593Smuzhiyun         AdapNormCmdQueue,	/* Host to adapter normal priority command traffic */
658*4882a593Smuzhiyun         AdapHighCmdQueue,	/* Host to adapter high priority command traffic */
659*4882a593Smuzhiyun         HostNormRespQueue,	/* Adapter to host normal priority response traffic */
660*4882a593Smuzhiyun         HostHighRespQueue,	/* Adapter to host high priority response traffic */
661*4882a593Smuzhiyun         AdapNormRespQueue,	/* Host to adapter normal priority response traffic */
662*4882a593Smuzhiyun         AdapHighRespQueue	/* Host to adapter high priority response traffic */
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun  *	Assign type values to the FSA communication data structures
667*4882a593Smuzhiyun  */
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun #define		FIB_MAGIC	0x0001
670*4882a593Smuzhiyun #define		FIB_MAGIC2	0x0004
671*4882a593Smuzhiyun #define		FIB_MAGIC2_64	0x0005
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun  *	Define the priority levels the FSA communication routines support.
675*4882a593Smuzhiyun  */
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun #define		FsaNormal	1
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /* transport FIB header (PMC) */
680*4882a593Smuzhiyun struct aac_fib_xporthdr {
681*4882a593Smuzhiyun 	__le64	HostAddress;	/* FIB host address w/o xport header */
682*4882a593Smuzhiyun 	__le32	Size;		/* FIB size excluding xport header */
683*4882a593Smuzhiyun 	__le32	Handle;		/* driver handle to reference the FIB */
684*4882a593Smuzhiyun 	__le64	Reserved[2];
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun #define		ALIGN32		32
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * Define the FIB. The FIB is the where all the requested data and
691*4882a593Smuzhiyun  * command information are put to the application on the FSA adapter.
692*4882a593Smuzhiyun  */
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun struct aac_fibhdr {
695*4882a593Smuzhiyun 	__le32 XferState;	/* Current transfer state for this CCB */
696*4882a593Smuzhiyun 	__le16 Command;		/* Routing information for the destination */
697*4882a593Smuzhiyun 	u8 StructType;		/* Type FIB */
698*4882a593Smuzhiyun 	u8 Unused;		/* Unused */
699*4882a593Smuzhiyun 	__le16 Size;		/* Size of this FIB in bytes */
700*4882a593Smuzhiyun 	__le16 SenderSize;	/* Size of the FIB in the sender
701*4882a593Smuzhiyun 				   (for response sizing) */
702*4882a593Smuzhiyun 	__le32 SenderFibAddress;  /* Host defined data in the FIB */
703*4882a593Smuzhiyun 	union {
704*4882a593Smuzhiyun 		__le32 ReceiverFibAddress;/* Logical address of this FIB for
705*4882a593Smuzhiyun 				     the adapter (old) */
706*4882a593Smuzhiyun 		__le32 SenderFibAddressHigh;/* upper 32bit of phys. FIB address */
707*4882a593Smuzhiyun 		__le32 TimeStamp;	/* otherwise timestamp for FW internal use */
708*4882a593Smuzhiyun 	} u;
709*4882a593Smuzhiyun 	__le32 Handle;		/* FIB handle used for MSGU commnunication */
710*4882a593Smuzhiyun 	u32 Previous;		/* FW internal use */
711*4882a593Smuzhiyun 	u32 Next;		/* FW internal use */
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun struct hw_fib {
715*4882a593Smuzhiyun 	struct aac_fibhdr header;
716*4882a593Smuzhiyun 	u8 data[512-sizeof(struct aac_fibhdr)];	// Command specific data
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun /*
720*4882a593Smuzhiyun  *	FIB commands
721*4882a593Smuzhiyun  */
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #define		TestCommandResponse		1
724*4882a593Smuzhiyun #define		TestAdapterCommand		2
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun  *	Lowlevel and comm commands
727*4882a593Smuzhiyun  */
728*4882a593Smuzhiyun #define		LastTestCommand			100
729*4882a593Smuzhiyun #define		ReinitHostNormCommandQueue	101
730*4882a593Smuzhiyun #define		ReinitHostHighCommandQueue	102
731*4882a593Smuzhiyun #define		ReinitHostHighRespQueue		103
732*4882a593Smuzhiyun #define		ReinitHostNormRespQueue		104
733*4882a593Smuzhiyun #define		ReinitAdapNormCommandQueue	105
734*4882a593Smuzhiyun #define		ReinitAdapHighCommandQueue	107
735*4882a593Smuzhiyun #define		ReinitAdapHighRespQueue		108
736*4882a593Smuzhiyun #define		ReinitAdapNormRespQueue		109
737*4882a593Smuzhiyun #define		InterfaceShutdown		110
738*4882a593Smuzhiyun #define		DmaCommandFib			120
739*4882a593Smuzhiyun #define		StartProfile			121
740*4882a593Smuzhiyun #define		TermProfile			122
741*4882a593Smuzhiyun #define		SpeedTest			123
742*4882a593Smuzhiyun #define		TakeABreakPt			124
743*4882a593Smuzhiyun #define		RequestPerfData			125
744*4882a593Smuzhiyun #define		SetInterruptDefTimer		126
745*4882a593Smuzhiyun #define		SetInterruptDefCount		127
746*4882a593Smuzhiyun #define		GetInterruptDefStatus		128
747*4882a593Smuzhiyun #define		LastCommCommand			129
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun  *	Filesystem commands
750*4882a593Smuzhiyun  */
751*4882a593Smuzhiyun #define		NuFileSystem			300
752*4882a593Smuzhiyun #define		UFS				301
753*4882a593Smuzhiyun #define		HostFileSystem			302
754*4882a593Smuzhiyun #define		LastFileSystemCommand		303
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun  *	Container Commands
757*4882a593Smuzhiyun  */
758*4882a593Smuzhiyun #define		ContainerCommand		500
759*4882a593Smuzhiyun #define		ContainerCommand64		501
760*4882a593Smuzhiyun #define		ContainerRawIo			502
761*4882a593Smuzhiyun #define		ContainerRawIo2			503
762*4882a593Smuzhiyun /*
763*4882a593Smuzhiyun  *	Scsi Port commands (scsi passthrough)
764*4882a593Smuzhiyun  */
765*4882a593Smuzhiyun #define		ScsiPortCommand			600
766*4882a593Smuzhiyun #define		ScsiPortCommand64		601
767*4882a593Smuzhiyun /*
768*4882a593Smuzhiyun  *	Misc house keeping and generic adapter initiated commands
769*4882a593Smuzhiyun  */
770*4882a593Smuzhiyun #define		AifRequest			700
771*4882a593Smuzhiyun #define		CheckRevision			701
772*4882a593Smuzhiyun #define		FsaHostShutdown			702
773*4882a593Smuzhiyun #define		RequestAdapterInfo		703
774*4882a593Smuzhiyun #define		IsAdapterPaused			704
775*4882a593Smuzhiyun #define		SendHostTime			705
776*4882a593Smuzhiyun #define		RequestSupplementAdapterInfo	706
777*4882a593Smuzhiyun #define		LastMiscCommand			707
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun  * Commands that will target the failover level on the FSA adapter
781*4882a593Smuzhiyun  */
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun enum fib_xfer_state {
784*4882a593Smuzhiyun 	HostOwned			= (1<<0),
785*4882a593Smuzhiyun 	AdapterOwned			= (1<<1),
786*4882a593Smuzhiyun 	FibInitialized			= (1<<2),
787*4882a593Smuzhiyun 	FibEmpty			= (1<<3),
788*4882a593Smuzhiyun 	AllocatedFromPool		= (1<<4),
789*4882a593Smuzhiyun 	SentFromHost			= (1<<5),
790*4882a593Smuzhiyun 	SentFromAdapter			= (1<<6),
791*4882a593Smuzhiyun 	ResponseExpected		= (1<<7),
792*4882a593Smuzhiyun 	NoResponseExpected		= (1<<8),
793*4882a593Smuzhiyun 	AdapterProcessed		= (1<<9),
794*4882a593Smuzhiyun 	HostProcessed			= (1<<10),
795*4882a593Smuzhiyun 	HighPriority			= (1<<11),
796*4882a593Smuzhiyun 	NormalPriority			= (1<<12),
797*4882a593Smuzhiyun 	Async				= (1<<13),
798*4882a593Smuzhiyun 	AsyncIo				= (1<<13),	// rpbfix: remove with new regime
799*4882a593Smuzhiyun 	PageFileIo			= (1<<14),	// rpbfix: remove with new regime
800*4882a593Smuzhiyun 	ShutdownRequest			= (1<<15),
801*4882a593Smuzhiyun 	LazyWrite			= (1<<16),	// rpbfix: remove with new regime
802*4882a593Smuzhiyun 	AdapterMicroFib			= (1<<17),
803*4882a593Smuzhiyun 	BIOSFibPath			= (1<<18),
804*4882a593Smuzhiyun 	FastResponseCapable		= (1<<19),
805*4882a593Smuzhiyun 	ApiFib				= (1<<20),	/* Its an API Fib */
806*4882a593Smuzhiyun 	/* PMC NEW COMM: There is no more AIF data pending */
807*4882a593Smuzhiyun 	NoMoreAifDataAvailable		= (1<<21)
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun  *	The following defines needs to be updated any time there is an
812*4882a593Smuzhiyun  *	incompatible change made to the aac_init structure.
813*4882a593Smuzhiyun  */
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun #define ADAPTER_INIT_STRUCT_REVISION		3
816*4882a593Smuzhiyun #define ADAPTER_INIT_STRUCT_REVISION_4		4 // rocket science
817*4882a593Smuzhiyun #define ADAPTER_INIT_STRUCT_REVISION_6		6 /* PMC src */
818*4882a593Smuzhiyun #define ADAPTER_INIT_STRUCT_REVISION_7		7 /* Denali */
819*4882a593Smuzhiyun #define ADAPTER_INIT_STRUCT_REVISION_8		8 // Thor
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun union aac_init
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct _r7 {
824*4882a593Smuzhiyun 		__le32	init_struct_revision;
825*4882a593Smuzhiyun 		__le32	no_of_msix_vectors;
826*4882a593Smuzhiyun 		__le32	fsrev;
827*4882a593Smuzhiyun 		__le32	comm_header_address;
828*4882a593Smuzhiyun 		__le32	fast_io_comm_area_address;
829*4882a593Smuzhiyun 		__le32	adapter_fibs_physical_address;
830*4882a593Smuzhiyun 		__le32	adapter_fibs_virtual_address;
831*4882a593Smuzhiyun 		__le32	adapter_fibs_size;
832*4882a593Smuzhiyun 		__le32	adapter_fib_align;
833*4882a593Smuzhiyun 		__le32	printfbuf;
834*4882a593Smuzhiyun 		__le32	printfbufsiz;
835*4882a593Smuzhiyun 		/* number of 4k pages of host phys. mem. */
836*4882a593Smuzhiyun 		__le32	host_phys_mem_pages;
837*4882a593Smuzhiyun 		/* number of seconds since 1970. */
838*4882a593Smuzhiyun 		__le32	host_elapsed_seconds;
839*4882a593Smuzhiyun 		/* ADAPTER_INIT_STRUCT_REVISION_4 begins here */
840*4882a593Smuzhiyun 		__le32	init_flags;	/* flags for supported features */
841*4882a593Smuzhiyun #define INITFLAGS_NEW_COMM_SUPPORTED	0x00000001
842*4882a593Smuzhiyun #define INITFLAGS_DRIVER_USES_UTC_TIME	0x00000010
843*4882a593Smuzhiyun #define INITFLAGS_DRIVER_SUPPORTS_PM	0x00000020
844*4882a593Smuzhiyun #define INITFLAGS_NEW_COMM_TYPE1_SUPPORTED	0x00000040
845*4882a593Smuzhiyun #define INITFLAGS_FAST_JBOD_SUPPORTED	0x00000080
846*4882a593Smuzhiyun #define INITFLAGS_NEW_COMM_TYPE2_SUPPORTED	0x00000100
847*4882a593Smuzhiyun #define INITFLAGS_DRIVER_SUPPORTS_HBA_MODE  0x00000400
848*4882a593Smuzhiyun 		__le32	max_io_commands;	/* max outstanding commands */
849*4882a593Smuzhiyun 		__le32	max_io_size;	/* largest I/O command */
850*4882a593Smuzhiyun 		__le32	max_fib_size;	/* largest FIB to adapter */
851*4882a593Smuzhiyun 		/* ADAPTER_INIT_STRUCT_REVISION_5 begins here */
852*4882a593Smuzhiyun 		__le32	max_num_aif;	/* max number of aif */
853*4882a593Smuzhiyun 		/* ADAPTER_INIT_STRUCT_REVISION_6 begins here */
854*4882a593Smuzhiyun 		/* Host RRQ (response queue) for SRC */
855*4882a593Smuzhiyun 		__le32	host_rrq_addr_low;
856*4882a593Smuzhiyun 		__le32	host_rrq_addr_high;
857*4882a593Smuzhiyun 	} r7;
858*4882a593Smuzhiyun 	struct _r8 {
859*4882a593Smuzhiyun 		/* ADAPTER_INIT_STRUCT_REVISION_8 */
860*4882a593Smuzhiyun 		__le32	init_struct_revision;
861*4882a593Smuzhiyun 		__le32	rr_queue_count;
862*4882a593Smuzhiyun 		__le32	host_elapsed_seconds; /* number of secs since 1970. */
863*4882a593Smuzhiyun 		__le32	init_flags;
864*4882a593Smuzhiyun 		__le32	max_io_size;	/* largest I/O command */
865*4882a593Smuzhiyun 		__le32	max_num_aif;	/* max number of aif */
866*4882a593Smuzhiyun 		__le32	reserved1;
867*4882a593Smuzhiyun 		__le32	reserved2;
868*4882a593Smuzhiyun 		struct _rrq {
869*4882a593Smuzhiyun 			__le32	host_addr_low;
870*4882a593Smuzhiyun 			__le32	host_addr_high;
871*4882a593Smuzhiyun 			__le16	msix_id;
872*4882a593Smuzhiyun 			__le16	element_count;
873*4882a593Smuzhiyun 			__le16	comp_thresh;
874*4882a593Smuzhiyun 			__le16	unused;
875*4882a593Smuzhiyun 		} rrq[1];		/* up to 64 RRQ addresses */
876*4882a593Smuzhiyun 	} r8;
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun enum aac_log_level {
880*4882a593Smuzhiyun 	LOG_AAC_INIT			= 10,
881*4882a593Smuzhiyun 	LOG_AAC_INFORMATIONAL		= 20,
882*4882a593Smuzhiyun 	LOG_AAC_WARNING			= 30,
883*4882a593Smuzhiyun 	LOG_AAC_LOW_ERROR		= 40,
884*4882a593Smuzhiyun 	LOG_AAC_MEDIUM_ERROR		= 50,
885*4882a593Smuzhiyun 	LOG_AAC_HIGH_ERROR		= 60,
886*4882a593Smuzhiyun 	LOG_AAC_PANIC			= 70,
887*4882a593Smuzhiyun 	LOG_AAC_DEBUG			= 80,
888*4882a593Smuzhiyun 	LOG_AAC_WINDBG_PRINT		= 90
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun #define FSAFS_NTC_GET_ADAPTER_FIB_CONTEXT	0x030b
892*4882a593Smuzhiyun #define FSAFS_NTC_FIB_CONTEXT			0x030c
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun struct aac_dev;
895*4882a593Smuzhiyun struct fib;
896*4882a593Smuzhiyun struct scsi_cmnd;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun struct adapter_ops
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	/* Low level operations */
901*4882a593Smuzhiyun 	void (*adapter_interrupt)(struct aac_dev *dev);
902*4882a593Smuzhiyun 	void (*adapter_notify)(struct aac_dev *dev, u32 event);
903*4882a593Smuzhiyun 	void (*adapter_disable_int)(struct aac_dev *dev);
904*4882a593Smuzhiyun 	void (*adapter_enable_int)(struct aac_dev *dev);
905*4882a593Smuzhiyun 	int  (*adapter_sync_cmd)(struct aac_dev *dev, u32 command, u32 p1, u32 p2, u32 p3, u32 p4, u32 p5, u32 p6, u32 *status, u32 *r1, u32 *r2, u32 *r3, u32 *r4);
906*4882a593Smuzhiyun 	int  (*adapter_check_health)(struct aac_dev *dev);
907*4882a593Smuzhiyun 	int  (*adapter_restart)(struct aac_dev *dev, int bled, u8 reset_type);
908*4882a593Smuzhiyun 	void (*adapter_start)(struct aac_dev *dev);
909*4882a593Smuzhiyun 	/* Transport operations */
910*4882a593Smuzhiyun 	int  (*adapter_ioremap)(struct aac_dev * dev, u32 size);
911*4882a593Smuzhiyun 	irq_handler_t adapter_intr;
912*4882a593Smuzhiyun 	/* Packet operations */
913*4882a593Smuzhiyun 	int  (*adapter_deliver)(struct fib * fib);
914*4882a593Smuzhiyun 	int  (*adapter_bounds)(struct aac_dev * dev, struct scsi_cmnd * cmd, u64 lba);
915*4882a593Smuzhiyun 	int  (*adapter_read)(struct fib * fib, struct scsi_cmnd * cmd, u64 lba, u32 count);
916*4882a593Smuzhiyun 	int  (*adapter_write)(struct fib * fib, struct scsi_cmnd * cmd, u64 lba, u32 count, int fua);
917*4882a593Smuzhiyun 	int  (*adapter_scsi)(struct fib * fib, struct scsi_cmnd * cmd);
918*4882a593Smuzhiyun 	/* Administrative operations */
919*4882a593Smuzhiyun 	int  (*adapter_comm)(struct aac_dev * dev, int comm);
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun  *	Define which interrupt handler needs to be installed
924*4882a593Smuzhiyun  */
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun struct aac_driver_ident
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	int	(*init)(struct aac_dev *dev);
929*4882a593Smuzhiyun 	char *	name;
930*4882a593Smuzhiyun 	char *	vname;
931*4882a593Smuzhiyun 	char *	model;
932*4882a593Smuzhiyun 	u16	channels;
933*4882a593Smuzhiyun 	int	quirks;
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun  * Some adapter firmware needs communication memory
937*4882a593Smuzhiyun  * below 2gig. This tells the init function to set the
938*4882a593Smuzhiyun  * dma mask such that fib memory will be allocated where the
939*4882a593Smuzhiyun  * adapter firmware can get to it.
940*4882a593Smuzhiyun  */
941*4882a593Smuzhiyun #define AAC_QUIRK_31BIT	0x0001
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun  * Some adapter firmware, when the raid card's cache is turned off, can not
945*4882a593Smuzhiyun  * split up scatter gathers in order to deal with the limits of the
946*4882a593Smuzhiyun  * underlying CHIM. This limit is 34 scatter gather elements.
947*4882a593Smuzhiyun  */
948*4882a593Smuzhiyun #define AAC_QUIRK_34SG	0x0002
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun  * This adapter is a slave (no Firmware)
952*4882a593Smuzhiyun  */
953*4882a593Smuzhiyun #define AAC_QUIRK_SLAVE 0x0004
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun /*
956*4882a593Smuzhiyun  * This adapter is a master.
957*4882a593Smuzhiyun  */
958*4882a593Smuzhiyun #define AAC_QUIRK_MASTER 0x0008
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun /*
961*4882a593Smuzhiyun  * Some adapter firmware perform poorly when it must split up scatter gathers
962*4882a593Smuzhiyun  * in order to deal with the limits of the underlying CHIM. This limit in this
963*4882a593Smuzhiyun  * class of adapters is 17 scatter gather elements.
964*4882a593Smuzhiyun  */
965*4882a593Smuzhiyun #define AAC_QUIRK_17SG	0x0010
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun /*
968*4882a593Smuzhiyun  *	Some adapter firmware does not support 64 bit scsi passthrough
969*4882a593Smuzhiyun  * commands.
970*4882a593Smuzhiyun  */
971*4882a593Smuzhiyun #define AAC_QUIRK_SCSI_32	0x0020
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun /*
974*4882a593Smuzhiyun  * SRC based adapters support the AifReqEvent functions
975*4882a593Smuzhiyun  */
976*4882a593Smuzhiyun #define AAC_QUIRK_SRC 0x0040
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun  *	The adapter interface specs all queues to be located in the same
980*4882a593Smuzhiyun  *	physically contiguous block. The host structure that defines the
981*4882a593Smuzhiyun  *	commuication queues will assume they are each a separate physically
982*4882a593Smuzhiyun  *	contiguous memory region that will support them all being one big
983*4882a593Smuzhiyun  *	contiguous block.
984*4882a593Smuzhiyun  *	There is a command and response queue for each level and direction of
985*4882a593Smuzhiyun  *	commuication. These regions are accessed by both the host and adapter.
986*4882a593Smuzhiyun  */
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun struct aac_queue {
989*4882a593Smuzhiyun 	u64			logical;	/*address we give the adapter */
990*4882a593Smuzhiyun 	struct aac_entry	*base;		/*system virtual address */
991*4882a593Smuzhiyun 	struct aac_qhdr		headers;	/*producer,consumer q headers*/
992*4882a593Smuzhiyun 	u32			entries;	/*Number of queue entries */
993*4882a593Smuzhiyun 	wait_queue_head_t	qfull;		/*Event to wait on if q full */
994*4882a593Smuzhiyun 	wait_queue_head_t	cmdready;	/*Cmd ready from the adapter */
995*4882a593Smuzhiyun 		/* This is only valid for adapter to host command queues. */
996*4882a593Smuzhiyun 	spinlock_t		*lock;		/* Spinlock for this queue must take this lock before accessing the lock */
997*4882a593Smuzhiyun 	spinlock_t		lockdata;	/* Actual lock (used only on one side of the lock) */
998*4882a593Smuzhiyun 	struct list_head	cmdq;		/* A queue of FIBs which need to be prcessed by the FS thread. This is */
999*4882a593Smuzhiyun 						/* only valid for command queues which receive entries from the adapter. */
1000*4882a593Smuzhiyun 	/* Number of entries on outstanding queue. */
1001*4882a593Smuzhiyun 	atomic_t		numpending;
1002*4882a593Smuzhiyun 	struct aac_dev *	dev;		/* Back pointer to adapter structure */
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun  *	Message queues. The order here is important, see also the
1007*4882a593Smuzhiyun  *	queue type ordering
1008*4882a593Smuzhiyun  */
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun struct aac_queue_block
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct aac_queue queue[8];
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun /*
1016*4882a593Smuzhiyun  *	SaP1 Message Unit Registers
1017*4882a593Smuzhiyun  */
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun struct sa_drawbridge_CSR {
1020*4882a593Smuzhiyun 				/*	Offset	|  Name */
1021*4882a593Smuzhiyun 	__le32	reserved[10];	/*	00h-27h |  Reserved */
1022*4882a593Smuzhiyun 	u8	LUT_Offset;	/*	28h	|  Lookup Table Offset */
1023*4882a593Smuzhiyun 	u8	reserved1[3];	/*	29h-2bh	|  Reserved */
1024*4882a593Smuzhiyun 	__le32	LUT_Data;	/*	2ch	|  Looup Table Data */
1025*4882a593Smuzhiyun 	__le32	reserved2[26];	/*	30h-97h	|  Reserved */
1026*4882a593Smuzhiyun 	__le16	PRICLEARIRQ;	/*	98h	|  Primary Clear Irq */
1027*4882a593Smuzhiyun 	__le16	SECCLEARIRQ;	/*	9ah	|  Secondary Clear Irq */
1028*4882a593Smuzhiyun 	__le16	PRISETIRQ;	/*	9ch	|  Primary Set Irq */
1029*4882a593Smuzhiyun 	__le16	SECSETIRQ;	/*	9eh	|  Secondary Set Irq */
1030*4882a593Smuzhiyun 	__le16	PRICLEARIRQMASK;/*	a0h	|  Primary Clear Irq Mask */
1031*4882a593Smuzhiyun 	__le16	SECCLEARIRQMASK;/*	a2h	|  Secondary Clear Irq Mask */
1032*4882a593Smuzhiyun 	__le16	PRISETIRQMASK;	/*	a4h	|  Primary Set Irq Mask */
1033*4882a593Smuzhiyun 	__le16	SECSETIRQMASK;	/*	a6h	|  Secondary Set Irq Mask */
1034*4882a593Smuzhiyun 	__le32	MAILBOX0;	/*	a8h	|  Scratchpad 0 */
1035*4882a593Smuzhiyun 	__le32	MAILBOX1;	/*	ach	|  Scratchpad 1 */
1036*4882a593Smuzhiyun 	__le32	MAILBOX2;	/*	b0h	|  Scratchpad 2 */
1037*4882a593Smuzhiyun 	__le32	MAILBOX3;	/*	b4h	|  Scratchpad 3 */
1038*4882a593Smuzhiyun 	__le32	MAILBOX4;	/*	b8h	|  Scratchpad 4 */
1039*4882a593Smuzhiyun 	__le32	MAILBOX5;	/*	bch	|  Scratchpad 5 */
1040*4882a593Smuzhiyun 	__le32	MAILBOX6;	/*	c0h	|  Scratchpad 6 */
1041*4882a593Smuzhiyun 	__le32	MAILBOX7;	/*	c4h	|  Scratchpad 7 */
1042*4882a593Smuzhiyun 	__le32	ROM_Setup_Data;	/*	c8h	|  Rom Setup and Data */
1043*4882a593Smuzhiyun 	__le32	ROM_Control_Addr;/*	cch	|  Rom Control and Address */
1044*4882a593Smuzhiyun 	__le32	reserved3[12];	/*	d0h-ffh	|  reserved */
1045*4882a593Smuzhiyun 	__le32	LUT[64];	/*    100h-1ffh	|  Lookup Table Entries */
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun #define Mailbox0	SaDbCSR.MAILBOX0
1049*4882a593Smuzhiyun #define Mailbox1	SaDbCSR.MAILBOX1
1050*4882a593Smuzhiyun #define Mailbox2	SaDbCSR.MAILBOX2
1051*4882a593Smuzhiyun #define Mailbox3	SaDbCSR.MAILBOX3
1052*4882a593Smuzhiyun #define Mailbox4	SaDbCSR.MAILBOX4
1053*4882a593Smuzhiyun #define Mailbox5	SaDbCSR.MAILBOX5
1054*4882a593Smuzhiyun #define Mailbox6	SaDbCSR.MAILBOX6
1055*4882a593Smuzhiyun #define Mailbox7	SaDbCSR.MAILBOX7
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun #define DoorbellReg_p SaDbCSR.PRISETIRQ
1058*4882a593Smuzhiyun #define DoorbellReg_s SaDbCSR.SECSETIRQ
1059*4882a593Smuzhiyun #define DoorbellClrReg_p SaDbCSR.PRICLEARIRQ
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun #define	DOORBELL_0	0x0001
1063*4882a593Smuzhiyun #define DOORBELL_1	0x0002
1064*4882a593Smuzhiyun #define DOORBELL_2	0x0004
1065*4882a593Smuzhiyun #define DOORBELL_3	0x0008
1066*4882a593Smuzhiyun #define DOORBELL_4	0x0010
1067*4882a593Smuzhiyun #define DOORBELL_5	0x0020
1068*4882a593Smuzhiyun #define DOORBELL_6	0x0040
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun #define PrintfReady	DOORBELL_5
1072*4882a593Smuzhiyun #define PrintfDone	DOORBELL_5
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun struct sa_registers {
1075*4882a593Smuzhiyun 	struct sa_drawbridge_CSR	SaDbCSR;			/* 98h - c4h */
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun #define SA_INIT_NUM_MSIXVECTORS		1
1080*4882a593Smuzhiyun #define SA_MINIPORT_REVISION		SA_INIT_NUM_MSIXVECTORS
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun #define sa_readw(AEP, CSR)		readl(&((AEP)->regs.sa->CSR))
1083*4882a593Smuzhiyun #define sa_readl(AEP, CSR)		readl(&((AEP)->regs.sa->CSR))
1084*4882a593Smuzhiyun #define sa_writew(AEP, CSR, value)	writew(value, &((AEP)->regs.sa->CSR))
1085*4882a593Smuzhiyun #define sa_writel(AEP, CSR, value)	writel(value, &((AEP)->regs.sa->CSR))
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun  *	Rx Message Unit Registers
1089*4882a593Smuzhiyun  */
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun struct rx_mu_registers {
1092*4882a593Smuzhiyun 			    /*	Local  | PCI*| Name */
1093*4882a593Smuzhiyun 	__le32	ARSR;	    /*	1300h  | 00h | APIC Register Select Register */
1094*4882a593Smuzhiyun 	__le32	reserved0;  /*	1304h  | 04h | Reserved */
1095*4882a593Smuzhiyun 	__le32	AWR;	    /*	1308h  | 08h | APIC Window Register */
1096*4882a593Smuzhiyun 	__le32	reserved1;  /*	130Ch  | 0Ch | Reserved */
1097*4882a593Smuzhiyun 	__le32	IMRx[2];    /*	1310h  | 10h | Inbound Message Registers */
1098*4882a593Smuzhiyun 	__le32	OMRx[2];    /*	1318h  | 18h | Outbound Message Registers */
1099*4882a593Smuzhiyun 	__le32	IDR;	    /*	1320h  | 20h | Inbound Doorbell Register */
1100*4882a593Smuzhiyun 	__le32	IISR;	    /*	1324h  | 24h | Inbound Interrupt
1101*4882a593Smuzhiyun 						Status Register */
1102*4882a593Smuzhiyun 	__le32	IIMR;	    /*	1328h  | 28h | Inbound Interrupt
1103*4882a593Smuzhiyun 						Mask Register */
1104*4882a593Smuzhiyun 	__le32	ODR;	    /*	132Ch  | 2Ch | Outbound Doorbell Register */
1105*4882a593Smuzhiyun 	__le32	OISR;	    /*	1330h  | 30h | Outbound Interrupt
1106*4882a593Smuzhiyun 						Status Register */
1107*4882a593Smuzhiyun 	__le32	OIMR;	    /*	1334h  | 34h | Outbound Interrupt
1108*4882a593Smuzhiyun 						Mask Register */
1109*4882a593Smuzhiyun 	__le32	reserved2;  /*	1338h  | 38h | Reserved */
1110*4882a593Smuzhiyun 	__le32	reserved3;  /*	133Ch  | 3Ch | Reserved */
1111*4882a593Smuzhiyun 	__le32	InboundQueue;/*	1340h  | 40h | Inbound Queue Port relative to firmware */
1112*4882a593Smuzhiyun 	__le32	OutboundQueue;/*1344h  | 44h | Outbound Queue Port relative to firmware */
1113*4882a593Smuzhiyun 			    /* * Must access through ATU Inbound
1114*4882a593Smuzhiyun 				 Translation Window */
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun struct rx_inbound {
1118*4882a593Smuzhiyun 	__le32	Mailbox[8];
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun #define	INBOUNDDOORBELL_0	0x00000001
1122*4882a593Smuzhiyun #define INBOUNDDOORBELL_1	0x00000002
1123*4882a593Smuzhiyun #define INBOUNDDOORBELL_2	0x00000004
1124*4882a593Smuzhiyun #define INBOUNDDOORBELL_3	0x00000008
1125*4882a593Smuzhiyun #define INBOUNDDOORBELL_4	0x00000010
1126*4882a593Smuzhiyun #define INBOUNDDOORBELL_5	0x00000020
1127*4882a593Smuzhiyun #define INBOUNDDOORBELL_6	0x00000040
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun #define	OUTBOUNDDOORBELL_0	0x00000001
1130*4882a593Smuzhiyun #define OUTBOUNDDOORBELL_1	0x00000002
1131*4882a593Smuzhiyun #define OUTBOUNDDOORBELL_2	0x00000004
1132*4882a593Smuzhiyun #define OUTBOUNDDOORBELL_3	0x00000008
1133*4882a593Smuzhiyun #define OUTBOUNDDOORBELL_4	0x00000010
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun #define InboundDoorbellReg	MUnit.IDR
1136*4882a593Smuzhiyun #define OutboundDoorbellReg	MUnit.ODR
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun struct rx_registers {
1139*4882a593Smuzhiyun 	struct rx_mu_registers		MUnit;		/* 1300h - 1347h */
1140*4882a593Smuzhiyun 	__le32				reserved1[2];	/* 1348h - 134ch */
1141*4882a593Smuzhiyun 	struct rx_inbound		IndexRegs;
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun #define rx_readb(AEP, CSR)		readb(&((AEP)->regs.rx->CSR))
1145*4882a593Smuzhiyun #define rx_readl(AEP, CSR)		readl(&((AEP)->regs.rx->CSR))
1146*4882a593Smuzhiyun #define rx_writeb(AEP, CSR, value)	writeb(value, &((AEP)->regs.rx->CSR))
1147*4882a593Smuzhiyun #define rx_writel(AEP, CSR, value)	writel(value, &((AEP)->regs.rx->CSR))
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun  *	Rkt Message Unit Registers (same as Rx, except a larger reserve region)
1151*4882a593Smuzhiyun  */
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun #define rkt_mu_registers rx_mu_registers
1154*4882a593Smuzhiyun #define rkt_inbound rx_inbound
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun struct rkt_registers {
1157*4882a593Smuzhiyun 	struct rkt_mu_registers		MUnit;		 /* 1300h - 1347h */
1158*4882a593Smuzhiyun 	__le32				reserved1[1006]; /* 1348h - 22fch */
1159*4882a593Smuzhiyun 	struct rkt_inbound		IndexRegs;	 /* 2300h - */
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun #define rkt_readb(AEP, CSR)		readb(&((AEP)->regs.rkt->CSR))
1163*4882a593Smuzhiyun #define rkt_readl(AEP, CSR)		readl(&((AEP)->regs.rkt->CSR))
1164*4882a593Smuzhiyun #define rkt_writeb(AEP, CSR, value)	writeb(value, &((AEP)->regs.rkt->CSR))
1165*4882a593Smuzhiyun #define rkt_writel(AEP, CSR, value)	writel(value, &((AEP)->regs.rkt->CSR))
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun /*
1168*4882a593Smuzhiyun  * PMC SRC message unit registers
1169*4882a593Smuzhiyun  */
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun #define src_inbound rx_inbound
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun struct src_mu_registers {
1174*4882a593Smuzhiyun 				/*  PCI*| Name */
1175*4882a593Smuzhiyun 	__le32	reserved0[6];	/*  00h | Reserved */
1176*4882a593Smuzhiyun 	__le32	IOAR[2];	/*  18h | IOA->host interrupt register */
1177*4882a593Smuzhiyun 	__le32	IDR;		/*  20h | Inbound Doorbell Register */
1178*4882a593Smuzhiyun 	__le32	IISR;		/*  24h | Inbound Int. Status Register */
1179*4882a593Smuzhiyun 	__le32	reserved1[3];	/*  28h | Reserved */
1180*4882a593Smuzhiyun 	__le32	OIMR;		/*  34h | Outbound Int. Mask Register */
1181*4882a593Smuzhiyun 	__le32	reserved2[25];  /*  38h | Reserved */
1182*4882a593Smuzhiyun 	__le32	ODR_R;		/*  9ch | Outbound Doorbell Read */
1183*4882a593Smuzhiyun 	__le32	ODR_C;		/*  a0h | Outbound Doorbell Clear */
1184*4882a593Smuzhiyun 	__le32	reserved3[3];	/*  a4h | Reserved */
1185*4882a593Smuzhiyun 	__le32	SCR0;		/*  b0h | Scratchpad 0 */
1186*4882a593Smuzhiyun 	__le32	reserved4[2];	/*  b4h | Reserved */
1187*4882a593Smuzhiyun 	__le32	OMR;		/*  bch | Outbound Message Register */
1188*4882a593Smuzhiyun 	__le32	IQ_L;		/*  c0h | Inbound Queue (Low address) */
1189*4882a593Smuzhiyun 	__le32	IQ_H;		/*  c4h | Inbound Queue (High address) */
1190*4882a593Smuzhiyun 	__le32	ODR_MSI;	/*  c8h | MSI register for sync./AIF */
1191*4882a593Smuzhiyun 	__le32  reserved5;	/*  cch | Reserved */
1192*4882a593Smuzhiyun 	__le32	IQN_L;		/*  d0h | Inbound (native cmd) low  */
1193*4882a593Smuzhiyun 	__le32	IQN_H;		/*  d4h | Inbound (native cmd) high */
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun struct src_registers {
1197*4882a593Smuzhiyun 	struct src_mu_registers MUnit;	/* 00h - cbh */
1198*4882a593Smuzhiyun 	union {
1199*4882a593Smuzhiyun 		struct {
1200*4882a593Smuzhiyun 			__le32 reserved1[130786];	/* d8h - 7fc5fh */
1201*4882a593Smuzhiyun 			struct src_inbound IndexRegs;	/* 7fc60h */
1202*4882a593Smuzhiyun 		} tupelo;
1203*4882a593Smuzhiyun 		struct {
1204*4882a593Smuzhiyun 			__le32 reserved1[970];		/* d8h - fffh */
1205*4882a593Smuzhiyun 			struct src_inbound IndexRegs;	/* 1000h */
1206*4882a593Smuzhiyun 		} denali;
1207*4882a593Smuzhiyun 	} u;
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun #define src_readb(AEP, CSR)		readb(&((AEP)->regs.src.bar0->CSR))
1211*4882a593Smuzhiyun #define src_readl(AEP, CSR)		readl(&((AEP)->regs.src.bar0->CSR))
1212*4882a593Smuzhiyun #define src_writeb(AEP, CSR, value)	writeb(value, \
1213*4882a593Smuzhiyun 						&((AEP)->regs.src.bar0->CSR))
1214*4882a593Smuzhiyun #define src_writel(AEP, CSR, value)	writel(value, \
1215*4882a593Smuzhiyun 						&((AEP)->regs.src.bar0->CSR))
1216*4882a593Smuzhiyun #if defined(writeq)
1217*4882a593Smuzhiyun #define	src_writeq(AEP, CSR, value)	writeq(value, \
1218*4882a593Smuzhiyun 						&((AEP)->regs.src.bar0->CSR))
1219*4882a593Smuzhiyun #endif
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun #define SRC_ODR_SHIFT		12
1222*4882a593Smuzhiyun #define SRC_IDR_SHIFT		9
1223*4882a593Smuzhiyun #define SRC_MSI_READ_MASK	0x1000
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun typedef void (*fib_callback)(void *ctxt, struct fib *fibctx);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun struct aac_fib_context {
1228*4882a593Smuzhiyun 	s16			type;		// used for verification of structure
1229*4882a593Smuzhiyun 	s16			size;
1230*4882a593Smuzhiyun 	u32			unique;		// unique value representing this context
1231*4882a593Smuzhiyun 	ulong			jiffies;	// used for cleanup - dmb changed to ulong
1232*4882a593Smuzhiyun 	struct list_head	next;		// used to link context's into a linked list
1233*4882a593Smuzhiyun 	struct completion	completion;	// this is used to wait for the next fib to arrive.
1234*4882a593Smuzhiyun 	int			wait;		// Set to true when thread is in WaitForSingleObject
1235*4882a593Smuzhiyun 	unsigned long		count;		// total number of FIBs on FibList
1236*4882a593Smuzhiyun 	struct list_head	fib_list;	// this holds fibs and their attachd hw_fibs
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun struct sense_data {
1240*4882a593Smuzhiyun 	u8 error_code;		/* 70h (current errors), 71h(deferred errors) */
1241*4882a593Smuzhiyun 	u8 valid:1;		/* A valid bit of one indicates that the information  */
1242*4882a593Smuzhiyun 				/* field contains valid information as defined in the
1243*4882a593Smuzhiyun 				 * SCSI-2 Standard.
1244*4882a593Smuzhiyun 				 */
1245*4882a593Smuzhiyun 	u8 segment_number;	/* Only used for COPY, COMPARE, or COPY AND VERIFY Commands */
1246*4882a593Smuzhiyun 	u8 sense_key:4;		/* Sense Key */
1247*4882a593Smuzhiyun 	u8 reserved:1;
1248*4882a593Smuzhiyun 	u8 ILI:1;		/* Incorrect Length Indicator */
1249*4882a593Smuzhiyun 	u8 EOM:1;		/* End Of Medium - reserved for random access devices */
1250*4882a593Smuzhiyun 	u8 filemark:1;		/* Filemark - reserved for random access devices */
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	u8 information[4];	/* for direct-access devices, contains the unsigned
1253*4882a593Smuzhiyun 				 * logical block address or residue associated with
1254*4882a593Smuzhiyun 				 * the sense key
1255*4882a593Smuzhiyun 				 */
1256*4882a593Smuzhiyun 	u8 add_sense_len;	/* number of additional sense bytes to follow this field */
1257*4882a593Smuzhiyun 	u8 cmnd_info[4];	/* not used */
1258*4882a593Smuzhiyun 	u8 ASC;			/* Additional Sense Code */
1259*4882a593Smuzhiyun 	u8 ASCQ;		/* Additional Sense Code Qualifier */
1260*4882a593Smuzhiyun 	u8 FRUC;		/* Field Replaceable Unit Code - not used */
1261*4882a593Smuzhiyun 	u8 bit_ptr:3;		/* indicates which byte of the CDB or parameter data
1262*4882a593Smuzhiyun 				 * was in error
1263*4882a593Smuzhiyun 				 */
1264*4882a593Smuzhiyun 	u8 BPV:1;		/* bit pointer valid (BPV): 1- indicates that
1265*4882a593Smuzhiyun 				 * the bit_ptr field has valid value
1266*4882a593Smuzhiyun 				 */
1267*4882a593Smuzhiyun 	u8 reserved2:2;
1268*4882a593Smuzhiyun 	u8 CD:1;		/* command data bit: 1- illegal parameter in CDB.
1269*4882a593Smuzhiyun 				 * 0- illegal parameter in data.
1270*4882a593Smuzhiyun 				 */
1271*4882a593Smuzhiyun 	u8 SKSV:1;
1272*4882a593Smuzhiyun 	u8 field_ptr[2];	/* byte of the CDB or parameter data in error */
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun struct fsa_dev_info {
1276*4882a593Smuzhiyun 	u64		last;
1277*4882a593Smuzhiyun 	u64		size;
1278*4882a593Smuzhiyun 	u32		type;
1279*4882a593Smuzhiyun 	u32		config_waiting_on;
1280*4882a593Smuzhiyun 	unsigned long	config_waiting_stamp;
1281*4882a593Smuzhiyun 	u16		queue_depth;
1282*4882a593Smuzhiyun 	u8		config_needed;
1283*4882a593Smuzhiyun 	u8		valid;
1284*4882a593Smuzhiyun 	u8		ro;
1285*4882a593Smuzhiyun 	u8		locked;
1286*4882a593Smuzhiyun 	u8		deleted;
1287*4882a593Smuzhiyun 	char		devname[8];
1288*4882a593Smuzhiyun 	struct sense_data sense_data;
1289*4882a593Smuzhiyun 	u32		block_size;
1290*4882a593Smuzhiyun 	u8		identifier[16];
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun struct fib {
1294*4882a593Smuzhiyun 	void			*next;	/* this is used by the allocator */
1295*4882a593Smuzhiyun 	s16			type;
1296*4882a593Smuzhiyun 	s16			size;
1297*4882a593Smuzhiyun 	/*
1298*4882a593Smuzhiyun 	 *	The Adapter that this I/O is destined for.
1299*4882a593Smuzhiyun 	 */
1300*4882a593Smuzhiyun 	struct aac_dev		*dev;
1301*4882a593Smuzhiyun 	/*
1302*4882a593Smuzhiyun 	 *	This is the event the sendfib routine will wait on if the
1303*4882a593Smuzhiyun 	 *	caller did not pass one and this is synch io.
1304*4882a593Smuzhiyun 	 */
1305*4882a593Smuzhiyun 	struct completion	event_wait;
1306*4882a593Smuzhiyun 	spinlock_t		event_lock;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	u32			done;	/* gets set to 1 when fib is complete */
1309*4882a593Smuzhiyun 	fib_callback		callback;
1310*4882a593Smuzhiyun 	void			*callback_data;
1311*4882a593Smuzhiyun 	u32			flags; // u32 dmb was ulong
1312*4882a593Smuzhiyun 	/*
1313*4882a593Smuzhiyun 	 *	And for the internal issue/reply queues (we may be able
1314*4882a593Smuzhiyun 	 *	to merge these two)
1315*4882a593Smuzhiyun 	 */
1316*4882a593Smuzhiyun 	struct list_head	fiblink;
1317*4882a593Smuzhiyun 	void			*data;
1318*4882a593Smuzhiyun 	u32			vector_no;
1319*4882a593Smuzhiyun 	struct hw_fib		*hw_fib_va;	/* also used for native */
1320*4882a593Smuzhiyun 	dma_addr_t		hw_fib_pa;	/* physical address of hw_fib*/
1321*4882a593Smuzhiyun 	dma_addr_t		hw_sgl_pa;	/* extra sgl for native */
1322*4882a593Smuzhiyun 	dma_addr_t		hw_error_pa;	/* error buffer for native */
1323*4882a593Smuzhiyun 	u32			hbacmd_size;	/* cmd size for native */
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun #define AAC_INIT			0
1327*4882a593Smuzhiyun #define AAC_RESCAN			1
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun #define AAC_DEVTYPE_RAID_MEMBER	1
1330*4882a593Smuzhiyun #define AAC_DEVTYPE_ARC_RAW		2
1331*4882a593Smuzhiyun #define AAC_DEVTYPE_NATIVE_RAW		3
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun #define AAC_RESCAN_DELAY		(10 * HZ)
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun struct aac_hba_map_info {
1336*4882a593Smuzhiyun 	__le32	rmw_nexus;		/* nexus for native HBA devices */
1337*4882a593Smuzhiyun 	u8		devtype;	/* device type */
1338*4882a593Smuzhiyun 	s8		reset_state;	/* 0 - no reset, 1..x - */
1339*4882a593Smuzhiyun 					/* after xth TM LUN reset */
1340*4882a593Smuzhiyun 	u16		qd_limit;
1341*4882a593Smuzhiyun 	u32		scan_counter;
1342*4882a593Smuzhiyun 	struct aac_ciss_identify_pd  *safw_identify_resp;
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun /*
1346*4882a593Smuzhiyun  *	Adapter Information Block
1347*4882a593Smuzhiyun  *
1348*4882a593Smuzhiyun  *	This is returned by the RequestAdapterInfo block
1349*4882a593Smuzhiyun  */
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun struct aac_adapter_info
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	__le32	platform;
1354*4882a593Smuzhiyun 	__le32	cpu;
1355*4882a593Smuzhiyun 	__le32	subcpu;
1356*4882a593Smuzhiyun 	__le32	clock;
1357*4882a593Smuzhiyun 	__le32	execmem;
1358*4882a593Smuzhiyun 	__le32	buffermem;
1359*4882a593Smuzhiyun 	__le32	totalmem;
1360*4882a593Smuzhiyun 	__le32	kernelrev;
1361*4882a593Smuzhiyun 	__le32	kernelbuild;
1362*4882a593Smuzhiyun 	__le32	monitorrev;
1363*4882a593Smuzhiyun 	__le32	monitorbuild;
1364*4882a593Smuzhiyun 	__le32	hwrev;
1365*4882a593Smuzhiyun 	__le32	hwbuild;
1366*4882a593Smuzhiyun 	__le32	biosrev;
1367*4882a593Smuzhiyun 	__le32	biosbuild;
1368*4882a593Smuzhiyun 	__le32	cluster;
1369*4882a593Smuzhiyun 	__le32	clusterchannelmask;
1370*4882a593Smuzhiyun 	__le32	serial[2];
1371*4882a593Smuzhiyun 	__le32	battery;
1372*4882a593Smuzhiyun 	__le32	options;
1373*4882a593Smuzhiyun 	__le32	OEM;
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun struct aac_supplement_adapter_info
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun 	u8	adapter_type_text[17+1];
1379*4882a593Smuzhiyun 	u8	pad[2];
1380*4882a593Smuzhiyun 	__le32	flash_memory_byte_size;
1381*4882a593Smuzhiyun 	__le32	flash_image_id;
1382*4882a593Smuzhiyun 	__le32	max_number_ports;
1383*4882a593Smuzhiyun 	__le32	version;
1384*4882a593Smuzhiyun 	__le32	feature_bits;
1385*4882a593Smuzhiyun 	u8	slot_number;
1386*4882a593Smuzhiyun 	u8	reserved_pad0[3];
1387*4882a593Smuzhiyun 	u8	build_date[12];
1388*4882a593Smuzhiyun 	__le32	current_number_ports;
1389*4882a593Smuzhiyun 	struct {
1390*4882a593Smuzhiyun 		u8	assembly_pn[8];
1391*4882a593Smuzhiyun 		u8	fru_pn[8];
1392*4882a593Smuzhiyun 		u8	battery_fru_pn[8];
1393*4882a593Smuzhiyun 		u8	ec_version_string[8];
1394*4882a593Smuzhiyun 		u8	tsid[12];
1395*4882a593Smuzhiyun 	}	vpd_info;
1396*4882a593Smuzhiyun 	__le32	flash_firmware_revision;
1397*4882a593Smuzhiyun 	__le32	flash_firmware_build;
1398*4882a593Smuzhiyun 	__le32	raid_type_morph_options;
1399*4882a593Smuzhiyun 	__le32	flash_firmware_boot_revision;
1400*4882a593Smuzhiyun 	__le32	flash_firmware_boot_build;
1401*4882a593Smuzhiyun 	u8	mfg_pcba_serial_no[12];
1402*4882a593Smuzhiyun 	u8	mfg_wwn_name[8];
1403*4882a593Smuzhiyun 	__le32	supported_options2;
1404*4882a593Smuzhiyun 	__le32	struct_expansion;
1405*4882a593Smuzhiyun 	/* StructExpansion == 1 */
1406*4882a593Smuzhiyun 	__le32	feature_bits3;
1407*4882a593Smuzhiyun 	__le32	supported_performance_modes;
1408*4882a593Smuzhiyun 	u8	host_bus_type;		/* uses HOST_BUS_TYPE_xxx defines */
1409*4882a593Smuzhiyun 	u8	host_bus_width;		/* actual width in bits or links */
1410*4882a593Smuzhiyun 	u16	host_bus_speed;		/* actual bus speed/link rate in MHz */
1411*4882a593Smuzhiyun 	u8	max_rrc_drives;		/* max. number of ITP-RRC drives/pool */
1412*4882a593Smuzhiyun 	u8	max_disk_xtasks;	/* max. possible num of DiskX Tasks */
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	u8	cpld_ver_loaded;
1415*4882a593Smuzhiyun 	u8	cpld_ver_in_flash;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	__le64	max_rrc_capacity;
1418*4882a593Smuzhiyun 	__le32	compiled_max_hist_log_level;
1419*4882a593Smuzhiyun 	u8	custom_board_name[12];
1420*4882a593Smuzhiyun 	u16	supported_cntlr_mode;	/* identify supported controller mode */
1421*4882a593Smuzhiyun 	u16	reserved_for_future16;
1422*4882a593Smuzhiyun 	__le32	supported_options3;	/* reserved for future options */
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	__le16	virt_device_bus;		/* virt. SCSI device for Thor */
1425*4882a593Smuzhiyun 	__le16	virt_device_target;
1426*4882a593Smuzhiyun 	__le16	virt_device_lun;
1427*4882a593Smuzhiyun 	__le16	unused;
1428*4882a593Smuzhiyun 	__le32	reserved_for_future_growth[68];
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun #define AAC_FEATURE_FALCON	cpu_to_le32(0x00000010)
1432*4882a593Smuzhiyun #define AAC_FEATURE_JBOD	cpu_to_le32(0x08000000)
1433*4882a593Smuzhiyun /* SupportedOptions2 */
1434*4882a593Smuzhiyun #define AAC_OPTION_MU_RESET		cpu_to_le32(0x00000001)
1435*4882a593Smuzhiyun #define AAC_OPTION_IGNORE_RESET		cpu_to_le32(0x00000002)
1436*4882a593Smuzhiyun #define AAC_OPTION_POWER_MANAGEMENT	cpu_to_le32(0x00000004)
1437*4882a593Smuzhiyun #define AAC_OPTION_DOORBELL_RESET	cpu_to_le32(0x00004000)
1438*4882a593Smuzhiyun /* 4KB sector size */
1439*4882a593Smuzhiyun #define AAC_OPTION_VARIABLE_BLOCK_SIZE	cpu_to_le32(0x00040000)
1440*4882a593Smuzhiyun /* 240 simple volume support */
1441*4882a593Smuzhiyun #define AAC_OPTION_SUPPORTED_240_VOLUMES cpu_to_le32(0x10000000)
1442*4882a593Smuzhiyun /*
1443*4882a593Smuzhiyun  * Supports FIB dump sync command send prior to IOP_RESET
1444*4882a593Smuzhiyun  */
1445*4882a593Smuzhiyun #define AAC_OPTION_SUPPORTED3_IOP_RESET_FIB_DUMP	cpu_to_le32(0x00004000)
1446*4882a593Smuzhiyun #define AAC_SIS_VERSION_V3	3
1447*4882a593Smuzhiyun #define AAC_SIS_SLOT_UNKNOWN	0xFF
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun #define GetBusInfo 0x00000009
1450*4882a593Smuzhiyun struct aac_bus_info {
1451*4882a593Smuzhiyun 	__le32	Command;	/* VM_Ioctl */
1452*4882a593Smuzhiyun 	__le32	ObjType;	/* FT_DRIVE */
1453*4882a593Smuzhiyun 	__le32	MethodId;	/* 1 = SCSI Layer */
1454*4882a593Smuzhiyun 	__le32	ObjectId;	/* Handle */
1455*4882a593Smuzhiyun 	__le32	CtlCmd;		/* GetBusInfo */
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun struct aac_bus_info_response {
1459*4882a593Smuzhiyun 	__le32	Status;		/* ST_OK */
1460*4882a593Smuzhiyun 	__le32	ObjType;
1461*4882a593Smuzhiyun 	__le32	MethodId;	/* unused */
1462*4882a593Smuzhiyun 	__le32	ObjectId;	/* unused */
1463*4882a593Smuzhiyun 	__le32	CtlCmd;		/* unused */
1464*4882a593Smuzhiyun 	__le32	ProbeComplete;
1465*4882a593Smuzhiyun 	__le32	BusCount;
1466*4882a593Smuzhiyun 	__le32	TargetsPerBus;
1467*4882a593Smuzhiyun 	u8	InitiatorBusId[10];
1468*4882a593Smuzhiyun 	u8	BusValid[10];
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun /*
1472*4882a593Smuzhiyun  * Battery platforms
1473*4882a593Smuzhiyun  */
1474*4882a593Smuzhiyun #define AAC_BAT_REQ_PRESENT	(1)
1475*4882a593Smuzhiyun #define AAC_BAT_REQ_NOTPRESENT	(2)
1476*4882a593Smuzhiyun #define AAC_BAT_OPT_PRESENT	(3)
1477*4882a593Smuzhiyun #define AAC_BAT_OPT_NOTPRESENT	(4)
1478*4882a593Smuzhiyun #define AAC_BAT_NOT_SUPPORTED	(5)
1479*4882a593Smuzhiyun /*
1480*4882a593Smuzhiyun  * cpu types
1481*4882a593Smuzhiyun  */
1482*4882a593Smuzhiyun #define AAC_CPU_SIMULATOR	(1)
1483*4882a593Smuzhiyun #define AAC_CPU_I960		(2)
1484*4882a593Smuzhiyun #define AAC_CPU_STRONGARM	(3)
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun /*
1487*4882a593Smuzhiyun  * Supported Options
1488*4882a593Smuzhiyun  */
1489*4882a593Smuzhiyun #define AAC_OPT_SNAPSHOT		cpu_to_le32(1)
1490*4882a593Smuzhiyun #define AAC_OPT_CLUSTERS		cpu_to_le32(1<<1)
1491*4882a593Smuzhiyun #define AAC_OPT_WRITE_CACHE		cpu_to_le32(1<<2)
1492*4882a593Smuzhiyun #define AAC_OPT_64BIT_DATA		cpu_to_le32(1<<3)
1493*4882a593Smuzhiyun #define AAC_OPT_HOST_TIME_FIB		cpu_to_le32(1<<4)
1494*4882a593Smuzhiyun #define AAC_OPT_RAID50			cpu_to_le32(1<<5)
1495*4882a593Smuzhiyun #define AAC_OPT_4GB_WINDOW		cpu_to_le32(1<<6)
1496*4882a593Smuzhiyun #define AAC_OPT_SCSI_UPGRADEABLE	cpu_to_le32(1<<7)
1497*4882a593Smuzhiyun #define AAC_OPT_SOFT_ERR_REPORT		cpu_to_le32(1<<8)
1498*4882a593Smuzhiyun #define AAC_OPT_SUPPORTED_RECONDITION	cpu_to_le32(1<<9)
1499*4882a593Smuzhiyun #define AAC_OPT_SGMAP_HOST64		cpu_to_le32(1<<10)
1500*4882a593Smuzhiyun #define AAC_OPT_ALARM			cpu_to_le32(1<<11)
1501*4882a593Smuzhiyun #define AAC_OPT_NONDASD			cpu_to_le32(1<<12)
1502*4882a593Smuzhiyun #define AAC_OPT_SCSI_MANAGED		cpu_to_le32(1<<13)
1503*4882a593Smuzhiyun #define AAC_OPT_RAID_SCSI_MODE		cpu_to_le32(1<<14)
1504*4882a593Smuzhiyun #define AAC_OPT_SUPPLEMENT_ADAPTER_INFO	cpu_to_le32(1<<16)
1505*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM		cpu_to_le32(1<<17)
1506*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM_64		cpu_to_le32(1<<18)
1507*4882a593Smuzhiyun #define AAC_OPT_EXTENDED		cpu_to_le32(1<<23)
1508*4882a593Smuzhiyun #define AAC_OPT_NATIVE_HBA		cpu_to_le32(1<<25)
1509*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM_TYPE1		cpu_to_le32(1<<28)
1510*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM_TYPE2		cpu_to_le32(1<<29)
1511*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM_TYPE3		cpu_to_le32(1<<30)
1512*4882a593Smuzhiyun #define AAC_OPT_NEW_COMM_TYPE4		cpu_to_le32(1<<31)
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun #define AAC_COMM_PRODUCER		0
1515*4882a593Smuzhiyun #define AAC_COMM_MESSAGE		1
1516*4882a593Smuzhiyun #define AAC_COMM_MESSAGE_TYPE1		3
1517*4882a593Smuzhiyun #define AAC_COMM_MESSAGE_TYPE2		4
1518*4882a593Smuzhiyun #define AAC_COMM_MESSAGE_TYPE3		5
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun #define AAC_EXTOPT_SA_FIRMWARE		cpu_to_le32(1<<1)
1521*4882a593Smuzhiyun #define AAC_EXTOPT_SOFT_RESET		cpu_to_le32(1<<16)
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun /* MSIX context */
1524*4882a593Smuzhiyun struct aac_msix_ctx {
1525*4882a593Smuzhiyun 	int		vector_no;
1526*4882a593Smuzhiyun 	struct aac_dev	*dev;
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun struct aac_dev
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun 	struct list_head	entry;
1532*4882a593Smuzhiyun 	const char		*name;
1533*4882a593Smuzhiyun 	int			id;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	/*
1536*4882a593Smuzhiyun 	 *	negotiated FIB settings
1537*4882a593Smuzhiyun 	 */
1538*4882a593Smuzhiyun 	unsigned int		max_fib_size;
1539*4882a593Smuzhiyun 	unsigned int		sg_tablesize;
1540*4882a593Smuzhiyun 	unsigned int		max_num_aif;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	unsigned int		max_cmd_size;	/* max_fib_size or MAX_NATIVE */
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	/*
1545*4882a593Smuzhiyun 	 *	Map for 128 fib objects (64k)
1546*4882a593Smuzhiyun 	 */
1547*4882a593Smuzhiyun 	dma_addr_t		hw_fib_pa;	/* also used for native cmd */
1548*4882a593Smuzhiyun 	struct hw_fib		*hw_fib_va;	/* also used for native cmd */
1549*4882a593Smuzhiyun 	struct hw_fib		*aif_base_va;
1550*4882a593Smuzhiyun 	/*
1551*4882a593Smuzhiyun 	 *	Fib Headers
1552*4882a593Smuzhiyun 	 */
1553*4882a593Smuzhiyun 	struct fib              *fibs;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	struct fib		*free_fib;
1556*4882a593Smuzhiyun 	spinlock_t		fib_lock;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	struct mutex		ioctl_mutex;
1559*4882a593Smuzhiyun 	struct mutex		scan_mutex;
1560*4882a593Smuzhiyun 	struct aac_queue_block *queues;
1561*4882a593Smuzhiyun 	/*
1562*4882a593Smuzhiyun 	 *	The user API will use an IOCTL to register itself to receive
1563*4882a593Smuzhiyun 	 *	FIBs from the adapter.  The following list is used to keep
1564*4882a593Smuzhiyun 	 *	track of all the threads that have requested these FIBs.  The
1565*4882a593Smuzhiyun 	 *	mutex is used to synchronize access to all data associated
1566*4882a593Smuzhiyun 	 *	with the adapter fibs.
1567*4882a593Smuzhiyun 	 */
1568*4882a593Smuzhiyun 	struct list_head	fib_list;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	struct adapter_ops	a_ops;
1571*4882a593Smuzhiyun 	unsigned long		fsrev;		/* Main driver's revision number */
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	resource_size_t		base_start;	/* main IO base */
1574*4882a593Smuzhiyun 	resource_size_t		dbg_base;	/* address of UART
1575*4882a593Smuzhiyun 						 * debug buffer */
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	resource_size_t		base_size, dbg_size;	/* Size of
1578*4882a593Smuzhiyun 							 *  mapped in region */
1579*4882a593Smuzhiyun 	/*
1580*4882a593Smuzhiyun 	 * Holds initialization info
1581*4882a593Smuzhiyun 	 * to communicate with adapter
1582*4882a593Smuzhiyun 	 */
1583*4882a593Smuzhiyun 	union aac_init		*init;
1584*4882a593Smuzhiyun 	dma_addr_t		init_pa;	/* Holds physical address of the init struct */
1585*4882a593Smuzhiyun 	/* response queue (if AAC_COMM_MESSAGE_TYPE1) */
1586*4882a593Smuzhiyun 	__le32			*host_rrq;
1587*4882a593Smuzhiyun 	dma_addr_t		host_rrq_pa;	/* phys. address */
1588*4882a593Smuzhiyun 	/* index into rrq buffer */
1589*4882a593Smuzhiyun 	u32			host_rrq_idx[AAC_MAX_MSIX];
1590*4882a593Smuzhiyun 	atomic_t		rrq_outstanding[AAC_MAX_MSIX];
1591*4882a593Smuzhiyun 	u32			fibs_pushed_no;
1592*4882a593Smuzhiyun 	struct pci_dev		*pdev;		/* Our PCI interface */
1593*4882a593Smuzhiyun 	/* pointer to buffer used for printf's from the adapter */
1594*4882a593Smuzhiyun 	void			*printfbuf;
1595*4882a593Smuzhiyun 	void			*comm_addr;	/* Base address of Comm area */
1596*4882a593Smuzhiyun 	dma_addr_t		comm_phys;	/* Physical Address of Comm area */
1597*4882a593Smuzhiyun 	size_t			comm_size;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	struct Scsi_Host	*scsi_host_ptr;
1600*4882a593Smuzhiyun 	int			maximum_num_containers;
1601*4882a593Smuzhiyun 	int			maximum_num_physicals;
1602*4882a593Smuzhiyun 	int			maximum_num_channels;
1603*4882a593Smuzhiyun 	struct fsa_dev_info	*fsa_dev;
1604*4882a593Smuzhiyun 	struct task_struct	*thread;
1605*4882a593Smuzhiyun 	struct delayed_work	safw_rescan_work;
1606*4882a593Smuzhiyun 	struct delayed_work	src_reinit_aif_worker;
1607*4882a593Smuzhiyun 	int			cardtype;
1608*4882a593Smuzhiyun 	/*
1609*4882a593Smuzhiyun 	 *This lock will protect the two 32-bit
1610*4882a593Smuzhiyun 	 *writes to the Inbound Queue
1611*4882a593Smuzhiyun 	 */
1612*4882a593Smuzhiyun 	spinlock_t		iq_lock;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	/*
1615*4882a593Smuzhiyun 	 *	The following is the device specific extension.
1616*4882a593Smuzhiyun 	 */
1617*4882a593Smuzhiyun #ifndef AAC_MIN_FOOTPRINT_SIZE
1618*4882a593Smuzhiyun #	define AAC_MIN_FOOTPRINT_SIZE 8192
1619*4882a593Smuzhiyun #	define AAC_MIN_SRC_BAR0_SIZE 0x400000
1620*4882a593Smuzhiyun #	define AAC_MIN_SRC_BAR1_SIZE 0x800
1621*4882a593Smuzhiyun #	define AAC_MIN_SRCV_BAR0_SIZE 0x100000
1622*4882a593Smuzhiyun #	define AAC_MIN_SRCV_BAR1_SIZE 0x400
1623*4882a593Smuzhiyun #endif
1624*4882a593Smuzhiyun 	union
1625*4882a593Smuzhiyun 	{
1626*4882a593Smuzhiyun 		struct sa_registers __iomem *sa;
1627*4882a593Smuzhiyun 		struct rx_registers __iomem *rx;
1628*4882a593Smuzhiyun 		struct rkt_registers __iomem *rkt;
1629*4882a593Smuzhiyun 		struct {
1630*4882a593Smuzhiyun 			struct src_registers __iomem *bar0;
1631*4882a593Smuzhiyun 			char __iomem *bar1;
1632*4882a593Smuzhiyun 		} src;
1633*4882a593Smuzhiyun 	} regs;
1634*4882a593Smuzhiyun 	volatile void __iomem *base, *dbg_base_mapped;
1635*4882a593Smuzhiyun 	volatile struct rx_inbound __iomem *IndexRegs;
1636*4882a593Smuzhiyun 	u32			OIMR; /* Mask Register Cache */
1637*4882a593Smuzhiyun 	/*
1638*4882a593Smuzhiyun 	 *	AIF thread states
1639*4882a593Smuzhiyun 	 */
1640*4882a593Smuzhiyun 	u32			aif_thread;
1641*4882a593Smuzhiyun 	struct aac_adapter_info adapter_info;
1642*4882a593Smuzhiyun 	struct aac_supplement_adapter_info supplement_adapter_info;
1643*4882a593Smuzhiyun 	/* These are in adapter info but they are in the io flow so
1644*4882a593Smuzhiyun 	 * lets break them out so we don't have to do an AND to check them
1645*4882a593Smuzhiyun 	 */
1646*4882a593Smuzhiyun 	u8			nondasd_support;
1647*4882a593Smuzhiyun 	u8			jbod;
1648*4882a593Smuzhiyun 	u8			cache_protected;
1649*4882a593Smuzhiyun 	u8			dac_support;
1650*4882a593Smuzhiyun 	u8			needs_dac;
1651*4882a593Smuzhiyun 	u8			raid_scsi_mode;
1652*4882a593Smuzhiyun 	u8			comm_interface;
1653*4882a593Smuzhiyun 	u8			raw_io_interface;
1654*4882a593Smuzhiyun 	u8			raw_io_64;
1655*4882a593Smuzhiyun 	u8			printf_enabled;
1656*4882a593Smuzhiyun 	u8			in_reset;
1657*4882a593Smuzhiyun 	u8			in_soft_reset;
1658*4882a593Smuzhiyun 	u8			msi;
1659*4882a593Smuzhiyun 	u8			sa_firmware;
1660*4882a593Smuzhiyun 	int			management_fib_count;
1661*4882a593Smuzhiyun 	spinlock_t		manage_lock;
1662*4882a593Smuzhiyun 	spinlock_t		sync_lock;
1663*4882a593Smuzhiyun 	int			sync_mode;
1664*4882a593Smuzhiyun 	struct fib		*sync_fib;
1665*4882a593Smuzhiyun 	struct list_head	sync_fib_list;
1666*4882a593Smuzhiyun 	u32			doorbell_mask;
1667*4882a593Smuzhiyun 	u32			max_msix;	/* max. MSI-X vectors */
1668*4882a593Smuzhiyun 	u32			vector_cap;	/* MSI-X vector capab.*/
1669*4882a593Smuzhiyun 	int			msi_enabled;	/* MSI/MSI-X enabled */
1670*4882a593Smuzhiyun 	atomic_t		msix_counter;
1671*4882a593Smuzhiyun 	u32			scan_counter;
1672*4882a593Smuzhiyun 	struct msix_entry	msixentry[AAC_MAX_MSIX];
1673*4882a593Smuzhiyun 	struct aac_msix_ctx	aac_msix[AAC_MAX_MSIX]; /* context */
1674*4882a593Smuzhiyun 	struct aac_hba_map_info	hba_map[AAC_MAX_BUSES][AAC_MAX_TARGETS];
1675*4882a593Smuzhiyun 	struct aac_ciss_phys_luns_resp *safw_phys_luns;
1676*4882a593Smuzhiyun 	u8			adapter_shutdown;
1677*4882a593Smuzhiyun 	u32			handle_pci_error;
1678*4882a593Smuzhiyun 	bool			init_reset;
1679*4882a593Smuzhiyun 	u8			soft_reset_support;
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun #define aac_adapter_interrupt(dev) \
1683*4882a593Smuzhiyun 	(dev)->a_ops.adapter_interrupt(dev)
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun #define aac_adapter_notify(dev, event) \
1686*4882a593Smuzhiyun 	(dev)->a_ops.adapter_notify(dev, event)
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun #define aac_adapter_disable_int(dev) \
1689*4882a593Smuzhiyun 	(dev)->a_ops.adapter_disable_int(dev)
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun #define aac_adapter_enable_int(dev) \
1692*4882a593Smuzhiyun 	(dev)->a_ops.adapter_enable_int(dev)
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun #define aac_adapter_sync_cmd(dev, command, p1, p2, p3, p4, p5, p6, status, r1, r2, r3, r4) \
1695*4882a593Smuzhiyun 	(dev)->a_ops.adapter_sync_cmd(dev, command, p1, p2, p3, p4, p5, p6, status, r1, r2, r3, r4)
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun #define aac_adapter_restart(dev, bled, reset_type) \
1698*4882a593Smuzhiyun 	((dev)->a_ops.adapter_restart(dev, bled, reset_type))
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun #define aac_adapter_start(dev) \
1701*4882a593Smuzhiyun 	((dev)->a_ops.adapter_start(dev))
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun #define aac_adapter_ioremap(dev, size) \
1704*4882a593Smuzhiyun 	(dev)->a_ops.adapter_ioremap(dev, size)
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun #define aac_adapter_deliver(fib) \
1707*4882a593Smuzhiyun 	((fib)->dev)->a_ops.adapter_deliver(fib)
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun #define aac_adapter_bounds(dev,cmd,lba) \
1710*4882a593Smuzhiyun 	dev->a_ops.adapter_bounds(dev,cmd,lba)
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun #define aac_adapter_read(fib,cmd,lba,count) \
1713*4882a593Smuzhiyun 	((fib)->dev)->a_ops.adapter_read(fib,cmd,lba,count)
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun #define aac_adapter_write(fib,cmd,lba,count,fua) \
1716*4882a593Smuzhiyun 	((fib)->dev)->a_ops.adapter_write(fib,cmd,lba,count,fua)
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun #define aac_adapter_scsi(fib,cmd) \
1719*4882a593Smuzhiyun 	((fib)->dev)->a_ops.adapter_scsi(fib,cmd)
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun #define aac_adapter_comm(dev,comm) \
1722*4882a593Smuzhiyun 	(dev)->a_ops.adapter_comm(dev, comm)
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_TIMED_OUT		(0x00000001)
1725*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG			(0x00000002)
1726*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_WAIT			(0x00000004)
1727*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_FASTRESP		(0x00000008)
1728*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_NATIVE_HBA		(0x00000010)
1729*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_NATIVE_HBA_TMF	(0x00000020)
1730*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_SCSI_CMD	(0x00000040)
1731*4882a593Smuzhiyun #define FIB_CONTEXT_FLAG_EH_RESET	(0x00000080)
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun /*
1734*4882a593Smuzhiyun  *	Define the command values
1735*4882a593Smuzhiyun  */
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun #define		Null			0
1738*4882a593Smuzhiyun #define		GetAttributes		1
1739*4882a593Smuzhiyun #define		SetAttributes		2
1740*4882a593Smuzhiyun #define		Lookup			3
1741*4882a593Smuzhiyun #define		ReadLink		4
1742*4882a593Smuzhiyun #define		Read			5
1743*4882a593Smuzhiyun #define		Write			6
1744*4882a593Smuzhiyun #define		Create			7
1745*4882a593Smuzhiyun #define		MakeDirectory		8
1746*4882a593Smuzhiyun #define		SymbolicLink		9
1747*4882a593Smuzhiyun #define		MakeNode		10
1748*4882a593Smuzhiyun #define		Removex			11
1749*4882a593Smuzhiyun #define		RemoveDirectoryx	12
1750*4882a593Smuzhiyun #define		Rename			13
1751*4882a593Smuzhiyun #define		Link			14
1752*4882a593Smuzhiyun #define		ReadDirectory		15
1753*4882a593Smuzhiyun #define		ReadDirectoryPlus	16
1754*4882a593Smuzhiyun #define		FileSystemStatus	17
1755*4882a593Smuzhiyun #define		FileSystemInfo		18
1756*4882a593Smuzhiyun #define		PathConfigure		19
1757*4882a593Smuzhiyun #define		Commit			20
1758*4882a593Smuzhiyun #define		Mount			21
1759*4882a593Smuzhiyun #define		UnMount			22
1760*4882a593Smuzhiyun #define		Newfs			23
1761*4882a593Smuzhiyun #define		FsCheck			24
1762*4882a593Smuzhiyun #define		FsSync			25
1763*4882a593Smuzhiyun #define		SimReadWrite		26
1764*4882a593Smuzhiyun #define		SetFileSystemStatus	27
1765*4882a593Smuzhiyun #define		BlockRead		28
1766*4882a593Smuzhiyun #define		BlockWrite		29
1767*4882a593Smuzhiyun #define		NvramIoctl		30
1768*4882a593Smuzhiyun #define		FsSyncWait		31
1769*4882a593Smuzhiyun #define		ClearArchiveBit		32
1770*4882a593Smuzhiyun #define		SetAcl			33
1771*4882a593Smuzhiyun #define		GetAcl			34
1772*4882a593Smuzhiyun #define		AssignAcl		35
1773*4882a593Smuzhiyun #define		FaultInsertion		36	/* Fault Insertion Command */
1774*4882a593Smuzhiyun #define		CrazyCache		37	/* Crazycache */
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun #define		MAX_FSACOMMAND_NUM	38
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun /*
1780*4882a593Smuzhiyun  *	Define the status returns. These are very unixlike although
1781*4882a593Smuzhiyun  *	most are not in fact used
1782*4882a593Smuzhiyun  */
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun #define		ST_OK		0
1785*4882a593Smuzhiyun #define		ST_PERM		1
1786*4882a593Smuzhiyun #define		ST_NOENT	2
1787*4882a593Smuzhiyun #define		ST_IO		5
1788*4882a593Smuzhiyun #define		ST_NXIO		6
1789*4882a593Smuzhiyun #define		ST_E2BIG	7
1790*4882a593Smuzhiyun #define		ST_MEDERR	8
1791*4882a593Smuzhiyun #define		ST_ACCES	13
1792*4882a593Smuzhiyun #define		ST_EXIST	17
1793*4882a593Smuzhiyun #define		ST_XDEV		18
1794*4882a593Smuzhiyun #define		ST_NODEV	19
1795*4882a593Smuzhiyun #define		ST_NOTDIR	20
1796*4882a593Smuzhiyun #define		ST_ISDIR	21
1797*4882a593Smuzhiyun #define		ST_INVAL	22
1798*4882a593Smuzhiyun #define		ST_FBIG		27
1799*4882a593Smuzhiyun #define		ST_NOSPC	28
1800*4882a593Smuzhiyun #define		ST_ROFS		30
1801*4882a593Smuzhiyun #define		ST_MLINK	31
1802*4882a593Smuzhiyun #define		ST_WOULDBLOCK	35
1803*4882a593Smuzhiyun #define		ST_NAMETOOLONG	63
1804*4882a593Smuzhiyun #define		ST_NOTEMPTY	66
1805*4882a593Smuzhiyun #define		ST_DQUOT	69
1806*4882a593Smuzhiyun #define		ST_STALE	70
1807*4882a593Smuzhiyun #define		ST_REMOTE	71
1808*4882a593Smuzhiyun #define		ST_NOT_READY	72
1809*4882a593Smuzhiyun #define		ST_BADHANDLE	10001
1810*4882a593Smuzhiyun #define		ST_NOT_SYNC	10002
1811*4882a593Smuzhiyun #define		ST_BAD_COOKIE	10003
1812*4882a593Smuzhiyun #define		ST_NOTSUPP	10004
1813*4882a593Smuzhiyun #define		ST_TOOSMALL	10005
1814*4882a593Smuzhiyun #define		ST_SERVERFAULT	10006
1815*4882a593Smuzhiyun #define		ST_BADTYPE	10007
1816*4882a593Smuzhiyun #define		ST_JUKEBOX	10008
1817*4882a593Smuzhiyun #define		ST_NOTMOUNTED	10009
1818*4882a593Smuzhiyun #define		ST_MAINTMODE	10010
1819*4882a593Smuzhiyun #define		ST_STALEACL	10011
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun /*
1822*4882a593Smuzhiyun  *	On writes how does the client want the data written.
1823*4882a593Smuzhiyun  */
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun #define	CACHE_CSTABLE		1
1826*4882a593Smuzhiyun #define CACHE_UNSTABLE		2
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun /*
1829*4882a593Smuzhiyun  *	Lets the client know at which level the data was committed on
1830*4882a593Smuzhiyun  *	a write request
1831*4882a593Smuzhiyun  */
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun #define	CMFILE_SYNCH_NVRAM	1
1834*4882a593Smuzhiyun #define	CMDATA_SYNCH_NVRAM	2
1835*4882a593Smuzhiyun #define	CMFILE_SYNCH		3
1836*4882a593Smuzhiyun #define CMDATA_SYNCH		4
1837*4882a593Smuzhiyun #define CMUNSTABLE		5
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun #define	RIO_TYPE_WRITE 			0x0000
1840*4882a593Smuzhiyun #define	RIO_TYPE_READ			0x0001
1841*4882a593Smuzhiyun #define	RIO_SUREWRITE			0x0008
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun #define RIO2_IO_TYPE			0x0003
1844*4882a593Smuzhiyun #define RIO2_IO_TYPE_WRITE		0x0000
1845*4882a593Smuzhiyun #define RIO2_IO_TYPE_READ		0x0001
1846*4882a593Smuzhiyun #define RIO2_IO_TYPE_VERIFY		0x0002
1847*4882a593Smuzhiyun #define RIO2_IO_ERROR			0x0004
1848*4882a593Smuzhiyun #define RIO2_IO_SUREWRITE		0x0008
1849*4882a593Smuzhiyun #define RIO2_SGL_CONFORMANT		0x0010
1850*4882a593Smuzhiyun #define RIO2_SG_FORMAT			0xF000
1851*4882a593Smuzhiyun #define RIO2_SG_FORMAT_ARC		0x0000
1852*4882a593Smuzhiyun #define RIO2_SG_FORMAT_SRL		0x1000
1853*4882a593Smuzhiyun #define RIO2_SG_FORMAT_IEEE1212		0x2000
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun struct aac_read
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun 	__le32		command;
1858*4882a593Smuzhiyun 	__le32		cid;
1859*4882a593Smuzhiyun 	__le32		block;
1860*4882a593Smuzhiyun 	__le32		count;
1861*4882a593Smuzhiyun 	struct sgmap	sg;	// Must be last in struct because it is variable
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun struct aac_read64
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	__le32		command;
1867*4882a593Smuzhiyun 	__le16		cid;
1868*4882a593Smuzhiyun 	__le16		sector_count;
1869*4882a593Smuzhiyun 	__le32		block;
1870*4882a593Smuzhiyun 	__le16		pad;
1871*4882a593Smuzhiyun 	__le16		flags;
1872*4882a593Smuzhiyun 	struct sgmap64	sg;	// Must be last in struct because it is variable
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun struct aac_read_reply
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun 	__le32		status;
1878*4882a593Smuzhiyun 	__le32		count;
1879*4882a593Smuzhiyun };
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun struct aac_write
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	__le32		command;
1884*4882a593Smuzhiyun 	__le32		cid;
1885*4882a593Smuzhiyun 	__le32		block;
1886*4882a593Smuzhiyun 	__le32		count;
1887*4882a593Smuzhiyun 	__le32		stable;	// Not used
1888*4882a593Smuzhiyun 	struct sgmap	sg;	// Must be last in struct because it is variable
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun struct aac_write64
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	__le32		command;
1894*4882a593Smuzhiyun 	__le16		cid;
1895*4882a593Smuzhiyun 	__le16		sector_count;
1896*4882a593Smuzhiyun 	__le32		block;
1897*4882a593Smuzhiyun 	__le16		pad;
1898*4882a593Smuzhiyun 	__le16		flags;
1899*4882a593Smuzhiyun 	struct sgmap64	sg;	// Must be last in struct because it is variable
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun struct aac_write_reply
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun 	__le32		status;
1904*4882a593Smuzhiyun 	__le32		count;
1905*4882a593Smuzhiyun 	__le32		committed;
1906*4882a593Smuzhiyun };
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun struct aac_raw_io
1909*4882a593Smuzhiyun {
1910*4882a593Smuzhiyun 	__le32		block[2];
1911*4882a593Smuzhiyun 	__le32		count;
1912*4882a593Smuzhiyun 	__le16		cid;
1913*4882a593Smuzhiyun 	__le16		flags;		/* 00 W, 01 R */
1914*4882a593Smuzhiyun 	__le16		bpTotal;	/* reserved for F/W use */
1915*4882a593Smuzhiyun 	__le16		bpComplete;	/* reserved for F/W use */
1916*4882a593Smuzhiyun 	struct sgmapraw	sg;
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun struct aac_raw_io2 {
1920*4882a593Smuzhiyun 	__le32		blockLow;
1921*4882a593Smuzhiyun 	__le32		blockHigh;
1922*4882a593Smuzhiyun 	__le32		byteCount;
1923*4882a593Smuzhiyun 	__le16		cid;
1924*4882a593Smuzhiyun 	__le16		flags;		/* RIO2 flags */
1925*4882a593Smuzhiyun 	__le32		sgeFirstSize;	/* size of first sge el. */
1926*4882a593Smuzhiyun 	__le32		sgeNominalSize;	/* size of 2nd sge el. (if conformant) */
1927*4882a593Smuzhiyun 	u8		sgeCnt;		/* only 8 bits required */
1928*4882a593Smuzhiyun 	u8		bpTotal;	/* reserved for F/W use */
1929*4882a593Smuzhiyun 	u8		bpComplete;	/* reserved for F/W use */
1930*4882a593Smuzhiyun 	u8		sgeFirstIndex;	/* reserved for F/W use */
1931*4882a593Smuzhiyun 	u8		unused[4];
1932*4882a593Smuzhiyun 	struct sge_ieee1212	sge[1];
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun #define CT_FLUSH_CACHE 129
1936*4882a593Smuzhiyun struct aac_synchronize {
1937*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
1938*4882a593Smuzhiyun 	__le32		type;		/* CT_FLUSH_CACHE */
1939*4882a593Smuzhiyun 	__le32		cid;
1940*4882a593Smuzhiyun 	__le32		parm1;
1941*4882a593Smuzhiyun 	__le32		parm2;
1942*4882a593Smuzhiyun 	__le32		parm3;
1943*4882a593Smuzhiyun 	__le32		parm4;
1944*4882a593Smuzhiyun 	__le32		count;	/* sizeof(((struct aac_synchronize_reply *)NULL)->data) */
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun struct aac_synchronize_reply {
1948*4882a593Smuzhiyun 	__le32		dummy0;
1949*4882a593Smuzhiyun 	__le32		dummy1;
1950*4882a593Smuzhiyun 	__le32		status;	/* CT_OK */
1951*4882a593Smuzhiyun 	__le32		parm1;
1952*4882a593Smuzhiyun 	__le32		parm2;
1953*4882a593Smuzhiyun 	__le32		parm3;
1954*4882a593Smuzhiyun 	__le32		parm4;
1955*4882a593Smuzhiyun 	__le32		parm5;
1956*4882a593Smuzhiyun 	u8		data[16];
1957*4882a593Smuzhiyun };
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun #define CT_POWER_MANAGEMENT	245
1960*4882a593Smuzhiyun #define CT_PM_START_UNIT	2
1961*4882a593Smuzhiyun #define CT_PM_STOP_UNIT		3
1962*4882a593Smuzhiyun #define CT_PM_UNIT_IMMEDIATE	1
1963*4882a593Smuzhiyun struct aac_power_management {
1964*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
1965*4882a593Smuzhiyun 	__le32		type;		/* CT_POWER_MANAGEMENT */
1966*4882a593Smuzhiyun 	__le32		sub;		/* CT_PM_* */
1967*4882a593Smuzhiyun 	__le32		cid;
1968*4882a593Smuzhiyun 	__le32		parm;		/* CT_PM_sub_* */
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun #define CT_PAUSE_IO    65
1972*4882a593Smuzhiyun #define CT_RELEASE_IO  66
1973*4882a593Smuzhiyun struct aac_pause {
1974*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
1975*4882a593Smuzhiyun 	__le32		type;		/* CT_PAUSE_IO */
1976*4882a593Smuzhiyun 	__le32		timeout;	/* 10ms ticks */
1977*4882a593Smuzhiyun 	__le32		min;
1978*4882a593Smuzhiyun 	__le32		noRescan;
1979*4882a593Smuzhiyun 	__le32		parm3;
1980*4882a593Smuzhiyun 	__le32		parm4;
1981*4882a593Smuzhiyun 	__le32		count;	/* sizeof(((struct aac_pause_reply *)NULL)->data) */
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun struct aac_srb
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	__le32		function;
1987*4882a593Smuzhiyun 	__le32		channel;
1988*4882a593Smuzhiyun 	__le32		id;
1989*4882a593Smuzhiyun 	__le32		lun;
1990*4882a593Smuzhiyun 	__le32		timeout;
1991*4882a593Smuzhiyun 	__le32		flags;
1992*4882a593Smuzhiyun 	__le32		count;		// Data xfer size
1993*4882a593Smuzhiyun 	__le32		retry_limit;
1994*4882a593Smuzhiyun 	__le32		cdb_size;
1995*4882a593Smuzhiyun 	u8		cdb[16];
1996*4882a593Smuzhiyun 	struct	sgmap	sg;
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun /*
2000*4882a593Smuzhiyun  * This and associated data structs are used by the
2001*4882a593Smuzhiyun  * ioctl caller and are in cpu order.
2002*4882a593Smuzhiyun  */
2003*4882a593Smuzhiyun struct user_aac_srb
2004*4882a593Smuzhiyun {
2005*4882a593Smuzhiyun 	u32		function;
2006*4882a593Smuzhiyun 	u32		channel;
2007*4882a593Smuzhiyun 	u32		id;
2008*4882a593Smuzhiyun 	u32		lun;
2009*4882a593Smuzhiyun 	u32		timeout;
2010*4882a593Smuzhiyun 	u32		flags;
2011*4882a593Smuzhiyun 	u32		count;		// Data xfer size
2012*4882a593Smuzhiyun 	u32		retry_limit;
2013*4882a593Smuzhiyun 	u32		cdb_size;
2014*4882a593Smuzhiyun 	u8		cdb[16];
2015*4882a593Smuzhiyun 	struct	user_sgmap	sg;
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun #define		AAC_SENSE_BUFFERSIZE	 30
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun struct aac_srb_reply
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun 	__le32		status;
2023*4882a593Smuzhiyun 	__le32		srb_status;
2024*4882a593Smuzhiyun 	__le32		scsi_status;
2025*4882a593Smuzhiyun 	__le32		data_xfer_length;
2026*4882a593Smuzhiyun 	__le32		sense_data_size;
2027*4882a593Smuzhiyun 	u8		sense_data[AAC_SENSE_BUFFERSIZE]; // Can this be SCSI_SENSE_BUFFERSIZE
2028*4882a593Smuzhiyun };
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun struct aac_srb_unit {
2031*4882a593Smuzhiyun 	struct aac_srb		srb;
2032*4882a593Smuzhiyun 	struct aac_srb_reply	srb_reply;
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun /*
2036*4882a593Smuzhiyun  * SRB Flags
2037*4882a593Smuzhiyun  */
2038*4882a593Smuzhiyun #define		SRB_NoDataXfer		 0x0000
2039*4882a593Smuzhiyun #define		SRB_DisableDisconnect	 0x0004
2040*4882a593Smuzhiyun #define		SRB_DisableSynchTransfer 0x0008
2041*4882a593Smuzhiyun #define		SRB_BypassFrozenQueue	 0x0010
2042*4882a593Smuzhiyun #define		SRB_DisableAutosense	 0x0020
2043*4882a593Smuzhiyun #define		SRB_DataIn		 0x0040
2044*4882a593Smuzhiyun #define		SRB_DataOut		 0x0080
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun /*
2047*4882a593Smuzhiyun  * SRB Functions - set in aac_srb->function
2048*4882a593Smuzhiyun  */
2049*4882a593Smuzhiyun #define	SRBF_ExecuteScsi	0x0000
2050*4882a593Smuzhiyun #define	SRBF_ClaimDevice	0x0001
2051*4882a593Smuzhiyun #define	SRBF_IO_Control		0x0002
2052*4882a593Smuzhiyun #define	SRBF_ReceiveEvent	0x0003
2053*4882a593Smuzhiyun #define	SRBF_ReleaseQueue	0x0004
2054*4882a593Smuzhiyun #define	SRBF_AttachDevice	0x0005
2055*4882a593Smuzhiyun #define	SRBF_ReleaseDevice	0x0006
2056*4882a593Smuzhiyun #define	SRBF_Shutdown		0x0007
2057*4882a593Smuzhiyun #define	SRBF_Flush		0x0008
2058*4882a593Smuzhiyun #define	SRBF_AbortCommand	0x0010
2059*4882a593Smuzhiyun #define	SRBF_ReleaseRecovery	0x0011
2060*4882a593Smuzhiyun #define	SRBF_ResetBus		0x0012
2061*4882a593Smuzhiyun #define	SRBF_ResetDevice	0x0013
2062*4882a593Smuzhiyun #define	SRBF_TerminateIO	0x0014
2063*4882a593Smuzhiyun #define	SRBF_FlushQueue		0x0015
2064*4882a593Smuzhiyun #define	SRBF_RemoveDevice	0x0016
2065*4882a593Smuzhiyun #define	SRBF_DomainValidation	0x0017
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun /*
2068*4882a593Smuzhiyun  * SRB SCSI Status - set in aac_srb->scsi_status
2069*4882a593Smuzhiyun  */
2070*4882a593Smuzhiyun #define SRB_STATUS_PENDING                  0x00
2071*4882a593Smuzhiyun #define SRB_STATUS_SUCCESS                  0x01
2072*4882a593Smuzhiyun #define SRB_STATUS_ABORTED                  0x02
2073*4882a593Smuzhiyun #define SRB_STATUS_ABORT_FAILED             0x03
2074*4882a593Smuzhiyun #define SRB_STATUS_ERROR                    0x04
2075*4882a593Smuzhiyun #define SRB_STATUS_BUSY                     0x05
2076*4882a593Smuzhiyun #define SRB_STATUS_INVALID_REQUEST          0x06
2077*4882a593Smuzhiyun #define SRB_STATUS_INVALID_PATH_ID          0x07
2078*4882a593Smuzhiyun #define SRB_STATUS_NO_DEVICE                0x08
2079*4882a593Smuzhiyun #define SRB_STATUS_TIMEOUT                  0x09
2080*4882a593Smuzhiyun #define SRB_STATUS_SELECTION_TIMEOUT        0x0A
2081*4882a593Smuzhiyun #define SRB_STATUS_COMMAND_TIMEOUT          0x0B
2082*4882a593Smuzhiyun #define SRB_STATUS_MESSAGE_REJECTED         0x0D
2083*4882a593Smuzhiyun #define SRB_STATUS_BUS_RESET                0x0E
2084*4882a593Smuzhiyun #define SRB_STATUS_PARITY_ERROR             0x0F
2085*4882a593Smuzhiyun #define SRB_STATUS_REQUEST_SENSE_FAILED     0x10
2086*4882a593Smuzhiyun #define SRB_STATUS_NO_HBA                   0x11
2087*4882a593Smuzhiyun #define SRB_STATUS_DATA_OVERRUN             0x12
2088*4882a593Smuzhiyun #define SRB_STATUS_UNEXPECTED_BUS_FREE      0x13
2089*4882a593Smuzhiyun #define SRB_STATUS_PHASE_SEQUENCE_FAILURE   0x14
2090*4882a593Smuzhiyun #define SRB_STATUS_BAD_SRB_BLOCK_LENGTH     0x15
2091*4882a593Smuzhiyun #define SRB_STATUS_REQUEST_FLUSHED          0x16
2092*4882a593Smuzhiyun #define SRB_STATUS_DELAYED_RETRY	    0x17
2093*4882a593Smuzhiyun #define SRB_STATUS_INVALID_LUN              0x20
2094*4882a593Smuzhiyun #define SRB_STATUS_INVALID_TARGET_ID        0x21
2095*4882a593Smuzhiyun #define SRB_STATUS_BAD_FUNCTION             0x22
2096*4882a593Smuzhiyun #define SRB_STATUS_ERROR_RECOVERY           0x23
2097*4882a593Smuzhiyun #define SRB_STATUS_NOT_STARTED		    0x24
2098*4882a593Smuzhiyun #define SRB_STATUS_NOT_IN_USE		    0x30
2099*4882a593Smuzhiyun #define SRB_STATUS_FORCE_ABORT		    0x31
2100*4882a593Smuzhiyun #define SRB_STATUS_DOMAIN_VALIDATION_FAIL   0x32
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun /*
2103*4882a593Smuzhiyun  * Object-Server / Volume-Manager Dispatch Classes
2104*4882a593Smuzhiyun  */
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun #define		VM_Null			0
2107*4882a593Smuzhiyun #define		VM_NameServe		1
2108*4882a593Smuzhiyun #define		VM_ContainerConfig	2
2109*4882a593Smuzhiyun #define		VM_Ioctl		3
2110*4882a593Smuzhiyun #define		VM_FilesystemIoctl	4
2111*4882a593Smuzhiyun #define		VM_CloseAll		5
2112*4882a593Smuzhiyun #define		VM_CtBlockRead		6
2113*4882a593Smuzhiyun #define		VM_CtBlockWrite		7
2114*4882a593Smuzhiyun #define		VM_SliceBlockRead	8	/* raw access to configured "storage objects" */
2115*4882a593Smuzhiyun #define		VM_SliceBlockWrite	9
2116*4882a593Smuzhiyun #define		VM_DriveBlockRead	10	/* raw access to physical devices */
2117*4882a593Smuzhiyun #define		VM_DriveBlockWrite	11
2118*4882a593Smuzhiyun #define		VM_EnclosureMgt		12	/* enclosure management */
2119*4882a593Smuzhiyun #define		VM_Unused		13	/* used to be diskset management */
2120*4882a593Smuzhiyun #define		VM_CtBlockVerify	14
2121*4882a593Smuzhiyun #define		VM_CtPerf		15	/* performance test */
2122*4882a593Smuzhiyun #define		VM_CtBlockRead64	16
2123*4882a593Smuzhiyun #define		VM_CtBlockWrite64	17
2124*4882a593Smuzhiyun #define		VM_CtBlockVerify64	18
2125*4882a593Smuzhiyun #define		VM_CtHostRead64		19
2126*4882a593Smuzhiyun #define		VM_CtHostWrite64	20
2127*4882a593Smuzhiyun #define		VM_DrvErrTblLog		21
2128*4882a593Smuzhiyun #define		VM_NameServe64		22
2129*4882a593Smuzhiyun #define		VM_NameServeAllBlk	30
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun #define		MAX_VMCOMMAND_NUM	23	/* used for sizing stats array - leave last */
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun /*
2134*4882a593Smuzhiyun  *	Descriptive information (eg, vital stats)
2135*4882a593Smuzhiyun  *	that a content manager might report.  The
2136*4882a593Smuzhiyun  *	FileArray filesystem component is one example
2137*4882a593Smuzhiyun  *	of a content manager.  Raw mode might be
2138*4882a593Smuzhiyun  *	another.
2139*4882a593Smuzhiyun  */
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun struct aac_fsinfo {
2142*4882a593Smuzhiyun 	__le32  fsTotalSize;	/* Consumed by fs, incl. metadata */
2143*4882a593Smuzhiyun 	__le32  fsBlockSize;
2144*4882a593Smuzhiyun 	__le32  fsFragSize;
2145*4882a593Smuzhiyun 	__le32  fsMaxExtendSize;
2146*4882a593Smuzhiyun 	__le32  fsSpaceUnits;
2147*4882a593Smuzhiyun 	__le32  fsMaxNumFiles;
2148*4882a593Smuzhiyun 	__le32  fsNumFreeFiles;
2149*4882a593Smuzhiyun 	__le32  fsInodeDensity;
2150*4882a593Smuzhiyun };	/* valid iff ObjType == FT_FILESYS && !(ContentState & FSCS_NOTCLEAN) */
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun struct  aac_blockdevinfo {
2153*4882a593Smuzhiyun 	__le32	block_size;
2154*4882a593Smuzhiyun 	__le32  logical_phys_map;
2155*4882a593Smuzhiyun 	u8	identifier[16];
2156*4882a593Smuzhiyun };
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun union aac_contentinfo {
2159*4882a593Smuzhiyun 	struct	aac_fsinfo		filesys;
2160*4882a593Smuzhiyun 	struct	aac_blockdevinfo	bdevinfo;
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun /*
2164*4882a593Smuzhiyun  *	Query for Container Configuration Status
2165*4882a593Smuzhiyun  */
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun #define CT_GET_CONFIG_STATUS 147
2168*4882a593Smuzhiyun struct aac_get_config_status {
2169*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
2170*4882a593Smuzhiyun 	__le32		type;		/* CT_GET_CONFIG_STATUS */
2171*4882a593Smuzhiyun 	__le32		parm1;
2172*4882a593Smuzhiyun 	__le32		parm2;
2173*4882a593Smuzhiyun 	__le32		parm3;
2174*4882a593Smuzhiyun 	__le32		parm4;
2175*4882a593Smuzhiyun 	__le32		parm5;
2176*4882a593Smuzhiyun 	__le32		count;	/* sizeof(((struct aac_get_config_status_resp *)NULL)->data) */
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun #define CFACT_CONTINUE 0
2180*4882a593Smuzhiyun #define CFACT_PAUSE    1
2181*4882a593Smuzhiyun #define CFACT_ABORT    2
2182*4882a593Smuzhiyun struct aac_get_config_status_resp {
2183*4882a593Smuzhiyun 	__le32		response; /* ST_OK */
2184*4882a593Smuzhiyun 	__le32		dummy0;
2185*4882a593Smuzhiyun 	__le32		status;	/* CT_OK */
2186*4882a593Smuzhiyun 	__le32		parm1;
2187*4882a593Smuzhiyun 	__le32		parm2;
2188*4882a593Smuzhiyun 	__le32		parm3;
2189*4882a593Smuzhiyun 	__le32		parm4;
2190*4882a593Smuzhiyun 	__le32		parm5;
2191*4882a593Smuzhiyun 	struct {
2192*4882a593Smuzhiyun 		__le32	action; /* CFACT_CONTINUE, CFACT_PAUSE or CFACT_ABORT */
2193*4882a593Smuzhiyun 		__le16	flags;
2194*4882a593Smuzhiyun 		__le16	count;
2195*4882a593Smuzhiyun 	}		data;
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun /*
2199*4882a593Smuzhiyun  *	Accept the configuration as-is
2200*4882a593Smuzhiyun  */
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun #define CT_COMMIT_CONFIG 152
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun struct aac_commit_config {
2205*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
2206*4882a593Smuzhiyun 	__le32		type;		/* CT_COMMIT_CONFIG */
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun /*
2210*4882a593Smuzhiyun  *	Query for Container Configuration Status
2211*4882a593Smuzhiyun  */
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun #define CT_GET_CONTAINER_COUNT 4
2214*4882a593Smuzhiyun struct aac_get_container_count {
2215*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
2216*4882a593Smuzhiyun 	__le32		type;		/* CT_GET_CONTAINER_COUNT */
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun struct aac_get_container_count_resp {
2220*4882a593Smuzhiyun 	__le32		response; /* ST_OK */
2221*4882a593Smuzhiyun 	__le32		dummy0;
2222*4882a593Smuzhiyun 	__le32		MaxContainers;
2223*4882a593Smuzhiyun 	__le32		ContainerSwitchEntries;
2224*4882a593Smuzhiyun 	__le32		MaxPartitions;
2225*4882a593Smuzhiyun 	__le32		MaxSimpleVolumes;
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun /*
2230*4882a593Smuzhiyun  *	Query for "mountable" objects, ie, objects that are typically
2231*4882a593Smuzhiyun  *	associated with a drive letter on the client (host) side.
2232*4882a593Smuzhiyun  */
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun struct aac_mntent {
2235*4882a593Smuzhiyun 	__le32			oid;
2236*4882a593Smuzhiyun 	u8			name[16];	/* if applicable */
2237*4882a593Smuzhiyun 	struct creation_info	create_info;	/* if applicable */
2238*4882a593Smuzhiyun 	__le32			capacity;
2239*4882a593Smuzhiyun 	__le32			vol;		/* substrate structure */
2240*4882a593Smuzhiyun 	__le32			obj;		/* FT_FILESYS, etc. */
2241*4882a593Smuzhiyun 	__le32			state;		/* unready for mounting,
2242*4882a593Smuzhiyun 						   readonly, etc. */
2243*4882a593Smuzhiyun 	union aac_contentinfo	fileinfo;	/* Info specific to content
2244*4882a593Smuzhiyun 						   manager (eg, filesystem) */
2245*4882a593Smuzhiyun 	__le32			altoid;		/* != oid <==> snapshot or
2246*4882a593Smuzhiyun 						   broken mirror exists */
2247*4882a593Smuzhiyun 	__le32			capacityhigh;
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun #define FSCS_NOTCLEAN	0x0001  /* fsck is necessary before mounting */
2251*4882a593Smuzhiyun #define FSCS_READONLY	0x0002	/* possible result of broken mirror */
2252*4882a593Smuzhiyun #define FSCS_HIDDEN	0x0004	/* should be ignored - set during a clear */
2253*4882a593Smuzhiyun #define FSCS_NOT_READY	0x0008	/* Array spinning up to fulfil request */
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun struct aac_query_mount {
2256*4882a593Smuzhiyun 	__le32		command;
2257*4882a593Smuzhiyun 	__le32		type;
2258*4882a593Smuzhiyun 	__le32		count;
2259*4882a593Smuzhiyun };
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun struct aac_mount {
2262*4882a593Smuzhiyun 	__le32		status;
2263*4882a593Smuzhiyun 	__le32		type;           /* should be same as that requested */
2264*4882a593Smuzhiyun 	__le32		count;
2265*4882a593Smuzhiyun 	struct aac_mntent mnt[1];
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun #define CT_READ_NAME 130
2269*4882a593Smuzhiyun struct aac_get_name {
2270*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
2271*4882a593Smuzhiyun 	__le32		type;		/* CT_READ_NAME */
2272*4882a593Smuzhiyun 	__le32		cid;
2273*4882a593Smuzhiyun 	__le32		parm1;
2274*4882a593Smuzhiyun 	__le32		parm2;
2275*4882a593Smuzhiyun 	__le32		parm3;
2276*4882a593Smuzhiyun 	__le32		parm4;
2277*4882a593Smuzhiyun 	__le32		count;	/* sizeof(((struct aac_get_name_resp *)NULL)->data) */
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun struct aac_get_name_resp {
2281*4882a593Smuzhiyun 	__le32		dummy0;
2282*4882a593Smuzhiyun 	__le32		dummy1;
2283*4882a593Smuzhiyun 	__le32		status;	/* CT_OK */
2284*4882a593Smuzhiyun 	__le32		parm1;
2285*4882a593Smuzhiyun 	__le32		parm2;
2286*4882a593Smuzhiyun 	__le32		parm3;
2287*4882a593Smuzhiyun 	__le32		parm4;
2288*4882a593Smuzhiyun 	__le32		parm5;
2289*4882a593Smuzhiyun 	u8		data[17];
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun #define CT_CID_TO_32BITS_UID 165
2293*4882a593Smuzhiyun struct aac_get_serial {
2294*4882a593Smuzhiyun 	__le32		command;	/* VM_ContainerConfig */
2295*4882a593Smuzhiyun 	__le32		type;		/* CT_CID_TO_32BITS_UID */
2296*4882a593Smuzhiyun 	__le32		cid;
2297*4882a593Smuzhiyun };
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun struct aac_get_serial_resp {
2300*4882a593Smuzhiyun 	__le32		dummy0;
2301*4882a593Smuzhiyun 	__le32		dummy1;
2302*4882a593Smuzhiyun 	__le32		status;	/* CT_OK */
2303*4882a593Smuzhiyun 	__le32		uid;
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun /*
2307*4882a593Smuzhiyun  * The following command is sent to shut down each container.
2308*4882a593Smuzhiyun  */
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun struct aac_close {
2311*4882a593Smuzhiyun 	__le32	command;
2312*4882a593Smuzhiyun 	__le32	cid;
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun struct aac_query_disk
2316*4882a593Smuzhiyun {
2317*4882a593Smuzhiyun 	s32	cnum;
2318*4882a593Smuzhiyun 	s32	bus;
2319*4882a593Smuzhiyun 	s32	id;
2320*4882a593Smuzhiyun 	s32	lun;
2321*4882a593Smuzhiyun 	u32	valid;
2322*4882a593Smuzhiyun 	u32	locked;
2323*4882a593Smuzhiyun 	u32	deleted;
2324*4882a593Smuzhiyun 	s32	instance;
2325*4882a593Smuzhiyun 	s8	name[10];
2326*4882a593Smuzhiyun 	u32	unmapped;
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun struct aac_delete_disk {
2330*4882a593Smuzhiyun 	u32	disknum;
2331*4882a593Smuzhiyun 	u32	cnum;
2332*4882a593Smuzhiyun };
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun struct fib_ioctl
2335*4882a593Smuzhiyun {
2336*4882a593Smuzhiyun 	u32	fibctx;
2337*4882a593Smuzhiyun 	s32	wait;
2338*4882a593Smuzhiyun 	char	__user *fib;
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun struct revision
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun 	u32 compat;
2344*4882a593Smuzhiyun 	__le32 version;
2345*4882a593Smuzhiyun 	__le32 build;
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun /*
2350*4882a593Smuzhiyun  *	Ugly - non Linux like ioctl coding for back compat.
2351*4882a593Smuzhiyun  */
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun #define CTL_CODE(function, method) (                 \
2354*4882a593Smuzhiyun     (4<< 16) | ((function) << 2) | (method) \
2355*4882a593Smuzhiyun )
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun /*
2358*4882a593Smuzhiyun  *	Define the method codes for how buffers are passed for I/O and FS
2359*4882a593Smuzhiyun  *	controls
2360*4882a593Smuzhiyun  */
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun #define METHOD_BUFFERED                 0
2363*4882a593Smuzhiyun #define METHOD_NEITHER                  3
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun /*
2366*4882a593Smuzhiyun  *	Filesystem ioctls
2367*4882a593Smuzhiyun  */
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun #define FSACTL_SENDFIB				CTL_CODE(2050, METHOD_BUFFERED)
2370*4882a593Smuzhiyun #define FSACTL_SEND_RAW_SRB			CTL_CODE(2067, METHOD_BUFFERED)
2371*4882a593Smuzhiyun #define FSACTL_DELETE_DISK			0x163
2372*4882a593Smuzhiyun #define FSACTL_QUERY_DISK			0x173
2373*4882a593Smuzhiyun #define FSACTL_OPEN_GET_ADAPTER_FIB		CTL_CODE(2100, METHOD_BUFFERED)
2374*4882a593Smuzhiyun #define FSACTL_GET_NEXT_ADAPTER_FIB		CTL_CODE(2101, METHOD_BUFFERED)
2375*4882a593Smuzhiyun #define FSACTL_CLOSE_GET_ADAPTER_FIB		CTL_CODE(2102, METHOD_BUFFERED)
2376*4882a593Smuzhiyun #define FSACTL_MINIPORT_REV_CHECK               CTL_CODE(2107, METHOD_BUFFERED)
2377*4882a593Smuzhiyun #define FSACTL_GET_PCI_INFO			CTL_CODE(2119, METHOD_BUFFERED)
2378*4882a593Smuzhiyun #define FSACTL_FORCE_DELETE_DISK		CTL_CODE(2120, METHOD_NEITHER)
2379*4882a593Smuzhiyun #define FSACTL_GET_CONTAINERS			2131
2380*4882a593Smuzhiyun #define FSACTL_SEND_LARGE_FIB			CTL_CODE(2138, METHOD_BUFFERED)
2381*4882a593Smuzhiyun #define FSACTL_RESET_IOP			CTL_CODE(2140, METHOD_BUFFERED)
2382*4882a593Smuzhiyun #define FSACTL_GET_HBA_INFO			CTL_CODE(2150, METHOD_BUFFERED)
2383*4882a593Smuzhiyun /* flags defined for IOP & HW SOFT RESET */
2384*4882a593Smuzhiyun #define HW_IOP_RESET				0x01
2385*4882a593Smuzhiyun #define HW_SOFT_RESET				0x02
2386*4882a593Smuzhiyun #define IOP_HWSOFT_RESET			(HW_IOP_RESET | HW_SOFT_RESET)
2387*4882a593Smuzhiyun /* HW Soft Reset register offset */
2388*4882a593Smuzhiyun #define IBW_SWR_OFFSET				0x4000
2389*4882a593Smuzhiyun #define SOFT_RESET_TIME			60
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun struct aac_common
2394*4882a593Smuzhiyun {
2395*4882a593Smuzhiyun 	/*
2396*4882a593Smuzhiyun 	 *	If this value is set to 1 then interrupt moderation will occur
2397*4882a593Smuzhiyun 	 *	in the base commuication support.
2398*4882a593Smuzhiyun 	 */
2399*4882a593Smuzhiyun 	u32 irq_mod;
2400*4882a593Smuzhiyun 	u32 peak_fibs;
2401*4882a593Smuzhiyun 	u32 zero_fibs;
2402*4882a593Smuzhiyun 	u32 fib_timeouts;
2403*4882a593Smuzhiyun 	/*
2404*4882a593Smuzhiyun 	 *	Statistical counters in debug mode
2405*4882a593Smuzhiyun 	 */
2406*4882a593Smuzhiyun #ifdef DBG
2407*4882a593Smuzhiyun 	u32 FibsSent;
2408*4882a593Smuzhiyun 	u32 FibRecved;
2409*4882a593Smuzhiyun 	u32 NativeSent;
2410*4882a593Smuzhiyun 	u32 NativeRecved;
2411*4882a593Smuzhiyun 	u32 NoResponseSent;
2412*4882a593Smuzhiyun 	u32 NoResponseRecved;
2413*4882a593Smuzhiyun 	u32 AsyncSent;
2414*4882a593Smuzhiyun 	u32 AsyncRecved;
2415*4882a593Smuzhiyun 	u32 NormalSent;
2416*4882a593Smuzhiyun 	u32 NormalRecved;
2417*4882a593Smuzhiyun #endif
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun extern struct aac_common aac_config;
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun /*
2423*4882a593Smuzhiyun  * This is for management ioctl purpose only.
2424*4882a593Smuzhiyun  */
2425*4882a593Smuzhiyun struct aac_hba_info {
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	u8	driver_name[50];
2428*4882a593Smuzhiyun 	u8	adapter_number;
2429*4882a593Smuzhiyun 	u8	system_io_bus_number;
2430*4882a593Smuzhiyun 	u8	device_number;
2431*4882a593Smuzhiyun 	u32	function_number;
2432*4882a593Smuzhiyun 	u32	vendor_id;
2433*4882a593Smuzhiyun 	u32	device_id;
2434*4882a593Smuzhiyun 	u32	sub_vendor_id;
2435*4882a593Smuzhiyun 	u32	sub_system_id;
2436*4882a593Smuzhiyun 	u32	mapped_base_address_size;
2437*4882a593Smuzhiyun 	u32	base_physical_address_high_part;
2438*4882a593Smuzhiyun 	u32	base_physical_address_low_part;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	u32	max_command_size;
2441*4882a593Smuzhiyun 	u32	max_fib_size;
2442*4882a593Smuzhiyun 	u32	max_scatter_gather_from_os;
2443*4882a593Smuzhiyun 	u32	max_scatter_gather_to_fw;
2444*4882a593Smuzhiyun 	u32	max_outstanding_fibs;
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	u32	queue_start_threshold;
2447*4882a593Smuzhiyun 	u32	queue_dump_threshold;
2448*4882a593Smuzhiyun 	u32	max_io_size_queued;
2449*4882a593Smuzhiyun 	u32	outstanding_io;
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	u32	firmware_build_number;
2452*4882a593Smuzhiyun 	u32	bios_build_number;
2453*4882a593Smuzhiyun 	u32	driver_build_number;
2454*4882a593Smuzhiyun 	u32	serial_number_high_part;
2455*4882a593Smuzhiyun 	u32	serial_number_low_part;
2456*4882a593Smuzhiyun 	u32	supported_options;
2457*4882a593Smuzhiyun 	u32	feature_bits;
2458*4882a593Smuzhiyun 	u32	currentnumber_ports;
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	u8	new_comm_interface:1;
2461*4882a593Smuzhiyun 	u8	new_commands_supported:1;
2462*4882a593Smuzhiyun 	u8	disable_passthrough:1;
2463*4882a593Smuzhiyun 	u8	expose_non_dasd:1;
2464*4882a593Smuzhiyun 	u8	queue_allowed:1;
2465*4882a593Smuzhiyun 	u8	bled_check_enabled:1;
2466*4882a593Smuzhiyun 	u8	reserved1:1;
2467*4882a593Smuzhiyun 	u8	reserted2:1;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	u32	reserved3[10];
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun };
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun /*
2474*4882a593Smuzhiyun  *	The following macro is used when sending and receiving FIBs. It is
2475*4882a593Smuzhiyun  *	only used for debugging.
2476*4882a593Smuzhiyun  */
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun #ifdef DBG
2479*4882a593Smuzhiyun #define	FIB_COUNTER_INCREMENT(counter)		(counter)++
2480*4882a593Smuzhiyun #else
2481*4882a593Smuzhiyun #define	FIB_COUNTER_INCREMENT(counter)
2482*4882a593Smuzhiyun #endif
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun /*
2485*4882a593Smuzhiyun  *	Adapter direct commands
2486*4882a593Smuzhiyun  *	Monitor/Kernel API
2487*4882a593Smuzhiyun  */
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun #define	BREAKPOINT_REQUEST		0x00000004
2490*4882a593Smuzhiyun #define	INIT_STRUCT_BASE_ADDRESS	0x00000005
2491*4882a593Smuzhiyun #define READ_PERMANENT_PARAMETERS	0x0000000a
2492*4882a593Smuzhiyun #define WRITE_PERMANENT_PARAMETERS	0x0000000b
2493*4882a593Smuzhiyun #define HOST_CRASHING			0x0000000d
2494*4882a593Smuzhiyun #define	SEND_SYNCHRONOUS_FIB		0x0000000c
2495*4882a593Smuzhiyun #define COMMAND_POST_RESULTS		0x00000014
2496*4882a593Smuzhiyun #define GET_ADAPTER_PROPERTIES		0x00000019
2497*4882a593Smuzhiyun #define GET_DRIVER_BUFFER_PROPERTIES	0x00000023
2498*4882a593Smuzhiyun #define RCV_TEMP_READINGS		0x00000025
2499*4882a593Smuzhiyun #define GET_COMM_PREFERRED_SETTINGS	0x00000026
2500*4882a593Smuzhiyun #define IOP_RESET_FW_FIB_DUMP		0x00000034
2501*4882a593Smuzhiyun #define DROP_IO			0x00000035
2502*4882a593Smuzhiyun #define IOP_RESET			0x00001000
2503*4882a593Smuzhiyun #define IOP_RESET_ALWAYS		0x00001001
2504*4882a593Smuzhiyun #define RE_INIT_ADAPTER		0x000000ee
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun #define IOP_SRC_RESET_MASK		0x00000100
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun /*
2509*4882a593Smuzhiyun  *	Adapter Status Register
2510*4882a593Smuzhiyun  *
2511*4882a593Smuzhiyun  *  Phase Staus mailbox is 32bits:
2512*4882a593Smuzhiyun  *	<31:16> = Phase Status
2513*4882a593Smuzhiyun  *	<15:0>  = Phase
2514*4882a593Smuzhiyun  *
2515*4882a593Smuzhiyun  *	The adapter reports is present state through the phase.  Only
2516*4882a593Smuzhiyun  *	a single phase should be ever be set.  Each phase can have multiple
2517*4882a593Smuzhiyun  *	phase status bits to provide more detailed information about the
2518*4882a593Smuzhiyun  *	state of the board.  Care should be taken to ensure that any phase
2519*4882a593Smuzhiyun  *	status bits that are set when changing the phase are also valid
2520*4882a593Smuzhiyun  *	for the new phase or be cleared out.  Adapter software (monitor,
2521*4882a593Smuzhiyun  *	iflash, kernel) is responsible for properly maintining the phase
2522*4882a593Smuzhiyun  *	status mailbox when it is running.
2523*4882a593Smuzhiyun  *
2524*4882a593Smuzhiyun  *	MONKER_API Phases
2525*4882a593Smuzhiyun  *
2526*4882a593Smuzhiyun  *	Phases are bit oriented.  It is NOT valid  to have multiple bits set
2527*4882a593Smuzhiyun  */
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun #define	SELF_TEST_FAILED		0x00000004
2530*4882a593Smuzhiyun #define	MONITOR_PANIC			0x00000020
2531*4882a593Smuzhiyun #define	KERNEL_BOOTING			0x00000040
2532*4882a593Smuzhiyun #define	KERNEL_UP_AND_RUNNING		0x00000080
2533*4882a593Smuzhiyun #define	KERNEL_PANIC			0x00000100
2534*4882a593Smuzhiyun #define	FLASH_UPD_PENDING		0x00002000
2535*4882a593Smuzhiyun #define	FLASH_UPD_SUCCESS		0x00004000
2536*4882a593Smuzhiyun #define	FLASH_UPD_FAILED		0x00008000
2537*4882a593Smuzhiyun #define	INVALID_OMR			0xffffffff
2538*4882a593Smuzhiyun #define	FWUPD_TIMEOUT			(5 * 60)
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun /*
2541*4882a593Smuzhiyun  *	Doorbell bit defines
2542*4882a593Smuzhiyun  */
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun #define DoorBellSyncCmdAvailable	(1<<0)	/* Host -> Adapter */
2545*4882a593Smuzhiyun #define DoorBellPrintfDone		(1<<5)	/* Host -> Adapter */
2546*4882a593Smuzhiyun #define DoorBellAdapterNormCmdReady	(1<<1)	/* Adapter -> Host */
2547*4882a593Smuzhiyun #define DoorBellAdapterNormRespReady	(1<<2)	/* Adapter -> Host */
2548*4882a593Smuzhiyun #define DoorBellAdapterNormCmdNotFull	(1<<3)	/* Adapter -> Host */
2549*4882a593Smuzhiyun #define DoorBellAdapterNormRespNotFull	(1<<4)	/* Adapter -> Host */
2550*4882a593Smuzhiyun #define DoorBellPrintfReady		(1<<5)	/* Adapter -> Host */
2551*4882a593Smuzhiyun #define DoorBellAifPending		(1<<6)	/* Adapter -> Host */
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun /* PMC specific outbound doorbell bits */
2554*4882a593Smuzhiyun #define PmDoorBellResponseSent		(1<<1)	/* Adapter -> Host */
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun /*
2557*4882a593Smuzhiyun  *	For FIB communication, we need all of the following things
2558*4882a593Smuzhiyun  *	to send back to the user.
2559*4882a593Smuzhiyun  */
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun #define		AifCmdEventNotify	1	/* Notify of event */
2562*4882a593Smuzhiyun #define			AifEnConfigChange	3	/* Adapter configuration change */
2563*4882a593Smuzhiyun #define			AifEnContainerChange	4	/* Container configuration change */
2564*4882a593Smuzhiyun #define			AifEnDeviceFailure	5	/* SCSI device failed */
2565*4882a593Smuzhiyun #define			AifEnEnclosureManagement 13	/* EM_DRIVE_* */
2566*4882a593Smuzhiyun #define				EM_DRIVE_INSERTION	31
2567*4882a593Smuzhiyun #define				EM_DRIVE_REMOVAL	32
2568*4882a593Smuzhiyun #define			EM_SES_DRIVE_INSERTION	33
2569*4882a593Smuzhiyun #define			EM_SES_DRIVE_REMOVAL	26
2570*4882a593Smuzhiyun #define			AifEnBatteryEvent	14	/* Change in Battery State */
2571*4882a593Smuzhiyun #define			AifEnAddContainer	15	/* A new array was created */
2572*4882a593Smuzhiyun #define			AifEnDeleteContainer	16	/* A container was deleted */
2573*4882a593Smuzhiyun #define			AifEnExpEvent		23	/* Firmware Event Log */
2574*4882a593Smuzhiyun #define			AifExeFirmwarePanic	3	/* Firmware Event Panic */
2575*4882a593Smuzhiyun #define			AifHighPriority		3	/* Highest Priority Event */
2576*4882a593Smuzhiyun #define			AifEnAddJBOD		30	/* JBOD created */
2577*4882a593Smuzhiyun #define			AifEnDeleteJBOD		31	/* JBOD deleted */
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun #define			AifBuManagerEvent		42 /* Bu management*/
2580*4882a593Smuzhiyun #define			AifBuCacheDataLoss		10
2581*4882a593Smuzhiyun #define			AifBuCacheDataRecover	11
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun #define		AifCmdJobProgress	2	/* Progress report */
2584*4882a593Smuzhiyun #define			AifJobCtrZero	101	/* Array Zero progress */
2585*4882a593Smuzhiyun #define			AifJobStsSuccess 1	/* Job completes */
2586*4882a593Smuzhiyun #define			AifJobStsRunning 102	/* Job running */
2587*4882a593Smuzhiyun #define		AifCmdAPIReport		3	/* Report from other user of API */
2588*4882a593Smuzhiyun #define		AifCmdDriverNotify	4	/* Notify host driver of event */
2589*4882a593Smuzhiyun #define			AifDenMorphComplete 200	/* A morph operation completed */
2590*4882a593Smuzhiyun #define			AifDenVolumeExtendComplete 201 /* A volume extend completed */
2591*4882a593Smuzhiyun #define		AifReqJobList		100	/* Gets back complete job list */
2592*4882a593Smuzhiyun #define		AifReqJobsForCtr	101	/* Gets back jobs for specific container */
2593*4882a593Smuzhiyun #define		AifReqJobsForScsi	102	/* Gets back jobs for specific SCSI device */
2594*4882a593Smuzhiyun #define		AifReqJobReport		103	/* Gets back a specific job report or list of them */
2595*4882a593Smuzhiyun #define		AifReqTerminateJob	104	/* Terminates job */
2596*4882a593Smuzhiyun #define		AifReqSuspendJob	105	/* Suspends a job */
2597*4882a593Smuzhiyun #define		AifReqResumeJob		106	/* Resumes a job */
2598*4882a593Smuzhiyun #define		AifReqSendAPIReport	107	/* API generic report requests */
2599*4882a593Smuzhiyun #define		AifReqAPIJobStart	108	/* Start a job from the API */
2600*4882a593Smuzhiyun #define		AifReqAPIJobUpdate	109	/* Update a job report from the API */
2601*4882a593Smuzhiyun #define		AifReqAPIJobFinish	110	/* Finish a job from the API */
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun /* PMC NEW COMM: Request the event data */
2604*4882a593Smuzhiyun #define		AifReqEvent		200
2605*4882a593Smuzhiyun #define		AifRawDeviceRemove	203	/* RAW device deleted */
2606*4882a593Smuzhiyun #define		AifNativeDeviceAdd	204	/* native HBA device added */
2607*4882a593Smuzhiyun #define		AifNativeDeviceRemove	205	/* native HBA device removed */
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun /*
2611*4882a593Smuzhiyun  *	Adapter Initiated FIB command structures. Start with the adapter
2612*4882a593Smuzhiyun  *	initiated FIBs that really come from the adapter, and get responded
2613*4882a593Smuzhiyun  *	to by the host.
2614*4882a593Smuzhiyun  */
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun struct aac_aifcmd {
2617*4882a593Smuzhiyun 	__le32 command;		/* Tell host what type of notify this is */
2618*4882a593Smuzhiyun 	__le32 seqnum;		/* To allow ordering of reports (if necessary) */
2619*4882a593Smuzhiyun 	u8 data[1];		/* Undefined length (from kernel viewpoint) */
2620*4882a593Smuzhiyun };
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun /**
2623*4882a593Smuzhiyun  *	Convert capacity to cylinders
2624*4882a593Smuzhiyun  *	accounting for the fact capacity could be a 64 bit value
2625*4882a593Smuzhiyun  *
2626*4882a593Smuzhiyun  */
cap_to_cyls(sector_t capacity,unsigned divisor)2627*4882a593Smuzhiyun static inline unsigned int cap_to_cyls(sector_t capacity, unsigned divisor)
2628*4882a593Smuzhiyun {
2629*4882a593Smuzhiyun 	sector_div(capacity, divisor);
2630*4882a593Smuzhiyun 	return capacity;
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun 
aac_pci_offline(struct aac_dev * dev)2633*4882a593Smuzhiyun static inline int aac_pci_offline(struct aac_dev *dev)
2634*4882a593Smuzhiyun {
2635*4882a593Smuzhiyun 	return pci_channel_offline(dev->pdev) || dev->handle_pci_error;
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun 
aac_adapter_check_health(struct aac_dev * dev)2638*4882a593Smuzhiyun static inline int aac_adapter_check_health(struct aac_dev *dev)
2639*4882a593Smuzhiyun {
2640*4882a593Smuzhiyun 	if (unlikely(aac_pci_offline(dev)))
2641*4882a593Smuzhiyun 		return -1;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	return (dev)->a_ops.adapter_check_health(dev);
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun int aac_scan_host(struct aac_dev *dev);
2648*4882a593Smuzhiyun 
aac_schedule_safw_scan_worker(struct aac_dev * dev)2649*4882a593Smuzhiyun static inline void aac_schedule_safw_scan_worker(struct aac_dev *dev)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun 	schedule_delayed_work(&dev->safw_rescan_work, AAC_RESCAN_DELAY);
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun 
aac_schedule_src_reinit_aif_worker(struct aac_dev * dev)2654*4882a593Smuzhiyun static inline void aac_schedule_src_reinit_aif_worker(struct aac_dev *dev)
2655*4882a593Smuzhiyun {
2656*4882a593Smuzhiyun 	schedule_delayed_work(&dev->src_reinit_aif_worker, AAC_RESCAN_DELAY);
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun 
aac_safw_rescan_worker(struct work_struct * work)2659*4882a593Smuzhiyun static inline void aac_safw_rescan_worker(struct work_struct *work)
2660*4882a593Smuzhiyun {
2661*4882a593Smuzhiyun 	struct aac_dev *dev = container_of(to_delayed_work(work),
2662*4882a593Smuzhiyun 		struct aac_dev, safw_rescan_work);
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	wait_event(dev->scsi_host_ptr->host_wait,
2665*4882a593Smuzhiyun 		!scsi_host_in_recovery(dev->scsi_host_ptr));
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun 	aac_scan_host(dev);
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun 
aac_cancel_rescan_worker(struct aac_dev * dev)2670*4882a593Smuzhiyun static inline void aac_cancel_rescan_worker(struct aac_dev *dev)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dev->safw_rescan_work);
2673*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dev->src_reinit_aif_worker);
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun /* SCp.phase values */
2677*4882a593Smuzhiyun #define AAC_OWNER_MIDLEVEL	0x101
2678*4882a593Smuzhiyun #define AAC_OWNER_LOWLEVEL	0x102
2679*4882a593Smuzhiyun #define AAC_OWNER_ERROR_HANDLER	0x103
2680*4882a593Smuzhiyun #define AAC_OWNER_FIRMWARE	0x106
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun void aac_safw_rescan_worker(struct work_struct *work);
2683*4882a593Smuzhiyun void aac_src_reinit_aif_worker(struct work_struct *work);
2684*4882a593Smuzhiyun int aac_acquire_irq(struct aac_dev *dev);
2685*4882a593Smuzhiyun void aac_free_irq(struct aac_dev *dev);
2686*4882a593Smuzhiyun int aac_setup_safw_adapter(struct aac_dev *dev);
2687*4882a593Smuzhiyun const char *aac_driverinfo(struct Scsi_Host *);
2688*4882a593Smuzhiyun void aac_fib_vector_assign(struct aac_dev *dev);
2689*4882a593Smuzhiyun struct fib *aac_fib_alloc(struct aac_dev *dev);
2690*4882a593Smuzhiyun struct fib *aac_fib_alloc_tag(struct aac_dev *dev, struct scsi_cmnd *scmd);
2691*4882a593Smuzhiyun int aac_fib_setup(struct aac_dev *dev);
2692*4882a593Smuzhiyun void aac_fib_map_free(struct aac_dev *dev);
2693*4882a593Smuzhiyun void aac_fib_free(struct fib * context);
2694*4882a593Smuzhiyun void aac_fib_init(struct fib * context);
2695*4882a593Smuzhiyun void aac_printf(struct aac_dev *dev, u32 val);
2696*4882a593Smuzhiyun int aac_fib_send(u16 command, struct fib * context, unsigned long size, int priority, int wait, int reply, fib_callback callback, void *ctxt);
2697*4882a593Smuzhiyun int aac_hba_send(u8 command, struct fib *context,
2698*4882a593Smuzhiyun 		fib_callback callback, void *ctxt);
2699*4882a593Smuzhiyun int aac_consumer_get(struct aac_dev * dev, struct aac_queue * q, struct aac_entry **entry);
2700*4882a593Smuzhiyun void aac_consumer_free(struct aac_dev * dev, struct aac_queue * q, u32 qnum);
2701*4882a593Smuzhiyun int aac_fib_complete(struct fib * context);
2702*4882a593Smuzhiyun void aac_hba_callback(void *context, struct fib *fibptr);
2703*4882a593Smuzhiyun #define fib_data(fibctx) ((void *)(fibctx)->hw_fib_va->data)
2704*4882a593Smuzhiyun struct aac_dev *aac_init_adapter(struct aac_dev *dev);
2705*4882a593Smuzhiyun void aac_src_access_devreg(struct aac_dev *dev, int mode);
2706*4882a593Smuzhiyun void aac_set_intx_mode(struct aac_dev *dev);
2707*4882a593Smuzhiyun int aac_get_config_status(struct aac_dev *dev, int commit_flag);
2708*4882a593Smuzhiyun int aac_get_containers(struct aac_dev *dev);
2709*4882a593Smuzhiyun int aac_scsi_cmd(struct scsi_cmnd *cmd);
2710*4882a593Smuzhiyun int aac_dev_ioctl(struct aac_dev *dev, unsigned int cmd, void __user *arg);
2711*4882a593Smuzhiyun #ifndef shost_to_class
2712*4882a593Smuzhiyun #define shost_to_class(shost) &shost->shost_dev
2713*4882a593Smuzhiyun #endif
2714*4882a593Smuzhiyun ssize_t aac_get_serial_number(struct device *dev, char *buf);
2715*4882a593Smuzhiyun int aac_do_ioctl(struct aac_dev *dev, unsigned int cmd, void __user *arg);
2716*4882a593Smuzhiyun int aac_rx_init(struct aac_dev *dev);
2717*4882a593Smuzhiyun int aac_rkt_init(struct aac_dev *dev);
2718*4882a593Smuzhiyun int aac_nark_init(struct aac_dev *dev);
2719*4882a593Smuzhiyun int aac_sa_init(struct aac_dev *dev);
2720*4882a593Smuzhiyun int aac_src_init(struct aac_dev *dev);
2721*4882a593Smuzhiyun int aac_srcv_init(struct aac_dev *dev);
2722*4882a593Smuzhiyun int aac_queue_get(struct aac_dev * dev, u32 * index, u32 qid, struct hw_fib * hw_fib, int wait, struct fib * fibptr, unsigned long *nonotify);
2723*4882a593Smuzhiyun void aac_define_int_mode(struct aac_dev *dev);
2724*4882a593Smuzhiyun unsigned int aac_response_normal(struct aac_queue * q);
2725*4882a593Smuzhiyun unsigned int aac_command_normal(struct aac_queue * q);
2726*4882a593Smuzhiyun unsigned int aac_intr_normal(struct aac_dev *dev, u32 Index,
2727*4882a593Smuzhiyun 			int isAif, int isFastResponse,
2728*4882a593Smuzhiyun 			struct hw_fib *aif_fib);
2729*4882a593Smuzhiyun int aac_reset_adapter(struct aac_dev *dev, int forced, u8 reset_type);
2730*4882a593Smuzhiyun int aac_check_health(struct aac_dev * dev);
2731*4882a593Smuzhiyun int aac_command_thread(void *data);
2732*4882a593Smuzhiyun int aac_close_fib_context(struct aac_dev * dev, struct aac_fib_context *fibctx);
2733*4882a593Smuzhiyun int aac_fib_adapter_complete(struct fib * fibptr, unsigned short size);
2734*4882a593Smuzhiyun struct aac_driver_ident* aac_get_driver_ident(int devtype);
2735*4882a593Smuzhiyun int aac_get_adapter_info(struct aac_dev* dev);
2736*4882a593Smuzhiyun int aac_send_shutdown(struct aac_dev *dev);
2737*4882a593Smuzhiyun int aac_probe_container(struct aac_dev *dev, int cid);
2738*4882a593Smuzhiyun int _aac_rx_init(struct aac_dev *dev);
2739*4882a593Smuzhiyun int aac_rx_select_comm(struct aac_dev *dev, int comm);
2740*4882a593Smuzhiyun int aac_rx_deliver_producer(struct fib * fib);
2741*4882a593Smuzhiyun void aac_reinit_aif(struct aac_dev *aac, unsigned int index);
2742*4882a593Smuzhiyun 
aac_is_src(struct aac_dev * dev)2743*4882a593Smuzhiyun static inline int aac_is_src(struct aac_dev *dev)
2744*4882a593Smuzhiyun {
2745*4882a593Smuzhiyun 	u16 device = dev->pdev->device;
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 	if (device == PMC_DEVICE_S6 ||
2748*4882a593Smuzhiyun 		device == PMC_DEVICE_S7 ||
2749*4882a593Smuzhiyun 		device == PMC_DEVICE_S8)
2750*4882a593Smuzhiyun 		return 1;
2751*4882a593Smuzhiyun 	return 0;
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun 
aac_supports_2T(struct aac_dev * dev)2754*4882a593Smuzhiyun static inline int aac_supports_2T(struct aac_dev *dev)
2755*4882a593Smuzhiyun {
2756*4882a593Smuzhiyun 	return (dev->adapter_info.options & AAC_OPT_NEW_COMM_64);
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun char * get_container_type(unsigned type);
2760*4882a593Smuzhiyun extern int numacb;
2761*4882a593Smuzhiyun extern char aac_driver_version[];
2762*4882a593Smuzhiyun extern int startup_timeout;
2763*4882a593Smuzhiyun extern int aif_timeout;
2764*4882a593Smuzhiyun extern int expose_physicals;
2765*4882a593Smuzhiyun extern int aac_reset_devices;
2766*4882a593Smuzhiyun extern int aac_msi;
2767*4882a593Smuzhiyun extern int aac_commit;
2768*4882a593Smuzhiyun extern int update_interval;
2769*4882a593Smuzhiyun extern int check_interval;
2770*4882a593Smuzhiyun extern int aac_check_reset;
2771*4882a593Smuzhiyun extern int aac_fib_dump;
2772*4882a593Smuzhiyun #endif
2773