1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef A2091_H 3*4882a593Smuzhiyun #define A2091_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* $Id: a2091.h,v 1.4 1997/01/19 23:07:09 davem Exp $ 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Header file for the Commodore A2091 Zorro II SCSI controller for Linux 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Written and (C) 1993, Hamish Macdonald, see a2091.c for more info 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/types.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef CMD_PER_LUN 16*4882a593Smuzhiyun #define CMD_PER_LUN 2 17*4882a593Smuzhiyun #endif 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef CAN_QUEUE 20*4882a593Smuzhiyun #define CAN_QUEUE 16 21*4882a593Smuzhiyun #endif 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* 24*4882a593Smuzhiyun * if the transfer address ANDed with this results in a non-zero 25*4882a593Smuzhiyun * result, then we can't use DMA. 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define A2091_XFER_MASK (0xff000001) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun struct a2091_scsiregs { 30*4882a593Smuzhiyun unsigned char pad1[64]; 31*4882a593Smuzhiyun volatile unsigned short ISTR; 32*4882a593Smuzhiyun volatile unsigned short CNTR; 33*4882a593Smuzhiyun unsigned char pad2[60]; 34*4882a593Smuzhiyun volatile unsigned int WTC; 35*4882a593Smuzhiyun volatile unsigned long ACR; 36*4882a593Smuzhiyun unsigned char pad3[6]; 37*4882a593Smuzhiyun volatile unsigned short DAWR; 38*4882a593Smuzhiyun unsigned char pad4; 39*4882a593Smuzhiyun volatile unsigned char SASR; 40*4882a593Smuzhiyun unsigned char pad5; 41*4882a593Smuzhiyun volatile unsigned char SCMD; 42*4882a593Smuzhiyun unsigned char pad6[76]; 43*4882a593Smuzhiyun volatile unsigned short ST_DMA; 44*4882a593Smuzhiyun volatile unsigned short SP_DMA; 45*4882a593Smuzhiyun volatile unsigned short CINT; 46*4882a593Smuzhiyun unsigned char pad7[2]; 47*4882a593Smuzhiyun volatile unsigned short FLUSH; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define DAWR_A2091 (3) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* CNTR bits. */ 53*4882a593Smuzhiyun #define CNTR_TCEN (1<<7) 54*4882a593Smuzhiyun #define CNTR_PREST (1<<6) 55*4882a593Smuzhiyun #define CNTR_PDMD (1<<5) 56*4882a593Smuzhiyun #define CNTR_INTEN (1<<4) 57*4882a593Smuzhiyun #define CNTR_DDIR (1<<3) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* ISTR bits. */ 60*4882a593Smuzhiyun #define ISTR_INTX (1<<8) 61*4882a593Smuzhiyun #define ISTR_INT_F (1<<7) 62*4882a593Smuzhiyun #define ISTR_INTS (1<<6) 63*4882a593Smuzhiyun #define ISTR_E_INT (1<<5) 64*4882a593Smuzhiyun #define ISTR_INT_P (1<<4) 65*4882a593Smuzhiyun #define ISTR_UE_INT (1<<3) 66*4882a593Smuzhiyun #define ISTR_OE_INT (1<<2) 67*4882a593Smuzhiyun #define ISTR_FF_FLG (1<<1) 68*4882a593Smuzhiyun #define ISTR_FE_FLG (1<<0) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #endif /* A2091_H */ 71